186de486dSMatt Arsenault //===-- AMDGPUCodeGenPrepare.cpp ------------------------------------------===// 286de486dSMatt Arsenault // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 686de486dSMatt Arsenault // 786de486dSMatt Arsenault //===----------------------------------------------------------------------===// 886de486dSMatt Arsenault // 986de486dSMatt Arsenault /// \file 1086de486dSMatt Arsenault /// This pass does misc. AMDGPU optimizations on IR before instruction 1186de486dSMatt Arsenault /// selection. 1286de486dSMatt Arsenault // 1386de486dSMatt Arsenault //===----------------------------------------------------------------------===// 1486de486dSMatt Arsenault 1586de486dSMatt Arsenault #include "AMDGPU.h" 16a1fe17c9SMatt Arsenault #include "AMDGPUTargetMachine.h" 177e7268acSStanislav Mekhanoshin #include "llvm/Analysis/AssumptionCache.h" 18bcd91778SMatt Arsenault #include "llvm/Analysis/ConstantFolding.h" 1935617ed4SNicolai Haehnle #include "llvm/Analysis/LegacyDivergenceAnalysis.h" 2067aa18f1SStanislav Mekhanoshin #include "llvm/Analysis/ValueTracking.h" 218b61764cSFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetPassConfig.h" 22a7aaadc1SFlorian Hahn #include "llvm/IR/Dominators.h" 236bda14b3SChandler Carruth #include "llvm/IR/InstVisitor.h" 246a87e9b0Sdfukalov #include "llvm/IR/IntrinsicsAMDGPU.h" 2599142003SNikita Popov #include "llvm/IR/IRBuilder.h" 2605da2fe5SReid Kleckner #include "llvm/InitializePasses.h" 27734bb7bbSEugene Zelenko #include "llvm/Pass.h" 281673a080SSimon Pilgrim #include "llvm/Support/KnownBits.h" 29a7aaadc1SFlorian Hahn #include "llvm/Transforms/Utils/IntegerDivision.h" 3086de486dSMatt Arsenault 3186de486dSMatt Arsenault #define DEBUG_TYPE "amdgpu-codegenprepare" 3286de486dSMatt Arsenault 3386de486dSMatt Arsenault using namespace llvm; 3486de486dSMatt Arsenault 3586de486dSMatt Arsenault namespace { 3686de486dSMatt Arsenault 3790083d30SMatt Arsenault static cl::opt<bool> WidenLoads( 3890083d30SMatt Arsenault "amdgpu-codegenprepare-widen-constant-loads", 3990083d30SMatt Arsenault cl::desc("Widen sub-dword constant address space loads in AMDGPUCodeGenPrepare"), 4090083d30SMatt Arsenault cl::ReallyHidden, 4144920e85SStanislav Mekhanoshin cl::init(false)); 4290083d30SMatt Arsenault 4375e6f0b3SMatt Arsenault static cl::opt<bool> Widen16BitOps( 4475e6f0b3SMatt Arsenault "amdgpu-codegenprepare-widen-16-bit-ops", 4575e6f0b3SMatt Arsenault cl::desc("Widen uniform 16-bit instructions to 32-bit in AMDGPUCodeGenPrepare"), 4675e6f0b3SMatt Arsenault cl::ReallyHidden, 4775e6f0b3SMatt Arsenault cl::init(true)); 4875e6f0b3SMatt Arsenault 49b3dd381aSMatt Arsenault static cl::opt<bool> UseMul24Intrin( 50b3dd381aSMatt Arsenault "amdgpu-codegenprepare-mul24", 51b3dd381aSMatt Arsenault cl::desc("Introduce mul24 intrinsics in AMDGPUCodeGenPrepare"), 52b3dd381aSMatt Arsenault cl::ReallyHidden, 53b3dd381aSMatt Arsenault cl::init(true)); 54b3dd381aSMatt Arsenault 559ec66860SMatt Arsenault // Legalize 64-bit division by using the generic IR expansion. 5634d9a16eSMatt Arsenault static cl::opt<bool> ExpandDiv64InIR( 5734d9a16eSMatt Arsenault "amdgpu-codegenprepare-expand-div64", 5834d9a16eSMatt Arsenault cl::desc("Expand 64-bit division in AMDGPUCodeGenPrepare"), 5934d9a16eSMatt Arsenault cl::ReallyHidden, 6034d9a16eSMatt Arsenault cl::init(false)); 6134d9a16eSMatt Arsenault 629ec66860SMatt Arsenault // Leave all division operations as they are. This supersedes ExpandDiv64InIR 639ec66860SMatt Arsenault // and is used for testing the legalizer. 649ec66860SMatt Arsenault static cl::opt<bool> DisableIDivExpand( 659ec66860SMatt Arsenault "amdgpu-codegenprepare-disable-idiv-expansion", 669ec66860SMatt Arsenault cl::desc("Prevent expanding integer division in AMDGPUCodeGenPrepare"), 679ec66860SMatt Arsenault cl::ReallyHidden, 689ec66860SMatt Arsenault cl::init(false)); 699ec66860SMatt Arsenault 7086de486dSMatt Arsenault class AMDGPUCodeGenPrepare : public FunctionPass, 71a1fe17c9SMatt Arsenault public InstVisitor<AMDGPUCodeGenPrepare, bool> { 725bfbae5cSTom Stellard const GCNSubtarget *ST = nullptr; 737e7268acSStanislav Mekhanoshin AssumptionCache *AC = nullptr; 74b30e1223SMatt Arsenault DominatorTree *DT = nullptr; 7535617ed4SNicolai Haehnle LegacyDivergenceAnalysis *DA = nullptr; 76734bb7bbSEugene Zelenko Module *Mod = nullptr; 7749169a96SMatt Arsenault const DataLayout *DL = nullptr; 78734bb7bbSEugene Zelenko bool HasUnsafeFPMath = false; 79db0ed3e4SMatt Arsenault bool HasFP32Denormals = false; 8086de486dSMatt Arsenault 815f8f34e4SAdrian Prantl /// Copies exact/nsw/nuw flags (if any) from binary operation \p I to 82f74fc60aSKonstantin Zhuravlyov /// binary operation \p V. 83e14df4b2SKonstantin Zhuravlyov /// 84f74fc60aSKonstantin Zhuravlyov /// \returns Binary operation \p V. 85f74fc60aSKonstantin Zhuravlyov /// \returns \p T's base element bit width. 86f74fc60aSKonstantin Zhuravlyov unsigned getBaseElementBitWidth(const Type *T) const; 87e14df4b2SKonstantin Zhuravlyov 88f74fc60aSKonstantin Zhuravlyov /// \returns Equivalent 32 bit integer type for given type \p T. For example, 89f74fc60aSKonstantin Zhuravlyov /// if \p T is i7, then i32 is returned; if \p T is <3 x i12>, then <3 x i32> 90f74fc60aSKonstantin Zhuravlyov /// is returned. 91e14df4b2SKonstantin Zhuravlyov Type *getI32Ty(IRBuilder<> &B, const Type *T) const; 92e14df4b2SKonstantin Zhuravlyov 93e14df4b2SKonstantin Zhuravlyov /// \returns True if binary operation \p I is a signed binary operation, false 94e14df4b2SKonstantin Zhuravlyov /// otherwise. 95e14df4b2SKonstantin Zhuravlyov bool isSigned(const BinaryOperator &I) const; 96e14df4b2SKonstantin Zhuravlyov 97e14df4b2SKonstantin Zhuravlyov /// \returns True if the condition of 'select' operation \p I comes from a 98e14df4b2SKonstantin Zhuravlyov /// signed 'icmp' operation, false otherwise. 99e14df4b2SKonstantin Zhuravlyov bool isSigned(const SelectInst &I) const; 100e14df4b2SKonstantin Zhuravlyov 101f74fc60aSKonstantin Zhuravlyov /// \returns True if type \p T needs to be promoted to 32 bit integer type, 102f74fc60aSKonstantin Zhuravlyov /// false otherwise. 103f74fc60aSKonstantin Zhuravlyov bool needsPromotionToI32(const Type *T) const; 104e14df4b2SKonstantin Zhuravlyov 1055f8f34e4SAdrian Prantl /// Promotes uniform binary operation \p I to equivalent 32 bit binary 106f74fc60aSKonstantin Zhuravlyov /// operation. 107f74fc60aSKonstantin Zhuravlyov /// 108f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 109f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 110f74fc60aSKonstantin Zhuravlyov /// 32 bits, replacing \p I with equivalent 32 bit binary operation, and 111f74fc60aSKonstantin Zhuravlyov /// truncating the result of 32 bit binary operation back to \p I's original 112f74fc60aSKonstantin Zhuravlyov /// type. Division operation is not promoted. 113f74fc60aSKonstantin Zhuravlyov /// 114f74fc60aSKonstantin Zhuravlyov /// \returns True if \p I is promoted to equivalent 32 bit binary operation, 115f74fc60aSKonstantin Zhuravlyov /// false otherwise. 116f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(BinaryOperator &I) const; 117f74fc60aSKonstantin Zhuravlyov 1185f8f34e4SAdrian Prantl /// Promotes uniform 'icmp' operation \p I to 32 bit 'icmp' operation. 119f74fc60aSKonstantin Zhuravlyov /// 120f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 121f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 122f74fc60aSKonstantin Zhuravlyov /// 32 bits, and replacing \p I with 32 bit 'icmp' operation. 123e14df4b2SKonstantin Zhuravlyov /// 124e14df4b2SKonstantin Zhuravlyov /// \returns True. 125f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(ICmpInst &I) const; 126e14df4b2SKonstantin Zhuravlyov 1275f8f34e4SAdrian Prantl /// Promotes uniform 'select' operation \p I to 32 bit 'select' 128f74fc60aSKonstantin Zhuravlyov /// operation. 129f74fc60aSKonstantin Zhuravlyov /// 130f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 131f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 132f74fc60aSKonstantin Zhuravlyov /// 32 bits, replacing \p I with 32 bit 'select' operation, and truncating the 133f74fc60aSKonstantin Zhuravlyov /// result of 32 bit 'select' operation back to \p I's original type. 134e14df4b2SKonstantin Zhuravlyov /// 135e14df4b2SKonstantin Zhuravlyov /// \returns True. 136f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(SelectInst &I) const; 137b4eb5d50SKonstantin Zhuravlyov 1385f8f34e4SAdrian Prantl /// Promotes uniform 'bitreverse' intrinsic \p I to 32 bit 'bitreverse' 139f74fc60aSKonstantin Zhuravlyov /// intrinsic. 140f74fc60aSKonstantin Zhuravlyov /// 141f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 142f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by zero extending the operand to 32 143f74fc60aSKonstantin Zhuravlyov /// bits, replacing \p I with 32 bit 'bitreverse' intrinsic, shifting the 144f74fc60aSKonstantin Zhuravlyov /// result of 32 bit 'bitreverse' intrinsic to the right with zero fill (the 145f74fc60aSKonstantin Zhuravlyov /// shift amount is 32 minus \p I's base element bit width), and truncating 146f74fc60aSKonstantin Zhuravlyov /// the result of the shift operation back to \p I's original type. 147b4eb5d50SKonstantin Zhuravlyov /// 148b4eb5d50SKonstantin Zhuravlyov /// \returns True. 149f74fc60aSKonstantin Zhuravlyov bool promoteUniformBitreverseToI32(IntrinsicInst &I) const; 15067aa18f1SStanislav Mekhanoshin 15121a1d4cfSJay Foad /// \returns The minimum number of bits needed to store the value of \Op as an 15221a1d4cfSJay Foad /// unsigned integer. Truncating to this size and then zero-extending to 153361216f3SCraig Topper /// the original will not change the value. 154361216f3SCraig Topper unsigned numBitsUnsigned(Value *Op) const; 15521a1d4cfSJay Foad 15621a1d4cfSJay Foad /// \returns The minimum number of bits needed to store the value of \Op as a 15721a1d4cfSJay Foad /// signed integer. Truncating to this size and then sign-extending to 158361216f3SCraig Topper /// the original size will not change the value. 159361216f3SCraig Topper unsigned numBitsSigned(Value *Op) const; 16049169a96SMatt Arsenault 16149169a96SMatt Arsenault /// Replace mul instructions with llvm.amdgcn.mul.u24 or llvm.amdgcn.mul.s24. 16249169a96SMatt Arsenault /// SelectionDAG has an issue where an and asserting the bits are known 16349169a96SMatt Arsenault bool replaceMulWithMul24(BinaryOperator &I) const; 16449169a96SMatt Arsenault 165bcd91778SMatt Arsenault /// Perform same function as equivalently named function in DAGCombiner. Since 166bcd91778SMatt Arsenault /// we expand some divisions here, we need to perform this before obscuring. 167bcd91778SMatt Arsenault bool foldBinOpIntoSelect(BinaryOperator &I) const; 168bcd91778SMatt Arsenault 169b30e1223SMatt Arsenault bool divHasSpecialOptimization(BinaryOperator &I, 170b30e1223SMatt Arsenault Value *Num, Value *Den) const; 17134d9a16eSMatt Arsenault int getDivNumBits(BinaryOperator &I, 17234d9a16eSMatt Arsenault Value *Num, Value *Den, 17334d9a16eSMatt Arsenault unsigned AtLeast, bool Signed) const; 174b30e1223SMatt Arsenault 17567aa18f1SStanislav Mekhanoshin /// Expands 24 bit div or rem. 1767e7268acSStanislav Mekhanoshin Value* expandDivRem24(IRBuilder<> &Builder, BinaryOperator &I, 1777e7268acSStanislav Mekhanoshin Value *Num, Value *Den, 17867aa18f1SStanislav Mekhanoshin bool IsDiv, bool IsSigned) const; 17967aa18f1SStanislav Mekhanoshin 18034d9a16eSMatt Arsenault Value *expandDivRem24Impl(IRBuilder<> &Builder, BinaryOperator &I, 18134d9a16eSMatt Arsenault Value *Num, Value *Den, unsigned NumBits, 18234d9a16eSMatt Arsenault bool IsDiv, bool IsSigned) const; 18334d9a16eSMatt Arsenault 18467aa18f1SStanislav Mekhanoshin /// Expands 32 bit div or rem. 1857e7268acSStanislav Mekhanoshin Value* expandDivRem32(IRBuilder<> &Builder, BinaryOperator &I, 18667aa18f1SStanislav Mekhanoshin Value *Num, Value *Den) const; 18767aa18f1SStanislav Mekhanoshin 18834d9a16eSMatt Arsenault Value *shrinkDivRem64(IRBuilder<> &Builder, BinaryOperator &I, 18934d9a16eSMatt Arsenault Value *Num, Value *Den) const; 19034d9a16eSMatt Arsenault void expandDivRem64(BinaryOperator &I) const; 19134d9a16eSMatt Arsenault 1925f8f34e4SAdrian Prantl /// Widen a scalar load. 193a126a13bSWei Ding /// 194a126a13bSWei Ding /// \details \p Widen scalar load for uniform, small type loads from constant 195a126a13bSWei Ding // memory / to a full 32-bits and then truncate the input to allow a scalar 196a126a13bSWei Ding // load instead of a vector load. 197a126a13bSWei Ding // 198a126a13bSWei Ding /// \returns True. 199a126a13bSWei Ding 200a126a13bSWei Ding bool canWidenScalarExtLoad(LoadInst &I) const; 201e14df4b2SKonstantin Zhuravlyov 20286de486dSMatt Arsenault public: 20386de486dSMatt Arsenault static char ID; 204734bb7bbSEugene Zelenko 2058b61764cSFrancis Visoiu Mistrih AMDGPUCodeGenPrepare() : FunctionPass(ID) {} 206a1fe17c9SMatt Arsenault 207a1fe17c9SMatt Arsenault bool visitFDiv(BinaryOperator &I); 2082e5dc4a1SAnshil Gandhi bool visitXor(BinaryOperator &I); 209a1fe17c9SMatt Arsenault 210e14df4b2SKonstantin Zhuravlyov bool visitInstruction(Instruction &I) { return false; } 211e14df4b2SKonstantin Zhuravlyov bool visitBinaryOperator(BinaryOperator &I); 212a126a13bSWei Ding bool visitLoadInst(LoadInst &I); 213e14df4b2SKonstantin Zhuravlyov bool visitICmpInst(ICmpInst &I); 214e14df4b2SKonstantin Zhuravlyov bool visitSelectInst(SelectInst &I); 21586de486dSMatt Arsenault 216b4eb5d50SKonstantin Zhuravlyov bool visitIntrinsicInst(IntrinsicInst &I); 217b4eb5d50SKonstantin Zhuravlyov bool visitBitreverseIntrinsicInst(IntrinsicInst &I); 218b4eb5d50SKonstantin Zhuravlyov 21986de486dSMatt Arsenault bool doInitialization(Module &M) override; 22086de486dSMatt Arsenault bool runOnFunction(Function &F) override; 22186de486dSMatt Arsenault 222117296c0SMehdi Amini StringRef getPassName() const override { return "AMDGPU IR optimizations"; } 22386de486dSMatt Arsenault 22486de486dSMatt Arsenault void getAnalysisUsage(AnalysisUsage &AU) const override { 2257e7268acSStanislav Mekhanoshin AU.addRequired<AssumptionCacheTracker>(); 22635617ed4SNicolai Haehnle AU.addRequired<LegacyDivergenceAnalysis>(); 22765dbdc32SMatt Arsenault 22865dbdc32SMatt Arsenault // FIXME: Division expansion needs to preserve the dominator tree. 22965dbdc32SMatt Arsenault if (!ExpandDiv64InIR) 23086de486dSMatt Arsenault AU.setPreservesAll(); 23186de486dSMatt Arsenault } 23286de486dSMatt Arsenault }; 23386de486dSMatt Arsenault 234734bb7bbSEugene Zelenko } // end anonymous namespace 23586de486dSMatt Arsenault 236f74fc60aSKonstantin Zhuravlyov unsigned AMDGPUCodeGenPrepare::getBaseElementBitWidth(const Type *T) const { 237f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(T) && "T does not need promotion to i32"); 238e14df4b2SKonstantin Zhuravlyov 239e14df4b2SKonstantin Zhuravlyov if (T->isIntegerTy()) 240f74fc60aSKonstantin Zhuravlyov return T->getIntegerBitWidth(); 241f74fc60aSKonstantin Zhuravlyov return cast<VectorType>(T)->getElementType()->getIntegerBitWidth(); 242e14df4b2SKonstantin Zhuravlyov } 243e14df4b2SKonstantin Zhuravlyov 244e14df4b2SKonstantin Zhuravlyov Type *AMDGPUCodeGenPrepare::getI32Ty(IRBuilder<> &B, const Type *T) const { 245f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(T) && "T does not need promotion to i32"); 246e14df4b2SKonstantin Zhuravlyov 247e14df4b2SKonstantin Zhuravlyov if (T->isIntegerTy()) 248e14df4b2SKonstantin Zhuravlyov return B.getInt32Ty(); 2493254a001SChristopher Tetreault return FixedVectorType::get(B.getInt32Ty(), cast<FixedVectorType>(T)); 250e14df4b2SKonstantin Zhuravlyov } 251e14df4b2SKonstantin Zhuravlyov 252e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const BinaryOperator &I) const { 253691e2e02SKonstantin Zhuravlyov return I.getOpcode() == Instruction::AShr || 254691e2e02SKonstantin Zhuravlyov I.getOpcode() == Instruction::SDiv || I.getOpcode() == Instruction::SRem; 255e14df4b2SKonstantin Zhuravlyov } 256e14df4b2SKonstantin Zhuravlyov 257e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const SelectInst &I) const { 258e14df4b2SKonstantin Zhuravlyov return isa<ICmpInst>(I.getOperand(0)) ? 259e14df4b2SKonstantin Zhuravlyov cast<ICmpInst>(I.getOperand(0))->isSigned() : false; 260e14df4b2SKonstantin Zhuravlyov } 261e14df4b2SKonstantin Zhuravlyov 262f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::needsPromotionToI32(const Type *T) const { 26375e6f0b3SMatt Arsenault if (!Widen16BitOps) 26475e6f0b3SMatt Arsenault return false; 26575e6f0b3SMatt Arsenault 266eb522e68SMatt Arsenault const IntegerType *IntTy = dyn_cast<IntegerType>(T); 267eb522e68SMatt Arsenault if (IntTy && IntTy->getBitWidth() > 1 && IntTy->getBitWidth() <= 16) 268f74fc60aSKonstantin Zhuravlyov return true; 269eb522e68SMatt Arsenault 270eb522e68SMatt Arsenault if (const VectorType *VT = dyn_cast<VectorType>(T)) { 271eb522e68SMatt Arsenault // TODO: The set of packed operations is more limited, so may want to 272eb522e68SMatt Arsenault // promote some anyway. 273eb522e68SMatt Arsenault if (ST->hasVOP3PInsts()) 274f74fc60aSKonstantin Zhuravlyov return false; 275eb522e68SMatt Arsenault 276eb522e68SMatt Arsenault return needsPromotionToI32(VT->getElementType()); 277eb522e68SMatt Arsenault } 278eb522e68SMatt Arsenault 279eb522e68SMatt Arsenault return false; 280f74fc60aSKonstantin Zhuravlyov } 281e14df4b2SKonstantin Zhuravlyov 282d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nsw set. 283d59e6404SMatt Arsenault static bool promotedOpIsNSW(const Instruction &I) { 284d59e6404SMatt Arsenault switch (I.getOpcode()) { 285d59e6404SMatt Arsenault case Instruction::Shl: 286d59e6404SMatt Arsenault case Instruction::Add: 287d59e6404SMatt Arsenault case Instruction::Sub: 288d59e6404SMatt Arsenault return true; 289d59e6404SMatt Arsenault case Instruction::Mul: 290d59e6404SMatt Arsenault return I.hasNoUnsignedWrap(); 291d59e6404SMatt Arsenault default: 292d59e6404SMatt Arsenault return false; 293d59e6404SMatt Arsenault } 294d59e6404SMatt Arsenault } 295d59e6404SMatt Arsenault 296d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nuw set. 297d59e6404SMatt Arsenault static bool promotedOpIsNUW(const Instruction &I) { 298d59e6404SMatt Arsenault switch (I.getOpcode()) { 299d59e6404SMatt Arsenault case Instruction::Shl: 300d59e6404SMatt Arsenault case Instruction::Add: 301d59e6404SMatt Arsenault case Instruction::Mul: 302d59e6404SMatt Arsenault return true; 303d59e6404SMatt Arsenault case Instruction::Sub: 304d59e6404SMatt Arsenault return I.hasNoUnsignedWrap(); 305d59e6404SMatt Arsenault default: 306d59e6404SMatt Arsenault return false; 307d59e6404SMatt Arsenault } 308d59e6404SMatt Arsenault } 309d59e6404SMatt Arsenault 310a126a13bSWei Ding bool AMDGPUCodeGenPrepare::canWidenScalarExtLoad(LoadInst &I) const { 311a126a13bSWei Ding Type *Ty = I.getType(); 312a126a13bSWei Ding const DataLayout &DL = Mod->getDataLayout(); 313a126a13bSWei Ding int TySize = DL.getTypeSizeInBits(Ty); 31452911428SGuillaume Chatelet Align Alignment = DL.getValueOrABITypeAlignment(I.getAlign(), Ty); 315a126a13bSWei Ding 31652911428SGuillaume Chatelet return I.isSimple() && TySize < 32 && Alignment >= 4 && DA->isUniform(&I); 317a126a13bSWei Ding } 318a126a13bSWei Ding 319f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(BinaryOperator &I) const { 320f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 321f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 322f74fc60aSKonstantin Zhuravlyov 323f74fc60aSKonstantin Zhuravlyov if (I.getOpcode() == Instruction::SDiv || 32467aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::UDiv || 32567aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::SRem || 32667aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::URem) 327e14df4b2SKonstantin Zhuravlyov return false; 328e14df4b2SKonstantin Zhuravlyov 329e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 330e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 331e14df4b2SKonstantin Zhuravlyov 332e14df4b2SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 333e14df4b2SKonstantin Zhuravlyov Value *ExtOp0 = nullptr; 334e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 335e14df4b2SKonstantin Zhuravlyov Value *ExtRes = nullptr; 336e14df4b2SKonstantin Zhuravlyov Value *TruncRes = nullptr; 337e14df4b2SKonstantin Zhuravlyov 338e14df4b2SKonstantin Zhuravlyov if (isSigned(I)) { 339e14df4b2SKonstantin Zhuravlyov ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty); 340e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 341e14df4b2SKonstantin Zhuravlyov } else { 342e14df4b2SKonstantin Zhuravlyov ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty); 343e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 344e14df4b2SKonstantin Zhuravlyov } 345d59e6404SMatt Arsenault 346d59e6404SMatt Arsenault ExtRes = Builder.CreateBinOp(I.getOpcode(), ExtOp0, ExtOp1); 347d59e6404SMatt Arsenault if (Instruction *Inst = dyn_cast<Instruction>(ExtRes)) { 348d59e6404SMatt Arsenault if (promotedOpIsNSW(cast<Instruction>(I))) 349d59e6404SMatt Arsenault Inst->setHasNoSignedWrap(); 350d59e6404SMatt Arsenault 351d59e6404SMatt Arsenault if (promotedOpIsNUW(cast<Instruction>(I))) 352d59e6404SMatt Arsenault Inst->setHasNoUnsignedWrap(); 353d59e6404SMatt Arsenault 354d59e6404SMatt Arsenault if (const auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) 355d59e6404SMatt Arsenault Inst->setIsExact(ExactOp->isExact()); 356d59e6404SMatt Arsenault } 357d59e6404SMatt Arsenault 358f74fc60aSKonstantin Zhuravlyov TruncRes = Builder.CreateTrunc(ExtRes, I.getType()); 359e14df4b2SKonstantin Zhuravlyov 360e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 361e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 362e14df4b2SKonstantin Zhuravlyov 363e14df4b2SKonstantin Zhuravlyov return true; 364e14df4b2SKonstantin Zhuravlyov } 365e14df4b2SKonstantin Zhuravlyov 366f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(ICmpInst &I) const { 367f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getOperand(0)->getType()) && 368f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 369e14df4b2SKonstantin Zhuravlyov 370e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 371e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 372e14df4b2SKonstantin Zhuravlyov 373f74fc60aSKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getOperand(0)->getType()); 374e14df4b2SKonstantin Zhuravlyov Value *ExtOp0 = nullptr; 375e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 376e14df4b2SKonstantin Zhuravlyov Value *NewICmp = nullptr; 377e14df4b2SKonstantin Zhuravlyov 378e14df4b2SKonstantin Zhuravlyov if (I.isSigned()) { 379f74fc60aSKonstantin Zhuravlyov ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty); 380f74fc60aSKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 381e14df4b2SKonstantin Zhuravlyov } else { 382f74fc60aSKonstantin Zhuravlyov ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty); 383f74fc60aSKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 384e14df4b2SKonstantin Zhuravlyov } 385e14df4b2SKonstantin Zhuravlyov NewICmp = Builder.CreateICmp(I.getPredicate(), ExtOp0, ExtOp1); 386e14df4b2SKonstantin Zhuravlyov 387e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(NewICmp); 388e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 389e14df4b2SKonstantin Zhuravlyov 390e14df4b2SKonstantin Zhuravlyov return true; 391e14df4b2SKonstantin Zhuravlyov } 392e14df4b2SKonstantin Zhuravlyov 393f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(SelectInst &I) const { 394f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 395f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 396e14df4b2SKonstantin Zhuravlyov 397e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 398e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 399e14df4b2SKonstantin Zhuravlyov 400e14df4b2SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 401e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 402e14df4b2SKonstantin Zhuravlyov Value *ExtOp2 = nullptr; 403e14df4b2SKonstantin Zhuravlyov Value *ExtRes = nullptr; 404e14df4b2SKonstantin Zhuravlyov Value *TruncRes = nullptr; 405e14df4b2SKonstantin Zhuravlyov 406e14df4b2SKonstantin Zhuravlyov if (isSigned(I)) { 407e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 408e14df4b2SKonstantin Zhuravlyov ExtOp2 = Builder.CreateSExt(I.getOperand(2), I32Ty); 409e14df4b2SKonstantin Zhuravlyov } else { 410e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 411e14df4b2SKonstantin Zhuravlyov ExtOp2 = Builder.CreateZExt(I.getOperand(2), I32Ty); 412e14df4b2SKonstantin Zhuravlyov } 413e14df4b2SKonstantin Zhuravlyov ExtRes = Builder.CreateSelect(I.getOperand(0), ExtOp1, ExtOp2); 414f74fc60aSKonstantin Zhuravlyov TruncRes = Builder.CreateTrunc(ExtRes, I.getType()); 415e14df4b2SKonstantin Zhuravlyov 416e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 417e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 418e14df4b2SKonstantin Zhuravlyov 419e14df4b2SKonstantin Zhuravlyov return true; 420e14df4b2SKonstantin Zhuravlyov } 421e14df4b2SKonstantin Zhuravlyov 422f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformBitreverseToI32( 423b4eb5d50SKonstantin Zhuravlyov IntrinsicInst &I) const { 424f74fc60aSKonstantin Zhuravlyov assert(I.getIntrinsicID() == Intrinsic::bitreverse && 425f74fc60aSKonstantin Zhuravlyov "I must be bitreverse intrinsic"); 426f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 427f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 428b4eb5d50SKonstantin Zhuravlyov 429b4eb5d50SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 430b4eb5d50SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 431b4eb5d50SKonstantin Zhuravlyov 432b4eb5d50SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 433b4eb5d50SKonstantin Zhuravlyov Function *I32 = 434c09e2d7eSKonstantin Zhuravlyov Intrinsic::getDeclaration(Mod, Intrinsic::bitreverse, { I32Ty }); 435b4eb5d50SKonstantin Zhuravlyov Value *ExtOp = Builder.CreateZExt(I.getOperand(0), I32Ty); 436b4eb5d50SKonstantin Zhuravlyov Value *ExtRes = Builder.CreateCall(I32, { ExtOp }); 437f74fc60aSKonstantin Zhuravlyov Value *LShrOp = 438f74fc60aSKonstantin Zhuravlyov Builder.CreateLShr(ExtRes, 32 - getBaseElementBitWidth(I.getType())); 439b4eb5d50SKonstantin Zhuravlyov Value *TruncRes = 440f74fc60aSKonstantin Zhuravlyov Builder.CreateTrunc(LShrOp, I.getType()); 441b4eb5d50SKonstantin Zhuravlyov 442b4eb5d50SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 443b4eb5d50SKonstantin Zhuravlyov I.eraseFromParent(); 444b4eb5d50SKonstantin Zhuravlyov 445b4eb5d50SKonstantin Zhuravlyov return true; 446b4eb5d50SKonstantin Zhuravlyov } 447b4eb5d50SKonstantin Zhuravlyov 448361216f3SCraig Topper unsigned AMDGPUCodeGenPrepare::numBitsUnsigned(Value *Op) const { 449361216f3SCraig Topper return computeKnownBits(Op, *DL, 0, AC).countMaxActiveBits(); 45049169a96SMatt Arsenault } 45149169a96SMatt Arsenault 452361216f3SCraig Topper unsigned AMDGPUCodeGenPrepare::numBitsSigned(Value *Op) const { 453*cbcbbd6aSCraig Topper return ComputeMaxSignificantBits(Op, *DL, 0, AC); 45449169a96SMatt Arsenault } 45549169a96SMatt Arsenault 45649169a96SMatt Arsenault static void extractValues(IRBuilder<> &Builder, 45749169a96SMatt Arsenault SmallVectorImpl<Value *> &Values, Value *V) { 4583254a001SChristopher Tetreault auto *VT = dyn_cast<FixedVectorType>(V->getType()); 45949169a96SMatt Arsenault if (!VT) { 46049169a96SMatt Arsenault Values.push_back(V); 46149169a96SMatt Arsenault return; 46249169a96SMatt Arsenault } 46349169a96SMatt Arsenault 46449169a96SMatt Arsenault for (int I = 0, E = VT->getNumElements(); I != E; ++I) 46549169a96SMatt Arsenault Values.push_back(Builder.CreateExtractElement(V, I)); 46649169a96SMatt Arsenault } 46749169a96SMatt Arsenault 46849169a96SMatt Arsenault static Value *insertValues(IRBuilder<> &Builder, 46949169a96SMatt Arsenault Type *Ty, 47049169a96SMatt Arsenault SmallVectorImpl<Value *> &Values) { 47149169a96SMatt Arsenault if (Values.size() == 1) 47249169a96SMatt Arsenault return Values[0]; 47349169a96SMatt Arsenault 47449169a96SMatt Arsenault Value *NewVal = UndefValue::get(Ty); 47549169a96SMatt Arsenault for (int I = 0, E = Values.size(); I != E; ++I) 47649169a96SMatt Arsenault NewVal = Builder.CreateInsertElement(NewVal, Values[I], I); 47749169a96SMatt Arsenault 47849169a96SMatt Arsenault return NewVal; 47949169a96SMatt Arsenault } 48049169a96SMatt Arsenault 481781dd39bSAbinav Puthan Purayil // Returns 24-bit or 48-bit (as per `NumBits` and `Size`) mul of `LHS` and 482781dd39bSAbinav Puthan Purayil // `RHS`. `NumBits` is the number of KnownBits of the result and `Size` is the 483781dd39bSAbinav Puthan Purayil // width of the original destination. 484781dd39bSAbinav Puthan Purayil static Value *getMul24(IRBuilder<> &Builder, Value *LHS, Value *RHS, 485781dd39bSAbinav Puthan Purayil unsigned Size, unsigned NumBits, bool IsSigned) { 48621a1d4cfSJay Foad if (Size <= 32 || NumBits <= 32) { 487781dd39bSAbinav Puthan Purayil Intrinsic::ID ID = 488781dd39bSAbinav Puthan Purayil IsSigned ? Intrinsic::amdgcn_mul_i24 : Intrinsic::amdgcn_mul_u24; 489781dd39bSAbinav Puthan Purayil return Builder.CreateIntrinsic(ID, {}, {LHS, RHS}); 490781dd39bSAbinav Puthan Purayil } 491781dd39bSAbinav Puthan Purayil 49221a1d4cfSJay Foad assert(NumBits <= 48); 493781dd39bSAbinav Puthan Purayil 494781dd39bSAbinav Puthan Purayil Intrinsic::ID LoID = 495781dd39bSAbinav Puthan Purayil IsSigned ? Intrinsic::amdgcn_mul_i24 : Intrinsic::amdgcn_mul_u24; 496781dd39bSAbinav Puthan Purayil Intrinsic::ID HiID = 497781dd39bSAbinav Puthan Purayil IsSigned ? Intrinsic::amdgcn_mulhi_i24 : Intrinsic::amdgcn_mulhi_u24; 498781dd39bSAbinav Puthan Purayil 499781dd39bSAbinav Puthan Purayil Value *Lo = Builder.CreateIntrinsic(LoID, {}, {LHS, RHS}); 500781dd39bSAbinav Puthan Purayil Value *Hi = Builder.CreateIntrinsic(HiID, {}, {LHS, RHS}); 501781dd39bSAbinav Puthan Purayil 502781dd39bSAbinav Puthan Purayil IntegerType *I64Ty = Builder.getInt64Ty(); 503781dd39bSAbinav Puthan Purayil Lo = Builder.CreateZExtOrTrunc(Lo, I64Ty); 504781dd39bSAbinav Puthan Purayil Hi = Builder.CreateZExtOrTrunc(Hi, I64Ty); 505781dd39bSAbinav Puthan Purayil 506781dd39bSAbinav Puthan Purayil return Builder.CreateOr(Lo, Builder.CreateShl(Hi, 32)); 507781dd39bSAbinav Puthan Purayil } 508781dd39bSAbinav Puthan Purayil 50949169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::replaceMulWithMul24(BinaryOperator &I) const { 51049169a96SMatt Arsenault if (I.getOpcode() != Instruction::Mul) 51149169a96SMatt Arsenault return false; 51249169a96SMatt Arsenault 51349169a96SMatt Arsenault Type *Ty = I.getType(); 51449169a96SMatt Arsenault unsigned Size = Ty->getScalarSizeInBits(); 51549169a96SMatt Arsenault if (Size <= 16 && ST->has16BitInsts()) 51649169a96SMatt Arsenault return false; 51749169a96SMatt Arsenault 51849169a96SMatt Arsenault // Prefer scalar if this could be s_mul_i32 51949169a96SMatt Arsenault if (DA->isUniform(&I)) 52049169a96SMatt Arsenault return false; 52149169a96SMatt Arsenault 52249169a96SMatt Arsenault Value *LHS = I.getOperand(0); 52349169a96SMatt Arsenault Value *RHS = I.getOperand(1); 52449169a96SMatt Arsenault IRBuilder<> Builder(&I); 52549169a96SMatt Arsenault Builder.SetCurrentDebugLocation(I.getDebugLoc()); 52649169a96SMatt Arsenault 527de303840SAbinav Puthan Purayil unsigned LHSBits = 0, RHSBits = 0; 528781dd39bSAbinav Puthan Purayil bool IsSigned = false; 529de303840SAbinav Puthan Purayil 530361216f3SCraig Topper if (ST->hasMulU24() && (LHSBits = numBitsUnsigned(LHS)) <= 24 && 531361216f3SCraig Topper (RHSBits = numBitsUnsigned(RHS)) <= 24) { 532781dd39bSAbinav Puthan Purayil IsSigned = false; 533b3c9d84eSAbinav Puthan Purayil 534361216f3SCraig Topper } else if (ST->hasMulI24() && (LHSBits = numBitsSigned(LHS)) <= 24 && 535361216f3SCraig Topper (RHSBits = numBitsSigned(RHS)) <= 24) { 536781dd39bSAbinav Puthan Purayil IsSigned = true; 537b3c9d84eSAbinav Puthan Purayil 53849169a96SMatt Arsenault } else 53949169a96SMatt Arsenault return false; 54049169a96SMatt Arsenault 54149169a96SMatt Arsenault SmallVector<Value *, 4> LHSVals; 54249169a96SMatt Arsenault SmallVector<Value *, 4> RHSVals; 54349169a96SMatt Arsenault SmallVector<Value *, 4> ResultVals; 54449169a96SMatt Arsenault extractValues(Builder, LHSVals, LHS); 54549169a96SMatt Arsenault extractValues(Builder, RHSVals, RHS); 54649169a96SMatt Arsenault 54749169a96SMatt Arsenault IntegerType *I32Ty = Builder.getInt32Ty(); 54849169a96SMatt Arsenault for (int I = 0, E = LHSVals.size(); I != E; ++I) { 54949169a96SMatt Arsenault Value *LHS, *RHS; 550781dd39bSAbinav Puthan Purayil if (IsSigned) { 55149169a96SMatt Arsenault LHS = Builder.CreateSExtOrTrunc(LHSVals[I], I32Ty); 55249169a96SMatt Arsenault RHS = Builder.CreateSExtOrTrunc(RHSVals[I], I32Ty); 553781dd39bSAbinav Puthan Purayil } else { 554781dd39bSAbinav Puthan Purayil LHS = Builder.CreateZExtOrTrunc(LHSVals[I], I32Ty); 555781dd39bSAbinav Puthan Purayil RHS = Builder.CreateZExtOrTrunc(RHSVals[I], I32Ty); 55649169a96SMatt Arsenault } 55749169a96SMatt Arsenault 558781dd39bSAbinav Puthan Purayil Value *Result = 559781dd39bSAbinav Puthan Purayil getMul24(Builder, LHS, RHS, Size, LHSBits + RHSBits, IsSigned); 56049169a96SMatt Arsenault 561781dd39bSAbinav Puthan Purayil if (IsSigned) { 562781dd39bSAbinav Puthan Purayil ResultVals.push_back( 563781dd39bSAbinav Puthan Purayil Builder.CreateSExtOrTrunc(Result, LHSVals[I]->getType())); 56449169a96SMatt Arsenault } else { 565781dd39bSAbinav Puthan Purayil ResultVals.push_back( 566781dd39bSAbinav Puthan Purayil Builder.CreateZExtOrTrunc(Result, LHSVals[I]->getType())); 56749169a96SMatt Arsenault } 56849169a96SMatt Arsenault } 56949169a96SMatt Arsenault 570c6ab2b4fSMatt Arsenault Value *NewVal = insertValues(Builder, Ty, ResultVals); 571c6ab2b4fSMatt Arsenault NewVal->takeName(&I); 572c6ab2b4fSMatt Arsenault I.replaceAllUsesWith(NewVal); 57349169a96SMatt Arsenault I.eraseFromParent(); 57449169a96SMatt Arsenault 57549169a96SMatt Arsenault return true; 57649169a96SMatt Arsenault } 57749169a96SMatt Arsenault 5782fe500abSMatt Arsenault // Find a select instruction, which may have been casted. This is mostly to deal 579e93e1b62SMatt Arsenault // with cases where i16 selects were promoted here to i32. 5802fe500abSMatt Arsenault static SelectInst *findSelectThroughCast(Value *V, CastInst *&Cast) { 5812fe500abSMatt Arsenault Cast = nullptr; 5822fe500abSMatt Arsenault if (SelectInst *Sel = dyn_cast<SelectInst>(V)) 5832fe500abSMatt Arsenault return Sel; 5842fe500abSMatt Arsenault 5852fe500abSMatt Arsenault if ((Cast = dyn_cast<CastInst>(V))) { 5862fe500abSMatt Arsenault if (SelectInst *Sel = dyn_cast<SelectInst>(Cast->getOperand(0))) 5872fe500abSMatt Arsenault return Sel; 5882fe500abSMatt Arsenault } 5892fe500abSMatt Arsenault 5902fe500abSMatt Arsenault return nullptr; 5912fe500abSMatt Arsenault } 5922fe500abSMatt Arsenault 593bcd91778SMatt Arsenault bool AMDGPUCodeGenPrepare::foldBinOpIntoSelect(BinaryOperator &BO) const { 594bcd91778SMatt Arsenault // Don't do this unless the old select is going away. We want to eliminate the 595bcd91778SMatt Arsenault // binary operator, not replace a binop with a select. 596bcd91778SMatt Arsenault int SelOpNo = 0; 5972fe500abSMatt Arsenault 5982fe500abSMatt Arsenault CastInst *CastOp; 5992fe500abSMatt Arsenault 600dfec7022SMatt Arsenault // TODO: Should probably try to handle some cases with multiple 601dfec7022SMatt Arsenault // users. Duplicating the select may be profitable for division. 6022fe500abSMatt Arsenault SelectInst *Sel = findSelectThroughCast(BO.getOperand(0), CastOp); 603bcd91778SMatt Arsenault if (!Sel || !Sel->hasOneUse()) { 604bcd91778SMatt Arsenault SelOpNo = 1; 6052fe500abSMatt Arsenault Sel = findSelectThroughCast(BO.getOperand(1), CastOp); 606bcd91778SMatt Arsenault } 607bcd91778SMatt Arsenault 608bcd91778SMatt Arsenault if (!Sel || !Sel->hasOneUse()) 609bcd91778SMatt Arsenault return false; 610bcd91778SMatt Arsenault 611bcd91778SMatt Arsenault Constant *CT = dyn_cast<Constant>(Sel->getTrueValue()); 612bcd91778SMatt Arsenault Constant *CF = dyn_cast<Constant>(Sel->getFalseValue()); 613bcd91778SMatt Arsenault Constant *CBO = dyn_cast<Constant>(BO.getOperand(SelOpNo ^ 1)); 614bcd91778SMatt Arsenault if (!CBO || !CT || !CF) 615bcd91778SMatt Arsenault return false; 616bcd91778SMatt Arsenault 6172fe500abSMatt Arsenault if (CastOp) { 618dfec7022SMatt Arsenault if (!CastOp->hasOneUse()) 619dfec7022SMatt Arsenault return false; 6202fe500abSMatt Arsenault CT = ConstantFoldCastOperand(CastOp->getOpcode(), CT, BO.getType(), *DL); 6212fe500abSMatt Arsenault CF = ConstantFoldCastOperand(CastOp->getOpcode(), CF, BO.getType(), *DL); 6222fe500abSMatt Arsenault } 6232fe500abSMatt Arsenault 624bcd91778SMatt Arsenault // TODO: Handle special 0/-1 cases DAG combine does, although we only really 625bcd91778SMatt Arsenault // need to handle divisions here. 626bcd91778SMatt Arsenault Constant *FoldedT = SelOpNo ? 627bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CT, *DL) : 628bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CT, CBO, *DL); 629bcd91778SMatt Arsenault if (isa<ConstantExpr>(FoldedT)) 630bcd91778SMatt Arsenault return false; 631bcd91778SMatt Arsenault 632bcd91778SMatt Arsenault Constant *FoldedF = SelOpNo ? 633bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CF, *DL) : 634bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CF, CBO, *DL); 635bcd91778SMatt Arsenault if (isa<ConstantExpr>(FoldedF)) 636bcd91778SMatt Arsenault return false; 637bcd91778SMatt Arsenault 638bcd91778SMatt Arsenault IRBuilder<> Builder(&BO); 639bcd91778SMatt Arsenault Builder.SetCurrentDebugLocation(BO.getDebugLoc()); 640bcd91778SMatt Arsenault if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&BO)) 641bcd91778SMatt Arsenault Builder.setFastMathFlags(FPOp->getFastMathFlags()); 642bcd91778SMatt Arsenault 643bcd91778SMatt Arsenault Value *NewSelect = Builder.CreateSelect(Sel->getCondition(), 644bcd91778SMatt Arsenault FoldedT, FoldedF); 645bcd91778SMatt Arsenault NewSelect->takeName(&BO); 646bcd91778SMatt Arsenault BO.replaceAllUsesWith(NewSelect); 647bcd91778SMatt Arsenault BO.eraseFromParent(); 6482fe500abSMatt Arsenault if (CastOp) 6492fe500abSMatt Arsenault CastOp->eraseFromParent(); 650bcd91778SMatt Arsenault Sel->eraseFromParent(); 651bcd91778SMatt Arsenault return true; 652bcd91778SMatt Arsenault } 653bcd91778SMatt Arsenault 654884acbb9SChangpeng Fang // Optimize fdiv with rcp: 65525315359SChangpeng Fang // 656884acbb9SChangpeng Fang // 1/x -> rcp(x) when rcp is sufficiently accurate or inaccurate rcp is 657884acbb9SChangpeng Fang // allowed with unsafe-fp-math or afn. 65825315359SChangpeng Fang // 659884acbb9SChangpeng Fang // a/b -> a*rcp(b) when inaccurate rcp is allowed with unsafe-fp-math or afn. 660884acbb9SChangpeng Fang static Value *optimizeWithRcp(Value *Num, Value *Den, bool AllowInaccurateRcp, 66198ed613cSNikita Popov bool RcpIsAccurate, IRBuilder<> &Builder, 662884acbb9SChangpeng Fang Module *Mod) { 66325315359SChangpeng Fang 664884acbb9SChangpeng Fang if (!AllowInaccurateRcp && !RcpIsAccurate) 66525315359SChangpeng Fang return nullptr; 66625315359SChangpeng Fang 667884acbb9SChangpeng Fang Type *Ty = Den->getType(); 66825315359SChangpeng Fang if (const ConstantFP *CLHS = dyn_cast<ConstantFP>(Num)) { 669884acbb9SChangpeng Fang if (AllowInaccurateRcp || RcpIsAccurate) { 67025315359SChangpeng Fang if (CLHS->isExactlyValue(1.0)) { 671b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 672b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 673b87e3e2dSMatt Arsenault 67425315359SChangpeng Fang // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to 67525315359SChangpeng Fang // the CI documentation has a worst case error of 1 ulp. 67625315359SChangpeng Fang // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to 67725315359SChangpeng Fang // use it as long as we aren't trying to use denormals. 67825315359SChangpeng Fang // 67925315359SChangpeng Fang // v_rcp_f16 and v_rsq_f16 DO support denormals. 68025315359SChangpeng Fang 68125315359SChangpeng Fang // NOTE: v_sqrt and v_rcp will be combined to v_rsq later. So we don't 68225315359SChangpeng Fang // insert rsq intrinsic here. 68325315359SChangpeng Fang 68425315359SChangpeng Fang // 1.0 / x -> rcp(x) 68525315359SChangpeng Fang return Builder.CreateCall(Decl, { Den }); 68625315359SChangpeng Fang } 68725315359SChangpeng Fang 68825315359SChangpeng Fang // Same as for 1.0, but expand the sign out of the constant. 68925315359SChangpeng Fang if (CLHS->isExactlyValue(-1.0)) { 690b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 691b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 692b87e3e2dSMatt Arsenault 69325315359SChangpeng Fang // -1.0 / x -> rcp (fneg x) 69425315359SChangpeng Fang Value *FNeg = Builder.CreateFNeg(Den); 69525315359SChangpeng Fang return Builder.CreateCall(Decl, { FNeg }); 69625315359SChangpeng Fang } 69725315359SChangpeng Fang } 69825315359SChangpeng Fang } 69925315359SChangpeng Fang 700884acbb9SChangpeng Fang if (AllowInaccurateRcp) { 701b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 702b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 703b87e3e2dSMatt Arsenault 70425315359SChangpeng Fang // Turn into multiply by the reciprocal. 70525315359SChangpeng Fang // x / y -> x * (1.0 / y) 70625315359SChangpeng Fang Value *Recip = Builder.CreateCall(Decl, { Den }); 707884acbb9SChangpeng Fang return Builder.CreateFMul(Num, Recip); 70825315359SChangpeng Fang } 70925315359SChangpeng Fang return nullptr; 71025315359SChangpeng Fang } 71125315359SChangpeng Fang 712884acbb9SChangpeng Fang // optimize with fdiv.fast: 713884acbb9SChangpeng Fang // 714884acbb9SChangpeng Fang // a/b -> fdiv.fast(a, b) when !fpmath >= 2.5ulp with denormals flushed. 715884acbb9SChangpeng Fang // 716884acbb9SChangpeng Fang // 1/x -> fdiv.fast(1,x) when !fpmath >= 2.5ulp. 717884acbb9SChangpeng Fang // 718884acbb9SChangpeng Fang // NOTE: optimizeWithRcp should be tried first because rcp is the preference. 719884acbb9SChangpeng Fang static Value *optimizeWithFDivFast(Value *Num, Value *Den, float ReqdAccuracy, 72098ed613cSNikita Popov bool HasDenormals, IRBuilder<> &Builder, 721884acbb9SChangpeng Fang Module *Mod) { 722884acbb9SChangpeng Fang // fdiv.fast can achieve 2.5 ULP accuracy. 723884acbb9SChangpeng Fang if (ReqdAccuracy < 2.5f) 724884acbb9SChangpeng Fang return nullptr; 725df61be70SStanislav Mekhanoshin 726884acbb9SChangpeng Fang // Only have fdiv.fast for f32. 727884acbb9SChangpeng Fang Type *Ty = Den->getType(); 728884acbb9SChangpeng Fang if (!Ty->isFloatTy()) 729884acbb9SChangpeng Fang return nullptr; 730df61be70SStanislav Mekhanoshin 731884acbb9SChangpeng Fang bool NumIsOne = false; 732884acbb9SChangpeng Fang if (const ConstantFP *CNum = dyn_cast<ConstantFP>(Num)) { 733884acbb9SChangpeng Fang if (CNum->isExactlyValue(+1.0) || CNum->isExactlyValue(-1.0)) 734884acbb9SChangpeng Fang NumIsOne = true; 735a1fe17c9SMatt Arsenault } 736a1fe17c9SMatt Arsenault 737884acbb9SChangpeng Fang // fdiv does not support denormals. But 1.0/x is always fine to use it. 738884acbb9SChangpeng Fang if (HasDenormals && !NumIsOne) 739884acbb9SChangpeng Fang return nullptr; 74025315359SChangpeng Fang 741884acbb9SChangpeng Fang Function *Decl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_fdiv_fast); 742884acbb9SChangpeng Fang return Builder.CreateCall(Decl, { Num, Den }); 743884acbb9SChangpeng Fang } 744884acbb9SChangpeng Fang 745884acbb9SChangpeng Fang // Optimizations is performed based on fpmath, fast math flags as well as 746884acbb9SChangpeng Fang // denormals to optimize fdiv with either rcp or fdiv.fast. 74725315359SChangpeng Fang // 748884acbb9SChangpeng Fang // With rcp: 749884acbb9SChangpeng Fang // 1/x -> rcp(x) when rcp is sufficiently accurate or inaccurate rcp is 750884acbb9SChangpeng Fang // allowed with unsafe-fp-math or afn. 75125315359SChangpeng Fang // 752884acbb9SChangpeng Fang // a/b -> a*rcp(b) when inaccurate rcp is allowed with unsafe-fp-math or afn. 75325315359SChangpeng Fang // 754884acbb9SChangpeng Fang // With fdiv.fast: 755884acbb9SChangpeng Fang // a/b -> fdiv.fast(a, b) when !fpmath >= 2.5ulp with denormals flushed. 75625315359SChangpeng Fang // 757884acbb9SChangpeng Fang // 1/x -> fdiv.fast(1,x) when !fpmath >= 2.5ulp. 758884acbb9SChangpeng Fang // 759884acbb9SChangpeng Fang // NOTE: rcp is the preference in cases that both are legal. 760a1fe17c9SMatt Arsenault bool AMDGPUCodeGenPrepare::visitFDiv(BinaryOperator &FDiv) { 761a1fe17c9SMatt Arsenault 76225315359SChangpeng Fang Type *Ty = FDiv.getType()->getScalarType(); 763a1fe17c9SMatt Arsenault 7642a0db8d7SMatt Arsenault // The f64 rcp/rsq approximations are pretty inaccurate. We can do an 7652a0db8d7SMatt Arsenault // expansion around them in codegen. 7662a0db8d7SMatt Arsenault if (Ty->isDoubleTy()) 7672a0db8d7SMatt Arsenault return false; 7682a0db8d7SMatt Arsenault 76925315359SChangpeng Fang // No intrinsic for fdiv16 if target does not support f16. 77025315359SChangpeng Fang if (Ty->isHalfTy() && !ST->has16BitInsts()) 771a1fe17c9SMatt Arsenault return false; 772a1fe17c9SMatt Arsenault 773a1fe17c9SMatt Arsenault const FPMathOperator *FPOp = cast<const FPMathOperator>(&FDiv); 774884acbb9SChangpeng Fang const float ReqdAccuracy = FPOp->getFPAccuracy(); 775a1fe17c9SMatt Arsenault 776884acbb9SChangpeng Fang // Inaccurate rcp is allowed with unsafe-fp-math or afn. 777a1fe17c9SMatt Arsenault FastMathFlags FMF = FPOp->getFastMathFlags(); 778884acbb9SChangpeng Fang const bool AllowInaccurateRcp = HasUnsafeFPMath || FMF.approxFunc(); 7799d7b1c9dSStanislav Mekhanoshin 780884acbb9SChangpeng Fang // rcp_f16 is accurate for !fpmath >= 1.0ulp. 781884acbb9SChangpeng Fang // rcp_f32 is accurate for !fpmath >= 1.0ulp and denormals are flushed. 782884acbb9SChangpeng Fang // rcp_f64 is never accurate. 783884acbb9SChangpeng Fang const bool RcpIsAccurate = (Ty->isHalfTy() && ReqdAccuracy >= 1.0f) || 784884acbb9SChangpeng Fang (Ty->isFloatTy() && !HasFP32Denormals && ReqdAccuracy >= 1.0f); 785a1fe17c9SMatt Arsenault 78625315359SChangpeng Fang IRBuilder<> Builder(FDiv.getParent(), std::next(FDiv.getIterator())); 787a1fe17c9SMatt Arsenault Builder.setFastMathFlags(FMF); 788a1fe17c9SMatt Arsenault Builder.SetCurrentDebugLocation(FDiv.getDebugLoc()); 789a1fe17c9SMatt Arsenault 790a1fe17c9SMatt Arsenault Value *Num = FDiv.getOperand(0); 791a1fe17c9SMatt Arsenault Value *Den = FDiv.getOperand(1); 792a1fe17c9SMatt Arsenault 793a1fe17c9SMatt Arsenault Value *NewFDiv = nullptr; 7943254a001SChristopher Tetreault if (auto *VT = dyn_cast<FixedVectorType>(FDiv.getType())) { 795a1fe17c9SMatt Arsenault NewFDiv = UndefValue::get(VT); 796a1fe17c9SMatt Arsenault 797a1fe17c9SMatt Arsenault // FIXME: Doesn't do the right thing for cases where the vector is partially 798a1fe17c9SMatt Arsenault // constant. This works when the scalarizer pass is run first. 799a1fe17c9SMatt Arsenault for (unsigned I = 0, E = VT->getNumElements(); I != E; ++I) { 800a1fe17c9SMatt Arsenault Value *NumEltI = Builder.CreateExtractElement(Num, I); 801a1fe17c9SMatt Arsenault Value *DenEltI = Builder.CreateExtractElement(Den, I); 802884acbb9SChangpeng Fang // Try rcp first. 803884acbb9SChangpeng Fang Value *NewElt = optimizeWithRcp(NumEltI, DenEltI, AllowInaccurateRcp, 804884acbb9SChangpeng Fang RcpIsAccurate, Builder, Mod); 805884acbb9SChangpeng Fang if (!NewElt) // Try fdiv.fast. 806884acbb9SChangpeng Fang NewElt = optimizeWithFDivFast(NumEltI, DenEltI, ReqdAccuracy, 807884acbb9SChangpeng Fang HasFP32Denormals, Builder, Mod); 808884acbb9SChangpeng Fang if (!NewElt) // Keep the original. 809884acbb9SChangpeng Fang NewElt = Builder.CreateFDiv(NumEltI, DenEltI); 810a1fe17c9SMatt Arsenault 811a1fe17c9SMatt Arsenault NewFDiv = Builder.CreateInsertElement(NewFDiv, NewElt, I); 812a1fe17c9SMatt Arsenault } 813884acbb9SChangpeng Fang } else { // Scalar FDiv. 814884acbb9SChangpeng Fang // Try rcp first. 815884acbb9SChangpeng Fang NewFDiv = optimizeWithRcp(Num, Den, AllowInaccurateRcp, RcpIsAccurate, 816884acbb9SChangpeng Fang Builder, Mod); 817884acbb9SChangpeng Fang if (!NewFDiv) { // Try fdiv.fast. 818884acbb9SChangpeng Fang NewFDiv = optimizeWithFDivFast(Num, Den, ReqdAccuracy, HasFP32Denormals, 819884acbb9SChangpeng Fang Builder, Mod); 82025315359SChangpeng Fang } 821a1fe17c9SMatt Arsenault } 822a1fe17c9SMatt Arsenault 823a1fe17c9SMatt Arsenault if (NewFDiv) { 824a1fe17c9SMatt Arsenault FDiv.replaceAllUsesWith(NewFDiv); 825a1fe17c9SMatt Arsenault NewFDiv->takeName(&FDiv); 826a1fe17c9SMatt Arsenault FDiv.eraseFromParent(); 827a1fe17c9SMatt Arsenault } 828a1fe17c9SMatt Arsenault 829df61be70SStanislav Mekhanoshin return !!NewFDiv; 830a1fe17c9SMatt Arsenault } 831a1fe17c9SMatt Arsenault 8322e5dc4a1SAnshil Gandhi bool AMDGPUCodeGenPrepare::visitXor(BinaryOperator &I) { 8332e5dc4a1SAnshil Gandhi // Match the Xor instruction, its type and its operands 8342e5dc4a1SAnshil Gandhi IntrinsicInst *IntrinsicCall = dyn_cast<IntrinsicInst>(I.getOperand(0)); 8352e5dc4a1SAnshil Gandhi ConstantInt *RHS = dyn_cast<ConstantInt>(I.getOperand(1)); 8362e5dc4a1SAnshil Gandhi if (!RHS || !IntrinsicCall || RHS->getSExtValue() != -1) 8372e5dc4a1SAnshil Gandhi return visitBinaryOperator(I); 8382e5dc4a1SAnshil Gandhi 839dc6e8dfdSJacob Lambert // Check if the Call is an intrinsic instruction to amdgcn_class intrinsic 8402e5dc4a1SAnshil Gandhi // has only one use 8412e5dc4a1SAnshil Gandhi if (IntrinsicCall->getIntrinsicID() != Intrinsic::amdgcn_class || 8422e5dc4a1SAnshil Gandhi !IntrinsicCall->hasOneUse()) 8432e5dc4a1SAnshil Gandhi return visitBinaryOperator(I); 8442e5dc4a1SAnshil Gandhi 8452e5dc4a1SAnshil Gandhi // "Not" the second argument of the intrinsic call 8462e5dc4a1SAnshil Gandhi ConstantInt *Arg = dyn_cast<ConstantInt>(IntrinsicCall->getOperand(1)); 8472e5dc4a1SAnshil Gandhi if (!Arg) 8482e5dc4a1SAnshil Gandhi return visitBinaryOperator(I); 8492e5dc4a1SAnshil Gandhi 8502e5dc4a1SAnshil Gandhi IntrinsicCall->setOperand( 8512e5dc4a1SAnshil Gandhi 1, ConstantInt::get(Arg->getType(), Arg->getZExtValue() ^ 0x3ff)); 8522e5dc4a1SAnshil Gandhi I.replaceAllUsesWith(IntrinsicCall); 8532e5dc4a1SAnshil Gandhi I.eraseFromParent(); 8542e5dc4a1SAnshil Gandhi return true; 8552e5dc4a1SAnshil Gandhi } 8562e5dc4a1SAnshil Gandhi 857a1fe17c9SMatt Arsenault static bool hasUnsafeFPMath(const Function &F) { 858a1fe17c9SMatt Arsenault Attribute Attr = F.getFnAttribute("unsafe-fp-math"); 859d6de1e1aSSerge Guelton return Attr.getValueAsBool(); 860a1fe17c9SMatt Arsenault } 861a1fe17c9SMatt Arsenault 86267aa18f1SStanislav Mekhanoshin static std::pair<Value*, Value*> getMul64(IRBuilder<> &Builder, 86367aa18f1SStanislav Mekhanoshin Value *LHS, Value *RHS) { 86467aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 86567aa18f1SStanislav Mekhanoshin Type *I64Ty = Builder.getInt64Ty(); 866e14df4b2SKonstantin Zhuravlyov 86767aa18f1SStanislav Mekhanoshin Value *LHS_EXT64 = Builder.CreateZExt(LHS, I64Ty); 86867aa18f1SStanislav Mekhanoshin Value *RHS_EXT64 = Builder.CreateZExt(RHS, I64Ty); 86967aa18f1SStanislav Mekhanoshin Value *MUL64 = Builder.CreateMul(LHS_EXT64, RHS_EXT64); 87067aa18f1SStanislav Mekhanoshin Value *Lo = Builder.CreateTrunc(MUL64, I32Ty); 87167aa18f1SStanislav Mekhanoshin Value *Hi = Builder.CreateLShr(MUL64, Builder.getInt64(32)); 87267aa18f1SStanislav Mekhanoshin Hi = Builder.CreateTrunc(Hi, I32Ty); 87367aa18f1SStanislav Mekhanoshin return std::make_pair(Lo, Hi); 87467aa18f1SStanislav Mekhanoshin } 87567aa18f1SStanislav Mekhanoshin 87667aa18f1SStanislav Mekhanoshin static Value* getMulHu(IRBuilder<> &Builder, Value *LHS, Value *RHS) { 87767aa18f1SStanislav Mekhanoshin return getMul64(Builder, LHS, RHS).second; 87867aa18f1SStanislav Mekhanoshin } 87967aa18f1SStanislav Mekhanoshin 88034d9a16eSMatt Arsenault /// Figure out how many bits are really needed for this ddivision. \p AtLeast is 88134d9a16eSMatt Arsenault /// an optimization hint to bypass the second ComputeNumSignBits call if we the 88234d9a16eSMatt Arsenault /// first one is insufficient. Returns -1 on failure. 88334d9a16eSMatt Arsenault int AMDGPUCodeGenPrepare::getDivNumBits(BinaryOperator &I, 88434d9a16eSMatt Arsenault Value *Num, Value *Den, 88534d9a16eSMatt Arsenault unsigned AtLeast, bool IsSigned) const { 88634d9a16eSMatt Arsenault const DataLayout &DL = Mod->getDataLayout(); 88734d9a16eSMatt Arsenault unsigned LHSSignBits = ComputeNumSignBits(Num, DL, 0, AC, &I); 88834d9a16eSMatt Arsenault if (LHSSignBits < AtLeast) 88934d9a16eSMatt Arsenault return -1; 89034d9a16eSMatt Arsenault 89134d9a16eSMatt Arsenault unsigned RHSSignBits = ComputeNumSignBits(Den, DL, 0, AC, &I); 89234d9a16eSMatt Arsenault if (RHSSignBits < AtLeast) 89334d9a16eSMatt Arsenault return -1; 89434d9a16eSMatt Arsenault 89534d9a16eSMatt Arsenault unsigned SignBits = std::min(LHSSignBits, RHSSignBits); 89634d9a16eSMatt Arsenault unsigned DivBits = Num->getType()->getScalarSizeInBits() - SignBits; 89734d9a16eSMatt Arsenault if (IsSigned) 89834d9a16eSMatt Arsenault ++DivBits; 89934d9a16eSMatt Arsenault return DivBits; 90034d9a16eSMatt Arsenault } 90134d9a16eSMatt Arsenault 90267aa18f1SStanislav Mekhanoshin // The fractional part of a float is enough to accurately represent up to 90367aa18f1SStanislav Mekhanoshin // a 24-bit signed integer. 90467aa18f1SStanislav Mekhanoshin Value *AMDGPUCodeGenPrepare::expandDivRem24(IRBuilder<> &Builder, 9057e7268acSStanislav Mekhanoshin BinaryOperator &I, 90667aa18f1SStanislav Mekhanoshin Value *Num, Value *Den, 90767aa18f1SStanislav Mekhanoshin bool IsDiv, bool IsSigned) const { 90834d9a16eSMatt Arsenault int DivBits = getDivNumBits(I, Num, Den, 9, IsSigned); 90934d9a16eSMatt Arsenault if (DivBits == -1) 91067aa18f1SStanislav Mekhanoshin return nullptr; 91134d9a16eSMatt Arsenault return expandDivRem24Impl(Builder, I, Num, Den, DivBits, IsDiv, IsSigned); 91234d9a16eSMatt Arsenault } 91367aa18f1SStanislav Mekhanoshin 91434d9a16eSMatt Arsenault Value *AMDGPUCodeGenPrepare::expandDivRem24Impl(IRBuilder<> &Builder, 91534d9a16eSMatt Arsenault BinaryOperator &I, 91634d9a16eSMatt Arsenault Value *Num, Value *Den, 91734d9a16eSMatt Arsenault unsigned DivBits, 91834d9a16eSMatt Arsenault bool IsDiv, bool IsSigned) const { 91967aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 92034d9a16eSMatt Arsenault Num = Builder.CreateTrunc(Num, I32Ty); 92134d9a16eSMatt Arsenault Den = Builder.CreateTrunc(Den, I32Ty); 92234d9a16eSMatt Arsenault 92367aa18f1SStanislav Mekhanoshin Type *F32Ty = Builder.getFloatTy(); 92467aa18f1SStanislav Mekhanoshin ConstantInt *One = Builder.getInt32(1); 92567aa18f1SStanislav Mekhanoshin Value *JQ = One; 92667aa18f1SStanislav Mekhanoshin 92767aa18f1SStanislav Mekhanoshin if (IsSigned) { 92867aa18f1SStanislav Mekhanoshin // char|short jq = ia ^ ib; 92967aa18f1SStanislav Mekhanoshin JQ = Builder.CreateXor(Num, Den); 93067aa18f1SStanislav Mekhanoshin 93167aa18f1SStanislav Mekhanoshin // jq = jq >> (bitsize - 2) 93267aa18f1SStanislav Mekhanoshin JQ = Builder.CreateAShr(JQ, Builder.getInt32(30)); 93367aa18f1SStanislav Mekhanoshin 93467aa18f1SStanislav Mekhanoshin // jq = jq | 0x1 93567aa18f1SStanislav Mekhanoshin JQ = Builder.CreateOr(JQ, One); 93667aa18f1SStanislav Mekhanoshin } 93767aa18f1SStanislav Mekhanoshin 93867aa18f1SStanislav Mekhanoshin // int ia = (int)LHS; 93967aa18f1SStanislav Mekhanoshin Value *IA = Num; 94067aa18f1SStanislav Mekhanoshin 94167aa18f1SStanislav Mekhanoshin // int ib, (int)RHS; 94267aa18f1SStanislav Mekhanoshin Value *IB = Den; 94367aa18f1SStanislav Mekhanoshin 94467aa18f1SStanislav Mekhanoshin // float fa = (float)ia; 94567aa18f1SStanislav Mekhanoshin Value *FA = IsSigned ? Builder.CreateSIToFP(IA, F32Ty) 94667aa18f1SStanislav Mekhanoshin : Builder.CreateUIToFP(IA, F32Ty); 94767aa18f1SStanislav Mekhanoshin 94867aa18f1SStanislav Mekhanoshin // float fb = (float)ib; 94967aa18f1SStanislav Mekhanoshin Value *FB = IsSigned ? Builder.CreateSIToFP(IB,F32Ty) 95067aa18f1SStanislav Mekhanoshin : Builder.CreateUIToFP(IB,F32Ty); 95167aa18f1SStanislav Mekhanoshin 95292c62582SMatt Arsenault Function *RcpDecl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_rcp, 95392c62582SMatt Arsenault Builder.getFloatTy()); 95492c62582SMatt Arsenault Value *RCP = Builder.CreateCall(RcpDecl, { FB }); 95567aa18f1SStanislav Mekhanoshin Value *FQM = Builder.CreateFMul(FA, RCP); 95667aa18f1SStanislav Mekhanoshin 95767aa18f1SStanislav Mekhanoshin // fq = trunc(fqm); 95857f5d0a8SNeil Henning CallInst *FQ = Builder.CreateUnaryIntrinsic(Intrinsic::trunc, FQM); 95967aa18f1SStanislav Mekhanoshin FQ->copyFastMathFlags(Builder.getFastMathFlags()); 96067aa18f1SStanislav Mekhanoshin 96167aa18f1SStanislav Mekhanoshin // float fqneg = -fq; 96267aa18f1SStanislav Mekhanoshin Value *FQNeg = Builder.CreateFNeg(FQ); 96367aa18f1SStanislav Mekhanoshin 96467aa18f1SStanislav Mekhanoshin // float fr = mad(fqneg, fb, fa); 9659ee272f1SStanislav Mekhanoshin auto FMAD = !ST->hasMadMacF32Insts() 9669ee272f1SStanislav Mekhanoshin ? Intrinsic::fma 9679ee272f1SStanislav Mekhanoshin : (Intrinsic::ID)Intrinsic::amdgcn_fmad_ftz; 9689ee272f1SStanislav Mekhanoshin Value *FR = Builder.CreateIntrinsic(FMAD, 96957f5d0a8SNeil Henning {FQNeg->getType()}, {FQNeg, FB, FA}, FQ); 97067aa18f1SStanislav Mekhanoshin 97167aa18f1SStanislav Mekhanoshin // int iq = (int)fq; 97267aa18f1SStanislav Mekhanoshin Value *IQ = IsSigned ? Builder.CreateFPToSI(FQ, I32Ty) 97367aa18f1SStanislav Mekhanoshin : Builder.CreateFPToUI(FQ, I32Ty); 97467aa18f1SStanislav Mekhanoshin 97567aa18f1SStanislav Mekhanoshin // fr = fabs(fr); 97657f5d0a8SNeil Henning FR = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FR, FQ); 97767aa18f1SStanislav Mekhanoshin 97867aa18f1SStanislav Mekhanoshin // fb = fabs(fb); 97957f5d0a8SNeil Henning FB = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FB, FQ); 98067aa18f1SStanislav Mekhanoshin 98167aa18f1SStanislav Mekhanoshin // int cv = fr >= fb; 98267aa18f1SStanislav Mekhanoshin Value *CV = Builder.CreateFCmpOGE(FR, FB); 98367aa18f1SStanislav Mekhanoshin 98467aa18f1SStanislav Mekhanoshin // jq = (cv ? jq : 0); 98567aa18f1SStanislav Mekhanoshin JQ = Builder.CreateSelect(CV, JQ, Builder.getInt32(0)); 98667aa18f1SStanislav Mekhanoshin 98767aa18f1SStanislav Mekhanoshin // dst = iq + jq; 98867aa18f1SStanislav Mekhanoshin Value *Div = Builder.CreateAdd(IQ, JQ); 98967aa18f1SStanislav Mekhanoshin 99067aa18f1SStanislav Mekhanoshin Value *Res = Div; 99167aa18f1SStanislav Mekhanoshin if (!IsDiv) { 99267aa18f1SStanislav Mekhanoshin // Rem needs compensation, it's easier to recompute it 99367aa18f1SStanislav Mekhanoshin Value *Rem = Builder.CreateMul(Div, Den); 99467aa18f1SStanislav Mekhanoshin Res = Builder.CreateSub(Num, Rem); 99567aa18f1SStanislav Mekhanoshin } 99667aa18f1SStanislav Mekhanoshin 99734d9a16eSMatt Arsenault if (DivBits != 0 && DivBits < 32) { 998e5823bf8SMatt Arsenault // Extend in register from the number of bits this divide really is. 99967aa18f1SStanislav Mekhanoshin if (IsSigned) { 100034d9a16eSMatt Arsenault int InRegBits = 32 - DivBits; 100134d9a16eSMatt Arsenault 100234d9a16eSMatt Arsenault Res = Builder.CreateShl(Res, InRegBits); 100334d9a16eSMatt Arsenault Res = Builder.CreateAShr(Res, InRegBits); 100467aa18f1SStanislav Mekhanoshin } else { 100534d9a16eSMatt Arsenault ConstantInt *TruncMask 100634d9a16eSMatt Arsenault = Builder.getInt32((UINT64_C(1) << DivBits) - 1); 100767aa18f1SStanislav Mekhanoshin Res = Builder.CreateAnd(Res, TruncMask); 100867aa18f1SStanislav Mekhanoshin } 100934d9a16eSMatt Arsenault } 101067aa18f1SStanislav Mekhanoshin 101167aa18f1SStanislav Mekhanoshin return Res; 101267aa18f1SStanislav Mekhanoshin } 101367aa18f1SStanislav Mekhanoshin 1014b30e1223SMatt Arsenault // Try to recognize special cases the DAG will emit special, better expansions 1015b30e1223SMatt Arsenault // than the general expansion we do here. 1016b30e1223SMatt Arsenault 1017b30e1223SMatt Arsenault // TODO: It would be better to just directly handle those optimizations here. 1018b30e1223SMatt Arsenault bool AMDGPUCodeGenPrepare::divHasSpecialOptimization( 1019b30e1223SMatt Arsenault BinaryOperator &I, Value *Num, Value *Den) const { 1020b30e1223SMatt Arsenault if (Constant *C = dyn_cast<Constant>(Den)) { 1021b30e1223SMatt Arsenault // Arbitrary constants get a better expansion as long as a wider mulhi is 1022b30e1223SMatt Arsenault // legal. 1023b30e1223SMatt Arsenault if (C->getType()->getScalarSizeInBits() <= 32) 1024b30e1223SMatt Arsenault return true; 1025b30e1223SMatt Arsenault 1026b30e1223SMatt Arsenault // TODO: Sdiv check for not exact for some reason. 1027b30e1223SMatt Arsenault 1028b30e1223SMatt Arsenault // If there's no wider mulhi, there's only a better expansion for powers of 1029b30e1223SMatt Arsenault // two. 1030b30e1223SMatt Arsenault // TODO: Should really know for each vector element. 1031b30e1223SMatt Arsenault if (isKnownToBeAPowerOfTwo(C, *DL, true, 0, AC, &I, DT)) 1032b30e1223SMatt Arsenault return true; 1033b30e1223SMatt Arsenault 1034b30e1223SMatt Arsenault return false; 1035b30e1223SMatt Arsenault } 1036b30e1223SMatt Arsenault 1037b30e1223SMatt Arsenault if (BinaryOperator *BinOpDen = dyn_cast<BinaryOperator>(Den)) { 1038b30e1223SMatt Arsenault // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2 1039b30e1223SMatt Arsenault if (BinOpDen->getOpcode() == Instruction::Shl && 1040b30e1223SMatt Arsenault isa<Constant>(BinOpDen->getOperand(0)) && 1041b30e1223SMatt Arsenault isKnownToBeAPowerOfTwo(BinOpDen->getOperand(0), *DL, true, 1042b30e1223SMatt Arsenault 0, AC, &I, DT)) { 1043b30e1223SMatt Arsenault return true; 1044b30e1223SMatt Arsenault } 1045b30e1223SMatt Arsenault } 1046b30e1223SMatt Arsenault 1047b30e1223SMatt Arsenault return false; 1048b30e1223SMatt Arsenault } 1049b30e1223SMatt Arsenault 10505fa87ec0SNikita Popov static Value *getSign32(Value *V, IRBuilder<> &Builder, const DataLayout *DL) { 10515fa87ec0SNikita Popov // Check whether the sign can be determined statically. 10525fa87ec0SNikita Popov KnownBits Known = computeKnownBits(V, *DL); 10535fa87ec0SNikita Popov if (Known.isNegative()) 10545fa87ec0SNikita Popov return Constant::getAllOnesValue(V->getType()); 10555fa87ec0SNikita Popov if (Known.isNonNegative()) 10565fa87ec0SNikita Popov return Constant::getNullValue(V->getType()); 10575fa87ec0SNikita Popov return Builder.CreateAShr(V, Builder.getInt32(31)); 10585fa87ec0SNikita Popov } 10595fa87ec0SNikita Popov 106067aa18f1SStanislav Mekhanoshin Value *AMDGPUCodeGenPrepare::expandDivRem32(IRBuilder<> &Builder, 1061f4bd01c1SJay Foad BinaryOperator &I, Value *X, 1062f4bd01c1SJay Foad Value *Y) const { 10637e7268acSStanislav Mekhanoshin Instruction::BinaryOps Opc = I.getOpcode(); 106467aa18f1SStanislav Mekhanoshin assert(Opc == Instruction::URem || Opc == Instruction::UDiv || 106567aa18f1SStanislav Mekhanoshin Opc == Instruction::SRem || Opc == Instruction::SDiv); 106667aa18f1SStanislav Mekhanoshin 106767aa18f1SStanislav Mekhanoshin FastMathFlags FMF; 106867aa18f1SStanislav Mekhanoshin FMF.setFast(); 106967aa18f1SStanislav Mekhanoshin Builder.setFastMathFlags(FMF); 107067aa18f1SStanislav Mekhanoshin 1071f4bd01c1SJay Foad if (divHasSpecialOptimization(I, X, Y)) 1072b30e1223SMatt Arsenault return nullptr; // Keep it for later optimization. 107367aa18f1SStanislav Mekhanoshin 107467aa18f1SStanislav Mekhanoshin bool IsDiv = Opc == Instruction::UDiv || Opc == Instruction::SDiv; 107567aa18f1SStanislav Mekhanoshin bool IsSigned = Opc == Instruction::SRem || Opc == Instruction::SDiv; 107667aa18f1SStanislav Mekhanoshin 1077f4bd01c1SJay Foad Type *Ty = X->getType(); 107867aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 107967aa18f1SStanislav Mekhanoshin Type *F32Ty = Builder.getFloatTy(); 108067aa18f1SStanislav Mekhanoshin 108167aa18f1SStanislav Mekhanoshin if (Ty->getScalarSizeInBits() < 32) { 108267aa18f1SStanislav Mekhanoshin if (IsSigned) { 1083f4bd01c1SJay Foad X = Builder.CreateSExt(X, I32Ty); 1084f4bd01c1SJay Foad Y = Builder.CreateSExt(Y, I32Ty); 108567aa18f1SStanislav Mekhanoshin } else { 1086f4bd01c1SJay Foad X = Builder.CreateZExt(X, I32Ty); 1087f4bd01c1SJay Foad Y = Builder.CreateZExt(Y, I32Ty); 108867aa18f1SStanislav Mekhanoshin } 108967aa18f1SStanislav Mekhanoshin } 109067aa18f1SStanislav Mekhanoshin 1091f4bd01c1SJay Foad if (Value *Res = expandDivRem24(Builder, I, X, Y, IsDiv, IsSigned)) { 109234d9a16eSMatt Arsenault return IsSigned ? Builder.CreateSExtOrTrunc(Res, Ty) : 109334d9a16eSMatt Arsenault Builder.CreateZExtOrTrunc(Res, Ty); 109467aa18f1SStanislav Mekhanoshin } 109567aa18f1SStanislav Mekhanoshin 109667aa18f1SStanislav Mekhanoshin ConstantInt *Zero = Builder.getInt32(0); 109767aa18f1SStanislav Mekhanoshin ConstantInt *One = Builder.getInt32(1); 109867aa18f1SStanislav Mekhanoshin 109967aa18f1SStanislav Mekhanoshin Value *Sign = nullptr; 110067aa18f1SStanislav Mekhanoshin if (IsSigned) { 1101f4bd01c1SJay Foad Value *SignX = getSign32(X, Builder, DL); 1102f4bd01c1SJay Foad Value *SignY = getSign32(Y, Builder, DL); 110367aa18f1SStanislav Mekhanoshin // Remainder sign is the same as LHS 1104f4bd01c1SJay Foad Sign = IsDiv ? Builder.CreateXor(SignX, SignY) : SignX; 110567aa18f1SStanislav Mekhanoshin 1106f4bd01c1SJay Foad X = Builder.CreateAdd(X, SignX); 1107f4bd01c1SJay Foad Y = Builder.CreateAdd(Y, SignY); 110867aa18f1SStanislav Mekhanoshin 1109f4bd01c1SJay Foad X = Builder.CreateXor(X, SignX); 1110f4bd01c1SJay Foad Y = Builder.CreateXor(Y, SignY); 111167aa18f1SStanislav Mekhanoshin } 111267aa18f1SStanislav Mekhanoshin 1113f4bd01c1SJay Foad // The algorithm here is based on ideas from "Software Integer Division", Tom 1114f4bd01c1SJay Foad // Rodeheffer, August 2008. 1115f4bd01c1SJay Foad // 1116f4bd01c1SJay Foad // unsigned udiv(unsigned x, unsigned y) { 1117f4bd01c1SJay Foad // // Initial estimate of inv(y). The constant is less than 2^32 to ensure 1118f4bd01c1SJay Foad // // that this is a lower bound on inv(y), even if some of the calculations 1119f4bd01c1SJay Foad // // round up. 1120f4bd01c1SJay Foad // unsigned z = (unsigned)((4294967296.0 - 512.0) * v_rcp_f32((float)y)); 1121f4bd01c1SJay Foad // 1122f4bd01c1SJay Foad // // One round of UNR (Unsigned integer Newton-Raphson) to improve z. 1123f4bd01c1SJay Foad // // Empirically this is guaranteed to give a "two-y" lower bound on 1124f4bd01c1SJay Foad // // inv(y). 1125f4bd01c1SJay Foad // z += umulh(z, -y * z); 1126f4bd01c1SJay Foad // 1127f4bd01c1SJay Foad // // Quotient/remainder estimate. 1128f4bd01c1SJay Foad // unsigned q = umulh(x, z); 1129f4bd01c1SJay Foad // unsigned r = x - q * y; 1130f4bd01c1SJay Foad // 1131f4bd01c1SJay Foad // // Two rounds of quotient/remainder refinement. 1132f4bd01c1SJay Foad // if (r >= y) { 1133f4bd01c1SJay Foad // ++q; 1134f4bd01c1SJay Foad // r -= y; 1135f4bd01c1SJay Foad // } 1136f4bd01c1SJay Foad // if (r >= y) { 1137f4bd01c1SJay Foad // ++q; 1138f4bd01c1SJay Foad // r -= y; 1139f4bd01c1SJay Foad // } 1140f4bd01c1SJay Foad // 1141f4bd01c1SJay Foad // return q; 1142f4bd01c1SJay Foad // } 114392c62582SMatt Arsenault 1144f4bd01c1SJay Foad // Initial estimate of inv(y). 1145f4bd01c1SJay Foad Value *FloatY = Builder.CreateUIToFP(Y, F32Ty); 1146f4bd01c1SJay Foad Function *Rcp = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_rcp, F32Ty); 1147f4bd01c1SJay Foad Value *RcpY = Builder.CreateCall(Rcp, {FloatY}); 1148f4bd01c1SJay Foad Constant *Scale = ConstantFP::get(F32Ty, BitsToFloat(0x4F7FFFFE)); 1149f4bd01c1SJay Foad Value *ScaledY = Builder.CreateFMul(RcpY, Scale); 1150f4bd01c1SJay Foad Value *Z = Builder.CreateFPToUI(ScaledY, I32Ty); 115167aa18f1SStanislav Mekhanoshin 1152f4bd01c1SJay Foad // One round of UNR. 1153f4bd01c1SJay Foad Value *NegY = Builder.CreateSub(Zero, Y); 1154f4bd01c1SJay Foad Value *NegYZ = Builder.CreateMul(NegY, Z); 1155f4bd01c1SJay Foad Z = Builder.CreateAdd(Z, getMulHu(Builder, Z, NegYZ)); 115667aa18f1SStanislav Mekhanoshin 1157f4bd01c1SJay Foad // Quotient/remainder estimate. 1158f4bd01c1SJay Foad Value *Q = getMulHu(Builder, X, Z); 1159f4bd01c1SJay Foad Value *R = Builder.CreateSub(X, Builder.CreateMul(Q, Y)); 116067aa18f1SStanislav Mekhanoshin 1161f4bd01c1SJay Foad // First quotient/remainder refinement. 1162f4bd01c1SJay Foad Value *Cond = Builder.CreateICmpUGE(R, Y); 1163f4bd01c1SJay Foad if (IsDiv) 1164f4bd01c1SJay Foad Q = Builder.CreateSelect(Cond, Builder.CreateAdd(Q, One), Q); 1165f4bd01c1SJay Foad R = Builder.CreateSelect(Cond, Builder.CreateSub(R, Y), R); 116667aa18f1SStanislav Mekhanoshin 1167f4bd01c1SJay Foad // Second quotient/remainder refinement. 1168f4bd01c1SJay Foad Cond = Builder.CreateICmpUGE(R, Y); 116967aa18f1SStanislav Mekhanoshin Value *Res; 1170f4bd01c1SJay Foad if (IsDiv) 1171f4bd01c1SJay Foad Res = Builder.CreateSelect(Cond, Builder.CreateAdd(Q, One), Q); 1172f4bd01c1SJay Foad else 1173f4bd01c1SJay Foad Res = Builder.CreateSelect(Cond, Builder.CreateSub(R, Y), R); 117467aa18f1SStanislav Mekhanoshin 117567aa18f1SStanislav Mekhanoshin if (IsSigned) { 117667aa18f1SStanislav Mekhanoshin Res = Builder.CreateXor(Res, Sign); 117767aa18f1SStanislav Mekhanoshin Res = Builder.CreateSub(Res, Sign); 117867aa18f1SStanislav Mekhanoshin } 117967aa18f1SStanislav Mekhanoshin 118067aa18f1SStanislav Mekhanoshin Res = Builder.CreateTrunc(Res, Ty); 118167aa18f1SStanislav Mekhanoshin 118267aa18f1SStanislav Mekhanoshin return Res; 118367aa18f1SStanislav Mekhanoshin } 118467aa18f1SStanislav Mekhanoshin 118534d9a16eSMatt Arsenault Value *AMDGPUCodeGenPrepare::shrinkDivRem64(IRBuilder<> &Builder, 118634d9a16eSMatt Arsenault BinaryOperator &I, 118734d9a16eSMatt Arsenault Value *Num, Value *Den) const { 118834d9a16eSMatt Arsenault if (!ExpandDiv64InIR && divHasSpecialOptimization(I, Num, Den)) 118934d9a16eSMatt Arsenault return nullptr; // Keep it for later optimization. 119034d9a16eSMatt Arsenault 119134d9a16eSMatt Arsenault Instruction::BinaryOps Opc = I.getOpcode(); 119234d9a16eSMatt Arsenault 119334d9a16eSMatt Arsenault bool IsDiv = Opc == Instruction::SDiv || Opc == Instruction::UDiv; 119434d9a16eSMatt Arsenault bool IsSigned = Opc == Instruction::SDiv || Opc == Instruction::SRem; 119534d9a16eSMatt Arsenault 119634d9a16eSMatt Arsenault int NumDivBits = getDivNumBits(I, Num, Den, 32, IsSigned); 119734d9a16eSMatt Arsenault if (NumDivBits == -1) 119834d9a16eSMatt Arsenault return nullptr; 119934d9a16eSMatt Arsenault 120034d9a16eSMatt Arsenault Value *Narrowed = nullptr; 120134d9a16eSMatt Arsenault if (NumDivBits <= 24) { 120234d9a16eSMatt Arsenault Narrowed = expandDivRem24Impl(Builder, I, Num, Den, NumDivBits, 120334d9a16eSMatt Arsenault IsDiv, IsSigned); 120434d9a16eSMatt Arsenault } else if (NumDivBits <= 32) { 120534d9a16eSMatt Arsenault Narrowed = expandDivRem32(Builder, I, Num, Den); 120634d9a16eSMatt Arsenault } 120734d9a16eSMatt Arsenault 120834d9a16eSMatt Arsenault if (Narrowed) { 120934d9a16eSMatt Arsenault return IsSigned ? Builder.CreateSExt(Narrowed, Num->getType()) : 121034d9a16eSMatt Arsenault Builder.CreateZExt(Narrowed, Num->getType()); 121134d9a16eSMatt Arsenault } 121234d9a16eSMatt Arsenault 121334d9a16eSMatt Arsenault return nullptr; 121434d9a16eSMatt Arsenault } 121534d9a16eSMatt Arsenault 121634d9a16eSMatt Arsenault void AMDGPUCodeGenPrepare::expandDivRem64(BinaryOperator &I) const { 121734d9a16eSMatt Arsenault Instruction::BinaryOps Opc = I.getOpcode(); 121834d9a16eSMatt Arsenault // Do the general expansion. 121934d9a16eSMatt Arsenault if (Opc == Instruction::UDiv || Opc == Instruction::SDiv) { 122034d9a16eSMatt Arsenault expandDivisionUpTo64Bits(&I); 122134d9a16eSMatt Arsenault return; 122234d9a16eSMatt Arsenault } 122334d9a16eSMatt Arsenault 122434d9a16eSMatt Arsenault if (Opc == Instruction::URem || Opc == Instruction::SRem) { 122534d9a16eSMatt Arsenault expandRemainderUpTo64Bits(&I); 122634d9a16eSMatt Arsenault return; 122734d9a16eSMatt Arsenault } 122834d9a16eSMatt Arsenault 122934d9a16eSMatt Arsenault llvm_unreachable("not a division"); 123034d9a16eSMatt Arsenault } 123134d9a16eSMatt Arsenault 123267aa18f1SStanislav Mekhanoshin bool AMDGPUCodeGenPrepare::visitBinaryOperator(BinaryOperator &I) { 1233bcd91778SMatt Arsenault if (foldBinOpIntoSelect(I)) 1234bcd91778SMatt Arsenault return true; 1235bcd91778SMatt Arsenault 1236f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 123767aa18f1SStanislav Mekhanoshin DA->isUniform(&I) && promoteUniformOpToI32(I)) 123867aa18f1SStanislav Mekhanoshin return true; 123967aa18f1SStanislav Mekhanoshin 1240b3dd381aSMatt Arsenault if (UseMul24Intrin && replaceMulWithMul24(I)) 124149169a96SMatt Arsenault return true; 124249169a96SMatt Arsenault 124367aa18f1SStanislav Mekhanoshin bool Changed = false; 124467aa18f1SStanislav Mekhanoshin Instruction::BinaryOps Opc = I.getOpcode(); 124567aa18f1SStanislav Mekhanoshin Type *Ty = I.getType(); 124667aa18f1SStanislav Mekhanoshin Value *NewDiv = nullptr; 124734d9a16eSMatt Arsenault unsigned ScalarSize = Ty->getScalarSizeInBits(); 124834d9a16eSMatt Arsenault 124934d9a16eSMatt Arsenault SmallVector<BinaryOperator *, 8> Div64ToExpand; 125034d9a16eSMatt Arsenault 125167aa18f1SStanislav Mekhanoshin if ((Opc == Instruction::URem || Opc == Instruction::UDiv || 125267aa18f1SStanislav Mekhanoshin Opc == Instruction::SRem || Opc == Instruction::SDiv) && 12539ec66860SMatt Arsenault ScalarSize <= 64 && 12549ec66860SMatt Arsenault !DisableIDivExpand) { 125567aa18f1SStanislav Mekhanoshin Value *Num = I.getOperand(0); 125667aa18f1SStanislav Mekhanoshin Value *Den = I.getOperand(1); 125767aa18f1SStanislav Mekhanoshin IRBuilder<> Builder(&I); 125867aa18f1SStanislav Mekhanoshin Builder.SetCurrentDebugLocation(I.getDebugLoc()); 125967aa18f1SStanislav Mekhanoshin 12603254a001SChristopher Tetreault if (auto *VT = dyn_cast<FixedVectorType>(Ty)) { 126167aa18f1SStanislav Mekhanoshin NewDiv = UndefValue::get(VT); 126267aa18f1SStanislav Mekhanoshin 12637e7268acSStanislav Mekhanoshin for (unsigned N = 0, E = VT->getNumElements(); N != E; ++N) { 12647e7268acSStanislav Mekhanoshin Value *NumEltN = Builder.CreateExtractElement(Num, N); 12657e7268acSStanislav Mekhanoshin Value *DenEltN = Builder.CreateExtractElement(Den, N); 126634d9a16eSMatt Arsenault 126734d9a16eSMatt Arsenault Value *NewElt; 126834d9a16eSMatt Arsenault if (ScalarSize <= 32) { 126934d9a16eSMatt Arsenault NewElt = expandDivRem32(Builder, I, NumEltN, DenEltN); 127067aa18f1SStanislav Mekhanoshin if (!NewElt) 12717e7268acSStanislav Mekhanoshin NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN); 127234d9a16eSMatt Arsenault } else { 127334d9a16eSMatt Arsenault // See if this 64-bit division can be shrunk to 32/24-bits before 127434d9a16eSMatt Arsenault // producing the general expansion. 127534d9a16eSMatt Arsenault NewElt = shrinkDivRem64(Builder, I, NumEltN, DenEltN); 127634d9a16eSMatt Arsenault if (!NewElt) { 127734d9a16eSMatt Arsenault // The general 64-bit expansion introduces control flow and doesn't 127834d9a16eSMatt Arsenault // return the new value. Just insert a scalar copy and defer 127934d9a16eSMatt Arsenault // expanding it. 128034d9a16eSMatt Arsenault NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN); 128134d9a16eSMatt Arsenault Div64ToExpand.push_back(cast<BinaryOperator>(NewElt)); 128234d9a16eSMatt Arsenault } 128334d9a16eSMatt Arsenault } 128434d9a16eSMatt Arsenault 12857e7268acSStanislav Mekhanoshin NewDiv = Builder.CreateInsertElement(NewDiv, NewElt, N); 128667aa18f1SStanislav Mekhanoshin } 128767aa18f1SStanislav Mekhanoshin } else { 128834d9a16eSMatt Arsenault if (ScalarSize <= 32) 12897e7268acSStanislav Mekhanoshin NewDiv = expandDivRem32(Builder, I, Num, Den); 129034d9a16eSMatt Arsenault else { 129134d9a16eSMatt Arsenault NewDiv = shrinkDivRem64(Builder, I, Num, Den); 129234d9a16eSMatt Arsenault if (!NewDiv) 129334d9a16eSMatt Arsenault Div64ToExpand.push_back(&I); 129434d9a16eSMatt Arsenault } 129567aa18f1SStanislav Mekhanoshin } 129667aa18f1SStanislav Mekhanoshin 129767aa18f1SStanislav Mekhanoshin if (NewDiv) { 129867aa18f1SStanislav Mekhanoshin I.replaceAllUsesWith(NewDiv); 129967aa18f1SStanislav Mekhanoshin I.eraseFromParent(); 130067aa18f1SStanislav Mekhanoshin Changed = true; 130167aa18f1SStanislav Mekhanoshin } 130267aa18f1SStanislav Mekhanoshin } 1303e14df4b2SKonstantin Zhuravlyov 130434d9a16eSMatt Arsenault if (ExpandDiv64InIR) { 130534d9a16eSMatt Arsenault // TODO: We get much worse code in specially handled constant cases. 130634d9a16eSMatt Arsenault for (BinaryOperator *Div : Div64ToExpand) { 130734d9a16eSMatt Arsenault expandDivRem64(*Div); 130834d9a16eSMatt Arsenault Changed = true; 130934d9a16eSMatt Arsenault } 131034d9a16eSMatt Arsenault } 131134d9a16eSMatt Arsenault 1312e14df4b2SKonstantin Zhuravlyov return Changed; 1313e14df4b2SKonstantin Zhuravlyov } 1314e14df4b2SKonstantin Zhuravlyov 1315a126a13bSWei Ding bool AMDGPUCodeGenPrepare::visitLoadInst(LoadInst &I) { 131690083d30SMatt Arsenault if (!WidenLoads) 131790083d30SMatt Arsenault return false; 131890083d30SMatt Arsenault 13190da6350dSMatt Arsenault if ((I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS || 13200da6350dSMatt Arsenault I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) && 1321a126a13bSWei Ding canWidenScalarExtLoad(I)) { 1322a126a13bSWei Ding IRBuilder<> Builder(&I); 1323a126a13bSWei Ding Builder.SetCurrentDebugLocation(I.getDebugLoc()); 1324a126a13bSWei Ding 1325a126a13bSWei Ding Type *I32Ty = Builder.getInt32Ty(); 1326a126a13bSWei Ding Type *PT = PointerType::get(I32Ty, I.getPointerAddressSpace()); 1327a126a13bSWei Ding Value *BitCast= Builder.CreateBitCast(I.getPointerOperand(), PT); 132814359ef1SJames Y Knight LoadInst *WidenLoad = Builder.CreateLoad(I32Ty, BitCast); 132957e541e8SMatt Arsenault WidenLoad->copyMetadata(I); 133057e541e8SMatt Arsenault 133157e541e8SMatt Arsenault // If we have range metadata, we need to convert the type, and not make 133257e541e8SMatt Arsenault // assumptions about the high bits. 133357e541e8SMatt Arsenault if (auto *Range = WidenLoad->getMetadata(LLVMContext::MD_range)) { 133457e541e8SMatt Arsenault ConstantInt *Lower = 133557e541e8SMatt Arsenault mdconst::extract<ConstantInt>(Range->getOperand(0)); 133657e541e8SMatt Arsenault 1337477b9bc9SJay Foad if (Lower->isNullValue()) { 133857e541e8SMatt Arsenault WidenLoad->setMetadata(LLVMContext::MD_range, nullptr); 133957e541e8SMatt Arsenault } else { 134057e541e8SMatt Arsenault Metadata *LowAndHigh[] = { 134157e541e8SMatt Arsenault ConstantAsMetadata::get(ConstantInt::get(I32Ty, Lower->getValue().zext(32))), 134257e541e8SMatt Arsenault // Don't make assumptions about the high bits. 134357e541e8SMatt Arsenault ConstantAsMetadata::get(ConstantInt::get(I32Ty, 0)) 134457e541e8SMatt Arsenault }; 134557e541e8SMatt Arsenault 134657e541e8SMatt Arsenault WidenLoad->setMetadata(LLVMContext::MD_range, 134757e541e8SMatt Arsenault MDNode::get(Mod->getContext(), LowAndHigh)); 134857e541e8SMatt Arsenault } 134957e541e8SMatt Arsenault } 1350a126a13bSWei Ding 1351a126a13bSWei Ding int TySize = Mod->getDataLayout().getTypeSizeInBits(I.getType()); 1352a126a13bSWei Ding Type *IntNTy = Builder.getIntNTy(TySize); 1353a126a13bSWei Ding Value *ValTrunc = Builder.CreateTrunc(WidenLoad, IntNTy); 1354a126a13bSWei Ding Value *ValOrig = Builder.CreateBitCast(ValTrunc, I.getType()); 1355a126a13bSWei Ding I.replaceAllUsesWith(ValOrig); 1356a126a13bSWei Ding I.eraseFromParent(); 1357a126a13bSWei Ding return true; 1358a126a13bSWei Ding } 1359a126a13bSWei Ding 1360a126a13bSWei Ding return false; 1361a126a13bSWei Ding } 1362a126a13bSWei Ding 1363e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitICmpInst(ICmpInst &I) { 1364e14df4b2SKonstantin Zhuravlyov bool Changed = false; 1365e14df4b2SKonstantin Zhuravlyov 1366f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getOperand(0)->getType()) && 1367f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1368f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformOpToI32(I); 1369e14df4b2SKonstantin Zhuravlyov 1370e14df4b2SKonstantin Zhuravlyov return Changed; 1371e14df4b2SKonstantin Zhuravlyov } 1372e14df4b2SKonstantin Zhuravlyov 1373e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitSelectInst(SelectInst &I) { 1374e14df4b2SKonstantin Zhuravlyov bool Changed = false; 1375e14df4b2SKonstantin Zhuravlyov 1376f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 1377f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1378f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformOpToI32(I); 1379b4eb5d50SKonstantin Zhuravlyov 1380b4eb5d50SKonstantin Zhuravlyov return Changed; 1381b4eb5d50SKonstantin Zhuravlyov } 1382b4eb5d50SKonstantin Zhuravlyov 1383b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitIntrinsicInst(IntrinsicInst &I) { 1384b4eb5d50SKonstantin Zhuravlyov switch (I.getIntrinsicID()) { 1385b4eb5d50SKonstantin Zhuravlyov case Intrinsic::bitreverse: 1386b4eb5d50SKonstantin Zhuravlyov return visitBitreverseIntrinsicInst(I); 1387b4eb5d50SKonstantin Zhuravlyov default: 1388b4eb5d50SKonstantin Zhuravlyov return false; 1389b4eb5d50SKonstantin Zhuravlyov } 1390b4eb5d50SKonstantin Zhuravlyov } 1391b4eb5d50SKonstantin Zhuravlyov 1392b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitBitreverseIntrinsicInst(IntrinsicInst &I) { 1393b4eb5d50SKonstantin Zhuravlyov bool Changed = false; 1394b4eb5d50SKonstantin Zhuravlyov 1395f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 1396f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1397f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformBitreverseToI32(I); 1398e14df4b2SKonstantin Zhuravlyov 1399e14df4b2SKonstantin Zhuravlyov return Changed; 1400e14df4b2SKonstantin Zhuravlyov } 1401e14df4b2SKonstantin Zhuravlyov 140286de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::doInitialization(Module &M) { 1403a1fe17c9SMatt Arsenault Mod = &M; 140449169a96SMatt Arsenault DL = &Mod->getDataLayout(); 140586de486dSMatt Arsenault return false; 140686de486dSMatt Arsenault } 140786de486dSMatt Arsenault 140886de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::runOnFunction(Function &F) { 14098b61764cSFrancis Visoiu Mistrih if (skipFunction(F)) 141086de486dSMatt Arsenault return false; 141186de486dSMatt Arsenault 14128b61764cSFrancis Visoiu Mistrih auto *TPC = getAnalysisIfAvailable<TargetPassConfig>(); 14138b61764cSFrancis Visoiu Mistrih if (!TPC) 14148b61764cSFrancis Visoiu Mistrih return false; 14158b61764cSFrancis Visoiu Mistrih 141612269ddaSMatt Arsenault const AMDGPUTargetMachine &TM = TPC->getTM<AMDGPUTargetMachine>(); 14175bfbae5cSTom Stellard ST = &TM.getSubtarget<GCNSubtarget>(F); 14187e7268acSStanislav Mekhanoshin AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(F); 141935617ed4SNicolai Haehnle DA = &getAnalysis<LegacyDivergenceAnalysis>(); 1420b30e1223SMatt Arsenault 1421b30e1223SMatt Arsenault auto *DTWP = getAnalysisIfAvailable<DominatorTreeWrapperPass>(); 1422b30e1223SMatt Arsenault DT = DTWP ? &DTWP->getDomTree() : nullptr; 1423b30e1223SMatt Arsenault 1424a1fe17c9SMatt Arsenault HasUnsafeFPMath = hasUnsafeFPMath(F); 14255660bb6bSMatt Arsenault 14265660bb6bSMatt Arsenault AMDGPU::SIModeRegisterDefaults Mode(F); 14275660bb6bSMatt Arsenault HasFP32Denormals = Mode.allFP32Denormals(); 142886de486dSMatt Arsenault 1429a1fe17c9SMatt Arsenault bool MadeChange = false; 1430a1fe17c9SMatt Arsenault 143134d9a16eSMatt Arsenault Function::iterator NextBB; 143234d9a16eSMatt Arsenault for (Function::iterator FI = F.begin(), FE = F.end(); FI != FE; FI = NextBB) { 143334d9a16eSMatt Arsenault BasicBlock *BB = &*FI; 143434d9a16eSMatt Arsenault NextBB = std::next(FI); 143534d9a16eSMatt Arsenault 1436a1fe17c9SMatt Arsenault BasicBlock::iterator Next; 143734d9a16eSMatt Arsenault for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; I = Next) { 1438a1fe17c9SMatt Arsenault Next = std::next(I); 143934d9a16eSMatt Arsenault 1440a1fe17c9SMatt Arsenault MadeChange |= visit(*I); 144134d9a16eSMatt Arsenault 144234d9a16eSMatt Arsenault if (Next != E) { // Control flow changed 144334d9a16eSMatt Arsenault BasicBlock *NextInstBB = Next->getParent(); 144434d9a16eSMatt Arsenault if (NextInstBB != BB) { 144534d9a16eSMatt Arsenault BB = NextInstBB; 144634d9a16eSMatt Arsenault E = BB->end(); 144734d9a16eSMatt Arsenault FE = F.end(); 144834d9a16eSMatt Arsenault } 144934d9a16eSMatt Arsenault } 1450a1fe17c9SMatt Arsenault } 1451a1fe17c9SMatt Arsenault } 1452a1fe17c9SMatt Arsenault 1453a1fe17c9SMatt Arsenault return MadeChange; 145486de486dSMatt Arsenault } 145586de486dSMatt Arsenault 14568b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_BEGIN(AMDGPUCodeGenPrepare, DEBUG_TYPE, 145786de486dSMatt Arsenault "AMDGPU IR optimizations", false, false) 14587e7268acSStanislav Mekhanoshin INITIALIZE_PASS_DEPENDENCY(AssumptionCacheTracker) 145935617ed4SNicolai Haehnle INITIALIZE_PASS_DEPENDENCY(LegacyDivergenceAnalysis) 14608b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_END(AMDGPUCodeGenPrepare, DEBUG_TYPE, "AMDGPU IR optimizations", 14618b61764cSFrancis Visoiu Mistrih false, false) 146286de486dSMatt Arsenault 146386de486dSMatt Arsenault char AMDGPUCodeGenPrepare::ID = 0; 146486de486dSMatt Arsenault 14658b61764cSFrancis Visoiu Mistrih FunctionPass *llvm::createAMDGPUCodeGenPreparePass() { 14668b61764cSFrancis Visoiu Mistrih return new AMDGPUCodeGenPrepare(); 146786de486dSMatt Arsenault } 1468