186de486dSMatt Arsenault //===-- AMDGPUCodeGenPrepare.cpp ------------------------------------------===// 286de486dSMatt Arsenault // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 686de486dSMatt Arsenault // 786de486dSMatt Arsenault //===----------------------------------------------------------------------===// 886de486dSMatt Arsenault // 986de486dSMatt Arsenault /// \file 1086de486dSMatt Arsenault /// This pass does misc. AMDGPU optimizations on IR before instruction 1186de486dSMatt Arsenault /// selection. 1286de486dSMatt Arsenault // 1386de486dSMatt Arsenault //===----------------------------------------------------------------------===// 1486de486dSMatt Arsenault 1586de486dSMatt Arsenault #include "AMDGPU.h" 1686de486dSMatt Arsenault #include "AMDGPUSubtarget.h" 17a1fe17c9SMatt Arsenault #include "AMDGPUTargetMachine.h" 185660bb6bSMatt Arsenault #include "llvm/ADT/FloatingPointMode.h" 19734bb7bbSEugene Zelenko #include "llvm/ADT/StringRef.h" 207e7268acSStanislav Mekhanoshin #include "llvm/Analysis/AssumptionCache.h" 21bcd91778SMatt Arsenault #include "llvm/Analysis/ConstantFolding.h" 2235617ed4SNicolai Haehnle #include "llvm/Analysis/LegacyDivergenceAnalysis.h" 23a126a13bSWei Ding #include "llvm/Analysis/Loads.h" 2467aa18f1SStanislav Mekhanoshin #include "llvm/Analysis/ValueTracking.h" 2586de486dSMatt Arsenault #include "llvm/CodeGen/Passes.h" 268b61764cSFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetPassConfig.h" 27734bb7bbSEugene Zelenko #include "llvm/IR/Attributes.h" 28734bb7bbSEugene Zelenko #include "llvm/IR/BasicBlock.h" 29734bb7bbSEugene Zelenko #include "llvm/IR/Constants.h" 30734bb7bbSEugene Zelenko #include "llvm/IR/DerivedTypes.h" 31*a7aaadc1SFlorian Hahn #include "llvm/IR/Dominators.h" 32734bb7bbSEugene Zelenko #include "llvm/IR/Function.h" 336bda14b3SChandler Carruth #include "llvm/IR/IRBuilder.h" 346bda14b3SChandler Carruth #include "llvm/IR/InstVisitor.h" 35734bb7bbSEugene Zelenko #include "llvm/IR/InstrTypes.h" 36734bb7bbSEugene Zelenko #include "llvm/IR/Instruction.h" 37734bb7bbSEugene Zelenko #include "llvm/IR/Instructions.h" 38734bb7bbSEugene Zelenko #include "llvm/IR/IntrinsicInst.h" 39734bb7bbSEugene Zelenko #include "llvm/IR/Intrinsics.h" 40734bb7bbSEugene Zelenko #include "llvm/IR/LLVMContext.h" 41734bb7bbSEugene Zelenko #include "llvm/IR/Operator.h" 42734bb7bbSEugene Zelenko #include "llvm/IR/Type.h" 43734bb7bbSEugene Zelenko #include "llvm/IR/Value.h" 4405da2fe5SReid Kleckner #include "llvm/InitializePasses.h" 45734bb7bbSEugene Zelenko #include "llvm/Pass.h" 46734bb7bbSEugene Zelenko #include "llvm/Support/Casting.h" 47*a7aaadc1SFlorian Hahn #include "llvm/Transforms/Utils/IntegerDivision.h" 48734bb7bbSEugene Zelenko #include <cassert> 49734bb7bbSEugene Zelenko #include <iterator> 5086de486dSMatt Arsenault 5186de486dSMatt Arsenault #define DEBUG_TYPE "amdgpu-codegenprepare" 5286de486dSMatt Arsenault 5386de486dSMatt Arsenault using namespace llvm; 5486de486dSMatt Arsenault 5586de486dSMatt Arsenault namespace { 5686de486dSMatt Arsenault 5790083d30SMatt Arsenault static cl::opt<bool> WidenLoads( 5890083d30SMatt Arsenault "amdgpu-codegenprepare-widen-constant-loads", 5990083d30SMatt Arsenault cl::desc("Widen sub-dword constant address space loads in AMDGPUCodeGenPrepare"), 6090083d30SMatt Arsenault cl::ReallyHidden, 6144920e85SStanislav Mekhanoshin cl::init(false)); 6290083d30SMatt Arsenault 63b3dd381aSMatt Arsenault static cl::opt<bool> UseMul24Intrin( 64b3dd381aSMatt Arsenault "amdgpu-codegenprepare-mul24", 65b3dd381aSMatt Arsenault cl::desc("Introduce mul24 intrinsics in AMDGPUCodeGenPrepare"), 66b3dd381aSMatt Arsenault cl::ReallyHidden, 67b3dd381aSMatt Arsenault cl::init(true)); 68b3dd381aSMatt Arsenault 699ec66860SMatt Arsenault // Legalize 64-bit division by using the generic IR expansion. 7034d9a16eSMatt Arsenault static cl::opt<bool> ExpandDiv64InIR( 7134d9a16eSMatt Arsenault "amdgpu-codegenprepare-expand-div64", 7234d9a16eSMatt Arsenault cl::desc("Expand 64-bit division in AMDGPUCodeGenPrepare"), 7334d9a16eSMatt Arsenault cl::ReallyHidden, 7434d9a16eSMatt Arsenault cl::init(false)); 7534d9a16eSMatt Arsenault 769ec66860SMatt Arsenault // Leave all division operations as they are. This supersedes ExpandDiv64InIR 779ec66860SMatt Arsenault // and is used for testing the legalizer. 789ec66860SMatt Arsenault static cl::opt<bool> DisableIDivExpand( 799ec66860SMatt Arsenault "amdgpu-codegenprepare-disable-idiv-expansion", 809ec66860SMatt Arsenault cl::desc("Prevent expanding integer division in AMDGPUCodeGenPrepare"), 819ec66860SMatt Arsenault cl::ReallyHidden, 829ec66860SMatt Arsenault cl::init(false)); 839ec66860SMatt Arsenault 8486de486dSMatt Arsenault class AMDGPUCodeGenPrepare : public FunctionPass, 85a1fe17c9SMatt Arsenault public InstVisitor<AMDGPUCodeGenPrepare, bool> { 865bfbae5cSTom Stellard const GCNSubtarget *ST = nullptr; 877e7268acSStanislav Mekhanoshin AssumptionCache *AC = nullptr; 88b30e1223SMatt Arsenault DominatorTree *DT = nullptr; 8935617ed4SNicolai Haehnle LegacyDivergenceAnalysis *DA = nullptr; 90734bb7bbSEugene Zelenko Module *Mod = nullptr; 9149169a96SMatt Arsenault const DataLayout *DL = nullptr; 92734bb7bbSEugene Zelenko bool HasUnsafeFPMath = false; 93db0ed3e4SMatt Arsenault bool HasFP32Denormals = false; 9486de486dSMatt Arsenault 955f8f34e4SAdrian Prantl /// Copies exact/nsw/nuw flags (if any) from binary operation \p I to 96f74fc60aSKonstantin Zhuravlyov /// binary operation \p V. 97e14df4b2SKonstantin Zhuravlyov /// 98f74fc60aSKonstantin Zhuravlyov /// \returns Binary operation \p V. 99f74fc60aSKonstantin Zhuravlyov /// \returns \p T's base element bit width. 100f74fc60aSKonstantin Zhuravlyov unsigned getBaseElementBitWidth(const Type *T) const; 101e14df4b2SKonstantin Zhuravlyov 102f74fc60aSKonstantin Zhuravlyov /// \returns Equivalent 32 bit integer type for given type \p T. For example, 103f74fc60aSKonstantin Zhuravlyov /// if \p T is i7, then i32 is returned; if \p T is <3 x i12>, then <3 x i32> 104f74fc60aSKonstantin Zhuravlyov /// is returned. 105e14df4b2SKonstantin Zhuravlyov Type *getI32Ty(IRBuilder<> &B, const Type *T) const; 106e14df4b2SKonstantin Zhuravlyov 107e14df4b2SKonstantin Zhuravlyov /// \returns True if binary operation \p I is a signed binary operation, false 108e14df4b2SKonstantin Zhuravlyov /// otherwise. 109e14df4b2SKonstantin Zhuravlyov bool isSigned(const BinaryOperator &I) const; 110e14df4b2SKonstantin Zhuravlyov 111e14df4b2SKonstantin Zhuravlyov /// \returns True if the condition of 'select' operation \p I comes from a 112e14df4b2SKonstantin Zhuravlyov /// signed 'icmp' operation, false otherwise. 113e14df4b2SKonstantin Zhuravlyov bool isSigned(const SelectInst &I) const; 114e14df4b2SKonstantin Zhuravlyov 115f74fc60aSKonstantin Zhuravlyov /// \returns True if type \p T needs to be promoted to 32 bit integer type, 116f74fc60aSKonstantin Zhuravlyov /// false otherwise. 117f74fc60aSKonstantin Zhuravlyov bool needsPromotionToI32(const Type *T) const; 118e14df4b2SKonstantin Zhuravlyov 1195f8f34e4SAdrian Prantl /// Promotes uniform binary operation \p I to equivalent 32 bit binary 120f74fc60aSKonstantin Zhuravlyov /// operation. 121f74fc60aSKonstantin Zhuravlyov /// 122f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 123f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 124f74fc60aSKonstantin Zhuravlyov /// 32 bits, replacing \p I with equivalent 32 bit binary operation, and 125f74fc60aSKonstantin Zhuravlyov /// truncating the result of 32 bit binary operation back to \p I's original 126f74fc60aSKonstantin Zhuravlyov /// type. Division operation is not promoted. 127f74fc60aSKonstantin Zhuravlyov /// 128f74fc60aSKonstantin Zhuravlyov /// \returns True if \p I is promoted to equivalent 32 bit binary operation, 129f74fc60aSKonstantin Zhuravlyov /// false otherwise. 130f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(BinaryOperator &I) const; 131f74fc60aSKonstantin Zhuravlyov 1325f8f34e4SAdrian Prantl /// Promotes uniform 'icmp' operation \p I to 32 bit 'icmp' operation. 133f74fc60aSKonstantin Zhuravlyov /// 134f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 135f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 136f74fc60aSKonstantin Zhuravlyov /// 32 bits, and replacing \p I with 32 bit 'icmp' operation. 137e14df4b2SKonstantin Zhuravlyov /// 138e14df4b2SKonstantin Zhuravlyov /// \returns True. 139f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(ICmpInst &I) const; 140e14df4b2SKonstantin Zhuravlyov 1415f8f34e4SAdrian Prantl /// Promotes uniform 'select' operation \p I to 32 bit 'select' 142f74fc60aSKonstantin Zhuravlyov /// operation. 143f74fc60aSKonstantin Zhuravlyov /// 144f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 145f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 146f74fc60aSKonstantin Zhuravlyov /// 32 bits, replacing \p I with 32 bit 'select' operation, and truncating the 147f74fc60aSKonstantin Zhuravlyov /// result of 32 bit 'select' operation back to \p I's original type. 148e14df4b2SKonstantin Zhuravlyov /// 149e14df4b2SKonstantin Zhuravlyov /// \returns True. 150f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(SelectInst &I) const; 151b4eb5d50SKonstantin Zhuravlyov 1525f8f34e4SAdrian Prantl /// Promotes uniform 'bitreverse' intrinsic \p I to 32 bit 'bitreverse' 153f74fc60aSKonstantin Zhuravlyov /// intrinsic. 154f74fc60aSKonstantin Zhuravlyov /// 155f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 156f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by zero extending the operand to 32 157f74fc60aSKonstantin Zhuravlyov /// bits, replacing \p I with 32 bit 'bitreverse' intrinsic, shifting the 158f74fc60aSKonstantin Zhuravlyov /// result of 32 bit 'bitreverse' intrinsic to the right with zero fill (the 159f74fc60aSKonstantin Zhuravlyov /// shift amount is 32 minus \p I's base element bit width), and truncating 160f74fc60aSKonstantin Zhuravlyov /// the result of the shift operation back to \p I's original type. 161b4eb5d50SKonstantin Zhuravlyov /// 162b4eb5d50SKonstantin Zhuravlyov /// \returns True. 163f74fc60aSKonstantin Zhuravlyov bool promoteUniformBitreverseToI32(IntrinsicInst &I) const; 16467aa18f1SStanislav Mekhanoshin 16549169a96SMatt Arsenault 16649169a96SMatt Arsenault unsigned numBitsUnsigned(Value *Op, unsigned ScalarSize) const; 16749169a96SMatt Arsenault unsigned numBitsSigned(Value *Op, unsigned ScalarSize) const; 16849169a96SMatt Arsenault bool isI24(Value *V, unsigned ScalarSize) const; 16949169a96SMatt Arsenault bool isU24(Value *V, unsigned ScalarSize) const; 17049169a96SMatt Arsenault 17149169a96SMatt Arsenault /// Replace mul instructions with llvm.amdgcn.mul.u24 or llvm.amdgcn.mul.s24. 17249169a96SMatt Arsenault /// SelectionDAG has an issue where an and asserting the bits are known 17349169a96SMatt Arsenault bool replaceMulWithMul24(BinaryOperator &I) const; 17449169a96SMatt Arsenault 175bcd91778SMatt Arsenault /// Perform same function as equivalently named function in DAGCombiner. Since 176bcd91778SMatt Arsenault /// we expand some divisions here, we need to perform this before obscuring. 177bcd91778SMatt Arsenault bool foldBinOpIntoSelect(BinaryOperator &I) const; 178bcd91778SMatt Arsenault 179b30e1223SMatt Arsenault bool divHasSpecialOptimization(BinaryOperator &I, 180b30e1223SMatt Arsenault Value *Num, Value *Den) const; 18134d9a16eSMatt Arsenault int getDivNumBits(BinaryOperator &I, 18234d9a16eSMatt Arsenault Value *Num, Value *Den, 18334d9a16eSMatt Arsenault unsigned AtLeast, bool Signed) const; 184b30e1223SMatt Arsenault 18567aa18f1SStanislav Mekhanoshin /// Expands 24 bit div or rem. 1867e7268acSStanislav Mekhanoshin Value* expandDivRem24(IRBuilder<> &Builder, BinaryOperator &I, 1877e7268acSStanislav Mekhanoshin Value *Num, Value *Den, 18867aa18f1SStanislav Mekhanoshin bool IsDiv, bool IsSigned) const; 18967aa18f1SStanislav Mekhanoshin 19034d9a16eSMatt Arsenault Value *expandDivRem24Impl(IRBuilder<> &Builder, BinaryOperator &I, 19134d9a16eSMatt Arsenault Value *Num, Value *Den, unsigned NumBits, 19234d9a16eSMatt Arsenault bool IsDiv, bool IsSigned) const; 19334d9a16eSMatt Arsenault 19467aa18f1SStanislav Mekhanoshin /// Expands 32 bit div or rem. 1957e7268acSStanislav Mekhanoshin Value* expandDivRem32(IRBuilder<> &Builder, BinaryOperator &I, 19667aa18f1SStanislav Mekhanoshin Value *Num, Value *Den) const; 19767aa18f1SStanislav Mekhanoshin 19834d9a16eSMatt Arsenault Value *shrinkDivRem64(IRBuilder<> &Builder, BinaryOperator &I, 19934d9a16eSMatt Arsenault Value *Num, Value *Den) const; 20034d9a16eSMatt Arsenault void expandDivRem64(BinaryOperator &I) const; 20134d9a16eSMatt Arsenault 2025f8f34e4SAdrian Prantl /// Widen a scalar load. 203a126a13bSWei Ding /// 204a126a13bSWei Ding /// \details \p Widen scalar load for uniform, small type loads from constant 205a126a13bSWei Ding // memory / to a full 32-bits and then truncate the input to allow a scalar 206a126a13bSWei Ding // load instead of a vector load. 207a126a13bSWei Ding // 208a126a13bSWei Ding /// \returns True. 209a126a13bSWei Ding 210a126a13bSWei Ding bool canWidenScalarExtLoad(LoadInst &I) const; 211e14df4b2SKonstantin Zhuravlyov 21286de486dSMatt Arsenault public: 21386de486dSMatt Arsenault static char ID; 214734bb7bbSEugene Zelenko 2158b61764cSFrancis Visoiu Mistrih AMDGPUCodeGenPrepare() : FunctionPass(ID) {} 216a1fe17c9SMatt Arsenault 217a1fe17c9SMatt Arsenault bool visitFDiv(BinaryOperator &I); 218a1fe17c9SMatt Arsenault 219e14df4b2SKonstantin Zhuravlyov bool visitInstruction(Instruction &I) { return false; } 220e14df4b2SKonstantin Zhuravlyov bool visitBinaryOperator(BinaryOperator &I); 221a126a13bSWei Ding bool visitLoadInst(LoadInst &I); 222e14df4b2SKonstantin Zhuravlyov bool visitICmpInst(ICmpInst &I); 223e14df4b2SKonstantin Zhuravlyov bool visitSelectInst(SelectInst &I); 22486de486dSMatt Arsenault 225b4eb5d50SKonstantin Zhuravlyov bool visitIntrinsicInst(IntrinsicInst &I); 226b4eb5d50SKonstantin Zhuravlyov bool visitBitreverseIntrinsicInst(IntrinsicInst &I); 227b4eb5d50SKonstantin Zhuravlyov 22886de486dSMatt Arsenault bool doInitialization(Module &M) override; 22986de486dSMatt Arsenault bool runOnFunction(Function &F) override; 23086de486dSMatt Arsenault 231117296c0SMehdi Amini StringRef getPassName() const override { return "AMDGPU IR optimizations"; } 23286de486dSMatt Arsenault 23386de486dSMatt Arsenault void getAnalysisUsage(AnalysisUsage &AU) const override { 2347e7268acSStanislav Mekhanoshin AU.addRequired<AssumptionCacheTracker>(); 23535617ed4SNicolai Haehnle AU.addRequired<LegacyDivergenceAnalysis>(); 23665dbdc32SMatt Arsenault 23765dbdc32SMatt Arsenault // FIXME: Division expansion needs to preserve the dominator tree. 23865dbdc32SMatt Arsenault if (!ExpandDiv64InIR) 23986de486dSMatt Arsenault AU.setPreservesAll(); 24086de486dSMatt Arsenault } 24186de486dSMatt Arsenault }; 24286de486dSMatt Arsenault 243734bb7bbSEugene Zelenko } // end anonymous namespace 24486de486dSMatt Arsenault 245f74fc60aSKonstantin Zhuravlyov unsigned AMDGPUCodeGenPrepare::getBaseElementBitWidth(const Type *T) const { 246f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(T) && "T does not need promotion to i32"); 247e14df4b2SKonstantin Zhuravlyov 248e14df4b2SKonstantin Zhuravlyov if (T->isIntegerTy()) 249f74fc60aSKonstantin Zhuravlyov return T->getIntegerBitWidth(); 250f74fc60aSKonstantin Zhuravlyov return cast<VectorType>(T)->getElementType()->getIntegerBitWidth(); 251e14df4b2SKonstantin Zhuravlyov } 252e14df4b2SKonstantin Zhuravlyov 253e14df4b2SKonstantin Zhuravlyov Type *AMDGPUCodeGenPrepare::getI32Ty(IRBuilder<> &B, const Type *T) const { 254f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(T) && "T does not need promotion to i32"); 255e14df4b2SKonstantin Zhuravlyov 256e14df4b2SKonstantin Zhuravlyov if (T->isIntegerTy()) 257e14df4b2SKonstantin Zhuravlyov return B.getInt32Ty(); 258e14df4b2SKonstantin Zhuravlyov return VectorType::get(B.getInt32Ty(), cast<VectorType>(T)->getNumElements()); 259e14df4b2SKonstantin Zhuravlyov } 260e14df4b2SKonstantin Zhuravlyov 261e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const BinaryOperator &I) const { 262691e2e02SKonstantin Zhuravlyov return I.getOpcode() == Instruction::AShr || 263691e2e02SKonstantin Zhuravlyov I.getOpcode() == Instruction::SDiv || I.getOpcode() == Instruction::SRem; 264e14df4b2SKonstantin Zhuravlyov } 265e14df4b2SKonstantin Zhuravlyov 266e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const SelectInst &I) const { 267e14df4b2SKonstantin Zhuravlyov return isa<ICmpInst>(I.getOperand(0)) ? 268e14df4b2SKonstantin Zhuravlyov cast<ICmpInst>(I.getOperand(0))->isSigned() : false; 269e14df4b2SKonstantin Zhuravlyov } 270e14df4b2SKonstantin Zhuravlyov 271f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::needsPromotionToI32(const Type *T) const { 272eb522e68SMatt Arsenault const IntegerType *IntTy = dyn_cast<IntegerType>(T); 273eb522e68SMatt Arsenault if (IntTy && IntTy->getBitWidth() > 1 && IntTy->getBitWidth() <= 16) 274f74fc60aSKonstantin Zhuravlyov return true; 275eb522e68SMatt Arsenault 276eb522e68SMatt Arsenault if (const VectorType *VT = dyn_cast<VectorType>(T)) { 277eb522e68SMatt Arsenault // TODO: The set of packed operations is more limited, so may want to 278eb522e68SMatt Arsenault // promote some anyway. 279eb522e68SMatt Arsenault if (ST->hasVOP3PInsts()) 280f74fc60aSKonstantin Zhuravlyov return false; 281eb522e68SMatt Arsenault 282eb522e68SMatt Arsenault return needsPromotionToI32(VT->getElementType()); 283eb522e68SMatt Arsenault } 284eb522e68SMatt Arsenault 285eb522e68SMatt Arsenault return false; 286f74fc60aSKonstantin Zhuravlyov } 287e14df4b2SKonstantin Zhuravlyov 288d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nsw set. 289d59e6404SMatt Arsenault static bool promotedOpIsNSW(const Instruction &I) { 290d59e6404SMatt Arsenault switch (I.getOpcode()) { 291d59e6404SMatt Arsenault case Instruction::Shl: 292d59e6404SMatt Arsenault case Instruction::Add: 293d59e6404SMatt Arsenault case Instruction::Sub: 294d59e6404SMatt Arsenault return true; 295d59e6404SMatt Arsenault case Instruction::Mul: 296d59e6404SMatt Arsenault return I.hasNoUnsignedWrap(); 297d59e6404SMatt Arsenault default: 298d59e6404SMatt Arsenault return false; 299d59e6404SMatt Arsenault } 300d59e6404SMatt Arsenault } 301d59e6404SMatt Arsenault 302d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nuw set. 303d59e6404SMatt Arsenault static bool promotedOpIsNUW(const Instruction &I) { 304d59e6404SMatt Arsenault switch (I.getOpcode()) { 305d59e6404SMatt Arsenault case Instruction::Shl: 306d59e6404SMatt Arsenault case Instruction::Add: 307d59e6404SMatt Arsenault case Instruction::Mul: 308d59e6404SMatt Arsenault return true; 309d59e6404SMatt Arsenault case Instruction::Sub: 310d59e6404SMatt Arsenault return I.hasNoUnsignedWrap(); 311d59e6404SMatt Arsenault default: 312d59e6404SMatt Arsenault return false; 313d59e6404SMatt Arsenault } 314d59e6404SMatt Arsenault } 315d59e6404SMatt Arsenault 316a126a13bSWei Ding bool AMDGPUCodeGenPrepare::canWidenScalarExtLoad(LoadInst &I) const { 317a126a13bSWei Ding Type *Ty = I.getType(); 318a126a13bSWei Ding const DataLayout &DL = Mod->getDataLayout(); 319a126a13bSWei Ding int TySize = DL.getTypeSizeInBits(Ty); 320a126a13bSWei Ding unsigned Align = I.getAlignment() ? 321a126a13bSWei Ding I.getAlignment() : DL.getABITypeAlignment(Ty); 322a126a13bSWei Ding 323a126a13bSWei Ding return I.isSimple() && TySize < 32 && Align >= 4 && DA->isUniform(&I); 324a126a13bSWei Ding } 325a126a13bSWei Ding 326f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(BinaryOperator &I) const { 327f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 328f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 329f74fc60aSKonstantin Zhuravlyov 330f74fc60aSKonstantin Zhuravlyov if (I.getOpcode() == Instruction::SDiv || 33167aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::UDiv || 33267aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::SRem || 33367aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::URem) 334e14df4b2SKonstantin Zhuravlyov return false; 335e14df4b2SKonstantin Zhuravlyov 336e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 337e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 338e14df4b2SKonstantin Zhuravlyov 339e14df4b2SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 340e14df4b2SKonstantin Zhuravlyov Value *ExtOp0 = nullptr; 341e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 342e14df4b2SKonstantin Zhuravlyov Value *ExtRes = nullptr; 343e14df4b2SKonstantin Zhuravlyov Value *TruncRes = nullptr; 344e14df4b2SKonstantin Zhuravlyov 345e14df4b2SKonstantin Zhuravlyov if (isSigned(I)) { 346e14df4b2SKonstantin Zhuravlyov ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty); 347e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 348e14df4b2SKonstantin Zhuravlyov } else { 349e14df4b2SKonstantin Zhuravlyov ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty); 350e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 351e14df4b2SKonstantin Zhuravlyov } 352d59e6404SMatt Arsenault 353d59e6404SMatt Arsenault ExtRes = Builder.CreateBinOp(I.getOpcode(), ExtOp0, ExtOp1); 354d59e6404SMatt Arsenault if (Instruction *Inst = dyn_cast<Instruction>(ExtRes)) { 355d59e6404SMatt Arsenault if (promotedOpIsNSW(cast<Instruction>(I))) 356d59e6404SMatt Arsenault Inst->setHasNoSignedWrap(); 357d59e6404SMatt Arsenault 358d59e6404SMatt Arsenault if (promotedOpIsNUW(cast<Instruction>(I))) 359d59e6404SMatt Arsenault Inst->setHasNoUnsignedWrap(); 360d59e6404SMatt Arsenault 361d59e6404SMatt Arsenault if (const auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) 362d59e6404SMatt Arsenault Inst->setIsExact(ExactOp->isExact()); 363d59e6404SMatt Arsenault } 364d59e6404SMatt Arsenault 365f74fc60aSKonstantin Zhuravlyov TruncRes = Builder.CreateTrunc(ExtRes, I.getType()); 366e14df4b2SKonstantin Zhuravlyov 367e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 368e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 369e14df4b2SKonstantin Zhuravlyov 370e14df4b2SKonstantin Zhuravlyov return true; 371e14df4b2SKonstantin Zhuravlyov } 372e14df4b2SKonstantin Zhuravlyov 373f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(ICmpInst &I) const { 374f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getOperand(0)->getType()) && 375f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 376e14df4b2SKonstantin Zhuravlyov 377e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 378e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 379e14df4b2SKonstantin Zhuravlyov 380f74fc60aSKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getOperand(0)->getType()); 381e14df4b2SKonstantin Zhuravlyov Value *ExtOp0 = nullptr; 382e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 383e14df4b2SKonstantin Zhuravlyov Value *NewICmp = nullptr; 384e14df4b2SKonstantin Zhuravlyov 385e14df4b2SKonstantin Zhuravlyov if (I.isSigned()) { 386f74fc60aSKonstantin Zhuravlyov ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty); 387f74fc60aSKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 388e14df4b2SKonstantin Zhuravlyov } else { 389f74fc60aSKonstantin Zhuravlyov ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty); 390f74fc60aSKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 391e14df4b2SKonstantin Zhuravlyov } 392e14df4b2SKonstantin Zhuravlyov NewICmp = Builder.CreateICmp(I.getPredicate(), ExtOp0, ExtOp1); 393e14df4b2SKonstantin Zhuravlyov 394e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(NewICmp); 395e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 396e14df4b2SKonstantin Zhuravlyov 397e14df4b2SKonstantin Zhuravlyov return true; 398e14df4b2SKonstantin Zhuravlyov } 399e14df4b2SKonstantin Zhuravlyov 400f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(SelectInst &I) const { 401f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 402f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 403e14df4b2SKonstantin Zhuravlyov 404e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 405e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 406e14df4b2SKonstantin Zhuravlyov 407e14df4b2SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 408e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 409e14df4b2SKonstantin Zhuravlyov Value *ExtOp2 = nullptr; 410e14df4b2SKonstantin Zhuravlyov Value *ExtRes = nullptr; 411e14df4b2SKonstantin Zhuravlyov Value *TruncRes = nullptr; 412e14df4b2SKonstantin Zhuravlyov 413e14df4b2SKonstantin Zhuravlyov if (isSigned(I)) { 414e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 415e14df4b2SKonstantin Zhuravlyov ExtOp2 = Builder.CreateSExt(I.getOperand(2), I32Ty); 416e14df4b2SKonstantin Zhuravlyov } else { 417e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 418e14df4b2SKonstantin Zhuravlyov ExtOp2 = Builder.CreateZExt(I.getOperand(2), I32Ty); 419e14df4b2SKonstantin Zhuravlyov } 420e14df4b2SKonstantin Zhuravlyov ExtRes = Builder.CreateSelect(I.getOperand(0), ExtOp1, ExtOp2); 421f74fc60aSKonstantin Zhuravlyov TruncRes = Builder.CreateTrunc(ExtRes, I.getType()); 422e14df4b2SKonstantin Zhuravlyov 423e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 424e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 425e14df4b2SKonstantin Zhuravlyov 426e14df4b2SKonstantin Zhuravlyov return true; 427e14df4b2SKonstantin Zhuravlyov } 428e14df4b2SKonstantin Zhuravlyov 429f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformBitreverseToI32( 430b4eb5d50SKonstantin Zhuravlyov IntrinsicInst &I) const { 431f74fc60aSKonstantin Zhuravlyov assert(I.getIntrinsicID() == Intrinsic::bitreverse && 432f74fc60aSKonstantin Zhuravlyov "I must be bitreverse intrinsic"); 433f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 434f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 435b4eb5d50SKonstantin Zhuravlyov 436b4eb5d50SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 437b4eb5d50SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 438b4eb5d50SKonstantin Zhuravlyov 439b4eb5d50SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 440b4eb5d50SKonstantin Zhuravlyov Function *I32 = 441c09e2d7eSKonstantin Zhuravlyov Intrinsic::getDeclaration(Mod, Intrinsic::bitreverse, { I32Ty }); 442b4eb5d50SKonstantin Zhuravlyov Value *ExtOp = Builder.CreateZExt(I.getOperand(0), I32Ty); 443b4eb5d50SKonstantin Zhuravlyov Value *ExtRes = Builder.CreateCall(I32, { ExtOp }); 444f74fc60aSKonstantin Zhuravlyov Value *LShrOp = 445f74fc60aSKonstantin Zhuravlyov Builder.CreateLShr(ExtRes, 32 - getBaseElementBitWidth(I.getType())); 446b4eb5d50SKonstantin Zhuravlyov Value *TruncRes = 447f74fc60aSKonstantin Zhuravlyov Builder.CreateTrunc(LShrOp, I.getType()); 448b4eb5d50SKonstantin Zhuravlyov 449b4eb5d50SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 450b4eb5d50SKonstantin Zhuravlyov I.eraseFromParent(); 451b4eb5d50SKonstantin Zhuravlyov 452b4eb5d50SKonstantin Zhuravlyov return true; 453b4eb5d50SKonstantin Zhuravlyov } 454b4eb5d50SKonstantin Zhuravlyov 45549169a96SMatt Arsenault unsigned AMDGPUCodeGenPrepare::numBitsUnsigned(Value *Op, 45649169a96SMatt Arsenault unsigned ScalarSize) const { 45749169a96SMatt Arsenault KnownBits Known = computeKnownBits(Op, *DL, 0, AC); 45849169a96SMatt Arsenault return ScalarSize - Known.countMinLeadingZeros(); 45949169a96SMatt Arsenault } 46049169a96SMatt Arsenault 46149169a96SMatt Arsenault unsigned AMDGPUCodeGenPrepare::numBitsSigned(Value *Op, 46249169a96SMatt Arsenault unsigned ScalarSize) const { 46349169a96SMatt Arsenault // In order for this to be a signed 24-bit value, bit 23, must 46449169a96SMatt Arsenault // be a sign bit. 46549169a96SMatt Arsenault return ScalarSize - ComputeNumSignBits(Op, *DL, 0, AC); 46649169a96SMatt Arsenault } 46749169a96SMatt Arsenault 46849169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::isI24(Value *V, unsigned ScalarSize) const { 46949169a96SMatt Arsenault return ScalarSize >= 24 && // Types less than 24-bit should be treated 47049169a96SMatt Arsenault // as unsigned 24-bit values. 47149169a96SMatt Arsenault numBitsSigned(V, ScalarSize) < 24; 47249169a96SMatt Arsenault } 47349169a96SMatt Arsenault 47449169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::isU24(Value *V, unsigned ScalarSize) const { 47549169a96SMatt Arsenault return numBitsUnsigned(V, ScalarSize) <= 24; 47649169a96SMatt Arsenault } 47749169a96SMatt Arsenault 47849169a96SMatt Arsenault static void extractValues(IRBuilder<> &Builder, 47949169a96SMatt Arsenault SmallVectorImpl<Value *> &Values, Value *V) { 48049169a96SMatt Arsenault VectorType *VT = dyn_cast<VectorType>(V->getType()); 48149169a96SMatt Arsenault if (!VT) { 48249169a96SMatt Arsenault Values.push_back(V); 48349169a96SMatt Arsenault return; 48449169a96SMatt Arsenault } 48549169a96SMatt Arsenault 48649169a96SMatt Arsenault for (int I = 0, E = VT->getNumElements(); I != E; ++I) 48749169a96SMatt Arsenault Values.push_back(Builder.CreateExtractElement(V, I)); 48849169a96SMatt Arsenault } 48949169a96SMatt Arsenault 49049169a96SMatt Arsenault static Value *insertValues(IRBuilder<> &Builder, 49149169a96SMatt Arsenault Type *Ty, 49249169a96SMatt Arsenault SmallVectorImpl<Value *> &Values) { 49349169a96SMatt Arsenault if (Values.size() == 1) 49449169a96SMatt Arsenault return Values[0]; 49549169a96SMatt Arsenault 49649169a96SMatt Arsenault Value *NewVal = UndefValue::get(Ty); 49749169a96SMatt Arsenault for (int I = 0, E = Values.size(); I != E; ++I) 49849169a96SMatt Arsenault NewVal = Builder.CreateInsertElement(NewVal, Values[I], I); 49949169a96SMatt Arsenault 50049169a96SMatt Arsenault return NewVal; 50149169a96SMatt Arsenault } 50249169a96SMatt Arsenault 50349169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::replaceMulWithMul24(BinaryOperator &I) const { 50449169a96SMatt Arsenault if (I.getOpcode() != Instruction::Mul) 50549169a96SMatt Arsenault return false; 50649169a96SMatt Arsenault 50749169a96SMatt Arsenault Type *Ty = I.getType(); 50849169a96SMatt Arsenault unsigned Size = Ty->getScalarSizeInBits(); 50949169a96SMatt Arsenault if (Size <= 16 && ST->has16BitInsts()) 51049169a96SMatt Arsenault return false; 51149169a96SMatt Arsenault 51249169a96SMatt Arsenault // Prefer scalar if this could be s_mul_i32 51349169a96SMatt Arsenault if (DA->isUniform(&I)) 51449169a96SMatt Arsenault return false; 51549169a96SMatt Arsenault 51649169a96SMatt Arsenault Value *LHS = I.getOperand(0); 51749169a96SMatt Arsenault Value *RHS = I.getOperand(1); 51849169a96SMatt Arsenault IRBuilder<> Builder(&I); 51949169a96SMatt Arsenault Builder.SetCurrentDebugLocation(I.getDebugLoc()); 52049169a96SMatt Arsenault 52149169a96SMatt Arsenault Intrinsic::ID IntrID = Intrinsic::not_intrinsic; 52249169a96SMatt Arsenault 52349169a96SMatt Arsenault // TODO: Should this try to match mulhi24? 52449169a96SMatt Arsenault if (ST->hasMulU24() && isU24(LHS, Size) && isU24(RHS, Size)) { 52549169a96SMatt Arsenault IntrID = Intrinsic::amdgcn_mul_u24; 52649169a96SMatt Arsenault } else if (ST->hasMulI24() && isI24(LHS, Size) && isI24(RHS, Size)) { 52749169a96SMatt Arsenault IntrID = Intrinsic::amdgcn_mul_i24; 52849169a96SMatt Arsenault } else 52949169a96SMatt Arsenault return false; 53049169a96SMatt Arsenault 53149169a96SMatt Arsenault SmallVector<Value *, 4> LHSVals; 53249169a96SMatt Arsenault SmallVector<Value *, 4> RHSVals; 53349169a96SMatt Arsenault SmallVector<Value *, 4> ResultVals; 53449169a96SMatt Arsenault extractValues(Builder, LHSVals, LHS); 53549169a96SMatt Arsenault extractValues(Builder, RHSVals, RHS); 53649169a96SMatt Arsenault 53749169a96SMatt Arsenault 53849169a96SMatt Arsenault IntegerType *I32Ty = Builder.getInt32Ty(); 53949169a96SMatt Arsenault FunctionCallee Intrin = Intrinsic::getDeclaration(Mod, IntrID); 54049169a96SMatt Arsenault for (int I = 0, E = LHSVals.size(); I != E; ++I) { 54149169a96SMatt Arsenault Value *LHS, *RHS; 54249169a96SMatt Arsenault if (IntrID == Intrinsic::amdgcn_mul_u24) { 54349169a96SMatt Arsenault LHS = Builder.CreateZExtOrTrunc(LHSVals[I], I32Ty); 54449169a96SMatt Arsenault RHS = Builder.CreateZExtOrTrunc(RHSVals[I], I32Ty); 54549169a96SMatt Arsenault } else { 54649169a96SMatt Arsenault LHS = Builder.CreateSExtOrTrunc(LHSVals[I], I32Ty); 54749169a96SMatt Arsenault RHS = Builder.CreateSExtOrTrunc(RHSVals[I], I32Ty); 54849169a96SMatt Arsenault } 54949169a96SMatt Arsenault 55049169a96SMatt Arsenault Value *Result = Builder.CreateCall(Intrin, {LHS, RHS}); 55149169a96SMatt Arsenault 55249169a96SMatt Arsenault if (IntrID == Intrinsic::amdgcn_mul_u24) { 55349169a96SMatt Arsenault ResultVals.push_back(Builder.CreateZExtOrTrunc(Result, 55449169a96SMatt Arsenault LHSVals[I]->getType())); 55549169a96SMatt Arsenault } else { 55649169a96SMatt Arsenault ResultVals.push_back(Builder.CreateSExtOrTrunc(Result, 55749169a96SMatt Arsenault LHSVals[I]->getType())); 55849169a96SMatt Arsenault } 55949169a96SMatt Arsenault } 56049169a96SMatt Arsenault 561c6ab2b4fSMatt Arsenault Value *NewVal = insertValues(Builder, Ty, ResultVals); 562c6ab2b4fSMatt Arsenault NewVal->takeName(&I); 563c6ab2b4fSMatt Arsenault I.replaceAllUsesWith(NewVal); 56449169a96SMatt Arsenault I.eraseFromParent(); 56549169a96SMatt Arsenault 56649169a96SMatt Arsenault return true; 56749169a96SMatt Arsenault } 56849169a96SMatt Arsenault 5692fe500abSMatt Arsenault // Find a select instruction, which may have been casted. This is mostly to deal 570e93e1b62SMatt Arsenault // with cases where i16 selects were promoted here to i32. 5712fe500abSMatt Arsenault static SelectInst *findSelectThroughCast(Value *V, CastInst *&Cast) { 5722fe500abSMatt Arsenault Cast = nullptr; 5732fe500abSMatt Arsenault if (SelectInst *Sel = dyn_cast<SelectInst>(V)) 5742fe500abSMatt Arsenault return Sel; 5752fe500abSMatt Arsenault 5762fe500abSMatt Arsenault if ((Cast = dyn_cast<CastInst>(V))) { 5772fe500abSMatt Arsenault if (SelectInst *Sel = dyn_cast<SelectInst>(Cast->getOperand(0))) 5782fe500abSMatt Arsenault return Sel; 5792fe500abSMatt Arsenault } 5802fe500abSMatt Arsenault 5812fe500abSMatt Arsenault return nullptr; 5822fe500abSMatt Arsenault } 5832fe500abSMatt Arsenault 584bcd91778SMatt Arsenault bool AMDGPUCodeGenPrepare::foldBinOpIntoSelect(BinaryOperator &BO) const { 585bcd91778SMatt Arsenault // Don't do this unless the old select is going away. We want to eliminate the 586bcd91778SMatt Arsenault // binary operator, not replace a binop with a select. 587bcd91778SMatt Arsenault int SelOpNo = 0; 5882fe500abSMatt Arsenault 5892fe500abSMatt Arsenault CastInst *CastOp; 5902fe500abSMatt Arsenault 591dfec7022SMatt Arsenault // TODO: Should probably try to handle some cases with multiple 592dfec7022SMatt Arsenault // users. Duplicating the select may be profitable for division. 5932fe500abSMatt Arsenault SelectInst *Sel = findSelectThroughCast(BO.getOperand(0), CastOp); 594bcd91778SMatt Arsenault if (!Sel || !Sel->hasOneUse()) { 595bcd91778SMatt Arsenault SelOpNo = 1; 5962fe500abSMatt Arsenault Sel = findSelectThroughCast(BO.getOperand(1), CastOp); 597bcd91778SMatt Arsenault } 598bcd91778SMatt Arsenault 599bcd91778SMatt Arsenault if (!Sel || !Sel->hasOneUse()) 600bcd91778SMatt Arsenault return false; 601bcd91778SMatt Arsenault 602bcd91778SMatt Arsenault Constant *CT = dyn_cast<Constant>(Sel->getTrueValue()); 603bcd91778SMatt Arsenault Constant *CF = dyn_cast<Constant>(Sel->getFalseValue()); 604bcd91778SMatt Arsenault Constant *CBO = dyn_cast<Constant>(BO.getOperand(SelOpNo ^ 1)); 605bcd91778SMatt Arsenault if (!CBO || !CT || !CF) 606bcd91778SMatt Arsenault return false; 607bcd91778SMatt Arsenault 6082fe500abSMatt Arsenault if (CastOp) { 609dfec7022SMatt Arsenault if (!CastOp->hasOneUse()) 610dfec7022SMatt Arsenault return false; 6112fe500abSMatt Arsenault CT = ConstantFoldCastOperand(CastOp->getOpcode(), CT, BO.getType(), *DL); 6122fe500abSMatt Arsenault CF = ConstantFoldCastOperand(CastOp->getOpcode(), CF, BO.getType(), *DL); 6132fe500abSMatt Arsenault } 6142fe500abSMatt Arsenault 615bcd91778SMatt Arsenault // TODO: Handle special 0/-1 cases DAG combine does, although we only really 616bcd91778SMatt Arsenault // need to handle divisions here. 617bcd91778SMatt Arsenault Constant *FoldedT = SelOpNo ? 618bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CT, *DL) : 619bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CT, CBO, *DL); 620bcd91778SMatt Arsenault if (isa<ConstantExpr>(FoldedT)) 621bcd91778SMatt Arsenault return false; 622bcd91778SMatt Arsenault 623bcd91778SMatt Arsenault Constant *FoldedF = SelOpNo ? 624bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CF, *DL) : 625bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CF, CBO, *DL); 626bcd91778SMatt Arsenault if (isa<ConstantExpr>(FoldedF)) 627bcd91778SMatt Arsenault return false; 628bcd91778SMatt Arsenault 629bcd91778SMatt Arsenault IRBuilder<> Builder(&BO); 630bcd91778SMatt Arsenault Builder.SetCurrentDebugLocation(BO.getDebugLoc()); 631bcd91778SMatt Arsenault if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&BO)) 632bcd91778SMatt Arsenault Builder.setFastMathFlags(FPOp->getFastMathFlags()); 633bcd91778SMatt Arsenault 634bcd91778SMatt Arsenault Value *NewSelect = Builder.CreateSelect(Sel->getCondition(), 635bcd91778SMatt Arsenault FoldedT, FoldedF); 636bcd91778SMatt Arsenault NewSelect->takeName(&BO); 637bcd91778SMatt Arsenault BO.replaceAllUsesWith(NewSelect); 638bcd91778SMatt Arsenault BO.eraseFromParent(); 6392fe500abSMatt Arsenault if (CastOp) 6402fe500abSMatt Arsenault CastOp->eraseFromParent(); 641bcd91778SMatt Arsenault Sel->eraseFromParent(); 642bcd91778SMatt Arsenault return true; 643bcd91778SMatt Arsenault } 644bcd91778SMatt Arsenault 645884acbb9SChangpeng Fang // Optimize fdiv with rcp: 64625315359SChangpeng Fang // 647884acbb9SChangpeng Fang // 1/x -> rcp(x) when rcp is sufficiently accurate or inaccurate rcp is 648884acbb9SChangpeng Fang // allowed with unsafe-fp-math or afn. 64925315359SChangpeng Fang // 650884acbb9SChangpeng Fang // a/b -> a*rcp(b) when inaccurate rcp is allowed with unsafe-fp-math or afn. 651884acbb9SChangpeng Fang static Value *optimizeWithRcp(Value *Num, Value *Den, bool AllowInaccurateRcp, 65298ed613cSNikita Popov bool RcpIsAccurate, IRBuilder<> &Builder, 653884acbb9SChangpeng Fang Module *Mod) { 65425315359SChangpeng Fang 655884acbb9SChangpeng Fang if (!AllowInaccurateRcp && !RcpIsAccurate) 65625315359SChangpeng Fang return nullptr; 65725315359SChangpeng Fang 658884acbb9SChangpeng Fang Type *Ty = Den->getType(); 65925315359SChangpeng Fang if (const ConstantFP *CLHS = dyn_cast<ConstantFP>(Num)) { 660884acbb9SChangpeng Fang if (AllowInaccurateRcp || RcpIsAccurate) { 66125315359SChangpeng Fang if (CLHS->isExactlyValue(1.0)) { 662b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 663b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 664b87e3e2dSMatt Arsenault 66525315359SChangpeng Fang // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to 66625315359SChangpeng Fang // the CI documentation has a worst case error of 1 ulp. 66725315359SChangpeng Fang // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to 66825315359SChangpeng Fang // use it as long as we aren't trying to use denormals. 66925315359SChangpeng Fang // 67025315359SChangpeng Fang // v_rcp_f16 and v_rsq_f16 DO support denormals. 67125315359SChangpeng Fang 67225315359SChangpeng Fang // NOTE: v_sqrt and v_rcp will be combined to v_rsq later. So we don't 67325315359SChangpeng Fang // insert rsq intrinsic here. 67425315359SChangpeng Fang 67525315359SChangpeng Fang // 1.0 / x -> rcp(x) 67625315359SChangpeng Fang return Builder.CreateCall(Decl, { Den }); 67725315359SChangpeng Fang } 67825315359SChangpeng Fang 67925315359SChangpeng Fang // Same as for 1.0, but expand the sign out of the constant. 68025315359SChangpeng Fang if (CLHS->isExactlyValue(-1.0)) { 681b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 682b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 683b87e3e2dSMatt Arsenault 68425315359SChangpeng Fang // -1.0 / x -> rcp (fneg x) 68525315359SChangpeng Fang Value *FNeg = Builder.CreateFNeg(Den); 68625315359SChangpeng Fang return Builder.CreateCall(Decl, { FNeg }); 68725315359SChangpeng Fang } 68825315359SChangpeng Fang } 68925315359SChangpeng Fang } 69025315359SChangpeng Fang 691884acbb9SChangpeng Fang if (AllowInaccurateRcp) { 692b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 693b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 694b87e3e2dSMatt Arsenault 69525315359SChangpeng Fang // Turn into multiply by the reciprocal. 69625315359SChangpeng Fang // x / y -> x * (1.0 / y) 69725315359SChangpeng Fang Value *Recip = Builder.CreateCall(Decl, { Den }); 698884acbb9SChangpeng Fang return Builder.CreateFMul(Num, Recip); 69925315359SChangpeng Fang } 70025315359SChangpeng Fang return nullptr; 70125315359SChangpeng Fang } 70225315359SChangpeng Fang 703884acbb9SChangpeng Fang // optimize with fdiv.fast: 704884acbb9SChangpeng Fang // 705884acbb9SChangpeng Fang // a/b -> fdiv.fast(a, b) when !fpmath >= 2.5ulp with denormals flushed. 706884acbb9SChangpeng Fang // 707884acbb9SChangpeng Fang // 1/x -> fdiv.fast(1,x) when !fpmath >= 2.5ulp. 708884acbb9SChangpeng Fang // 709884acbb9SChangpeng Fang // NOTE: optimizeWithRcp should be tried first because rcp is the preference. 710884acbb9SChangpeng Fang static Value *optimizeWithFDivFast(Value *Num, Value *Den, float ReqdAccuracy, 71198ed613cSNikita Popov bool HasDenormals, IRBuilder<> &Builder, 712884acbb9SChangpeng Fang Module *Mod) { 713884acbb9SChangpeng Fang // fdiv.fast can achieve 2.5 ULP accuracy. 714884acbb9SChangpeng Fang if (ReqdAccuracy < 2.5f) 715884acbb9SChangpeng Fang return nullptr; 716df61be70SStanislav Mekhanoshin 717884acbb9SChangpeng Fang // Only have fdiv.fast for f32. 718884acbb9SChangpeng Fang Type *Ty = Den->getType(); 719884acbb9SChangpeng Fang if (!Ty->isFloatTy()) 720884acbb9SChangpeng Fang return nullptr; 721df61be70SStanislav Mekhanoshin 722884acbb9SChangpeng Fang bool NumIsOne = false; 723884acbb9SChangpeng Fang if (const ConstantFP *CNum = dyn_cast<ConstantFP>(Num)) { 724884acbb9SChangpeng Fang if (CNum->isExactlyValue(+1.0) || CNum->isExactlyValue(-1.0)) 725884acbb9SChangpeng Fang NumIsOne = true; 726a1fe17c9SMatt Arsenault } 727a1fe17c9SMatt Arsenault 728884acbb9SChangpeng Fang // fdiv does not support denormals. But 1.0/x is always fine to use it. 729884acbb9SChangpeng Fang if (HasDenormals && !NumIsOne) 730884acbb9SChangpeng Fang return nullptr; 73125315359SChangpeng Fang 732884acbb9SChangpeng Fang Function *Decl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_fdiv_fast); 733884acbb9SChangpeng Fang return Builder.CreateCall(Decl, { Num, Den }); 734884acbb9SChangpeng Fang } 735884acbb9SChangpeng Fang 736884acbb9SChangpeng Fang // Optimizations is performed based on fpmath, fast math flags as well as 737884acbb9SChangpeng Fang // denormals to optimize fdiv with either rcp or fdiv.fast. 73825315359SChangpeng Fang // 739884acbb9SChangpeng Fang // With rcp: 740884acbb9SChangpeng Fang // 1/x -> rcp(x) when rcp is sufficiently accurate or inaccurate rcp is 741884acbb9SChangpeng Fang // allowed with unsafe-fp-math or afn. 74225315359SChangpeng Fang // 743884acbb9SChangpeng Fang // a/b -> a*rcp(b) when inaccurate rcp is allowed with unsafe-fp-math or afn. 74425315359SChangpeng Fang // 745884acbb9SChangpeng Fang // With fdiv.fast: 746884acbb9SChangpeng Fang // a/b -> fdiv.fast(a, b) when !fpmath >= 2.5ulp with denormals flushed. 74725315359SChangpeng Fang // 748884acbb9SChangpeng Fang // 1/x -> fdiv.fast(1,x) when !fpmath >= 2.5ulp. 749884acbb9SChangpeng Fang // 750884acbb9SChangpeng Fang // NOTE: rcp is the preference in cases that both are legal. 751a1fe17c9SMatt Arsenault bool AMDGPUCodeGenPrepare::visitFDiv(BinaryOperator &FDiv) { 752a1fe17c9SMatt Arsenault 75325315359SChangpeng Fang Type *Ty = FDiv.getType()->getScalarType(); 754a1fe17c9SMatt Arsenault 75525315359SChangpeng Fang // No intrinsic for fdiv16 if target does not support f16. 75625315359SChangpeng Fang if (Ty->isHalfTy() && !ST->has16BitInsts()) 757a1fe17c9SMatt Arsenault return false; 758a1fe17c9SMatt Arsenault 759a1fe17c9SMatt Arsenault const FPMathOperator *FPOp = cast<const FPMathOperator>(&FDiv); 760884acbb9SChangpeng Fang const float ReqdAccuracy = FPOp->getFPAccuracy(); 761a1fe17c9SMatt Arsenault 762884acbb9SChangpeng Fang // Inaccurate rcp is allowed with unsafe-fp-math or afn. 763a1fe17c9SMatt Arsenault FastMathFlags FMF = FPOp->getFastMathFlags(); 764884acbb9SChangpeng Fang const bool AllowInaccurateRcp = HasUnsafeFPMath || FMF.approxFunc(); 7659d7b1c9dSStanislav Mekhanoshin 766884acbb9SChangpeng Fang // rcp_f16 is accurate for !fpmath >= 1.0ulp. 767884acbb9SChangpeng Fang // rcp_f32 is accurate for !fpmath >= 1.0ulp and denormals are flushed. 768884acbb9SChangpeng Fang // rcp_f64 is never accurate. 769884acbb9SChangpeng Fang const bool RcpIsAccurate = (Ty->isHalfTy() && ReqdAccuracy >= 1.0f) || 770884acbb9SChangpeng Fang (Ty->isFloatTy() && !HasFP32Denormals && ReqdAccuracy >= 1.0f); 771a1fe17c9SMatt Arsenault 77225315359SChangpeng Fang IRBuilder<> Builder(FDiv.getParent(), std::next(FDiv.getIterator())); 773a1fe17c9SMatt Arsenault Builder.setFastMathFlags(FMF); 774a1fe17c9SMatt Arsenault Builder.SetCurrentDebugLocation(FDiv.getDebugLoc()); 775a1fe17c9SMatt Arsenault 776a1fe17c9SMatt Arsenault Value *Num = FDiv.getOperand(0); 777a1fe17c9SMatt Arsenault Value *Den = FDiv.getOperand(1); 778a1fe17c9SMatt Arsenault 779a1fe17c9SMatt Arsenault Value *NewFDiv = nullptr; 78025315359SChangpeng Fang if (VectorType *VT = dyn_cast<VectorType>(FDiv.getType())) { 781a1fe17c9SMatt Arsenault NewFDiv = UndefValue::get(VT); 782a1fe17c9SMatt Arsenault 783a1fe17c9SMatt Arsenault // FIXME: Doesn't do the right thing for cases where the vector is partially 784a1fe17c9SMatt Arsenault // constant. This works when the scalarizer pass is run first. 785a1fe17c9SMatt Arsenault for (unsigned I = 0, E = VT->getNumElements(); I != E; ++I) { 786a1fe17c9SMatt Arsenault Value *NumEltI = Builder.CreateExtractElement(Num, I); 787a1fe17c9SMatt Arsenault Value *DenEltI = Builder.CreateExtractElement(Den, I); 788884acbb9SChangpeng Fang // Try rcp first. 789884acbb9SChangpeng Fang Value *NewElt = optimizeWithRcp(NumEltI, DenEltI, AllowInaccurateRcp, 790884acbb9SChangpeng Fang RcpIsAccurate, Builder, Mod); 791884acbb9SChangpeng Fang if (!NewElt) // Try fdiv.fast. 792884acbb9SChangpeng Fang NewElt = optimizeWithFDivFast(NumEltI, DenEltI, ReqdAccuracy, 793884acbb9SChangpeng Fang HasFP32Denormals, Builder, Mod); 794884acbb9SChangpeng Fang if (!NewElt) // Keep the original. 795884acbb9SChangpeng Fang NewElt = Builder.CreateFDiv(NumEltI, DenEltI); 796a1fe17c9SMatt Arsenault 797a1fe17c9SMatt Arsenault NewFDiv = Builder.CreateInsertElement(NewFDiv, NewElt, I); 798a1fe17c9SMatt Arsenault } 799884acbb9SChangpeng Fang } else { // Scalar FDiv. 800884acbb9SChangpeng Fang // Try rcp first. 801884acbb9SChangpeng Fang NewFDiv = optimizeWithRcp(Num, Den, AllowInaccurateRcp, RcpIsAccurate, 802884acbb9SChangpeng Fang Builder, Mod); 803884acbb9SChangpeng Fang if (!NewFDiv) { // Try fdiv.fast. 804884acbb9SChangpeng Fang NewFDiv = optimizeWithFDivFast(Num, Den, ReqdAccuracy, HasFP32Denormals, 805884acbb9SChangpeng Fang Builder, Mod); 80625315359SChangpeng Fang } 807a1fe17c9SMatt Arsenault } 808a1fe17c9SMatt Arsenault 809a1fe17c9SMatt Arsenault if (NewFDiv) { 810a1fe17c9SMatt Arsenault FDiv.replaceAllUsesWith(NewFDiv); 811a1fe17c9SMatt Arsenault NewFDiv->takeName(&FDiv); 812a1fe17c9SMatt Arsenault FDiv.eraseFromParent(); 813a1fe17c9SMatt Arsenault } 814a1fe17c9SMatt Arsenault 815df61be70SStanislav Mekhanoshin return !!NewFDiv; 816a1fe17c9SMatt Arsenault } 817a1fe17c9SMatt Arsenault 818a1fe17c9SMatt Arsenault static bool hasUnsafeFPMath(const Function &F) { 819a1fe17c9SMatt Arsenault Attribute Attr = F.getFnAttribute("unsafe-fp-math"); 820a1fe17c9SMatt Arsenault return Attr.getValueAsString() == "true"; 821a1fe17c9SMatt Arsenault } 822a1fe17c9SMatt Arsenault 82367aa18f1SStanislav Mekhanoshin static std::pair<Value*, Value*> getMul64(IRBuilder<> &Builder, 82467aa18f1SStanislav Mekhanoshin Value *LHS, Value *RHS) { 82567aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 82667aa18f1SStanislav Mekhanoshin Type *I64Ty = Builder.getInt64Ty(); 827e14df4b2SKonstantin Zhuravlyov 82867aa18f1SStanislav Mekhanoshin Value *LHS_EXT64 = Builder.CreateZExt(LHS, I64Ty); 82967aa18f1SStanislav Mekhanoshin Value *RHS_EXT64 = Builder.CreateZExt(RHS, I64Ty); 83067aa18f1SStanislav Mekhanoshin Value *MUL64 = Builder.CreateMul(LHS_EXT64, RHS_EXT64); 83167aa18f1SStanislav Mekhanoshin Value *Lo = Builder.CreateTrunc(MUL64, I32Ty); 83267aa18f1SStanislav Mekhanoshin Value *Hi = Builder.CreateLShr(MUL64, Builder.getInt64(32)); 83367aa18f1SStanislav Mekhanoshin Hi = Builder.CreateTrunc(Hi, I32Ty); 83467aa18f1SStanislav Mekhanoshin return std::make_pair(Lo, Hi); 83567aa18f1SStanislav Mekhanoshin } 83667aa18f1SStanislav Mekhanoshin 83767aa18f1SStanislav Mekhanoshin static Value* getMulHu(IRBuilder<> &Builder, Value *LHS, Value *RHS) { 83867aa18f1SStanislav Mekhanoshin return getMul64(Builder, LHS, RHS).second; 83967aa18f1SStanislav Mekhanoshin } 84067aa18f1SStanislav Mekhanoshin 84134d9a16eSMatt Arsenault /// Figure out how many bits are really needed for this ddivision. \p AtLeast is 84234d9a16eSMatt Arsenault /// an optimization hint to bypass the second ComputeNumSignBits call if we the 84334d9a16eSMatt Arsenault /// first one is insufficient. Returns -1 on failure. 84434d9a16eSMatt Arsenault int AMDGPUCodeGenPrepare::getDivNumBits(BinaryOperator &I, 84534d9a16eSMatt Arsenault Value *Num, Value *Den, 84634d9a16eSMatt Arsenault unsigned AtLeast, bool IsSigned) const { 84734d9a16eSMatt Arsenault const DataLayout &DL = Mod->getDataLayout(); 84834d9a16eSMatt Arsenault unsigned LHSSignBits = ComputeNumSignBits(Num, DL, 0, AC, &I); 84934d9a16eSMatt Arsenault if (LHSSignBits < AtLeast) 85034d9a16eSMatt Arsenault return -1; 85134d9a16eSMatt Arsenault 85234d9a16eSMatt Arsenault unsigned RHSSignBits = ComputeNumSignBits(Den, DL, 0, AC, &I); 85334d9a16eSMatt Arsenault if (RHSSignBits < AtLeast) 85434d9a16eSMatt Arsenault return -1; 85534d9a16eSMatt Arsenault 85634d9a16eSMatt Arsenault unsigned SignBits = std::min(LHSSignBits, RHSSignBits); 85734d9a16eSMatt Arsenault unsigned DivBits = Num->getType()->getScalarSizeInBits() - SignBits; 85834d9a16eSMatt Arsenault if (IsSigned) 85934d9a16eSMatt Arsenault ++DivBits; 86034d9a16eSMatt Arsenault return DivBits; 86134d9a16eSMatt Arsenault } 86234d9a16eSMatt Arsenault 86367aa18f1SStanislav Mekhanoshin // The fractional part of a float is enough to accurately represent up to 86467aa18f1SStanislav Mekhanoshin // a 24-bit signed integer. 86567aa18f1SStanislav Mekhanoshin Value *AMDGPUCodeGenPrepare::expandDivRem24(IRBuilder<> &Builder, 8667e7268acSStanislav Mekhanoshin BinaryOperator &I, 86767aa18f1SStanislav Mekhanoshin Value *Num, Value *Den, 86867aa18f1SStanislav Mekhanoshin bool IsDiv, bool IsSigned) const { 86934d9a16eSMatt Arsenault int DivBits = getDivNumBits(I, Num, Den, 9, IsSigned); 87034d9a16eSMatt Arsenault if (DivBits == -1) 87167aa18f1SStanislav Mekhanoshin return nullptr; 87234d9a16eSMatt Arsenault return expandDivRem24Impl(Builder, I, Num, Den, DivBits, IsDiv, IsSigned); 87334d9a16eSMatt Arsenault } 87467aa18f1SStanislav Mekhanoshin 87534d9a16eSMatt Arsenault Value *AMDGPUCodeGenPrepare::expandDivRem24Impl(IRBuilder<> &Builder, 87634d9a16eSMatt Arsenault BinaryOperator &I, 87734d9a16eSMatt Arsenault Value *Num, Value *Den, 87834d9a16eSMatt Arsenault unsigned DivBits, 87934d9a16eSMatt Arsenault bool IsDiv, bool IsSigned) const { 88067aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 88134d9a16eSMatt Arsenault Num = Builder.CreateTrunc(Num, I32Ty); 88234d9a16eSMatt Arsenault Den = Builder.CreateTrunc(Den, I32Ty); 88334d9a16eSMatt Arsenault 88467aa18f1SStanislav Mekhanoshin Type *F32Ty = Builder.getFloatTy(); 88567aa18f1SStanislav Mekhanoshin ConstantInt *One = Builder.getInt32(1); 88667aa18f1SStanislav Mekhanoshin Value *JQ = One; 88767aa18f1SStanislav Mekhanoshin 88867aa18f1SStanislav Mekhanoshin if (IsSigned) { 88967aa18f1SStanislav Mekhanoshin // char|short jq = ia ^ ib; 89067aa18f1SStanislav Mekhanoshin JQ = Builder.CreateXor(Num, Den); 89167aa18f1SStanislav Mekhanoshin 89267aa18f1SStanislav Mekhanoshin // jq = jq >> (bitsize - 2) 89367aa18f1SStanislav Mekhanoshin JQ = Builder.CreateAShr(JQ, Builder.getInt32(30)); 89467aa18f1SStanislav Mekhanoshin 89567aa18f1SStanislav Mekhanoshin // jq = jq | 0x1 89667aa18f1SStanislav Mekhanoshin JQ = Builder.CreateOr(JQ, One); 89767aa18f1SStanislav Mekhanoshin } 89867aa18f1SStanislav Mekhanoshin 89967aa18f1SStanislav Mekhanoshin // int ia = (int)LHS; 90067aa18f1SStanislav Mekhanoshin Value *IA = Num; 90167aa18f1SStanislav Mekhanoshin 90267aa18f1SStanislav Mekhanoshin // int ib, (int)RHS; 90367aa18f1SStanislav Mekhanoshin Value *IB = Den; 90467aa18f1SStanislav Mekhanoshin 90567aa18f1SStanislav Mekhanoshin // float fa = (float)ia; 90667aa18f1SStanislav Mekhanoshin Value *FA = IsSigned ? Builder.CreateSIToFP(IA, F32Ty) 90767aa18f1SStanislav Mekhanoshin : Builder.CreateUIToFP(IA, F32Ty); 90867aa18f1SStanislav Mekhanoshin 90967aa18f1SStanislav Mekhanoshin // float fb = (float)ib; 91067aa18f1SStanislav Mekhanoshin Value *FB = IsSigned ? Builder.CreateSIToFP(IB,F32Ty) 91167aa18f1SStanislav Mekhanoshin : Builder.CreateUIToFP(IB,F32Ty); 91267aa18f1SStanislav Mekhanoshin 91392c62582SMatt Arsenault Function *RcpDecl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_rcp, 91492c62582SMatt Arsenault Builder.getFloatTy()); 91592c62582SMatt Arsenault Value *RCP = Builder.CreateCall(RcpDecl, { FB }); 91667aa18f1SStanislav Mekhanoshin Value *FQM = Builder.CreateFMul(FA, RCP); 91767aa18f1SStanislav Mekhanoshin 91867aa18f1SStanislav Mekhanoshin // fq = trunc(fqm); 91957f5d0a8SNeil Henning CallInst *FQ = Builder.CreateUnaryIntrinsic(Intrinsic::trunc, FQM); 92067aa18f1SStanislav Mekhanoshin FQ->copyFastMathFlags(Builder.getFastMathFlags()); 92167aa18f1SStanislav Mekhanoshin 92267aa18f1SStanislav Mekhanoshin // float fqneg = -fq; 92367aa18f1SStanislav Mekhanoshin Value *FQNeg = Builder.CreateFNeg(FQ); 92467aa18f1SStanislav Mekhanoshin 92567aa18f1SStanislav Mekhanoshin // float fr = mad(fqneg, fb, fa); 92667aa18f1SStanislav Mekhanoshin Value *FR = Builder.CreateIntrinsic(Intrinsic::amdgcn_fmad_ftz, 92757f5d0a8SNeil Henning {FQNeg->getType()}, {FQNeg, FB, FA}, FQ); 92867aa18f1SStanislav Mekhanoshin 92967aa18f1SStanislav Mekhanoshin // int iq = (int)fq; 93067aa18f1SStanislav Mekhanoshin Value *IQ = IsSigned ? Builder.CreateFPToSI(FQ, I32Ty) 93167aa18f1SStanislav Mekhanoshin : Builder.CreateFPToUI(FQ, I32Ty); 93267aa18f1SStanislav Mekhanoshin 93367aa18f1SStanislav Mekhanoshin // fr = fabs(fr); 93457f5d0a8SNeil Henning FR = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FR, FQ); 93567aa18f1SStanislav Mekhanoshin 93667aa18f1SStanislav Mekhanoshin // fb = fabs(fb); 93757f5d0a8SNeil Henning FB = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FB, FQ); 93867aa18f1SStanislav Mekhanoshin 93967aa18f1SStanislav Mekhanoshin // int cv = fr >= fb; 94067aa18f1SStanislav Mekhanoshin Value *CV = Builder.CreateFCmpOGE(FR, FB); 94167aa18f1SStanislav Mekhanoshin 94267aa18f1SStanislav Mekhanoshin // jq = (cv ? jq : 0); 94367aa18f1SStanislav Mekhanoshin JQ = Builder.CreateSelect(CV, JQ, Builder.getInt32(0)); 94467aa18f1SStanislav Mekhanoshin 94567aa18f1SStanislav Mekhanoshin // dst = iq + jq; 94667aa18f1SStanislav Mekhanoshin Value *Div = Builder.CreateAdd(IQ, JQ); 94767aa18f1SStanislav Mekhanoshin 94867aa18f1SStanislav Mekhanoshin Value *Res = Div; 94967aa18f1SStanislav Mekhanoshin if (!IsDiv) { 95067aa18f1SStanislav Mekhanoshin // Rem needs compensation, it's easier to recompute it 95167aa18f1SStanislav Mekhanoshin Value *Rem = Builder.CreateMul(Div, Den); 95267aa18f1SStanislav Mekhanoshin Res = Builder.CreateSub(Num, Rem); 95367aa18f1SStanislav Mekhanoshin } 95467aa18f1SStanislav Mekhanoshin 95534d9a16eSMatt Arsenault if (DivBits != 0 && DivBits < 32) { 956e5823bf8SMatt Arsenault // Extend in register from the number of bits this divide really is. 95767aa18f1SStanislav Mekhanoshin if (IsSigned) { 95834d9a16eSMatt Arsenault int InRegBits = 32 - DivBits; 95934d9a16eSMatt Arsenault 96034d9a16eSMatt Arsenault Res = Builder.CreateShl(Res, InRegBits); 96134d9a16eSMatt Arsenault Res = Builder.CreateAShr(Res, InRegBits); 96267aa18f1SStanislav Mekhanoshin } else { 96334d9a16eSMatt Arsenault ConstantInt *TruncMask 96434d9a16eSMatt Arsenault = Builder.getInt32((UINT64_C(1) << DivBits) - 1); 96567aa18f1SStanislav Mekhanoshin Res = Builder.CreateAnd(Res, TruncMask); 96667aa18f1SStanislav Mekhanoshin } 96734d9a16eSMatt Arsenault } 96867aa18f1SStanislav Mekhanoshin 96967aa18f1SStanislav Mekhanoshin return Res; 97067aa18f1SStanislav Mekhanoshin } 97167aa18f1SStanislav Mekhanoshin 972b30e1223SMatt Arsenault // Try to recognize special cases the DAG will emit special, better expansions 973b30e1223SMatt Arsenault // than the general expansion we do here. 974b30e1223SMatt Arsenault 975b30e1223SMatt Arsenault // TODO: It would be better to just directly handle those optimizations here. 976b30e1223SMatt Arsenault bool AMDGPUCodeGenPrepare::divHasSpecialOptimization( 977b30e1223SMatt Arsenault BinaryOperator &I, Value *Num, Value *Den) const { 978b30e1223SMatt Arsenault if (Constant *C = dyn_cast<Constant>(Den)) { 979b30e1223SMatt Arsenault // Arbitrary constants get a better expansion as long as a wider mulhi is 980b30e1223SMatt Arsenault // legal. 981b30e1223SMatt Arsenault if (C->getType()->getScalarSizeInBits() <= 32) 982b30e1223SMatt Arsenault return true; 983b30e1223SMatt Arsenault 984b30e1223SMatt Arsenault // TODO: Sdiv check for not exact for some reason. 985b30e1223SMatt Arsenault 986b30e1223SMatt Arsenault // If there's no wider mulhi, there's only a better expansion for powers of 987b30e1223SMatt Arsenault // two. 988b30e1223SMatt Arsenault // TODO: Should really know for each vector element. 989b30e1223SMatt Arsenault if (isKnownToBeAPowerOfTwo(C, *DL, true, 0, AC, &I, DT)) 990b30e1223SMatt Arsenault return true; 991b30e1223SMatt Arsenault 992b30e1223SMatt Arsenault return false; 993b30e1223SMatt Arsenault } 994b30e1223SMatt Arsenault 995b30e1223SMatt Arsenault if (BinaryOperator *BinOpDen = dyn_cast<BinaryOperator>(Den)) { 996b30e1223SMatt Arsenault // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2 997b30e1223SMatt Arsenault if (BinOpDen->getOpcode() == Instruction::Shl && 998b30e1223SMatt Arsenault isa<Constant>(BinOpDen->getOperand(0)) && 999b30e1223SMatt Arsenault isKnownToBeAPowerOfTwo(BinOpDen->getOperand(0), *DL, true, 1000b30e1223SMatt Arsenault 0, AC, &I, DT)) { 1001b30e1223SMatt Arsenault return true; 1002b30e1223SMatt Arsenault } 1003b30e1223SMatt Arsenault } 1004b30e1223SMatt Arsenault 1005b30e1223SMatt Arsenault return false; 1006b30e1223SMatt Arsenault } 1007b30e1223SMatt Arsenault 100867aa18f1SStanislav Mekhanoshin Value* AMDGPUCodeGenPrepare::expandDivRem32(IRBuilder<> &Builder, 10097e7268acSStanislav Mekhanoshin BinaryOperator &I, 101067aa18f1SStanislav Mekhanoshin Value *Num, Value *Den) const { 10117e7268acSStanislav Mekhanoshin Instruction::BinaryOps Opc = I.getOpcode(); 101267aa18f1SStanislav Mekhanoshin assert(Opc == Instruction::URem || Opc == Instruction::UDiv || 101367aa18f1SStanislav Mekhanoshin Opc == Instruction::SRem || Opc == Instruction::SDiv); 101467aa18f1SStanislav Mekhanoshin 101567aa18f1SStanislav Mekhanoshin FastMathFlags FMF; 101667aa18f1SStanislav Mekhanoshin FMF.setFast(); 101767aa18f1SStanislav Mekhanoshin Builder.setFastMathFlags(FMF); 101867aa18f1SStanislav Mekhanoshin 1019b30e1223SMatt Arsenault if (divHasSpecialOptimization(I, Num, Den)) 1020b30e1223SMatt Arsenault return nullptr; // Keep it for later optimization. 102167aa18f1SStanislav Mekhanoshin 102267aa18f1SStanislav Mekhanoshin bool IsDiv = Opc == Instruction::UDiv || Opc == Instruction::SDiv; 102367aa18f1SStanislav Mekhanoshin bool IsSigned = Opc == Instruction::SRem || Opc == Instruction::SDiv; 102467aa18f1SStanislav Mekhanoshin 102567aa18f1SStanislav Mekhanoshin Type *Ty = Num->getType(); 102667aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 102767aa18f1SStanislav Mekhanoshin Type *F32Ty = Builder.getFloatTy(); 102867aa18f1SStanislav Mekhanoshin 102967aa18f1SStanislav Mekhanoshin if (Ty->getScalarSizeInBits() < 32) { 103067aa18f1SStanislav Mekhanoshin if (IsSigned) { 103167aa18f1SStanislav Mekhanoshin Num = Builder.CreateSExt(Num, I32Ty); 103267aa18f1SStanislav Mekhanoshin Den = Builder.CreateSExt(Den, I32Ty); 103367aa18f1SStanislav Mekhanoshin } else { 103467aa18f1SStanislav Mekhanoshin Num = Builder.CreateZExt(Num, I32Ty); 103567aa18f1SStanislav Mekhanoshin Den = Builder.CreateZExt(Den, I32Ty); 103667aa18f1SStanislav Mekhanoshin } 103767aa18f1SStanislav Mekhanoshin } 103867aa18f1SStanislav Mekhanoshin 10397e7268acSStanislav Mekhanoshin if (Value *Res = expandDivRem24(Builder, I, Num, Den, IsDiv, IsSigned)) { 104034d9a16eSMatt Arsenault return IsSigned ? Builder.CreateSExtOrTrunc(Res, Ty) : 104134d9a16eSMatt Arsenault Builder.CreateZExtOrTrunc(Res, Ty); 104267aa18f1SStanislav Mekhanoshin } 104367aa18f1SStanislav Mekhanoshin 104467aa18f1SStanislav Mekhanoshin ConstantInt *Zero = Builder.getInt32(0); 104567aa18f1SStanislav Mekhanoshin ConstantInt *One = Builder.getInt32(1); 104667aa18f1SStanislav Mekhanoshin 104767aa18f1SStanislav Mekhanoshin Value *Sign = nullptr; 104867aa18f1SStanislav Mekhanoshin if (IsSigned) { 104967aa18f1SStanislav Mekhanoshin ConstantInt *K31 = Builder.getInt32(31); 105067aa18f1SStanislav Mekhanoshin Value *LHSign = Builder.CreateAShr(Num, K31); 105167aa18f1SStanislav Mekhanoshin Value *RHSign = Builder.CreateAShr(Den, K31); 105267aa18f1SStanislav Mekhanoshin // Remainder sign is the same as LHS 105367aa18f1SStanislav Mekhanoshin Sign = IsDiv ? Builder.CreateXor(LHSign, RHSign) : LHSign; 105467aa18f1SStanislav Mekhanoshin 105567aa18f1SStanislav Mekhanoshin Num = Builder.CreateAdd(Num, LHSign); 105667aa18f1SStanislav Mekhanoshin Den = Builder.CreateAdd(Den, RHSign); 105767aa18f1SStanislav Mekhanoshin 105867aa18f1SStanislav Mekhanoshin Num = Builder.CreateXor(Num, LHSign); 105967aa18f1SStanislav Mekhanoshin Den = Builder.CreateXor(Den, RHSign); 106067aa18f1SStanislav Mekhanoshin } 106167aa18f1SStanislav Mekhanoshin 106267aa18f1SStanislav Mekhanoshin // RCP = URECIP(Den) = 2^32 / Den + e 106367aa18f1SStanislav Mekhanoshin // e is rounding error. 106467aa18f1SStanislav Mekhanoshin Value *DEN_F32 = Builder.CreateUIToFP(Den, F32Ty); 106592c62582SMatt Arsenault 106692c62582SMatt Arsenault Function *RcpDecl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_rcp, 106792c62582SMatt Arsenault Builder.getFloatTy()); 106892c62582SMatt Arsenault Value *RCP_F32 = Builder.CreateCall(RcpDecl, { DEN_F32 }); 106967aa18f1SStanislav Mekhanoshin Constant *UINT_MAX_PLUS_1 = ConstantFP::get(F32Ty, BitsToFloat(0x4f800000)); 107067aa18f1SStanislav Mekhanoshin Value *RCP_SCALE = Builder.CreateFMul(RCP_F32, UINT_MAX_PLUS_1); 107167aa18f1SStanislav Mekhanoshin Value *RCP = Builder.CreateFPToUI(RCP_SCALE, I32Ty); 107267aa18f1SStanislav Mekhanoshin 107367aa18f1SStanislav Mekhanoshin // RCP_LO, RCP_HI = mul(RCP, Den) */ 107467aa18f1SStanislav Mekhanoshin Value *RCP_LO, *RCP_HI; 107567aa18f1SStanislav Mekhanoshin std::tie(RCP_LO, RCP_HI) = getMul64(Builder, RCP, Den); 107667aa18f1SStanislav Mekhanoshin 107767aa18f1SStanislav Mekhanoshin // NEG_RCP_LO = -RCP_LO 107867aa18f1SStanislav Mekhanoshin Value *NEG_RCP_LO = Builder.CreateNeg(RCP_LO); 107967aa18f1SStanislav Mekhanoshin 108067aa18f1SStanislav Mekhanoshin // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO) 108167aa18f1SStanislav Mekhanoshin Value *RCP_HI_0_CC = Builder.CreateICmpEQ(RCP_HI, Zero); 108267aa18f1SStanislav Mekhanoshin Value *ABS_RCP_LO = Builder.CreateSelect(RCP_HI_0_CC, NEG_RCP_LO, RCP_LO); 108367aa18f1SStanislav Mekhanoshin 108467aa18f1SStanislav Mekhanoshin // Calculate the rounding error from the URECIP instruction 108567aa18f1SStanislav Mekhanoshin // E = mulhu(ABS_RCP_LO, RCP) 108667aa18f1SStanislav Mekhanoshin Value *E = getMulHu(Builder, ABS_RCP_LO, RCP); 108767aa18f1SStanislav Mekhanoshin 108867aa18f1SStanislav Mekhanoshin // RCP_A_E = RCP + E 108967aa18f1SStanislav Mekhanoshin Value *RCP_A_E = Builder.CreateAdd(RCP, E); 109067aa18f1SStanislav Mekhanoshin 109167aa18f1SStanislav Mekhanoshin // RCP_S_E = RCP - E 109267aa18f1SStanislav Mekhanoshin Value *RCP_S_E = Builder.CreateSub(RCP, E); 109367aa18f1SStanislav Mekhanoshin 109467aa18f1SStanislav Mekhanoshin // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E) 109567aa18f1SStanislav Mekhanoshin Value *Tmp0 = Builder.CreateSelect(RCP_HI_0_CC, RCP_A_E, RCP_S_E); 109667aa18f1SStanislav Mekhanoshin 109767aa18f1SStanislav Mekhanoshin // Quotient = mulhu(Tmp0, Num) 109867aa18f1SStanislav Mekhanoshin Value *Quotient = getMulHu(Builder, Tmp0, Num); 109967aa18f1SStanislav Mekhanoshin 110067aa18f1SStanislav Mekhanoshin // Num_S_Remainder = Quotient * Den 110167aa18f1SStanislav Mekhanoshin Value *Num_S_Remainder = Builder.CreateMul(Quotient, Den); 110267aa18f1SStanislav Mekhanoshin 110367aa18f1SStanislav Mekhanoshin // Remainder = Num - Num_S_Remainder 110467aa18f1SStanislav Mekhanoshin Value *Remainder = Builder.CreateSub(Num, Num_S_Remainder); 110567aa18f1SStanislav Mekhanoshin 11066d4ebadaSMatt Arsenault // Remainder_GE_Den = Remainder >= Den; 11076d4ebadaSMatt Arsenault Value *Remainder_GE_Den = Builder.CreateICmpUGE(Remainder, Den); 110867aa18f1SStanislav Mekhanoshin 11096d4ebadaSMatt Arsenault // Remainder_GE_Zero = Num >= Num_S_Remainder 11106d4ebadaSMatt Arsenault Value *Remainder_GE_Zero = Builder.CreateICmpUGE(Num, Num_S_Remainder); 111167aa18f1SStanislav Mekhanoshin 111267aa18f1SStanislav Mekhanoshin // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero 111367aa18f1SStanislav Mekhanoshin Value *Tmp1 = Builder.CreateAnd(Remainder_GE_Den, Remainder_GE_Zero); 111467aa18f1SStanislav Mekhanoshin 111567aa18f1SStanislav Mekhanoshin Value *Res; 111667aa18f1SStanislav Mekhanoshin if (IsDiv) { 111767aa18f1SStanislav Mekhanoshin // Quotient_A_One = Quotient + 1 111867aa18f1SStanislav Mekhanoshin Value *Quotient_A_One = Builder.CreateAdd(Quotient, One); 111967aa18f1SStanislav Mekhanoshin 112067aa18f1SStanislav Mekhanoshin // Quotient_S_One = Quotient - 1 112167aa18f1SStanislav Mekhanoshin Value *Quotient_S_One = Builder.CreateSub(Quotient, One); 112267aa18f1SStanislav Mekhanoshin 11236d4ebadaSMatt Arsenault // Div = (Tmp1 ? Quotient_A_One : Quotient) 11246d4ebadaSMatt Arsenault Value *Div = Builder.CreateSelect(Tmp1, Quotient_A_One, Quotient); 112567aa18f1SStanislav Mekhanoshin 11266d4ebadaSMatt Arsenault // Div = (Remainder_GE_Zero ? Div : Quotient_S_One) 11276d4ebadaSMatt Arsenault Res = Builder.CreateSelect(Remainder_GE_Zero, Div, Quotient_S_One); 112867aa18f1SStanislav Mekhanoshin } else { 112967aa18f1SStanislav Mekhanoshin // Remainder_S_Den = Remainder - Den 113067aa18f1SStanislav Mekhanoshin Value *Remainder_S_Den = Builder.CreateSub(Remainder, Den); 113167aa18f1SStanislav Mekhanoshin 113267aa18f1SStanislav Mekhanoshin // Remainder_A_Den = Remainder + Den 113367aa18f1SStanislav Mekhanoshin Value *Remainder_A_Den = Builder.CreateAdd(Remainder, Den); 113467aa18f1SStanislav Mekhanoshin 11356d4ebadaSMatt Arsenault // Rem = (Tmp1 ? Remainder_S_Den : Remainder) 11366d4ebadaSMatt Arsenault Value *Rem = Builder.CreateSelect(Tmp1, Remainder_S_Den, Remainder); 113767aa18f1SStanislav Mekhanoshin 11386d4ebadaSMatt Arsenault // Rem = (Remainder_GE_Zero ? Rem : Remainder_A_Den) 11396d4ebadaSMatt Arsenault Res = Builder.CreateSelect(Remainder_GE_Zero, Rem, Remainder_A_Den); 114067aa18f1SStanislav Mekhanoshin } 114167aa18f1SStanislav Mekhanoshin 114267aa18f1SStanislav Mekhanoshin if (IsSigned) { 114367aa18f1SStanislav Mekhanoshin Res = Builder.CreateXor(Res, Sign); 114467aa18f1SStanislav Mekhanoshin Res = Builder.CreateSub(Res, Sign); 114567aa18f1SStanislav Mekhanoshin } 114667aa18f1SStanislav Mekhanoshin 114767aa18f1SStanislav Mekhanoshin Res = Builder.CreateTrunc(Res, Ty); 114867aa18f1SStanislav Mekhanoshin 114967aa18f1SStanislav Mekhanoshin return Res; 115067aa18f1SStanislav Mekhanoshin } 115167aa18f1SStanislav Mekhanoshin 115234d9a16eSMatt Arsenault Value *AMDGPUCodeGenPrepare::shrinkDivRem64(IRBuilder<> &Builder, 115334d9a16eSMatt Arsenault BinaryOperator &I, 115434d9a16eSMatt Arsenault Value *Num, Value *Den) const { 115534d9a16eSMatt Arsenault if (!ExpandDiv64InIR && divHasSpecialOptimization(I, Num, Den)) 115634d9a16eSMatt Arsenault return nullptr; // Keep it for later optimization. 115734d9a16eSMatt Arsenault 115834d9a16eSMatt Arsenault Instruction::BinaryOps Opc = I.getOpcode(); 115934d9a16eSMatt Arsenault 116034d9a16eSMatt Arsenault bool IsDiv = Opc == Instruction::SDiv || Opc == Instruction::UDiv; 116134d9a16eSMatt Arsenault bool IsSigned = Opc == Instruction::SDiv || Opc == Instruction::SRem; 116234d9a16eSMatt Arsenault 116334d9a16eSMatt Arsenault int NumDivBits = getDivNumBits(I, Num, Den, 32, IsSigned); 116434d9a16eSMatt Arsenault if (NumDivBits == -1) 116534d9a16eSMatt Arsenault return nullptr; 116634d9a16eSMatt Arsenault 116734d9a16eSMatt Arsenault Value *Narrowed = nullptr; 116834d9a16eSMatt Arsenault if (NumDivBits <= 24) { 116934d9a16eSMatt Arsenault Narrowed = expandDivRem24Impl(Builder, I, Num, Den, NumDivBits, 117034d9a16eSMatt Arsenault IsDiv, IsSigned); 117134d9a16eSMatt Arsenault } else if (NumDivBits <= 32) { 117234d9a16eSMatt Arsenault Narrowed = expandDivRem32(Builder, I, Num, Den); 117334d9a16eSMatt Arsenault } 117434d9a16eSMatt Arsenault 117534d9a16eSMatt Arsenault if (Narrowed) { 117634d9a16eSMatt Arsenault return IsSigned ? Builder.CreateSExt(Narrowed, Num->getType()) : 117734d9a16eSMatt Arsenault Builder.CreateZExt(Narrowed, Num->getType()); 117834d9a16eSMatt Arsenault } 117934d9a16eSMatt Arsenault 118034d9a16eSMatt Arsenault return nullptr; 118134d9a16eSMatt Arsenault } 118234d9a16eSMatt Arsenault 118334d9a16eSMatt Arsenault void AMDGPUCodeGenPrepare::expandDivRem64(BinaryOperator &I) const { 118434d9a16eSMatt Arsenault Instruction::BinaryOps Opc = I.getOpcode(); 118534d9a16eSMatt Arsenault // Do the general expansion. 118634d9a16eSMatt Arsenault if (Opc == Instruction::UDiv || Opc == Instruction::SDiv) { 118734d9a16eSMatt Arsenault expandDivisionUpTo64Bits(&I); 118834d9a16eSMatt Arsenault return; 118934d9a16eSMatt Arsenault } 119034d9a16eSMatt Arsenault 119134d9a16eSMatt Arsenault if (Opc == Instruction::URem || Opc == Instruction::SRem) { 119234d9a16eSMatt Arsenault expandRemainderUpTo64Bits(&I); 119334d9a16eSMatt Arsenault return; 119434d9a16eSMatt Arsenault } 119534d9a16eSMatt Arsenault 119634d9a16eSMatt Arsenault llvm_unreachable("not a division"); 119734d9a16eSMatt Arsenault } 119834d9a16eSMatt Arsenault 119967aa18f1SStanislav Mekhanoshin bool AMDGPUCodeGenPrepare::visitBinaryOperator(BinaryOperator &I) { 1200bcd91778SMatt Arsenault if (foldBinOpIntoSelect(I)) 1201bcd91778SMatt Arsenault return true; 1202bcd91778SMatt Arsenault 1203f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 120467aa18f1SStanislav Mekhanoshin DA->isUniform(&I) && promoteUniformOpToI32(I)) 120567aa18f1SStanislav Mekhanoshin return true; 120667aa18f1SStanislav Mekhanoshin 1207b3dd381aSMatt Arsenault if (UseMul24Intrin && replaceMulWithMul24(I)) 120849169a96SMatt Arsenault return true; 120949169a96SMatt Arsenault 121067aa18f1SStanislav Mekhanoshin bool Changed = false; 121167aa18f1SStanislav Mekhanoshin Instruction::BinaryOps Opc = I.getOpcode(); 121267aa18f1SStanislav Mekhanoshin Type *Ty = I.getType(); 121367aa18f1SStanislav Mekhanoshin Value *NewDiv = nullptr; 121434d9a16eSMatt Arsenault unsigned ScalarSize = Ty->getScalarSizeInBits(); 121534d9a16eSMatt Arsenault 121634d9a16eSMatt Arsenault SmallVector<BinaryOperator *, 8> Div64ToExpand; 121734d9a16eSMatt Arsenault 121867aa18f1SStanislav Mekhanoshin if ((Opc == Instruction::URem || Opc == Instruction::UDiv || 121967aa18f1SStanislav Mekhanoshin Opc == Instruction::SRem || Opc == Instruction::SDiv) && 12209ec66860SMatt Arsenault ScalarSize <= 64 && 12219ec66860SMatt Arsenault !DisableIDivExpand) { 122267aa18f1SStanislav Mekhanoshin Value *Num = I.getOperand(0); 122367aa18f1SStanislav Mekhanoshin Value *Den = I.getOperand(1); 122467aa18f1SStanislav Mekhanoshin IRBuilder<> Builder(&I); 122567aa18f1SStanislav Mekhanoshin Builder.SetCurrentDebugLocation(I.getDebugLoc()); 122667aa18f1SStanislav Mekhanoshin 122767aa18f1SStanislav Mekhanoshin if (VectorType *VT = dyn_cast<VectorType>(Ty)) { 122867aa18f1SStanislav Mekhanoshin NewDiv = UndefValue::get(VT); 122967aa18f1SStanislav Mekhanoshin 12307e7268acSStanislav Mekhanoshin for (unsigned N = 0, E = VT->getNumElements(); N != E; ++N) { 12317e7268acSStanislav Mekhanoshin Value *NumEltN = Builder.CreateExtractElement(Num, N); 12327e7268acSStanislav Mekhanoshin Value *DenEltN = Builder.CreateExtractElement(Den, N); 123334d9a16eSMatt Arsenault 123434d9a16eSMatt Arsenault Value *NewElt; 123534d9a16eSMatt Arsenault if (ScalarSize <= 32) { 123634d9a16eSMatt Arsenault NewElt = expandDivRem32(Builder, I, NumEltN, DenEltN); 123767aa18f1SStanislav Mekhanoshin if (!NewElt) 12387e7268acSStanislav Mekhanoshin NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN); 123934d9a16eSMatt Arsenault } else { 124034d9a16eSMatt Arsenault // See if this 64-bit division can be shrunk to 32/24-bits before 124134d9a16eSMatt Arsenault // producing the general expansion. 124234d9a16eSMatt Arsenault NewElt = shrinkDivRem64(Builder, I, NumEltN, DenEltN); 124334d9a16eSMatt Arsenault if (!NewElt) { 124434d9a16eSMatt Arsenault // The general 64-bit expansion introduces control flow and doesn't 124534d9a16eSMatt Arsenault // return the new value. Just insert a scalar copy and defer 124634d9a16eSMatt Arsenault // expanding it. 124734d9a16eSMatt Arsenault NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN); 124834d9a16eSMatt Arsenault Div64ToExpand.push_back(cast<BinaryOperator>(NewElt)); 124934d9a16eSMatt Arsenault } 125034d9a16eSMatt Arsenault } 125134d9a16eSMatt Arsenault 12527e7268acSStanislav Mekhanoshin NewDiv = Builder.CreateInsertElement(NewDiv, NewElt, N); 125367aa18f1SStanislav Mekhanoshin } 125467aa18f1SStanislav Mekhanoshin } else { 125534d9a16eSMatt Arsenault if (ScalarSize <= 32) 12567e7268acSStanislav Mekhanoshin NewDiv = expandDivRem32(Builder, I, Num, Den); 125734d9a16eSMatt Arsenault else { 125834d9a16eSMatt Arsenault NewDiv = shrinkDivRem64(Builder, I, Num, Den); 125934d9a16eSMatt Arsenault if (!NewDiv) 126034d9a16eSMatt Arsenault Div64ToExpand.push_back(&I); 126134d9a16eSMatt Arsenault } 126267aa18f1SStanislav Mekhanoshin } 126367aa18f1SStanislav Mekhanoshin 126467aa18f1SStanislav Mekhanoshin if (NewDiv) { 126567aa18f1SStanislav Mekhanoshin I.replaceAllUsesWith(NewDiv); 126667aa18f1SStanislav Mekhanoshin I.eraseFromParent(); 126767aa18f1SStanislav Mekhanoshin Changed = true; 126867aa18f1SStanislav Mekhanoshin } 126967aa18f1SStanislav Mekhanoshin } 1270e14df4b2SKonstantin Zhuravlyov 127134d9a16eSMatt Arsenault if (ExpandDiv64InIR) { 127234d9a16eSMatt Arsenault // TODO: We get much worse code in specially handled constant cases. 127334d9a16eSMatt Arsenault for (BinaryOperator *Div : Div64ToExpand) { 127434d9a16eSMatt Arsenault expandDivRem64(*Div); 127534d9a16eSMatt Arsenault Changed = true; 127634d9a16eSMatt Arsenault } 127734d9a16eSMatt Arsenault } 127834d9a16eSMatt Arsenault 1279e14df4b2SKonstantin Zhuravlyov return Changed; 1280e14df4b2SKonstantin Zhuravlyov } 1281e14df4b2SKonstantin Zhuravlyov 1282a126a13bSWei Ding bool AMDGPUCodeGenPrepare::visitLoadInst(LoadInst &I) { 128390083d30SMatt Arsenault if (!WidenLoads) 128490083d30SMatt Arsenault return false; 128590083d30SMatt Arsenault 12860da6350dSMatt Arsenault if ((I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS || 12870da6350dSMatt Arsenault I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) && 1288a126a13bSWei Ding canWidenScalarExtLoad(I)) { 1289a126a13bSWei Ding IRBuilder<> Builder(&I); 1290a126a13bSWei Ding Builder.SetCurrentDebugLocation(I.getDebugLoc()); 1291a126a13bSWei Ding 1292a126a13bSWei Ding Type *I32Ty = Builder.getInt32Ty(); 1293a126a13bSWei Ding Type *PT = PointerType::get(I32Ty, I.getPointerAddressSpace()); 1294a126a13bSWei Ding Value *BitCast= Builder.CreateBitCast(I.getPointerOperand(), PT); 129514359ef1SJames Y Knight LoadInst *WidenLoad = Builder.CreateLoad(I32Ty, BitCast); 129657e541e8SMatt Arsenault WidenLoad->copyMetadata(I); 129757e541e8SMatt Arsenault 129857e541e8SMatt Arsenault // If we have range metadata, we need to convert the type, and not make 129957e541e8SMatt Arsenault // assumptions about the high bits. 130057e541e8SMatt Arsenault if (auto *Range = WidenLoad->getMetadata(LLVMContext::MD_range)) { 130157e541e8SMatt Arsenault ConstantInt *Lower = 130257e541e8SMatt Arsenault mdconst::extract<ConstantInt>(Range->getOperand(0)); 130357e541e8SMatt Arsenault 130457e541e8SMatt Arsenault if (Lower->getValue().isNullValue()) { 130557e541e8SMatt Arsenault WidenLoad->setMetadata(LLVMContext::MD_range, nullptr); 130657e541e8SMatt Arsenault } else { 130757e541e8SMatt Arsenault Metadata *LowAndHigh[] = { 130857e541e8SMatt Arsenault ConstantAsMetadata::get(ConstantInt::get(I32Ty, Lower->getValue().zext(32))), 130957e541e8SMatt Arsenault // Don't make assumptions about the high bits. 131057e541e8SMatt Arsenault ConstantAsMetadata::get(ConstantInt::get(I32Ty, 0)) 131157e541e8SMatt Arsenault }; 131257e541e8SMatt Arsenault 131357e541e8SMatt Arsenault WidenLoad->setMetadata(LLVMContext::MD_range, 131457e541e8SMatt Arsenault MDNode::get(Mod->getContext(), LowAndHigh)); 131557e541e8SMatt Arsenault } 131657e541e8SMatt Arsenault } 1317a126a13bSWei Ding 1318a126a13bSWei Ding int TySize = Mod->getDataLayout().getTypeSizeInBits(I.getType()); 1319a126a13bSWei Ding Type *IntNTy = Builder.getIntNTy(TySize); 1320a126a13bSWei Ding Value *ValTrunc = Builder.CreateTrunc(WidenLoad, IntNTy); 1321a126a13bSWei Ding Value *ValOrig = Builder.CreateBitCast(ValTrunc, I.getType()); 1322a126a13bSWei Ding I.replaceAllUsesWith(ValOrig); 1323a126a13bSWei Ding I.eraseFromParent(); 1324a126a13bSWei Ding return true; 1325a126a13bSWei Ding } 1326a126a13bSWei Ding 1327a126a13bSWei Ding return false; 1328a126a13bSWei Ding } 1329a126a13bSWei Ding 1330e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitICmpInst(ICmpInst &I) { 1331e14df4b2SKonstantin Zhuravlyov bool Changed = false; 1332e14df4b2SKonstantin Zhuravlyov 1333f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getOperand(0)->getType()) && 1334f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1335f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformOpToI32(I); 1336e14df4b2SKonstantin Zhuravlyov 1337e14df4b2SKonstantin Zhuravlyov return Changed; 1338e14df4b2SKonstantin Zhuravlyov } 1339e14df4b2SKonstantin Zhuravlyov 1340e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitSelectInst(SelectInst &I) { 1341e14df4b2SKonstantin Zhuravlyov bool Changed = false; 1342e14df4b2SKonstantin Zhuravlyov 1343f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 1344f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1345f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformOpToI32(I); 1346b4eb5d50SKonstantin Zhuravlyov 1347b4eb5d50SKonstantin Zhuravlyov return Changed; 1348b4eb5d50SKonstantin Zhuravlyov } 1349b4eb5d50SKonstantin Zhuravlyov 1350b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitIntrinsicInst(IntrinsicInst &I) { 1351b4eb5d50SKonstantin Zhuravlyov switch (I.getIntrinsicID()) { 1352b4eb5d50SKonstantin Zhuravlyov case Intrinsic::bitreverse: 1353b4eb5d50SKonstantin Zhuravlyov return visitBitreverseIntrinsicInst(I); 1354b4eb5d50SKonstantin Zhuravlyov default: 1355b4eb5d50SKonstantin Zhuravlyov return false; 1356b4eb5d50SKonstantin Zhuravlyov } 1357b4eb5d50SKonstantin Zhuravlyov } 1358b4eb5d50SKonstantin Zhuravlyov 1359b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitBitreverseIntrinsicInst(IntrinsicInst &I) { 1360b4eb5d50SKonstantin Zhuravlyov bool Changed = false; 1361b4eb5d50SKonstantin Zhuravlyov 1362f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 1363f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1364f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformBitreverseToI32(I); 1365e14df4b2SKonstantin Zhuravlyov 1366e14df4b2SKonstantin Zhuravlyov return Changed; 1367e14df4b2SKonstantin Zhuravlyov } 1368e14df4b2SKonstantin Zhuravlyov 136986de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::doInitialization(Module &M) { 1370a1fe17c9SMatt Arsenault Mod = &M; 137149169a96SMatt Arsenault DL = &Mod->getDataLayout(); 137286de486dSMatt Arsenault return false; 137386de486dSMatt Arsenault } 137486de486dSMatt Arsenault 137586de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::runOnFunction(Function &F) { 13768b61764cSFrancis Visoiu Mistrih if (skipFunction(F)) 137786de486dSMatt Arsenault return false; 137886de486dSMatt Arsenault 13798b61764cSFrancis Visoiu Mistrih auto *TPC = getAnalysisIfAvailable<TargetPassConfig>(); 13808b61764cSFrancis Visoiu Mistrih if (!TPC) 13818b61764cSFrancis Visoiu Mistrih return false; 13828b61764cSFrancis Visoiu Mistrih 138312269ddaSMatt Arsenault const AMDGPUTargetMachine &TM = TPC->getTM<AMDGPUTargetMachine>(); 13845bfbae5cSTom Stellard ST = &TM.getSubtarget<GCNSubtarget>(F); 13857e7268acSStanislav Mekhanoshin AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(F); 138635617ed4SNicolai Haehnle DA = &getAnalysis<LegacyDivergenceAnalysis>(); 1387b30e1223SMatt Arsenault 1388b30e1223SMatt Arsenault auto *DTWP = getAnalysisIfAvailable<DominatorTreeWrapperPass>(); 1389b30e1223SMatt Arsenault DT = DTWP ? &DTWP->getDomTree() : nullptr; 1390b30e1223SMatt Arsenault 1391a1fe17c9SMatt Arsenault HasUnsafeFPMath = hasUnsafeFPMath(F); 13925660bb6bSMatt Arsenault 13935660bb6bSMatt Arsenault AMDGPU::SIModeRegisterDefaults Mode(F); 13945660bb6bSMatt Arsenault HasFP32Denormals = Mode.allFP32Denormals(); 139586de486dSMatt Arsenault 1396a1fe17c9SMatt Arsenault bool MadeChange = false; 1397a1fe17c9SMatt Arsenault 139834d9a16eSMatt Arsenault Function::iterator NextBB; 139934d9a16eSMatt Arsenault for (Function::iterator FI = F.begin(), FE = F.end(); FI != FE; FI = NextBB) { 140034d9a16eSMatt Arsenault BasicBlock *BB = &*FI; 140134d9a16eSMatt Arsenault NextBB = std::next(FI); 140234d9a16eSMatt Arsenault 1403a1fe17c9SMatt Arsenault BasicBlock::iterator Next; 140434d9a16eSMatt Arsenault for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; I = Next) { 1405a1fe17c9SMatt Arsenault Next = std::next(I); 140634d9a16eSMatt Arsenault 1407a1fe17c9SMatt Arsenault MadeChange |= visit(*I); 140834d9a16eSMatt Arsenault 140934d9a16eSMatt Arsenault if (Next != E) { // Control flow changed 141034d9a16eSMatt Arsenault BasicBlock *NextInstBB = Next->getParent(); 141134d9a16eSMatt Arsenault if (NextInstBB != BB) { 141234d9a16eSMatt Arsenault BB = NextInstBB; 141334d9a16eSMatt Arsenault E = BB->end(); 141434d9a16eSMatt Arsenault FE = F.end(); 141534d9a16eSMatt Arsenault } 141634d9a16eSMatt Arsenault } 1417a1fe17c9SMatt Arsenault } 1418a1fe17c9SMatt Arsenault } 1419a1fe17c9SMatt Arsenault 1420a1fe17c9SMatt Arsenault return MadeChange; 142186de486dSMatt Arsenault } 142286de486dSMatt Arsenault 14238b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_BEGIN(AMDGPUCodeGenPrepare, DEBUG_TYPE, 142486de486dSMatt Arsenault "AMDGPU IR optimizations", false, false) 14257e7268acSStanislav Mekhanoshin INITIALIZE_PASS_DEPENDENCY(AssumptionCacheTracker) 142635617ed4SNicolai Haehnle INITIALIZE_PASS_DEPENDENCY(LegacyDivergenceAnalysis) 14278b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_END(AMDGPUCodeGenPrepare, DEBUG_TYPE, "AMDGPU IR optimizations", 14288b61764cSFrancis Visoiu Mistrih false, false) 142986de486dSMatt Arsenault 143086de486dSMatt Arsenault char AMDGPUCodeGenPrepare::ID = 0; 143186de486dSMatt Arsenault 14328b61764cSFrancis Visoiu Mistrih FunctionPass *llvm::createAMDGPUCodeGenPreparePass() { 14338b61764cSFrancis Visoiu Mistrih return new AMDGPUCodeGenPrepare(); 143486de486dSMatt Arsenault } 1435