186de486dSMatt Arsenault //===-- AMDGPUCodeGenPrepare.cpp ------------------------------------------===//
286de486dSMatt Arsenault //
386de486dSMatt Arsenault //                     The LLVM Compiler Infrastructure
486de486dSMatt Arsenault //
586de486dSMatt Arsenault // This file is distributed under the University of Illinois Open Source
686de486dSMatt Arsenault // License. See LICENSE.TXT for details.
786de486dSMatt Arsenault //
886de486dSMatt Arsenault //===----------------------------------------------------------------------===//
986de486dSMatt Arsenault //
1086de486dSMatt Arsenault /// \file
1186de486dSMatt Arsenault /// This pass does misc. AMDGPU optimizations on IR before instruction
1286de486dSMatt Arsenault /// selection.
1386de486dSMatt Arsenault //
1486de486dSMatt Arsenault //===----------------------------------------------------------------------===//
1586de486dSMatt Arsenault 
1686de486dSMatt Arsenault #include "AMDGPU.h"
1786de486dSMatt Arsenault #include "AMDGPUSubtarget.h"
18a1fe17c9SMatt Arsenault #include "AMDGPUTargetMachine.h"
19734bb7bbSEugene Zelenko #include "llvm/ADT/StringRef.h"
20*7e7268acSStanislav Mekhanoshin #include "llvm/Analysis/AssumptionCache.h"
2186de486dSMatt Arsenault #include "llvm/Analysis/DivergenceAnalysis.h"
22a126a13bSWei Ding #include "llvm/Analysis/Loads.h"
2367aa18f1SStanislav Mekhanoshin #include "llvm/Analysis/ValueTracking.h"
2486de486dSMatt Arsenault #include "llvm/CodeGen/Passes.h"
258b61764cSFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetPassConfig.h"
26734bb7bbSEugene Zelenko #include "llvm/IR/Attributes.h"
27734bb7bbSEugene Zelenko #include "llvm/IR/BasicBlock.h"
28734bb7bbSEugene Zelenko #include "llvm/IR/Constants.h"
29734bb7bbSEugene Zelenko #include "llvm/IR/DerivedTypes.h"
30734bb7bbSEugene Zelenko #include "llvm/IR/Function.h"
316bda14b3SChandler Carruth #include "llvm/IR/IRBuilder.h"
326bda14b3SChandler Carruth #include "llvm/IR/InstVisitor.h"
33734bb7bbSEugene Zelenko #include "llvm/IR/InstrTypes.h"
34734bb7bbSEugene Zelenko #include "llvm/IR/Instruction.h"
35734bb7bbSEugene Zelenko #include "llvm/IR/Instructions.h"
36734bb7bbSEugene Zelenko #include "llvm/IR/IntrinsicInst.h"
37734bb7bbSEugene Zelenko #include "llvm/IR/Intrinsics.h"
38734bb7bbSEugene Zelenko #include "llvm/IR/LLVMContext.h"
39734bb7bbSEugene Zelenko #include "llvm/IR/Operator.h"
40734bb7bbSEugene Zelenko #include "llvm/IR/Type.h"
41734bb7bbSEugene Zelenko #include "llvm/IR/Value.h"
42734bb7bbSEugene Zelenko #include "llvm/Pass.h"
43734bb7bbSEugene Zelenko #include "llvm/Support/Casting.h"
44734bb7bbSEugene Zelenko #include <cassert>
45734bb7bbSEugene Zelenko #include <iterator>
4686de486dSMatt Arsenault 
4786de486dSMatt Arsenault #define DEBUG_TYPE "amdgpu-codegenprepare"
4886de486dSMatt Arsenault 
4986de486dSMatt Arsenault using namespace llvm;
5086de486dSMatt Arsenault 
5186de486dSMatt Arsenault namespace {
5286de486dSMatt Arsenault 
5390083d30SMatt Arsenault static cl::opt<bool> WidenLoads(
5490083d30SMatt Arsenault   "amdgpu-codegenprepare-widen-constant-loads",
5590083d30SMatt Arsenault   cl::desc("Widen sub-dword constant address space loads in AMDGPUCodeGenPrepare"),
5690083d30SMatt Arsenault   cl::ReallyHidden,
5790083d30SMatt Arsenault   cl::init(true));
5890083d30SMatt Arsenault 
5986de486dSMatt Arsenault class AMDGPUCodeGenPrepare : public FunctionPass,
60a1fe17c9SMatt Arsenault                              public InstVisitor<AMDGPUCodeGenPrepare, bool> {
615bfbae5cSTom Stellard   const GCNSubtarget *ST = nullptr;
62*7e7268acSStanislav Mekhanoshin   AssumptionCache *AC = nullptr;
63734bb7bbSEugene Zelenko   DivergenceAnalysis *DA = nullptr;
64734bb7bbSEugene Zelenko   Module *Mod = nullptr;
65734bb7bbSEugene Zelenko   bool HasUnsafeFPMath = false;
66a126a13bSWei Ding   AMDGPUAS AMDGPUASI;
6786de486dSMatt Arsenault 
685f8f34e4SAdrian Prantl   /// Copies exact/nsw/nuw flags (if any) from binary operation \p I to
69f74fc60aSKonstantin Zhuravlyov   /// binary operation \p V.
70e14df4b2SKonstantin Zhuravlyov   ///
71f74fc60aSKonstantin Zhuravlyov   /// \returns Binary operation \p V.
72f74fc60aSKonstantin Zhuravlyov   /// \returns \p T's base element bit width.
73f74fc60aSKonstantin Zhuravlyov   unsigned getBaseElementBitWidth(const Type *T) const;
74e14df4b2SKonstantin Zhuravlyov 
75f74fc60aSKonstantin Zhuravlyov   /// \returns Equivalent 32 bit integer type for given type \p T. For example,
76f74fc60aSKonstantin Zhuravlyov   /// if \p T is i7, then i32 is returned; if \p T is <3 x i12>, then <3 x i32>
77f74fc60aSKonstantin Zhuravlyov   /// is returned.
78e14df4b2SKonstantin Zhuravlyov   Type *getI32Ty(IRBuilder<> &B, const Type *T) const;
79e14df4b2SKonstantin Zhuravlyov 
80e14df4b2SKonstantin Zhuravlyov   /// \returns True if binary operation \p I is a signed binary operation, false
81e14df4b2SKonstantin Zhuravlyov   /// otherwise.
82e14df4b2SKonstantin Zhuravlyov   bool isSigned(const BinaryOperator &I) const;
83e14df4b2SKonstantin Zhuravlyov 
84e14df4b2SKonstantin Zhuravlyov   /// \returns True if the condition of 'select' operation \p I comes from a
85e14df4b2SKonstantin Zhuravlyov   /// signed 'icmp' operation, false otherwise.
86e14df4b2SKonstantin Zhuravlyov   bool isSigned(const SelectInst &I) const;
87e14df4b2SKonstantin Zhuravlyov 
88f74fc60aSKonstantin Zhuravlyov   /// \returns True if type \p T needs to be promoted to 32 bit integer type,
89f74fc60aSKonstantin Zhuravlyov   /// false otherwise.
90f74fc60aSKonstantin Zhuravlyov   bool needsPromotionToI32(const Type *T) const;
91e14df4b2SKonstantin Zhuravlyov 
925f8f34e4SAdrian Prantl   /// Promotes uniform binary operation \p I to equivalent 32 bit binary
93f74fc60aSKonstantin Zhuravlyov   /// operation.
94f74fc60aSKonstantin Zhuravlyov   ///
95f74fc60aSKonstantin Zhuravlyov   /// \details \p I's base element bit width must be greater than 1 and less
96f74fc60aSKonstantin Zhuravlyov   /// than or equal 16. Promotion is done by sign or zero extending operands to
97f74fc60aSKonstantin Zhuravlyov   /// 32 bits, replacing \p I with equivalent 32 bit binary operation, and
98f74fc60aSKonstantin Zhuravlyov   /// truncating the result of 32 bit binary operation back to \p I's original
99f74fc60aSKonstantin Zhuravlyov   /// type. Division operation is not promoted.
100f74fc60aSKonstantin Zhuravlyov   ///
101f74fc60aSKonstantin Zhuravlyov   /// \returns True if \p I is promoted to equivalent 32 bit binary operation,
102f74fc60aSKonstantin Zhuravlyov   /// false otherwise.
103f74fc60aSKonstantin Zhuravlyov   bool promoteUniformOpToI32(BinaryOperator &I) const;
104f74fc60aSKonstantin Zhuravlyov 
1055f8f34e4SAdrian Prantl   /// Promotes uniform 'icmp' operation \p I to 32 bit 'icmp' operation.
106f74fc60aSKonstantin Zhuravlyov   ///
107f74fc60aSKonstantin Zhuravlyov   /// \details \p I's base element bit width must be greater than 1 and less
108f74fc60aSKonstantin Zhuravlyov   /// than or equal 16. Promotion is done by sign or zero extending operands to
109f74fc60aSKonstantin Zhuravlyov   /// 32 bits, and replacing \p I with 32 bit 'icmp' operation.
110e14df4b2SKonstantin Zhuravlyov   ///
111e14df4b2SKonstantin Zhuravlyov   /// \returns True.
112f74fc60aSKonstantin Zhuravlyov   bool promoteUniformOpToI32(ICmpInst &I) const;
113e14df4b2SKonstantin Zhuravlyov 
1145f8f34e4SAdrian Prantl   /// Promotes uniform 'select' operation \p I to 32 bit 'select'
115f74fc60aSKonstantin Zhuravlyov   /// operation.
116f74fc60aSKonstantin Zhuravlyov   ///
117f74fc60aSKonstantin Zhuravlyov   /// \details \p I's base element bit width must be greater than 1 and less
118f74fc60aSKonstantin Zhuravlyov   /// than or equal 16. Promotion is done by sign or zero extending operands to
119f74fc60aSKonstantin Zhuravlyov   /// 32 bits, replacing \p I with 32 bit 'select' operation, and truncating the
120f74fc60aSKonstantin Zhuravlyov   /// result of 32 bit 'select' operation back to \p I's original type.
121e14df4b2SKonstantin Zhuravlyov   ///
122e14df4b2SKonstantin Zhuravlyov   /// \returns True.
123f74fc60aSKonstantin Zhuravlyov   bool promoteUniformOpToI32(SelectInst &I) const;
124b4eb5d50SKonstantin Zhuravlyov 
1255f8f34e4SAdrian Prantl   /// Promotes uniform 'bitreverse' intrinsic \p I to 32 bit 'bitreverse'
126f74fc60aSKonstantin Zhuravlyov   /// intrinsic.
127f74fc60aSKonstantin Zhuravlyov   ///
128f74fc60aSKonstantin Zhuravlyov   /// \details \p I's base element bit width must be greater than 1 and less
129f74fc60aSKonstantin Zhuravlyov   /// than or equal 16. Promotion is done by zero extending the operand to 32
130f74fc60aSKonstantin Zhuravlyov   /// bits, replacing \p I with 32 bit 'bitreverse' intrinsic, shifting the
131f74fc60aSKonstantin Zhuravlyov   /// result of 32 bit 'bitreverse' intrinsic to the right with zero fill (the
132f74fc60aSKonstantin Zhuravlyov   /// shift amount is 32 minus \p I's base element bit width), and truncating
133f74fc60aSKonstantin Zhuravlyov   /// the result of the shift operation back to \p I's original type.
134b4eb5d50SKonstantin Zhuravlyov   ///
135b4eb5d50SKonstantin Zhuravlyov   /// \returns True.
136f74fc60aSKonstantin Zhuravlyov   bool promoteUniformBitreverseToI32(IntrinsicInst &I) const;
13767aa18f1SStanislav Mekhanoshin 
13867aa18f1SStanislav Mekhanoshin   /// Expands 24 bit div or rem.
139*7e7268acSStanislav Mekhanoshin   Value* expandDivRem24(IRBuilder<> &Builder, BinaryOperator &I,
140*7e7268acSStanislav Mekhanoshin                         Value *Num, Value *Den,
14167aa18f1SStanislav Mekhanoshin                         bool IsDiv, bool IsSigned) const;
14267aa18f1SStanislav Mekhanoshin 
14367aa18f1SStanislav Mekhanoshin   /// Expands 32 bit div or rem.
144*7e7268acSStanislav Mekhanoshin   Value* expandDivRem32(IRBuilder<> &Builder, BinaryOperator &I,
14567aa18f1SStanislav Mekhanoshin                         Value *Num, Value *Den) const;
14667aa18f1SStanislav Mekhanoshin 
1475f8f34e4SAdrian Prantl   /// Widen a scalar load.
148a126a13bSWei Ding   ///
149a126a13bSWei Ding   /// \details \p Widen scalar load for uniform, small type loads from constant
150a126a13bSWei Ding   //  memory / to a full 32-bits and then truncate the input to allow a scalar
151a126a13bSWei Ding   //  load instead of a vector load.
152a126a13bSWei Ding   //
153a126a13bSWei Ding   /// \returns True.
154a126a13bSWei Ding 
155a126a13bSWei Ding   bool canWidenScalarExtLoad(LoadInst &I) const;
156e14df4b2SKonstantin Zhuravlyov 
15786de486dSMatt Arsenault public:
15886de486dSMatt Arsenault   static char ID;
159734bb7bbSEugene Zelenko 
1608b61764cSFrancis Visoiu Mistrih   AMDGPUCodeGenPrepare() : FunctionPass(ID) {}
161a1fe17c9SMatt Arsenault 
162a1fe17c9SMatt Arsenault   bool visitFDiv(BinaryOperator &I);
163a1fe17c9SMatt Arsenault 
164e14df4b2SKonstantin Zhuravlyov   bool visitInstruction(Instruction &I) { return false; }
165e14df4b2SKonstantin Zhuravlyov   bool visitBinaryOperator(BinaryOperator &I);
166a126a13bSWei Ding   bool visitLoadInst(LoadInst &I);
167e14df4b2SKonstantin Zhuravlyov   bool visitICmpInst(ICmpInst &I);
168e14df4b2SKonstantin Zhuravlyov   bool visitSelectInst(SelectInst &I);
16986de486dSMatt Arsenault 
170b4eb5d50SKonstantin Zhuravlyov   bool visitIntrinsicInst(IntrinsicInst &I);
171b4eb5d50SKonstantin Zhuravlyov   bool visitBitreverseIntrinsicInst(IntrinsicInst &I);
172b4eb5d50SKonstantin Zhuravlyov 
17386de486dSMatt Arsenault   bool doInitialization(Module &M) override;
17486de486dSMatt Arsenault   bool runOnFunction(Function &F) override;
17586de486dSMatt Arsenault 
176117296c0SMehdi Amini   StringRef getPassName() const override { return "AMDGPU IR optimizations"; }
17786de486dSMatt Arsenault 
17886de486dSMatt Arsenault   void getAnalysisUsage(AnalysisUsage &AU) const override {
179*7e7268acSStanislav Mekhanoshin     AU.addRequired<AssumptionCacheTracker>();
18086de486dSMatt Arsenault     AU.addRequired<DivergenceAnalysis>();
18186de486dSMatt Arsenault     AU.setPreservesAll();
18286de486dSMatt Arsenault  }
18386de486dSMatt Arsenault };
18486de486dSMatt Arsenault 
185734bb7bbSEugene Zelenko } // end anonymous namespace
18686de486dSMatt Arsenault 
187f74fc60aSKonstantin Zhuravlyov unsigned AMDGPUCodeGenPrepare::getBaseElementBitWidth(const Type *T) const {
188f74fc60aSKonstantin Zhuravlyov   assert(needsPromotionToI32(T) && "T does not need promotion to i32");
189e14df4b2SKonstantin Zhuravlyov 
190e14df4b2SKonstantin Zhuravlyov   if (T->isIntegerTy())
191f74fc60aSKonstantin Zhuravlyov     return T->getIntegerBitWidth();
192f74fc60aSKonstantin Zhuravlyov   return cast<VectorType>(T)->getElementType()->getIntegerBitWidth();
193e14df4b2SKonstantin Zhuravlyov }
194e14df4b2SKonstantin Zhuravlyov 
195e14df4b2SKonstantin Zhuravlyov Type *AMDGPUCodeGenPrepare::getI32Ty(IRBuilder<> &B, const Type *T) const {
196f74fc60aSKonstantin Zhuravlyov   assert(needsPromotionToI32(T) && "T does not need promotion to i32");
197e14df4b2SKonstantin Zhuravlyov 
198e14df4b2SKonstantin Zhuravlyov   if (T->isIntegerTy())
199e14df4b2SKonstantin Zhuravlyov     return B.getInt32Ty();
200e14df4b2SKonstantin Zhuravlyov   return VectorType::get(B.getInt32Ty(), cast<VectorType>(T)->getNumElements());
201e14df4b2SKonstantin Zhuravlyov }
202e14df4b2SKonstantin Zhuravlyov 
203e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const BinaryOperator &I) const {
204691e2e02SKonstantin Zhuravlyov   return I.getOpcode() == Instruction::AShr ||
205691e2e02SKonstantin Zhuravlyov       I.getOpcode() == Instruction::SDiv || I.getOpcode() == Instruction::SRem;
206e14df4b2SKonstantin Zhuravlyov }
207e14df4b2SKonstantin Zhuravlyov 
208e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const SelectInst &I) const {
209e14df4b2SKonstantin Zhuravlyov   return isa<ICmpInst>(I.getOperand(0)) ?
210e14df4b2SKonstantin Zhuravlyov       cast<ICmpInst>(I.getOperand(0))->isSigned() : false;
211e14df4b2SKonstantin Zhuravlyov }
212e14df4b2SKonstantin Zhuravlyov 
213f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::needsPromotionToI32(const Type *T) const {
214eb522e68SMatt Arsenault   const IntegerType *IntTy = dyn_cast<IntegerType>(T);
215eb522e68SMatt Arsenault   if (IntTy && IntTy->getBitWidth() > 1 && IntTy->getBitWidth() <= 16)
216f74fc60aSKonstantin Zhuravlyov     return true;
217eb522e68SMatt Arsenault 
218eb522e68SMatt Arsenault   if (const VectorType *VT = dyn_cast<VectorType>(T)) {
219eb522e68SMatt Arsenault     // TODO: The set of packed operations is more limited, so may want to
220eb522e68SMatt Arsenault     // promote some anyway.
221eb522e68SMatt Arsenault     if (ST->hasVOP3PInsts())
222f74fc60aSKonstantin Zhuravlyov       return false;
223eb522e68SMatt Arsenault 
224eb522e68SMatt Arsenault     return needsPromotionToI32(VT->getElementType());
225eb522e68SMatt Arsenault   }
226eb522e68SMatt Arsenault 
227eb522e68SMatt Arsenault   return false;
228f74fc60aSKonstantin Zhuravlyov }
229e14df4b2SKonstantin Zhuravlyov 
230d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nsw set.
231d59e6404SMatt Arsenault static bool promotedOpIsNSW(const Instruction &I) {
232d59e6404SMatt Arsenault   switch (I.getOpcode()) {
233d59e6404SMatt Arsenault   case Instruction::Shl:
234d59e6404SMatt Arsenault   case Instruction::Add:
235d59e6404SMatt Arsenault   case Instruction::Sub:
236d59e6404SMatt Arsenault     return true;
237d59e6404SMatt Arsenault   case Instruction::Mul:
238d59e6404SMatt Arsenault     return I.hasNoUnsignedWrap();
239d59e6404SMatt Arsenault   default:
240d59e6404SMatt Arsenault     return false;
241d59e6404SMatt Arsenault   }
242d59e6404SMatt Arsenault }
243d59e6404SMatt Arsenault 
244d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nuw set.
245d59e6404SMatt Arsenault static bool promotedOpIsNUW(const Instruction &I) {
246d59e6404SMatt Arsenault   switch (I.getOpcode()) {
247d59e6404SMatt Arsenault   case Instruction::Shl:
248d59e6404SMatt Arsenault   case Instruction::Add:
249d59e6404SMatt Arsenault   case Instruction::Mul:
250d59e6404SMatt Arsenault     return true;
251d59e6404SMatt Arsenault   case Instruction::Sub:
252d59e6404SMatt Arsenault     return I.hasNoUnsignedWrap();
253d59e6404SMatt Arsenault   default:
254d59e6404SMatt Arsenault     return false;
255d59e6404SMatt Arsenault   }
256d59e6404SMatt Arsenault }
257d59e6404SMatt Arsenault 
258a126a13bSWei Ding bool AMDGPUCodeGenPrepare::canWidenScalarExtLoad(LoadInst &I) const {
259a126a13bSWei Ding   Type *Ty = I.getType();
260a126a13bSWei Ding   const DataLayout &DL = Mod->getDataLayout();
261a126a13bSWei Ding   int TySize = DL.getTypeSizeInBits(Ty);
262a126a13bSWei Ding   unsigned Align = I.getAlignment() ?
263a126a13bSWei Ding                    I.getAlignment() : DL.getABITypeAlignment(Ty);
264a126a13bSWei Ding 
265a126a13bSWei Ding   return I.isSimple() && TySize < 32 && Align >= 4 && DA->isUniform(&I);
266a126a13bSWei Ding }
267a126a13bSWei Ding 
268f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(BinaryOperator &I) const {
269f74fc60aSKonstantin Zhuravlyov   assert(needsPromotionToI32(I.getType()) &&
270f74fc60aSKonstantin Zhuravlyov          "I does not need promotion to i32");
271f74fc60aSKonstantin Zhuravlyov 
272f74fc60aSKonstantin Zhuravlyov   if (I.getOpcode() == Instruction::SDiv ||
27367aa18f1SStanislav Mekhanoshin       I.getOpcode() == Instruction::UDiv ||
27467aa18f1SStanislav Mekhanoshin       I.getOpcode() == Instruction::SRem ||
27567aa18f1SStanislav Mekhanoshin       I.getOpcode() == Instruction::URem)
276e14df4b2SKonstantin Zhuravlyov     return false;
277e14df4b2SKonstantin Zhuravlyov 
278e14df4b2SKonstantin Zhuravlyov   IRBuilder<> Builder(&I);
279e14df4b2SKonstantin Zhuravlyov   Builder.SetCurrentDebugLocation(I.getDebugLoc());
280e14df4b2SKonstantin Zhuravlyov 
281e14df4b2SKonstantin Zhuravlyov   Type *I32Ty = getI32Ty(Builder, I.getType());
282e14df4b2SKonstantin Zhuravlyov   Value *ExtOp0 = nullptr;
283e14df4b2SKonstantin Zhuravlyov   Value *ExtOp1 = nullptr;
284e14df4b2SKonstantin Zhuravlyov   Value *ExtRes = nullptr;
285e14df4b2SKonstantin Zhuravlyov   Value *TruncRes = nullptr;
286e14df4b2SKonstantin Zhuravlyov 
287e14df4b2SKonstantin Zhuravlyov   if (isSigned(I)) {
288e14df4b2SKonstantin Zhuravlyov     ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty);
289e14df4b2SKonstantin Zhuravlyov     ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty);
290e14df4b2SKonstantin Zhuravlyov   } else {
291e14df4b2SKonstantin Zhuravlyov     ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty);
292e14df4b2SKonstantin Zhuravlyov     ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty);
293e14df4b2SKonstantin Zhuravlyov   }
294d59e6404SMatt Arsenault 
295d59e6404SMatt Arsenault   ExtRes = Builder.CreateBinOp(I.getOpcode(), ExtOp0, ExtOp1);
296d59e6404SMatt Arsenault   if (Instruction *Inst = dyn_cast<Instruction>(ExtRes)) {
297d59e6404SMatt Arsenault     if (promotedOpIsNSW(cast<Instruction>(I)))
298d59e6404SMatt Arsenault       Inst->setHasNoSignedWrap();
299d59e6404SMatt Arsenault 
300d59e6404SMatt Arsenault     if (promotedOpIsNUW(cast<Instruction>(I)))
301d59e6404SMatt Arsenault       Inst->setHasNoUnsignedWrap();
302d59e6404SMatt Arsenault 
303d59e6404SMatt Arsenault     if (const auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I))
304d59e6404SMatt Arsenault       Inst->setIsExact(ExactOp->isExact());
305d59e6404SMatt Arsenault   }
306d59e6404SMatt Arsenault 
307f74fc60aSKonstantin Zhuravlyov   TruncRes = Builder.CreateTrunc(ExtRes, I.getType());
308e14df4b2SKonstantin Zhuravlyov 
309e14df4b2SKonstantin Zhuravlyov   I.replaceAllUsesWith(TruncRes);
310e14df4b2SKonstantin Zhuravlyov   I.eraseFromParent();
311e14df4b2SKonstantin Zhuravlyov 
312e14df4b2SKonstantin Zhuravlyov   return true;
313e14df4b2SKonstantin Zhuravlyov }
314e14df4b2SKonstantin Zhuravlyov 
315f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(ICmpInst &I) const {
316f74fc60aSKonstantin Zhuravlyov   assert(needsPromotionToI32(I.getOperand(0)->getType()) &&
317f74fc60aSKonstantin Zhuravlyov          "I does not need promotion to i32");
318e14df4b2SKonstantin Zhuravlyov 
319e14df4b2SKonstantin Zhuravlyov   IRBuilder<> Builder(&I);
320e14df4b2SKonstantin Zhuravlyov   Builder.SetCurrentDebugLocation(I.getDebugLoc());
321e14df4b2SKonstantin Zhuravlyov 
322f74fc60aSKonstantin Zhuravlyov   Type *I32Ty = getI32Ty(Builder, I.getOperand(0)->getType());
323e14df4b2SKonstantin Zhuravlyov   Value *ExtOp0 = nullptr;
324e14df4b2SKonstantin Zhuravlyov   Value *ExtOp1 = nullptr;
325e14df4b2SKonstantin Zhuravlyov   Value *NewICmp  = nullptr;
326e14df4b2SKonstantin Zhuravlyov 
327e14df4b2SKonstantin Zhuravlyov   if (I.isSigned()) {
328f74fc60aSKonstantin Zhuravlyov     ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty);
329f74fc60aSKonstantin Zhuravlyov     ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty);
330e14df4b2SKonstantin Zhuravlyov   } else {
331f74fc60aSKonstantin Zhuravlyov     ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty);
332f74fc60aSKonstantin Zhuravlyov     ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty);
333e14df4b2SKonstantin Zhuravlyov   }
334e14df4b2SKonstantin Zhuravlyov   NewICmp = Builder.CreateICmp(I.getPredicate(), ExtOp0, ExtOp1);
335e14df4b2SKonstantin Zhuravlyov 
336e14df4b2SKonstantin Zhuravlyov   I.replaceAllUsesWith(NewICmp);
337e14df4b2SKonstantin Zhuravlyov   I.eraseFromParent();
338e14df4b2SKonstantin Zhuravlyov 
339e14df4b2SKonstantin Zhuravlyov   return true;
340e14df4b2SKonstantin Zhuravlyov }
341e14df4b2SKonstantin Zhuravlyov 
342f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(SelectInst &I) const {
343f74fc60aSKonstantin Zhuravlyov   assert(needsPromotionToI32(I.getType()) &&
344f74fc60aSKonstantin Zhuravlyov          "I does not need promotion to i32");
345e14df4b2SKonstantin Zhuravlyov 
346e14df4b2SKonstantin Zhuravlyov   IRBuilder<> Builder(&I);
347e14df4b2SKonstantin Zhuravlyov   Builder.SetCurrentDebugLocation(I.getDebugLoc());
348e14df4b2SKonstantin Zhuravlyov 
349e14df4b2SKonstantin Zhuravlyov   Type *I32Ty = getI32Ty(Builder, I.getType());
350e14df4b2SKonstantin Zhuravlyov   Value *ExtOp1 = nullptr;
351e14df4b2SKonstantin Zhuravlyov   Value *ExtOp2 = nullptr;
352e14df4b2SKonstantin Zhuravlyov   Value *ExtRes = nullptr;
353e14df4b2SKonstantin Zhuravlyov   Value *TruncRes = nullptr;
354e14df4b2SKonstantin Zhuravlyov 
355e14df4b2SKonstantin Zhuravlyov   if (isSigned(I)) {
356e14df4b2SKonstantin Zhuravlyov     ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty);
357e14df4b2SKonstantin Zhuravlyov     ExtOp2 = Builder.CreateSExt(I.getOperand(2), I32Ty);
358e14df4b2SKonstantin Zhuravlyov   } else {
359e14df4b2SKonstantin Zhuravlyov     ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty);
360e14df4b2SKonstantin Zhuravlyov     ExtOp2 = Builder.CreateZExt(I.getOperand(2), I32Ty);
361e14df4b2SKonstantin Zhuravlyov   }
362e14df4b2SKonstantin Zhuravlyov   ExtRes = Builder.CreateSelect(I.getOperand(0), ExtOp1, ExtOp2);
363f74fc60aSKonstantin Zhuravlyov   TruncRes = Builder.CreateTrunc(ExtRes, I.getType());
364e14df4b2SKonstantin Zhuravlyov 
365e14df4b2SKonstantin Zhuravlyov   I.replaceAllUsesWith(TruncRes);
366e14df4b2SKonstantin Zhuravlyov   I.eraseFromParent();
367e14df4b2SKonstantin Zhuravlyov 
368e14df4b2SKonstantin Zhuravlyov   return true;
369e14df4b2SKonstantin Zhuravlyov }
370e14df4b2SKonstantin Zhuravlyov 
371f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformBitreverseToI32(
372b4eb5d50SKonstantin Zhuravlyov     IntrinsicInst &I) const {
373f74fc60aSKonstantin Zhuravlyov   assert(I.getIntrinsicID() == Intrinsic::bitreverse &&
374f74fc60aSKonstantin Zhuravlyov          "I must be bitreverse intrinsic");
375f74fc60aSKonstantin Zhuravlyov   assert(needsPromotionToI32(I.getType()) &&
376f74fc60aSKonstantin Zhuravlyov          "I does not need promotion to i32");
377b4eb5d50SKonstantin Zhuravlyov 
378b4eb5d50SKonstantin Zhuravlyov   IRBuilder<> Builder(&I);
379b4eb5d50SKonstantin Zhuravlyov   Builder.SetCurrentDebugLocation(I.getDebugLoc());
380b4eb5d50SKonstantin Zhuravlyov 
381b4eb5d50SKonstantin Zhuravlyov   Type *I32Ty = getI32Ty(Builder, I.getType());
382b4eb5d50SKonstantin Zhuravlyov   Function *I32 =
383c09e2d7eSKonstantin Zhuravlyov       Intrinsic::getDeclaration(Mod, Intrinsic::bitreverse, { I32Ty });
384b4eb5d50SKonstantin Zhuravlyov   Value *ExtOp = Builder.CreateZExt(I.getOperand(0), I32Ty);
385b4eb5d50SKonstantin Zhuravlyov   Value *ExtRes = Builder.CreateCall(I32, { ExtOp });
386f74fc60aSKonstantin Zhuravlyov   Value *LShrOp =
387f74fc60aSKonstantin Zhuravlyov       Builder.CreateLShr(ExtRes, 32 - getBaseElementBitWidth(I.getType()));
388b4eb5d50SKonstantin Zhuravlyov   Value *TruncRes =
389f74fc60aSKonstantin Zhuravlyov       Builder.CreateTrunc(LShrOp, I.getType());
390b4eb5d50SKonstantin Zhuravlyov 
391b4eb5d50SKonstantin Zhuravlyov   I.replaceAllUsesWith(TruncRes);
392b4eb5d50SKonstantin Zhuravlyov   I.eraseFromParent();
393b4eb5d50SKonstantin Zhuravlyov 
394b4eb5d50SKonstantin Zhuravlyov   return true;
395b4eb5d50SKonstantin Zhuravlyov }
396b4eb5d50SKonstantin Zhuravlyov 
397df61be70SStanislav Mekhanoshin static bool shouldKeepFDivF32(Value *Num, bool UnsafeDiv, bool HasDenormals) {
398a1fe17c9SMatt Arsenault   const ConstantFP *CNum = dyn_cast<ConstantFP>(Num);
399a1fe17c9SMatt Arsenault   if (!CNum)
400df61be70SStanislav Mekhanoshin     return HasDenormals;
401df61be70SStanislav Mekhanoshin 
402df61be70SStanislav Mekhanoshin   if (UnsafeDiv)
403df61be70SStanislav Mekhanoshin     return true;
404df61be70SStanislav Mekhanoshin 
405df61be70SStanislav Mekhanoshin   bool IsOne = CNum->isExactlyValue(+1.0) || CNum->isExactlyValue(-1.0);
406a1fe17c9SMatt Arsenault 
407a1fe17c9SMatt Arsenault   // Reciprocal f32 is handled separately without denormals.
408df61be70SStanislav Mekhanoshin   return HasDenormals ^ IsOne;
409a1fe17c9SMatt Arsenault }
410a1fe17c9SMatt Arsenault 
411a1fe17c9SMatt Arsenault // Insert an intrinsic for fast fdiv for safe math situations where we can
412a1fe17c9SMatt Arsenault // reduce precision. Leave fdiv for situations where the generic node is
413a1fe17c9SMatt Arsenault // expected to be optimized.
414a1fe17c9SMatt Arsenault bool AMDGPUCodeGenPrepare::visitFDiv(BinaryOperator &FDiv) {
415a1fe17c9SMatt Arsenault   Type *Ty = FDiv.getType();
416a1fe17c9SMatt Arsenault 
417a1fe17c9SMatt Arsenault   if (!Ty->getScalarType()->isFloatTy())
418a1fe17c9SMatt Arsenault     return false;
419a1fe17c9SMatt Arsenault 
420a1fe17c9SMatt Arsenault   MDNode *FPMath = FDiv.getMetadata(LLVMContext::MD_fpmath);
421a1fe17c9SMatt Arsenault   if (!FPMath)
422a1fe17c9SMatt Arsenault     return false;
423a1fe17c9SMatt Arsenault 
424a1fe17c9SMatt Arsenault   const FPMathOperator *FPOp = cast<const FPMathOperator>(&FDiv);
425a1fe17c9SMatt Arsenault   float ULP = FPOp->getFPAccuracy();
426a1fe17c9SMatt Arsenault   if (ULP < 2.5f)
427a1fe17c9SMatt Arsenault     return false;
428a1fe17c9SMatt Arsenault 
429a1fe17c9SMatt Arsenault   FastMathFlags FMF = FPOp->getFastMathFlags();
430629c4115SSanjay Patel   bool UnsafeDiv = HasUnsafeFPMath || FMF.isFast() ||
431a1fe17c9SMatt Arsenault                                       FMF.allowReciprocal();
4329d7b1c9dSStanislav Mekhanoshin 
4339d7b1c9dSStanislav Mekhanoshin   // With UnsafeDiv node will be optimized to just rcp and mul.
434df61be70SStanislav Mekhanoshin   if (UnsafeDiv)
435a1fe17c9SMatt Arsenault     return false;
436a1fe17c9SMatt Arsenault 
437a1fe17c9SMatt Arsenault   IRBuilder<> Builder(FDiv.getParent(), std::next(FDiv.getIterator()), FPMath);
438a1fe17c9SMatt Arsenault   Builder.setFastMathFlags(FMF);
439a1fe17c9SMatt Arsenault   Builder.SetCurrentDebugLocation(FDiv.getDebugLoc());
440a1fe17c9SMatt Arsenault 
441c5b641acSMatt Arsenault   Function *Decl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_fdiv_fast);
442a1fe17c9SMatt Arsenault 
443a1fe17c9SMatt Arsenault   Value *Num = FDiv.getOperand(0);
444a1fe17c9SMatt Arsenault   Value *Den = FDiv.getOperand(1);
445a1fe17c9SMatt Arsenault 
446a1fe17c9SMatt Arsenault   Value *NewFDiv = nullptr;
447a1fe17c9SMatt Arsenault 
448df61be70SStanislav Mekhanoshin   bool HasDenormals = ST->hasFP32Denormals();
449a1fe17c9SMatt Arsenault   if (VectorType *VT = dyn_cast<VectorType>(Ty)) {
450a1fe17c9SMatt Arsenault     NewFDiv = UndefValue::get(VT);
451a1fe17c9SMatt Arsenault 
452a1fe17c9SMatt Arsenault     // FIXME: Doesn't do the right thing for cases where the vector is partially
453a1fe17c9SMatt Arsenault     // constant. This works when the scalarizer pass is run first.
454a1fe17c9SMatt Arsenault     for (unsigned I = 0, E = VT->getNumElements(); I != E; ++I) {
455a1fe17c9SMatt Arsenault       Value *NumEltI = Builder.CreateExtractElement(Num, I);
456a1fe17c9SMatt Arsenault       Value *DenEltI = Builder.CreateExtractElement(Den, I);
457a1fe17c9SMatt Arsenault       Value *NewElt;
458a1fe17c9SMatt Arsenault 
459df61be70SStanislav Mekhanoshin       if (shouldKeepFDivF32(NumEltI, UnsafeDiv, HasDenormals)) {
460a1fe17c9SMatt Arsenault         NewElt = Builder.CreateFDiv(NumEltI, DenEltI);
461a1fe17c9SMatt Arsenault       } else {
462a1fe17c9SMatt Arsenault         NewElt = Builder.CreateCall(Decl, { NumEltI, DenEltI });
463a1fe17c9SMatt Arsenault       }
464a1fe17c9SMatt Arsenault 
465a1fe17c9SMatt Arsenault       NewFDiv = Builder.CreateInsertElement(NewFDiv, NewElt, I);
466a1fe17c9SMatt Arsenault     }
467a1fe17c9SMatt Arsenault   } else {
468df61be70SStanislav Mekhanoshin     if (!shouldKeepFDivF32(Num, UnsafeDiv, HasDenormals))
469a1fe17c9SMatt Arsenault       NewFDiv = Builder.CreateCall(Decl, { Num, Den });
470a1fe17c9SMatt Arsenault   }
471a1fe17c9SMatt Arsenault 
472a1fe17c9SMatt Arsenault   if (NewFDiv) {
473a1fe17c9SMatt Arsenault     FDiv.replaceAllUsesWith(NewFDiv);
474a1fe17c9SMatt Arsenault     NewFDiv->takeName(&FDiv);
475a1fe17c9SMatt Arsenault     FDiv.eraseFromParent();
476a1fe17c9SMatt Arsenault   }
477a1fe17c9SMatt Arsenault 
478df61be70SStanislav Mekhanoshin   return !!NewFDiv;
479a1fe17c9SMatt Arsenault }
480a1fe17c9SMatt Arsenault 
481a1fe17c9SMatt Arsenault static bool hasUnsafeFPMath(const Function &F) {
482a1fe17c9SMatt Arsenault   Attribute Attr = F.getFnAttribute("unsafe-fp-math");
483a1fe17c9SMatt Arsenault   return Attr.getValueAsString() == "true";
484a1fe17c9SMatt Arsenault }
485a1fe17c9SMatt Arsenault 
48667aa18f1SStanislav Mekhanoshin static std::pair<Value*, Value*> getMul64(IRBuilder<> &Builder,
48767aa18f1SStanislav Mekhanoshin                                           Value *LHS, Value *RHS) {
48867aa18f1SStanislav Mekhanoshin   Type *I32Ty = Builder.getInt32Ty();
48967aa18f1SStanislav Mekhanoshin   Type *I64Ty = Builder.getInt64Ty();
490e14df4b2SKonstantin Zhuravlyov 
49167aa18f1SStanislav Mekhanoshin   Value *LHS_EXT64 = Builder.CreateZExt(LHS, I64Ty);
49267aa18f1SStanislav Mekhanoshin   Value *RHS_EXT64 = Builder.CreateZExt(RHS, I64Ty);
49367aa18f1SStanislav Mekhanoshin   Value *MUL64 = Builder.CreateMul(LHS_EXT64, RHS_EXT64);
49467aa18f1SStanislav Mekhanoshin   Value *Lo = Builder.CreateTrunc(MUL64, I32Ty);
49567aa18f1SStanislav Mekhanoshin   Value *Hi = Builder.CreateLShr(MUL64, Builder.getInt64(32));
49667aa18f1SStanislav Mekhanoshin   Hi = Builder.CreateTrunc(Hi, I32Ty);
49767aa18f1SStanislav Mekhanoshin   return std::make_pair(Lo, Hi);
49867aa18f1SStanislav Mekhanoshin }
49967aa18f1SStanislav Mekhanoshin 
50067aa18f1SStanislav Mekhanoshin static Value* getMulHu(IRBuilder<> &Builder, Value *LHS, Value *RHS) {
50167aa18f1SStanislav Mekhanoshin   return getMul64(Builder, LHS, RHS).second;
50267aa18f1SStanislav Mekhanoshin }
50367aa18f1SStanislav Mekhanoshin 
50467aa18f1SStanislav Mekhanoshin // The fractional part of a float is enough to accurately represent up to
50567aa18f1SStanislav Mekhanoshin // a 24-bit signed integer.
50667aa18f1SStanislav Mekhanoshin Value* AMDGPUCodeGenPrepare::expandDivRem24(IRBuilder<> &Builder,
507*7e7268acSStanislav Mekhanoshin                                             BinaryOperator &I,
50867aa18f1SStanislav Mekhanoshin                                             Value *Num, Value *Den,
50967aa18f1SStanislav Mekhanoshin                                             bool IsDiv, bool IsSigned) const {
51067aa18f1SStanislav Mekhanoshin   assert(Num->getType()->isIntegerTy(32));
51167aa18f1SStanislav Mekhanoshin 
51267aa18f1SStanislav Mekhanoshin   const DataLayout &DL = Mod->getDataLayout();
513*7e7268acSStanislav Mekhanoshin   unsigned LHSSignBits = ComputeNumSignBits(Num, DL, 0, AC, &I);
51467aa18f1SStanislav Mekhanoshin   if (LHSSignBits < 9)
51567aa18f1SStanislav Mekhanoshin     return nullptr;
51667aa18f1SStanislav Mekhanoshin 
517*7e7268acSStanislav Mekhanoshin   unsigned RHSSignBits = ComputeNumSignBits(Den, DL, 0, AC, &I);
51867aa18f1SStanislav Mekhanoshin   if (RHSSignBits < 9)
51967aa18f1SStanislav Mekhanoshin     return nullptr;
52067aa18f1SStanislav Mekhanoshin 
52167aa18f1SStanislav Mekhanoshin 
52267aa18f1SStanislav Mekhanoshin   unsigned SignBits = std::min(LHSSignBits, RHSSignBits);
52367aa18f1SStanislav Mekhanoshin   unsigned DivBits = 32 - SignBits;
52467aa18f1SStanislav Mekhanoshin   if (IsSigned)
52567aa18f1SStanislav Mekhanoshin     ++DivBits;
52667aa18f1SStanislav Mekhanoshin 
52767aa18f1SStanislav Mekhanoshin   Type *Ty = Num->getType();
52867aa18f1SStanislav Mekhanoshin   Type *I32Ty = Builder.getInt32Ty();
52967aa18f1SStanislav Mekhanoshin   Type *F32Ty = Builder.getFloatTy();
53067aa18f1SStanislav Mekhanoshin   ConstantInt *One = Builder.getInt32(1);
53167aa18f1SStanislav Mekhanoshin   Value *JQ = One;
53267aa18f1SStanislav Mekhanoshin 
53367aa18f1SStanislav Mekhanoshin   if (IsSigned) {
53467aa18f1SStanislav Mekhanoshin     // char|short jq = ia ^ ib;
53567aa18f1SStanislav Mekhanoshin     JQ = Builder.CreateXor(Num, Den);
53667aa18f1SStanislav Mekhanoshin 
53767aa18f1SStanislav Mekhanoshin     // jq = jq >> (bitsize - 2)
53867aa18f1SStanislav Mekhanoshin     JQ = Builder.CreateAShr(JQ, Builder.getInt32(30));
53967aa18f1SStanislav Mekhanoshin 
54067aa18f1SStanislav Mekhanoshin     // jq = jq | 0x1
54167aa18f1SStanislav Mekhanoshin     JQ = Builder.CreateOr(JQ, One);
54267aa18f1SStanislav Mekhanoshin   }
54367aa18f1SStanislav Mekhanoshin 
54467aa18f1SStanislav Mekhanoshin   // int ia = (int)LHS;
54567aa18f1SStanislav Mekhanoshin   Value *IA = Num;
54667aa18f1SStanislav Mekhanoshin 
54767aa18f1SStanislav Mekhanoshin   // int ib, (int)RHS;
54867aa18f1SStanislav Mekhanoshin   Value *IB = Den;
54967aa18f1SStanislav Mekhanoshin 
55067aa18f1SStanislav Mekhanoshin   // float fa = (float)ia;
55167aa18f1SStanislav Mekhanoshin   Value *FA = IsSigned ? Builder.CreateSIToFP(IA, F32Ty)
55267aa18f1SStanislav Mekhanoshin                        : Builder.CreateUIToFP(IA, F32Ty);
55367aa18f1SStanislav Mekhanoshin 
55467aa18f1SStanislav Mekhanoshin   // float fb = (float)ib;
55567aa18f1SStanislav Mekhanoshin   Value *FB = IsSigned ? Builder.CreateSIToFP(IB,F32Ty)
55667aa18f1SStanislav Mekhanoshin                        : Builder.CreateUIToFP(IB,F32Ty);
55767aa18f1SStanislav Mekhanoshin 
55867aa18f1SStanislav Mekhanoshin   Value *RCP = Builder.CreateFDiv(ConstantFP::get(F32Ty, 1.0), FB);
55967aa18f1SStanislav Mekhanoshin   Value *FQM = Builder.CreateFMul(FA, RCP);
56067aa18f1SStanislav Mekhanoshin 
56167aa18f1SStanislav Mekhanoshin   // fq = trunc(fqm);
56267aa18f1SStanislav Mekhanoshin   CallInst* FQ = Builder.CreateIntrinsic(Intrinsic::trunc, { FQM });
56367aa18f1SStanislav Mekhanoshin   FQ->copyFastMathFlags(Builder.getFastMathFlags());
56467aa18f1SStanislav Mekhanoshin 
56567aa18f1SStanislav Mekhanoshin   // float fqneg = -fq;
56667aa18f1SStanislav Mekhanoshin   Value *FQNeg = Builder.CreateFNeg(FQ);
56767aa18f1SStanislav Mekhanoshin 
56867aa18f1SStanislav Mekhanoshin   // float fr = mad(fqneg, fb, fa);
56967aa18f1SStanislav Mekhanoshin   Value *FR = Builder.CreateIntrinsic(Intrinsic::amdgcn_fmad_ftz,
57067aa18f1SStanislav Mekhanoshin                                       { FQNeg, FB, FA }, FQ);
57167aa18f1SStanislav Mekhanoshin 
57267aa18f1SStanislav Mekhanoshin   // int iq = (int)fq;
57367aa18f1SStanislav Mekhanoshin   Value *IQ = IsSigned ? Builder.CreateFPToSI(FQ, I32Ty)
57467aa18f1SStanislav Mekhanoshin                        : Builder.CreateFPToUI(FQ, I32Ty);
57567aa18f1SStanislav Mekhanoshin 
57667aa18f1SStanislav Mekhanoshin   // fr = fabs(fr);
57767aa18f1SStanislav Mekhanoshin   FR = Builder.CreateIntrinsic(Intrinsic::fabs, { FR }, FQ);
57867aa18f1SStanislav Mekhanoshin 
57967aa18f1SStanislav Mekhanoshin   // fb = fabs(fb);
58067aa18f1SStanislav Mekhanoshin   FB = Builder.CreateIntrinsic(Intrinsic::fabs, { FB }, FQ);
58167aa18f1SStanislav Mekhanoshin 
58267aa18f1SStanislav Mekhanoshin   // int cv = fr >= fb;
58367aa18f1SStanislav Mekhanoshin   Value *CV = Builder.CreateFCmpOGE(FR, FB);
58467aa18f1SStanislav Mekhanoshin 
58567aa18f1SStanislav Mekhanoshin   // jq = (cv ? jq : 0);
58667aa18f1SStanislav Mekhanoshin   JQ = Builder.CreateSelect(CV, JQ, Builder.getInt32(0));
58767aa18f1SStanislav Mekhanoshin 
58867aa18f1SStanislav Mekhanoshin   // dst = iq + jq;
58967aa18f1SStanislav Mekhanoshin   Value *Div = Builder.CreateAdd(IQ, JQ);
59067aa18f1SStanislav Mekhanoshin 
59167aa18f1SStanislav Mekhanoshin   Value *Res = Div;
59267aa18f1SStanislav Mekhanoshin   if (!IsDiv) {
59367aa18f1SStanislav Mekhanoshin     // Rem needs compensation, it's easier to recompute it
59467aa18f1SStanislav Mekhanoshin     Value *Rem = Builder.CreateMul(Div, Den);
59567aa18f1SStanislav Mekhanoshin     Res = Builder.CreateSub(Num, Rem);
59667aa18f1SStanislav Mekhanoshin   }
59767aa18f1SStanislav Mekhanoshin 
59867aa18f1SStanislav Mekhanoshin   // Truncate to number of bits this divide really is.
59967aa18f1SStanislav Mekhanoshin   if (IsSigned) {
60067aa18f1SStanislav Mekhanoshin     Res = Builder.CreateTrunc(Res, Builder.getIntNTy(DivBits));
60167aa18f1SStanislav Mekhanoshin     Res = Builder.CreateSExt(Res, Ty);
60267aa18f1SStanislav Mekhanoshin   } else {
60367aa18f1SStanislav Mekhanoshin     ConstantInt *TruncMask = Builder.getInt32((UINT64_C(1) << DivBits) - 1);
60467aa18f1SStanislav Mekhanoshin     Res = Builder.CreateAnd(Res, TruncMask);
60567aa18f1SStanislav Mekhanoshin   }
60667aa18f1SStanislav Mekhanoshin 
60767aa18f1SStanislav Mekhanoshin   return Res;
60867aa18f1SStanislav Mekhanoshin }
60967aa18f1SStanislav Mekhanoshin 
61067aa18f1SStanislav Mekhanoshin Value* AMDGPUCodeGenPrepare::expandDivRem32(IRBuilder<> &Builder,
611*7e7268acSStanislav Mekhanoshin                                             BinaryOperator &I,
61267aa18f1SStanislav Mekhanoshin                                             Value *Num, Value *Den) const {
613*7e7268acSStanislav Mekhanoshin   Instruction::BinaryOps Opc = I.getOpcode();
61467aa18f1SStanislav Mekhanoshin   assert(Opc == Instruction::URem || Opc == Instruction::UDiv ||
61567aa18f1SStanislav Mekhanoshin          Opc == Instruction::SRem || Opc == Instruction::SDiv);
61667aa18f1SStanislav Mekhanoshin 
61767aa18f1SStanislav Mekhanoshin   FastMathFlags FMF;
61867aa18f1SStanislav Mekhanoshin   FMF.setFast();
61967aa18f1SStanislav Mekhanoshin   Builder.setFastMathFlags(FMF);
62067aa18f1SStanislav Mekhanoshin 
62167aa18f1SStanislav Mekhanoshin   if (isa<Constant>(Den))
62267aa18f1SStanislav Mekhanoshin     return nullptr; // Keep it for optimization
62367aa18f1SStanislav Mekhanoshin 
62467aa18f1SStanislav Mekhanoshin   bool IsDiv = Opc == Instruction::UDiv || Opc == Instruction::SDiv;
62567aa18f1SStanislav Mekhanoshin   bool IsSigned = Opc == Instruction::SRem || Opc == Instruction::SDiv;
62667aa18f1SStanislav Mekhanoshin 
62767aa18f1SStanislav Mekhanoshin   Type *Ty = Num->getType();
62867aa18f1SStanislav Mekhanoshin   Type *I32Ty = Builder.getInt32Ty();
62967aa18f1SStanislav Mekhanoshin   Type *F32Ty = Builder.getFloatTy();
63067aa18f1SStanislav Mekhanoshin 
63167aa18f1SStanislav Mekhanoshin   if (Ty->getScalarSizeInBits() < 32) {
63267aa18f1SStanislav Mekhanoshin     if (IsSigned) {
63367aa18f1SStanislav Mekhanoshin       Num = Builder.CreateSExt(Num, I32Ty);
63467aa18f1SStanislav Mekhanoshin       Den = Builder.CreateSExt(Den, I32Ty);
63567aa18f1SStanislav Mekhanoshin     } else {
63667aa18f1SStanislav Mekhanoshin       Num = Builder.CreateZExt(Num, I32Ty);
63767aa18f1SStanislav Mekhanoshin       Den = Builder.CreateZExt(Den, I32Ty);
63867aa18f1SStanislav Mekhanoshin     }
63967aa18f1SStanislav Mekhanoshin   }
64067aa18f1SStanislav Mekhanoshin 
641*7e7268acSStanislav Mekhanoshin   if (Value *Res = expandDivRem24(Builder, I, Num, Den, IsDiv, IsSigned)) {
64267aa18f1SStanislav Mekhanoshin     Res = Builder.CreateTrunc(Res, Ty);
64367aa18f1SStanislav Mekhanoshin     return Res;
64467aa18f1SStanislav Mekhanoshin   }
64567aa18f1SStanislav Mekhanoshin 
64667aa18f1SStanislav Mekhanoshin   ConstantInt *Zero = Builder.getInt32(0);
64767aa18f1SStanislav Mekhanoshin   ConstantInt *One = Builder.getInt32(1);
64867aa18f1SStanislav Mekhanoshin   ConstantInt *MinusOne = Builder.getInt32(~0);
64967aa18f1SStanislav Mekhanoshin 
65067aa18f1SStanislav Mekhanoshin   Value *Sign = nullptr;
65167aa18f1SStanislav Mekhanoshin   if (IsSigned) {
65267aa18f1SStanislav Mekhanoshin     ConstantInt *K31 = Builder.getInt32(31);
65367aa18f1SStanislav Mekhanoshin     Value *LHSign = Builder.CreateAShr(Num, K31);
65467aa18f1SStanislav Mekhanoshin     Value *RHSign = Builder.CreateAShr(Den, K31);
65567aa18f1SStanislav Mekhanoshin     // Remainder sign is the same as LHS
65667aa18f1SStanislav Mekhanoshin     Sign = IsDiv ? Builder.CreateXor(LHSign, RHSign) : LHSign;
65767aa18f1SStanislav Mekhanoshin 
65867aa18f1SStanislav Mekhanoshin     Num = Builder.CreateAdd(Num, LHSign);
65967aa18f1SStanislav Mekhanoshin     Den = Builder.CreateAdd(Den, RHSign);
66067aa18f1SStanislav Mekhanoshin 
66167aa18f1SStanislav Mekhanoshin     Num = Builder.CreateXor(Num, LHSign);
66267aa18f1SStanislav Mekhanoshin     Den = Builder.CreateXor(Den, RHSign);
66367aa18f1SStanislav Mekhanoshin   }
66467aa18f1SStanislav Mekhanoshin 
66567aa18f1SStanislav Mekhanoshin   // RCP =  URECIP(Den) = 2^32 / Den + e
66667aa18f1SStanislav Mekhanoshin   // e is rounding error.
66767aa18f1SStanislav Mekhanoshin   Value *DEN_F32 = Builder.CreateUIToFP(Den, F32Ty);
66867aa18f1SStanislav Mekhanoshin   Value *RCP_F32 = Builder.CreateFDiv(ConstantFP::get(F32Ty, 1.0), DEN_F32);
66967aa18f1SStanislav Mekhanoshin   Constant *UINT_MAX_PLUS_1 = ConstantFP::get(F32Ty, BitsToFloat(0x4f800000));
67067aa18f1SStanislav Mekhanoshin   Value *RCP_SCALE = Builder.CreateFMul(RCP_F32, UINT_MAX_PLUS_1);
67167aa18f1SStanislav Mekhanoshin   Value *RCP = Builder.CreateFPToUI(RCP_SCALE, I32Ty);
67267aa18f1SStanislav Mekhanoshin 
67367aa18f1SStanislav Mekhanoshin   // RCP_LO, RCP_HI = mul(RCP, Den) */
67467aa18f1SStanislav Mekhanoshin   Value *RCP_LO, *RCP_HI;
67567aa18f1SStanislav Mekhanoshin   std::tie(RCP_LO, RCP_HI) = getMul64(Builder, RCP, Den);
67667aa18f1SStanislav Mekhanoshin 
67767aa18f1SStanislav Mekhanoshin   // NEG_RCP_LO = -RCP_LO
67867aa18f1SStanislav Mekhanoshin   Value *NEG_RCP_LO = Builder.CreateNeg(RCP_LO);
67967aa18f1SStanislav Mekhanoshin 
68067aa18f1SStanislav Mekhanoshin   // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
68167aa18f1SStanislav Mekhanoshin   Value *RCP_HI_0_CC = Builder.CreateICmpEQ(RCP_HI, Zero);
68267aa18f1SStanislav Mekhanoshin   Value *ABS_RCP_LO = Builder.CreateSelect(RCP_HI_0_CC, NEG_RCP_LO, RCP_LO);
68367aa18f1SStanislav Mekhanoshin 
68467aa18f1SStanislav Mekhanoshin   // Calculate the rounding error from the URECIP instruction
68567aa18f1SStanislav Mekhanoshin   // E = mulhu(ABS_RCP_LO, RCP)
68667aa18f1SStanislav Mekhanoshin   Value *E = getMulHu(Builder, ABS_RCP_LO, RCP);
68767aa18f1SStanislav Mekhanoshin 
68867aa18f1SStanislav Mekhanoshin   // RCP_A_E = RCP + E
68967aa18f1SStanislav Mekhanoshin   Value *RCP_A_E = Builder.CreateAdd(RCP, E);
69067aa18f1SStanislav Mekhanoshin 
69167aa18f1SStanislav Mekhanoshin   // RCP_S_E = RCP - E
69267aa18f1SStanislav Mekhanoshin   Value *RCP_S_E = Builder.CreateSub(RCP, E);
69367aa18f1SStanislav Mekhanoshin 
69467aa18f1SStanislav Mekhanoshin   // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
69567aa18f1SStanislav Mekhanoshin   Value *Tmp0 = Builder.CreateSelect(RCP_HI_0_CC, RCP_A_E, RCP_S_E);
69667aa18f1SStanislav Mekhanoshin 
69767aa18f1SStanislav Mekhanoshin   // Quotient = mulhu(Tmp0, Num)
69867aa18f1SStanislav Mekhanoshin   Value *Quotient = getMulHu(Builder, Tmp0, Num);
69967aa18f1SStanislav Mekhanoshin 
70067aa18f1SStanislav Mekhanoshin   // Num_S_Remainder = Quotient * Den
70167aa18f1SStanislav Mekhanoshin   Value *Num_S_Remainder = Builder.CreateMul(Quotient, Den);
70267aa18f1SStanislav Mekhanoshin 
70367aa18f1SStanislav Mekhanoshin   // Remainder = Num - Num_S_Remainder
70467aa18f1SStanislav Mekhanoshin   Value *Remainder = Builder.CreateSub(Num, Num_S_Remainder);
70567aa18f1SStanislav Mekhanoshin 
70667aa18f1SStanislav Mekhanoshin   // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
70767aa18f1SStanislav Mekhanoshin   Value *Rem_GE_Den_CC = Builder.CreateICmpUGE(Remainder, Den);
70867aa18f1SStanislav Mekhanoshin   Value *Remainder_GE_Den = Builder.CreateSelect(Rem_GE_Den_CC, MinusOne, Zero);
70967aa18f1SStanislav Mekhanoshin 
71067aa18f1SStanislav Mekhanoshin   // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
71167aa18f1SStanislav Mekhanoshin   Value *Num_GE_Num_S_Rem_CC = Builder.CreateICmpUGE(Num, Num_S_Remainder);
71267aa18f1SStanislav Mekhanoshin   Value *Remainder_GE_Zero = Builder.CreateSelect(Num_GE_Num_S_Rem_CC,
71367aa18f1SStanislav Mekhanoshin                                                   MinusOne, Zero);
71467aa18f1SStanislav Mekhanoshin 
71567aa18f1SStanislav Mekhanoshin   // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
71667aa18f1SStanislav Mekhanoshin   Value *Tmp1 = Builder.CreateAnd(Remainder_GE_Den, Remainder_GE_Zero);
71767aa18f1SStanislav Mekhanoshin   Value *Tmp1_0_CC = Builder.CreateICmpEQ(Tmp1, Zero);
71867aa18f1SStanislav Mekhanoshin 
71967aa18f1SStanislav Mekhanoshin   Value *Res;
72067aa18f1SStanislav Mekhanoshin   if (IsDiv) {
72167aa18f1SStanislav Mekhanoshin     // Quotient_A_One = Quotient + 1
72267aa18f1SStanislav Mekhanoshin     Value *Quotient_A_One = Builder.CreateAdd(Quotient, One);
72367aa18f1SStanislav Mekhanoshin 
72467aa18f1SStanislav Mekhanoshin     // Quotient_S_One = Quotient - 1
72567aa18f1SStanislav Mekhanoshin     Value *Quotient_S_One = Builder.CreateSub(Quotient, One);
72667aa18f1SStanislav Mekhanoshin 
72767aa18f1SStanislav Mekhanoshin     // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
72867aa18f1SStanislav Mekhanoshin     Value *Div = Builder.CreateSelect(Tmp1_0_CC, Quotient, Quotient_A_One);
72967aa18f1SStanislav Mekhanoshin 
73067aa18f1SStanislav Mekhanoshin     // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
73167aa18f1SStanislav Mekhanoshin     Res = Builder.CreateSelect(Num_GE_Num_S_Rem_CC, Div, Quotient_S_One);
73267aa18f1SStanislav Mekhanoshin   } else {
73367aa18f1SStanislav Mekhanoshin     // Remainder_S_Den = Remainder - Den
73467aa18f1SStanislav Mekhanoshin     Value *Remainder_S_Den = Builder.CreateSub(Remainder, Den);
73567aa18f1SStanislav Mekhanoshin 
73667aa18f1SStanislav Mekhanoshin     // Remainder_A_Den = Remainder + Den
73767aa18f1SStanislav Mekhanoshin     Value *Remainder_A_Den = Builder.CreateAdd(Remainder, Den);
73867aa18f1SStanislav Mekhanoshin 
73967aa18f1SStanislav Mekhanoshin     // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
74067aa18f1SStanislav Mekhanoshin     Value *Rem = Builder.CreateSelect(Tmp1_0_CC, Remainder, Remainder_S_Den);
74167aa18f1SStanislav Mekhanoshin 
74267aa18f1SStanislav Mekhanoshin     // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
74367aa18f1SStanislav Mekhanoshin     Res = Builder.CreateSelect(Num_GE_Num_S_Rem_CC, Rem, Remainder_A_Den);
74467aa18f1SStanislav Mekhanoshin   }
74567aa18f1SStanislav Mekhanoshin 
74667aa18f1SStanislav Mekhanoshin   if (IsSigned) {
74767aa18f1SStanislav Mekhanoshin     Res = Builder.CreateXor(Res, Sign);
74867aa18f1SStanislav Mekhanoshin     Res = Builder.CreateSub(Res, Sign);
74967aa18f1SStanislav Mekhanoshin   }
75067aa18f1SStanislav Mekhanoshin 
75167aa18f1SStanislav Mekhanoshin   Res = Builder.CreateTrunc(Res, Ty);
75267aa18f1SStanislav Mekhanoshin 
75367aa18f1SStanislav Mekhanoshin   return Res;
75467aa18f1SStanislav Mekhanoshin }
75567aa18f1SStanislav Mekhanoshin 
75667aa18f1SStanislav Mekhanoshin bool AMDGPUCodeGenPrepare::visitBinaryOperator(BinaryOperator &I) {
757f74fc60aSKonstantin Zhuravlyov   if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) &&
75867aa18f1SStanislav Mekhanoshin       DA->isUniform(&I) && promoteUniformOpToI32(I))
75967aa18f1SStanislav Mekhanoshin     return true;
76067aa18f1SStanislav Mekhanoshin 
76167aa18f1SStanislav Mekhanoshin   bool Changed = false;
76267aa18f1SStanislav Mekhanoshin   Instruction::BinaryOps Opc = I.getOpcode();
76367aa18f1SStanislav Mekhanoshin   Type *Ty = I.getType();
76467aa18f1SStanislav Mekhanoshin   Value *NewDiv = nullptr;
76567aa18f1SStanislav Mekhanoshin   if ((Opc == Instruction::URem || Opc == Instruction::UDiv ||
76667aa18f1SStanislav Mekhanoshin        Opc == Instruction::SRem || Opc == Instruction::SDiv) &&
76767aa18f1SStanislav Mekhanoshin       Ty->getScalarSizeInBits() <= 32) {
76867aa18f1SStanislav Mekhanoshin     Value *Num = I.getOperand(0);
76967aa18f1SStanislav Mekhanoshin     Value *Den = I.getOperand(1);
77067aa18f1SStanislav Mekhanoshin     IRBuilder<> Builder(&I);
77167aa18f1SStanislav Mekhanoshin     Builder.SetCurrentDebugLocation(I.getDebugLoc());
77267aa18f1SStanislav Mekhanoshin 
77367aa18f1SStanislav Mekhanoshin     if (VectorType *VT = dyn_cast<VectorType>(Ty)) {
77467aa18f1SStanislav Mekhanoshin       NewDiv = UndefValue::get(VT);
77567aa18f1SStanislav Mekhanoshin 
776*7e7268acSStanislav Mekhanoshin       for (unsigned N = 0, E = VT->getNumElements(); N != E; ++N) {
777*7e7268acSStanislav Mekhanoshin         Value *NumEltN = Builder.CreateExtractElement(Num, N);
778*7e7268acSStanislav Mekhanoshin         Value *DenEltN = Builder.CreateExtractElement(Den, N);
779*7e7268acSStanislav Mekhanoshin         Value *NewElt = expandDivRem32(Builder, I, NumEltN, DenEltN);
78067aa18f1SStanislav Mekhanoshin         if (!NewElt)
781*7e7268acSStanislav Mekhanoshin           NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN);
782*7e7268acSStanislav Mekhanoshin         NewDiv = Builder.CreateInsertElement(NewDiv, NewElt, N);
78367aa18f1SStanislav Mekhanoshin       }
78467aa18f1SStanislav Mekhanoshin     } else {
785*7e7268acSStanislav Mekhanoshin       NewDiv = expandDivRem32(Builder, I, Num, Den);
78667aa18f1SStanislav Mekhanoshin     }
78767aa18f1SStanislav Mekhanoshin 
78867aa18f1SStanislav Mekhanoshin     if (NewDiv) {
78967aa18f1SStanislav Mekhanoshin       I.replaceAllUsesWith(NewDiv);
79067aa18f1SStanislav Mekhanoshin       I.eraseFromParent();
79167aa18f1SStanislav Mekhanoshin       Changed = true;
79267aa18f1SStanislav Mekhanoshin     }
79367aa18f1SStanislav Mekhanoshin   }
794e14df4b2SKonstantin Zhuravlyov 
795e14df4b2SKonstantin Zhuravlyov   return Changed;
796e14df4b2SKonstantin Zhuravlyov }
797e14df4b2SKonstantin Zhuravlyov 
798a126a13bSWei Ding bool AMDGPUCodeGenPrepare::visitLoadInst(LoadInst &I) {
79990083d30SMatt Arsenault   if (!WidenLoads)
80090083d30SMatt Arsenault     return false;
80190083d30SMatt Arsenault 
802923712b6SMatt Arsenault   if ((I.getPointerAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS ||
803923712b6SMatt Arsenault        I.getPointerAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS_32BIT) &&
804a126a13bSWei Ding       canWidenScalarExtLoad(I)) {
805a126a13bSWei Ding     IRBuilder<> Builder(&I);
806a126a13bSWei Ding     Builder.SetCurrentDebugLocation(I.getDebugLoc());
807a126a13bSWei Ding 
808a126a13bSWei Ding     Type *I32Ty = Builder.getInt32Ty();
809a126a13bSWei Ding     Type *PT = PointerType::get(I32Ty, I.getPointerAddressSpace());
810a126a13bSWei Ding     Value *BitCast= Builder.CreateBitCast(I.getPointerOperand(), PT);
81157e541e8SMatt Arsenault     LoadInst *WidenLoad = Builder.CreateLoad(BitCast);
81257e541e8SMatt Arsenault     WidenLoad->copyMetadata(I);
81357e541e8SMatt Arsenault 
81457e541e8SMatt Arsenault     // If we have range metadata, we need to convert the type, and not make
81557e541e8SMatt Arsenault     // assumptions about the high bits.
81657e541e8SMatt Arsenault     if (auto *Range = WidenLoad->getMetadata(LLVMContext::MD_range)) {
81757e541e8SMatt Arsenault       ConstantInt *Lower =
81857e541e8SMatt Arsenault         mdconst::extract<ConstantInt>(Range->getOperand(0));
81957e541e8SMatt Arsenault 
82057e541e8SMatt Arsenault       if (Lower->getValue().isNullValue()) {
82157e541e8SMatt Arsenault         WidenLoad->setMetadata(LLVMContext::MD_range, nullptr);
82257e541e8SMatt Arsenault       } else {
82357e541e8SMatt Arsenault         Metadata *LowAndHigh[] = {
82457e541e8SMatt Arsenault           ConstantAsMetadata::get(ConstantInt::get(I32Ty, Lower->getValue().zext(32))),
82557e541e8SMatt Arsenault           // Don't make assumptions about the high bits.
82657e541e8SMatt Arsenault           ConstantAsMetadata::get(ConstantInt::get(I32Ty, 0))
82757e541e8SMatt Arsenault         };
82857e541e8SMatt Arsenault 
82957e541e8SMatt Arsenault         WidenLoad->setMetadata(LLVMContext::MD_range,
83057e541e8SMatt Arsenault                                MDNode::get(Mod->getContext(), LowAndHigh));
83157e541e8SMatt Arsenault       }
83257e541e8SMatt Arsenault     }
833a126a13bSWei Ding 
834a126a13bSWei Ding     int TySize = Mod->getDataLayout().getTypeSizeInBits(I.getType());
835a126a13bSWei Ding     Type *IntNTy = Builder.getIntNTy(TySize);
836a126a13bSWei Ding     Value *ValTrunc = Builder.CreateTrunc(WidenLoad, IntNTy);
837a126a13bSWei Ding     Value *ValOrig = Builder.CreateBitCast(ValTrunc, I.getType());
838a126a13bSWei Ding     I.replaceAllUsesWith(ValOrig);
839a126a13bSWei Ding     I.eraseFromParent();
840a126a13bSWei Ding     return true;
841a126a13bSWei Ding   }
842a126a13bSWei Ding 
843a126a13bSWei Ding   return false;
844a126a13bSWei Ding }
845a126a13bSWei Ding 
846e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitICmpInst(ICmpInst &I) {
847e14df4b2SKonstantin Zhuravlyov   bool Changed = false;
848e14df4b2SKonstantin Zhuravlyov 
849f74fc60aSKonstantin Zhuravlyov   if (ST->has16BitInsts() && needsPromotionToI32(I.getOperand(0)->getType()) &&
850f74fc60aSKonstantin Zhuravlyov       DA->isUniform(&I))
851f74fc60aSKonstantin Zhuravlyov     Changed |= promoteUniformOpToI32(I);
852e14df4b2SKonstantin Zhuravlyov 
853e14df4b2SKonstantin Zhuravlyov   return Changed;
854e14df4b2SKonstantin Zhuravlyov }
855e14df4b2SKonstantin Zhuravlyov 
856e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitSelectInst(SelectInst &I) {
857e14df4b2SKonstantin Zhuravlyov   bool Changed = false;
858e14df4b2SKonstantin Zhuravlyov 
859f74fc60aSKonstantin Zhuravlyov   if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) &&
860f74fc60aSKonstantin Zhuravlyov       DA->isUniform(&I))
861f74fc60aSKonstantin Zhuravlyov     Changed |= promoteUniformOpToI32(I);
862b4eb5d50SKonstantin Zhuravlyov 
863b4eb5d50SKonstantin Zhuravlyov   return Changed;
864b4eb5d50SKonstantin Zhuravlyov }
865b4eb5d50SKonstantin Zhuravlyov 
866b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitIntrinsicInst(IntrinsicInst &I) {
867b4eb5d50SKonstantin Zhuravlyov   switch (I.getIntrinsicID()) {
868b4eb5d50SKonstantin Zhuravlyov   case Intrinsic::bitreverse:
869b4eb5d50SKonstantin Zhuravlyov     return visitBitreverseIntrinsicInst(I);
870b4eb5d50SKonstantin Zhuravlyov   default:
871b4eb5d50SKonstantin Zhuravlyov     return false;
872b4eb5d50SKonstantin Zhuravlyov   }
873b4eb5d50SKonstantin Zhuravlyov }
874b4eb5d50SKonstantin Zhuravlyov 
875b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitBitreverseIntrinsicInst(IntrinsicInst &I) {
876b4eb5d50SKonstantin Zhuravlyov   bool Changed = false;
877b4eb5d50SKonstantin Zhuravlyov 
878f74fc60aSKonstantin Zhuravlyov   if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) &&
879f74fc60aSKonstantin Zhuravlyov       DA->isUniform(&I))
880f74fc60aSKonstantin Zhuravlyov     Changed |= promoteUniformBitreverseToI32(I);
881e14df4b2SKonstantin Zhuravlyov 
882e14df4b2SKonstantin Zhuravlyov   return Changed;
883e14df4b2SKonstantin Zhuravlyov }
884e14df4b2SKonstantin Zhuravlyov 
88586de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::doInitialization(Module &M) {
886a1fe17c9SMatt Arsenault   Mod = &M;
88786de486dSMatt Arsenault   return false;
88886de486dSMatt Arsenault }
88986de486dSMatt Arsenault 
89086de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::runOnFunction(Function &F) {
8918b61764cSFrancis Visoiu Mistrih   if (skipFunction(F))
89286de486dSMatt Arsenault     return false;
89386de486dSMatt Arsenault 
8948b61764cSFrancis Visoiu Mistrih   auto *TPC = getAnalysisIfAvailable<TargetPassConfig>();
8958b61764cSFrancis Visoiu Mistrih   if (!TPC)
8968b61764cSFrancis Visoiu Mistrih     return false;
8978b61764cSFrancis Visoiu Mistrih 
89812269ddaSMatt Arsenault   const AMDGPUTargetMachine &TM = TPC->getTM<AMDGPUTargetMachine>();
8995bfbae5cSTom Stellard   ST = &TM.getSubtarget<GCNSubtarget>(F);
900*7e7268acSStanislav Mekhanoshin   AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(F);
90186de486dSMatt Arsenault   DA = &getAnalysis<DivergenceAnalysis>();
902a1fe17c9SMatt Arsenault   HasUnsafeFPMath = hasUnsafeFPMath(F);
90312269ddaSMatt Arsenault   AMDGPUASI = TM.getAMDGPUAS();
90486de486dSMatt Arsenault 
905a1fe17c9SMatt Arsenault   bool MadeChange = false;
906a1fe17c9SMatt Arsenault 
907a1fe17c9SMatt Arsenault   for (BasicBlock &BB : F) {
908a1fe17c9SMatt Arsenault     BasicBlock::iterator Next;
909a1fe17c9SMatt Arsenault     for (BasicBlock::iterator I = BB.begin(), E = BB.end(); I != E; I = Next) {
910a1fe17c9SMatt Arsenault       Next = std::next(I);
911a1fe17c9SMatt Arsenault       MadeChange |= visit(*I);
912a1fe17c9SMatt Arsenault     }
913a1fe17c9SMatt Arsenault   }
914a1fe17c9SMatt Arsenault 
915a1fe17c9SMatt Arsenault   return MadeChange;
91686de486dSMatt Arsenault }
91786de486dSMatt Arsenault 
9188b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_BEGIN(AMDGPUCodeGenPrepare, DEBUG_TYPE,
91986de486dSMatt Arsenault                       "AMDGPU IR optimizations", false, false)
920*7e7268acSStanislav Mekhanoshin INITIALIZE_PASS_DEPENDENCY(AssumptionCacheTracker)
92186de486dSMatt Arsenault INITIALIZE_PASS_DEPENDENCY(DivergenceAnalysis)
9228b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_END(AMDGPUCodeGenPrepare, DEBUG_TYPE, "AMDGPU IR optimizations",
9238b61764cSFrancis Visoiu Mistrih                     false, false)
92486de486dSMatt Arsenault 
92586de486dSMatt Arsenault char AMDGPUCodeGenPrepare::ID = 0;
92686de486dSMatt Arsenault 
9278b61764cSFrancis Visoiu Mistrih FunctionPass *llvm::createAMDGPUCodeGenPreparePass() {
9288b61764cSFrancis Visoiu Mistrih   return new AMDGPUCodeGenPrepare();
92986de486dSMatt Arsenault }
930