186de486dSMatt Arsenault //===-- AMDGPUCodeGenPrepare.cpp ------------------------------------------===// 286de486dSMatt Arsenault // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 686de486dSMatt Arsenault // 786de486dSMatt Arsenault //===----------------------------------------------------------------------===// 886de486dSMatt Arsenault // 986de486dSMatt Arsenault /// \file 1086de486dSMatt Arsenault /// This pass does misc. AMDGPU optimizations on IR before instruction 1186de486dSMatt Arsenault /// selection. 1286de486dSMatt Arsenault // 1386de486dSMatt Arsenault //===----------------------------------------------------------------------===// 1486de486dSMatt Arsenault 1586de486dSMatt Arsenault #include "AMDGPU.h" 1686de486dSMatt Arsenault #include "AMDGPUSubtarget.h" 17a1fe17c9SMatt Arsenault #include "AMDGPUTargetMachine.h" 18734bb7bbSEugene Zelenko #include "llvm/ADT/StringRef.h" 197e7268acSStanislav Mekhanoshin #include "llvm/Analysis/AssumptionCache.h" 20bcd91778SMatt Arsenault #include "llvm/Analysis/ConstantFolding.h" 2135617ed4SNicolai Haehnle #include "llvm/Analysis/LegacyDivergenceAnalysis.h" 22a126a13bSWei Ding #include "llvm/Analysis/Loads.h" 2367aa18f1SStanislav Mekhanoshin #include "llvm/Analysis/ValueTracking.h" 2486de486dSMatt Arsenault #include "llvm/CodeGen/Passes.h" 258b61764cSFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetPassConfig.h" 26734bb7bbSEugene Zelenko #include "llvm/IR/Attributes.h" 27734bb7bbSEugene Zelenko #include "llvm/IR/BasicBlock.h" 28734bb7bbSEugene Zelenko #include "llvm/IR/Constants.h" 29734bb7bbSEugene Zelenko #include "llvm/IR/DerivedTypes.h" 30734bb7bbSEugene Zelenko #include "llvm/IR/Function.h" 316bda14b3SChandler Carruth #include "llvm/IR/IRBuilder.h" 326bda14b3SChandler Carruth #include "llvm/IR/InstVisitor.h" 33734bb7bbSEugene Zelenko #include "llvm/IR/InstrTypes.h" 34734bb7bbSEugene Zelenko #include "llvm/IR/Instruction.h" 35734bb7bbSEugene Zelenko #include "llvm/IR/Instructions.h" 36734bb7bbSEugene Zelenko #include "llvm/IR/IntrinsicInst.h" 37734bb7bbSEugene Zelenko #include "llvm/IR/Intrinsics.h" 38734bb7bbSEugene Zelenko #include "llvm/IR/LLVMContext.h" 39734bb7bbSEugene Zelenko #include "llvm/IR/Operator.h" 40734bb7bbSEugene Zelenko #include "llvm/IR/Type.h" 41734bb7bbSEugene Zelenko #include "llvm/IR/Value.h" 4205da2fe5SReid Kleckner #include "llvm/InitializePasses.h" 43734bb7bbSEugene Zelenko #include "llvm/Pass.h" 44734bb7bbSEugene Zelenko #include "llvm/Support/Casting.h" 45734bb7bbSEugene Zelenko #include <cassert> 46734bb7bbSEugene Zelenko #include <iterator> 4786de486dSMatt Arsenault 4886de486dSMatt Arsenault #define DEBUG_TYPE "amdgpu-codegenprepare" 4986de486dSMatt Arsenault 5086de486dSMatt Arsenault using namespace llvm; 5186de486dSMatt Arsenault 5286de486dSMatt Arsenault namespace { 5386de486dSMatt Arsenault 5490083d30SMatt Arsenault static cl::opt<bool> WidenLoads( 5590083d30SMatt Arsenault "amdgpu-codegenprepare-widen-constant-loads", 5690083d30SMatt Arsenault cl::desc("Widen sub-dword constant address space loads in AMDGPUCodeGenPrepare"), 5790083d30SMatt Arsenault cl::ReallyHidden, 5890083d30SMatt Arsenault cl::init(true)); 5990083d30SMatt Arsenault 60b3dd381aSMatt Arsenault static cl::opt<bool> UseMul24Intrin( 61b3dd381aSMatt Arsenault "amdgpu-codegenprepare-mul24", 62b3dd381aSMatt Arsenault cl::desc("Introduce mul24 intrinsics in AMDGPUCodeGenPrepare"), 63b3dd381aSMatt Arsenault cl::ReallyHidden, 64b3dd381aSMatt Arsenault cl::init(true)); 65b3dd381aSMatt Arsenault 6686de486dSMatt Arsenault class AMDGPUCodeGenPrepare : public FunctionPass, 67a1fe17c9SMatt Arsenault public InstVisitor<AMDGPUCodeGenPrepare, bool> { 685bfbae5cSTom Stellard const GCNSubtarget *ST = nullptr; 697e7268acSStanislav Mekhanoshin AssumptionCache *AC = nullptr; 7035617ed4SNicolai Haehnle LegacyDivergenceAnalysis *DA = nullptr; 71734bb7bbSEugene Zelenko Module *Mod = nullptr; 7249169a96SMatt Arsenault const DataLayout *DL = nullptr; 73734bb7bbSEugene Zelenko bool HasUnsafeFPMath = false; 74db0ed3e4SMatt Arsenault bool HasFP32Denormals = false; 7586de486dSMatt Arsenault 765f8f34e4SAdrian Prantl /// Copies exact/nsw/nuw flags (if any) from binary operation \p I to 77f74fc60aSKonstantin Zhuravlyov /// binary operation \p V. 78e14df4b2SKonstantin Zhuravlyov /// 79f74fc60aSKonstantin Zhuravlyov /// \returns Binary operation \p V. 80f74fc60aSKonstantin Zhuravlyov /// \returns \p T's base element bit width. 81f74fc60aSKonstantin Zhuravlyov unsigned getBaseElementBitWidth(const Type *T) const; 82e14df4b2SKonstantin Zhuravlyov 83f74fc60aSKonstantin Zhuravlyov /// \returns Equivalent 32 bit integer type for given type \p T. For example, 84f74fc60aSKonstantin Zhuravlyov /// if \p T is i7, then i32 is returned; if \p T is <3 x i12>, then <3 x i32> 85f74fc60aSKonstantin Zhuravlyov /// is returned. 86e14df4b2SKonstantin Zhuravlyov Type *getI32Ty(IRBuilder<> &B, const Type *T) const; 87e14df4b2SKonstantin Zhuravlyov 88e14df4b2SKonstantin Zhuravlyov /// \returns True if binary operation \p I is a signed binary operation, false 89e14df4b2SKonstantin Zhuravlyov /// otherwise. 90e14df4b2SKonstantin Zhuravlyov bool isSigned(const BinaryOperator &I) const; 91e14df4b2SKonstantin Zhuravlyov 92e14df4b2SKonstantin Zhuravlyov /// \returns True if the condition of 'select' operation \p I comes from a 93e14df4b2SKonstantin Zhuravlyov /// signed 'icmp' operation, false otherwise. 94e14df4b2SKonstantin Zhuravlyov bool isSigned(const SelectInst &I) const; 95e14df4b2SKonstantin Zhuravlyov 96f74fc60aSKonstantin Zhuravlyov /// \returns True if type \p T needs to be promoted to 32 bit integer type, 97f74fc60aSKonstantin Zhuravlyov /// false otherwise. 98f74fc60aSKonstantin Zhuravlyov bool needsPromotionToI32(const Type *T) const; 99e14df4b2SKonstantin Zhuravlyov 1005f8f34e4SAdrian Prantl /// Promotes uniform binary operation \p I to equivalent 32 bit binary 101f74fc60aSKonstantin Zhuravlyov /// operation. 102f74fc60aSKonstantin Zhuravlyov /// 103f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 104f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 105f74fc60aSKonstantin Zhuravlyov /// 32 bits, replacing \p I with equivalent 32 bit binary operation, and 106f74fc60aSKonstantin Zhuravlyov /// truncating the result of 32 bit binary operation back to \p I's original 107f74fc60aSKonstantin Zhuravlyov /// type. Division operation is not promoted. 108f74fc60aSKonstantin Zhuravlyov /// 109f74fc60aSKonstantin Zhuravlyov /// \returns True if \p I is promoted to equivalent 32 bit binary operation, 110f74fc60aSKonstantin Zhuravlyov /// false otherwise. 111f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(BinaryOperator &I) const; 112f74fc60aSKonstantin Zhuravlyov 1135f8f34e4SAdrian Prantl /// Promotes uniform 'icmp' operation \p I to 32 bit 'icmp' operation. 114f74fc60aSKonstantin Zhuravlyov /// 115f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 116f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 117f74fc60aSKonstantin Zhuravlyov /// 32 bits, and replacing \p I with 32 bit 'icmp' operation. 118e14df4b2SKonstantin Zhuravlyov /// 119e14df4b2SKonstantin Zhuravlyov /// \returns True. 120f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(ICmpInst &I) const; 121e14df4b2SKonstantin Zhuravlyov 1225f8f34e4SAdrian Prantl /// Promotes uniform 'select' operation \p I to 32 bit 'select' 123f74fc60aSKonstantin Zhuravlyov /// operation. 124f74fc60aSKonstantin Zhuravlyov /// 125f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 126f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 127f74fc60aSKonstantin Zhuravlyov /// 32 bits, replacing \p I with 32 bit 'select' operation, and truncating the 128f74fc60aSKonstantin Zhuravlyov /// result of 32 bit 'select' operation back to \p I's original type. 129e14df4b2SKonstantin Zhuravlyov /// 130e14df4b2SKonstantin Zhuravlyov /// \returns True. 131f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(SelectInst &I) const; 132b4eb5d50SKonstantin Zhuravlyov 1335f8f34e4SAdrian Prantl /// Promotes uniform 'bitreverse' intrinsic \p I to 32 bit 'bitreverse' 134f74fc60aSKonstantin Zhuravlyov /// intrinsic. 135f74fc60aSKonstantin Zhuravlyov /// 136f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 137f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by zero extending the operand to 32 138f74fc60aSKonstantin Zhuravlyov /// bits, replacing \p I with 32 bit 'bitreverse' intrinsic, shifting the 139f74fc60aSKonstantin Zhuravlyov /// result of 32 bit 'bitreverse' intrinsic to the right with zero fill (the 140f74fc60aSKonstantin Zhuravlyov /// shift amount is 32 minus \p I's base element bit width), and truncating 141f74fc60aSKonstantin Zhuravlyov /// the result of the shift operation back to \p I's original type. 142b4eb5d50SKonstantin Zhuravlyov /// 143b4eb5d50SKonstantin Zhuravlyov /// \returns True. 144f74fc60aSKonstantin Zhuravlyov bool promoteUniformBitreverseToI32(IntrinsicInst &I) const; 14567aa18f1SStanislav Mekhanoshin 14649169a96SMatt Arsenault 14749169a96SMatt Arsenault unsigned numBitsUnsigned(Value *Op, unsigned ScalarSize) const; 14849169a96SMatt Arsenault unsigned numBitsSigned(Value *Op, unsigned ScalarSize) const; 14949169a96SMatt Arsenault bool isI24(Value *V, unsigned ScalarSize) const; 15049169a96SMatt Arsenault bool isU24(Value *V, unsigned ScalarSize) const; 15149169a96SMatt Arsenault 15249169a96SMatt Arsenault /// Replace mul instructions with llvm.amdgcn.mul.u24 or llvm.amdgcn.mul.s24. 15349169a96SMatt Arsenault /// SelectionDAG has an issue where an and asserting the bits are known 15449169a96SMatt Arsenault bool replaceMulWithMul24(BinaryOperator &I) const; 15549169a96SMatt Arsenault 156bcd91778SMatt Arsenault /// Perform same function as equivalently named function in DAGCombiner. Since 157bcd91778SMatt Arsenault /// we expand some divisions here, we need to perform this before obscuring. 158bcd91778SMatt Arsenault bool foldBinOpIntoSelect(BinaryOperator &I) const; 159bcd91778SMatt Arsenault 16067aa18f1SStanislav Mekhanoshin /// Expands 24 bit div or rem. 1617e7268acSStanislav Mekhanoshin Value* expandDivRem24(IRBuilder<> &Builder, BinaryOperator &I, 1627e7268acSStanislav Mekhanoshin Value *Num, Value *Den, 16367aa18f1SStanislav Mekhanoshin bool IsDiv, bool IsSigned) const; 16467aa18f1SStanislav Mekhanoshin 16567aa18f1SStanislav Mekhanoshin /// Expands 32 bit div or rem. 1667e7268acSStanislav Mekhanoshin Value* expandDivRem32(IRBuilder<> &Builder, BinaryOperator &I, 16767aa18f1SStanislav Mekhanoshin Value *Num, Value *Den) const; 16867aa18f1SStanislav Mekhanoshin 1695f8f34e4SAdrian Prantl /// Widen a scalar load. 170a126a13bSWei Ding /// 171a126a13bSWei Ding /// \details \p Widen scalar load for uniform, small type loads from constant 172a126a13bSWei Ding // memory / to a full 32-bits and then truncate the input to allow a scalar 173a126a13bSWei Ding // load instead of a vector load. 174a126a13bSWei Ding // 175a126a13bSWei Ding /// \returns True. 176a126a13bSWei Ding 177a126a13bSWei Ding bool canWidenScalarExtLoad(LoadInst &I) const; 178e14df4b2SKonstantin Zhuravlyov 17986de486dSMatt Arsenault public: 18086de486dSMatt Arsenault static char ID; 181734bb7bbSEugene Zelenko 1828b61764cSFrancis Visoiu Mistrih AMDGPUCodeGenPrepare() : FunctionPass(ID) {} 183a1fe17c9SMatt Arsenault 184a1fe17c9SMatt Arsenault bool visitFDiv(BinaryOperator &I); 185a1fe17c9SMatt Arsenault 186e14df4b2SKonstantin Zhuravlyov bool visitInstruction(Instruction &I) { return false; } 187e14df4b2SKonstantin Zhuravlyov bool visitBinaryOperator(BinaryOperator &I); 188a126a13bSWei Ding bool visitLoadInst(LoadInst &I); 189e14df4b2SKonstantin Zhuravlyov bool visitICmpInst(ICmpInst &I); 190e14df4b2SKonstantin Zhuravlyov bool visitSelectInst(SelectInst &I); 19186de486dSMatt Arsenault 192b4eb5d50SKonstantin Zhuravlyov bool visitIntrinsicInst(IntrinsicInst &I); 193b4eb5d50SKonstantin Zhuravlyov bool visitBitreverseIntrinsicInst(IntrinsicInst &I); 194b4eb5d50SKonstantin Zhuravlyov 19586de486dSMatt Arsenault bool doInitialization(Module &M) override; 19686de486dSMatt Arsenault bool runOnFunction(Function &F) override; 19786de486dSMatt Arsenault 198117296c0SMehdi Amini StringRef getPassName() const override { return "AMDGPU IR optimizations"; } 19986de486dSMatt Arsenault 20086de486dSMatt Arsenault void getAnalysisUsage(AnalysisUsage &AU) const override { 2017e7268acSStanislav Mekhanoshin AU.addRequired<AssumptionCacheTracker>(); 20235617ed4SNicolai Haehnle AU.addRequired<LegacyDivergenceAnalysis>(); 20386de486dSMatt Arsenault AU.setPreservesAll(); 20486de486dSMatt Arsenault } 20586de486dSMatt Arsenault }; 20686de486dSMatt Arsenault 207734bb7bbSEugene Zelenko } // end anonymous namespace 20886de486dSMatt Arsenault 209f74fc60aSKonstantin Zhuravlyov unsigned AMDGPUCodeGenPrepare::getBaseElementBitWidth(const Type *T) const { 210f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(T) && "T does not need promotion to i32"); 211e14df4b2SKonstantin Zhuravlyov 212e14df4b2SKonstantin Zhuravlyov if (T->isIntegerTy()) 213f74fc60aSKonstantin Zhuravlyov return T->getIntegerBitWidth(); 214f74fc60aSKonstantin Zhuravlyov return cast<VectorType>(T)->getElementType()->getIntegerBitWidth(); 215e14df4b2SKonstantin Zhuravlyov } 216e14df4b2SKonstantin Zhuravlyov 217e14df4b2SKonstantin Zhuravlyov Type *AMDGPUCodeGenPrepare::getI32Ty(IRBuilder<> &B, const Type *T) const { 218f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(T) && "T does not need promotion to i32"); 219e14df4b2SKonstantin Zhuravlyov 220e14df4b2SKonstantin Zhuravlyov if (T->isIntegerTy()) 221e14df4b2SKonstantin Zhuravlyov return B.getInt32Ty(); 222e14df4b2SKonstantin Zhuravlyov return VectorType::get(B.getInt32Ty(), cast<VectorType>(T)->getNumElements()); 223e14df4b2SKonstantin Zhuravlyov } 224e14df4b2SKonstantin Zhuravlyov 225e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const BinaryOperator &I) const { 226691e2e02SKonstantin Zhuravlyov return I.getOpcode() == Instruction::AShr || 227691e2e02SKonstantin Zhuravlyov I.getOpcode() == Instruction::SDiv || I.getOpcode() == Instruction::SRem; 228e14df4b2SKonstantin Zhuravlyov } 229e14df4b2SKonstantin Zhuravlyov 230e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const SelectInst &I) const { 231e14df4b2SKonstantin Zhuravlyov return isa<ICmpInst>(I.getOperand(0)) ? 232e14df4b2SKonstantin Zhuravlyov cast<ICmpInst>(I.getOperand(0))->isSigned() : false; 233e14df4b2SKonstantin Zhuravlyov } 234e14df4b2SKonstantin Zhuravlyov 235f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::needsPromotionToI32(const Type *T) const { 236eb522e68SMatt Arsenault const IntegerType *IntTy = dyn_cast<IntegerType>(T); 237eb522e68SMatt Arsenault if (IntTy && IntTy->getBitWidth() > 1 && IntTy->getBitWidth() <= 16) 238f74fc60aSKonstantin Zhuravlyov return true; 239eb522e68SMatt Arsenault 240eb522e68SMatt Arsenault if (const VectorType *VT = dyn_cast<VectorType>(T)) { 241eb522e68SMatt Arsenault // TODO: The set of packed operations is more limited, so may want to 242eb522e68SMatt Arsenault // promote some anyway. 243eb522e68SMatt Arsenault if (ST->hasVOP3PInsts()) 244f74fc60aSKonstantin Zhuravlyov return false; 245eb522e68SMatt Arsenault 246eb522e68SMatt Arsenault return needsPromotionToI32(VT->getElementType()); 247eb522e68SMatt Arsenault } 248eb522e68SMatt Arsenault 249eb522e68SMatt Arsenault return false; 250f74fc60aSKonstantin Zhuravlyov } 251e14df4b2SKonstantin Zhuravlyov 252d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nsw set. 253d59e6404SMatt Arsenault static bool promotedOpIsNSW(const Instruction &I) { 254d59e6404SMatt Arsenault switch (I.getOpcode()) { 255d59e6404SMatt Arsenault case Instruction::Shl: 256d59e6404SMatt Arsenault case Instruction::Add: 257d59e6404SMatt Arsenault case Instruction::Sub: 258d59e6404SMatt Arsenault return true; 259d59e6404SMatt Arsenault case Instruction::Mul: 260d59e6404SMatt Arsenault return I.hasNoUnsignedWrap(); 261d59e6404SMatt Arsenault default: 262d59e6404SMatt Arsenault return false; 263d59e6404SMatt Arsenault } 264d59e6404SMatt Arsenault } 265d59e6404SMatt Arsenault 266d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nuw set. 267d59e6404SMatt Arsenault static bool promotedOpIsNUW(const Instruction &I) { 268d59e6404SMatt Arsenault switch (I.getOpcode()) { 269d59e6404SMatt Arsenault case Instruction::Shl: 270d59e6404SMatt Arsenault case Instruction::Add: 271d59e6404SMatt Arsenault case Instruction::Mul: 272d59e6404SMatt Arsenault return true; 273d59e6404SMatt Arsenault case Instruction::Sub: 274d59e6404SMatt Arsenault return I.hasNoUnsignedWrap(); 275d59e6404SMatt Arsenault default: 276d59e6404SMatt Arsenault return false; 277d59e6404SMatt Arsenault } 278d59e6404SMatt Arsenault } 279d59e6404SMatt Arsenault 280a126a13bSWei Ding bool AMDGPUCodeGenPrepare::canWidenScalarExtLoad(LoadInst &I) const { 281a126a13bSWei Ding Type *Ty = I.getType(); 282a126a13bSWei Ding const DataLayout &DL = Mod->getDataLayout(); 283a126a13bSWei Ding int TySize = DL.getTypeSizeInBits(Ty); 284a126a13bSWei Ding unsigned Align = I.getAlignment() ? 285a126a13bSWei Ding I.getAlignment() : DL.getABITypeAlignment(Ty); 286a126a13bSWei Ding 287a126a13bSWei Ding return I.isSimple() && TySize < 32 && Align >= 4 && DA->isUniform(&I); 288a126a13bSWei Ding } 289a126a13bSWei Ding 290f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(BinaryOperator &I) const { 291f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 292f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 293f74fc60aSKonstantin Zhuravlyov 294f74fc60aSKonstantin Zhuravlyov if (I.getOpcode() == Instruction::SDiv || 29567aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::UDiv || 29667aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::SRem || 29767aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::URem) 298e14df4b2SKonstantin Zhuravlyov return false; 299e14df4b2SKonstantin Zhuravlyov 300e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 301e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 302e14df4b2SKonstantin Zhuravlyov 303e14df4b2SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 304e14df4b2SKonstantin Zhuravlyov Value *ExtOp0 = nullptr; 305e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 306e14df4b2SKonstantin Zhuravlyov Value *ExtRes = nullptr; 307e14df4b2SKonstantin Zhuravlyov Value *TruncRes = nullptr; 308e14df4b2SKonstantin Zhuravlyov 309e14df4b2SKonstantin Zhuravlyov if (isSigned(I)) { 310e14df4b2SKonstantin Zhuravlyov ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty); 311e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 312e14df4b2SKonstantin Zhuravlyov } else { 313e14df4b2SKonstantin Zhuravlyov ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty); 314e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 315e14df4b2SKonstantin Zhuravlyov } 316d59e6404SMatt Arsenault 317d59e6404SMatt Arsenault ExtRes = Builder.CreateBinOp(I.getOpcode(), ExtOp0, ExtOp1); 318d59e6404SMatt Arsenault if (Instruction *Inst = dyn_cast<Instruction>(ExtRes)) { 319d59e6404SMatt Arsenault if (promotedOpIsNSW(cast<Instruction>(I))) 320d59e6404SMatt Arsenault Inst->setHasNoSignedWrap(); 321d59e6404SMatt Arsenault 322d59e6404SMatt Arsenault if (promotedOpIsNUW(cast<Instruction>(I))) 323d59e6404SMatt Arsenault Inst->setHasNoUnsignedWrap(); 324d59e6404SMatt Arsenault 325d59e6404SMatt Arsenault if (const auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) 326d59e6404SMatt Arsenault Inst->setIsExact(ExactOp->isExact()); 327d59e6404SMatt Arsenault } 328d59e6404SMatt Arsenault 329f74fc60aSKonstantin Zhuravlyov TruncRes = Builder.CreateTrunc(ExtRes, I.getType()); 330e14df4b2SKonstantin Zhuravlyov 331e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 332e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 333e14df4b2SKonstantin Zhuravlyov 334e14df4b2SKonstantin Zhuravlyov return true; 335e14df4b2SKonstantin Zhuravlyov } 336e14df4b2SKonstantin Zhuravlyov 337f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(ICmpInst &I) const { 338f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getOperand(0)->getType()) && 339f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 340e14df4b2SKonstantin Zhuravlyov 341e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 342e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 343e14df4b2SKonstantin Zhuravlyov 344f74fc60aSKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getOperand(0)->getType()); 345e14df4b2SKonstantin Zhuravlyov Value *ExtOp0 = nullptr; 346e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 347e14df4b2SKonstantin Zhuravlyov Value *NewICmp = nullptr; 348e14df4b2SKonstantin Zhuravlyov 349e14df4b2SKonstantin Zhuravlyov if (I.isSigned()) { 350f74fc60aSKonstantin Zhuravlyov ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty); 351f74fc60aSKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 352e14df4b2SKonstantin Zhuravlyov } else { 353f74fc60aSKonstantin Zhuravlyov ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty); 354f74fc60aSKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 355e14df4b2SKonstantin Zhuravlyov } 356e14df4b2SKonstantin Zhuravlyov NewICmp = Builder.CreateICmp(I.getPredicate(), ExtOp0, ExtOp1); 357e14df4b2SKonstantin Zhuravlyov 358e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(NewICmp); 359e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 360e14df4b2SKonstantin Zhuravlyov 361e14df4b2SKonstantin Zhuravlyov return true; 362e14df4b2SKonstantin Zhuravlyov } 363e14df4b2SKonstantin Zhuravlyov 364f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(SelectInst &I) const { 365f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 366f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 367e14df4b2SKonstantin Zhuravlyov 368e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 369e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 370e14df4b2SKonstantin Zhuravlyov 371e14df4b2SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 372e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 373e14df4b2SKonstantin Zhuravlyov Value *ExtOp2 = nullptr; 374e14df4b2SKonstantin Zhuravlyov Value *ExtRes = nullptr; 375e14df4b2SKonstantin Zhuravlyov Value *TruncRes = nullptr; 376e14df4b2SKonstantin Zhuravlyov 377e14df4b2SKonstantin Zhuravlyov if (isSigned(I)) { 378e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 379e14df4b2SKonstantin Zhuravlyov ExtOp2 = Builder.CreateSExt(I.getOperand(2), I32Ty); 380e14df4b2SKonstantin Zhuravlyov } else { 381e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 382e14df4b2SKonstantin Zhuravlyov ExtOp2 = Builder.CreateZExt(I.getOperand(2), I32Ty); 383e14df4b2SKonstantin Zhuravlyov } 384e14df4b2SKonstantin Zhuravlyov ExtRes = Builder.CreateSelect(I.getOperand(0), ExtOp1, ExtOp2); 385f74fc60aSKonstantin Zhuravlyov TruncRes = Builder.CreateTrunc(ExtRes, I.getType()); 386e14df4b2SKonstantin Zhuravlyov 387e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 388e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 389e14df4b2SKonstantin Zhuravlyov 390e14df4b2SKonstantin Zhuravlyov return true; 391e14df4b2SKonstantin Zhuravlyov } 392e14df4b2SKonstantin Zhuravlyov 393f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformBitreverseToI32( 394b4eb5d50SKonstantin Zhuravlyov IntrinsicInst &I) const { 395f74fc60aSKonstantin Zhuravlyov assert(I.getIntrinsicID() == Intrinsic::bitreverse && 396f74fc60aSKonstantin Zhuravlyov "I must be bitreverse intrinsic"); 397f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 398f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 399b4eb5d50SKonstantin Zhuravlyov 400b4eb5d50SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 401b4eb5d50SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 402b4eb5d50SKonstantin Zhuravlyov 403b4eb5d50SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 404b4eb5d50SKonstantin Zhuravlyov Function *I32 = 405c09e2d7eSKonstantin Zhuravlyov Intrinsic::getDeclaration(Mod, Intrinsic::bitreverse, { I32Ty }); 406b4eb5d50SKonstantin Zhuravlyov Value *ExtOp = Builder.CreateZExt(I.getOperand(0), I32Ty); 407b4eb5d50SKonstantin Zhuravlyov Value *ExtRes = Builder.CreateCall(I32, { ExtOp }); 408f74fc60aSKonstantin Zhuravlyov Value *LShrOp = 409f74fc60aSKonstantin Zhuravlyov Builder.CreateLShr(ExtRes, 32 - getBaseElementBitWidth(I.getType())); 410b4eb5d50SKonstantin Zhuravlyov Value *TruncRes = 411f74fc60aSKonstantin Zhuravlyov Builder.CreateTrunc(LShrOp, I.getType()); 412b4eb5d50SKonstantin Zhuravlyov 413b4eb5d50SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 414b4eb5d50SKonstantin Zhuravlyov I.eraseFromParent(); 415b4eb5d50SKonstantin Zhuravlyov 416b4eb5d50SKonstantin Zhuravlyov return true; 417b4eb5d50SKonstantin Zhuravlyov } 418b4eb5d50SKonstantin Zhuravlyov 41949169a96SMatt Arsenault unsigned AMDGPUCodeGenPrepare::numBitsUnsigned(Value *Op, 42049169a96SMatt Arsenault unsigned ScalarSize) const { 42149169a96SMatt Arsenault KnownBits Known = computeKnownBits(Op, *DL, 0, AC); 42249169a96SMatt Arsenault return ScalarSize - Known.countMinLeadingZeros(); 42349169a96SMatt Arsenault } 42449169a96SMatt Arsenault 42549169a96SMatt Arsenault unsigned AMDGPUCodeGenPrepare::numBitsSigned(Value *Op, 42649169a96SMatt Arsenault unsigned ScalarSize) const { 42749169a96SMatt Arsenault // In order for this to be a signed 24-bit value, bit 23, must 42849169a96SMatt Arsenault // be a sign bit. 42949169a96SMatt Arsenault return ScalarSize - ComputeNumSignBits(Op, *DL, 0, AC); 43049169a96SMatt Arsenault } 43149169a96SMatt Arsenault 43249169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::isI24(Value *V, unsigned ScalarSize) const { 43349169a96SMatt Arsenault return ScalarSize >= 24 && // Types less than 24-bit should be treated 43449169a96SMatt Arsenault // as unsigned 24-bit values. 43549169a96SMatt Arsenault numBitsSigned(V, ScalarSize) < 24; 43649169a96SMatt Arsenault } 43749169a96SMatt Arsenault 43849169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::isU24(Value *V, unsigned ScalarSize) const { 43949169a96SMatt Arsenault return numBitsUnsigned(V, ScalarSize) <= 24; 44049169a96SMatt Arsenault } 44149169a96SMatt Arsenault 44249169a96SMatt Arsenault static void extractValues(IRBuilder<> &Builder, 44349169a96SMatt Arsenault SmallVectorImpl<Value *> &Values, Value *V) { 44449169a96SMatt Arsenault VectorType *VT = dyn_cast<VectorType>(V->getType()); 44549169a96SMatt Arsenault if (!VT) { 44649169a96SMatt Arsenault Values.push_back(V); 44749169a96SMatt Arsenault return; 44849169a96SMatt Arsenault } 44949169a96SMatt Arsenault 45049169a96SMatt Arsenault for (int I = 0, E = VT->getNumElements(); I != E; ++I) 45149169a96SMatt Arsenault Values.push_back(Builder.CreateExtractElement(V, I)); 45249169a96SMatt Arsenault } 45349169a96SMatt Arsenault 45449169a96SMatt Arsenault static Value *insertValues(IRBuilder<> &Builder, 45549169a96SMatt Arsenault Type *Ty, 45649169a96SMatt Arsenault SmallVectorImpl<Value *> &Values) { 45749169a96SMatt Arsenault if (Values.size() == 1) 45849169a96SMatt Arsenault return Values[0]; 45949169a96SMatt Arsenault 46049169a96SMatt Arsenault Value *NewVal = UndefValue::get(Ty); 46149169a96SMatt Arsenault for (int I = 0, E = Values.size(); I != E; ++I) 46249169a96SMatt Arsenault NewVal = Builder.CreateInsertElement(NewVal, Values[I], I); 46349169a96SMatt Arsenault 46449169a96SMatt Arsenault return NewVal; 46549169a96SMatt Arsenault } 46649169a96SMatt Arsenault 46749169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::replaceMulWithMul24(BinaryOperator &I) const { 46849169a96SMatt Arsenault if (I.getOpcode() != Instruction::Mul) 46949169a96SMatt Arsenault return false; 47049169a96SMatt Arsenault 47149169a96SMatt Arsenault Type *Ty = I.getType(); 47249169a96SMatt Arsenault unsigned Size = Ty->getScalarSizeInBits(); 47349169a96SMatt Arsenault if (Size <= 16 && ST->has16BitInsts()) 47449169a96SMatt Arsenault return false; 47549169a96SMatt Arsenault 47649169a96SMatt Arsenault // Prefer scalar if this could be s_mul_i32 47749169a96SMatt Arsenault if (DA->isUniform(&I)) 47849169a96SMatt Arsenault return false; 47949169a96SMatt Arsenault 48049169a96SMatt Arsenault Value *LHS = I.getOperand(0); 48149169a96SMatt Arsenault Value *RHS = I.getOperand(1); 48249169a96SMatt Arsenault IRBuilder<> Builder(&I); 48349169a96SMatt Arsenault Builder.SetCurrentDebugLocation(I.getDebugLoc()); 48449169a96SMatt Arsenault 48549169a96SMatt Arsenault Intrinsic::ID IntrID = Intrinsic::not_intrinsic; 48649169a96SMatt Arsenault 48749169a96SMatt Arsenault // TODO: Should this try to match mulhi24? 48849169a96SMatt Arsenault if (ST->hasMulU24() && isU24(LHS, Size) && isU24(RHS, Size)) { 48949169a96SMatt Arsenault IntrID = Intrinsic::amdgcn_mul_u24; 49049169a96SMatt Arsenault } else if (ST->hasMulI24() && isI24(LHS, Size) && isI24(RHS, Size)) { 49149169a96SMatt Arsenault IntrID = Intrinsic::amdgcn_mul_i24; 49249169a96SMatt Arsenault } else 49349169a96SMatt Arsenault return false; 49449169a96SMatt Arsenault 49549169a96SMatt Arsenault SmallVector<Value *, 4> LHSVals; 49649169a96SMatt Arsenault SmallVector<Value *, 4> RHSVals; 49749169a96SMatt Arsenault SmallVector<Value *, 4> ResultVals; 49849169a96SMatt Arsenault extractValues(Builder, LHSVals, LHS); 49949169a96SMatt Arsenault extractValues(Builder, RHSVals, RHS); 50049169a96SMatt Arsenault 50149169a96SMatt Arsenault 50249169a96SMatt Arsenault IntegerType *I32Ty = Builder.getInt32Ty(); 50349169a96SMatt Arsenault FunctionCallee Intrin = Intrinsic::getDeclaration(Mod, IntrID); 50449169a96SMatt Arsenault for (int I = 0, E = LHSVals.size(); I != E; ++I) { 50549169a96SMatt Arsenault Value *LHS, *RHS; 50649169a96SMatt Arsenault if (IntrID == Intrinsic::amdgcn_mul_u24) { 50749169a96SMatt Arsenault LHS = Builder.CreateZExtOrTrunc(LHSVals[I], I32Ty); 50849169a96SMatt Arsenault RHS = Builder.CreateZExtOrTrunc(RHSVals[I], I32Ty); 50949169a96SMatt Arsenault } else { 51049169a96SMatt Arsenault LHS = Builder.CreateSExtOrTrunc(LHSVals[I], I32Ty); 51149169a96SMatt Arsenault RHS = Builder.CreateSExtOrTrunc(RHSVals[I], I32Ty); 51249169a96SMatt Arsenault } 51349169a96SMatt Arsenault 51449169a96SMatt Arsenault Value *Result = Builder.CreateCall(Intrin, {LHS, RHS}); 51549169a96SMatt Arsenault 51649169a96SMatt Arsenault if (IntrID == Intrinsic::amdgcn_mul_u24) { 51749169a96SMatt Arsenault ResultVals.push_back(Builder.CreateZExtOrTrunc(Result, 51849169a96SMatt Arsenault LHSVals[I]->getType())); 51949169a96SMatt Arsenault } else { 52049169a96SMatt Arsenault ResultVals.push_back(Builder.CreateSExtOrTrunc(Result, 52149169a96SMatt Arsenault LHSVals[I]->getType())); 52249169a96SMatt Arsenault } 52349169a96SMatt Arsenault } 52449169a96SMatt Arsenault 525c6ab2b4fSMatt Arsenault Value *NewVal = insertValues(Builder, Ty, ResultVals); 526c6ab2b4fSMatt Arsenault NewVal->takeName(&I); 527c6ab2b4fSMatt Arsenault I.replaceAllUsesWith(NewVal); 52849169a96SMatt Arsenault I.eraseFromParent(); 52949169a96SMatt Arsenault 53049169a96SMatt Arsenault return true; 53149169a96SMatt Arsenault } 53249169a96SMatt Arsenault 533*2fe500abSMatt Arsenault // Find a select instruction, which may have been casted. This is mostly to deal 534*2fe500abSMatt Arsenault // with cases where i16 selects weer promoted here to i32. 535*2fe500abSMatt Arsenault static SelectInst *findSelectThroughCast(Value *V, CastInst *&Cast) { 536*2fe500abSMatt Arsenault Cast = nullptr; 537*2fe500abSMatt Arsenault if (SelectInst *Sel = dyn_cast<SelectInst>(V)) 538*2fe500abSMatt Arsenault return Sel; 539*2fe500abSMatt Arsenault 540*2fe500abSMatt Arsenault if ((Cast = dyn_cast<CastInst>(V))) { 541*2fe500abSMatt Arsenault if (SelectInst *Sel = dyn_cast<SelectInst>(Cast->getOperand(0))) 542*2fe500abSMatt Arsenault return Sel; 543*2fe500abSMatt Arsenault } 544*2fe500abSMatt Arsenault 545*2fe500abSMatt Arsenault return nullptr; 546*2fe500abSMatt Arsenault } 547*2fe500abSMatt Arsenault 548bcd91778SMatt Arsenault bool AMDGPUCodeGenPrepare::foldBinOpIntoSelect(BinaryOperator &BO) const { 549bcd91778SMatt Arsenault // Don't do this unless the old select is going away. We want to eliminate the 550bcd91778SMatt Arsenault // binary operator, not replace a binop with a select. 551bcd91778SMatt Arsenault int SelOpNo = 0; 552*2fe500abSMatt Arsenault 553*2fe500abSMatt Arsenault CastInst *CastOp; 554*2fe500abSMatt Arsenault 555*2fe500abSMatt Arsenault SelectInst *Sel = findSelectThroughCast(BO.getOperand(0), CastOp); 556bcd91778SMatt Arsenault if (!Sel || !Sel->hasOneUse()) { 557bcd91778SMatt Arsenault SelOpNo = 1; 558*2fe500abSMatt Arsenault Sel = findSelectThroughCast(BO.getOperand(1), CastOp); 559bcd91778SMatt Arsenault } 560bcd91778SMatt Arsenault 561bcd91778SMatt Arsenault if (!Sel || !Sel->hasOneUse()) 562bcd91778SMatt Arsenault return false; 563bcd91778SMatt Arsenault 564bcd91778SMatt Arsenault Constant *CT = dyn_cast<Constant>(Sel->getTrueValue()); 565bcd91778SMatt Arsenault Constant *CF = dyn_cast<Constant>(Sel->getFalseValue()); 566bcd91778SMatt Arsenault Constant *CBO = dyn_cast<Constant>(BO.getOperand(SelOpNo ^ 1)); 567bcd91778SMatt Arsenault if (!CBO || !CT || !CF) 568bcd91778SMatt Arsenault return false; 569bcd91778SMatt Arsenault 570*2fe500abSMatt Arsenault if (CastOp) { 571*2fe500abSMatt Arsenault CT = ConstantFoldCastOperand(CastOp->getOpcode(), CT, BO.getType(), *DL); 572*2fe500abSMatt Arsenault CF = ConstantFoldCastOperand(CastOp->getOpcode(), CF, BO.getType(), *DL); 573*2fe500abSMatt Arsenault } 574*2fe500abSMatt Arsenault 575bcd91778SMatt Arsenault // TODO: Handle special 0/-1 cases DAG combine does, although we only really 576bcd91778SMatt Arsenault // need to handle divisions here. 577bcd91778SMatt Arsenault Constant *FoldedT = SelOpNo ? 578bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CT, *DL) : 579bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CT, CBO, *DL); 580bcd91778SMatt Arsenault if (isa<ConstantExpr>(FoldedT)) 581bcd91778SMatt Arsenault return false; 582bcd91778SMatt Arsenault 583bcd91778SMatt Arsenault Constant *FoldedF = SelOpNo ? 584bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CF, *DL) : 585bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CF, CBO, *DL); 586bcd91778SMatt Arsenault if (isa<ConstantExpr>(FoldedF)) 587bcd91778SMatt Arsenault return false; 588bcd91778SMatt Arsenault 589bcd91778SMatt Arsenault IRBuilder<> Builder(&BO); 590bcd91778SMatt Arsenault Builder.SetCurrentDebugLocation(BO.getDebugLoc()); 591bcd91778SMatt Arsenault if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&BO)) 592bcd91778SMatt Arsenault Builder.setFastMathFlags(FPOp->getFastMathFlags()); 593bcd91778SMatt Arsenault 594bcd91778SMatt Arsenault Value *NewSelect = Builder.CreateSelect(Sel->getCondition(), 595bcd91778SMatt Arsenault FoldedT, FoldedF); 596bcd91778SMatt Arsenault NewSelect->takeName(&BO); 597bcd91778SMatt Arsenault BO.replaceAllUsesWith(NewSelect); 598bcd91778SMatt Arsenault BO.eraseFromParent(); 599*2fe500abSMatt Arsenault if (CastOp) 600*2fe500abSMatt Arsenault CastOp->eraseFromParent(); 601bcd91778SMatt Arsenault Sel->eraseFromParent(); 602bcd91778SMatt Arsenault return true; 603bcd91778SMatt Arsenault } 604bcd91778SMatt Arsenault 605df61be70SStanislav Mekhanoshin static bool shouldKeepFDivF32(Value *Num, bool UnsafeDiv, bool HasDenormals) { 606a1fe17c9SMatt Arsenault const ConstantFP *CNum = dyn_cast<ConstantFP>(Num); 607a1fe17c9SMatt Arsenault if (!CNum) 608df61be70SStanislav Mekhanoshin return HasDenormals; 609df61be70SStanislav Mekhanoshin 610df61be70SStanislav Mekhanoshin if (UnsafeDiv) 611df61be70SStanislav Mekhanoshin return true; 612df61be70SStanislav Mekhanoshin 613df61be70SStanislav Mekhanoshin bool IsOne = CNum->isExactlyValue(+1.0) || CNum->isExactlyValue(-1.0); 614a1fe17c9SMatt Arsenault 615a1fe17c9SMatt Arsenault // Reciprocal f32 is handled separately without denormals. 616df61be70SStanislav Mekhanoshin return HasDenormals ^ IsOne; 617a1fe17c9SMatt Arsenault } 618a1fe17c9SMatt Arsenault 619a1fe17c9SMatt Arsenault // Insert an intrinsic for fast fdiv for safe math situations where we can 620a1fe17c9SMatt Arsenault // reduce precision. Leave fdiv for situations where the generic node is 621a1fe17c9SMatt Arsenault // expected to be optimized. 622a1fe17c9SMatt Arsenault bool AMDGPUCodeGenPrepare::visitFDiv(BinaryOperator &FDiv) { 623a1fe17c9SMatt Arsenault Type *Ty = FDiv.getType(); 624a1fe17c9SMatt Arsenault 625a1fe17c9SMatt Arsenault if (!Ty->getScalarType()->isFloatTy()) 626a1fe17c9SMatt Arsenault return false; 627a1fe17c9SMatt Arsenault 628a1fe17c9SMatt Arsenault MDNode *FPMath = FDiv.getMetadata(LLVMContext::MD_fpmath); 629a1fe17c9SMatt Arsenault if (!FPMath) 630a1fe17c9SMatt Arsenault return false; 631a1fe17c9SMatt Arsenault 632a1fe17c9SMatt Arsenault const FPMathOperator *FPOp = cast<const FPMathOperator>(&FDiv); 633a1fe17c9SMatt Arsenault float ULP = FPOp->getFPAccuracy(); 634a1fe17c9SMatt Arsenault if (ULP < 2.5f) 635a1fe17c9SMatt Arsenault return false; 636a1fe17c9SMatt Arsenault 637a1fe17c9SMatt Arsenault FastMathFlags FMF = FPOp->getFastMathFlags(); 638629c4115SSanjay Patel bool UnsafeDiv = HasUnsafeFPMath || FMF.isFast() || 639a1fe17c9SMatt Arsenault FMF.allowReciprocal(); 6409d7b1c9dSStanislav Mekhanoshin 6419d7b1c9dSStanislav Mekhanoshin // With UnsafeDiv node will be optimized to just rcp and mul. 642df61be70SStanislav Mekhanoshin if (UnsafeDiv) 643a1fe17c9SMatt Arsenault return false; 644a1fe17c9SMatt Arsenault 645a1fe17c9SMatt Arsenault IRBuilder<> Builder(FDiv.getParent(), std::next(FDiv.getIterator()), FPMath); 646a1fe17c9SMatt Arsenault Builder.setFastMathFlags(FMF); 647a1fe17c9SMatt Arsenault Builder.SetCurrentDebugLocation(FDiv.getDebugLoc()); 648a1fe17c9SMatt Arsenault 649c5b641acSMatt Arsenault Function *Decl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_fdiv_fast); 650a1fe17c9SMatt Arsenault 651a1fe17c9SMatt Arsenault Value *Num = FDiv.getOperand(0); 652a1fe17c9SMatt Arsenault Value *Den = FDiv.getOperand(1); 653a1fe17c9SMatt Arsenault 654a1fe17c9SMatt Arsenault Value *NewFDiv = nullptr; 655a1fe17c9SMatt Arsenault 656a1fe17c9SMatt Arsenault if (VectorType *VT = dyn_cast<VectorType>(Ty)) { 657a1fe17c9SMatt Arsenault NewFDiv = UndefValue::get(VT); 658a1fe17c9SMatt Arsenault 659a1fe17c9SMatt Arsenault // FIXME: Doesn't do the right thing for cases where the vector is partially 660a1fe17c9SMatt Arsenault // constant. This works when the scalarizer pass is run first. 661a1fe17c9SMatt Arsenault for (unsigned I = 0, E = VT->getNumElements(); I != E; ++I) { 662a1fe17c9SMatt Arsenault Value *NumEltI = Builder.CreateExtractElement(Num, I); 663a1fe17c9SMatt Arsenault Value *DenEltI = Builder.CreateExtractElement(Den, I); 664a1fe17c9SMatt Arsenault Value *NewElt; 665a1fe17c9SMatt Arsenault 666db0ed3e4SMatt Arsenault if (shouldKeepFDivF32(NumEltI, UnsafeDiv, HasFP32Denormals)) { 667a1fe17c9SMatt Arsenault NewElt = Builder.CreateFDiv(NumEltI, DenEltI); 668a1fe17c9SMatt Arsenault } else { 669a1fe17c9SMatt Arsenault NewElt = Builder.CreateCall(Decl, { NumEltI, DenEltI }); 670a1fe17c9SMatt Arsenault } 671a1fe17c9SMatt Arsenault 672a1fe17c9SMatt Arsenault NewFDiv = Builder.CreateInsertElement(NewFDiv, NewElt, I); 673a1fe17c9SMatt Arsenault } 674a1fe17c9SMatt Arsenault } else { 675db0ed3e4SMatt Arsenault if (!shouldKeepFDivF32(Num, UnsafeDiv, HasFP32Denormals)) 676a1fe17c9SMatt Arsenault NewFDiv = Builder.CreateCall(Decl, { Num, Den }); 677a1fe17c9SMatt Arsenault } 678a1fe17c9SMatt Arsenault 679a1fe17c9SMatt Arsenault if (NewFDiv) { 680a1fe17c9SMatt Arsenault FDiv.replaceAllUsesWith(NewFDiv); 681a1fe17c9SMatt Arsenault NewFDiv->takeName(&FDiv); 682a1fe17c9SMatt Arsenault FDiv.eraseFromParent(); 683a1fe17c9SMatt Arsenault } 684a1fe17c9SMatt Arsenault 685df61be70SStanislav Mekhanoshin return !!NewFDiv; 686a1fe17c9SMatt Arsenault } 687a1fe17c9SMatt Arsenault 688a1fe17c9SMatt Arsenault static bool hasUnsafeFPMath(const Function &F) { 689a1fe17c9SMatt Arsenault Attribute Attr = F.getFnAttribute("unsafe-fp-math"); 690a1fe17c9SMatt Arsenault return Attr.getValueAsString() == "true"; 691a1fe17c9SMatt Arsenault } 692a1fe17c9SMatt Arsenault 69367aa18f1SStanislav Mekhanoshin static std::pair<Value*, Value*> getMul64(IRBuilder<> &Builder, 69467aa18f1SStanislav Mekhanoshin Value *LHS, Value *RHS) { 69567aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 69667aa18f1SStanislav Mekhanoshin Type *I64Ty = Builder.getInt64Ty(); 697e14df4b2SKonstantin Zhuravlyov 69867aa18f1SStanislav Mekhanoshin Value *LHS_EXT64 = Builder.CreateZExt(LHS, I64Ty); 69967aa18f1SStanislav Mekhanoshin Value *RHS_EXT64 = Builder.CreateZExt(RHS, I64Ty); 70067aa18f1SStanislav Mekhanoshin Value *MUL64 = Builder.CreateMul(LHS_EXT64, RHS_EXT64); 70167aa18f1SStanislav Mekhanoshin Value *Lo = Builder.CreateTrunc(MUL64, I32Ty); 70267aa18f1SStanislav Mekhanoshin Value *Hi = Builder.CreateLShr(MUL64, Builder.getInt64(32)); 70367aa18f1SStanislav Mekhanoshin Hi = Builder.CreateTrunc(Hi, I32Ty); 70467aa18f1SStanislav Mekhanoshin return std::make_pair(Lo, Hi); 70567aa18f1SStanislav Mekhanoshin } 70667aa18f1SStanislav Mekhanoshin 70767aa18f1SStanislav Mekhanoshin static Value* getMulHu(IRBuilder<> &Builder, Value *LHS, Value *RHS) { 70867aa18f1SStanislav Mekhanoshin return getMul64(Builder, LHS, RHS).second; 70967aa18f1SStanislav Mekhanoshin } 71067aa18f1SStanislav Mekhanoshin 71167aa18f1SStanislav Mekhanoshin // The fractional part of a float is enough to accurately represent up to 71267aa18f1SStanislav Mekhanoshin // a 24-bit signed integer. 71367aa18f1SStanislav Mekhanoshin Value* AMDGPUCodeGenPrepare::expandDivRem24(IRBuilder<> &Builder, 7147e7268acSStanislav Mekhanoshin BinaryOperator &I, 71567aa18f1SStanislav Mekhanoshin Value *Num, Value *Den, 71667aa18f1SStanislav Mekhanoshin bool IsDiv, bool IsSigned) const { 71767aa18f1SStanislav Mekhanoshin assert(Num->getType()->isIntegerTy(32)); 71867aa18f1SStanislav Mekhanoshin 71967aa18f1SStanislav Mekhanoshin const DataLayout &DL = Mod->getDataLayout(); 7207e7268acSStanislav Mekhanoshin unsigned LHSSignBits = ComputeNumSignBits(Num, DL, 0, AC, &I); 72167aa18f1SStanislav Mekhanoshin if (LHSSignBits < 9) 72267aa18f1SStanislav Mekhanoshin return nullptr; 72367aa18f1SStanislav Mekhanoshin 7247e7268acSStanislav Mekhanoshin unsigned RHSSignBits = ComputeNumSignBits(Den, DL, 0, AC, &I); 72567aa18f1SStanislav Mekhanoshin if (RHSSignBits < 9) 72667aa18f1SStanislav Mekhanoshin return nullptr; 72767aa18f1SStanislav Mekhanoshin 72867aa18f1SStanislav Mekhanoshin 72967aa18f1SStanislav Mekhanoshin unsigned SignBits = std::min(LHSSignBits, RHSSignBits); 73067aa18f1SStanislav Mekhanoshin unsigned DivBits = 32 - SignBits; 73167aa18f1SStanislav Mekhanoshin if (IsSigned) 73267aa18f1SStanislav Mekhanoshin ++DivBits; 73367aa18f1SStanislav Mekhanoshin 73467aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 73567aa18f1SStanislav Mekhanoshin Type *F32Ty = Builder.getFloatTy(); 73667aa18f1SStanislav Mekhanoshin ConstantInt *One = Builder.getInt32(1); 73767aa18f1SStanislav Mekhanoshin Value *JQ = One; 73867aa18f1SStanislav Mekhanoshin 73967aa18f1SStanislav Mekhanoshin if (IsSigned) { 74067aa18f1SStanislav Mekhanoshin // char|short jq = ia ^ ib; 74167aa18f1SStanislav Mekhanoshin JQ = Builder.CreateXor(Num, Den); 74267aa18f1SStanislav Mekhanoshin 74367aa18f1SStanislav Mekhanoshin // jq = jq >> (bitsize - 2) 74467aa18f1SStanislav Mekhanoshin JQ = Builder.CreateAShr(JQ, Builder.getInt32(30)); 74567aa18f1SStanislav Mekhanoshin 74667aa18f1SStanislav Mekhanoshin // jq = jq | 0x1 74767aa18f1SStanislav Mekhanoshin JQ = Builder.CreateOr(JQ, One); 74867aa18f1SStanislav Mekhanoshin } 74967aa18f1SStanislav Mekhanoshin 75067aa18f1SStanislav Mekhanoshin // int ia = (int)LHS; 75167aa18f1SStanislav Mekhanoshin Value *IA = Num; 75267aa18f1SStanislav Mekhanoshin 75367aa18f1SStanislav Mekhanoshin // int ib, (int)RHS; 75467aa18f1SStanislav Mekhanoshin Value *IB = Den; 75567aa18f1SStanislav Mekhanoshin 75667aa18f1SStanislav Mekhanoshin // float fa = (float)ia; 75767aa18f1SStanislav Mekhanoshin Value *FA = IsSigned ? Builder.CreateSIToFP(IA, F32Ty) 75867aa18f1SStanislav Mekhanoshin : Builder.CreateUIToFP(IA, F32Ty); 75967aa18f1SStanislav Mekhanoshin 76067aa18f1SStanislav Mekhanoshin // float fb = (float)ib; 76167aa18f1SStanislav Mekhanoshin Value *FB = IsSigned ? Builder.CreateSIToFP(IB,F32Ty) 76267aa18f1SStanislav Mekhanoshin : Builder.CreateUIToFP(IB,F32Ty); 76367aa18f1SStanislav Mekhanoshin 76467aa18f1SStanislav Mekhanoshin Value *RCP = Builder.CreateFDiv(ConstantFP::get(F32Ty, 1.0), FB); 76567aa18f1SStanislav Mekhanoshin Value *FQM = Builder.CreateFMul(FA, RCP); 76667aa18f1SStanislav Mekhanoshin 76767aa18f1SStanislav Mekhanoshin // fq = trunc(fqm); 76857f5d0a8SNeil Henning CallInst *FQ = Builder.CreateUnaryIntrinsic(Intrinsic::trunc, FQM); 76967aa18f1SStanislav Mekhanoshin FQ->copyFastMathFlags(Builder.getFastMathFlags()); 77067aa18f1SStanislav Mekhanoshin 77167aa18f1SStanislav Mekhanoshin // float fqneg = -fq; 77267aa18f1SStanislav Mekhanoshin Value *FQNeg = Builder.CreateFNeg(FQ); 77367aa18f1SStanislav Mekhanoshin 77467aa18f1SStanislav Mekhanoshin // float fr = mad(fqneg, fb, fa); 77567aa18f1SStanislav Mekhanoshin Value *FR = Builder.CreateIntrinsic(Intrinsic::amdgcn_fmad_ftz, 77657f5d0a8SNeil Henning {FQNeg->getType()}, {FQNeg, FB, FA}, FQ); 77767aa18f1SStanislav Mekhanoshin 77867aa18f1SStanislav Mekhanoshin // int iq = (int)fq; 77967aa18f1SStanislav Mekhanoshin Value *IQ = IsSigned ? Builder.CreateFPToSI(FQ, I32Ty) 78067aa18f1SStanislav Mekhanoshin : Builder.CreateFPToUI(FQ, I32Ty); 78167aa18f1SStanislav Mekhanoshin 78267aa18f1SStanislav Mekhanoshin // fr = fabs(fr); 78357f5d0a8SNeil Henning FR = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FR, FQ); 78467aa18f1SStanislav Mekhanoshin 78567aa18f1SStanislav Mekhanoshin // fb = fabs(fb); 78657f5d0a8SNeil Henning FB = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FB, FQ); 78767aa18f1SStanislav Mekhanoshin 78867aa18f1SStanislav Mekhanoshin // int cv = fr >= fb; 78967aa18f1SStanislav Mekhanoshin Value *CV = Builder.CreateFCmpOGE(FR, FB); 79067aa18f1SStanislav Mekhanoshin 79167aa18f1SStanislav Mekhanoshin // jq = (cv ? jq : 0); 79267aa18f1SStanislav Mekhanoshin JQ = Builder.CreateSelect(CV, JQ, Builder.getInt32(0)); 79367aa18f1SStanislav Mekhanoshin 79467aa18f1SStanislav Mekhanoshin // dst = iq + jq; 79567aa18f1SStanislav Mekhanoshin Value *Div = Builder.CreateAdd(IQ, JQ); 79667aa18f1SStanislav Mekhanoshin 79767aa18f1SStanislav Mekhanoshin Value *Res = Div; 79867aa18f1SStanislav Mekhanoshin if (!IsDiv) { 79967aa18f1SStanislav Mekhanoshin // Rem needs compensation, it's easier to recompute it 80067aa18f1SStanislav Mekhanoshin Value *Rem = Builder.CreateMul(Div, Den); 80167aa18f1SStanislav Mekhanoshin Res = Builder.CreateSub(Num, Rem); 80267aa18f1SStanislav Mekhanoshin } 80367aa18f1SStanislav Mekhanoshin 804e5823bf8SMatt Arsenault // Extend in register from the number of bits this divide really is. 80567aa18f1SStanislav Mekhanoshin if (IsSigned) { 806e5823bf8SMatt Arsenault Res = Builder.CreateShl(Res, 32 - DivBits); 807e5823bf8SMatt Arsenault Res = Builder.CreateAShr(Res, 32 - DivBits); 80867aa18f1SStanislav Mekhanoshin } else { 80967aa18f1SStanislav Mekhanoshin ConstantInt *TruncMask = Builder.getInt32((UINT64_C(1) << DivBits) - 1); 81067aa18f1SStanislav Mekhanoshin Res = Builder.CreateAnd(Res, TruncMask); 81167aa18f1SStanislav Mekhanoshin } 81267aa18f1SStanislav Mekhanoshin 81367aa18f1SStanislav Mekhanoshin return Res; 81467aa18f1SStanislav Mekhanoshin } 81567aa18f1SStanislav Mekhanoshin 81667aa18f1SStanislav Mekhanoshin Value* AMDGPUCodeGenPrepare::expandDivRem32(IRBuilder<> &Builder, 8177e7268acSStanislav Mekhanoshin BinaryOperator &I, 81867aa18f1SStanislav Mekhanoshin Value *Num, Value *Den) const { 8197e7268acSStanislav Mekhanoshin Instruction::BinaryOps Opc = I.getOpcode(); 82067aa18f1SStanislav Mekhanoshin assert(Opc == Instruction::URem || Opc == Instruction::UDiv || 82167aa18f1SStanislav Mekhanoshin Opc == Instruction::SRem || Opc == Instruction::SDiv); 82267aa18f1SStanislav Mekhanoshin 82367aa18f1SStanislav Mekhanoshin FastMathFlags FMF; 82467aa18f1SStanislav Mekhanoshin FMF.setFast(); 82567aa18f1SStanislav Mekhanoshin Builder.setFastMathFlags(FMF); 82667aa18f1SStanislav Mekhanoshin 82767aa18f1SStanislav Mekhanoshin if (isa<Constant>(Den)) 82867aa18f1SStanislav Mekhanoshin return nullptr; // Keep it for optimization 82967aa18f1SStanislav Mekhanoshin 83067aa18f1SStanislav Mekhanoshin bool IsDiv = Opc == Instruction::UDiv || Opc == Instruction::SDiv; 83167aa18f1SStanislav Mekhanoshin bool IsSigned = Opc == Instruction::SRem || Opc == Instruction::SDiv; 83267aa18f1SStanislav Mekhanoshin 83367aa18f1SStanislav Mekhanoshin Type *Ty = Num->getType(); 83467aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 83567aa18f1SStanislav Mekhanoshin Type *F32Ty = Builder.getFloatTy(); 83667aa18f1SStanislav Mekhanoshin 83767aa18f1SStanislav Mekhanoshin if (Ty->getScalarSizeInBits() < 32) { 83867aa18f1SStanislav Mekhanoshin if (IsSigned) { 83967aa18f1SStanislav Mekhanoshin Num = Builder.CreateSExt(Num, I32Ty); 84067aa18f1SStanislav Mekhanoshin Den = Builder.CreateSExt(Den, I32Ty); 84167aa18f1SStanislav Mekhanoshin } else { 84267aa18f1SStanislav Mekhanoshin Num = Builder.CreateZExt(Num, I32Ty); 84367aa18f1SStanislav Mekhanoshin Den = Builder.CreateZExt(Den, I32Ty); 84467aa18f1SStanislav Mekhanoshin } 84567aa18f1SStanislav Mekhanoshin } 84667aa18f1SStanislav Mekhanoshin 8477e7268acSStanislav Mekhanoshin if (Value *Res = expandDivRem24(Builder, I, Num, Den, IsDiv, IsSigned)) { 84867aa18f1SStanislav Mekhanoshin Res = Builder.CreateTrunc(Res, Ty); 84967aa18f1SStanislav Mekhanoshin return Res; 85067aa18f1SStanislav Mekhanoshin } 85167aa18f1SStanislav Mekhanoshin 85267aa18f1SStanislav Mekhanoshin ConstantInt *Zero = Builder.getInt32(0); 85367aa18f1SStanislav Mekhanoshin ConstantInt *One = Builder.getInt32(1); 85467aa18f1SStanislav Mekhanoshin ConstantInt *MinusOne = Builder.getInt32(~0); 85567aa18f1SStanislav Mekhanoshin 85667aa18f1SStanislav Mekhanoshin Value *Sign = nullptr; 85767aa18f1SStanislav Mekhanoshin if (IsSigned) { 85867aa18f1SStanislav Mekhanoshin ConstantInt *K31 = Builder.getInt32(31); 85967aa18f1SStanislav Mekhanoshin Value *LHSign = Builder.CreateAShr(Num, K31); 86067aa18f1SStanislav Mekhanoshin Value *RHSign = Builder.CreateAShr(Den, K31); 86167aa18f1SStanislav Mekhanoshin // Remainder sign is the same as LHS 86267aa18f1SStanislav Mekhanoshin Sign = IsDiv ? Builder.CreateXor(LHSign, RHSign) : LHSign; 86367aa18f1SStanislav Mekhanoshin 86467aa18f1SStanislav Mekhanoshin Num = Builder.CreateAdd(Num, LHSign); 86567aa18f1SStanislav Mekhanoshin Den = Builder.CreateAdd(Den, RHSign); 86667aa18f1SStanislav Mekhanoshin 86767aa18f1SStanislav Mekhanoshin Num = Builder.CreateXor(Num, LHSign); 86867aa18f1SStanislav Mekhanoshin Den = Builder.CreateXor(Den, RHSign); 86967aa18f1SStanislav Mekhanoshin } 87067aa18f1SStanislav Mekhanoshin 87167aa18f1SStanislav Mekhanoshin // RCP = URECIP(Den) = 2^32 / Den + e 87267aa18f1SStanislav Mekhanoshin // e is rounding error. 87367aa18f1SStanislav Mekhanoshin Value *DEN_F32 = Builder.CreateUIToFP(Den, F32Ty); 87467aa18f1SStanislav Mekhanoshin Value *RCP_F32 = Builder.CreateFDiv(ConstantFP::get(F32Ty, 1.0), DEN_F32); 87567aa18f1SStanislav Mekhanoshin Constant *UINT_MAX_PLUS_1 = ConstantFP::get(F32Ty, BitsToFloat(0x4f800000)); 87667aa18f1SStanislav Mekhanoshin Value *RCP_SCALE = Builder.CreateFMul(RCP_F32, UINT_MAX_PLUS_1); 87767aa18f1SStanislav Mekhanoshin Value *RCP = Builder.CreateFPToUI(RCP_SCALE, I32Ty); 87867aa18f1SStanislav Mekhanoshin 87967aa18f1SStanislav Mekhanoshin // RCP_LO, RCP_HI = mul(RCP, Den) */ 88067aa18f1SStanislav Mekhanoshin Value *RCP_LO, *RCP_HI; 88167aa18f1SStanislav Mekhanoshin std::tie(RCP_LO, RCP_HI) = getMul64(Builder, RCP, Den); 88267aa18f1SStanislav Mekhanoshin 88367aa18f1SStanislav Mekhanoshin // NEG_RCP_LO = -RCP_LO 88467aa18f1SStanislav Mekhanoshin Value *NEG_RCP_LO = Builder.CreateNeg(RCP_LO); 88567aa18f1SStanislav Mekhanoshin 88667aa18f1SStanislav Mekhanoshin // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO) 88767aa18f1SStanislav Mekhanoshin Value *RCP_HI_0_CC = Builder.CreateICmpEQ(RCP_HI, Zero); 88867aa18f1SStanislav Mekhanoshin Value *ABS_RCP_LO = Builder.CreateSelect(RCP_HI_0_CC, NEG_RCP_LO, RCP_LO); 88967aa18f1SStanislav Mekhanoshin 89067aa18f1SStanislav Mekhanoshin // Calculate the rounding error from the URECIP instruction 89167aa18f1SStanislav Mekhanoshin // E = mulhu(ABS_RCP_LO, RCP) 89267aa18f1SStanislav Mekhanoshin Value *E = getMulHu(Builder, ABS_RCP_LO, RCP); 89367aa18f1SStanislav Mekhanoshin 89467aa18f1SStanislav Mekhanoshin // RCP_A_E = RCP + E 89567aa18f1SStanislav Mekhanoshin Value *RCP_A_E = Builder.CreateAdd(RCP, E); 89667aa18f1SStanislav Mekhanoshin 89767aa18f1SStanislav Mekhanoshin // RCP_S_E = RCP - E 89867aa18f1SStanislav Mekhanoshin Value *RCP_S_E = Builder.CreateSub(RCP, E); 89967aa18f1SStanislav Mekhanoshin 90067aa18f1SStanislav Mekhanoshin // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E) 90167aa18f1SStanislav Mekhanoshin Value *Tmp0 = Builder.CreateSelect(RCP_HI_0_CC, RCP_A_E, RCP_S_E); 90267aa18f1SStanislav Mekhanoshin 90367aa18f1SStanislav Mekhanoshin // Quotient = mulhu(Tmp0, Num) 90467aa18f1SStanislav Mekhanoshin Value *Quotient = getMulHu(Builder, Tmp0, Num); 90567aa18f1SStanislav Mekhanoshin 90667aa18f1SStanislav Mekhanoshin // Num_S_Remainder = Quotient * Den 90767aa18f1SStanislav Mekhanoshin Value *Num_S_Remainder = Builder.CreateMul(Quotient, Den); 90867aa18f1SStanislav Mekhanoshin 90967aa18f1SStanislav Mekhanoshin // Remainder = Num - Num_S_Remainder 91067aa18f1SStanislav Mekhanoshin Value *Remainder = Builder.CreateSub(Num, Num_S_Remainder); 91167aa18f1SStanislav Mekhanoshin 91267aa18f1SStanislav Mekhanoshin // Remainder_GE_Den = (Remainder >= Den ? -1 : 0) 91367aa18f1SStanislav Mekhanoshin Value *Rem_GE_Den_CC = Builder.CreateICmpUGE(Remainder, Den); 91467aa18f1SStanislav Mekhanoshin Value *Remainder_GE_Den = Builder.CreateSelect(Rem_GE_Den_CC, MinusOne, Zero); 91567aa18f1SStanislav Mekhanoshin 91667aa18f1SStanislav Mekhanoshin // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0) 91767aa18f1SStanislav Mekhanoshin Value *Num_GE_Num_S_Rem_CC = Builder.CreateICmpUGE(Num, Num_S_Remainder); 91867aa18f1SStanislav Mekhanoshin Value *Remainder_GE_Zero = Builder.CreateSelect(Num_GE_Num_S_Rem_CC, 91967aa18f1SStanislav Mekhanoshin MinusOne, Zero); 92067aa18f1SStanislav Mekhanoshin 92167aa18f1SStanislav Mekhanoshin // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero 92267aa18f1SStanislav Mekhanoshin Value *Tmp1 = Builder.CreateAnd(Remainder_GE_Den, Remainder_GE_Zero); 92367aa18f1SStanislav Mekhanoshin Value *Tmp1_0_CC = Builder.CreateICmpEQ(Tmp1, Zero); 92467aa18f1SStanislav Mekhanoshin 92567aa18f1SStanislav Mekhanoshin Value *Res; 92667aa18f1SStanislav Mekhanoshin if (IsDiv) { 92767aa18f1SStanislav Mekhanoshin // Quotient_A_One = Quotient + 1 92867aa18f1SStanislav Mekhanoshin Value *Quotient_A_One = Builder.CreateAdd(Quotient, One); 92967aa18f1SStanislav Mekhanoshin 93067aa18f1SStanislav Mekhanoshin // Quotient_S_One = Quotient - 1 93167aa18f1SStanislav Mekhanoshin Value *Quotient_S_One = Builder.CreateSub(Quotient, One); 93267aa18f1SStanislav Mekhanoshin 93367aa18f1SStanislav Mekhanoshin // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One) 93467aa18f1SStanislav Mekhanoshin Value *Div = Builder.CreateSelect(Tmp1_0_CC, Quotient, Quotient_A_One); 93567aa18f1SStanislav Mekhanoshin 93667aa18f1SStanislav Mekhanoshin // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div) 93767aa18f1SStanislav Mekhanoshin Res = Builder.CreateSelect(Num_GE_Num_S_Rem_CC, Div, Quotient_S_One); 93867aa18f1SStanislav Mekhanoshin } else { 93967aa18f1SStanislav Mekhanoshin // Remainder_S_Den = Remainder - Den 94067aa18f1SStanislav Mekhanoshin Value *Remainder_S_Den = Builder.CreateSub(Remainder, Den); 94167aa18f1SStanislav Mekhanoshin 94267aa18f1SStanislav Mekhanoshin // Remainder_A_Den = Remainder + Den 94367aa18f1SStanislav Mekhanoshin Value *Remainder_A_Den = Builder.CreateAdd(Remainder, Den); 94467aa18f1SStanislav Mekhanoshin 94567aa18f1SStanislav Mekhanoshin // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den) 94667aa18f1SStanislav Mekhanoshin Value *Rem = Builder.CreateSelect(Tmp1_0_CC, Remainder, Remainder_S_Den); 94767aa18f1SStanislav Mekhanoshin 94867aa18f1SStanislav Mekhanoshin // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem) 94967aa18f1SStanislav Mekhanoshin Res = Builder.CreateSelect(Num_GE_Num_S_Rem_CC, Rem, Remainder_A_Den); 95067aa18f1SStanislav Mekhanoshin } 95167aa18f1SStanislav Mekhanoshin 95267aa18f1SStanislav Mekhanoshin if (IsSigned) { 95367aa18f1SStanislav Mekhanoshin Res = Builder.CreateXor(Res, Sign); 95467aa18f1SStanislav Mekhanoshin Res = Builder.CreateSub(Res, Sign); 95567aa18f1SStanislav Mekhanoshin } 95667aa18f1SStanislav Mekhanoshin 95767aa18f1SStanislav Mekhanoshin Res = Builder.CreateTrunc(Res, Ty); 95867aa18f1SStanislav Mekhanoshin 95967aa18f1SStanislav Mekhanoshin return Res; 96067aa18f1SStanislav Mekhanoshin } 96167aa18f1SStanislav Mekhanoshin 96267aa18f1SStanislav Mekhanoshin bool AMDGPUCodeGenPrepare::visitBinaryOperator(BinaryOperator &I) { 963bcd91778SMatt Arsenault if (foldBinOpIntoSelect(I)) 964bcd91778SMatt Arsenault return true; 965bcd91778SMatt Arsenault 966f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 96767aa18f1SStanislav Mekhanoshin DA->isUniform(&I) && promoteUniformOpToI32(I)) 96867aa18f1SStanislav Mekhanoshin return true; 96967aa18f1SStanislav Mekhanoshin 970b3dd381aSMatt Arsenault if (UseMul24Intrin && replaceMulWithMul24(I)) 97149169a96SMatt Arsenault return true; 97249169a96SMatt Arsenault 97367aa18f1SStanislav Mekhanoshin bool Changed = false; 97467aa18f1SStanislav Mekhanoshin Instruction::BinaryOps Opc = I.getOpcode(); 97567aa18f1SStanislav Mekhanoshin Type *Ty = I.getType(); 97667aa18f1SStanislav Mekhanoshin Value *NewDiv = nullptr; 97767aa18f1SStanislav Mekhanoshin if ((Opc == Instruction::URem || Opc == Instruction::UDiv || 97867aa18f1SStanislav Mekhanoshin Opc == Instruction::SRem || Opc == Instruction::SDiv) && 97967aa18f1SStanislav Mekhanoshin Ty->getScalarSizeInBits() <= 32) { 98067aa18f1SStanislav Mekhanoshin Value *Num = I.getOperand(0); 98167aa18f1SStanislav Mekhanoshin Value *Den = I.getOperand(1); 98267aa18f1SStanislav Mekhanoshin IRBuilder<> Builder(&I); 98367aa18f1SStanislav Mekhanoshin Builder.SetCurrentDebugLocation(I.getDebugLoc()); 98467aa18f1SStanislav Mekhanoshin 98567aa18f1SStanislav Mekhanoshin if (VectorType *VT = dyn_cast<VectorType>(Ty)) { 98667aa18f1SStanislav Mekhanoshin NewDiv = UndefValue::get(VT); 98767aa18f1SStanislav Mekhanoshin 9887e7268acSStanislav Mekhanoshin for (unsigned N = 0, E = VT->getNumElements(); N != E; ++N) { 9897e7268acSStanislav Mekhanoshin Value *NumEltN = Builder.CreateExtractElement(Num, N); 9907e7268acSStanislav Mekhanoshin Value *DenEltN = Builder.CreateExtractElement(Den, N); 9917e7268acSStanislav Mekhanoshin Value *NewElt = expandDivRem32(Builder, I, NumEltN, DenEltN); 99267aa18f1SStanislav Mekhanoshin if (!NewElt) 9937e7268acSStanislav Mekhanoshin NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN); 9947e7268acSStanislav Mekhanoshin NewDiv = Builder.CreateInsertElement(NewDiv, NewElt, N); 99567aa18f1SStanislav Mekhanoshin } 99667aa18f1SStanislav Mekhanoshin } else { 9977e7268acSStanislav Mekhanoshin NewDiv = expandDivRem32(Builder, I, Num, Den); 99867aa18f1SStanislav Mekhanoshin } 99967aa18f1SStanislav Mekhanoshin 100067aa18f1SStanislav Mekhanoshin if (NewDiv) { 100167aa18f1SStanislav Mekhanoshin I.replaceAllUsesWith(NewDiv); 100267aa18f1SStanislav Mekhanoshin I.eraseFromParent(); 100367aa18f1SStanislav Mekhanoshin Changed = true; 100467aa18f1SStanislav Mekhanoshin } 100567aa18f1SStanislav Mekhanoshin } 1006e14df4b2SKonstantin Zhuravlyov 1007e14df4b2SKonstantin Zhuravlyov return Changed; 1008e14df4b2SKonstantin Zhuravlyov } 1009e14df4b2SKonstantin Zhuravlyov 1010a126a13bSWei Ding bool AMDGPUCodeGenPrepare::visitLoadInst(LoadInst &I) { 101190083d30SMatt Arsenault if (!WidenLoads) 101290083d30SMatt Arsenault return false; 101390083d30SMatt Arsenault 10140da6350dSMatt Arsenault if ((I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS || 10150da6350dSMatt Arsenault I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) && 1016a126a13bSWei Ding canWidenScalarExtLoad(I)) { 1017a126a13bSWei Ding IRBuilder<> Builder(&I); 1018a126a13bSWei Ding Builder.SetCurrentDebugLocation(I.getDebugLoc()); 1019a126a13bSWei Ding 1020a126a13bSWei Ding Type *I32Ty = Builder.getInt32Ty(); 1021a126a13bSWei Ding Type *PT = PointerType::get(I32Ty, I.getPointerAddressSpace()); 1022a126a13bSWei Ding Value *BitCast= Builder.CreateBitCast(I.getPointerOperand(), PT); 102314359ef1SJames Y Knight LoadInst *WidenLoad = Builder.CreateLoad(I32Ty, BitCast); 102457e541e8SMatt Arsenault WidenLoad->copyMetadata(I); 102557e541e8SMatt Arsenault 102657e541e8SMatt Arsenault // If we have range metadata, we need to convert the type, and not make 102757e541e8SMatt Arsenault // assumptions about the high bits. 102857e541e8SMatt Arsenault if (auto *Range = WidenLoad->getMetadata(LLVMContext::MD_range)) { 102957e541e8SMatt Arsenault ConstantInt *Lower = 103057e541e8SMatt Arsenault mdconst::extract<ConstantInt>(Range->getOperand(0)); 103157e541e8SMatt Arsenault 103257e541e8SMatt Arsenault if (Lower->getValue().isNullValue()) { 103357e541e8SMatt Arsenault WidenLoad->setMetadata(LLVMContext::MD_range, nullptr); 103457e541e8SMatt Arsenault } else { 103557e541e8SMatt Arsenault Metadata *LowAndHigh[] = { 103657e541e8SMatt Arsenault ConstantAsMetadata::get(ConstantInt::get(I32Ty, Lower->getValue().zext(32))), 103757e541e8SMatt Arsenault // Don't make assumptions about the high bits. 103857e541e8SMatt Arsenault ConstantAsMetadata::get(ConstantInt::get(I32Ty, 0)) 103957e541e8SMatt Arsenault }; 104057e541e8SMatt Arsenault 104157e541e8SMatt Arsenault WidenLoad->setMetadata(LLVMContext::MD_range, 104257e541e8SMatt Arsenault MDNode::get(Mod->getContext(), LowAndHigh)); 104357e541e8SMatt Arsenault } 104457e541e8SMatt Arsenault } 1045a126a13bSWei Ding 1046a126a13bSWei Ding int TySize = Mod->getDataLayout().getTypeSizeInBits(I.getType()); 1047a126a13bSWei Ding Type *IntNTy = Builder.getIntNTy(TySize); 1048a126a13bSWei Ding Value *ValTrunc = Builder.CreateTrunc(WidenLoad, IntNTy); 1049a126a13bSWei Ding Value *ValOrig = Builder.CreateBitCast(ValTrunc, I.getType()); 1050a126a13bSWei Ding I.replaceAllUsesWith(ValOrig); 1051a126a13bSWei Ding I.eraseFromParent(); 1052a126a13bSWei Ding return true; 1053a126a13bSWei Ding } 1054a126a13bSWei Ding 1055a126a13bSWei Ding return false; 1056a126a13bSWei Ding } 1057a126a13bSWei Ding 1058e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitICmpInst(ICmpInst &I) { 1059e14df4b2SKonstantin Zhuravlyov bool Changed = false; 1060e14df4b2SKonstantin Zhuravlyov 1061f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getOperand(0)->getType()) && 1062f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1063f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformOpToI32(I); 1064e14df4b2SKonstantin Zhuravlyov 1065e14df4b2SKonstantin Zhuravlyov return Changed; 1066e14df4b2SKonstantin Zhuravlyov } 1067e14df4b2SKonstantin Zhuravlyov 1068e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitSelectInst(SelectInst &I) { 1069e14df4b2SKonstantin Zhuravlyov bool Changed = false; 1070e14df4b2SKonstantin Zhuravlyov 1071f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 1072f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1073f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformOpToI32(I); 1074b4eb5d50SKonstantin Zhuravlyov 1075b4eb5d50SKonstantin Zhuravlyov return Changed; 1076b4eb5d50SKonstantin Zhuravlyov } 1077b4eb5d50SKonstantin Zhuravlyov 1078b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitIntrinsicInst(IntrinsicInst &I) { 1079b4eb5d50SKonstantin Zhuravlyov switch (I.getIntrinsicID()) { 1080b4eb5d50SKonstantin Zhuravlyov case Intrinsic::bitreverse: 1081b4eb5d50SKonstantin Zhuravlyov return visitBitreverseIntrinsicInst(I); 1082b4eb5d50SKonstantin Zhuravlyov default: 1083b4eb5d50SKonstantin Zhuravlyov return false; 1084b4eb5d50SKonstantin Zhuravlyov } 1085b4eb5d50SKonstantin Zhuravlyov } 1086b4eb5d50SKonstantin Zhuravlyov 1087b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitBitreverseIntrinsicInst(IntrinsicInst &I) { 1088b4eb5d50SKonstantin Zhuravlyov bool Changed = false; 1089b4eb5d50SKonstantin Zhuravlyov 1090f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 1091f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1092f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformBitreverseToI32(I); 1093e14df4b2SKonstantin Zhuravlyov 1094e14df4b2SKonstantin Zhuravlyov return Changed; 1095e14df4b2SKonstantin Zhuravlyov } 1096e14df4b2SKonstantin Zhuravlyov 109786de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::doInitialization(Module &M) { 1098a1fe17c9SMatt Arsenault Mod = &M; 109949169a96SMatt Arsenault DL = &Mod->getDataLayout(); 110086de486dSMatt Arsenault return false; 110186de486dSMatt Arsenault } 110286de486dSMatt Arsenault 110386de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::runOnFunction(Function &F) { 11048b61764cSFrancis Visoiu Mistrih if (skipFunction(F)) 110586de486dSMatt Arsenault return false; 110686de486dSMatt Arsenault 11078b61764cSFrancis Visoiu Mistrih auto *TPC = getAnalysisIfAvailable<TargetPassConfig>(); 11088b61764cSFrancis Visoiu Mistrih if (!TPC) 11098b61764cSFrancis Visoiu Mistrih return false; 11108b61764cSFrancis Visoiu Mistrih 111112269ddaSMatt Arsenault const AMDGPUTargetMachine &TM = TPC->getTM<AMDGPUTargetMachine>(); 11125bfbae5cSTom Stellard ST = &TM.getSubtarget<GCNSubtarget>(F); 11137e7268acSStanislav Mekhanoshin AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(F); 111435617ed4SNicolai Haehnle DA = &getAnalysis<LegacyDivergenceAnalysis>(); 1115a1fe17c9SMatt Arsenault HasUnsafeFPMath = hasUnsafeFPMath(F); 1116db0ed3e4SMatt Arsenault HasFP32Denormals = ST->hasFP32Denormals(F); 111786de486dSMatt Arsenault 1118a1fe17c9SMatt Arsenault bool MadeChange = false; 1119a1fe17c9SMatt Arsenault 1120a1fe17c9SMatt Arsenault for (BasicBlock &BB : F) { 1121a1fe17c9SMatt Arsenault BasicBlock::iterator Next; 1122a1fe17c9SMatt Arsenault for (BasicBlock::iterator I = BB.begin(), E = BB.end(); I != E; I = Next) { 1123a1fe17c9SMatt Arsenault Next = std::next(I); 1124a1fe17c9SMatt Arsenault MadeChange |= visit(*I); 1125a1fe17c9SMatt Arsenault } 1126a1fe17c9SMatt Arsenault } 1127a1fe17c9SMatt Arsenault 1128a1fe17c9SMatt Arsenault return MadeChange; 112986de486dSMatt Arsenault } 113086de486dSMatt Arsenault 11318b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_BEGIN(AMDGPUCodeGenPrepare, DEBUG_TYPE, 113286de486dSMatt Arsenault "AMDGPU IR optimizations", false, false) 11337e7268acSStanislav Mekhanoshin INITIALIZE_PASS_DEPENDENCY(AssumptionCacheTracker) 113435617ed4SNicolai Haehnle INITIALIZE_PASS_DEPENDENCY(LegacyDivergenceAnalysis) 11358b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_END(AMDGPUCodeGenPrepare, DEBUG_TYPE, "AMDGPU IR optimizations", 11368b61764cSFrancis Visoiu Mistrih false, false) 113786de486dSMatt Arsenault 113886de486dSMatt Arsenault char AMDGPUCodeGenPrepare::ID = 0; 113986de486dSMatt Arsenault 11408b61764cSFrancis Visoiu Mistrih FunctionPass *llvm::createAMDGPUCodeGenPreparePass() { 11418b61764cSFrancis Visoiu Mistrih return new AMDGPUCodeGenPrepare(); 114286de486dSMatt Arsenault } 1143