186de486dSMatt Arsenault //===-- AMDGPUCodeGenPrepare.cpp ------------------------------------------===// 286de486dSMatt Arsenault // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 686de486dSMatt Arsenault // 786de486dSMatt Arsenault //===----------------------------------------------------------------------===// 886de486dSMatt Arsenault // 986de486dSMatt Arsenault /// \file 1086de486dSMatt Arsenault /// This pass does misc. AMDGPU optimizations on IR before instruction 1186de486dSMatt Arsenault /// selection. 1286de486dSMatt Arsenault // 1386de486dSMatt Arsenault //===----------------------------------------------------------------------===// 1486de486dSMatt Arsenault 1586de486dSMatt Arsenault #include "AMDGPU.h" 16a1fe17c9SMatt Arsenault #include "AMDGPUTargetMachine.h" 177e7268acSStanislav Mekhanoshin #include "llvm/Analysis/AssumptionCache.h" 18bcd91778SMatt Arsenault #include "llvm/Analysis/ConstantFolding.h" 1935617ed4SNicolai Haehnle #include "llvm/Analysis/LegacyDivergenceAnalysis.h" 2067aa18f1SStanislav Mekhanoshin #include "llvm/Analysis/ValueTracking.h" 218b61764cSFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetPassConfig.h" 22a7aaadc1SFlorian Hahn #include "llvm/IR/Dominators.h" 236bda14b3SChandler Carruth #include "llvm/IR/InstVisitor.h" 246a87e9b0Sdfukalov #include "llvm/IR/IntrinsicsAMDGPU.h" 2505da2fe5SReid Kleckner #include "llvm/InitializePasses.h" 26734bb7bbSEugene Zelenko #include "llvm/Pass.h" 271673a080SSimon Pilgrim #include "llvm/Support/KnownBits.h" 28a7aaadc1SFlorian Hahn #include "llvm/Transforms/Utils/IntegerDivision.h" 2986de486dSMatt Arsenault 3086de486dSMatt Arsenault #define DEBUG_TYPE "amdgpu-codegenprepare" 3186de486dSMatt Arsenault 3286de486dSMatt Arsenault using namespace llvm; 3386de486dSMatt Arsenault 3486de486dSMatt Arsenault namespace { 3586de486dSMatt Arsenault 3690083d30SMatt Arsenault static cl::opt<bool> WidenLoads( 3790083d30SMatt Arsenault "amdgpu-codegenprepare-widen-constant-loads", 3890083d30SMatt Arsenault cl::desc("Widen sub-dword constant address space loads in AMDGPUCodeGenPrepare"), 3990083d30SMatt Arsenault cl::ReallyHidden, 4044920e85SStanislav Mekhanoshin cl::init(false)); 4190083d30SMatt Arsenault 4275e6f0b3SMatt Arsenault static cl::opt<bool> Widen16BitOps( 4375e6f0b3SMatt Arsenault "amdgpu-codegenprepare-widen-16-bit-ops", 4475e6f0b3SMatt Arsenault cl::desc("Widen uniform 16-bit instructions to 32-bit in AMDGPUCodeGenPrepare"), 4575e6f0b3SMatt Arsenault cl::ReallyHidden, 4675e6f0b3SMatt Arsenault cl::init(true)); 4775e6f0b3SMatt Arsenault 48b3dd381aSMatt Arsenault static cl::opt<bool> UseMul24Intrin( 49b3dd381aSMatt Arsenault "amdgpu-codegenprepare-mul24", 50b3dd381aSMatt Arsenault cl::desc("Introduce mul24 intrinsics in AMDGPUCodeGenPrepare"), 51b3dd381aSMatt Arsenault cl::ReallyHidden, 52b3dd381aSMatt Arsenault cl::init(true)); 53b3dd381aSMatt Arsenault 549ec66860SMatt Arsenault // Legalize 64-bit division by using the generic IR expansion. 5534d9a16eSMatt Arsenault static cl::opt<bool> ExpandDiv64InIR( 5634d9a16eSMatt Arsenault "amdgpu-codegenprepare-expand-div64", 5734d9a16eSMatt Arsenault cl::desc("Expand 64-bit division in AMDGPUCodeGenPrepare"), 5834d9a16eSMatt Arsenault cl::ReallyHidden, 5934d9a16eSMatt Arsenault cl::init(false)); 6034d9a16eSMatt Arsenault 619ec66860SMatt Arsenault // Leave all division operations as they are. This supersedes ExpandDiv64InIR 629ec66860SMatt Arsenault // and is used for testing the legalizer. 639ec66860SMatt Arsenault static cl::opt<bool> DisableIDivExpand( 649ec66860SMatt Arsenault "amdgpu-codegenprepare-disable-idiv-expansion", 659ec66860SMatt Arsenault cl::desc("Prevent expanding integer division in AMDGPUCodeGenPrepare"), 669ec66860SMatt Arsenault cl::ReallyHidden, 679ec66860SMatt Arsenault cl::init(false)); 689ec66860SMatt Arsenault 6986de486dSMatt Arsenault class AMDGPUCodeGenPrepare : public FunctionPass, 70a1fe17c9SMatt Arsenault public InstVisitor<AMDGPUCodeGenPrepare, bool> { 715bfbae5cSTom Stellard const GCNSubtarget *ST = nullptr; 727e7268acSStanislav Mekhanoshin AssumptionCache *AC = nullptr; 73b30e1223SMatt Arsenault DominatorTree *DT = nullptr; 7435617ed4SNicolai Haehnle LegacyDivergenceAnalysis *DA = nullptr; 75734bb7bbSEugene Zelenko Module *Mod = nullptr; 7649169a96SMatt Arsenault const DataLayout *DL = nullptr; 77734bb7bbSEugene Zelenko bool HasUnsafeFPMath = false; 78db0ed3e4SMatt Arsenault bool HasFP32Denormals = false; 7986de486dSMatt Arsenault 805f8f34e4SAdrian Prantl /// Copies exact/nsw/nuw flags (if any) from binary operation \p I to 81f74fc60aSKonstantin Zhuravlyov /// binary operation \p V. 82e14df4b2SKonstantin Zhuravlyov /// 83f74fc60aSKonstantin Zhuravlyov /// \returns Binary operation \p V. 84f74fc60aSKonstantin Zhuravlyov /// \returns \p T's base element bit width. 85f74fc60aSKonstantin Zhuravlyov unsigned getBaseElementBitWidth(const Type *T) const; 86e14df4b2SKonstantin Zhuravlyov 87f74fc60aSKonstantin Zhuravlyov /// \returns Equivalent 32 bit integer type for given type \p T. For example, 88f74fc60aSKonstantin Zhuravlyov /// if \p T is i7, then i32 is returned; if \p T is <3 x i12>, then <3 x i32> 89f74fc60aSKonstantin Zhuravlyov /// is returned. 90e14df4b2SKonstantin Zhuravlyov Type *getI32Ty(IRBuilder<> &B, const Type *T) const; 91e14df4b2SKonstantin Zhuravlyov 92e14df4b2SKonstantin Zhuravlyov /// \returns True if binary operation \p I is a signed binary operation, false 93e14df4b2SKonstantin Zhuravlyov /// otherwise. 94e14df4b2SKonstantin Zhuravlyov bool isSigned(const BinaryOperator &I) const; 95e14df4b2SKonstantin Zhuravlyov 96e14df4b2SKonstantin Zhuravlyov /// \returns True if the condition of 'select' operation \p I comes from a 97e14df4b2SKonstantin Zhuravlyov /// signed 'icmp' operation, false otherwise. 98e14df4b2SKonstantin Zhuravlyov bool isSigned(const SelectInst &I) const; 99e14df4b2SKonstantin Zhuravlyov 100f74fc60aSKonstantin Zhuravlyov /// \returns True if type \p T needs to be promoted to 32 bit integer type, 101f74fc60aSKonstantin Zhuravlyov /// false otherwise. 102f74fc60aSKonstantin Zhuravlyov bool needsPromotionToI32(const Type *T) const; 103e14df4b2SKonstantin Zhuravlyov 1045f8f34e4SAdrian Prantl /// Promotes uniform binary operation \p I to equivalent 32 bit binary 105f74fc60aSKonstantin Zhuravlyov /// operation. 106f74fc60aSKonstantin Zhuravlyov /// 107f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 108f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 109f74fc60aSKonstantin Zhuravlyov /// 32 bits, replacing \p I with equivalent 32 bit binary operation, and 110f74fc60aSKonstantin Zhuravlyov /// truncating the result of 32 bit binary operation back to \p I's original 111f74fc60aSKonstantin Zhuravlyov /// type. Division operation is not promoted. 112f74fc60aSKonstantin Zhuravlyov /// 113f74fc60aSKonstantin Zhuravlyov /// \returns True if \p I is promoted to equivalent 32 bit binary operation, 114f74fc60aSKonstantin Zhuravlyov /// false otherwise. 115f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(BinaryOperator &I) const; 116f74fc60aSKonstantin Zhuravlyov 1175f8f34e4SAdrian Prantl /// Promotes uniform 'icmp' operation \p I to 32 bit 'icmp' operation. 118f74fc60aSKonstantin Zhuravlyov /// 119f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 120f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 121f74fc60aSKonstantin Zhuravlyov /// 32 bits, and replacing \p I with 32 bit 'icmp' operation. 122e14df4b2SKonstantin Zhuravlyov /// 123e14df4b2SKonstantin Zhuravlyov /// \returns True. 124f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(ICmpInst &I) const; 125e14df4b2SKonstantin Zhuravlyov 1265f8f34e4SAdrian Prantl /// Promotes uniform 'select' operation \p I to 32 bit 'select' 127f74fc60aSKonstantin Zhuravlyov /// operation. 128f74fc60aSKonstantin Zhuravlyov /// 129f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 130f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by sign or zero extending operands to 131f74fc60aSKonstantin Zhuravlyov /// 32 bits, replacing \p I with 32 bit 'select' operation, and truncating the 132f74fc60aSKonstantin Zhuravlyov /// result of 32 bit 'select' operation back to \p I's original type. 133e14df4b2SKonstantin Zhuravlyov /// 134e14df4b2SKonstantin Zhuravlyov /// \returns True. 135f74fc60aSKonstantin Zhuravlyov bool promoteUniformOpToI32(SelectInst &I) const; 136b4eb5d50SKonstantin Zhuravlyov 1375f8f34e4SAdrian Prantl /// Promotes uniform 'bitreverse' intrinsic \p I to 32 bit 'bitreverse' 138f74fc60aSKonstantin Zhuravlyov /// intrinsic. 139f74fc60aSKonstantin Zhuravlyov /// 140f74fc60aSKonstantin Zhuravlyov /// \details \p I's base element bit width must be greater than 1 and less 141f74fc60aSKonstantin Zhuravlyov /// than or equal 16. Promotion is done by zero extending the operand to 32 142f74fc60aSKonstantin Zhuravlyov /// bits, replacing \p I with 32 bit 'bitreverse' intrinsic, shifting the 143f74fc60aSKonstantin Zhuravlyov /// result of 32 bit 'bitreverse' intrinsic to the right with zero fill (the 144f74fc60aSKonstantin Zhuravlyov /// shift amount is 32 minus \p I's base element bit width), and truncating 145f74fc60aSKonstantin Zhuravlyov /// the result of the shift operation back to \p I's original type. 146b4eb5d50SKonstantin Zhuravlyov /// 147b4eb5d50SKonstantin Zhuravlyov /// \returns True. 148f74fc60aSKonstantin Zhuravlyov bool promoteUniformBitreverseToI32(IntrinsicInst &I) const; 14967aa18f1SStanislav Mekhanoshin 15049169a96SMatt Arsenault 15149169a96SMatt Arsenault unsigned numBitsUnsigned(Value *Op, unsigned ScalarSize) const; 15249169a96SMatt Arsenault unsigned numBitsSigned(Value *Op, unsigned ScalarSize) const; 15349169a96SMatt Arsenault bool isI24(Value *V, unsigned ScalarSize) const; 15449169a96SMatt Arsenault bool isU24(Value *V, unsigned ScalarSize) const; 15549169a96SMatt Arsenault 15649169a96SMatt Arsenault /// Replace mul instructions with llvm.amdgcn.mul.u24 or llvm.amdgcn.mul.s24. 15749169a96SMatt Arsenault /// SelectionDAG has an issue where an and asserting the bits are known 15849169a96SMatt Arsenault bool replaceMulWithMul24(BinaryOperator &I) const; 15949169a96SMatt Arsenault 160bcd91778SMatt Arsenault /// Perform same function as equivalently named function in DAGCombiner. Since 161bcd91778SMatt Arsenault /// we expand some divisions here, we need to perform this before obscuring. 162bcd91778SMatt Arsenault bool foldBinOpIntoSelect(BinaryOperator &I) const; 163bcd91778SMatt Arsenault 164b30e1223SMatt Arsenault bool divHasSpecialOptimization(BinaryOperator &I, 165b30e1223SMatt Arsenault Value *Num, Value *Den) const; 16634d9a16eSMatt Arsenault int getDivNumBits(BinaryOperator &I, 16734d9a16eSMatt Arsenault Value *Num, Value *Den, 16834d9a16eSMatt Arsenault unsigned AtLeast, bool Signed) const; 169b30e1223SMatt Arsenault 17067aa18f1SStanislav Mekhanoshin /// Expands 24 bit div or rem. 1717e7268acSStanislav Mekhanoshin Value* expandDivRem24(IRBuilder<> &Builder, BinaryOperator &I, 1727e7268acSStanislav Mekhanoshin Value *Num, Value *Den, 17367aa18f1SStanislav Mekhanoshin bool IsDiv, bool IsSigned) const; 17467aa18f1SStanislav Mekhanoshin 17534d9a16eSMatt Arsenault Value *expandDivRem24Impl(IRBuilder<> &Builder, BinaryOperator &I, 17634d9a16eSMatt Arsenault Value *Num, Value *Den, unsigned NumBits, 17734d9a16eSMatt Arsenault bool IsDiv, bool IsSigned) const; 17834d9a16eSMatt Arsenault 17967aa18f1SStanislav Mekhanoshin /// Expands 32 bit div or rem. 1807e7268acSStanislav Mekhanoshin Value* expandDivRem32(IRBuilder<> &Builder, BinaryOperator &I, 18167aa18f1SStanislav Mekhanoshin Value *Num, Value *Den) const; 18267aa18f1SStanislav Mekhanoshin 18334d9a16eSMatt Arsenault Value *shrinkDivRem64(IRBuilder<> &Builder, BinaryOperator &I, 18434d9a16eSMatt Arsenault Value *Num, Value *Den) const; 18534d9a16eSMatt Arsenault void expandDivRem64(BinaryOperator &I) const; 18634d9a16eSMatt Arsenault 1875f8f34e4SAdrian Prantl /// Widen a scalar load. 188a126a13bSWei Ding /// 189a126a13bSWei Ding /// \details \p Widen scalar load for uniform, small type loads from constant 190a126a13bSWei Ding // memory / to a full 32-bits and then truncate the input to allow a scalar 191a126a13bSWei Ding // load instead of a vector load. 192a126a13bSWei Ding // 193a126a13bSWei Ding /// \returns True. 194a126a13bSWei Ding 195a126a13bSWei Ding bool canWidenScalarExtLoad(LoadInst &I) const; 196e14df4b2SKonstantin Zhuravlyov 19786de486dSMatt Arsenault public: 19886de486dSMatt Arsenault static char ID; 199734bb7bbSEugene Zelenko 2008b61764cSFrancis Visoiu Mistrih AMDGPUCodeGenPrepare() : FunctionPass(ID) {} 201a1fe17c9SMatt Arsenault 202a1fe17c9SMatt Arsenault bool visitFDiv(BinaryOperator &I); 203a1fe17c9SMatt Arsenault 204e14df4b2SKonstantin Zhuravlyov bool visitInstruction(Instruction &I) { return false; } 205e14df4b2SKonstantin Zhuravlyov bool visitBinaryOperator(BinaryOperator &I); 206a126a13bSWei Ding bool visitLoadInst(LoadInst &I); 207e14df4b2SKonstantin Zhuravlyov bool visitICmpInst(ICmpInst &I); 208e14df4b2SKonstantin Zhuravlyov bool visitSelectInst(SelectInst &I); 20986de486dSMatt Arsenault 210b4eb5d50SKonstantin Zhuravlyov bool visitIntrinsicInst(IntrinsicInst &I); 211b4eb5d50SKonstantin Zhuravlyov bool visitBitreverseIntrinsicInst(IntrinsicInst &I); 212b4eb5d50SKonstantin Zhuravlyov 21386de486dSMatt Arsenault bool doInitialization(Module &M) override; 21486de486dSMatt Arsenault bool runOnFunction(Function &F) override; 21586de486dSMatt Arsenault 216117296c0SMehdi Amini StringRef getPassName() const override { return "AMDGPU IR optimizations"; } 21786de486dSMatt Arsenault 21886de486dSMatt Arsenault void getAnalysisUsage(AnalysisUsage &AU) const override { 2197e7268acSStanislav Mekhanoshin AU.addRequired<AssumptionCacheTracker>(); 22035617ed4SNicolai Haehnle AU.addRequired<LegacyDivergenceAnalysis>(); 22165dbdc32SMatt Arsenault 22265dbdc32SMatt Arsenault // FIXME: Division expansion needs to preserve the dominator tree. 22365dbdc32SMatt Arsenault if (!ExpandDiv64InIR) 22486de486dSMatt Arsenault AU.setPreservesAll(); 22586de486dSMatt Arsenault } 22686de486dSMatt Arsenault }; 22786de486dSMatt Arsenault 228734bb7bbSEugene Zelenko } // end anonymous namespace 22986de486dSMatt Arsenault 230f74fc60aSKonstantin Zhuravlyov unsigned AMDGPUCodeGenPrepare::getBaseElementBitWidth(const Type *T) const { 231f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(T) && "T does not need promotion to i32"); 232e14df4b2SKonstantin Zhuravlyov 233e14df4b2SKonstantin Zhuravlyov if (T->isIntegerTy()) 234f74fc60aSKonstantin Zhuravlyov return T->getIntegerBitWidth(); 235f74fc60aSKonstantin Zhuravlyov return cast<VectorType>(T)->getElementType()->getIntegerBitWidth(); 236e14df4b2SKonstantin Zhuravlyov } 237e14df4b2SKonstantin Zhuravlyov 238e14df4b2SKonstantin Zhuravlyov Type *AMDGPUCodeGenPrepare::getI32Ty(IRBuilder<> &B, const Type *T) const { 239f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(T) && "T does not need promotion to i32"); 240e14df4b2SKonstantin Zhuravlyov 241e14df4b2SKonstantin Zhuravlyov if (T->isIntegerTy()) 242e14df4b2SKonstantin Zhuravlyov return B.getInt32Ty(); 2433254a001SChristopher Tetreault return FixedVectorType::get(B.getInt32Ty(), cast<FixedVectorType>(T)); 244e14df4b2SKonstantin Zhuravlyov } 245e14df4b2SKonstantin Zhuravlyov 246e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const BinaryOperator &I) const { 247691e2e02SKonstantin Zhuravlyov return I.getOpcode() == Instruction::AShr || 248691e2e02SKonstantin Zhuravlyov I.getOpcode() == Instruction::SDiv || I.getOpcode() == Instruction::SRem; 249e14df4b2SKonstantin Zhuravlyov } 250e14df4b2SKonstantin Zhuravlyov 251e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::isSigned(const SelectInst &I) const { 252e14df4b2SKonstantin Zhuravlyov return isa<ICmpInst>(I.getOperand(0)) ? 253e14df4b2SKonstantin Zhuravlyov cast<ICmpInst>(I.getOperand(0))->isSigned() : false; 254e14df4b2SKonstantin Zhuravlyov } 255e14df4b2SKonstantin Zhuravlyov 256f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::needsPromotionToI32(const Type *T) const { 25775e6f0b3SMatt Arsenault if (!Widen16BitOps) 25875e6f0b3SMatt Arsenault return false; 25975e6f0b3SMatt Arsenault 260eb522e68SMatt Arsenault const IntegerType *IntTy = dyn_cast<IntegerType>(T); 261eb522e68SMatt Arsenault if (IntTy && IntTy->getBitWidth() > 1 && IntTy->getBitWidth() <= 16) 262f74fc60aSKonstantin Zhuravlyov return true; 263eb522e68SMatt Arsenault 264eb522e68SMatt Arsenault if (const VectorType *VT = dyn_cast<VectorType>(T)) { 265eb522e68SMatt Arsenault // TODO: The set of packed operations is more limited, so may want to 266eb522e68SMatt Arsenault // promote some anyway. 267eb522e68SMatt Arsenault if (ST->hasVOP3PInsts()) 268f74fc60aSKonstantin Zhuravlyov return false; 269eb522e68SMatt Arsenault 270eb522e68SMatt Arsenault return needsPromotionToI32(VT->getElementType()); 271eb522e68SMatt Arsenault } 272eb522e68SMatt Arsenault 273eb522e68SMatt Arsenault return false; 274f74fc60aSKonstantin Zhuravlyov } 275e14df4b2SKonstantin Zhuravlyov 276d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nsw set. 277d59e6404SMatt Arsenault static bool promotedOpIsNSW(const Instruction &I) { 278d59e6404SMatt Arsenault switch (I.getOpcode()) { 279d59e6404SMatt Arsenault case Instruction::Shl: 280d59e6404SMatt Arsenault case Instruction::Add: 281d59e6404SMatt Arsenault case Instruction::Sub: 282d59e6404SMatt Arsenault return true; 283d59e6404SMatt Arsenault case Instruction::Mul: 284d59e6404SMatt Arsenault return I.hasNoUnsignedWrap(); 285d59e6404SMatt Arsenault default: 286d59e6404SMatt Arsenault return false; 287d59e6404SMatt Arsenault } 288d59e6404SMatt Arsenault } 289d59e6404SMatt Arsenault 290d59e6404SMatt Arsenault // Return true if the op promoted to i32 should have nuw set. 291d59e6404SMatt Arsenault static bool promotedOpIsNUW(const Instruction &I) { 292d59e6404SMatt Arsenault switch (I.getOpcode()) { 293d59e6404SMatt Arsenault case Instruction::Shl: 294d59e6404SMatt Arsenault case Instruction::Add: 295d59e6404SMatt Arsenault case Instruction::Mul: 296d59e6404SMatt Arsenault return true; 297d59e6404SMatt Arsenault case Instruction::Sub: 298d59e6404SMatt Arsenault return I.hasNoUnsignedWrap(); 299d59e6404SMatt Arsenault default: 300d59e6404SMatt Arsenault return false; 301d59e6404SMatt Arsenault } 302d59e6404SMatt Arsenault } 303d59e6404SMatt Arsenault 304a126a13bSWei Ding bool AMDGPUCodeGenPrepare::canWidenScalarExtLoad(LoadInst &I) const { 305a126a13bSWei Ding Type *Ty = I.getType(); 306a126a13bSWei Ding const DataLayout &DL = Mod->getDataLayout(); 307a126a13bSWei Ding int TySize = DL.getTypeSizeInBits(Ty); 30852911428SGuillaume Chatelet Align Alignment = DL.getValueOrABITypeAlignment(I.getAlign(), Ty); 309a126a13bSWei Ding 31052911428SGuillaume Chatelet return I.isSimple() && TySize < 32 && Alignment >= 4 && DA->isUniform(&I); 311a126a13bSWei Ding } 312a126a13bSWei Ding 313f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(BinaryOperator &I) const { 314f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 315f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 316f74fc60aSKonstantin Zhuravlyov 317f74fc60aSKonstantin Zhuravlyov if (I.getOpcode() == Instruction::SDiv || 31867aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::UDiv || 31967aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::SRem || 32067aa18f1SStanislav Mekhanoshin I.getOpcode() == Instruction::URem) 321e14df4b2SKonstantin Zhuravlyov return false; 322e14df4b2SKonstantin Zhuravlyov 323e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 324e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 325e14df4b2SKonstantin Zhuravlyov 326e14df4b2SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 327e14df4b2SKonstantin Zhuravlyov Value *ExtOp0 = nullptr; 328e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 329e14df4b2SKonstantin Zhuravlyov Value *ExtRes = nullptr; 330e14df4b2SKonstantin Zhuravlyov Value *TruncRes = nullptr; 331e14df4b2SKonstantin Zhuravlyov 332e14df4b2SKonstantin Zhuravlyov if (isSigned(I)) { 333e14df4b2SKonstantin Zhuravlyov ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty); 334e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 335e14df4b2SKonstantin Zhuravlyov } else { 336e14df4b2SKonstantin Zhuravlyov ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty); 337e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 338e14df4b2SKonstantin Zhuravlyov } 339d59e6404SMatt Arsenault 340d59e6404SMatt Arsenault ExtRes = Builder.CreateBinOp(I.getOpcode(), ExtOp0, ExtOp1); 341d59e6404SMatt Arsenault if (Instruction *Inst = dyn_cast<Instruction>(ExtRes)) { 342d59e6404SMatt Arsenault if (promotedOpIsNSW(cast<Instruction>(I))) 343d59e6404SMatt Arsenault Inst->setHasNoSignedWrap(); 344d59e6404SMatt Arsenault 345d59e6404SMatt Arsenault if (promotedOpIsNUW(cast<Instruction>(I))) 346d59e6404SMatt Arsenault Inst->setHasNoUnsignedWrap(); 347d59e6404SMatt Arsenault 348d59e6404SMatt Arsenault if (const auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) 349d59e6404SMatt Arsenault Inst->setIsExact(ExactOp->isExact()); 350d59e6404SMatt Arsenault } 351d59e6404SMatt Arsenault 352f74fc60aSKonstantin Zhuravlyov TruncRes = Builder.CreateTrunc(ExtRes, I.getType()); 353e14df4b2SKonstantin Zhuravlyov 354e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 355e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 356e14df4b2SKonstantin Zhuravlyov 357e14df4b2SKonstantin Zhuravlyov return true; 358e14df4b2SKonstantin Zhuravlyov } 359e14df4b2SKonstantin Zhuravlyov 360f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(ICmpInst &I) const { 361f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getOperand(0)->getType()) && 362f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 363e14df4b2SKonstantin Zhuravlyov 364e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 365e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 366e14df4b2SKonstantin Zhuravlyov 367f74fc60aSKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getOperand(0)->getType()); 368e14df4b2SKonstantin Zhuravlyov Value *ExtOp0 = nullptr; 369e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 370e14df4b2SKonstantin Zhuravlyov Value *NewICmp = nullptr; 371e14df4b2SKonstantin Zhuravlyov 372e14df4b2SKonstantin Zhuravlyov if (I.isSigned()) { 373f74fc60aSKonstantin Zhuravlyov ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty); 374f74fc60aSKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 375e14df4b2SKonstantin Zhuravlyov } else { 376f74fc60aSKonstantin Zhuravlyov ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty); 377f74fc60aSKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 378e14df4b2SKonstantin Zhuravlyov } 379e14df4b2SKonstantin Zhuravlyov NewICmp = Builder.CreateICmp(I.getPredicate(), ExtOp0, ExtOp1); 380e14df4b2SKonstantin Zhuravlyov 381e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(NewICmp); 382e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 383e14df4b2SKonstantin Zhuravlyov 384e14df4b2SKonstantin Zhuravlyov return true; 385e14df4b2SKonstantin Zhuravlyov } 386e14df4b2SKonstantin Zhuravlyov 387f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(SelectInst &I) const { 388f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 389f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 390e14df4b2SKonstantin Zhuravlyov 391e14df4b2SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 392e14df4b2SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 393e14df4b2SKonstantin Zhuravlyov 394e14df4b2SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 395e14df4b2SKonstantin Zhuravlyov Value *ExtOp1 = nullptr; 396e14df4b2SKonstantin Zhuravlyov Value *ExtOp2 = nullptr; 397e14df4b2SKonstantin Zhuravlyov Value *ExtRes = nullptr; 398e14df4b2SKonstantin Zhuravlyov Value *TruncRes = nullptr; 399e14df4b2SKonstantin Zhuravlyov 400e14df4b2SKonstantin Zhuravlyov if (isSigned(I)) { 401e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty); 402e14df4b2SKonstantin Zhuravlyov ExtOp2 = Builder.CreateSExt(I.getOperand(2), I32Ty); 403e14df4b2SKonstantin Zhuravlyov } else { 404e14df4b2SKonstantin Zhuravlyov ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty); 405e14df4b2SKonstantin Zhuravlyov ExtOp2 = Builder.CreateZExt(I.getOperand(2), I32Ty); 406e14df4b2SKonstantin Zhuravlyov } 407e14df4b2SKonstantin Zhuravlyov ExtRes = Builder.CreateSelect(I.getOperand(0), ExtOp1, ExtOp2); 408f74fc60aSKonstantin Zhuravlyov TruncRes = Builder.CreateTrunc(ExtRes, I.getType()); 409e14df4b2SKonstantin Zhuravlyov 410e14df4b2SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 411e14df4b2SKonstantin Zhuravlyov I.eraseFromParent(); 412e14df4b2SKonstantin Zhuravlyov 413e14df4b2SKonstantin Zhuravlyov return true; 414e14df4b2SKonstantin Zhuravlyov } 415e14df4b2SKonstantin Zhuravlyov 416f74fc60aSKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::promoteUniformBitreverseToI32( 417b4eb5d50SKonstantin Zhuravlyov IntrinsicInst &I) const { 418f74fc60aSKonstantin Zhuravlyov assert(I.getIntrinsicID() == Intrinsic::bitreverse && 419f74fc60aSKonstantin Zhuravlyov "I must be bitreverse intrinsic"); 420f74fc60aSKonstantin Zhuravlyov assert(needsPromotionToI32(I.getType()) && 421f74fc60aSKonstantin Zhuravlyov "I does not need promotion to i32"); 422b4eb5d50SKonstantin Zhuravlyov 423b4eb5d50SKonstantin Zhuravlyov IRBuilder<> Builder(&I); 424b4eb5d50SKonstantin Zhuravlyov Builder.SetCurrentDebugLocation(I.getDebugLoc()); 425b4eb5d50SKonstantin Zhuravlyov 426b4eb5d50SKonstantin Zhuravlyov Type *I32Ty = getI32Ty(Builder, I.getType()); 427b4eb5d50SKonstantin Zhuravlyov Function *I32 = 428c09e2d7eSKonstantin Zhuravlyov Intrinsic::getDeclaration(Mod, Intrinsic::bitreverse, { I32Ty }); 429b4eb5d50SKonstantin Zhuravlyov Value *ExtOp = Builder.CreateZExt(I.getOperand(0), I32Ty); 430b4eb5d50SKonstantin Zhuravlyov Value *ExtRes = Builder.CreateCall(I32, { ExtOp }); 431f74fc60aSKonstantin Zhuravlyov Value *LShrOp = 432f74fc60aSKonstantin Zhuravlyov Builder.CreateLShr(ExtRes, 32 - getBaseElementBitWidth(I.getType())); 433b4eb5d50SKonstantin Zhuravlyov Value *TruncRes = 434f74fc60aSKonstantin Zhuravlyov Builder.CreateTrunc(LShrOp, I.getType()); 435b4eb5d50SKonstantin Zhuravlyov 436b4eb5d50SKonstantin Zhuravlyov I.replaceAllUsesWith(TruncRes); 437b4eb5d50SKonstantin Zhuravlyov I.eraseFromParent(); 438b4eb5d50SKonstantin Zhuravlyov 439b4eb5d50SKonstantin Zhuravlyov return true; 440b4eb5d50SKonstantin Zhuravlyov } 441b4eb5d50SKonstantin Zhuravlyov 44249169a96SMatt Arsenault unsigned AMDGPUCodeGenPrepare::numBitsUnsigned(Value *Op, 44349169a96SMatt Arsenault unsigned ScalarSize) const { 44449169a96SMatt Arsenault KnownBits Known = computeKnownBits(Op, *DL, 0, AC); 44549169a96SMatt Arsenault return ScalarSize - Known.countMinLeadingZeros(); 44649169a96SMatt Arsenault } 44749169a96SMatt Arsenault 44849169a96SMatt Arsenault unsigned AMDGPUCodeGenPrepare::numBitsSigned(Value *Op, 44949169a96SMatt Arsenault unsigned ScalarSize) const { 45049169a96SMatt Arsenault // In order for this to be a signed 24-bit value, bit 23, must 45149169a96SMatt Arsenault // be a sign bit. 45249169a96SMatt Arsenault return ScalarSize - ComputeNumSignBits(Op, *DL, 0, AC); 45349169a96SMatt Arsenault } 45449169a96SMatt Arsenault 45549169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::isI24(Value *V, unsigned ScalarSize) const { 45649169a96SMatt Arsenault return ScalarSize >= 24 && // Types less than 24-bit should be treated 45749169a96SMatt Arsenault // as unsigned 24-bit values. 45849169a96SMatt Arsenault numBitsSigned(V, ScalarSize) < 24; 45949169a96SMatt Arsenault } 46049169a96SMatt Arsenault 46149169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::isU24(Value *V, unsigned ScalarSize) const { 46249169a96SMatt Arsenault return numBitsUnsigned(V, ScalarSize) <= 24; 46349169a96SMatt Arsenault } 46449169a96SMatt Arsenault 46549169a96SMatt Arsenault static void extractValues(IRBuilder<> &Builder, 46649169a96SMatt Arsenault SmallVectorImpl<Value *> &Values, Value *V) { 4673254a001SChristopher Tetreault auto *VT = dyn_cast<FixedVectorType>(V->getType()); 46849169a96SMatt Arsenault if (!VT) { 46949169a96SMatt Arsenault Values.push_back(V); 47049169a96SMatt Arsenault return; 47149169a96SMatt Arsenault } 47249169a96SMatt Arsenault 47349169a96SMatt Arsenault for (int I = 0, E = VT->getNumElements(); I != E; ++I) 47449169a96SMatt Arsenault Values.push_back(Builder.CreateExtractElement(V, I)); 47549169a96SMatt Arsenault } 47649169a96SMatt Arsenault 47749169a96SMatt Arsenault static Value *insertValues(IRBuilder<> &Builder, 47849169a96SMatt Arsenault Type *Ty, 47949169a96SMatt Arsenault SmallVectorImpl<Value *> &Values) { 48049169a96SMatt Arsenault if (Values.size() == 1) 48149169a96SMatt Arsenault return Values[0]; 48249169a96SMatt Arsenault 48349169a96SMatt Arsenault Value *NewVal = UndefValue::get(Ty); 48449169a96SMatt Arsenault for (int I = 0, E = Values.size(); I != E; ++I) 48549169a96SMatt Arsenault NewVal = Builder.CreateInsertElement(NewVal, Values[I], I); 48649169a96SMatt Arsenault 48749169a96SMatt Arsenault return NewVal; 48849169a96SMatt Arsenault } 48949169a96SMatt Arsenault 49049169a96SMatt Arsenault bool AMDGPUCodeGenPrepare::replaceMulWithMul24(BinaryOperator &I) const { 49149169a96SMatt Arsenault if (I.getOpcode() != Instruction::Mul) 49249169a96SMatt Arsenault return false; 49349169a96SMatt Arsenault 49449169a96SMatt Arsenault Type *Ty = I.getType(); 49549169a96SMatt Arsenault unsigned Size = Ty->getScalarSizeInBits(); 49649169a96SMatt Arsenault if (Size <= 16 && ST->has16BitInsts()) 49749169a96SMatt Arsenault return false; 49849169a96SMatt Arsenault 49949169a96SMatt Arsenault // Prefer scalar if this could be s_mul_i32 50049169a96SMatt Arsenault if (DA->isUniform(&I)) 50149169a96SMatt Arsenault return false; 50249169a96SMatt Arsenault 50349169a96SMatt Arsenault Value *LHS = I.getOperand(0); 50449169a96SMatt Arsenault Value *RHS = I.getOperand(1); 50549169a96SMatt Arsenault IRBuilder<> Builder(&I); 50649169a96SMatt Arsenault Builder.SetCurrentDebugLocation(I.getDebugLoc()); 50749169a96SMatt Arsenault 50849169a96SMatt Arsenault Intrinsic::ID IntrID = Intrinsic::not_intrinsic; 50949169a96SMatt Arsenault 51049169a96SMatt Arsenault // TODO: Should this try to match mulhi24? 51149169a96SMatt Arsenault if (ST->hasMulU24() && isU24(LHS, Size) && isU24(RHS, Size)) { 51249169a96SMatt Arsenault IntrID = Intrinsic::amdgcn_mul_u24; 51349169a96SMatt Arsenault } else if (ST->hasMulI24() && isI24(LHS, Size) && isI24(RHS, Size)) { 51449169a96SMatt Arsenault IntrID = Intrinsic::amdgcn_mul_i24; 51549169a96SMatt Arsenault } else 51649169a96SMatt Arsenault return false; 51749169a96SMatt Arsenault 51849169a96SMatt Arsenault SmallVector<Value *, 4> LHSVals; 51949169a96SMatt Arsenault SmallVector<Value *, 4> RHSVals; 52049169a96SMatt Arsenault SmallVector<Value *, 4> ResultVals; 52149169a96SMatt Arsenault extractValues(Builder, LHSVals, LHS); 52249169a96SMatt Arsenault extractValues(Builder, RHSVals, RHS); 52349169a96SMatt Arsenault 52449169a96SMatt Arsenault 52549169a96SMatt Arsenault IntegerType *I32Ty = Builder.getInt32Ty(); 52649169a96SMatt Arsenault FunctionCallee Intrin = Intrinsic::getDeclaration(Mod, IntrID); 52749169a96SMatt Arsenault for (int I = 0, E = LHSVals.size(); I != E; ++I) { 52849169a96SMatt Arsenault Value *LHS, *RHS; 52949169a96SMatt Arsenault if (IntrID == Intrinsic::amdgcn_mul_u24) { 53049169a96SMatt Arsenault LHS = Builder.CreateZExtOrTrunc(LHSVals[I], I32Ty); 53149169a96SMatt Arsenault RHS = Builder.CreateZExtOrTrunc(RHSVals[I], I32Ty); 53249169a96SMatt Arsenault } else { 53349169a96SMatt Arsenault LHS = Builder.CreateSExtOrTrunc(LHSVals[I], I32Ty); 53449169a96SMatt Arsenault RHS = Builder.CreateSExtOrTrunc(RHSVals[I], I32Ty); 53549169a96SMatt Arsenault } 53649169a96SMatt Arsenault 53749169a96SMatt Arsenault Value *Result = Builder.CreateCall(Intrin, {LHS, RHS}); 53849169a96SMatt Arsenault 53949169a96SMatt Arsenault if (IntrID == Intrinsic::amdgcn_mul_u24) { 54049169a96SMatt Arsenault ResultVals.push_back(Builder.CreateZExtOrTrunc(Result, 54149169a96SMatt Arsenault LHSVals[I]->getType())); 54249169a96SMatt Arsenault } else { 54349169a96SMatt Arsenault ResultVals.push_back(Builder.CreateSExtOrTrunc(Result, 54449169a96SMatt Arsenault LHSVals[I]->getType())); 54549169a96SMatt Arsenault } 54649169a96SMatt Arsenault } 54749169a96SMatt Arsenault 548c6ab2b4fSMatt Arsenault Value *NewVal = insertValues(Builder, Ty, ResultVals); 549c6ab2b4fSMatt Arsenault NewVal->takeName(&I); 550c6ab2b4fSMatt Arsenault I.replaceAllUsesWith(NewVal); 55149169a96SMatt Arsenault I.eraseFromParent(); 55249169a96SMatt Arsenault 55349169a96SMatt Arsenault return true; 55449169a96SMatt Arsenault } 55549169a96SMatt Arsenault 5562fe500abSMatt Arsenault // Find a select instruction, which may have been casted. This is mostly to deal 557e93e1b62SMatt Arsenault // with cases where i16 selects were promoted here to i32. 5582fe500abSMatt Arsenault static SelectInst *findSelectThroughCast(Value *V, CastInst *&Cast) { 5592fe500abSMatt Arsenault Cast = nullptr; 5602fe500abSMatt Arsenault if (SelectInst *Sel = dyn_cast<SelectInst>(V)) 5612fe500abSMatt Arsenault return Sel; 5622fe500abSMatt Arsenault 5632fe500abSMatt Arsenault if ((Cast = dyn_cast<CastInst>(V))) { 5642fe500abSMatt Arsenault if (SelectInst *Sel = dyn_cast<SelectInst>(Cast->getOperand(0))) 5652fe500abSMatt Arsenault return Sel; 5662fe500abSMatt Arsenault } 5672fe500abSMatt Arsenault 5682fe500abSMatt Arsenault return nullptr; 5692fe500abSMatt Arsenault } 5702fe500abSMatt Arsenault 571bcd91778SMatt Arsenault bool AMDGPUCodeGenPrepare::foldBinOpIntoSelect(BinaryOperator &BO) const { 572bcd91778SMatt Arsenault // Don't do this unless the old select is going away. We want to eliminate the 573bcd91778SMatt Arsenault // binary operator, not replace a binop with a select. 574bcd91778SMatt Arsenault int SelOpNo = 0; 5752fe500abSMatt Arsenault 5762fe500abSMatt Arsenault CastInst *CastOp; 5772fe500abSMatt Arsenault 578dfec7022SMatt Arsenault // TODO: Should probably try to handle some cases with multiple 579dfec7022SMatt Arsenault // users. Duplicating the select may be profitable for division. 5802fe500abSMatt Arsenault SelectInst *Sel = findSelectThroughCast(BO.getOperand(0), CastOp); 581bcd91778SMatt Arsenault if (!Sel || !Sel->hasOneUse()) { 582bcd91778SMatt Arsenault SelOpNo = 1; 5832fe500abSMatt Arsenault Sel = findSelectThroughCast(BO.getOperand(1), CastOp); 584bcd91778SMatt Arsenault } 585bcd91778SMatt Arsenault 586bcd91778SMatt Arsenault if (!Sel || !Sel->hasOneUse()) 587bcd91778SMatt Arsenault return false; 588bcd91778SMatt Arsenault 589bcd91778SMatt Arsenault Constant *CT = dyn_cast<Constant>(Sel->getTrueValue()); 590bcd91778SMatt Arsenault Constant *CF = dyn_cast<Constant>(Sel->getFalseValue()); 591bcd91778SMatt Arsenault Constant *CBO = dyn_cast<Constant>(BO.getOperand(SelOpNo ^ 1)); 592bcd91778SMatt Arsenault if (!CBO || !CT || !CF) 593bcd91778SMatt Arsenault return false; 594bcd91778SMatt Arsenault 5952fe500abSMatt Arsenault if (CastOp) { 596dfec7022SMatt Arsenault if (!CastOp->hasOneUse()) 597dfec7022SMatt Arsenault return false; 5982fe500abSMatt Arsenault CT = ConstantFoldCastOperand(CastOp->getOpcode(), CT, BO.getType(), *DL); 5992fe500abSMatt Arsenault CF = ConstantFoldCastOperand(CastOp->getOpcode(), CF, BO.getType(), *DL); 6002fe500abSMatt Arsenault } 6012fe500abSMatt Arsenault 602bcd91778SMatt Arsenault // TODO: Handle special 0/-1 cases DAG combine does, although we only really 603bcd91778SMatt Arsenault // need to handle divisions here. 604bcd91778SMatt Arsenault Constant *FoldedT = SelOpNo ? 605bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CT, *DL) : 606bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CT, CBO, *DL); 607bcd91778SMatt Arsenault if (isa<ConstantExpr>(FoldedT)) 608bcd91778SMatt Arsenault return false; 609bcd91778SMatt Arsenault 610bcd91778SMatt Arsenault Constant *FoldedF = SelOpNo ? 611bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CF, *DL) : 612bcd91778SMatt Arsenault ConstantFoldBinaryOpOperands(BO.getOpcode(), CF, CBO, *DL); 613bcd91778SMatt Arsenault if (isa<ConstantExpr>(FoldedF)) 614bcd91778SMatt Arsenault return false; 615bcd91778SMatt Arsenault 616bcd91778SMatt Arsenault IRBuilder<> Builder(&BO); 617bcd91778SMatt Arsenault Builder.SetCurrentDebugLocation(BO.getDebugLoc()); 618bcd91778SMatt Arsenault if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&BO)) 619bcd91778SMatt Arsenault Builder.setFastMathFlags(FPOp->getFastMathFlags()); 620bcd91778SMatt Arsenault 621bcd91778SMatt Arsenault Value *NewSelect = Builder.CreateSelect(Sel->getCondition(), 622bcd91778SMatt Arsenault FoldedT, FoldedF); 623bcd91778SMatt Arsenault NewSelect->takeName(&BO); 624bcd91778SMatt Arsenault BO.replaceAllUsesWith(NewSelect); 625bcd91778SMatt Arsenault BO.eraseFromParent(); 6262fe500abSMatt Arsenault if (CastOp) 6272fe500abSMatt Arsenault CastOp->eraseFromParent(); 628bcd91778SMatt Arsenault Sel->eraseFromParent(); 629bcd91778SMatt Arsenault return true; 630bcd91778SMatt Arsenault } 631bcd91778SMatt Arsenault 632884acbb9SChangpeng Fang // Optimize fdiv with rcp: 63325315359SChangpeng Fang // 634884acbb9SChangpeng Fang // 1/x -> rcp(x) when rcp is sufficiently accurate or inaccurate rcp is 635884acbb9SChangpeng Fang // allowed with unsafe-fp-math or afn. 63625315359SChangpeng Fang // 637884acbb9SChangpeng Fang // a/b -> a*rcp(b) when inaccurate rcp is allowed with unsafe-fp-math or afn. 638884acbb9SChangpeng Fang static Value *optimizeWithRcp(Value *Num, Value *Den, bool AllowInaccurateRcp, 63998ed613cSNikita Popov bool RcpIsAccurate, IRBuilder<> &Builder, 640884acbb9SChangpeng Fang Module *Mod) { 64125315359SChangpeng Fang 642884acbb9SChangpeng Fang if (!AllowInaccurateRcp && !RcpIsAccurate) 64325315359SChangpeng Fang return nullptr; 64425315359SChangpeng Fang 645884acbb9SChangpeng Fang Type *Ty = Den->getType(); 64625315359SChangpeng Fang if (const ConstantFP *CLHS = dyn_cast<ConstantFP>(Num)) { 647884acbb9SChangpeng Fang if (AllowInaccurateRcp || RcpIsAccurate) { 64825315359SChangpeng Fang if (CLHS->isExactlyValue(1.0)) { 649b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 650b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 651b87e3e2dSMatt Arsenault 65225315359SChangpeng Fang // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to 65325315359SChangpeng Fang // the CI documentation has a worst case error of 1 ulp. 65425315359SChangpeng Fang // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to 65525315359SChangpeng Fang // use it as long as we aren't trying to use denormals. 65625315359SChangpeng Fang // 65725315359SChangpeng Fang // v_rcp_f16 and v_rsq_f16 DO support denormals. 65825315359SChangpeng Fang 65925315359SChangpeng Fang // NOTE: v_sqrt and v_rcp will be combined to v_rsq later. So we don't 66025315359SChangpeng Fang // insert rsq intrinsic here. 66125315359SChangpeng Fang 66225315359SChangpeng Fang // 1.0 / x -> rcp(x) 66325315359SChangpeng Fang return Builder.CreateCall(Decl, { Den }); 66425315359SChangpeng Fang } 66525315359SChangpeng Fang 66625315359SChangpeng Fang // Same as for 1.0, but expand the sign out of the constant. 66725315359SChangpeng Fang if (CLHS->isExactlyValue(-1.0)) { 668b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 669b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 670b87e3e2dSMatt Arsenault 67125315359SChangpeng Fang // -1.0 / x -> rcp (fneg x) 67225315359SChangpeng Fang Value *FNeg = Builder.CreateFNeg(Den); 67325315359SChangpeng Fang return Builder.CreateCall(Decl, { FNeg }); 67425315359SChangpeng Fang } 67525315359SChangpeng Fang } 67625315359SChangpeng Fang } 67725315359SChangpeng Fang 678884acbb9SChangpeng Fang if (AllowInaccurateRcp) { 679b87e3e2dSMatt Arsenault Function *Decl = Intrinsic::getDeclaration( 680b87e3e2dSMatt Arsenault Mod, Intrinsic::amdgcn_rcp, Ty); 681b87e3e2dSMatt Arsenault 68225315359SChangpeng Fang // Turn into multiply by the reciprocal. 68325315359SChangpeng Fang // x / y -> x * (1.0 / y) 68425315359SChangpeng Fang Value *Recip = Builder.CreateCall(Decl, { Den }); 685884acbb9SChangpeng Fang return Builder.CreateFMul(Num, Recip); 68625315359SChangpeng Fang } 68725315359SChangpeng Fang return nullptr; 68825315359SChangpeng Fang } 68925315359SChangpeng Fang 690884acbb9SChangpeng Fang // optimize with fdiv.fast: 691884acbb9SChangpeng Fang // 692884acbb9SChangpeng Fang // a/b -> fdiv.fast(a, b) when !fpmath >= 2.5ulp with denormals flushed. 693884acbb9SChangpeng Fang // 694884acbb9SChangpeng Fang // 1/x -> fdiv.fast(1,x) when !fpmath >= 2.5ulp. 695884acbb9SChangpeng Fang // 696884acbb9SChangpeng Fang // NOTE: optimizeWithRcp should be tried first because rcp is the preference. 697884acbb9SChangpeng Fang static Value *optimizeWithFDivFast(Value *Num, Value *Den, float ReqdAccuracy, 69898ed613cSNikita Popov bool HasDenormals, IRBuilder<> &Builder, 699884acbb9SChangpeng Fang Module *Mod) { 700884acbb9SChangpeng Fang // fdiv.fast can achieve 2.5 ULP accuracy. 701884acbb9SChangpeng Fang if (ReqdAccuracy < 2.5f) 702884acbb9SChangpeng Fang return nullptr; 703df61be70SStanislav Mekhanoshin 704884acbb9SChangpeng Fang // Only have fdiv.fast for f32. 705884acbb9SChangpeng Fang Type *Ty = Den->getType(); 706884acbb9SChangpeng Fang if (!Ty->isFloatTy()) 707884acbb9SChangpeng Fang return nullptr; 708df61be70SStanislav Mekhanoshin 709884acbb9SChangpeng Fang bool NumIsOne = false; 710884acbb9SChangpeng Fang if (const ConstantFP *CNum = dyn_cast<ConstantFP>(Num)) { 711884acbb9SChangpeng Fang if (CNum->isExactlyValue(+1.0) || CNum->isExactlyValue(-1.0)) 712884acbb9SChangpeng Fang NumIsOne = true; 713a1fe17c9SMatt Arsenault } 714a1fe17c9SMatt Arsenault 715884acbb9SChangpeng Fang // fdiv does not support denormals. But 1.0/x is always fine to use it. 716884acbb9SChangpeng Fang if (HasDenormals && !NumIsOne) 717884acbb9SChangpeng Fang return nullptr; 71825315359SChangpeng Fang 719884acbb9SChangpeng Fang Function *Decl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_fdiv_fast); 720884acbb9SChangpeng Fang return Builder.CreateCall(Decl, { Num, Den }); 721884acbb9SChangpeng Fang } 722884acbb9SChangpeng Fang 723884acbb9SChangpeng Fang // Optimizations is performed based on fpmath, fast math flags as well as 724884acbb9SChangpeng Fang // denormals to optimize fdiv with either rcp or fdiv.fast. 72525315359SChangpeng Fang // 726884acbb9SChangpeng Fang // With rcp: 727884acbb9SChangpeng Fang // 1/x -> rcp(x) when rcp is sufficiently accurate or inaccurate rcp is 728884acbb9SChangpeng Fang // allowed with unsafe-fp-math or afn. 72925315359SChangpeng Fang // 730884acbb9SChangpeng Fang // a/b -> a*rcp(b) when inaccurate rcp is allowed with unsafe-fp-math or afn. 73125315359SChangpeng Fang // 732884acbb9SChangpeng Fang // With fdiv.fast: 733884acbb9SChangpeng Fang // a/b -> fdiv.fast(a, b) when !fpmath >= 2.5ulp with denormals flushed. 73425315359SChangpeng Fang // 735884acbb9SChangpeng Fang // 1/x -> fdiv.fast(1,x) when !fpmath >= 2.5ulp. 736884acbb9SChangpeng Fang // 737884acbb9SChangpeng Fang // NOTE: rcp is the preference in cases that both are legal. 738a1fe17c9SMatt Arsenault bool AMDGPUCodeGenPrepare::visitFDiv(BinaryOperator &FDiv) { 739a1fe17c9SMatt Arsenault 74025315359SChangpeng Fang Type *Ty = FDiv.getType()->getScalarType(); 741a1fe17c9SMatt Arsenault 742*2a0db8d7SMatt Arsenault // The f64 rcp/rsq approximations are pretty inaccurate. We can do an 743*2a0db8d7SMatt Arsenault // expansion around them in codegen. 744*2a0db8d7SMatt Arsenault if (Ty->isDoubleTy()) 745*2a0db8d7SMatt Arsenault return false; 746*2a0db8d7SMatt Arsenault 74725315359SChangpeng Fang // No intrinsic for fdiv16 if target does not support f16. 74825315359SChangpeng Fang if (Ty->isHalfTy() && !ST->has16BitInsts()) 749a1fe17c9SMatt Arsenault return false; 750a1fe17c9SMatt Arsenault 751a1fe17c9SMatt Arsenault const FPMathOperator *FPOp = cast<const FPMathOperator>(&FDiv); 752884acbb9SChangpeng Fang const float ReqdAccuracy = FPOp->getFPAccuracy(); 753a1fe17c9SMatt Arsenault 754884acbb9SChangpeng Fang // Inaccurate rcp is allowed with unsafe-fp-math or afn. 755a1fe17c9SMatt Arsenault FastMathFlags FMF = FPOp->getFastMathFlags(); 756884acbb9SChangpeng Fang const bool AllowInaccurateRcp = HasUnsafeFPMath || FMF.approxFunc(); 7579d7b1c9dSStanislav Mekhanoshin 758884acbb9SChangpeng Fang // rcp_f16 is accurate for !fpmath >= 1.0ulp. 759884acbb9SChangpeng Fang // rcp_f32 is accurate for !fpmath >= 1.0ulp and denormals are flushed. 760884acbb9SChangpeng Fang // rcp_f64 is never accurate. 761884acbb9SChangpeng Fang const bool RcpIsAccurate = (Ty->isHalfTy() && ReqdAccuracy >= 1.0f) || 762884acbb9SChangpeng Fang (Ty->isFloatTy() && !HasFP32Denormals && ReqdAccuracy >= 1.0f); 763a1fe17c9SMatt Arsenault 76425315359SChangpeng Fang IRBuilder<> Builder(FDiv.getParent(), std::next(FDiv.getIterator())); 765a1fe17c9SMatt Arsenault Builder.setFastMathFlags(FMF); 766a1fe17c9SMatt Arsenault Builder.SetCurrentDebugLocation(FDiv.getDebugLoc()); 767a1fe17c9SMatt Arsenault 768a1fe17c9SMatt Arsenault Value *Num = FDiv.getOperand(0); 769a1fe17c9SMatt Arsenault Value *Den = FDiv.getOperand(1); 770a1fe17c9SMatt Arsenault 771a1fe17c9SMatt Arsenault Value *NewFDiv = nullptr; 7723254a001SChristopher Tetreault if (auto *VT = dyn_cast<FixedVectorType>(FDiv.getType())) { 773a1fe17c9SMatt Arsenault NewFDiv = UndefValue::get(VT); 774a1fe17c9SMatt Arsenault 775a1fe17c9SMatt Arsenault // FIXME: Doesn't do the right thing for cases where the vector is partially 776a1fe17c9SMatt Arsenault // constant. This works when the scalarizer pass is run first. 777a1fe17c9SMatt Arsenault for (unsigned I = 0, E = VT->getNumElements(); I != E; ++I) { 778a1fe17c9SMatt Arsenault Value *NumEltI = Builder.CreateExtractElement(Num, I); 779a1fe17c9SMatt Arsenault Value *DenEltI = Builder.CreateExtractElement(Den, I); 780884acbb9SChangpeng Fang // Try rcp first. 781884acbb9SChangpeng Fang Value *NewElt = optimizeWithRcp(NumEltI, DenEltI, AllowInaccurateRcp, 782884acbb9SChangpeng Fang RcpIsAccurate, Builder, Mod); 783884acbb9SChangpeng Fang if (!NewElt) // Try fdiv.fast. 784884acbb9SChangpeng Fang NewElt = optimizeWithFDivFast(NumEltI, DenEltI, ReqdAccuracy, 785884acbb9SChangpeng Fang HasFP32Denormals, Builder, Mod); 786884acbb9SChangpeng Fang if (!NewElt) // Keep the original. 787884acbb9SChangpeng Fang NewElt = Builder.CreateFDiv(NumEltI, DenEltI); 788a1fe17c9SMatt Arsenault 789a1fe17c9SMatt Arsenault NewFDiv = Builder.CreateInsertElement(NewFDiv, NewElt, I); 790a1fe17c9SMatt Arsenault } 791884acbb9SChangpeng Fang } else { // Scalar FDiv. 792884acbb9SChangpeng Fang // Try rcp first. 793884acbb9SChangpeng Fang NewFDiv = optimizeWithRcp(Num, Den, AllowInaccurateRcp, RcpIsAccurate, 794884acbb9SChangpeng Fang Builder, Mod); 795884acbb9SChangpeng Fang if (!NewFDiv) { // Try fdiv.fast. 796884acbb9SChangpeng Fang NewFDiv = optimizeWithFDivFast(Num, Den, ReqdAccuracy, HasFP32Denormals, 797884acbb9SChangpeng Fang Builder, Mod); 79825315359SChangpeng Fang } 799a1fe17c9SMatt Arsenault } 800a1fe17c9SMatt Arsenault 801a1fe17c9SMatt Arsenault if (NewFDiv) { 802a1fe17c9SMatt Arsenault FDiv.replaceAllUsesWith(NewFDiv); 803a1fe17c9SMatt Arsenault NewFDiv->takeName(&FDiv); 804a1fe17c9SMatt Arsenault FDiv.eraseFromParent(); 805a1fe17c9SMatt Arsenault } 806a1fe17c9SMatt Arsenault 807df61be70SStanislav Mekhanoshin return !!NewFDiv; 808a1fe17c9SMatt Arsenault } 809a1fe17c9SMatt Arsenault 810a1fe17c9SMatt Arsenault static bool hasUnsafeFPMath(const Function &F) { 811a1fe17c9SMatt Arsenault Attribute Attr = F.getFnAttribute("unsafe-fp-math"); 812a1fe17c9SMatt Arsenault return Attr.getValueAsString() == "true"; 813a1fe17c9SMatt Arsenault } 814a1fe17c9SMatt Arsenault 81567aa18f1SStanislav Mekhanoshin static std::pair<Value*, Value*> getMul64(IRBuilder<> &Builder, 81667aa18f1SStanislav Mekhanoshin Value *LHS, Value *RHS) { 81767aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 81867aa18f1SStanislav Mekhanoshin Type *I64Ty = Builder.getInt64Ty(); 819e14df4b2SKonstantin Zhuravlyov 82067aa18f1SStanislav Mekhanoshin Value *LHS_EXT64 = Builder.CreateZExt(LHS, I64Ty); 82167aa18f1SStanislav Mekhanoshin Value *RHS_EXT64 = Builder.CreateZExt(RHS, I64Ty); 82267aa18f1SStanislav Mekhanoshin Value *MUL64 = Builder.CreateMul(LHS_EXT64, RHS_EXT64); 82367aa18f1SStanislav Mekhanoshin Value *Lo = Builder.CreateTrunc(MUL64, I32Ty); 82467aa18f1SStanislav Mekhanoshin Value *Hi = Builder.CreateLShr(MUL64, Builder.getInt64(32)); 82567aa18f1SStanislav Mekhanoshin Hi = Builder.CreateTrunc(Hi, I32Ty); 82667aa18f1SStanislav Mekhanoshin return std::make_pair(Lo, Hi); 82767aa18f1SStanislav Mekhanoshin } 82867aa18f1SStanislav Mekhanoshin 82967aa18f1SStanislav Mekhanoshin static Value* getMulHu(IRBuilder<> &Builder, Value *LHS, Value *RHS) { 83067aa18f1SStanislav Mekhanoshin return getMul64(Builder, LHS, RHS).second; 83167aa18f1SStanislav Mekhanoshin } 83267aa18f1SStanislav Mekhanoshin 83334d9a16eSMatt Arsenault /// Figure out how many bits are really needed for this ddivision. \p AtLeast is 83434d9a16eSMatt Arsenault /// an optimization hint to bypass the second ComputeNumSignBits call if we the 83534d9a16eSMatt Arsenault /// first one is insufficient. Returns -1 on failure. 83634d9a16eSMatt Arsenault int AMDGPUCodeGenPrepare::getDivNumBits(BinaryOperator &I, 83734d9a16eSMatt Arsenault Value *Num, Value *Den, 83834d9a16eSMatt Arsenault unsigned AtLeast, bool IsSigned) const { 83934d9a16eSMatt Arsenault const DataLayout &DL = Mod->getDataLayout(); 84034d9a16eSMatt Arsenault unsigned LHSSignBits = ComputeNumSignBits(Num, DL, 0, AC, &I); 84134d9a16eSMatt Arsenault if (LHSSignBits < AtLeast) 84234d9a16eSMatt Arsenault return -1; 84334d9a16eSMatt Arsenault 84434d9a16eSMatt Arsenault unsigned RHSSignBits = ComputeNumSignBits(Den, DL, 0, AC, &I); 84534d9a16eSMatt Arsenault if (RHSSignBits < AtLeast) 84634d9a16eSMatt Arsenault return -1; 84734d9a16eSMatt Arsenault 84834d9a16eSMatt Arsenault unsigned SignBits = std::min(LHSSignBits, RHSSignBits); 84934d9a16eSMatt Arsenault unsigned DivBits = Num->getType()->getScalarSizeInBits() - SignBits; 85034d9a16eSMatt Arsenault if (IsSigned) 85134d9a16eSMatt Arsenault ++DivBits; 85234d9a16eSMatt Arsenault return DivBits; 85334d9a16eSMatt Arsenault } 85434d9a16eSMatt Arsenault 85567aa18f1SStanislav Mekhanoshin // The fractional part of a float is enough to accurately represent up to 85667aa18f1SStanislav Mekhanoshin // a 24-bit signed integer. 85767aa18f1SStanislav Mekhanoshin Value *AMDGPUCodeGenPrepare::expandDivRem24(IRBuilder<> &Builder, 8587e7268acSStanislav Mekhanoshin BinaryOperator &I, 85967aa18f1SStanislav Mekhanoshin Value *Num, Value *Den, 86067aa18f1SStanislav Mekhanoshin bool IsDiv, bool IsSigned) const { 86134d9a16eSMatt Arsenault int DivBits = getDivNumBits(I, Num, Den, 9, IsSigned); 86234d9a16eSMatt Arsenault if (DivBits == -1) 86367aa18f1SStanislav Mekhanoshin return nullptr; 86434d9a16eSMatt Arsenault return expandDivRem24Impl(Builder, I, Num, Den, DivBits, IsDiv, IsSigned); 86534d9a16eSMatt Arsenault } 86667aa18f1SStanislav Mekhanoshin 86734d9a16eSMatt Arsenault Value *AMDGPUCodeGenPrepare::expandDivRem24Impl(IRBuilder<> &Builder, 86834d9a16eSMatt Arsenault BinaryOperator &I, 86934d9a16eSMatt Arsenault Value *Num, Value *Den, 87034d9a16eSMatt Arsenault unsigned DivBits, 87134d9a16eSMatt Arsenault bool IsDiv, bool IsSigned) const { 87267aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 87334d9a16eSMatt Arsenault Num = Builder.CreateTrunc(Num, I32Ty); 87434d9a16eSMatt Arsenault Den = Builder.CreateTrunc(Den, I32Ty); 87534d9a16eSMatt Arsenault 87667aa18f1SStanislav Mekhanoshin Type *F32Ty = Builder.getFloatTy(); 87767aa18f1SStanislav Mekhanoshin ConstantInt *One = Builder.getInt32(1); 87867aa18f1SStanislav Mekhanoshin Value *JQ = One; 87967aa18f1SStanislav Mekhanoshin 88067aa18f1SStanislav Mekhanoshin if (IsSigned) { 88167aa18f1SStanislav Mekhanoshin // char|short jq = ia ^ ib; 88267aa18f1SStanislav Mekhanoshin JQ = Builder.CreateXor(Num, Den); 88367aa18f1SStanislav Mekhanoshin 88467aa18f1SStanislav Mekhanoshin // jq = jq >> (bitsize - 2) 88567aa18f1SStanislav Mekhanoshin JQ = Builder.CreateAShr(JQ, Builder.getInt32(30)); 88667aa18f1SStanislav Mekhanoshin 88767aa18f1SStanislav Mekhanoshin // jq = jq | 0x1 88867aa18f1SStanislav Mekhanoshin JQ = Builder.CreateOr(JQ, One); 88967aa18f1SStanislav Mekhanoshin } 89067aa18f1SStanislav Mekhanoshin 89167aa18f1SStanislav Mekhanoshin // int ia = (int)LHS; 89267aa18f1SStanislav Mekhanoshin Value *IA = Num; 89367aa18f1SStanislav Mekhanoshin 89467aa18f1SStanislav Mekhanoshin // int ib, (int)RHS; 89567aa18f1SStanislav Mekhanoshin Value *IB = Den; 89667aa18f1SStanislav Mekhanoshin 89767aa18f1SStanislav Mekhanoshin // float fa = (float)ia; 89867aa18f1SStanislav Mekhanoshin Value *FA = IsSigned ? Builder.CreateSIToFP(IA, F32Ty) 89967aa18f1SStanislav Mekhanoshin : Builder.CreateUIToFP(IA, F32Ty); 90067aa18f1SStanislav Mekhanoshin 90167aa18f1SStanislav Mekhanoshin // float fb = (float)ib; 90267aa18f1SStanislav Mekhanoshin Value *FB = IsSigned ? Builder.CreateSIToFP(IB,F32Ty) 90367aa18f1SStanislav Mekhanoshin : Builder.CreateUIToFP(IB,F32Ty); 90467aa18f1SStanislav Mekhanoshin 90592c62582SMatt Arsenault Function *RcpDecl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_rcp, 90692c62582SMatt Arsenault Builder.getFloatTy()); 90792c62582SMatt Arsenault Value *RCP = Builder.CreateCall(RcpDecl, { FB }); 90867aa18f1SStanislav Mekhanoshin Value *FQM = Builder.CreateFMul(FA, RCP); 90967aa18f1SStanislav Mekhanoshin 91067aa18f1SStanislav Mekhanoshin // fq = trunc(fqm); 91157f5d0a8SNeil Henning CallInst *FQ = Builder.CreateUnaryIntrinsic(Intrinsic::trunc, FQM); 91267aa18f1SStanislav Mekhanoshin FQ->copyFastMathFlags(Builder.getFastMathFlags()); 91367aa18f1SStanislav Mekhanoshin 91467aa18f1SStanislav Mekhanoshin // float fqneg = -fq; 91567aa18f1SStanislav Mekhanoshin Value *FQNeg = Builder.CreateFNeg(FQ); 91667aa18f1SStanislav Mekhanoshin 91767aa18f1SStanislav Mekhanoshin // float fr = mad(fqneg, fb, fa); 9189ee272f1SStanislav Mekhanoshin auto FMAD = !ST->hasMadMacF32Insts() 9199ee272f1SStanislav Mekhanoshin ? Intrinsic::fma 9209ee272f1SStanislav Mekhanoshin : (Intrinsic::ID)Intrinsic::amdgcn_fmad_ftz; 9219ee272f1SStanislav Mekhanoshin Value *FR = Builder.CreateIntrinsic(FMAD, 92257f5d0a8SNeil Henning {FQNeg->getType()}, {FQNeg, FB, FA}, FQ); 92367aa18f1SStanislav Mekhanoshin 92467aa18f1SStanislav Mekhanoshin // int iq = (int)fq; 92567aa18f1SStanislav Mekhanoshin Value *IQ = IsSigned ? Builder.CreateFPToSI(FQ, I32Ty) 92667aa18f1SStanislav Mekhanoshin : Builder.CreateFPToUI(FQ, I32Ty); 92767aa18f1SStanislav Mekhanoshin 92867aa18f1SStanislav Mekhanoshin // fr = fabs(fr); 92957f5d0a8SNeil Henning FR = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FR, FQ); 93067aa18f1SStanislav Mekhanoshin 93167aa18f1SStanislav Mekhanoshin // fb = fabs(fb); 93257f5d0a8SNeil Henning FB = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FB, FQ); 93367aa18f1SStanislav Mekhanoshin 93467aa18f1SStanislav Mekhanoshin // int cv = fr >= fb; 93567aa18f1SStanislav Mekhanoshin Value *CV = Builder.CreateFCmpOGE(FR, FB); 93667aa18f1SStanislav Mekhanoshin 93767aa18f1SStanislav Mekhanoshin // jq = (cv ? jq : 0); 93867aa18f1SStanislav Mekhanoshin JQ = Builder.CreateSelect(CV, JQ, Builder.getInt32(0)); 93967aa18f1SStanislav Mekhanoshin 94067aa18f1SStanislav Mekhanoshin // dst = iq + jq; 94167aa18f1SStanislav Mekhanoshin Value *Div = Builder.CreateAdd(IQ, JQ); 94267aa18f1SStanislav Mekhanoshin 94367aa18f1SStanislav Mekhanoshin Value *Res = Div; 94467aa18f1SStanislav Mekhanoshin if (!IsDiv) { 94567aa18f1SStanislav Mekhanoshin // Rem needs compensation, it's easier to recompute it 94667aa18f1SStanislav Mekhanoshin Value *Rem = Builder.CreateMul(Div, Den); 94767aa18f1SStanislav Mekhanoshin Res = Builder.CreateSub(Num, Rem); 94867aa18f1SStanislav Mekhanoshin } 94967aa18f1SStanislav Mekhanoshin 95034d9a16eSMatt Arsenault if (DivBits != 0 && DivBits < 32) { 951e5823bf8SMatt Arsenault // Extend in register from the number of bits this divide really is. 95267aa18f1SStanislav Mekhanoshin if (IsSigned) { 95334d9a16eSMatt Arsenault int InRegBits = 32 - DivBits; 95434d9a16eSMatt Arsenault 95534d9a16eSMatt Arsenault Res = Builder.CreateShl(Res, InRegBits); 95634d9a16eSMatt Arsenault Res = Builder.CreateAShr(Res, InRegBits); 95767aa18f1SStanislav Mekhanoshin } else { 95834d9a16eSMatt Arsenault ConstantInt *TruncMask 95934d9a16eSMatt Arsenault = Builder.getInt32((UINT64_C(1) << DivBits) - 1); 96067aa18f1SStanislav Mekhanoshin Res = Builder.CreateAnd(Res, TruncMask); 96167aa18f1SStanislav Mekhanoshin } 96234d9a16eSMatt Arsenault } 96367aa18f1SStanislav Mekhanoshin 96467aa18f1SStanislav Mekhanoshin return Res; 96567aa18f1SStanislav Mekhanoshin } 96667aa18f1SStanislav Mekhanoshin 967b30e1223SMatt Arsenault // Try to recognize special cases the DAG will emit special, better expansions 968b30e1223SMatt Arsenault // than the general expansion we do here. 969b30e1223SMatt Arsenault 970b30e1223SMatt Arsenault // TODO: It would be better to just directly handle those optimizations here. 971b30e1223SMatt Arsenault bool AMDGPUCodeGenPrepare::divHasSpecialOptimization( 972b30e1223SMatt Arsenault BinaryOperator &I, Value *Num, Value *Den) const { 973b30e1223SMatt Arsenault if (Constant *C = dyn_cast<Constant>(Den)) { 974b30e1223SMatt Arsenault // Arbitrary constants get a better expansion as long as a wider mulhi is 975b30e1223SMatt Arsenault // legal. 976b30e1223SMatt Arsenault if (C->getType()->getScalarSizeInBits() <= 32) 977b30e1223SMatt Arsenault return true; 978b30e1223SMatt Arsenault 979b30e1223SMatt Arsenault // TODO: Sdiv check for not exact for some reason. 980b30e1223SMatt Arsenault 981b30e1223SMatt Arsenault // If there's no wider mulhi, there's only a better expansion for powers of 982b30e1223SMatt Arsenault // two. 983b30e1223SMatt Arsenault // TODO: Should really know for each vector element. 984b30e1223SMatt Arsenault if (isKnownToBeAPowerOfTwo(C, *DL, true, 0, AC, &I, DT)) 985b30e1223SMatt Arsenault return true; 986b30e1223SMatt Arsenault 987b30e1223SMatt Arsenault return false; 988b30e1223SMatt Arsenault } 989b30e1223SMatt Arsenault 990b30e1223SMatt Arsenault if (BinaryOperator *BinOpDen = dyn_cast<BinaryOperator>(Den)) { 991b30e1223SMatt Arsenault // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2 992b30e1223SMatt Arsenault if (BinOpDen->getOpcode() == Instruction::Shl && 993b30e1223SMatt Arsenault isa<Constant>(BinOpDen->getOperand(0)) && 994b30e1223SMatt Arsenault isKnownToBeAPowerOfTwo(BinOpDen->getOperand(0), *DL, true, 995b30e1223SMatt Arsenault 0, AC, &I, DT)) { 996b30e1223SMatt Arsenault return true; 997b30e1223SMatt Arsenault } 998b30e1223SMatt Arsenault } 999b30e1223SMatt Arsenault 1000b30e1223SMatt Arsenault return false; 1001b30e1223SMatt Arsenault } 1002b30e1223SMatt Arsenault 10035fa87ec0SNikita Popov static Value *getSign32(Value *V, IRBuilder<> &Builder, const DataLayout *DL) { 10045fa87ec0SNikita Popov // Check whether the sign can be determined statically. 10055fa87ec0SNikita Popov KnownBits Known = computeKnownBits(V, *DL); 10065fa87ec0SNikita Popov if (Known.isNegative()) 10075fa87ec0SNikita Popov return Constant::getAllOnesValue(V->getType()); 10085fa87ec0SNikita Popov if (Known.isNonNegative()) 10095fa87ec0SNikita Popov return Constant::getNullValue(V->getType()); 10105fa87ec0SNikita Popov return Builder.CreateAShr(V, Builder.getInt32(31)); 10115fa87ec0SNikita Popov } 10125fa87ec0SNikita Popov 101367aa18f1SStanislav Mekhanoshin Value *AMDGPUCodeGenPrepare::expandDivRem32(IRBuilder<> &Builder, 1014f4bd01c1SJay Foad BinaryOperator &I, Value *X, 1015f4bd01c1SJay Foad Value *Y) const { 10167e7268acSStanislav Mekhanoshin Instruction::BinaryOps Opc = I.getOpcode(); 101767aa18f1SStanislav Mekhanoshin assert(Opc == Instruction::URem || Opc == Instruction::UDiv || 101867aa18f1SStanislav Mekhanoshin Opc == Instruction::SRem || Opc == Instruction::SDiv); 101967aa18f1SStanislav Mekhanoshin 102067aa18f1SStanislav Mekhanoshin FastMathFlags FMF; 102167aa18f1SStanislav Mekhanoshin FMF.setFast(); 102267aa18f1SStanislav Mekhanoshin Builder.setFastMathFlags(FMF); 102367aa18f1SStanislav Mekhanoshin 1024f4bd01c1SJay Foad if (divHasSpecialOptimization(I, X, Y)) 1025b30e1223SMatt Arsenault return nullptr; // Keep it for later optimization. 102667aa18f1SStanislav Mekhanoshin 102767aa18f1SStanislav Mekhanoshin bool IsDiv = Opc == Instruction::UDiv || Opc == Instruction::SDiv; 102867aa18f1SStanislav Mekhanoshin bool IsSigned = Opc == Instruction::SRem || Opc == Instruction::SDiv; 102967aa18f1SStanislav Mekhanoshin 1030f4bd01c1SJay Foad Type *Ty = X->getType(); 103167aa18f1SStanislav Mekhanoshin Type *I32Ty = Builder.getInt32Ty(); 103267aa18f1SStanislav Mekhanoshin Type *F32Ty = Builder.getFloatTy(); 103367aa18f1SStanislav Mekhanoshin 103467aa18f1SStanislav Mekhanoshin if (Ty->getScalarSizeInBits() < 32) { 103567aa18f1SStanislav Mekhanoshin if (IsSigned) { 1036f4bd01c1SJay Foad X = Builder.CreateSExt(X, I32Ty); 1037f4bd01c1SJay Foad Y = Builder.CreateSExt(Y, I32Ty); 103867aa18f1SStanislav Mekhanoshin } else { 1039f4bd01c1SJay Foad X = Builder.CreateZExt(X, I32Ty); 1040f4bd01c1SJay Foad Y = Builder.CreateZExt(Y, I32Ty); 104167aa18f1SStanislav Mekhanoshin } 104267aa18f1SStanislav Mekhanoshin } 104367aa18f1SStanislav Mekhanoshin 1044f4bd01c1SJay Foad if (Value *Res = expandDivRem24(Builder, I, X, Y, IsDiv, IsSigned)) { 104534d9a16eSMatt Arsenault return IsSigned ? Builder.CreateSExtOrTrunc(Res, Ty) : 104634d9a16eSMatt Arsenault Builder.CreateZExtOrTrunc(Res, Ty); 104767aa18f1SStanislav Mekhanoshin } 104867aa18f1SStanislav Mekhanoshin 104967aa18f1SStanislav Mekhanoshin ConstantInt *Zero = Builder.getInt32(0); 105067aa18f1SStanislav Mekhanoshin ConstantInt *One = Builder.getInt32(1); 105167aa18f1SStanislav Mekhanoshin 105267aa18f1SStanislav Mekhanoshin Value *Sign = nullptr; 105367aa18f1SStanislav Mekhanoshin if (IsSigned) { 1054f4bd01c1SJay Foad Value *SignX = getSign32(X, Builder, DL); 1055f4bd01c1SJay Foad Value *SignY = getSign32(Y, Builder, DL); 105667aa18f1SStanislav Mekhanoshin // Remainder sign is the same as LHS 1057f4bd01c1SJay Foad Sign = IsDiv ? Builder.CreateXor(SignX, SignY) : SignX; 105867aa18f1SStanislav Mekhanoshin 1059f4bd01c1SJay Foad X = Builder.CreateAdd(X, SignX); 1060f4bd01c1SJay Foad Y = Builder.CreateAdd(Y, SignY); 106167aa18f1SStanislav Mekhanoshin 1062f4bd01c1SJay Foad X = Builder.CreateXor(X, SignX); 1063f4bd01c1SJay Foad Y = Builder.CreateXor(Y, SignY); 106467aa18f1SStanislav Mekhanoshin } 106567aa18f1SStanislav Mekhanoshin 1066f4bd01c1SJay Foad // The algorithm here is based on ideas from "Software Integer Division", Tom 1067f4bd01c1SJay Foad // Rodeheffer, August 2008. 1068f4bd01c1SJay Foad // 1069f4bd01c1SJay Foad // unsigned udiv(unsigned x, unsigned y) { 1070f4bd01c1SJay Foad // // Initial estimate of inv(y). The constant is less than 2^32 to ensure 1071f4bd01c1SJay Foad // // that this is a lower bound on inv(y), even if some of the calculations 1072f4bd01c1SJay Foad // // round up. 1073f4bd01c1SJay Foad // unsigned z = (unsigned)((4294967296.0 - 512.0) * v_rcp_f32((float)y)); 1074f4bd01c1SJay Foad // 1075f4bd01c1SJay Foad // // One round of UNR (Unsigned integer Newton-Raphson) to improve z. 1076f4bd01c1SJay Foad // // Empirically this is guaranteed to give a "two-y" lower bound on 1077f4bd01c1SJay Foad // // inv(y). 1078f4bd01c1SJay Foad // z += umulh(z, -y * z); 1079f4bd01c1SJay Foad // 1080f4bd01c1SJay Foad // // Quotient/remainder estimate. 1081f4bd01c1SJay Foad // unsigned q = umulh(x, z); 1082f4bd01c1SJay Foad // unsigned r = x - q * y; 1083f4bd01c1SJay Foad // 1084f4bd01c1SJay Foad // // Two rounds of quotient/remainder refinement. 1085f4bd01c1SJay Foad // if (r >= y) { 1086f4bd01c1SJay Foad // ++q; 1087f4bd01c1SJay Foad // r -= y; 1088f4bd01c1SJay Foad // } 1089f4bd01c1SJay Foad // if (r >= y) { 1090f4bd01c1SJay Foad // ++q; 1091f4bd01c1SJay Foad // r -= y; 1092f4bd01c1SJay Foad // } 1093f4bd01c1SJay Foad // 1094f4bd01c1SJay Foad // return q; 1095f4bd01c1SJay Foad // } 109692c62582SMatt Arsenault 1097f4bd01c1SJay Foad // Initial estimate of inv(y). 1098f4bd01c1SJay Foad Value *FloatY = Builder.CreateUIToFP(Y, F32Ty); 1099f4bd01c1SJay Foad Function *Rcp = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_rcp, F32Ty); 1100f4bd01c1SJay Foad Value *RcpY = Builder.CreateCall(Rcp, {FloatY}); 1101f4bd01c1SJay Foad Constant *Scale = ConstantFP::get(F32Ty, BitsToFloat(0x4F7FFFFE)); 1102f4bd01c1SJay Foad Value *ScaledY = Builder.CreateFMul(RcpY, Scale); 1103f4bd01c1SJay Foad Value *Z = Builder.CreateFPToUI(ScaledY, I32Ty); 110467aa18f1SStanislav Mekhanoshin 1105f4bd01c1SJay Foad // One round of UNR. 1106f4bd01c1SJay Foad Value *NegY = Builder.CreateSub(Zero, Y); 1107f4bd01c1SJay Foad Value *NegYZ = Builder.CreateMul(NegY, Z); 1108f4bd01c1SJay Foad Z = Builder.CreateAdd(Z, getMulHu(Builder, Z, NegYZ)); 110967aa18f1SStanislav Mekhanoshin 1110f4bd01c1SJay Foad // Quotient/remainder estimate. 1111f4bd01c1SJay Foad Value *Q = getMulHu(Builder, X, Z); 1112f4bd01c1SJay Foad Value *R = Builder.CreateSub(X, Builder.CreateMul(Q, Y)); 111367aa18f1SStanislav Mekhanoshin 1114f4bd01c1SJay Foad // First quotient/remainder refinement. 1115f4bd01c1SJay Foad Value *Cond = Builder.CreateICmpUGE(R, Y); 1116f4bd01c1SJay Foad if (IsDiv) 1117f4bd01c1SJay Foad Q = Builder.CreateSelect(Cond, Builder.CreateAdd(Q, One), Q); 1118f4bd01c1SJay Foad R = Builder.CreateSelect(Cond, Builder.CreateSub(R, Y), R); 111967aa18f1SStanislav Mekhanoshin 1120f4bd01c1SJay Foad // Second quotient/remainder refinement. 1121f4bd01c1SJay Foad Cond = Builder.CreateICmpUGE(R, Y); 112267aa18f1SStanislav Mekhanoshin Value *Res; 1123f4bd01c1SJay Foad if (IsDiv) 1124f4bd01c1SJay Foad Res = Builder.CreateSelect(Cond, Builder.CreateAdd(Q, One), Q); 1125f4bd01c1SJay Foad else 1126f4bd01c1SJay Foad Res = Builder.CreateSelect(Cond, Builder.CreateSub(R, Y), R); 112767aa18f1SStanislav Mekhanoshin 112867aa18f1SStanislav Mekhanoshin if (IsSigned) { 112967aa18f1SStanislav Mekhanoshin Res = Builder.CreateXor(Res, Sign); 113067aa18f1SStanislav Mekhanoshin Res = Builder.CreateSub(Res, Sign); 113167aa18f1SStanislav Mekhanoshin } 113267aa18f1SStanislav Mekhanoshin 113367aa18f1SStanislav Mekhanoshin Res = Builder.CreateTrunc(Res, Ty); 113467aa18f1SStanislav Mekhanoshin 113567aa18f1SStanislav Mekhanoshin return Res; 113667aa18f1SStanislav Mekhanoshin } 113767aa18f1SStanislav Mekhanoshin 113834d9a16eSMatt Arsenault Value *AMDGPUCodeGenPrepare::shrinkDivRem64(IRBuilder<> &Builder, 113934d9a16eSMatt Arsenault BinaryOperator &I, 114034d9a16eSMatt Arsenault Value *Num, Value *Den) const { 114134d9a16eSMatt Arsenault if (!ExpandDiv64InIR && divHasSpecialOptimization(I, Num, Den)) 114234d9a16eSMatt Arsenault return nullptr; // Keep it for later optimization. 114334d9a16eSMatt Arsenault 114434d9a16eSMatt Arsenault Instruction::BinaryOps Opc = I.getOpcode(); 114534d9a16eSMatt Arsenault 114634d9a16eSMatt Arsenault bool IsDiv = Opc == Instruction::SDiv || Opc == Instruction::UDiv; 114734d9a16eSMatt Arsenault bool IsSigned = Opc == Instruction::SDiv || Opc == Instruction::SRem; 114834d9a16eSMatt Arsenault 114934d9a16eSMatt Arsenault int NumDivBits = getDivNumBits(I, Num, Den, 32, IsSigned); 115034d9a16eSMatt Arsenault if (NumDivBits == -1) 115134d9a16eSMatt Arsenault return nullptr; 115234d9a16eSMatt Arsenault 115334d9a16eSMatt Arsenault Value *Narrowed = nullptr; 115434d9a16eSMatt Arsenault if (NumDivBits <= 24) { 115534d9a16eSMatt Arsenault Narrowed = expandDivRem24Impl(Builder, I, Num, Den, NumDivBits, 115634d9a16eSMatt Arsenault IsDiv, IsSigned); 115734d9a16eSMatt Arsenault } else if (NumDivBits <= 32) { 115834d9a16eSMatt Arsenault Narrowed = expandDivRem32(Builder, I, Num, Den); 115934d9a16eSMatt Arsenault } 116034d9a16eSMatt Arsenault 116134d9a16eSMatt Arsenault if (Narrowed) { 116234d9a16eSMatt Arsenault return IsSigned ? Builder.CreateSExt(Narrowed, Num->getType()) : 116334d9a16eSMatt Arsenault Builder.CreateZExt(Narrowed, Num->getType()); 116434d9a16eSMatt Arsenault } 116534d9a16eSMatt Arsenault 116634d9a16eSMatt Arsenault return nullptr; 116734d9a16eSMatt Arsenault } 116834d9a16eSMatt Arsenault 116934d9a16eSMatt Arsenault void AMDGPUCodeGenPrepare::expandDivRem64(BinaryOperator &I) const { 117034d9a16eSMatt Arsenault Instruction::BinaryOps Opc = I.getOpcode(); 117134d9a16eSMatt Arsenault // Do the general expansion. 117234d9a16eSMatt Arsenault if (Opc == Instruction::UDiv || Opc == Instruction::SDiv) { 117334d9a16eSMatt Arsenault expandDivisionUpTo64Bits(&I); 117434d9a16eSMatt Arsenault return; 117534d9a16eSMatt Arsenault } 117634d9a16eSMatt Arsenault 117734d9a16eSMatt Arsenault if (Opc == Instruction::URem || Opc == Instruction::SRem) { 117834d9a16eSMatt Arsenault expandRemainderUpTo64Bits(&I); 117934d9a16eSMatt Arsenault return; 118034d9a16eSMatt Arsenault } 118134d9a16eSMatt Arsenault 118234d9a16eSMatt Arsenault llvm_unreachable("not a division"); 118334d9a16eSMatt Arsenault } 118434d9a16eSMatt Arsenault 118567aa18f1SStanislav Mekhanoshin bool AMDGPUCodeGenPrepare::visitBinaryOperator(BinaryOperator &I) { 1186bcd91778SMatt Arsenault if (foldBinOpIntoSelect(I)) 1187bcd91778SMatt Arsenault return true; 1188bcd91778SMatt Arsenault 1189f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 119067aa18f1SStanislav Mekhanoshin DA->isUniform(&I) && promoteUniformOpToI32(I)) 119167aa18f1SStanislav Mekhanoshin return true; 119267aa18f1SStanislav Mekhanoshin 1193b3dd381aSMatt Arsenault if (UseMul24Intrin && replaceMulWithMul24(I)) 119449169a96SMatt Arsenault return true; 119549169a96SMatt Arsenault 119667aa18f1SStanislav Mekhanoshin bool Changed = false; 119767aa18f1SStanislav Mekhanoshin Instruction::BinaryOps Opc = I.getOpcode(); 119867aa18f1SStanislav Mekhanoshin Type *Ty = I.getType(); 119967aa18f1SStanislav Mekhanoshin Value *NewDiv = nullptr; 120034d9a16eSMatt Arsenault unsigned ScalarSize = Ty->getScalarSizeInBits(); 120134d9a16eSMatt Arsenault 120234d9a16eSMatt Arsenault SmallVector<BinaryOperator *, 8> Div64ToExpand; 120334d9a16eSMatt Arsenault 120467aa18f1SStanislav Mekhanoshin if ((Opc == Instruction::URem || Opc == Instruction::UDiv || 120567aa18f1SStanislav Mekhanoshin Opc == Instruction::SRem || Opc == Instruction::SDiv) && 12069ec66860SMatt Arsenault ScalarSize <= 64 && 12079ec66860SMatt Arsenault !DisableIDivExpand) { 120867aa18f1SStanislav Mekhanoshin Value *Num = I.getOperand(0); 120967aa18f1SStanislav Mekhanoshin Value *Den = I.getOperand(1); 121067aa18f1SStanislav Mekhanoshin IRBuilder<> Builder(&I); 121167aa18f1SStanislav Mekhanoshin Builder.SetCurrentDebugLocation(I.getDebugLoc()); 121267aa18f1SStanislav Mekhanoshin 12133254a001SChristopher Tetreault if (auto *VT = dyn_cast<FixedVectorType>(Ty)) { 121467aa18f1SStanislav Mekhanoshin NewDiv = UndefValue::get(VT); 121567aa18f1SStanislav Mekhanoshin 12167e7268acSStanislav Mekhanoshin for (unsigned N = 0, E = VT->getNumElements(); N != E; ++N) { 12177e7268acSStanislav Mekhanoshin Value *NumEltN = Builder.CreateExtractElement(Num, N); 12187e7268acSStanislav Mekhanoshin Value *DenEltN = Builder.CreateExtractElement(Den, N); 121934d9a16eSMatt Arsenault 122034d9a16eSMatt Arsenault Value *NewElt; 122134d9a16eSMatt Arsenault if (ScalarSize <= 32) { 122234d9a16eSMatt Arsenault NewElt = expandDivRem32(Builder, I, NumEltN, DenEltN); 122367aa18f1SStanislav Mekhanoshin if (!NewElt) 12247e7268acSStanislav Mekhanoshin NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN); 122534d9a16eSMatt Arsenault } else { 122634d9a16eSMatt Arsenault // See if this 64-bit division can be shrunk to 32/24-bits before 122734d9a16eSMatt Arsenault // producing the general expansion. 122834d9a16eSMatt Arsenault NewElt = shrinkDivRem64(Builder, I, NumEltN, DenEltN); 122934d9a16eSMatt Arsenault if (!NewElt) { 123034d9a16eSMatt Arsenault // The general 64-bit expansion introduces control flow and doesn't 123134d9a16eSMatt Arsenault // return the new value. Just insert a scalar copy and defer 123234d9a16eSMatt Arsenault // expanding it. 123334d9a16eSMatt Arsenault NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN); 123434d9a16eSMatt Arsenault Div64ToExpand.push_back(cast<BinaryOperator>(NewElt)); 123534d9a16eSMatt Arsenault } 123634d9a16eSMatt Arsenault } 123734d9a16eSMatt Arsenault 12387e7268acSStanislav Mekhanoshin NewDiv = Builder.CreateInsertElement(NewDiv, NewElt, N); 123967aa18f1SStanislav Mekhanoshin } 124067aa18f1SStanislav Mekhanoshin } else { 124134d9a16eSMatt Arsenault if (ScalarSize <= 32) 12427e7268acSStanislav Mekhanoshin NewDiv = expandDivRem32(Builder, I, Num, Den); 124334d9a16eSMatt Arsenault else { 124434d9a16eSMatt Arsenault NewDiv = shrinkDivRem64(Builder, I, Num, Den); 124534d9a16eSMatt Arsenault if (!NewDiv) 124634d9a16eSMatt Arsenault Div64ToExpand.push_back(&I); 124734d9a16eSMatt Arsenault } 124867aa18f1SStanislav Mekhanoshin } 124967aa18f1SStanislav Mekhanoshin 125067aa18f1SStanislav Mekhanoshin if (NewDiv) { 125167aa18f1SStanislav Mekhanoshin I.replaceAllUsesWith(NewDiv); 125267aa18f1SStanislav Mekhanoshin I.eraseFromParent(); 125367aa18f1SStanislav Mekhanoshin Changed = true; 125467aa18f1SStanislav Mekhanoshin } 125567aa18f1SStanislav Mekhanoshin } 1256e14df4b2SKonstantin Zhuravlyov 125734d9a16eSMatt Arsenault if (ExpandDiv64InIR) { 125834d9a16eSMatt Arsenault // TODO: We get much worse code in specially handled constant cases. 125934d9a16eSMatt Arsenault for (BinaryOperator *Div : Div64ToExpand) { 126034d9a16eSMatt Arsenault expandDivRem64(*Div); 126134d9a16eSMatt Arsenault Changed = true; 126234d9a16eSMatt Arsenault } 126334d9a16eSMatt Arsenault } 126434d9a16eSMatt Arsenault 1265e14df4b2SKonstantin Zhuravlyov return Changed; 1266e14df4b2SKonstantin Zhuravlyov } 1267e14df4b2SKonstantin Zhuravlyov 1268a126a13bSWei Ding bool AMDGPUCodeGenPrepare::visitLoadInst(LoadInst &I) { 126990083d30SMatt Arsenault if (!WidenLoads) 127090083d30SMatt Arsenault return false; 127190083d30SMatt Arsenault 12720da6350dSMatt Arsenault if ((I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS || 12730da6350dSMatt Arsenault I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) && 1274a126a13bSWei Ding canWidenScalarExtLoad(I)) { 1275a126a13bSWei Ding IRBuilder<> Builder(&I); 1276a126a13bSWei Ding Builder.SetCurrentDebugLocation(I.getDebugLoc()); 1277a126a13bSWei Ding 1278a126a13bSWei Ding Type *I32Ty = Builder.getInt32Ty(); 1279a126a13bSWei Ding Type *PT = PointerType::get(I32Ty, I.getPointerAddressSpace()); 1280a126a13bSWei Ding Value *BitCast= Builder.CreateBitCast(I.getPointerOperand(), PT); 128114359ef1SJames Y Knight LoadInst *WidenLoad = Builder.CreateLoad(I32Ty, BitCast); 128257e541e8SMatt Arsenault WidenLoad->copyMetadata(I); 128357e541e8SMatt Arsenault 128457e541e8SMatt Arsenault // If we have range metadata, we need to convert the type, and not make 128557e541e8SMatt Arsenault // assumptions about the high bits. 128657e541e8SMatt Arsenault if (auto *Range = WidenLoad->getMetadata(LLVMContext::MD_range)) { 128757e541e8SMatt Arsenault ConstantInt *Lower = 128857e541e8SMatt Arsenault mdconst::extract<ConstantInt>(Range->getOperand(0)); 128957e541e8SMatt Arsenault 129057e541e8SMatt Arsenault if (Lower->getValue().isNullValue()) { 129157e541e8SMatt Arsenault WidenLoad->setMetadata(LLVMContext::MD_range, nullptr); 129257e541e8SMatt Arsenault } else { 129357e541e8SMatt Arsenault Metadata *LowAndHigh[] = { 129457e541e8SMatt Arsenault ConstantAsMetadata::get(ConstantInt::get(I32Ty, Lower->getValue().zext(32))), 129557e541e8SMatt Arsenault // Don't make assumptions about the high bits. 129657e541e8SMatt Arsenault ConstantAsMetadata::get(ConstantInt::get(I32Ty, 0)) 129757e541e8SMatt Arsenault }; 129857e541e8SMatt Arsenault 129957e541e8SMatt Arsenault WidenLoad->setMetadata(LLVMContext::MD_range, 130057e541e8SMatt Arsenault MDNode::get(Mod->getContext(), LowAndHigh)); 130157e541e8SMatt Arsenault } 130257e541e8SMatt Arsenault } 1303a126a13bSWei Ding 1304a126a13bSWei Ding int TySize = Mod->getDataLayout().getTypeSizeInBits(I.getType()); 1305a126a13bSWei Ding Type *IntNTy = Builder.getIntNTy(TySize); 1306a126a13bSWei Ding Value *ValTrunc = Builder.CreateTrunc(WidenLoad, IntNTy); 1307a126a13bSWei Ding Value *ValOrig = Builder.CreateBitCast(ValTrunc, I.getType()); 1308a126a13bSWei Ding I.replaceAllUsesWith(ValOrig); 1309a126a13bSWei Ding I.eraseFromParent(); 1310a126a13bSWei Ding return true; 1311a126a13bSWei Ding } 1312a126a13bSWei Ding 1313a126a13bSWei Ding return false; 1314a126a13bSWei Ding } 1315a126a13bSWei Ding 1316e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitICmpInst(ICmpInst &I) { 1317e14df4b2SKonstantin Zhuravlyov bool Changed = false; 1318e14df4b2SKonstantin Zhuravlyov 1319f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getOperand(0)->getType()) && 1320f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1321f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformOpToI32(I); 1322e14df4b2SKonstantin Zhuravlyov 1323e14df4b2SKonstantin Zhuravlyov return Changed; 1324e14df4b2SKonstantin Zhuravlyov } 1325e14df4b2SKonstantin Zhuravlyov 1326e14df4b2SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitSelectInst(SelectInst &I) { 1327e14df4b2SKonstantin Zhuravlyov bool Changed = false; 1328e14df4b2SKonstantin Zhuravlyov 1329f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 1330f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1331f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformOpToI32(I); 1332b4eb5d50SKonstantin Zhuravlyov 1333b4eb5d50SKonstantin Zhuravlyov return Changed; 1334b4eb5d50SKonstantin Zhuravlyov } 1335b4eb5d50SKonstantin Zhuravlyov 1336b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitIntrinsicInst(IntrinsicInst &I) { 1337b4eb5d50SKonstantin Zhuravlyov switch (I.getIntrinsicID()) { 1338b4eb5d50SKonstantin Zhuravlyov case Intrinsic::bitreverse: 1339b4eb5d50SKonstantin Zhuravlyov return visitBitreverseIntrinsicInst(I); 1340b4eb5d50SKonstantin Zhuravlyov default: 1341b4eb5d50SKonstantin Zhuravlyov return false; 1342b4eb5d50SKonstantin Zhuravlyov } 1343b4eb5d50SKonstantin Zhuravlyov } 1344b4eb5d50SKonstantin Zhuravlyov 1345b4eb5d50SKonstantin Zhuravlyov bool AMDGPUCodeGenPrepare::visitBitreverseIntrinsicInst(IntrinsicInst &I) { 1346b4eb5d50SKonstantin Zhuravlyov bool Changed = false; 1347b4eb5d50SKonstantin Zhuravlyov 1348f74fc60aSKonstantin Zhuravlyov if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) && 1349f74fc60aSKonstantin Zhuravlyov DA->isUniform(&I)) 1350f74fc60aSKonstantin Zhuravlyov Changed |= promoteUniformBitreverseToI32(I); 1351e14df4b2SKonstantin Zhuravlyov 1352e14df4b2SKonstantin Zhuravlyov return Changed; 1353e14df4b2SKonstantin Zhuravlyov } 1354e14df4b2SKonstantin Zhuravlyov 135586de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::doInitialization(Module &M) { 1356a1fe17c9SMatt Arsenault Mod = &M; 135749169a96SMatt Arsenault DL = &Mod->getDataLayout(); 135886de486dSMatt Arsenault return false; 135986de486dSMatt Arsenault } 136086de486dSMatt Arsenault 136186de486dSMatt Arsenault bool AMDGPUCodeGenPrepare::runOnFunction(Function &F) { 13628b61764cSFrancis Visoiu Mistrih if (skipFunction(F)) 136386de486dSMatt Arsenault return false; 136486de486dSMatt Arsenault 13658b61764cSFrancis Visoiu Mistrih auto *TPC = getAnalysisIfAvailable<TargetPassConfig>(); 13668b61764cSFrancis Visoiu Mistrih if (!TPC) 13678b61764cSFrancis Visoiu Mistrih return false; 13688b61764cSFrancis Visoiu Mistrih 136912269ddaSMatt Arsenault const AMDGPUTargetMachine &TM = TPC->getTM<AMDGPUTargetMachine>(); 13705bfbae5cSTom Stellard ST = &TM.getSubtarget<GCNSubtarget>(F); 13717e7268acSStanislav Mekhanoshin AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(F); 137235617ed4SNicolai Haehnle DA = &getAnalysis<LegacyDivergenceAnalysis>(); 1373b30e1223SMatt Arsenault 1374b30e1223SMatt Arsenault auto *DTWP = getAnalysisIfAvailable<DominatorTreeWrapperPass>(); 1375b30e1223SMatt Arsenault DT = DTWP ? &DTWP->getDomTree() : nullptr; 1376b30e1223SMatt Arsenault 1377a1fe17c9SMatt Arsenault HasUnsafeFPMath = hasUnsafeFPMath(F); 13785660bb6bSMatt Arsenault 13795660bb6bSMatt Arsenault AMDGPU::SIModeRegisterDefaults Mode(F); 13805660bb6bSMatt Arsenault HasFP32Denormals = Mode.allFP32Denormals(); 138186de486dSMatt Arsenault 1382a1fe17c9SMatt Arsenault bool MadeChange = false; 1383a1fe17c9SMatt Arsenault 138434d9a16eSMatt Arsenault Function::iterator NextBB; 138534d9a16eSMatt Arsenault for (Function::iterator FI = F.begin(), FE = F.end(); FI != FE; FI = NextBB) { 138634d9a16eSMatt Arsenault BasicBlock *BB = &*FI; 138734d9a16eSMatt Arsenault NextBB = std::next(FI); 138834d9a16eSMatt Arsenault 1389a1fe17c9SMatt Arsenault BasicBlock::iterator Next; 139034d9a16eSMatt Arsenault for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; I = Next) { 1391a1fe17c9SMatt Arsenault Next = std::next(I); 139234d9a16eSMatt Arsenault 1393a1fe17c9SMatt Arsenault MadeChange |= visit(*I); 139434d9a16eSMatt Arsenault 139534d9a16eSMatt Arsenault if (Next != E) { // Control flow changed 139634d9a16eSMatt Arsenault BasicBlock *NextInstBB = Next->getParent(); 139734d9a16eSMatt Arsenault if (NextInstBB != BB) { 139834d9a16eSMatt Arsenault BB = NextInstBB; 139934d9a16eSMatt Arsenault E = BB->end(); 140034d9a16eSMatt Arsenault FE = F.end(); 140134d9a16eSMatt Arsenault } 140234d9a16eSMatt Arsenault } 1403a1fe17c9SMatt Arsenault } 1404a1fe17c9SMatt Arsenault } 1405a1fe17c9SMatt Arsenault 1406a1fe17c9SMatt Arsenault return MadeChange; 140786de486dSMatt Arsenault } 140886de486dSMatt Arsenault 14098b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_BEGIN(AMDGPUCodeGenPrepare, DEBUG_TYPE, 141086de486dSMatt Arsenault "AMDGPU IR optimizations", false, false) 14117e7268acSStanislav Mekhanoshin INITIALIZE_PASS_DEPENDENCY(AssumptionCacheTracker) 141235617ed4SNicolai Haehnle INITIALIZE_PASS_DEPENDENCY(LegacyDivergenceAnalysis) 14138b61764cSFrancis Visoiu Mistrih INITIALIZE_PASS_END(AMDGPUCodeGenPrepare, DEBUG_TYPE, "AMDGPU IR optimizations", 14148b61764cSFrancis Visoiu Mistrih false, false) 141586de486dSMatt Arsenault 141686de486dSMatt Arsenault char AMDGPUCodeGenPrepare::ID = 0; 141786de486dSMatt Arsenault 14188b61764cSFrancis Visoiu Mistrih FunctionPass *llvm::createAMDGPUCodeGenPreparePass() { 14198b61764cSFrancis Visoiu Mistrih return new AMDGPUCodeGenPrepare(); 142086de486dSMatt Arsenault } 1421