1 //===-- llvm/lib/Target/AMDGPU/AMDGPUCallLowering.cpp - Call lowering -----===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// 9 /// \file 10 /// This file implements the lowering of LLVM calls to machine code calls for 11 /// GlobalISel. 12 /// 13 //===----------------------------------------------------------------------===// 14 15 #include "AMDGPUCallLowering.h" 16 #include "AMDGPU.h" 17 #include "AMDGPUISelLowering.h" 18 #include "AMDGPUSubtarget.h" 19 #include "SIISelLowering.h" 20 #include "SIMachineFunctionInfo.h" 21 #include "SIRegisterInfo.h" 22 #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 23 #include "llvm/CodeGen/Analysis.h" 24 #include "llvm/CodeGen/CallingConvLower.h" 25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 26 #include "llvm/CodeGen/MachineInstrBuilder.h" 27 #include "llvm/Support/LowLevelTypeImpl.h" 28 29 using namespace llvm; 30 31 namespace { 32 33 struct OutgoingValueHandler : public CallLowering::ValueHandler { 34 OutgoingValueHandler(MachineIRBuilder &B, MachineRegisterInfo &MRI, 35 MachineInstrBuilder MIB, CCAssignFn *AssignFn) 36 : ValueHandler(B, MRI, AssignFn), MIB(MIB) {} 37 38 MachineInstrBuilder MIB; 39 40 bool isIncomingArgumentHandler() const override { return false; } 41 42 Register getStackAddress(uint64_t Size, int64_t Offset, 43 MachinePointerInfo &MPO) override { 44 llvm_unreachable("not implemented"); 45 } 46 47 void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size, 48 MachinePointerInfo &MPO, CCValAssign &VA) override { 49 llvm_unreachable("not implemented"); 50 } 51 52 void assignValueToReg(Register ValVReg, Register PhysReg, 53 CCValAssign &VA) override { 54 Register ExtReg; 55 if (VA.getLocVT().getSizeInBits() < 32) { 56 // 16-bit types are reported as legal for 32-bit registers. We need to 57 // extend and do a 32-bit copy to avoid the verifier complaining about it. 58 ExtReg = MIRBuilder.buildAnyExt(LLT::scalar(32), ValVReg).getReg(0); 59 } else 60 ExtReg = extendRegister(ValVReg, VA); 61 62 // If this is a scalar return, insert a readfirstlane just in case the value 63 // ends up in a VGPR. 64 // FIXME: Assert this is a shader return. 65 const SIRegisterInfo *TRI 66 = static_cast<const SIRegisterInfo *>(MRI.getTargetRegisterInfo()); 67 if (TRI->isSGPRReg(MRI, PhysReg)) { 68 auto ToSGPR = MIRBuilder.buildIntrinsic(Intrinsic::amdgcn_readfirstlane, 69 {MRI.getType(ExtReg)}, false) 70 .addReg(ExtReg); 71 ExtReg = ToSGPR.getReg(0); 72 } 73 74 MIRBuilder.buildCopy(PhysReg, ExtReg); 75 MIB.addUse(PhysReg, RegState::Implicit); 76 } 77 78 bool assignArg(unsigned ValNo, MVT ValVT, MVT LocVT, 79 CCValAssign::LocInfo LocInfo, 80 const CallLowering::ArgInfo &Info, 81 ISD::ArgFlagsTy Flags, 82 CCState &State) override { 83 return AssignFn(ValNo, ValVT, LocVT, LocInfo, Flags, State); 84 } 85 }; 86 87 struct IncomingArgHandler : public CallLowering::ValueHandler { 88 uint64_t StackUsed = 0; 89 90 IncomingArgHandler(MachineIRBuilder &B, MachineRegisterInfo &MRI, 91 CCAssignFn *AssignFn) 92 : ValueHandler(B, MRI, AssignFn) {} 93 94 Register getStackAddress(uint64_t Size, int64_t Offset, 95 MachinePointerInfo &MPO) override { 96 auto &MFI = MIRBuilder.getMF().getFrameInfo(); 97 int FI = MFI.CreateFixedObject(Size, Offset, true); 98 MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI); 99 auto AddrReg = MIRBuilder.buildFrameIndex( 100 LLT::pointer(AMDGPUAS::PRIVATE_ADDRESS, 32), FI); 101 StackUsed = std::max(StackUsed, Size + Offset); 102 return AddrReg.getReg(0); 103 } 104 105 void assignValueToReg(Register ValVReg, Register PhysReg, 106 CCValAssign &VA) override { 107 markPhysRegUsed(PhysReg); 108 109 if (VA.getLocVT().getSizeInBits() < 32) { 110 // 16-bit types are reported as legal for 32-bit registers. We need to do 111 // a 32-bit copy, and truncate to avoid the verifier complaining about it. 112 auto Copy = MIRBuilder.buildCopy(LLT::scalar(32), PhysReg); 113 MIRBuilder.buildTrunc(ValVReg, Copy); 114 return; 115 } 116 117 switch (VA.getLocInfo()) { 118 case CCValAssign::LocInfo::SExt: 119 case CCValAssign::LocInfo::ZExt: 120 case CCValAssign::LocInfo::AExt: { 121 auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg); 122 MIRBuilder.buildTrunc(ValVReg, Copy); 123 break; 124 } 125 default: 126 MIRBuilder.buildCopy(ValVReg, PhysReg); 127 break; 128 } 129 } 130 131 void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size, 132 MachinePointerInfo &MPO, CCValAssign &VA) override { 133 MachineFunction &MF = MIRBuilder.getMF(); 134 unsigned Align = inferAlignmentFromPtrInfo(MF, MPO); 135 136 // FIXME: Get alignment 137 auto MMO = MF.getMachineMemOperand( 138 MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, Size, 139 Align); 140 MIRBuilder.buildLoad(ValVReg, Addr, *MMO); 141 } 142 143 /// How the physical register gets marked varies between formal 144 /// parameters (it's a basic-block live-in), and a call instruction 145 /// (it's an implicit-def of the BL). 146 virtual void markPhysRegUsed(unsigned PhysReg) = 0; 147 148 // FIXME: What is the point of this being a callback? 149 bool isIncomingArgumentHandler() const override { return true; } 150 }; 151 152 struct FormalArgHandler : public IncomingArgHandler { 153 FormalArgHandler(MachineIRBuilder &B, MachineRegisterInfo &MRI, 154 CCAssignFn *AssignFn) 155 : IncomingArgHandler(B, MRI, AssignFn) {} 156 157 void markPhysRegUsed(unsigned PhysReg) override { 158 MIRBuilder.getMBB().addLiveIn(PhysReg); 159 } 160 }; 161 162 } 163 164 AMDGPUCallLowering::AMDGPUCallLowering(const AMDGPUTargetLowering &TLI) 165 : CallLowering(&TLI) { 166 } 167 168 // FIXME: Compatability shim 169 static ISD::NodeType extOpcodeToISDExtOpcode(unsigned MIOpc) { 170 switch (MIOpc) { 171 case TargetOpcode::G_SEXT: 172 return ISD::SIGN_EXTEND; 173 case TargetOpcode::G_ZEXT: 174 return ISD::ZERO_EXTEND; 175 case TargetOpcode::G_ANYEXT: 176 return ISD::ANY_EXTEND; 177 default: 178 llvm_unreachable("not an extend opcode"); 179 } 180 } 181 182 void AMDGPUCallLowering::splitToValueTypes( 183 MachineIRBuilder &B, 184 const ArgInfo &OrigArg, unsigned OrigArgIdx, 185 SmallVectorImpl<ArgInfo> &SplitArgs, 186 const DataLayout &DL, CallingConv::ID CallConv, 187 SplitArgTy PerformArgSplit) const { 188 const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 189 LLVMContext &Ctx = OrigArg.Ty->getContext(); 190 191 if (OrigArg.Ty->isVoidTy()) 192 return; 193 194 SmallVector<EVT, 4> SplitVTs; 195 ComputeValueVTs(TLI, DL, OrigArg.Ty, SplitVTs); 196 197 assert(OrigArg.Regs.size() == SplitVTs.size()); 198 199 int SplitIdx = 0; 200 for (EVT VT : SplitVTs) { 201 Register Reg = OrigArg.Regs[SplitIdx]; 202 Type *Ty = VT.getTypeForEVT(Ctx); 203 LLT LLTy = getLLTForType(*Ty, DL); 204 205 if (OrigArgIdx == AttributeList::ReturnIndex && VT.isScalarInteger()) { 206 unsigned ExtendOp = TargetOpcode::G_ANYEXT; 207 if (OrigArg.Flags[0].isSExt()) { 208 assert(OrigArg.Regs.size() == 1 && "expect only simple return values"); 209 ExtendOp = TargetOpcode::G_SEXT; 210 } else if (OrigArg.Flags[0].isZExt()) { 211 assert(OrigArg.Regs.size() == 1 && "expect only simple return values"); 212 ExtendOp = TargetOpcode::G_ZEXT; 213 } 214 215 EVT ExtVT = TLI.getTypeForExtReturn(Ctx, VT, 216 extOpcodeToISDExtOpcode(ExtendOp)); 217 if (ExtVT != VT) { 218 VT = ExtVT; 219 Ty = ExtVT.getTypeForEVT(Ctx); 220 LLTy = getLLTForType(*Ty, DL); 221 Reg = B.buildInstr(ExtendOp, {LLTy}, {Reg}).getReg(0); 222 } 223 } 224 225 unsigned NumParts = TLI.getNumRegistersForCallingConv(Ctx, CallConv, VT); 226 MVT RegVT = TLI.getRegisterTypeForCallingConv(Ctx, CallConv, VT); 227 228 if (NumParts == 1) { 229 // Fixup EVTs to an MVT. 230 // 231 // FIXME: This is pretty hacky. Why do we have to split the type 232 // legalization logic between here and handleAssignments? 233 if (OrigArgIdx != AttributeList::ReturnIndex && VT != RegVT) { 234 assert(VT.getSizeInBits() < 32 && 235 "unexpected illegal type"); 236 Ty = Type::getInt32Ty(Ctx); 237 Register OrigReg = Reg; 238 Reg = B.getMRI()->createGenericVirtualRegister(LLT::scalar(32)); 239 B.buildTrunc(OrigReg, Reg); 240 } 241 242 // No splitting to do, but we want to replace the original type (e.g. [1 x 243 // double] -> double). 244 SplitArgs.emplace_back(Reg, Ty, OrigArg.Flags, OrigArg.IsFixed); 245 246 ++SplitIdx; 247 continue; 248 } 249 250 SmallVector<Register, 8> SplitRegs; 251 Type *PartTy = EVT(RegVT).getTypeForEVT(Ctx); 252 LLT PartLLT = getLLTForType(*PartTy, DL); 253 MachineRegisterInfo &MRI = *B.getMRI(); 254 255 // FIXME: Should we be reporting all of the part registers for a single 256 // argument, and let handleAssignments take care of the repacking? 257 for (unsigned i = 0; i < NumParts; ++i) { 258 Register PartReg = MRI.createGenericVirtualRegister(PartLLT); 259 SplitRegs.push_back(PartReg); 260 SplitArgs.emplace_back(ArrayRef<Register>(PartReg), PartTy, OrigArg.Flags); 261 } 262 263 PerformArgSplit(SplitRegs, Reg, LLTy, PartLLT, SplitIdx); 264 265 ++SplitIdx; 266 } 267 } 268 269 // Get the appropriate type to make \p OrigTy \p Factor times bigger. 270 static LLT getMultipleType(LLT OrigTy, int Factor) { 271 if (OrigTy.isVector()) { 272 return LLT::vector(OrigTy.getNumElements() * Factor, 273 OrigTy.getElementType()); 274 } 275 276 return LLT::scalar(OrigTy.getSizeInBits() * Factor); 277 } 278 279 // TODO: Move to generic code 280 static void unpackRegsToOrigType(MachineIRBuilder &B, 281 ArrayRef<Register> DstRegs, 282 Register SrcReg, 283 const CallLowering::ArgInfo &Info, 284 LLT SrcTy, 285 LLT PartTy) { 286 assert(DstRegs.size() > 1 && "Nothing to unpack"); 287 288 const unsigned SrcSize = SrcTy.getSizeInBits(); 289 const unsigned PartSize = PartTy.getSizeInBits(); 290 291 if (SrcTy.isVector() && !PartTy.isVector() && 292 PartSize > SrcTy.getElementType().getSizeInBits()) { 293 // Vector was scalarized, and the elements extended. 294 auto UnmergeToEltTy = B.buildUnmerge(SrcTy.getElementType(), 295 SrcReg); 296 for (int i = 0, e = DstRegs.size(); i != e; ++i) 297 B.buildAnyExt(DstRegs[i], UnmergeToEltTy.getReg(i)); 298 return; 299 } 300 301 if (SrcSize % PartSize == 0) { 302 B.buildUnmerge(DstRegs, SrcReg); 303 return; 304 } 305 306 const int NumRoundedParts = (SrcSize + PartSize - 1) / PartSize; 307 308 LLT BigTy = getMultipleType(PartTy, NumRoundedParts); 309 auto ImpDef = B.buildUndef(BigTy); 310 311 auto Big = B.buildInsert(BigTy, ImpDef.getReg(0), SrcReg, 0).getReg(0); 312 313 int64_t Offset = 0; 314 for (unsigned i = 0, e = DstRegs.size(); i != e; ++i, Offset += PartSize) 315 B.buildExtract(DstRegs[i], Big, Offset); 316 } 317 318 /// Lower the return value for the already existing \p Ret. This assumes that 319 /// \p B's insertion point is correct. 320 bool AMDGPUCallLowering::lowerReturnVal(MachineIRBuilder &B, 321 const Value *Val, ArrayRef<Register> VRegs, 322 MachineInstrBuilder &Ret) const { 323 if (!Val) 324 return true; 325 326 auto &MF = B.getMF(); 327 const auto &F = MF.getFunction(); 328 const DataLayout &DL = MF.getDataLayout(); 329 MachineRegisterInfo *MRI = B.getMRI(); 330 331 CallingConv::ID CC = F.getCallingConv(); 332 const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 333 334 ArgInfo OrigRetInfo(VRegs, Val->getType()); 335 setArgFlags(OrigRetInfo, AttributeList::ReturnIndex, DL, F); 336 SmallVector<ArgInfo, 4> SplitRetInfos; 337 338 splitToValueTypes( 339 B, OrigRetInfo, AttributeList::ReturnIndex, SplitRetInfos, DL, CC, 340 [&](ArrayRef<Register> Regs, Register SrcReg, LLT LLTy, LLT PartLLT, 341 int VTSplitIdx) { 342 unpackRegsToOrigType(B, Regs, SrcReg, 343 SplitRetInfos[VTSplitIdx], 344 LLTy, PartLLT); 345 }); 346 347 CCAssignFn *AssignFn = TLI.CCAssignFnForReturn(CC, F.isVarArg()); 348 OutgoingValueHandler RetHandler(B, *MRI, Ret, AssignFn); 349 return handleAssignments(B, SplitRetInfos, RetHandler); 350 } 351 352 bool AMDGPUCallLowering::lowerReturn(MachineIRBuilder &B, 353 const Value *Val, 354 ArrayRef<Register> VRegs) const { 355 356 MachineFunction &MF = B.getMF(); 357 MachineRegisterInfo &MRI = MF.getRegInfo(); 358 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); 359 MFI->setIfReturnsVoid(!Val); 360 361 assert(!Val == VRegs.empty() && "Return value without a vreg"); 362 363 CallingConv::ID CC = B.getMF().getFunction().getCallingConv(); 364 const bool IsShader = AMDGPU::isShader(CC); 365 const bool IsWaveEnd = (IsShader && MFI->returnsVoid()) || 366 AMDGPU::isKernel(CC); 367 if (IsWaveEnd) { 368 B.buildInstr(AMDGPU::S_ENDPGM) 369 .addImm(0); 370 return true; 371 } 372 373 auto const &ST = MF.getSubtarget<GCNSubtarget>(); 374 375 unsigned ReturnOpc = 376 IsShader ? AMDGPU::SI_RETURN_TO_EPILOG : AMDGPU::S_SETPC_B64_return; 377 378 auto Ret = B.buildInstrNoInsert(ReturnOpc); 379 Register ReturnAddrVReg; 380 if (ReturnOpc == AMDGPU::S_SETPC_B64_return) { 381 ReturnAddrVReg = MRI.createVirtualRegister(&AMDGPU::CCR_SGPR_64RegClass); 382 Ret.addUse(ReturnAddrVReg); 383 } 384 385 if (!lowerReturnVal(B, Val, VRegs, Ret)) 386 return false; 387 388 if (ReturnOpc == AMDGPU::S_SETPC_B64_return) { 389 const SIRegisterInfo *TRI = ST.getRegisterInfo(); 390 Register LiveInReturn = MF.addLiveIn(TRI->getReturnAddressReg(MF), 391 &AMDGPU::SGPR_64RegClass); 392 B.buildCopy(ReturnAddrVReg, LiveInReturn); 393 } 394 395 // TODO: Handle CalleeSavedRegsViaCopy. 396 397 B.insertInstr(Ret); 398 return true; 399 } 400 401 Register AMDGPUCallLowering::lowerParameterPtr(MachineIRBuilder &B, 402 Type *ParamTy, 403 uint64_t Offset) const { 404 405 MachineFunction &MF = B.getMF(); 406 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); 407 MachineRegisterInfo &MRI = MF.getRegInfo(); 408 const Function &F = MF.getFunction(); 409 const DataLayout &DL = F.getParent()->getDataLayout(); 410 PointerType *PtrTy = PointerType::get(ParamTy, AMDGPUAS::CONSTANT_ADDRESS); 411 LLT PtrType = getLLTForType(*PtrTy, DL); 412 Register KernArgSegmentPtr = 413 MFI->getPreloadedReg(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR); 414 Register KernArgSegmentVReg = MRI.getLiveInVirtReg(KernArgSegmentPtr); 415 416 auto OffsetReg = B.buildConstant(LLT::scalar(64), Offset); 417 418 return B.buildPtrAdd(PtrType, KernArgSegmentVReg, OffsetReg).getReg(0); 419 } 420 421 void AMDGPUCallLowering::lowerParameter(MachineIRBuilder &B, 422 Type *ParamTy, uint64_t Offset, 423 unsigned Align, 424 Register DstReg) const { 425 MachineFunction &MF = B.getMF(); 426 const Function &F = MF.getFunction(); 427 const DataLayout &DL = F.getParent()->getDataLayout(); 428 MachinePointerInfo PtrInfo(AMDGPUAS::CONSTANT_ADDRESS); 429 unsigned TypeSize = DL.getTypeStoreSize(ParamTy); 430 Register PtrReg = lowerParameterPtr(B, ParamTy, Offset); 431 432 MachineMemOperand *MMO = 433 MF.getMachineMemOperand(PtrInfo, MachineMemOperand::MOLoad | 434 MachineMemOperand::MODereferenceable | 435 MachineMemOperand::MOInvariant, 436 TypeSize, Align); 437 438 B.buildLoad(DstReg, PtrReg, *MMO); 439 } 440 441 // Allocate special inputs passed in user SGPRs. 442 static void allocateHSAUserSGPRs(CCState &CCInfo, 443 MachineIRBuilder &B, 444 MachineFunction &MF, 445 const SIRegisterInfo &TRI, 446 SIMachineFunctionInfo &Info) { 447 // FIXME: How should these inputs interact with inreg / custom SGPR inputs? 448 if (Info.hasPrivateSegmentBuffer()) { 449 unsigned PrivateSegmentBufferReg = Info.addPrivateSegmentBuffer(TRI); 450 MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SGPR_128RegClass); 451 CCInfo.AllocateReg(PrivateSegmentBufferReg); 452 } 453 454 if (Info.hasDispatchPtr()) { 455 unsigned DispatchPtrReg = Info.addDispatchPtr(TRI); 456 MF.addLiveIn(DispatchPtrReg, &AMDGPU::SGPR_64RegClass); 457 CCInfo.AllocateReg(DispatchPtrReg); 458 } 459 460 if (Info.hasQueuePtr()) { 461 unsigned QueuePtrReg = Info.addQueuePtr(TRI); 462 MF.addLiveIn(QueuePtrReg, &AMDGPU::SGPR_64RegClass); 463 CCInfo.AllocateReg(QueuePtrReg); 464 } 465 466 if (Info.hasKernargSegmentPtr()) { 467 MachineRegisterInfo &MRI = MF.getRegInfo(); 468 Register InputPtrReg = Info.addKernargSegmentPtr(TRI); 469 const LLT P4 = LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64); 470 Register VReg = MRI.createGenericVirtualRegister(P4); 471 MRI.addLiveIn(InputPtrReg, VReg); 472 B.getMBB().addLiveIn(InputPtrReg); 473 B.buildCopy(VReg, InputPtrReg); 474 CCInfo.AllocateReg(InputPtrReg); 475 } 476 477 if (Info.hasDispatchID()) { 478 unsigned DispatchIDReg = Info.addDispatchID(TRI); 479 MF.addLiveIn(DispatchIDReg, &AMDGPU::SGPR_64RegClass); 480 CCInfo.AllocateReg(DispatchIDReg); 481 } 482 483 if (Info.hasFlatScratchInit()) { 484 unsigned FlatScratchInitReg = Info.addFlatScratchInit(TRI); 485 MF.addLiveIn(FlatScratchInitReg, &AMDGPU::SGPR_64RegClass); 486 CCInfo.AllocateReg(FlatScratchInitReg); 487 } 488 489 // TODO: Add GridWorkGroupCount user SGPRs when used. For now with HSA we read 490 // these from the dispatch pointer. 491 } 492 493 bool AMDGPUCallLowering::lowerFormalArgumentsKernel( 494 MachineIRBuilder &B, const Function &F, 495 ArrayRef<ArrayRef<Register>> VRegs) const { 496 MachineFunction &MF = B.getMF(); 497 const GCNSubtarget *Subtarget = &MF.getSubtarget<GCNSubtarget>(); 498 MachineRegisterInfo &MRI = MF.getRegInfo(); 499 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>(); 500 const SIRegisterInfo *TRI = Subtarget->getRegisterInfo(); 501 const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 502 503 const DataLayout &DL = F.getParent()->getDataLayout(); 504 505 SmallVector<CCValAssign, 16> ArgLocs; 506 CCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, F.getContext()); 507 508 allocateHSAUserSGPRs(CCInfo, B, MF, *TRI, *Info); 509 510 unsigned i = 0; 511 const unsigned KernArgBaseAlign = 16; 512 const unsigned BaseOffset = Subtarget->getExplicitKernelArgOffset(F); 513 uint64_t ExplicitArgOffset = 0; 514 515 // TODO: Align down to dword alignment and extract bits for extending loads. 516 for (auto &Arg : F.args()) { 517 Type *ArgTy = Arg.getType(); 518 unsigned AllocSize = DL.getTypeAllocSize(ArgTy); 519 if (AllocSize == 0) 520 continue; 521 522 unsigned ABIAlign = DL.getABITypeAlignment(ArgTy); 523 524 uint64_t ArgOffset = alignTo(ExplicitArgOffset, ABIAlign) + BaseOffset; 525 ExplicitArgOffset = alignTo(ExplicitArgOffset, ABIAlign) + AllocSize; 526 527 ArrayRef<Register> OrigArgRegs = VRegs[i]; 528 Register ArgReg = 529 OrigArgRegs.size() == 1 530 ? OrigArgRegs[0] 531 : MRI.createGenericVirtualRegister(getLLTForType(*ArgTy, DL)); 532 unsigned Align = MinAlign(KernArgBaseAlign, ArgOffset); 533 ArgOffset = alignTo(ArgOffset, DL.getABITypeAlignment(ArgTy)); 534 lowerParameter(B, ArgTy, ArgOffset, Align, ArgReg); 535 if (OrigArgRegs.size() > 1) 536 unpackRegs(OrigArgRegs, ArgReg, ArgTy, B); 537 ++i; 538 } 539 540 TLI.allocateSpecialEntryInputVGPRs(CCInfo, MF, *TRI, *Info); 541 TLI.allocateSystemSGPRs(CCInfo, MF, *Info, F.getCallingConv(), false); 542 return true; 543 } 544 545 /// Pack values \p SrcRegs to cover the vector type result \p DstRegs. 546 static MachineInstrBuilder mergeVectorRegsToResultRegs( 547 MachineIRBuilder &B, ArrayRef<Register> DstRegs, ArrayRef<Register> SrcRegs) { 548 MachineRegisterInfo &MRI = *B.getMRI(); 549 LLT LLTy = MRI.getType(DstRegs[0]); 550 LLT PartLLT = MRI.getType(SrcRegs[0]); 551 552 // Deal with v3s16 split into v2s16 553 LLT LCMTy = getLCMType(LLTy, PartLLT); 554 if (LCMTy == LLTy) { 555 // Common case where no padding is needed. 556 assert(DstRegs.size() == 1); 557 return B.buildConcatVectors(DstRegs[0], SrcRegs); 558 } 559 560 const int NumWide = LCMTy.getSizeInBits() / PartLLT.getSizeInBits(); 561 Register Undef = B.buildUndef(PartLLT).getReg(0); 562 563 // Build vector of undefs. 564 SmallVector<Register, 8> WidenedSrcs(NumWide, Undef); 565 566 // Replace the first sources with the real registers. 567 std::copy(SrcRegs.begin(), SrcRegs.end(), WidenedSrcs.begin()); 568 569 auto Widened = B.buildConcatVectors(LCMTy, WidenedSrcs); 570 int NumDst = LCMTy.getSizeInBits() / LLTy.getSizeInBits(); 571 572 SmallVector<Register, 8> PadDstRegs(NumDst); 573 std::copy(DstRegs.begin(), DstRegs.end(), PadDstRegs.begin()); 574 575 // Create the excess dead defs for the unmerge. 576 for (int I = DstRegs.size(); I != NumDst; ++I) 577 PadDstRegs[I] = MRI.createGenericVirtualRegister(LLTy); 578 579 return B.buildUnmerge(PadDstRegs, Widened); 580 } 581 582 // TODO: Move this to generic code 583 static void packSplitRegsToOrigType(MachineIRBuilder &B, 584 ArrayRef<Register> OrigRegs, 585 ArrayRef<Register> Regs, 586 LLT LLTy, 587 LLT PartLLT) { 588 MachineRegisterInfo &MRI = *B.getMRI(); 589 590 if (!LLTy.isVector() && !PartLLT.isVector()) { 591 assert(OrigRegs.size() == 1); 592 LLT OrigTy = MRI.getType(OrigRegs[0]); 593 594 unsigned SrcSize = PartLLT.getSizeInBits() * Regs.size(); 595 if (SrcSize == OrigTy.getSizeInBits()) 596 B.buildMerge(OrigRegs[0], Regs); 597 else { 598 auto Widened = B.buildMerge(LLT::scalar(SrcSize), Regs); 599 B.buildTrunc(OrigRegs[0], Widened); 600 } 601 602 return; 603 } 604 605 if (LLTy.isVector() && PartLLT.isVector()) { 606 assert(OrigRegs.size() == 1); 607 assert(LLTy.getElementType() == PartLLT.getElementType()); 608 mergeVectorRegsToResultRegs(B, OrigRegs, Regs); 609 return; 610 } 611 612 assert(LLTy.isVector() && !PartLLT.isVector()); 613 614 LLT DstEltTy = LLTy.getElementType(); 615 616 // Pointer information was discarded. We'll need to coerce some register types 617 // to avoid violating type constraints. 618 LLT RealDstEltTy = MRI.getType(OrigRegs[0]).getElementType(); 619 620 assert(DstEltTy.getSizeInBits() == RealDstEltTy.getSizeInBits()); 621 622 if (DstEltTy == PartLLT) { 623 // Vector was trivially scalarized. 624 625 if (RealDstEltTy.isPointer()) { 626 for (Register Reg : Regs) 627 MRI.setType(Reg, RealDstEltTy); 628 } 629 630 B.buildBuildVector(OrigRegs[0], Regs); 631 } else if (DstEltTy.getSizeInBits() > PartLLT.getSizeInBits()) { 632 // Deal with vector with 64-bit elements decomposed to 32-bit 633 // registers. Need to create intermediate 64-bit elements. 634 SmallVector<Register, 8> EltMerges; 635 int PartsPerElt = DstEltTy.getSizeInBits() / PartLLT.getSizeInBits(); 636 637 assert(DstEltTy.getSizeInBits() % PartLLT.getSizeInBits() == 0); 638 639 for (int I = 0, NumElts = LLTy.getNumElements(); I != NumElts; ++I) { 640 auto Merge = B.buildMerge(RealDstEltTy, Regs.take_front(PartsPerElt)); 641 // Fix the type in case this is really a vector of pointers. 642 MRI.setType(Merge.getReg(0), RealDstEltTy); 643 EltMerges.push_back(Merge.getReg(0)); 644 Regs = Regs.drop_front(PartsPerElt); 645 } 646 647 B.buildBuildVector(OrigRegs[0], EltMerges); 648 } else { 649 // Vector was split, and elements promoted to a wider type. 650 LLT BVType = LLT::vector(LLTy.getNumElements(), PartLLT); 651 auto BV = B.buildBuildVector(BVType, Regs); 652 B.buildTrunc(OrigRegs[0], BV); 653 } 654 } 655 656 bool AMDGPUCallLowering::lowerFormalArguments( 657 MachineIRBuilder &B, const Function &F, 658 ArrayRef<ArrayRef<Register>> VRegs) const { 659 CallingConv::ID CC = F.getCallingConv(); 660 661 // The infrastructure for normal calling convention lowering is essentially 662 // useless for kernels. We want to avoid any kind of legalization or argument 663 // splitting. 664 if (CC == CallingConv::AMDGPU_KERNEL) 665 return lowerFormalArgumentsKernel(B, F, VRegs); 666 667 const bool IsShader = AMDGPU::isShader(CC); 668 const bool IsEntryFunc = AMDGPU::isEntryFunctionCC(CC); 669 670 MachineFunction &MF = B.getMF(); 671 MachineBasicBlock &MBB = B.getMBB(); 672 MachineRegisterInfo &MRI = MF.getRegInfo(); 673 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>(); 674 const GCNSubtarget &Subtarget = MF.getSubtarget<GCNSubtarget>(); 675 const SIRegisterInfo *TRI = Subtarget.getRegisterInfo(); 676 const DataLayout &DL = F.getParent()->getDataLayout(); 677 678 679 SmallVector<CCValAssign, 16> ArgLocs; 680 CCState CCInfo(CC, F.isVarArg(), MF, ArgLocs, F.getContext()); 681 682 if (!IsEntryFunc) { 683 Register ReturnAddrReg = TRI->getReturnAddressReg(MF); 684 Register LiveInReturn = MF.addLiveIn(ReturnAddrReg, 685 &AMDGPU::SGPR_64RegClass); 686 MBB.addLiveIn(ReturnAddrReg); 687 B.buildCopy(LiveInReturn, ReturnAddrReg); 688 } 689 690 if (Info->hasImplicitBufferPtr()) { 691 Register ImplicitBufferPtrReg = Info->addImplicitBufferPtr(*TRI); 692 MF.addLiveIn(ImplicitBufferPtrReg, &AMDGPU::SGPR_64RegClass); 693 CCInfo.AllocateReg(ImplicitBufferPtrReg); 694 } 695 696 697 SmallVector<ArgInfo, 32> SplitArgs; 698 unsigned Idx = 0; 699 unsigned PSInputNum = 0; 700 701 for (auto &Arg : F.args()) { 702 if (DL.getTypeStoreSize(Arg.getType()) == 0) 703 continue; 704 705 const bool InReg = Arg.hasAttribute(Attribute::InReg); 706 707 // SGPR arguments to functions not implemented. 708 if (!IsShader && InReg) 709 return false; 710 711 if (Arg.hasAttribute(Attribute::SwiftSelf) || 712 Arg.hasAttribute(Attribute::SwiftError) || 713 Arg.hasAttribute(Attribute::Nest)) 714 return false; 715 716 if (CC == CallingConv::AMDGPU_PS && !InReg && PSInputNum <= 15) { 717 const bool ArgUsed = !Arg.use_empty(); 718 bool SkipArg = !ArgUsed && !Info->isPSInputAllocated(PSInputNum); 719 720 if (!SkipArg) { 721 Info->markPSInputAllocated(PSInputNum); 722 if (ArgUsed) 723 Info->markPSInputEnabled(PSInputNum); 724 } 725 726 ++PSInputNum; 727 728 if (SkipArg) { 729 for (int I = 0, E = VRegs[Idx].size(); I != E; ++I) 730 B.buildUndef(VRegs[Idx][I]); 731 732 ++Idx; 733 continue; 734 } 735 } 736 737 ArgInfo OrigArg(VRegs[Idx], Arg.getType()); 738 const unsigned OrigArgIdx = Idx + AttributeList::FirstArgIndex; 739 setArgFlags(OrigArg, OrigArgIdx, DL, F); 740 741 splitToValueTypes( 742 B, OrigArg, OrigArgIdx, SplitArgs, DL, CC, 743 // FIXME: We should probably be passing multiple registers to 744 // handleAssignments to do this 745 [&](ArrayRef<Register> Regs, Register DstReg, 746 LLT LLTy, LLT PartLLT, int VTSplitIdx) { 747 assert(DstReg == VRegs[Idx][VTSplitIdx]); 748 packSplitRegsToOrigType(B, VRegs[Idx][VTSplitIdx], Regs, 749 LLTy, PartLLT); 750 }); 751 752 ++Idx; 753 } 754 755 // At least one interpolation mode must be enabled or else the GPU will 756 // hang. 757 // 758 // Check PSInputAddr instead of PSInputEnable. The idea is that if the user 759 // set PSInputAddr, the user wants to enable some bits after the compilation 760 // based on run-time states. Since we can't know what the final PSInputEna 761 // will look like, so we shouldn't do anything here and the user should take 762 // responsibility for the correct programming. 763 // 764 // Otherwise, the following restrictions apply: 765 // - At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled. 766 // - If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be 767 // enabled too. 768 if (CC == CallingConv::AMDGPU_PS) { 769 if ((Info->getPSInputAddr() & 0x7F) == 0 || 770 ((Info->getPSInputAddr() & 0xF) == 0 && 771 Info->isPSInputAllocated(11))) { 772 CCInfo.AllocateReg(AMDGPU::VGPR0); 773 CCInfo.AllocateReg(AMDGPU::VGPR1); 774 Info->markPSInputAllocated(0); 775 Info->markPSInputEnabled(0); 776 } 777 778 if (Subtarget.isAmdPalOS()) { 779 // For isAmdPalOS, the user does not enable some bits after compilation 780 // based on run-time states; the register values being generated here are 781 // the final ones set in hardware. Therefore we need to apply the 782 // workaround to PSInputAddr and PSInputEnable together. (The case where 783 // a bit is set in PSInputAddr but not PSInputEnable is where the frontend 784 // set up an input arg for a particular interpolation mode, but nothing 785 // uses that input arg. Really we should have an earlier pass that removes 786 // such an arg.) 787 unsigned PsInputBits = Info->getPSInputAddr() & Info->getPSInputEnable(); 788 if ((PsInputBits & 0x7F) == 0 || 789 ((PsInputBits & 0xF) == 0 && 790 (PsInputBits >> 11 & 1))) 791 Info->markPSInputEnabled( 792 countTrailingZeros(Info->getPSInputAddr(), ZB_Undefined)); 793 } 794 } 795 796 const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 797 CCAssignFn *AssignFn = TLI.CCAssignFnForCall(CC, F.isVarArg()); 798 799 if (!MBB.empty()) 800 B.setInstr(*MBB.begin()); 801 802 FormalArgHandler Handler(B, MRI, AssignFn); 803 if (!handleAssignments(CCInfo, ArgLocs, B, SplitArgs, Handler)) 804 return false; 805 806 if (!IsEntryFunc) { 807 // Special inputs come after user arguments. 808 TLI.allocateSpecialInputVGPRs(CCInfo, MF, *TRI, *Info); 809 } 810 811 // Start adding system SGPRs. 812 if (IsEntryFunc) { 813 TLI.allocateSystemSGPRs(CCInfo, MF, *Info, CC, IsShader); 814 } else { 815 CCInfo.AllocateReg(Info->getScratchRSrcReg()); 816 TLI.allocateSpecialInputSGPRs(CCInfo, MF, *TRI, *Info); 817 } 818 819 // Move back to the end of the basic block. 820 B.setMBB(MBB); 821 822 return true; 823 } 824