1d8ea85acSTom Stellard //===-- llvm/lib/Target/AMDGPU/AMDGPUCallLowering.cpp - Call lowering -----===// 2000c5af3STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6000c5af3STom Stellard // 7000c5af3STom Stellard //===----------------------------------------------------------------------===// 8000c5af3STom Stellard /// 9000c5af3STom Stellard /// \file 10000c5af3STom Stellard /// This file implements the lowering of LLVM calls to machine code calls for 11000c5af3STom Stellard /// GlobalISel. 12000c5af3STom Stellard /// 13000c5af3STom Stellard //===----------------------------------------------------------------------===// 14000c5af3STom Stellard 15000c5af3STom Stellard #include "AMDGPUCallLowering.h" 16ca16621bSTom Stellard #include "AMDGPU.h" 1761f1f2a2SMatt Arsenault #include "AMDGPULegalizerInfo.h" 18a162048aSMatt Arsenault #include "AMDGPUTargetMachine.h" 19ca16621bSTom Stellard #include "SIMachineFunctionInfo.h" 206bda14b3SChandler Carruth #include "SIRegisterInfo.h" 21206b9927STom Stellard #include "llvm/CodeGen/Analysis.h" 22ae25a397SChristudasan Devadasan #include "llvm/CodeGen/FunctionLoweringInfo.h" 23000c5af3STom Stellard #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 246a87e9b0Sdfukalov #include "llvm/IR/IntrinsicsAMDGPU.h" 25000c5af3STom Stellard 2661f1f2a2SMatt Arsenault #define DEBUG_TYPE "amdgpu-call-lowering" 2761f1f2a2SMatt Arsenault 28000c5af3STom Stellard using namespace llvm; 29000c5af3STom Stellard 30206b9927STom Stellard namespace { 31206b9927STom Stellard 3278dcff48SMatt Arsenault /// Wrapper around extendRegister to ensure we extend to a full 32-bit register. 3378dcff48SMatt Arsenault static Register extendRegisterMin32(CallLowering::ValueHandler &Handler, 3478dcff48SMatt Arsenault Register ValVReg, CCValAssign &VA) { 3561f1f2a2SMatt Arsenault if (VA.getLocVT().getSizeInBits() < 32) { 3661f1f2a2SMatt Arsenault // 16-bit types are reported as legal for 32-bit registers. We need to 3761f1f2a2SMatt Arsenault // extend and do a 32-bit copy to avoid the verifier complaining about it. 3878dcff48SMatt Arsenault return Handler.MIRBuilder.buildAnyExt(LLT::scalar(32), ValVReg).getReg(0); 3961f1f2a2SMatt Arsenault } 4061f1f2a2SMatt Arsenault 4178dcff48SMatt Arsenault return Handler.extendRegister(ValVReg, VA); 4261f1f2a2SMatt Arsenault } 4361f1f2a2SMatt Arsenault 4478dcff48SMatt Arsenault struct AMDGPUOutgoingValueHandler : public CallLowering::OutgoingValueHandler { 450c92bfa4SMatt Arsenault AMDGPUOutgoingValueHandler(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4624e2e5dfSMatt Arsenault MachineInstrBuilder MIB) 4724e2e5dfSMatt Arsenault : OutgoingValueHandler(B, MRI), MIB(MIB) {} 48206b9927STom Stellard 49206b9927STom Stellard MachineInstrBuilder MIB; 50206b9927STom Stellard 51faeaedf8SMatt Arsenault Register getStackAddress(uint64_t Size, int64_t Offset, 526b76d828SMatt Arsenault MachinePointerInfo &MPO, 536b76d828SMatt Arsenault ISD::ArgFlagsTy Flags) override { 54206b9927STom Stellard llvm_unreachable("not implemented"); 55206b9927STom Stellard } 56206b9927STom Stellard 57faeaedf8SMatt Arsenault void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size, 58206b9927STom Stellard MachinePointerInfo &MPO, CCValAssign &VA) override { 59206b9927STom Stellard llvm_unreachable("not implemented"); 60206b9927STom Stellard } 61206b9927STom Stellard 62faeaedf8SMatt Arsenault void assignValueToReg(Register ValVReg, Register PhysReg, 63206b9927STom Stellard CCValAssign &VA) override { 6478dcff48SMatt Arsenault Register ExtReg = extendRegisterMin32(*this, ValVReg, VA); 65a9ea8a9aSMatt Arsenault 6667cfbec7SMatt Arsenault // If this is a scalar return, insert a readfirstlane just in case the value 6767cfbec7SMatt Arsenault // ends up in a VGPR. 6867cfbec7SMatt Arsenault // FIXME: Assert this is a shader return. 6967cfbec7SMatt Arsenault const SIRegisterInfo *TRI 7067cfbec7SMatt Arsenault = static_cast<const SIRegisterInfo *>(MRI.getTargetRegisterInfo()); 7167cfbec7SMatt Arsenault if (TRI->isSGPRReg(MRI, PhysReg)) { 7267cfbec7SMatt Arsenault auto ToSGPR = MIRBuilder.buildIntrinsic(Intrinsic::amdgcn_readfirstlane, 7367cfbec7SMatt Arsenault {MRI.getType(ExtReg)}, false) 7467cfbec7SMatt Arsenault .addReg(ExtReg); 7567cfbec7SMatt Arsenault ExtReg = ToSGPR.getReg(0); 7667cfbec7SMatt Arsenault } 7767cfbec7SMatt Arsenault 78a9ea8a9aSMatt Arsenault MIRBuilder.buildCopy(PhysReg, ExtReg); 79a9ea8a9aSMatt Arsenault MIB.addUse(PhysReg, RegState::Implicit); 80206b9927STom Stellard } 81206b9927STom Stellard }; 82206b9927STom Stellard 8378dcff48SMatt Arsenault struct AMDGPUIncomingArgHandler : public CallLowering::IncomingValueHandler { 84fecf43ebSMatt Arsenault uint64_t StackUsed = 0; 85fecf43ebSMatt Arsenault 8624e2e5dfSMatt Arsenault AMDGPUIncomingArgHandler(MachineIRBuilder &B, MachineRegisterInfo &MRI) 8724e2e5dfSMatt Arsenault : IncomingValueHandler(B, MRI) {} 88fecf43ebSMatt Arsenault 89fecf43ebSMatt Arsenault Register getStackAddress(uint64_t Size, int64_t Offset, 906b76d828SMatt Arsenault MachinePointerInfo &MPO, 916b76d828SMatt Arsenault ISD::ArgFlagsTy Flags) override { 92fecf43ebSMatt Arsenault auto &MFI = MIRBuilder.getMF().getFrameInfo(); 936b76d828SMatt Arsenault 946b76d828SMatt Arsenault // Byval is assumed to be writable memory, but other stack passed arguments 956b76d828SMatt Arsenault // are not. 966b76d828SMatt Arsenault const bool IsImmutable = !Flags.isByVal(); 976b76d828SMatt Arsenault int FI = MFI.CreateFixedObject(Size, Offset, IsImmutable); 98fecf43ebSMatt Arsenault MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI); 992a1b5af2SJay Foad auto AddrReg = MIRBuilder.buildFrameIndex( 1002a1b5af2SJay Foad LLT::pointer(AMDGPUAS::PRIVATE_ADDRESS, 32), FI); 101fecf43ebSMatt Arsenault StackUsed = std::max(StackUsed, Size + Offset); 1022a1b5af2SJay Foad return AddrReg.getReg(0); 103fecf43ebSMatt Arsenault } 104fecf43ebSMatt Arsenault 105fecf43ebSMatt Arsenault void assignValueToReg(Register ValVReg, Register PhysReg, 106fecf43ebSMatt Arsenault CCValAssign &VA) override { 107fecf43ebSMatt Arsenault markPhysRegUsed(PhysReg); 108fecf43ebSMatt Arsenault 109fecf43ebSMatt Arsenault if (VA.getLocVT().getSizeInBits() < 32) { 110fecf43ebSMatt Arsenault // 16-bit types are reported as legal for 32-bit registers. We need to do 111fecf43ebSMatt Arsenault // a 32-bit copy, and truncate to avoid the verifier complaining about it. 112fecf43ebSMatt Arsenault auto Copy = MIRBuilder.buildCopy(LLT::scalar(32), PhysReg); 11378dcff48SMatt Arsenault 11478dcff48SMatt Arsenault // If we have signext/zeroext, it applies to the whole 32-bit register 11578dcff48SMatt Arsenault // before truncation. 11678dcff48SMatt Arsenault auto Extended = 11778dcff48SMatt Arsenault buildExtensionHint(VA, Copy.getReg(0), LLT(VA.getLocVT())); 11878dcff48SMatt Arsenault MIRBuilder.buildTrunc(ValVReg, Extended); 119fecf43ebSMatt Arsenault return; 120fecf43ebSMatt Arsenault } 121fecf43ebSMatt Arsenault 12278dcff48SMatt Arsenault IncomingValueHandler::assignValueToReg(ValVReg, PhysReg, VA); 123fecf43ebSMatt Arsenault } 124fecf43ebSMatt Arsenault 125b98f902fSMatt Arsenault void assignValueToAddress(Register ValVReg, Register Addr, uint64_t MemSize, 126fecf43ebSMatt Arsenault MachinePointerInfo &MPO, CCValAssign &VA) override { 127fb0c35faSMatt Arsenault MachineFunction &MF = MIRBuilder.getMF(); 128fb0c35faSMatt Arsenault 129b98f902fSMatt Arsenault // The reported memory location may be wider than the value. 130b98f902fSMatt Arsenault const LLT RegTy = MRI.getType(ValVReg); 131b98f902fSMatt Arsenault MemSize = std::min(static_cast<uint64_t>(RegTy.getSizeInBytes()), MemSize); 132b98f902fSMatt Arsenault 133fecf43ebSMatt Arsenault // FIXME: Get alignment 134fb0c35faSMatt Arsenault auto MMO = MF.getMachineMemOperand( 135b98f902fSMatt Arsenault MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, MemSize, 1360de874adSGuillaume Chatelet inferAlignFromPtrInfo(MF, MPO)); 137fecf43ebSMatt Arsenault MIRBuilder.buildLoad(ValVReg, Addr, *MMO); 138fecf43ebSMatt Arsenault } 139fecf43ebSMatt Arsenault 140fecf43ebSMatt Arsenault /// How the physical register gets marked varies between formal 141fecf43ebSMatt Arsenault /// parameters (it's a basic-block live-in), and a call instruction 142fecf43ebSMatt Arsenault /// (it's an implicit-def of the BL). 143fecf43ebSMatt Arsenault virtual void markPhysRegUsed(unsigned PhysReg) = 0; 144fecf43ebSMatt Arsenault }; 145fecf43ebSMatt Arsenault 1460c92bfa4SMatt Arsenault struct FormalArgHandler : public AMDGPUIncomingArgHandler { 14724e2e5dfSMatt Arsenault FormalArgHandler(MachineIRBuilder &B, MachineRegisterInfo &MRI) 14824e2e5dfSMatt Arsenault : AMDGPUIncomingArgHandler(B, MRI) {} 149fecf43ebSMatt Arsenault 150fecf43ebSMatt Arsenault void markPhysRegUsed(unsigned PhysReg) override { 151fecf43ebSMatt Arsenault MIRBuilder.getMBB().addLiveIn(PhysReg); 152fecf43ebSMatt Arsenault } 153fecf43ebSMatt Arsenault }; 154fecf43ebSMatt Arsenault 1550c92bfa4SMatt Arsenault struct CallReturnHandler : public AMDGPUIncomingArgHandler { 15661f1f2a2SMatt Arsenault CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, 15724e2e5dfSMatt Arsenault MachineInstrBuilder MIB) 15824e2e5dfSMatt Arsenault : AMDGPUIncomingArgHandler(MIRBuilder, MRI), MIB(MIB) {} 15961f1f2a2SMatt Arsenault 16061f1f2a2SMatt Arsenault void markPhysRegUsed(unsigned PhysReg) override { 16161f1f2a2SMatt Arsenault MIB.addDef(PhysReg, RegState::Implicit); 16261f1f2a2SMatt Arsenault } 16361f1f2a2SMatt Arsenault 16461f1f2a2SMatt Arsenault MachineInstrBuilder MIB; 16561f1f2a2SMatt Arsenault }; 16661f1f2a2SMatt Arsenault 16778dcff48SMatt Arsenault struct AMDGPUOutgoingArgHandler : public AMDGPUOutgoingValueHandler { 16861f1f2a2SMatt Arsenault /// For tail calls, the byte offset of the call's argument area from the 16961f1f2a2SMatt Arsenault /// callee's. Unused elsewhere. 17061f1f2a2SMatt Arsenault int FPDiff; 17161f1f2a2SMatt Arsenault 17261f1f2a2SMatt Arsenault // Cache the SP register vreg if we need it more than once in this call site. 17361f1f2a2SMatt Arsenault Register SPReg; 17461f1f2a2SMatt Arsenault 17561f1f2a2SMatt Arsenault bool IsTailCall; 17661f1f2a2SMatt Arsenault 1770c92bfa4SMatt Arsenault AMDGPUOutgoingArgHandler(MachineIRBuilder &MIRBuilder, 1780c92bfa4SMatt Arsenault MachineRegisterInfo &MRI, MachineInstrBuilder MIB, 1790c92bfa4SMatt Arsenault bool IsTailCall = false, int FPDiff = 0) 18024e2e5dfSMatt Arsenault : AMDGPUOutgoingValueHandler(MIRBuilder, MRI, MIB), FPDiff(FPDiff), 18124e2e5dfSMatt Arsenault IsTailCall(IsTailCall) {} 18261f1f2a2SMatt Arsenault 18361f1f2a2SMatt Arsenault Register getStackAddress(uint64_t Size, int64_t Offset, 1846b76d828SMatt Arsenault MachinePointerInfo &MPO, 1856b76d828SMatt Arsenault ISD::ArgFlagsTy Flags) override { 18661f1f2a2SMatt Arsenault MachineFunction &MF = MIRBuilder.getMF(); 18761f1f2a2SMatt Arsenault const LLT PtrTy = LLT::pointer(AMDGPUAS::PRIVATE_ADDRESS, 32); 18861f1f2a2SMatt Arsenault const LLT S32 = LLT::scalar(32); 18961f1f2a2SMatt Arsenault 19061f1f2a2SMatt Arsenault if (IsTailCall) { 1916a70874dSMatt Arsenault Offset += FPDiff; 1926a70874dSMatt Arsenault int FI = MF.getFrameInfo().CreateFixedObject(Size, Offset, true); 1936a70874dSMatt Arsenault auto FIReg = MIRBuilder.buildFrameIndex(PtrTy, FI); 1946a70874dSMatt Arsenault MPO = MachinePointerInfo::getFixedStack(MF, FI); 1956a70874dSMatt Arsenault return FIReg.getReg(0); 19661f1f2a2SMatt Arsenault } 19761f1f2a2SMatt Arsenault 19861f1f2a2SMatt Arsenault const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); 19961f1f2a2SMatt Arsenault 20061f1f2a2SMatt Arsenault if (!SPReg) 20161f1f2a2SMatt Arsenault SPReg = MIRBuilder.buildCopy(PtrTy, MFI->getStackPtrOffsetReg()).getReg(0); 20261f1f2a2SMatt Arsenault 20361f1f2a2SMatt Arsenault auto OffsetReg = MIRBuilder.buildConstant(S32, Offset); 20461f1f2a2SMatt Arsenault 20561f1f2a2SMatt Arsenault auto AddrReg = MIRBuilder.buildPtrAdd(PtrTy, SPReg, OffsetReg); 20661f1f2a2SMatt Arsenault MPO = MachinePointerInfo::getStack(MF, Offset); 20761f1f2a2SMatt Arsenault return AddrReg.getReg(0); 20861f1f2a2SMatt Arsenault } 20961f1f2a2SMatt Arsenault 21061f1f2a2SMatt Arsenault void assignValueToReg(Register ValVReg, Register PhysReg, 21161f1f2a2SMatt Arsenault CCValAssign &VA) override { 21261f1f2a2SMatt Arsenault MIB.addUse(PhysReg, RegState::Implicit); 21378dcff48SMatt Arsenault Register ExtReg = extendRegisterMin32(*this, ValVReg, VA); 21461f1f2a2SMatt Arsenault MIRBuilder.buildCopy(PhysReg, ExtReg); 21561f1f2a2SMatt Arsenault } 21661f1f2a2SMatt Arsenault 21761f1f2a2SMatt Arsenault void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size, 21861f1f2a2SMatt Arsenault MachinePointerInfo &MPO, CCValAssign &VA) override { 21961f1f2a2SMatt Arsenault MachineFunction &MF = MIRBuilder.getMF(); 22061f1f2a2SMatt Arsenault uint64_t LocMemOffset = VA.getLocMemOffset(); 22161f1f2a2SMatt Arsenault const auto &ST = MF.getSubtarget<GCNSubtarget>(); 22261f1f2a2SMatt Arsenault 22361f1f2a2SMatt Arsenault auto MMO = MF.getMachineMemOperand( 22461f1f2a2SMatt Arsenault MPO, MachineMemOperand::MOStore, Size, 22561f1f2a2SMatt Arsenault commonAlignment(ST.getStackAlignment(), LocMemOffset)); 22661f1f2a2SMatt Arsenault MIRBuilder.buildStore(ValVReg, Addr, *MMO); 22761f1f2a2SMatt Arsenault } 22861f1f2a2SMatt Arsenault 229392e0fcfSMatt Arsenault void assignValueToAddress(const CallLowering::ArgInfo &Arg, 230392e0fcfSMatt Arsenault unsigned ValRegIndex, Register Addr, 2316b7d5a92SMatt Arsenault uint64_t MemSize, MachinePointerInfo &MPO, 23261f1f2a2SMatt Arsenault CCValAssign &VA) override { 23361f1f2a2SMatt Arsenault Register ValVReg = VA.getLocInfo() != CCValAssign::LocInfo::FPExt 234392e0fcfSMatt Arsenault ? extendRegister(Arg.Regs[ValRegIndex], VA) 235392e0fcfSMatt Arsenault : Arg.Regs[ValRegIndex]; 23661f1f2a2SMatt Arsenault 2376b7d5a92SMatt Arsenault // If we extended the value type we might need to adjust the MMO's 2386b7d5a92SMatt Arsenault // Size. This happens if ComputeValueVTs widened a small type value to a 2396b7d5a92SMatt Arsenault // legal register type (e.g. s8->s16) 24061f1f2a2SMatt Arsenault const LLT RegTy = MRI.getType(ValVReg); 2416b7d5a92SMatt Arsenault MemSize = std::min(MemSize, (uint64_t)RegTy.getSizeInBytes()); 2426b7d5a92SMatt Arsenault assignValueToAddress(ValVReg, Addr, MemSize, MPO, VA); 24361f1f2a2SMatt Arsenault } 24461f1f2a2SMatt Arsenault }; 245206b9927STom Stellard } 246206b9927STom Stellard 247000c5af3STom Stellard AMDGPUCallLowering::AMDGPUCallLowering(const AMDGPUTargetLowering &TLI) 2480da6350dSMatt Arsenault : CallLowering(&TLI) { 249000c5af3STom Stellard } 250000c5af3STom Stellard 251eb416277SMatt Arsenault // FIXME: Compatability shim 252eb416277SMatt Arsenault static ISD::NodeType extOpcodeToISDExtOpcode(unsigned MIOpc) { 253eb416277SMatt Arsenault switch (MIOpc) { 254eb416277SMatt Arsenault case TargetOpcode::G_SEXT: 255eb416277SMatt Arsenault return ISD::SIGN_EXTEND; 256eb416277SMatt Arsenault case TargetOpcode::G_ZEXT: 257eb416277SMatt Arsenault return ISD::ZERO_EXTEND; 258eb416277SMatt Arsenault case TargetOpcode::G_ANYEXT: 259eb416277SMatt Arsenault return ISD::ANY_EXTEND; 260eb416277SMatt Arsenault default: 261eb416277SMatt Arsenault llvm_unreachable("not an extend opcode"); 262eb416277SMatt Arsenault } 263eb416277SMatt Arsenault } 264eb416277SMatt Arsenault 265ae25a397SChristudasan Devadasan bool AMDGPUCallLowering::canLowerReturn(MachineFunction &MF, 266ae25a397SChristudasan Devadasan CallingConv::ID CallConv, 267ae25a397SChristudasan Devadasan SmallVectorImpl<BaseArgInfo> &Outs, 268ae25a397SChristudasan Devadasan bool IsVarArg) const { 269ae25a397SChristudasan Devadasan // For shaders. Vector types should be explicitly handled by CC. 270ae25a397SChristudasan Devadasan if (AMDGPU::isEntryFunctionCC(CallConv)) 271ae25a397SChristudasan Devadasan return true; 272ae25a397SChristudasan Devadasan 273ae25a397SChristudasan Devadasan SmallVector<CCValAssign, 16> ArgLocs; 274ae25a397SChristudasan Devadasan const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 275ae25a397SChristudasan Devadasan CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, 276ae25a397SChristudasan Devadasan MF.getFunction().getContext()); 277ae25a397SChristudasan Devadasan 278ae25a397SChristudasan Devadasan return checkReturn(CCInfo, Outs, TLI.CCAssignFnForReturn(CallConv, IsVarArg)); 279ae25a397SChristudasan Devadasan } 280ae25a397SChristudasan Devadasan 281a9ea8a9aSMatt Arsenault /// Lower the return value for the already existing \p Ret. This assumes that 28206c8cb03SAustin Kerbow /// \p B's insertion point is correct. 28306c8cb03SAustin Kerbow bool AMDGPUCallLowering::lowerReturnVal(MachineIRBuilder &B, 284a9ea8a9aSMatt Arsenault const Value *Val, ArrayRef<Register> VRegs, 285a9ea8a9aSMatt Arsenault MachineInstrBuilder &Ret) const { 286a9ea8a9aSMatt Arsenault if (!Val) 287a9ea8a9aSMatt Arsenault return true; 288a9ea8a9aSMatt Arsenault 28906c8cb03SAustin Kerbow auto &MF = B.getMF(); 290a9ea8a9aSMatt Arsenault const auto &F = MF.getFunction(); 291a9ea8a9aSMatt Arsenault const DataLayout &DL = MF.getDataLayout(); 292eb416277SMatt Arsenault MachineRegisterInfo *MRI = B.getMRI(); 2936b7d5a92SMatt Arsenault LLVMContext &Ctx = F.getContext(); 294a9ea8a9aSMatt Arsenault 295a9ea8a9aSMatt Arsenault CallingConv::ID CC = F.getCallingConv(); 296a9ea8a9aSMatt Arsenault const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 297a9ea8a9aSMatt Arsenault 2986b7d5a92SMatt Arsenault SmallVector<EVT, 8> SplitEVTs; 2996b7d5a92SMatt Arsenault ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs); 3006b7d5a92SMatt Arsenault assert(VRegs.size() == SplitEVTs.size() && 3016b7d5a92SMatt Arsenault "For each split Type there should be exactly one VReg."); 302a9ea8a9aSMatt Arsenault 3036b7d5a92SMatt Arsenault SmallVector<ArgInfo, 8> SplitRetInfos; 3046b7d5a92SMatt Arsenault 3056b7d5a92SMatt Arsenault for (unsigned i = 0; i < SplitEVTs.size(); ++i) { 3066b7d5a92SMatt Arsenault EVT VT = SplitEVTs[i]; 3076b7d5a92SMatt Arsenault Register Reg = VRegs[i]; 3086b7d5a92SMatt Arsenault ArgInfo RetInfo(Reg, VT.getTypeForEVT(Ctx)); 3096b7d5a92SMatt Arsenault setArgFlags(RetInfo, AttributeList::ReturnIndex, DL, F); 3106b7d5a92SMatt Arsenault 3116b7d5a92SMatt Arsenault if (VT.isScalarInteger()) { 3126b7d5a92SMatt Arsenault unsigned ExtendOp = TargetOpcode::G_ANYEXT; 3136b7d5a92SMatt Arsenault if (RetInfo.Flags[0].isSExt()) { 3146b7d5a92SMatt Arsenault assert(RetInfo.Regs.size() == 1 && "expect only simple return values"); 3156b7d5a92SMatt Arsenault ExtendOp = TargetOpcode::G_SEXT; 3166b7d5a92SMatt Arsenault } else if (RetInfo.Flags[0].isZExt()) { 3176b7d5a92SMatt Arsenault assert(RetInfo.Regs.size() == 1 && "expect only simple return values"); 3186b7d5a92SMatt Arsenault ExtendOp = TargetOpcode::G_ZEXT; 3196b7d5a92SMatt Arsenault } 3206b7d5a92SMatt Arsenault 3216b7d5a92SMatt Arsenault EVT ExtVT = TLI.getTypeForExtReturn(Ctx, VT, 3226b7d5a92SMatt Arsenault extOpcodeToISDExtOpcode(ExtendOp)); 3236b7d5a92SMatt Arsenault if (ExtVT != VT) { 3246b7d5a92SMatt Arsenault RetInfo.Ty = ExtVT.getTypeForEVT(Ctx); 3256b7d5a92SMatt Arsenault LLT ExtTy = getLLTForType(*RetInfo.Ty, DL); 3266b7d5a92SMatt Arsenault Reg = B.buildInstr(ExtendOp, {ExtTy}, {Reg}).getReg(0); 3276b7d5a92SMatt Arsenault } 3286b7d5a92SMatt Arsenault } 3296b7d5a92SMatt Arsenault 3306b7d5a92SMatt Arsenault if (Reg != RetInfo.Regs[0]) { 3316b7d5a92SMatt Arsenault RetInfo.Regs[0] = Reg; 3326b7d5a92SMatt Arsenault // Reset the arg flags after modifying Reg. 3336b7d5a92SMatt Arsenault setArgFlags(RetInfo, AttributeList::ReturnIndex, DL, F); 3346b7d5a92SMatt Arsenault } 3356b7d5a92SMatt Arsenault 336fd82cbcfSMatt Arsenault splitToValueTypes(RetInfo, SplitRetInfos, DL, CC); 3376b7d5a92SMatt Arsenault } 338a9ea8a9aSMatt Arsenault 339a9ea8a9aSMatt Arsenault CCAssignFn *AssignFn = TLI.CCAssignFnForReturn(CC, F.isVarArg()); 34024e2e5dfSMatt Arsenault 34124e2e5dfSMatt Arsenault OutgoingValueAssigner Assigner(AssignFn); 34224e2e5dfSMatt Arsenault AMDGPUOutgoingValueHandler RetHandler(B, *MRI, Ret); 34324e2e5dfSMatt Arsenault return determineAndHandleAssignments(RetHandler, Assigner, SplitRetInfos, B, 34424e2e5dfSMatt Arsenault CC, F.isVarArg()); 345a9ea8a9aSMatt Arsenault } 346a9ea8a9aSMatt Arsenault 347d68458bdSChristudasan Devadasan bool AMDGPUCallLowering::lowerReturn(MachineIRBuilder &B, const Value *Val, 348d68458bdSChristudasan Devadasan ArrayRef<Register> VRegs, 349d68458bdSChristudasan Devadasan FunctionLoweringInfo &FLI) const { 350206b9927STom Stellard 35106c8cb03SAustin Kerbow MachineFunction &MF = B.getMF(); 352206b9927STom Stellard MachineRegisterInfo &MRI = MF.getRegInfo(); 353206b9927STom Stellard SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); 354206b9927STom Stellard MFI->setIfReturnsVoid(!Val); 355206b9927STom Stellard 356a9ea8a9aSMatt Arsenault assert(!Val == VRegs.empty() && "Return value without a vreg"); 357a9ea8a9aSMatt Arsenault 35806c8cb03SAustin Kerbow CallingConv::ID CC = B.getMF().getFunction().getCallingConv(); 359a9ea8a9aSMatt Arsenault const bool IsShader = AMDGPU::isShader(CC); 360a022b1ccSSebastian Neubauer const bool IsWaveEnd = 361a022b1ccSSebastian Neubauer (IsShader && MFI->returnsVoid()) || AMDGPU::isKernel(CC); 362a9ea8a9aSMatt Arsenault if (IsWaveEnd) { 36306c8cb03SAustin Kerbow B.buildInstr(AMDGPU::S_ENDPGM) 364a9ea8a9aSMatt Arsenault .addImm(0); 365206b9927STom Stellard return true; 366206b9927STom Stellard } 367206b9927STom Stellard 368eb416277SMatt Arsenault auto const &ST = MF.getSubtarget<GCNSubtarget>(); 369206b9927STom Stellard 370711556e6SMichael Liao unsigned ReturnOpc = 371711556e6SMichael Liao IsShader ? AMDGPU::SI_RETURN_TO_EPILOG : AMDGPU::S_SETPC_B64_return; 372257882ffSTom Stellard 37306c8cb03SAustin Kerbow auto Ret = B.buildInstrNoInsert(ReturnOpc); 374a9ea8a9aSMatt Arsenault Register ReturnAddrVReg; 375a9ea8a9aSMatt Arsenault if (ReturnOpc == AMDGPU::S_SETPC_B64_return) { 376a9ea8a9aSMatt Arsenault ReturnAddrVReg = MRI.createVirtualRegister(&AMDGPU::CCR_SGPR_64RegClass); 377a9ea8a9aSMatt Arsenault Ret.addUse(ReturnAddrVReg); 378206b9927STom Stellard } 379206b9927STom Stellard 380ae25a397SChristudasan Devadasan if (!FLI.CanLowerReturn) 381ae25a397SChristudasan Devadasan insertSRetStores(B, Val->getType(), VRegs, FLI.DemoteRegister); 382ae25a397SChristudasan Devadasan else if (!lowerReturnVal(B, Val, VRegs, Ret)) 383a9ea8a9aSMatt Arsenault return false; 384a9ea8a9aSMatt Arsenault 385a9ea8a9aSMatt Arsenault if (ReturnOpc == AMDGPU::S_SETPC_B64_return) { 386a9ea8a9aSMatt Arsenault const SIRegisterInfo *TRI = ST.getRegisterInfo(); 387a9ea8a9aSMatt Arsenault Register LiveInReturn = MF.addLiveIn(TRI->getReturnAddressReg(MF), 388a9ea8a9aSMatt Arsenault &AMDGPU::SGPR_64RegClass); 38906c8cb03SAustin Kerbow B.buildCopy(ReturnAddrVReg, LiveInReturn); 390a9ea8a9aSMatt Arsenault } 391a9ea8a9aSMatt Arsenault 392a9ea8a9aSMatt Arsenault // TODO: Handle CalleeSavedRegsViaCopy. 393a9ea8a9aSMatt Arsenault 39406c8cb03SAustin Kerbow B.insertInstr(Ret); 395000c5af3STom Stellard return true; 396000c5af3STom Stellard } 397000c5af3STom Stellard 3981168119cSMatt Arsenault void AMDGPUCallLowering::lowerParameterPtr(Register DstReg, MachineIRBuilder &B, 399ca16621bSTom Stellard Type *ParamTy, 40029f30379SMatt Arsenault uint64_t Offset) const { 40106c8cb03SAustin Kerbow MachineFunction &MF = B.getMF(); 4028623e8d8SMatt Arsenault const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); 403ca16621bSTom Stellard MachineRegisterInfo &MRI = MF.getRegInfo(); 404faeaedf8SMatt Arsenault Register KernArgSegmentPtr = 4058623e8d8SMatt Arsenault MFI->getPreloadedReg(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR); 406faeaedf8SMatt Arsenault Register KernArgSegmentVReg = MRI.getLiveInVirtReg(KernArgSegmentPtr); 407ca16621bSTom Stellard 4082a1b5af2SJay Foad auto OffsetReg = B.buildConstant(LLT::scalar(64), Offset); 409ca16621bSTom Stellard 4101168119cSMatt Arsenault B.buildPtrAdd(DstReg, KernArgSegmentVReg, OffsetReg); 411ca16621bSTom Stellard } 412ca16621bSTom Stellard 4130de874adSGuillaume Chatelet void AMDGPUCallLowering::lowerParameter(MachineIRBuilder &B, Type *ParamTy, 4140de874adSGuillaume Chatelet uint64_t Offset, Align Alignment, 415e3a676e9SMatt Arsenault Register DstReg) const { 41606c8cb03SAustin Kerbow MachineFunction &MF = B.getMF(); 417f1caa283SMatthias Braun const Function &F = MF.getFunction(); 418ca16621bSTom Stellard const DataLayout &DL = F.getParent()->getDataLayout(); 419c7c05b0cSJay Foad MachinePointerInfo PtrInfo(AMDGPUAS::CONSTANT_ADDRESS); 420ca16621bSTom Stellard unsigned TypeSize = DL.getTypeStoreSize(ParamTy); 4211168119cSMatt Arsenault 4221168119cSMatt Arsenault LLT PtrTy = LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64); 4231168119cSMatt Arsenault Register PtrReg = B.getMRI()->createGenericVirtualRegister(PtrTy); 4241168119cSMatt Arsenault lowerParameterPtr(PtrReg, B, ParamTy, Offset); 425ca16621bSTom Stellard 4260de874adSGuillaume Chatelet MachineMemOperand *MMO = MF.getMachineMemOperand( 4270de874adSGuillaume Chatelet PtrInfo, 4280de874adSGuillaume Chatelet MachineMemOperand::MOLoad | MachineMemOperand::MODereferenceable | 429ca16621bSTom Stellard MachineMemOperand::MOInvariant, 4300de874adSGuillaume Chatelet TypeSize, Alignment); 431ca16621bSTom Stellard 43206c8cb03SAustin Kerbow B.buildLoad(DstReg, PtrReg, *MMO); 433ca16621bSTom Stellard } 434ca16621bSTom Stellard 435bae3636fSMatt Arsenault // Allocate special inputs passed in user SGPRs. 436bae3636fSMatt Arsenault static void allocateHSAUserSGPRs(CCState &CCInfo, 43706c8cb03SAustin Kerbow MachineIRBuilder &B, 438bae3636fSMatt Arsenault MachineFunction &MF, 439bae3636fSMatt Arsenault const SIRegisterInfo &TRI, 440bae3636fSMatt Arsenault SIMachineFunctionInfo &Info) { 441bae3636fSMatt Arsenault // FIXME: How should these inputs interact with inreg / custom SGPR inputs? 442bae3636fSMatt Arsenault if (Info.hasPrivateSegmentBuffer()) { 4434dad4914SMatt Arsenault Register PrivateSegmentBufferReg = Info.addPrivateSegmentBuffer(TRI); 444bae3636fSMatt Arsenault MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SGPR_128RegClass); 445bae3636fSMatt Arsenault CCInfo.AllocateReg(PrivateSegmentBufferReg); 446bae3636fSMatt Arsenault } 447bae3636fSMatt Arsenault 448bae3636fSMatt Arsenault if (Info.hasDispatchPtr()) { 4494dad4914SMatt Arsenault Register DispatchPtrReg = Info.addDispatchPtr(TRI); 450bae3636fSMatt Arsenault MF.addLiveIn(DispatchPtrReg, &AMDGPU::SGPR_64RegClass); 451bae3636fSMatt Arsenault CCInfo.AllocateReg(DispatchPtrReg); 452bae3636fSMatt Arsenault } 453bae3636fSMatt Arsenault 454bae3636fSMatt Arsenault if (Info.hasQueuePtr()) { 4554dad4914SMatt Arsenault Register QueuePtrReg = Info.addQueuePtr(TRI); 456bae3636fSMatt Arsenault MF.addLiveIn(QueuePtrReg, &AMDGPU::SGPR_64RegClass); 457bae3636fSMatt Arsenault CCInfo.AllocateReg(QueuePtrReg); 458bae3636fSMatt Arsenault } 459bae3636fSMatt Arsenault 460bae3636fSMatt Arsenault if (Info.hasKernargSegmentPtr()) { 461bae3636fSMatt Arsenault MachineRegisterInfo &MRI = MF.getRegInfo(); 462bae3636fSMatt Arsenault Register InputPtrReg = Info.addKernargSegmentPtr(TRI); 463bae3636fSMatt Arsenault const LLT P4 = LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64); 464bae3636fSMatt Arsenault Register VReg = MRI.createGenericVirtualRegister(P4); 465bae3636fSMatt Arsenault MRI.addLiveIn(InputPtrReg, VReg); 46606c8cb03SAustin Kerbow B.getMBB().addLiveIn(InputPtrReg); 46706c8cb03SAustin Kerbow B.buildCopy(VReg, InputPtrReg); 468bae3636fSMatt Arsenault CCInfo.AllocateReg(InputPtrReg); 469bae3636fSMatt Arsenault } 470bae3636fSMatt Arsenault 471bae3636fSMatt Arsenault if (Info.hasDispatchID()) { 4724dad4914SMatt Arsenault Register DispatchIDReg = Info.addDispatchID(TRI); 473bae3636fSMatt Arsenault MF.addLiveIn(DispatchIDReg, &AMDGPU::SGPR_64RegClass); 474bae3636fSMatt Arsenault CCInfo.AllocateReg(DispatchIDReg); 475bae3636fSMatt Arsenault } 476bae3636fSMatt Arsenault 477bae3636fSMatt Arsenault if (Info.hasFlatScratchInit()) { 4784dad4914SMatt Arsenault Register FlatScratchInitReg = Info.addFlatScratchInit(TRI); 479bae3636fSMatt Arsenault MF.addLiveIn(FlatScratchInitReg, &AMDGPU::SGPR_64RegClass); 480bae3636fSMatt Arsenault CCInfo.AllocateReg(FlatScratchInitReg); 481bae3636fSMatt Arsenault } 482bae3636fSMatt Arsenault 483bae3636fSMatt Arsenault // TODO: Add GridWorkGroupCount user SGPRs when used. For now with HSA we read 484bae3636fSMatt Arsenault // these from the dispatch pointer. 485bae3636fSMatt Arsenault } 486bae3636fSMatt Arsenault 487b725d273SMatt Arsenault bool AMDGPUCallLowering::lowerFormalArgumentsKernel( 48806c8cb03SAustin Kerbow MachineIRBuilder &B, const Function &F, 489c3dbe239SDiana Picus ArrayRef<ArrayRef<Register>> VRegs) const { 49006c8cb03SAustin Kerbow MachineFunction &MF = B.getMF(); 4915bfbae5cSTom Stellard const GCNSubtarget *Subtarget = &MF.getSubtarget<GCNSubtarget>(); 492ca16621bSTom Stellard MachineRegisterInfo &MRI = MF.getRegInfo(); 493ca16621bSTom Stellard SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>(); 494fecf43ebSMatt Arsenault const SIRegisterInfo *TRI = Subtarget->getRegisterInfo(); 495fecf43ebSMatt Arsenault const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 496ca16621bSTom Stellard const DataLayout &DL = F.getParent()->getDataLayout(); 497ca16621bSTom Stellard 49813e49dceSJon Chesterfield Info->allocateModuleLDSGlobal(F.getParent()); 49913e49dceSJon Chesterfield 500ca16621bSTom Stellard SmallVector<CCValAssign, 16> ArgLocs; 501ca16621bSTom Stellard CCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, F.getContext()); 502ca16621bSTom Stellard 50306c8cb03SAustin Kerbow allocateHSAUserSGPRs(CCInfo, B, MF, *TRI, *Info); 504bae3636fSMatt Arsenault 50529f30379SMatt Arsenault unsigned i = 0; 5060de874adSGuillaume Chatelet const Align KernArgBaseAlign(16); 50729f30379SMatt Arsenault const unsigned BaseOffset = Subtarget->getExplicitKernelArgOffset(F); 50829f30379SMatt Arsenault uint64_t ExplicitArgOffset = 0; 50929f30379SMatt Arsenault 51029f30379SMatt Arsenault // TODO: Align down to dword alignment and extract bits for extending loads. 51129f30379SMatt Arsenault for (auto &Arg : F.args()) { 5121168119cSMatt Arsenault const bool IsByRef = Arg.hasByRefAttr(); 5131168119cSMatt Arsenault Type *ArgTy = IsByRef ? Arg.getParamByRefType() : Arg.getType(); 51429f30379SMatt Arsenault unsigned AllocSize = DL.getTypeAllocSize(ArgTy); 51529f30379SMatt Arsenault if (AllocSize == 0) 51629f30379SMatt Arsenault continue; 51729f30379SMatt Arsenault 5181168119cSMatt Arsenault MaybeAlign ABIAlign = IsByRef ? Arg.getParamAlign() : None; 5191168119cSMatt Arsenault if (!ABIAlign) 5201168119cSMatt Arsenault ABIAlign = DL.getABITypeAlign(ArgTy); 52129f30379SMatt Arsenault 52229f30379SMatt Arsenault uint64_t ArgOffset = alignTo(ExplicitArgOffset, ABIAlign) + BaseOffset; 52329f30379SMatt Arsenault ExplicitArgOffset = alignTo(ExplicitArgOffset, ABIAlign) + AllocSize; 52429f30379SMatt Arsenault 52542bb4814SMatt Arsenault if (Arg.use_empty()) { 52642bb4814SMatt Arsenault ++i; 527a5b9ad7eSMatt Arsenault continue; 52842bb4814SMatt Arsenault } 529a5b9ad7eSMatt Arsenault 5301168119cSMatt Arsenault Align Alignment = commonAlignment(KernArgBaseAlign, ArgOffset); 5311168119cSMatt Arsenault 5321168119cSMatt Arsenault if (IsByRef) { 5331168119cSMatt Arsenault unsigned ByRefAS = cast<PointerType>(Arg.getType())->getAddressSpace(); 5341168119cSMatt Arsenault 5351168119cSMatt Arsenault assert(VRegs[i].size() == 1 && 5361168119cSMatt Arsenault "expected only one register for byval pointers"); 5371168119cSMatt Arsenault if (ByRefAS == AMDGPUAS::CONSTANT_ADDRESS) { 5381168119cSMatt Arsenault lowerParameterPtr(VRegs[i][0], B, ArgTy, ArgOffset); 5391168119cSMatt Arsenault } else { 5401168119cSMatt Arsenault const LLT ConstPtrTy = LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64); 5411168119cSMatt Arsenault Register PtrReg = MRI.createGenericVirtualRegister(ConstPtrTy); 5421168119cSMatt Arsenault lowerParameterPtr(PtrReg, B, ArgTy, ArgOffset); 5431168119cSMatt Arsenault 5441168119cSMatt Arsenault B.buildAddrSpaceCast(VRegs[i][0], PtrReg); 5451168119cSMatt Arsenault } 5461168119cSMatt Arsenault } else { 547c3dbe239SDiana Picus ArrayRef<Register> OrigArgRegs = VRegs[i]; 548c3dbe239SDiana Picus Register ArgReg = 549c3dbe239SDiana Picus OrigArgRegs.size() == 1 550c3dbe239SDiana Picus ? OrigArgRegs[0] 551c3dbe239SDiana Picus : MRI.createGenericVirtualRegister(getLLTForType(*ArgTy, DL)); 552431daedeSMatt Arsenault 5530de874adSGuillaume Chatelet lowerParameter(B, ArgTy, ArgOffset, Alignment, ArgReg); 554c3dbe239SDiana Picus if (OrigArgRegs.size() > 1) 55506c8cb03SAustin Kerbow unpackRegs(OrigArgRegs, ArgReg, ArgTy, B); 5561168119cSMatt Arsenault } 5571168119cSMatt Arsenault 55829f30379SMatt Arsenault ++i; 55929f30379SMatt Arsenault } 56029f30379SMatt Arsenault 561fecf43ebSMatt Arsenault TLI.allocateSpecialEntryInputVGPRs(CCInfo, MF, *TRI, *Info); 562fecf43ebSMatt Arsenault TLI.allocateSystemSGPRs(CCInfo, MF, *Info, F.getCallingConv(), false); 56329f30379SMatt Arsenault return true; 56429f30379SMatt Arsenault } 56529f30379SMatt Arsenault 566b725d273SMatt Arsenault bool AMDGPUCallLowering::lowerFormalArguments( 567d68458bdSChristudasan Devadasan MachineIRBuilder &B, const Function &F, ArrayRef<ArrayRef<Register>> VRegs, 568d68458bdSChristudasan Devadasan FunctionLoweringInfo &FLI) const { 569fecf43ebSMatt Arsenault CallingConv::ID CC = F.getCallingConv(); 570fecf43ebSMatt Arsenault 571b725d273SMatt Arsenault // The infrastructure for normal calling convention lowering is essentially 572b725d273SMatt Arsenault // useless for kernels. We want to avoid any kind of legalization or argument 573b725d273SMatt Arsenault // splitting. 574fecf43ebSMatt Arsenault if (CC == CallingConv::AMDGPU_KERNEL) 57506c8cb03SAustin Kerbow return lowerFormalArgumentsKernel(B, F, VRegs); 576b725d273SMatt Arsenault 577a022b1ccSSebastian Neubauer const bool IsGraphics = AMDGPU::isGraphics(CC); 578fecf43ebSMatt Arsenault const bool IsEntryFunc = AMDGPU::isEntryFunctionCC(CC); 579fecf43ebSMatt Arsenault 58006c8cb03SAustin Kerbow MachineFunction &MF = B.getMF(); 58106c8cb03SAustin Kerbow MachineBasicBlock &MBB = B.getMBB(); 582b725d273SMatt Arsenault MachineRegisterInfo &MRI = MF.getRegInfo(); 583b725d273SMatt Arsenault SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>(); 584fecf43ebSMatt Arsenault const GCNSubtarget &Subtarget = MF.getSubtarget<GCNSubtarget>(); 585fecf43ebSMatt Arsenault const SIRegisterInfo *TRI = Subtarget.getRegisterInfo(); 586b725d273SMatt Arsenault const DataLayout &DL = F.getParent()->getDataLayout(); 587b725d273SMatt Arsenault 58813e49dceSJon Chesterfield Info->allocateModuleLDSGlobal(F.getParent()); 589b725d273SMatt Arsenault 590b725d273SMatt Arsenault SmallVector<CCValAssign, 16> ArgLocs; 591fecf43ebSMatt Arsenault CCState CCInfo(CC, F.isVarArg(), MF, ArgLocs, F.getContext()); 592b725d273SMatt Arsenault 593a9ea8a9aSMatt Arsenault if (!IsEntryFunc) { 594a9ea8a9aSMatt Arsenault Register ReturnAddrReg = TRI->getReturnAddressReg(MF); 595a9ea8a9aSMatt Arsenault Register LiveInReturn = MF.addLiveIn(ReturnAddrReg, 596a9ea8a9aSMatt Arsenault &AMDGPU::SGPR_64RegClass); 597a9ea8a9aSMatt Arsenault MBB.addLiveIn(ReturnAddrReg); 59806c8cb03SAustin Kerbow B.buildCopy(LiveInReturn, ReturnAddrReg); 599a9ea8a9aSMatt Arsenault } 600a9ea8a9aSMatt Arsenault 601bae3636fSMatt Arsenault if (Info->hasImplicitBufferPtr()) { 602fecf43ebSMatt Arsenault Register ImplicitBufferPtrReg = Info->addImplicitBufferPtr(*TRI); 603bae3636fSMatt Arsenault MF.addLiveIn(ImplicitBufferPtrReg, &AMDGPU::SGPR_64RegClass); 604bae3636fSMatt Arsenault CCInfo.AllocateReg(ImplicitBufferPtrReg); 605bae3636fSMatt Arsenault } 606bae3636fSMatt Arsenault 607fecf43ebSMatt Arsenault SmallVector<ArgInfo, 32> SplitArgs; 608fecf43ebSMatt Arsenault unsigned Idx = 0; 609c7709e1cSTom Stellard unsigned PSInputNum = 0; 6109d8337d8STom Stellard 611ae25a397SChristudasan Devadasan // Insert the hidden sret parameter if the return value won't fit in the 612ae25a397SChristudasan Devadasan // return registers. 613ae25a397SChristudasan Devadasan if (!FLI.CanLowerReturn) 614ae25a397SChristudasan Devadasan insertSRetIncomingArgument(F, SplitArgs, FLI.DemoteRegister, MRI, DL); 615ae25a397SChristudasan Devadasan 616fecf43ebSMatt Arsenault for (auto &Arg : F.args()) { 617fecf43ebSMatt Arsenault if (DL.getTypeStoreSize(Arg.getType()) == 0) 618c7709e1cSTom Stellard continue; 619c7709e1cSTom Stellard 620fecf43ebSMatt Arsenault const bool InReg = Arg.hasAttribute(Attribute::InReg); 621fecf43ebSMatt Arsenault 622fecf43ebSMatt Arsenault // SGPR arguments to functions not implemented. 623a022b1ccSSebastian Neubauer if (!IsGraphics && InReg) 624fecf43ebSMatt Arsenault return false; 625fecf43ebSMatt Arsenault 626a9ea8a9aSMatt Arsenault if (Arg.hasAttribute(Attribute::SwiftSelf) || 627fecf43ebSMatt Arsenault Arg.hasAttribute(Attribute::SwiftError) || 628b60a2ae4SMatt Arsenault Arg.hasAttribute(Attribute::Nest)) 629fecf43ebSMatt Arsenault return false; 630fecf43ebSMatt Arsenault 631fecf43ebSMatt Arsenault if (CC == CallingConv::AMDGPU_PS && !InReg && PSInputNum <= 15) { 632fecf43ebSMatt Arsenault const bool ArgUsed = !Arg.use_empty(); 633fecf43ebSMatt Arsenault bool SkipArg = !ArgUsed && !Info->isPSInputAllocated(PSInputNum); 634fecf43ebSMatt Arsenault 635fecf43ebSMatt Arsenault if (!SkipArg) { 636c7709e1cSTom Stellard Info->markPSInputAllocated(PSInputNum); 637fecf43ebSMatt Arsenault if (ArgUsed) 638c7709e1cSTom Stellard Info->markPSInputEnabled(PSInputNum); 639fecf43ebSMatt Arsenault } 640c7709e1cSTom Stellard 641c7709e1cSTom Stellard ++PSInputNum; 642c7709e1cSTom Stellard 643fecf43ebSMatt Arsenault if (SkipArg) { 644b60a2ae4SMatt Arsenault for (int I = 0, E = VRegs[Idx].size(); I != E; ++I) 64506c8cb03SAustin Kerbow B.buildUndef(VRegs[Idx][I]); 646b60a2ae4SMatt Arsenault 647fecf43ebSMatt Arsenault ++Idx; 648c7709e1cSTom Stellard continue; 649fecf43ebSMatt Arsenault } 6509d8337d8STom Stellard } 651e0a4da8cSMatt Arsenault 652b9a03849SMatt Arsenault ArgInfo OrigArg(VRegs[Idx], Arg); 653eb416277SMatt Arsenault const unsigned OrigArgIdx = Idx + AttributeList::FirstArgIndex; 654eb416277SMatt Arsenault setArgFlags(OrigArg, OrigArgIdx, DL, F); 655b60a2ae4SMatt Arsenault 6566c260d3bSMatt Arsenault splitToValueTypes(OrigArg, SplitArgs, DL, CC); 657fecf43ebSMatt Arsenault ++Idx; 6589d8337d8STom Stellard } 6599d8337d8STom Stellard 660fecf43ebSMatt Arsenault // At least one interpolation mode must be enabled or else the GPU will 661fecf43ebSMatt Arsenault // hang. 662fecf43ebSMatt Arsenault // 663fecf43ebSMatt Arsenault // Check PSInputAddr instead of PSInputEnable. The idea is that if the user 664fecf43ebSMatt Arsenault // set PSInputAddr, the user wants to enable some bits after the compilation 665fecf43ebSMatt Arsenault // based on run-time states. Since we can't know what the final PSInputEna 666fecf43ebSMatt Arsenault // will look like, so we shouldn't do anything here and the user should take 667fecf43ebSMatt Arsenault // responsibility for the correct programming. 668fecf43ebSMatt Arsenault // 669fecf43ebSMatt Arsenault // Otherwise, the following restrictions apply: 670fecf43ebSMatt Arsenault // - At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled. 671fecf43ebSMatt Arsenault // - If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be 672fecf43ebSMatt Arsenault // enabled too. 673fecf43ebSMatt Arsenault if (CC == CallingConv::AMDGPU_PS) { 674fecf43ebSMatt Arsenault if ((Info->getPSInputAddr() & 0x7F) == 0 || 675fecf43ebSMatt Arsenault ((Info->getPSInputAddr() & 0xF) == 0 && 676fecf43ebSMatt Arsenault Info->isPSInputAllocated(11))) { 677fecf43ebSMatt Arsenault CCInfo.AllocateReg(AMDGPU::VGPR0); 678fecf43ebSMatt Arsenault CCInfo.AllocateReg(AMDGPU::VGPR1); 679fecf43ebSMatt Arsenault Info->markPSInputAllocated(0); 680fecf43ebSMatt Arsenault Info->markPSInputEnabled(0); 681fecf43ebSMatt Arsenault } 682fecf43ebSMatt Arsenault 683fecf43ebSMatt Arsenault if (Subtarget.isAmdPalOS()) { 684fecf43ebSMatt Arsenault // For isAmdPalOS, the user does not enable some bits after compilation 685fecf43ebSMatt Arsenault // based on run-time states; the register values being generated here are 686fecf43ebSMatt Arsenault // the final ones set in hardware. Therefore we need to apply the 687fecf43ebSMatt Arsenault // workaround to PSInputAddr and PSInputEnable together. (The case where 688fecf43ebSMatt Arsenault // a bit is set in PSInputAddr but not PSInputEnable is where the frontend 689fecf43ebSMatt Arsenault // set up an input arg for a particular interpolation mode, but nothing 690fecf43ebSMatt Arsenault // uses that input arg. Really we should have an earlier pass that removes 691fecf43ebSMatt Arsenault // such an arg.) 692fecf43ebSMatt Arsenault unsigned PsInputBits = Info->getPSInputAddr() & Info->getPSInputEnable(); 693fecf43ebSMatt Arsenault if ((PsInputBits & 0x7F) == 0 || 694fecf43ebSMatt Arsenault ((PsInputBits & 0xF) == 0 && 695fecf43ebSMatt Arsenault (PsInputBits >> 11 & 1))) 696fecf43ebSMatt Arsenault Info->markPSInputEnabled( 697fecf43ebSMatt Arsenault countTrailingZeros(Info->getPSInputAddr(), ZB_Undefined)); 698fecf43ebSMatt Arsenault } 699fecf43ebSMatt Arsenault } 700fecf43ebSMatt Arsenault 701fecf43ebSMatt Arsenault const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 702fecf43ebSMatt Arsenault CCAssignFn *AssignFn = TLI.CCAssignFnForCall(CC, F.isVarArg()); 703fecf43ebSMatt Arsenault 704fecf43ebSMatt Arsenault if (!MBB.empty()) 70506c8cb03SAustin Kerbow B.setInstr(*MBB.begin()); 706fecf43ebSMatt Arsenault 707a162048aSMatt Arsenault if (!IsEntryFunc) { 708a162048aSMatt Arsenault // For the fixed ABI, pass workitem IDs in the last argument register. 709a162048aSMatt Arsenault if (AMDGPUTargetMachine::EnableFixedFunctionABI) 710a162048aSMatt Arsenault TLI.allocateSpecialInputVGPRsFixed(CCInfo, MF, *TRI, *Info); 711a162048aSMatt Arsenault } 712a162048aSMatt Arsenault 71324e2e5dfSMatt Arsenault IncomingValueAssigner Assigner(AssignFn); 71424e2e5dfSMatt Arsenault if (!determineAssignments(Assigner, SplitArgs, CCInfo)) 71524e2e5dfSMatt Arsenault return false; 71624e2e5dfSMatt Arsenault 71724e2e5dfSMatt Arsenault FormalArgHandler Handler(B, MRI); 71824e2e5dfSMatt Arsenault if (!handleAssignments(Handler, SplitArgs, CCInfo, ArgLocs, B)) 71929f30379SMatt Arsenault return false; 720fecf43ebSMatt Arsenault 7216a70874dSMatt Arsenault uint64_t StackOffset = Assigner.StackOffset; 7226a70874dSMatt Arsenault 723a162048aSMatt Arsenault if (!IsEntryFunc && !AMDGPUTargetMachine::EnableFixedFunctionABI) { 724fecf43ebSMatt Arsenault // Special inputs come after user arguments. 725fecf43ebSMatt Arsenault TLI.allocateSpecialInputVGPRs(CCInfo, MF, *TRI, *Info); 726fecf43ebSMatt Arsenault } 727fecf43ebSMatt Arsenault 728fecf43ebSMatt Arsenault // Start adding system SGPRs. 729fecf43ebSMatt Arsenault if (IsEntryFunc) { 730a022b1ccSSebastian Neubauer TLI.allocateSystemSGPRs(CCInfo, MF, *Info, CC, IsGraphics); 731fecf43ebSMatt Arsenault } else { 732d5a46586SStanislav Mekhanoshin if (!Subtarget.enableFlatScratch()) 733fecf43ebSMatt Arsenault CCInfo.AllocateReg(Info->getScratchRSrcReg()); 734fecf43ebSMatt Arsenault TLI.allocateSpecialInputSGPRs(CCInfo, MF, *TRI, *Info); 735fecf43ebSMatt Arsenault } 736fecf43ebSMatt Arsenault 7376a70874dSMatt Arsenault // When we tail call, we need to check if the callee's arguments will fit on 7386a70874dSMatt Arsenault // the caller's stack. So, whenever we lower formal arguments, we should keep 7396a70874dSMatt Arsenault // track of this information, since we might lower a tail call in this 7406a70874dSMatt Arsenault // function later. 7416a70874dSMatt Arsenault Info->setBytesInStackArgArea(StackOffset); 7426a70874dSMatt Arsenault 743fecf43ebSMatt Arsenault // Move back to the end of the basic block. 74406c8cb03SAustin Kerbow B.setMBB(MBB); 745fecf43ebSMatt Arsenault 746fecf43ebSMatt Arsenault return true; 747000c5af3STom Stellard } 74861f1f2a2SMatt Arsenault 74961f1f2a2SMatt Arsenault bool AMDGPUCallLowering::passSpecialInputs(MachineIRBuilder &MIRBuilder, 75061f1f2a2SMatt Arsenault CCState &CCInfo, 75161f1f2a2SMatt Arsenault SmallVectorImpl<std::pair<MCRegister, Register>> &ArgRegs, 75261f1f2a2SMatt Arsenault CallLoweringInfo &Info) const { 75361f1f2a2SMatt Arsenault MachineFunction &MF = MIRBuilder.getMF(); 75461f1f2a2SMatt Arsenault 75561f1f2a2SMatt Arsenault const AMDGPUFunctionArgInfo *CalleeArgInfo 75661f1f2a2SMatt Arsenault = &AMDGPUArgumentUsageInfo::FixedABIFunctionInfo; 75761f1f2a2SMatt Arsenault 75861f1f2a2SMatt Arsenault const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); 75961f1f2a2SMatt Arsenault const AMDGPUFunctionArgInfo &CallerArgInfo = MFI->getArgInfo(); 76061f1f2a2SMatt Arsenault 76161f1f2a2SMatt Arsenault 76261f1f2a2SMatt Arsenault // TODO: Unify with private memory register handling. This is complicated by 76361f1f2a2SMatt Arsenault // the fact that at least in kernels, the input argument is not necessarily 76461f1f2a2SMatt Arsenault // in the same location as the input. 76561f1f2a2SMatt Arsenault AMDGPUFunctionArgInfo::PreloadedValue InputRegs[] = { 76661f1f2a2SMatt Arsenault AMDGPUFunctionArgInfo::DISPATCH_PTR, 76761f1f2a2SMatt Arsenault AMDGPUFunctionArgInfo::QUEUE_PTR, 76861f1f2a2SMatt Arsenault AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR, 76961f1f2a2SMatt Arsenault AMDGPUFunctionArgInfo::DISPATCH_ID, 77061f1f2a2SMatt Arsenault AMDGPUFunctionArgInfo::WORKGROUP_ID_X, 77161f1f2a2SMatt Arsenault AMDGPUFunctionArgInfo::WORKGROUP_ID_Y, 77261f1f2a2SMatt Arsenault AMDGPUFunctionArgInfo::WORKGROUP_ID_Z 77361f1f2a2SMatt Arsenault }; 77461f1f2a2SMatt Arsenault 77561f1f2a2SMatt Arsenault MachineRegisterInfo &MRI = MF.getRegInfo(); 77661f1f2a2SMatt Arsenault 77761f1f2a2SMatt Arsenault const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 77861f1f2a2SMatt Arsenault const AMDGPULegalizerInfo *LI 77961f1f2a2SMatt Arsenault = static_cast<const AMDGPULegalizerInfo*>(ST.getLegalizerInfo()); 78061f1f2a2SMatt Arsenault 78161f1f2a2SMatt Arsenault for (auto InputID : InputRegs) { 78261f1f2a2SMatt Arsenault const ArgDescriptor *OutgoingArg; 78361f1f2a2SMatt Arsenault const TargetRegisterClass *ArgRC; 78461f1f2a2SMatt Arsenault LLT ArgTy; 78561f1f2a2SMatt Arsenault 78661f1f2a2SMatt Arsenault std::tie(OutgoingArg, ArgRC, ArgTy) = 78761f1f2a2SMatt Arsenault CalleeArgInfo->getPreloadedValue(InputID); 78861f1f2a2SMatt Arsenault if (!OutgoingArg) 78961f1f2a2SMatt Arsenault continue; 79061f1f2a2SMatt Arsenault 79161f1f2a2SMatt Arsenault const ArgDescriptor *IncomingArg; 79261f1f2a2SMatt Arsenault const TargetRegisterClass *IncomingArgRC; 79361f1f2a2SMatt Arsenault std::tie(IncomingArg, IncomingArgRC, ArgTy) = 79461f1f2a2SMatt Arsenault CallerArgInfo.getPreloadedValue(InputID); 79561f1f2a2SMatt Arsenault assert(IncomingArgRC == ArgRC); 79661f1f2a2SMatt Arsenault 79761f1f2a2SMatt Arsenault Register InputReg = MRI.createGenericVirtualRegister(ArgTy); 79861f1f2a2SMatt Arsenault 79961f1f2a2SMatt Arsenault if (IncomingArg) { 800200bb519SMatt Arsenault LI->loadInputValue(InputReg, MIRBuilder, IncomingArg, ArgRC, ArgTy); 80161f1f2a2SMatt Arsenault } else { 80261f1f2a2SMatt Arsenault assert(InputID == AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR); 80361f1f2a2SMatt Arsenault LI->getImplicitArgPtr(InputReg, MRI, MIRBuilder); 80461f1f2a2SMatt Arsenault } 80561f1f2a2SMatt Arsenault 80661f1f2a2SMatt Arsenault if (OutgoingArg->isRegister()) { 80761f1f2a2SMatt Arsenault ArgRegs.emplace_back(OutgoingArg->getRegister(), InputReg); 80861f1f2a2SMatt Arsenault if (!CCInfo.AllocateReg(OutgoingArg->getRegister())) 80961f1f2a2SMatt Arsenault report_fatal_error("failed to allocate implicit input argument"); 81061f1f2a2SMatt Arsenault } else { 81161f1f2a2SMatt Arsenault LLVM_DEBUG(dbgs() << "Unhandled stack passed implicit input argument\n"); 81261f1f2a2SMatt Arsenault return false; 81361f1f2a2SMatt Arsenault } 81461f1f2a2SMatt Arsenault } 81561f1f2a2SMatt Arsenault 81661f1f2a2SMatt Arsenault // Pack workitem IDs into a single register or pass it as is if already 81761f1f2a2SMatt Arsenault // packed. 81861f1f2a2SMatt Arsenault const ArgDescriptor *OutgoingArg; 81961f1f2a2SMatt Arsenault const TargetRegisterClass *ArgRC; 82061f1f2a2SMatt Arsenault LLT ArgTy; 82161f1f2a2SMatt Arsenault 82261f1f2a2SMatt Arsenault std::tie(OutgoingArg, ArgRC, ArgTy) = 82361f1f2a2SMatt Arsenault CalleeArgInfo->getPreloadedValue(AMDGPUFunctionArgInfo::WORKITEM_ID_X); 82461f1f2a2SMatt Arsenault if (!OutgoingArg) 82561f1f2a2SMatt Arsenault std::tie(OutgoingArg, ArgRC, ArgTy) = 82661f1f2a2SMatt Arsenault CalleeArgInfo->getPreloadedValue(AMDGPUFunctionArgInfo::WORKITEM_ID_Y); 82761f1f2a2SMatt Arsenault if (!OutgoingArg) 82861f1f2a2SMatt Arsenault std::tie(OutgoingArg, ArgRC, ArgTy) = 82961f1f2a2SMatt Arsenault CalleeArgInfo->getPreloadedValue(AMDGPUFunctionArgInfo::WORKITEM_ID_Z); 83061f1f2a2SMatt Arsenault if (!OutgoingArg) 83161f1f2a2SMatt Arsenault return false; 83261f1f2a2SMatt Arsenault 833200bb519SMatt Arsenault auto WorkitemIDX = 834200bb519SMatt Arsenault CallerArgInfo.getPreloadedValue(AMDGPUFunctionArgInfo::WORKITEM_ID_X); 835200bb519SMatt Arsenault auto WorkitemIDY = 836200bb519SMatt Arsenault CallerArgInfo.getPreloadedValue(AMDGPUFunctionArgInfo::WORKITEM_ID_Y); 837200bb519SMatt Arsenault auto WorkitemIDZ = 838200bb519SMatt Arsenault CallerArgInfo.getPreloadedValue(AMDGPUFunctionArgInfo::WORKITEM_ID_Z); 83961f1f2a2SMatt Arsenault 840200bb519SMatt Arsenault const ArgDescriptor *IncomingArgX = std::get<0>(WorkitemIDX); 841200bb519SMatt Arsenault const ArgDescriptor *IncomingArgY = std::get<0>(WorkitemIDY); 842200bb519SMatt Arsenault const ArgDescriptor *IncomingArgZ = std::get<0>(WorkitemIDZ); 84361f1f2a2SMatt Arsenault const LLT S32 = LLT::scalar(32); 84461f1f2a2SMatt Arsenault 84561f1f2a2SMatt Arsenault // If incoming ids are not packed we need to pack them. 84661f1f2a2SMatt Arsenault // FIXME: Should consider known workgroup size to eliminate known 0 cases. 84761f1f2a2SMatt Arsenault Register InputReg; 84861f1f2a2SMatt Arsenault if (IncomingArgX && !IncomingArgX->isMasked() && CalleeArgInfo->WorkItemIDX) { 84961f1f2a2SMatt Arsenault InputReg = MRI.createGenericVirtualRegister(S32); 850200bb519SMatt Arsenault LI->loadInputValue(InputReg, MIRBuilder, IncomingArgX, 851200bb519SMatt Arsenault std::get<1>(WorkitemIDX), std::get<2>(WorkitemIDX)); 85261f1f2a2SMatt Arsenault } 85361f1f2a2SMatt Arsenault 85461f1f2a2SMatt Arsenault if (IncomingArgY && !IncomingArgY->isMasked() && CalleeArgInfo->WorkItemIDY) { 85561f1f2a2SMatt Arsenault Register Y = MRI.createGenericVirtualRegister(S32); 856200bb519SMatt Arsenault LI->loadInputValue(Y, MIRBuilder, IncomingArgY, std::get<1>(WorkitemIDY), 857200bb519SMatt Arsenault std::get<2>(WorkitemIDY)); 85861f1f2a2SMatt Arsenault 85961f1f2a2SMatt Arsenault Y = MIRBuilder.buildShl(S32, Y, MIRBuilder.buildConstant(S32, 10)).getReg(0); 86061f1f2a2SMatt Arsenault InputReg = InputReg ? MIRBuilder.buildOr(S32, InputReg, Y).getReg(0) : Y; 86161f1f2a2SMatt Arsenault } 86261f1f2a2SMatt Arsenault 86361f1f2a2SMatt Arsenault if (IncomingArgZ && !IncomingArgZ->isMasked() && CalleeArgInfo->WorkItemIDZ) { 86461f1f2a2SMatt Arsenault Register Z = MRI.createGenericVirtualRegister(S32); 865200bb519SMatt Arsenault LI->loadInputValue(Z, MIRBuilder, IncomingArgZ, std::get<1>(WorkitemIDZ), 866200bb519SMatt Arsenault std::get<2>(WorkitemIDZ)); 86761f1f2a2SMatt Arsenault 86861f1f2a2SMatt Arsenault Z = MIRBuilder.buildShl(S32, Z, MIRBuilder.buildConstant(S32, 20)).getReg(0); 86961f1f2a2SMatt Arsenault InputReg = InputReg ? MIRBuilder.buildOr(S32, InputReg, Z).getReg(0) : Z; 87061f1f2a2SMatt Arsenault } 87161f1f2a2SMatt Arsenault 87261f1f2a2SMatt Arsenault if (!InputReg) { 87361f1f2a2SMatt Arsenault InputReg = MRI.createGenericVirtualRegister(S32); 87461f1f2a2SMatt Arsenault 87561f1f2a2SMatt Arsenault // Workitem ids are already packed, any of present incoming arguments will 87661f1f2a2SMatt Arsenault // carry all required fields. 87761f1f2a2SMatt Arsenault ArgDescriptor IncomingArg = ArgDescriptor::createArg( 87861f1f2a2SMatt Arsenault IncomingArgX ? *IncomingArgX : 87961f1f2a2SMatt Arsenault IncomingArgY ? *IncomingArgY : *IncomingArgZ, ~0u); 880200bb519SMatt Arsenault LI->loadInputValue(InputReg, MIRBuilder, &IncomingArg, 881200bb519SMatt Arsenault &AMDGPU::VGPR_32RegClass, S32); 88261f1f2a2SMatt Arsenault } 88361f1f2a2SMatt Arsenault 88461f1f2a2SMatt Arsenault if (OutgoingArg->isRegister()) { 88561f1f2a2SMatt Arsenault ArgRegs.emplace_back(OutgoingArg->getRegister(), InputReg); 88661f1f2a2SMatt Arsenault if (!CCInfo.AllocateReg(OutgoingArg->getRegister())) 88761f1f2a2SMatt Arsenault report_fatal_error("failed to allocate implicit input argument"); 88861f1f2a2SMatt Arsenault } else { 88961f1f2a2SMatt Arsenault LLVM_DEBUG(dbgs() << "Unhandled stack passed implicit input argument\n"); 89061f1f2a2SMatt Arsenault return false; 89161f1f2a2SMatt Arsenault } 89261f1f2a2SMatt Arsenault 89361f1f2a2SMatt Arsenault return true; 89461f1f2a2SMatt Arsenault } 89561f1f2a2SMatt Arsenault 89661f1f2a2SMatt Arsenault /// Returns a pair containing the fixed CCAssignFn and the vararg CCAssignFn for 89761f1f2a2SMatt Arsenault /// CC. 89861f1f2a2SMatt Arsenault static std::pair<CCAssignFn *, CCAssignFn *> 89961f1f2a2SMatt Arsenault getAssignFnsForCC(CallingConv::ID CC, const SITargetLowering &TLI) { 90061f1f2a2SMatt Arsenault return {TLI.CCAssignFnForCall(CC, false), TLI.CCAssignFnForCall(CC, true)}; 90161f1f2a2SMatt Arsenault } 90261f1f2a2SMatt Arsenault 90361f1f2a2SMatt Arsenault static unsigned getCallOpcode(const MachineFunction &CallerF, bool IsIndirect, 90461f1f2a2SMatt Arsenault bool IsTailCall) { 9056a70874dSMatt Arsenault return IsTailCall ? AMDGPU::SI_TCRETURN : AMDGPU::SI_CALL; 90661f1f2a2SMatt Arsenault } 90761f1f2a2SMatt Arsenault 90861f1f2a2SMatt Arsenault // Add operands to call instruction to track the callee. 90961f1f2a2SMatt Arsenault static bool addCallTargetOperands(MachineInstrBuilder &CallInst, 91061f1f2a2SMatt Arsenault MachineIRBuilder &MIRBuilder, 91161f1f2a2SMatt Arsenault AMDGPUCallLowering::CallLoweringInfo &Info) { 91261f1f2a2SMatt Arsenault if (Info.Callee.isReg()) { 9131fd1beeaSMatt Arsenault CallInst.addReg(Info.Callee.getReg()); 91461f1f2a2SMatt Arsenault CallInst.addImm(0); 91561f1f2a2SMatt Arsenault } else if (Info.Callee.isGlobal() && Info.Callee.getOffset() == 0) { 91661f1f2a2SMatt Arsenault // The call lowering lightly assumed we can directly encode a call target in 91761f1f2a2SMatt Arsenault // the instruction, which is not the case. Materialize the address here. 91861f1f2a2SMatt Arsenault const GlobalValue *GV = Info.Callee.getGlobal(); 91961f1f2a2SMatt Arsenault auto Ptr = MIRBuilder.buildGlobalValue( 92061f1f2a2SMatt Arsenault LLT::pointer(GV->getAddressSpace(), 64), GV); 92161f1f2a2SMatt Arsenault CallInst.addReg(Ptr.getReg(0)); 92261f1f2a2SMatt Arsenault CallInst.add(Info.Callee); 92361f1f2a2SMatt Arsenault } else 92461f1f2a2SMatt Arsenault return false; 92561f1f2a2SMatt Arsenault 92661f1f2a2SMatt Arsenault return true; 92761f1f2a2SMatt Arsenault } 92861f1f2a2SMatt Arsenault 9296a70874dSMatt Arsenault bool AMDGPUCallLowering::doCallerAndCalleePassArgsTheSameWay( 9306a70874dSMatt Arsenault CallLoweringInfo &Info, MachineFunction &MF, 9316a70874dSMatt Arsenault SmallVectorImpl<ArgInfo> &InArgs) const { 9326a70874dSMatt Arsenault const Function &CallerF = MF.getFunction(); 9336a70874dSMatt Arsenault CallingConv::ID CalleeCC = Info.CallConv; 9346a70874dSMatt Arsenault CallingConv::ID CallerCC = CallerF.getCallingConv(); 9356a70874dSMatt Arsenault 9366a70874dSMatt Arsenault // If the calling conventions match, then everything must be the same. 9376a70874dSMatt Arsenault if (CalleeCC == CallerCC) 9386a70874dSMatt Arsenault return true; 9396a70874dSMatt Arsenault 9406a70874dSMatt Arsenault const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 9416a70874dSMatt Arsenault 9426a70874dSMatt Arsenault // Make sure that the caller and callee preserve all of the same registers. 9436a70874dSMatt Arsenault auto TRI = ST.getRegisterInfo(); 9446a70874dSMatt Arsenault 9456a70874dSMatt Arsenault const uint32_t *CallerPreserved = TRI->getCallPreservedMask(MF, CallerCC); 9466a70874dSMatt Arsenault const uint32_t *CalleePreserved = TRI->getCallPreservedMask(MF, CalleeCC); 9476a70874dSMatt Arsenault if (!TRI->regmaskSubsetEqual(CallerPreserved, CalleePreserved)) 9486a70874dSMatt Arsenault return false; 9496a70874dSMatt Arsenault 9506a70874dSMatt Arsenault // Check if the caller and callee will handle arguments in the same way. 9516a70874dSMatt Arsenault const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 9526a70874dSMatt Arsenault CCAssignFn *CalleeAssignFnFixed; 9536a70874dSMatt Arsenault CCAssignFn *CalleeAssignFnVarArg; 9546a70874dSMatt Arsenault std::tie(CalleeAssignFnFixed, CalleeAssignFnVarArg) = 9556a70874dSMatt Arsenault getAssignFnsForCC(CalleeCC, TLI); 9566a70874dSMatt Arsenault 9576a70874dSMatt Arsenault CCAssignFn *CallerAssignFnFixed; 9586a70874dSMatt Arsenault CCAssignFn *CallerAssignFnVarArg; 9596a70874dSMatt Arsenault std::tie(CallerAssignFnFixed, CallerAssignFnVarArg) = 9606a70874dSMatt Arsenault getAssignFnsForCC(CallerCC, TLI); 9616a70874dSMatt Arsenault 9626a70874dSMatt Arsenault // FIXME: We are not accounting for potential differences in implicitly passed 9636a70874dSMatt Arsenault // inputs, but only the fixed ABI is supported now anyway. 9646a70874dSMatt Arsenault IncomingValueAssigner CalleeAssigner(CalleeAssignFnFixed, 9656a70874dSMatt Arsenault CalleeAssignFnVarArg); 9666a70874dSMatt Arsenault IncomingValueAssigner CallerAssigner(CallerAssignFnFixed, 9676a70874dSMatt Arsenault CallerAssignFnVarArg); 9686a70874dSMatt Arsenault return resultsCompatible(Info, MF, InArgs, CalleeAssigner, CallerAssigner); 9696a70874dSMatt Arsenault } 9706a70874dSMatt Arsenault 9716a70874dSMatt Arsenault bool AMDGPUCallLowering::areCalleeOutgoingArgsTailCallable( 9726a70874dSMatt Arsenault CallLoweringInfo &Info, MachineFunction &MF, 9736a70874dSMatt Arsenault SmallVectorImpl<ArgInfo> &OutArgs) const { 9746a70874dSMatt Arsenault // If there are no outgoing arguments, then we are done. 9756a70874dSMatt Arsenault if (OutArgs.empty()) 9766a70874dSMatt Arsenault return true; 9776a70874dSMatt Arsenault 9786a70874dSMatt Arsenault const Function &CallerF = MF.getFunction(); 9796a70874dSMatt Arsenault CallingConv::ID CalleeCC = Info.CallConv; 9806a70874dSMatt Arsenault CallingConv::ID CallerCC = CallerF.getCallingConv(); 9816a70874dSMatt Arsenault const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 9826a70874dSMatt Arsenault 9836a70874dSMatt Arsenault CCAssignFn *AssignFnFixed; 9846a70874dSMatt Arsenault CCAssignFn *AssignFnVarArg; 9856a70874dSMatt Arsenault std::tie(AssignFnFixed, AssignFnVarArg) = getAssignFnsForCC(CalleeCC, TLI); 9866a70874dSMatt Arsenault 9876a70874dSMatt Arsenault // We have outgoing arguments. Make sure that we can tail call with them. 9886a70874dSMatt Arsenault SmallVector<CCValAssign, 16> OutLocs; 9896a70874dSMatt Arsenault CCState OutInfo(CalleeCC, false, MF, OutLocs, CallerF.getContext()); 9906a70874dSMatt Arsenault OutgoingValueAssigner Assigner(AssignFnFixed, AssignFnVarArg); 9916a70874dSMatt Arsenault 9926a70874dSMatt Arsenault if (!determineAssignments(Assigner, OutArgs, OutInfo)) { 9936a70874dSMatt Arsenault LLVM_DEBUG(dbgs() << "... Could not analyze call operands.\n"); 9946a70874dSMatt Arsenault return false; 9956a70874dSMatt Arsenault } 9966a70874dSMatt Arsenault 9976a70874dSMatt Arsenault // Make sure that they can fit on the caller's stack. 9986a70874dSMatt Arsenault const SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>(); 9996a70874dSMatt Arsenault if (OutInfo.getNextStackOffset() > FuncInfo->getBytesInStackArgArea()) { 10006a70874dSMatt Arsenault LLVM_DEBUG(dbgs() << "... Cannot fit call operands on caller's stack.\n"); 10016a70874dSMatt Arsenault return false; 10026a70874dSMatt Arsenault } 10036a70874dSMatt Arsenault 10046a70874dSMatt Arsenault // Verify that the parameters in callee-saved registers match. 10056a70874dSMatt Arsenault const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 10066a70874dSMatt Arsenault const SIRegisterInfo *TRI = ST.getRegisterInfo(); 10076a70874dSMatt Arsenault const uint32_t *CallerPreservedMask = TRI->getCallPreservedMask(MF, CallerCC); 10086a70874dSMatt Arsenault MachineRegisterInfo &MRI = MF.getRegInfo(); 10096a70874dSMatt Arsenault return parametersInCSRMatch(MRI, CallerPreservedMask, OutLocs, OutArgs); 10106a70874dSMatt Arsenault } 10116a70874dSMatt Arsenault 10126a70874dSMatt Arsenault /// Return true if the calling convention is one that we can guarantee TCO for. 10136a70874dSMatt Arsenault static bool canGuaranteeTCO(CallingConv::ID CC) { 10146a70874dSMatt Arsenault return CC == CallingConv::Fast; 10156a70874dSMatt Arsenault } 10166a70874dSMatt Arsenault 10176a70874dSMatt Arsenault /// Return true if we might ever do TCO for calls with this calling convention. 10186a70874dSMatt Arsenault static bool mayTailCallThisCC(CallingConv::ID CC) { 10196a70874dSMatt Arsenault switch (CC) { 10206a70874dSMatt Arsenault case CallingConv::C: 10216a70874dSMatt Arsenault case CallingConv::AMDGPU_Gfx: 10226a70874dSMatt Arsenault return true; 10236a70874dSMatt Arsenault default: 10246a70874dSMatt Arsenault return canGuaranteeTCO(CC); 10256a70874dSMatt Arsenault } 10266a70874dSMatt Arsenault } 10276a70874dSMatt Arsenault 10286a70874dSMatt Arsenault bool AMDGPUCallLowering::isEligibleForTailCallOptimization( 10296a70874dSMatt Arsenault MachineIRBuilder &B, CallLoweringInfo &Info, 10306a70874dSMatt Arsenault SmallVectorImpl<ArgInfo> &InArgs, SmallVectorImpl<ArgInfo> &OutArgs) const { 10316a70874dSMatt Arsenault // Must pass all target-independent checks in order to tail call optimize. 10326a70874dSMatt Arsenault if (!Info.IsTailCall) 10336a70874dSMatt Arsenault return false; 10346a70874dSMatt Arsenault 10356a70874dSMatt Arsenault MachineFunction &MF = B.getMF(); 10366a70874dSMatt Arsenault const Function &CallerF = MF.getFunction(); 10376a70874dSMatt Arsenault CallingConv::ID CalleeCC = Info.CallConv; 10386a70874dSMatt Arsenault CallingConv::ID CallerCC = CallerF.getCallingConv(); 10396a70874dSMatt Arsenault 10406a70874dSMatt Arsenault const SIRegisterInfo *TRI = MF.getSubtarget<GCNSubtarget>().getRegisterInfo(); 10416a70874dSMatt Arsenault const uint32_t *CallerPreserved = TRI->getCallPreservedMask(MF, CallerCC); 10426a70874dSMatt Arsenault // Kernels aren't callable, and don't have a live in return address so it 10436a70874dSMatt Arsenault // doesn't make sense to do a tail call with entry functions. 10446a70874dSMatt Arsenault if (!CallerPreserved) 10456a70874dSMatt Arsenault return false; 10466a70874dSMatt Arsenault 10476a70874dSMatt Arsenault if (!mayTailCallThisCC(CalleeCC)) { 10486a70874dSMatt Arsenault LLVM_DEBUG(dbgs() << "... Calling convention cannot be tail called.\n"); 10496a70874dSMatt Arsenault return false; 10506a70874dSMatt Arsenault } 10516a70874dSMatt Arsenault 10526a70874dSMatt Arsenault if (any_of(CallerF.args(), [](const Argument &A) { 10536a70874dSMatt Arsenault return A.hasByValAttr() || A.hasSwiftErrorAttr(); 10546a70874dSMatt Arsenault })) { 10556a70874dSMatt Arsenault LLVM_DEBUG(dbgs() << "... Cannot tail call from callers with byval " 10566a70874dSMatt Arsenault "or swifterror arguments\n"); 10576a70874dSMatt Arsenault return false; 10586a70874dSMatt Arsenault } 10596a70874dSMatt Arsenault 10606a70874dSMatt Arsenault // If we have -tailcallopt, then we're done. 10616a70874dSMatt Arsenault if (MF.getTarget().Options.GuaranteedTailCallOpt) 10626a70874dSMatt Arsenault return canGuaranteeTCO(CalleeCC) && CalleeCC == CallerF.getCallingConv(); 10636a70874dSMatt Arsenault 10646a70874dSMatt Arsenault // Verify that the incoming and outgoing arguments from the callee are 10656a70874dSMatt Arsenault // safe to tail call. 10666a70874dSMatt Arsenault if (!doCallerAndCalleePassArgsTheSameWay(Info, MF, InArgs)) { 10676a70874dSMatt Arsenault LLVM_DEBUG( 10686a70874dSMatt Arsenault dbgs() 10696a70874dSMatt Arsenault << "... Caller and callee have incompatible calling conventions.\n"); 10706a70874dSMatt Arsenault return false; 10716a70874dSMatt Arsenault } 10726a70874dSMatt Arsenault 10736a70874dSMatt Arsenault if (!areCalleeOutgoingArgsTailCallable(Info, MF, OutArgs)) 10746a70874dSMatt Arsenault return false; 10756a70874dSMatt Arsenault 10766a70874dSMatt Arsenault LLVM_DEBUG(dbgs() << "... Call is eligible for tail call optimization.\n"); 10776a70874dSMatt Arsenault return true; 10786a70874dSMatt Arsenault } 10796a70874dSMatt Arsenault 10806a70874dSMatt Arsenault // Insert outgoing implicit arguments for a call, by inserting copies to the 10816a70874dSMatt Arsenault // implicit argument registers and adding the necessary implicit uses to the 10826a70874dSMatt Arsenault // call instruction. 10836a70874dSMatt Arsenault void AMDGPUCallLowering::handleImplicitCallArguments( 10846a70874dSMatt Arsenault MachineIRBuilder &MIRBuilder, MachineInstrBuilder &CallInst, 10856a70874dSMatt Arsenault const GCNSubtarget &ST, const SIMachineFunctionInfo &FuncInfo, 10866a70874dSMatt Arsenault ArrayRef<std::pair<MCRegister, Register>> ImplicitArgRegs) const { 10876a70874dSMatt Arsenault if (!ST.enableFlatScratch()) { 10886a70874dSMatt Arsenault // Insert copies for the SRD. In the HSA case, this should be an identity 10896a70874dSMatt Arsenault // copy. 10906a70874dSMatt Arsenault auto ScratchRSrcReg = 10916a70874dSMatt Arsenault MIRBuilder.buildCopy(LLT::vector(4, 32), FuncInfo.getScratchRSrcReg()); 10926a70874dSMatt Arsenault MIRBuilder.buildCopy(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, ScratchRSrcReg); 10936a70874dSMatt Arsenault CallInst.addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Implicit); 10946a70874dSMatt Arsenault } 10956a70874dSMatt Arsenault 10966a70874dSMatt Arsenault for (std::pair<MCRegister, Register> ArgReg : ImplicitArgRegs) { 10976a70874dSMatt Arsenault MIRBuilder.buildCopy((Register)ArgReg.first, ArgReg.second); 10986a70874dSMatt Arsenault CallInst.addReg(ArgReg.first, RegState::Implicit); 10996a70874dSMatt Arsenault } 11006a70874dSMatt Arsenault } 11016a70874dSMatt Arsenault 11026a70874dSMatt Arsenault bool AMDGPUCallLowering::lowerTailCall( 11036a70874dSMatt Arsenault MachineIRBuilder &MIRBuilder, CallLoweringInfo &Info, 11046a70874dSMatt Arsenault SmallVectorImpl<ArgInfo> &OutArgs) const { 11056a70874dSMatt Arsenault MachineFunction &MF = MIRBuilder.getMF(); 11066a70874dSMatt Arsenault const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 11076a70874dSMatt Arsenault SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>(); 11086a70874dSMatt Arsenault const Function &F = MF.getFunction(); 11096a70874dSMatt Arsenault MachineRegisterInfo &MRI = MF.getRegInfo(); 11106a70874dSMatt Arsenault const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 11116a70874dSMatt Arsenault 11126a70874dSMatt Arsenault // True when we're tail calling, but without -tailcallopt. 11136a70874dSMatt Arsenault bool IsSibCall = !MF.getTarget().Options.GuaranteedTailCallOpt; 11146a70874dSMatt Arsenault 11156a70874dSMatt Arsenault // Find out which ABI gets to decide where things go. 11166a70874dSMatt Arsenault CallingConv::ID CalleeCC = Info.CallConv; 11176a70874dSMatt Arsenault CCAssignFn *AssignFnFixed; 11186a70874dSMatt Arsenault CCAssignFn *AssignFnVarArg; 11196a70874dSMatt Arsenault std::tie(AssignFnFixed, AssignFnVarArg) = getAssignFnsForCC(CalleeCC, TLI); 11206a70874dSMatt Arsenault 11216a70874dSMatt Arsenault MachineInstrBuilder CallSeqStart; 11226a70874dSMatt Arsenault if (!IsSibCall) 11236a70874dSMatt Arsenault CallSeqStart = MIRBuilder.buildInstr(AMDGPU::ADJCALLSTACKUP); 11246a70874dSMatt Arsenault 11256a70874dSMatt Arsenault unsigned Opc = getCallOpcode(MF, Info.Callee.isReg(), true); 11266a70874dSMatt Arsenault auto MIB = MIRBuilder.buildInstrNoInsert(Opc); 11276a70874dSMatt Arsenault if (!addCallTargetOperands(MIB, MIRBuilder, Info)) 11286a70874dSMatt Arsenault return false; 11296a70874dSMatt Arsenault 11306a70874dSMatt Arsenault // Byte offset for the tail call. When we are sibcalling, this will always 11316a70874dSMatt Arsenault // be 0. 11326a70874dSMatt Arsenault MIB.addImm(0); 11336a70874dSMatt Arsenault 11346a70874dSMatt Arsenault // Tell the call which registers are clobbered. 11356a70874dSMatt Arsenault const SIRegisterInfo *TRI = ST.getRegisterInfo(); 11366a70874dSMatt Arsenault const uint32_t *Mask = TRI->getCallPreservedMask(MF, CalleeCC); 11376a70874dSMatt Arsenault MIB.addRegMask(Mask); 11386a70874dSMatt Arsenault 11396a70874dSMatt Arsenault // FPDiff is the byte offset of the call's argument area from the callee's. 11406a70874dSMatt Arsenault // Stores to callee stack arguments will be placed in FixedStackSlots offset 11416a70874dSMatt Arsenault // by this amount for a tail call. In a sibling call it must be 0 because the 11426a70874dSMatt Arsenault // caller will deallocate the entire stack and the callee still expects its 11436a70874dSMatt Arsenault // arguments to begin at SP+0. 11446a70874dSMatt Arsenault int FPDiff = 0; 11456a70874dSMatt Arsenault 11466a70874dSMatt Arsenault // This will be 0 for sibcalls, potentially nonzero for tail calls produced 11476a70874dSMatt Arsenault // by -tailcallopt. For sibcalls, the memory operands for the call are 11486a70874dSMatt Arsenault // already available in the caller's incoming argument space. 11496a70874dSMatt Arsenault unsigned NumBytes = 0; 11506a70874dSMatt Arsenault if (!IsSibCall) { 11516a70874dSMatt Arsenault // We aren't sibcalling, so we need to compute FPDiff. We need to do this 11526a70874dSMatt Arsenault // before handling assignments, because FPDiff must be known for memory 11536a70874dSMatt Arsenault // arguments. 11546a70874dSMatt Arsenault unsigned NumReusableBytes = FuncInfo->getBytesInStackArgArea(); 11556a70874dSMatt Arsenault SmallVector<CCValAssign, 16> OutLocs; 11566a70874dSMatt Arsenault CCState OutInfo(CalleeCC, false, MF, OutLocs, F.getContext()); 11576a70874dSMatt Arsenault 11586a70874dSMatt Arsenault // FIXME: Not accounting for callee implicit inputs 11596a70874dSMatt Arsenault OutgoingValueAssigner CalleeAssigner(AssignFnFixed, AssignFnVarArg); 11606a70874dSMatt Arsenault if (!determineAssignments(CalleeAssigner, OutArgs, OutInfo)) 11616a70874dSMatt Arsenault return false; 11626a70874dSMatt Arsenault 11636a70874dSMatt Arsenault // The callee will pop the argument stack as a tail call. Thus, we must 11646a70874dSMatt Arsenault // keep it 16-byte aligned. 11656a70874dSMatt Arsenault NumBytes = alignTo(OutInfo.getNextStackOffset(), ST.getStackAlignment()); 11666a70874dSMatt Arsenault 11676a70874dSMatt Arsenault // FPDiff will be negative if this tail call requires more space than we 11686a70874dSMatt Arsenault // would automatically have in our incoming argument space. Positive if we 11696a70874dSMatt Arsenault // actually shrink the stack. 11706a70874dSMatt Arsenault FPDiff = NumReusableBytes - NumBytes; 11716a70874dSMatt Arsenault 11726a70874dSMatt Arsenault // The stack pointer must be 16-byte aligned at all times it's used for a 11736a70874dSMatt Arsenault // memory operation, which in practice means at *all* times and in 11746a70874dSMatt Arsenault // particular across call boundaries. Therefore our own arguments started at 11756a70874dSMatt Arsenault // a 16-byte aligned SP and the delta applied for the tail call should 11766a70874dSMatt Arsenault // satisfy the same constraint. 117785394d9eSMatt Arsenault assert(isAligned(ST.getStackAlignment(), FPDiff) && 117885394d9eSMatt Arsenault "unaligned stack on tail call"); 11796a70874dSMatt Arsenault } 11806a70874dSMatt Arsenault 11816a70874dSMatt Arsenault SmallVector<CCValAssign, 16> ArgLocs; 11826a70874dSMatt Arsenault CCState CCInfo(Info.CallConv, Info.IsVarArg, MF, ArgLocs, F.getContext()); 11836a70874dSMatt Arsenault 11846a70874dSMatt Arsenault // We could pass MIB and directly add the implicit uses to the call 11856a70874dSMatt Arsenault // now. However, as an aesthetic choice, place implicit argument operands 11866a70874dSMatt Arsenault // after the ordinary user argument registers. 11876a70874dSMatt Arsenault SmallVector<std::pair<MCRegister, Register>, 12> ImplicitArgRegs; 11886a70874dSMatt Arsenault 11896a70874dSMatt Arsenault if (AMDGPUTargetMachine::EnableFixedFunctionABI && 11906a70874dSMatt Arsenault Info.CallConv != CallingConv::AMDGPU_Gfx) { 11916a70874dSMatt Arsenault // With a fixed ABI, allocate fixed registers before user arguments. 11926a70874dSMatt Arsenault if (!passSpecialInputs(MIRBuilder, CCInfo, ImplicitArgRegs, Info)) 11936a70874dSMatt Arsenault return false; 11946a70874dSMatt Arsenault } 11956a70874dSMatt Arsenault 11966a70874dSMatt Arsenault OutgoingValueAssigner Assigner(AssignFnFixed, AssignFnVarArg); 11976a70874dSMatt Arsenault 11986a70874dSMatt Arsenault if (!determineAssignments(Assigner, OutArgs, CCInfo)) 11996a70874dSMatt Arsenault return false; 12006a70874dSMatt Arsenault 12016a70874dSMatt Arsenault // Do the actual argument marshalling. 12026a70874dSMatt Arsenault AMDGPUOutgoingArgHandler Handler(MIRBuilder, MRI, MIB, true, FPDiff); 12036a70874dSMatt Arsenault if (!handleAssignments(Handler, OutArgs, CCInfo, ArgLocs, MIRBuilder)) 12046a70874dSMatt Arsenault return false; 12056a70874dSMatt Arsenault 12066a70874dSMatt Arsenault handleImplicitCallArguments(MIRBuilder, MIB, ST, *FuncInfo, ImplicitArgRegs); 12076a70874dSMatt Arsenault 12086a70874dSMatt Arsenault // If we have -tailcallopt, we need to adjust the stack. We'll do the call 12096a70874dSMatt Arsenault // sequence start and end here. 12106a70874dSMatt Arsenault if (!IsSibCall) { 12116a70874dSMatt Arsenault MIB->getOperand(1).setImm(FPDiff); 12126a70874dSMatt Arsenault CallSeqStart.addImm(NumBytes).addImm(0); 12136a70874dSMatt Arsenault // End the call sequence *before* emitting the call. Normally, we would 12146a70874dSMatt Arsenault // tidy the frame up after the call. However, here, we've laid out the 12156a70874dSMatt Arsenault // parameters so that when SP is reset, they will be in the correct 12166a70874dSMatt Arsenault // location. 12176a70874dSMatt Arsenault MIRBuilder.buildInstr(AMDGPU::ADJCALLSTACKDOWN).addImm(NumBytes).addImm(0); 12186a70874dSMatt Arsenault } 12196a70874dSMatt Arsenault 12206a70874dSMatt Arsenault // Now we can add the actual call instruction to the correct basic block. 12216a70874dSMatt Arsenault MIRBuilder.insertInstr(MIB); 12226a70874dSMatt Arsenault 12236a70874dSMatt Arsenault // If Callee is a reg, since it is used by a target specific 12246a70874dSMatt Arsenault // instruction, it must have a register class matching the 12256a70874dSMatt Arsenault // constraint of that instruction. 12266a70874dSMatt Arsenault 12276a70874dSMatt Arsenault // FIXME: We should define regbankselectable call instructions to handle 12286a70874dSMatt Arsenault // divergent call targets. 12296a70874dSMatt Arsenault if (MIB->getOperand(0).isReg()) { 12306a70874dSMatt Arsenault MIB->getOperand(0).setReg(constrainOperandRegClass( 12316a70874dSMatt Arsenault MF, *TRI, MRI, *ST.getInstrInfo(), *ST.getRegBankInfo(), *MIB, 12326a70874dSMatt Arsenault MIB->getDesc(), MIB->getOperand(0), 0)); 12336a70874dSMatt Arsenault } 12346a70874dSMatt Arsenault 12356a70874dSMatt Arsenault MF.getFrameInfo().setHasTailCall(); 12366a70874dSMatt Arsenault Info.LoweredTailCall = true; 12376a70874dSMatt Arsenault return true; 12386a70874dSMatt Arsenault } 12396a70874dSMatt Arsenault 124061f1f2a2SMatt Arsenault bool AMDGPUCallLowering::lowerCall(MachineIRBuilder &MIRBuilder, 124161f1f2a2SMatt Arsenault CallLoweringInfo &Info) const { 124261f1f2a2SMatt Arsenault if (Info.IsVarArg) { 124361f1f2a2SMatt Arsenault LLVM_DEBUG(dbgs() << "Variadic functions not implemented\n"); 124461f1f2a2SMatt Arsenault return false; 124561f1f2a2SMatt Arsenault } 124661f1f2a2SMatt Arsenault 124761f1f2a2SMatt Arsenault MachineFunction &MF = MIRBuilder.getMF(); 124861f1f2a2SMatt Arsenault const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 124961f1f2a2SMatt Arsenault const SIRegisterInfo *TRI = ST.getRegisterInfo(); 125061f1f2a2SMatt Arsenault 125161f1f2a2SMatt Arsenault const Function &F = MF.getFunction(); 125261f1f2a2SMatt Arsenault MachineRegisterInfo &MRI = MF.getRegInfo(); 125361f1f2a2SMatt Arsenault const SITargetLowering &TLI = *getTLI<SITargetLowering>(); 125461f1f2a2SMatt Arsenault const DataLayout &DL = F.getParent()->getDataLayout(); 125561f1f2a2SMatt Arsenault 1256a022b1ccSSebastian Neubauer if (!AMDGPUTargetMachine::EnableFixedFunctionABI && 1257*0bb60dbeSSebastian Neubauer Info.CallConv != CallingConv::AMDGPU_Gfx) { 1258a022b1ccSSebastian Neubauer LLVM_DEBUG(dbgs() << "Variable function ABI not implemented\n"); 1259a022b1ccSSebastian Neubauer return false; 1260a022b1ccSSebastian Neubauer } 1261a022b1ccSSebastian Neubauer 126261f1f2a2SMatt Arsenault SmallVector<ArgInfo, 8> OutArgs; 1263fd82cbcfSMatt Arsenault for (auto &OrigArg : Info.OrigArgs) 1264fd82cbcfSMatt Arsenault splitToValueTypes(OrigArg, OutArgs, DL, Info.CallConv); 126561f1f2a2SMatt Arsenault 12663231d2b5SMatt Arsenault SmallVector<ArgInfo, 8> InArgs; 12673231d2b5SMatt Arsenault if (Info.CanLowerReturn && !Info.OrigRet.Ty->isVoidTy()) 12683231d2b5SMatt Arsenault splitToValueTypes(Info.OrigRet, InArgs, DL, Info.CallConv); 12693231d2b5SMatt Arsenault 127061f1f2a2SMatt Arsenault // If we can lower as a tail call, do that instead. 12716a70874dSMatt Arsenault bool CanTailCallOpt = 12726a70874dSMatt Arsenault isEligibleForTailCallOptimization(MIRBuilder, Info, InArgs, OutArgs); 127361f1f2a2SMatt Arsenault 127461f1f2a2SMatt Arsenault // We must emit a tail call if we have musttail. 127561f1f2a2SMatt Arsenault if (Info.IsMustTailCall && !CanTailCallOpt) { 127661f1f2a2SMatt Arsenault LLVM_DEBUG(dbgs() << "Failed to lower musttail call as tail call\n"); 127761f1f2a2SMatt Arsenault return false; 127861f1f2a2SMatt Arsenault } 127961f1f2a2SMatt Arsenault 12806a70874dSMatt Arsenault if (CanTailCallOpt) 12816a70874dSMatt Arsenault return lowerTailCall(MIRBuilder, Info, OutArgs); 12826a70874dSMatt Arsenault 128361f1f2a2SMatt Arsenault // Find out which ABI gets to decide where things go. 128461f1f2a2SMatt Arsenault CCAssignFn *AssignFnFixed; 128561f1f2a2SMatt Arsenault CCAssignFn *AssignFnVarArg; 128661f1f2a2SMatt Arsenault std::tie(AssignFnFixed, AssignFnVarArg) = 128761f1f2a2SMatt Arsenault getAssignFnsForCC(Info.CallConv, TLI); 128861f1f2a2SMatt Arsenault 128961f1f2a2SMatt Arsenault MIRBuilder.buildInstr(AMDGPU::ADJCALLSTACKUP) 129061f1f2a2SMatt Arsenault .addImm(0) 129161f1f2a2SMatt Arsenault .addImm(0); 129261f1f2a2SMatt Arsenault 129361f1f2a2SMatt Arsenault // Create a temporarily-floating call instruction so we can add the implicit 129461f1f2a2SMatt Arsenault // uses of arg registers. 129561f1f2a2SMatt Arsenault unsigned Opc = getCallOpcode(MF, Info.Callee.isReg(), false); 129661f1f2a2SMatt Arsenault 129761f1f2a2SMatt Arsenault auto MIB = MIRBuilder.buildInstrNoInsert(Opc); 129861f1f2a2SMatt Arsenault MIB.addDef(TRI->getReturnAddressReg(MF)); 129961f1f2a2SMatt Arsenault 130061f1f2a2SMatt Arsenault if (!addCallTargetOperands(MIB, MIRBuilder, Info)) 130161f1f2a2SMatt Arsenault return false; 130261f1f2a2SMatt Arsenault 130361f1f2a2SMatt Arsenault // Tell the call which registers are clobbered. 130461f1f2a2SMatt Arsenault const uint32_t *Mask = TRI->getCallPreservedMask(MF, Info.CallConv); 130561f1f2a2SMatt Arsenault MIB.addRegMask(Mask); 130661f1f2a2SMatt Arsenault 130761f1f2a2SMatt Arsenault SmallVector<CCValAssign, 16> ArgLocs; 130861f1f2a2SMatt Arsenault CCState CCInfo(Info.CallConv, Info.IsVarArg, MF, ArgLocs, F.getContext()); 130961f1f2a2SMatt Arsenault 131061f1f2a2SMatt Arsenault // We could pass MIB and directly add the implicit uses to the call 131161f1f2a2SMatt Arsenault // now. However, as an aesthetic choice, place implicit argument operands 131261f1f2a2SMatt Arsenault // after the ordinary user argument registers. 131361f1f2a2SMatt Arsenault SmallVector<std::pair<MCRegister, Register>, 12> ImplicitArgRegs; 131461f1f2a2SMatt Arsenault 13159719f170SMatt Arsenault if (AMDGPUTargetMachine::EnableFixedFunctionABI && 13169719f170SMatt Arsenault Info.CallConv != CallingConv::AMDGPU_Gfx) { 131761f1f2a2SMatt Arsenault // With a fixed ABI, allocate fixed registers before user arguments. 131861f1f2a2SMatt Arsenault if (!passSpecialInputs(MIRBuilder, CCInfo, ImplicitArgRegs, Info)) 131961f1f2a2SMatt Arsenault return false; 132061f1f2a2SMatt Arsenault } 132161f1f2a2SMatt Arsenault 132261f1f2a2SMatt Arsenault // Do the actual argument marshalling. 132361f1f2a2SMatt Arsenault SmallVector<Register, 8> PhysRegs; 132424e2e5dfSMatt Arsenault 132524e2e5dfSMatt Arsenault OutgoingValueAssigner Assigner(AssignFnFixed, AssignFnVarArg); 132624e2e5dfSMatt Arsenault if (!determineAssignments(Assigner, OutArgs, CCInfo)) 132724e2e5dfSMatt Arsenault return false; 132824e2e5dfSMatt Arsenault 132924e2e5dfSMatt Arsenault AMDGPUOutgoingArgHandler Handler(MIRBuilder, MRI, MIB, false); 133024e2e5dfSMatt Arsenault if (!handleAssignments(Handler, OutArgs, CCInfo, ArgLocs, MIRBuilder)) 133161f1f2a2SMatt Arsenault return false; 133261f1f2a2SMatt Arsenault 133361f1f2a2SMatt Arsenault const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); 133461f1f2a2SMatt Arsenault 13356a70874dSMatt Arsenault handleImplicitCallArguments(MIRBuilder, MIB, ST, *MFI, ImplicitArgRegs); 133661f1f2a2SMatt Arsenault 133761f1f2a2SMatt Arsenault // Get a count of how many bytes are to be pushed on the stack. 133861f1f2a2SMatt Arsenault unsigned NumBytes = CCInfo.getNextStackOffset(); 133961f1f2a2SMatt Arsenault 134061f1f2a2SMatt Arsenault // If Callee is a reg, since it is used by a target specific 134161f1f2a2SMatt Arsenault // instruction, it must have a register class matching the 134261f1f2a2SMatt Arsenault // constraint of that instruction. 134361f1f2a2SMatt Arsenault 134461f1f2a2SMatt Arsenault // FIXME: We should define regbankselectable call instructions to handle 134561f1f2a2SMatt Arsenault // divergent call targets. 134661f1f2a2SMatt Arsenault if (MIB->getOperand(1).isReg()) { 134761f1f2a2SMatt Arsenault MIB->getOperand(1).setReg(constrainOperandRegClass( 134861f1f2a2SMatt Arsenault MF, *TRI, MRI, *ST.getInstrInfo(), 134961f1f2a2SMatt Arsenault *ST.getRegBankInfo(), *MIB, MIB->getDesc(), MIB->getOperand(1), 135061f1f2a2SMatt Arsenault 1)); 135161f1f2a2SMatt Arsenault } 135261f1f2a2SMatt Arsenault 1353d2b8fcffSMatt Arsenault // Now we can add the actual call instruction to the correct position. 1354d2b8fcffSMatt Arsenault MIRBuilder.insertInstr(MIB); 1355d2b8fcffSMatt Arsenault 135661f1f2a2SMatt Arsenault // Finally we can copy the returned value back into its virtual-register. In 135761f1f2a2SMatt Arsenault // symmetry with the arguments, the physical register must be an 135861f1f2a2SMatt Arsenault // implicit-define of the call instruction. 1359ae25a397SChristudasan Devadasan if (Info.CanLowerReturn && !Info.OrigRet.Ty->isVoidTy()) { 136061f1f2a2SMatt Arsenault CCAssignFn *RetAssignFn = TLI.CCAssignFnForReturn(Info.CallConv, 136161f1f2a2SMatt Arsenault Info.IsVarArg); 136224e2e5dfSMatt Arsenault OutgoingValueAssigner Assigner(RetAssignFn); 136324e2e5dfSMatt Arsenault CallReturnHandler Handler(MIRBuilder, MRI, MIB); 136424e2e5dfSMatt Arsenault if (!determineAndHandleAssignments(Handler, Assigner, InArgs, MIRBuilder, 136524e2e5dfSMatt Arsenault Info.CallConv, Info.IsVarArg)) 136661f1f2a2SMatt Arsenault return false; 136761f1f2a2SMatt Arsenault } 136861f1f2a2SMatt Arsenault 136961f1f2a2SMatt Arsenault uint64_t CalleePopBytes = NumBytes; 13703231d2b5SMatt Arsenault 13713231d2b5SMatt Arsenault MIRBuilder.buildInstr(AMDGPU::ADJCALLSTACKDOWN) 13723231d2b5SMatt Arsenault .addImm(0) 137361f1f2a2SMatt Arsenault .addImm(CalleePopBytes); 137461f1f2a2SMatt Arsenault 13753231d2b5SMatt Arsenault if (!Info.CanLowerReturn) { 13763231d2b5SMatt Arsenault insertSRetLoads(MIRBuilder, Info.OrigRet.Ty, Info.OrigRet.Regs, 13773231d2b5SMatt Arsenault Info.DemoteRegister, Info.DemoteStackIndex); 13783231d2b5SMatt Arsenault } 13793231d2b5SMatt Arsenault 138061f1f2a2SMatt Arsenault return true; 138161f1f2a2SMatt Arsenault } 1382