1 //===-- X86TargetParser - Parser for X86 features ---------------*- C++ -*-===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This file implements a target parser to recognise X86 hardware features. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "llvm/Support/X86TargetParser.h" 14 #include "llvm/ADT/StringSwitch.h" 15 #include "llvm/ADT/Triple.h" 16 17 using namespace llvm; 18 using namespace llvm::X86; 19 20 namespace { 21 22 /// Container class for CPU features. 23 /// This is a constexpr reimplementation of a subset of std::bitset. It would be 24 /// nice to use std::bitset directly, but it doesn't support constant 25 /// initialization. 26 class FeatureBitset { 27 static constexpr unsigned NUM_FEATURE_WORDS = 28 (X86::CPU_FEATURE_MAX + 31) / 32; 29 30 // This cannot be a std::array, operator[] is not constexpr until C++17. 31 uint32_t Bits[NUM_FEATURE_WORDS] = {}; 32 33 public: 34 constexpr FeatureBitset() = default; 35 constexpr FeatureBitset(std::initializer_list<unsigned> Init) { 36 for (auto I : Init) 37 set(I); 38 } 39 40 bool any() const { 41 return llvm::any_of(Bits, [](uint64_t V) { return V != 0; }); 42 } 43 44 constexpr FeatureBitset &set(unsigned I) { 45 // GCC <6.2 crashes if this is written in a single statement. 46 uint32_t NewBits = Bits[I / 32] | (uint32_t(1) << (I % 32)); 47 Bits[I / 32] = NewBits; 48 return *this; 49 } 50 51 constexpr bool operator[](unsigned I) const { 52 uint32_t Mask = uint32_t(1) << (I % 32); 53 return (Bits[I / 32] & Mask) != 0; 54 } 55 56 constexpr FeatureBitset &operator&=(const FeatureBitset &RHS) { 57 for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I) { 58 // GCC <6.2 crashes if this is written in a single statement. 59 uint32_t NewBits = Bits[I] & RHS.Bits[I]; 60 Bits[I] = NewBits; 61 } 62 return *this; 63 } 64 65 constexpr FeatureBitset &operator|=(const FeatureBitset &RHS) { 66 for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I) { 67 // GCC <6.2 crashes if this is written in a single statement. 68 uint32_t NewBits = Bits[I] | RHS.Bits[I]; 69 Bits[I] = NewBits; 70 } 71 return *this; 72 } 73 74 // gcc 5.3 miscompiles this if we try to write this using operator&=. 75 constexpr FeatureBitset operator&(const FeatureBitset &RHS) const { 76 FeatureBitset Result; 77 for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I) 78 Result.Bits[I] = Bits[I] & RHS.Bits[I]; 79 return Result; 80 } 81 82 // gcc 5.3 miscompiles this if we try to write this using operator&=. 83 constexpr FeatureBitset operator|(const FeatureBitset &RHS) const { 84 FeatureBitset Result; 85 for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I) 86 Result.Bits[I] = Bits[I] | RHS.Bits[I]; 87 return Result; 88 } 89 90 constexpr FeatureBitset operator~() const { 91 FeatureBitset Result; 92 for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I) 93 Result.Bits[I] = ~Bits[I]; 94 return Result; 95 } 96 97 constexpr bool operator!=(const FeatureBitset &RHS) const { 98 for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I) 99 if (Bits[I] != RHS.Bits[I]) 100 return true; 101 return false; 102 } 103 }; 104 105 struct ProcInfo { 106 StringLiteral Name; 107 X86::CPUKind Kind; 108 unsigned KeyFeature; 109 FeatureBitset Features; 110 }; 111 112 struct FeatureInfo { 113 StringLiteral Name; 114 FeatureBitset ImpliedFeatures; 115 }; 116 117 } // end anonymous namespace 118 119 #define X86_FEATURE(ENUM, STRING) \ 120 constexpr FeatureBitset Feature##ENUM = {X86::FEATURE_##ENUM}; 121 #include "llvm/Support/X86TargetParser.def" 122 123 // Pentium with MMX. 124 constexpr FeatureBitset FeaturesPentiumMMX = 125 FeatureX87 | FeatureCMPXCHG8B | FeatureMMX; 126 127 // Pentium 2 and 3. 128 constexpr FeatureBitset FeaturesPentium2 = 129 FeatureX87 | FeatureCMPXCHG8B | FeatureMMX | FeatureFXSR; 130 constexpr FeatureBitset FeaturesPentium3 = FeaturesPentium2 | FeatureSSE; 131 132 // Pentium 4 CPUs 133 constexpr FeatureBitset FeaturesPentium4 = FeaturesPentium3 | FeatureSSE2; 134 constexpr FeatureBitset FeaturesPrescott = FeaturesPentium4 | FeatureSSE3; 135 constexpr FeatureBitset FeaturesNocona = 136 FeaturesPrescott | Feature64BIT | FeatureCMPXCHG16B; 137 138 // Basic 64-bit capable CPU. 139 constexpr FeatureBitset FeaturesX86_64 = FeaturesPentium4 | Feature64BIT; 140 constexpr FeatureBitset FeaturesX86_64_V2 = FeaturesX86_64 | FeatureSAHF | 141 FeaturePOPCNT | FeatureSSE4_2 | 142 FeatureCMPXCHG16B; 143 constexpr FeatureBitset FeaturesX86_64_V3 = 144 FeaturesX86_64_V2 | FeatureAVX2 | FeatureBMI | FeatureBMI2 | FeatureF16C | 145 FeatureFMA | FeatureLZCNT | FeatureMOVBE | FeatureXSAVE; 146 constexpr FeatureBitset FeaturesX86_64_V4 = FeaturesX86_64_V3 | 147 FeatureAVX512BW | FeatureAVX512CD | 148 FeatureAVX512DQ | FeatureAVX512VL; 149 150 // Intel Core CPUs 151 constexpr FeatureBitset FeaturesCore2 = 152 FeaturesNocona | FeatureSAHF | FeatureSSSE3; 153 constexpr FeatureBitset FeaturesPenryn = FeaturesCore2 | FeatureSSE4_1; 154 constexpr FeatureBitset FeaturesNehalem = 155 FeaturesPenryn | FeaturePOPCNT | FeatureSSE4_2; 156 constexpr FeatureBitset FeaturesWestmere = FeaturesNehalem | FeaturePCLMUL; 157 constexpr FeatureBitset FeaturesSandyBridge = 158 FeaturesWestmere | FeatureAVX | FeatureXSAVE | FeatureXSAVEOPT; 159 constexpr FeatureBitset FeaturesIvyBridge = 160 FeaturesSandyBridge | FeatureF16C | FeatureFSGSBASE | FeatureRDRND; 161 constexpr FeatureBitset FeaturesHaswell = 162 FeaturesIvyBridge | FeatureAVX2 | FeatureBMI | FeatureBMI2 | FeatureFMA | 163 FeatureINVPCID | FeatureLZCNT | FeatureMOVBE; 164 constexpr FeatureBitset FeaturesBroadwell = 165 FeaturesHaswell | FeatureADX | FeaturePRFCHW | FeatureRDSEED; 166 167 // Intel Knights Landing and Knights Mill 168 // Knights Landing has feature parity with Broadwell. 169 constexpr FeatureBitset FeaturesKNL = 170 FeaturesBroadwell | FeatureAES | FeatureAVX512F | FeatureAVX512CD | 171 FeatureAVX512ER | FeatureAVX512PF | FeaturePREFETCHWT1; 172 constexpr FeatureBitset FeaturesKNM = FeaturesKNL | FeatureAVX512VPOPCNTDQ; 173 174 // Intel Skylake processors. 175 constexpr FeatureBitset FeaturesSkylakeClient = 176 FeaturesBroadwell | FeatureAES | FeatureCLFLUSHOPT | FeatureXSAVEC | 177 FeatureXSAVES | FeatureSGX; 178 // SkylakeServer inherits all SkylakeClient features except SGX. 179 // FIXME: That doesn't match gcc. 180 constexpr FeatureBitset FeaturesSkylakeServer = 181 (FeaturesSkylakeClient & ~FeatureSGX) | FeatureAVX512F | FeatureAVX512CD | 182 FeatureAVX512DQ | FeatureAVX512BW | FeatureAVX512VL | FeatureCLWB | 183 FeaturePKU; 184 constexpr FeatureBitset FeaturesCascadeLake = 185 FeaturesSkylakeServer | FeatureAVX512VNNI; 186 constexpr FeatureBitset FeaturesCooperLake = 187 FeaturesCascadeLake | FeatureAVX512BF16; 188 189 // Intel 10nm processors. 190 constexpr FeatureBitset FeaturesCannonlake = 191 FeaturesSkylakeClient | FeatureAVX512F | FeatureAVX512CD | FeatureAVX512DQ | 192 FeatureAVX512BW | FeatureAVX512VL | FeatureAVX512IFMA | FeatureAVX512VBMI | 193 FeaturePKU | FeatureSHA; 194 constexpr FeatureBitset FeaturesICLClient = 195 FeaturesCannonlake | FeatureAVX512BITALG | FeatureAVX512VBMI2 | 196 FeatureAVX512VNNI | FeatureAVX512VPOPCNTDQ | FeatureCLWB | FeatureGFNI | 197 FeatureRDPID | FeatureVAES | FeatureVPCLMULQDQ; 198 constexpr FeatureBitset FeaturesICLServer = 199 FeaturesICLClient | FeaturePCONFIG | FeatureWBNOINVD; 200 constexpr FeatureBitset FeaturesTigerlake = 201 FeaturesICLClient | FeatureAVX512VP2INTERSECT | FeatureMOVDIR64B | 202 FeatureMOVDIRI | FeatureSHSTK | FeatureKL | FeatureWIDEKL; 203 constexpr FeatureBitset FeaturesSapphireRapids = 204 FeaturesICLServer | FeatureAMX_TILE | FeatureAMX_INT8 | FeatureAMX_BF16 | 205 FeatureAVX512BF16 | FeatureAVX512VP2INTERSECT | FeatureCLDEMOTE | 206 FeatureENQCMD | FeatureMOVDIR64B | FeatureMOVDIRI | FeaturePTWRITE | 207 FeatureSERIALIZE | FeatureSHSTK | FeatureTSXLDTRK | FeatureUINTR | 208 FeatureWAITPKG; 209 210 // Intel Atom processors. 211 // Bonnell has feature parity with Core2 and adds MOVBE. 212 constexpr FeatureBitset FeaturesBonnell = FeaturesCore2 | FeatureMOVBE; 213 // Silvermont has parity with Westmere and Bonnell plus PRFCHW and RDRND. 214 constexpr FeatureBitset FeaturesSilvermont = 215 FeaturesBonnell | FeaturesWestmere | FeaturePRFCHW | FeatureRDRND; 216 constexpr FeatureBitset FeaturesGoldmont = 217 FeaturesSilvermont | FeatureAES | FeatureCLFLUSHOPT | FeatureFSGSBASE | 218 FeatureRDSEED | FeatureSHA | FeatureXSAVE | FeatureXSAVEC | 219 FeatureXSAVEOPT | FeatureXSAVES; 220 constexpr FeatureBitset FeaturesGoldmontPlus = 221 FeaturesGoldmont | FeaturePTWRITE | FeatureRDPID | FeatureSGX; 222 constexpr FeatureBitset FeaturesTremont = 223 FeaturesGoldmontPlus | FeatureCLWB | FeatureGFNI; 224 225 // Geode Processor. 226 constexpr FeatureBitset FeaturesGeode = 227 FeatureX87 | FeatureCMPXCHG8B | FeatureMMX | Feature3DNOW | Feature3DNOWA; 228 229 // K6 processor. 230 constexpr FeatureBitset FeaturesK6 = FeatureX87 | FeatureCMPXCHG8B | FeatureMMX; 231 232 // K7 and K8 architecture processors. 233 constexpr FeatureBitset FeaturesAthlon = 234 FeatureX87 | FeatureCMPXCHG8B | FeatureMMX | Feature3DNOW | Feature3DNOWA; 235 constexpr FeatureBitset FeaturesAthlonXP = 236 FeaturesAthlon | FeatureFXSR | FeatureSSE; 237 constexpr FeatureBitset FeaturesK8 = 238 FeaturesAthlonXP | FeatureSSE2 | Feature64BIT; 239 constexpr FeatureBitset FeaturesK8SSE3 = FeaturesK8 | FeatureSSE3; 240 constexpr FeatureBitset FeaturesAMDFAM10 = 241 FeaturesK8SSE3 | FeatureCMPXCHG16B | FeatureLZCNT | FeaturePOPCNT | 242 FeaturePRFCHW | FeatureSAHF | FeatureSSE4_A; 243 244 // Bobcat architecture processors. 245 constexpr FeatureBitset FeaturesBTVER1 = 246 FeatureX87 | FeatureCMPXCHG8B | FeatureCMPXCHG16B | Feature64BIT | 247 FeatureFXSR | FeatureLZCNT | FeatureMMX | FeaturePOPCNT | FeaturePRFCHW | 248 FeatureSSE | FeatureSSE2 | FeatureSSE3 | FeatureSSSE3 | FeatureSSE4_A | 249 FeatureSAHF; 250 constexpr FeatureBitset FeaturesBTVER2 = 251 FeaturesBTVER1 | FeatureAES | FeatureAVX | FeatureBMI | FeatureF16C | 252 FeatureMOVBE | FeaturePCLMUL | FeatureXSAVE | FeatureXSAVEOPT; 253 254 // AMD Bulldozer architecture processors. 255 constexpr FeatureBitset FeaturesBDVER1 = 256 FeatureX87 | FeatureAES | FeatureAVX | FeatureCMPXCHG8B | 257 FeatureCMPXCHG16B | Feature64BIT | FeatureFMA4 | FeatureFXSR | FeatureLWP | 258 FeatureLZCNT | FeatureMMX | FeaturePCLMUL | FeaturePOPCNT | FeaturePRFCHW | 259 FeatureSAHF | FeatureSSE | FeatureSSE2 | FeatureSSE3 | FeatureSSSE3 | 260 FeatureSSE4_1 | FeatureSSE4_2 | FeatureSSE4_A | FeatureXOP | FeatureXSAVE; 261 constexpr FeatureBitset FeaturesBDVER2 = 262 FeaturesBDVER1 | FeatureBMI | FeatureFMA | FeatureF16C | FeatureTBM; 263 constexpr FeatureBitset FeaturesBDVER3 = 264 FeaturesBDVER2 | FeatureFSGSBASE | FeatureXSAVEOPT; 265 constexpr FeatureBitset FeaturesBDVER4 = FeaturesBDVER3 | FeatureAVX2 | 266 FeatureBMI2 | FeatureMOVBE | 267 FeatureMWAITX | FeatureRDRND; 268 269 // AMD Zen architecture processors. 270 constexpr FeatureBitset FeaturesZNVER1 = 271 FeatureX87 | FeatureADX | FeatureAES | FeatureAVX | FeatureAVX2 | 272 FeatureBMI | FeatureBMI2 | FeatureCLFLUSHOPT | FeatureCLZERO | 273 FeatureCMPXCHG8B | FeatureCMPXCHG16B | Feature64BIT | FeatureF16C | 274 FeatureFMA | FeatureFSGSBASE | FeatureFXSR | FeatureLZCNT | FeatureMMX | 275 FeatureMOVBE | FeatureMWAITX | FeaturePCLMUL | FeaturePOPCNT | 276 FeaturePRFCHW | FeatureRDRND | FeatureRDSEED | FeatureSAHF | FeatureSHA | 277 FeatureSSE | FeatureSSE2 | FeatureSSE3 | FeatureSSSE3 | FeatureSSE4_1 | 278 FeatureSSE4_2 | FeatureSSE4_A | FeatureXSAVE | FeatureXSAVEC | 279 FeatureXSAVEOPT | FeatureXSAVES; 280 constexpr FeatureBitset FeaturesZNVER2 = 281 FeaturesZNVER1 | FeatureCLWB | FeatureRDPID | FeatureWBNOINVD; 282 static constexpr FeatureBitset FeaturesZNVER3 = FeaturesZNVER2 | 283 FeatureINVPCID | FeaturePKU | 284 FeatureVAES | FeatureVPCLMULQDQ; 285 286 constexpr ProcInfo Processors[] = { 287 // Empty processor. Include X87 and CMPXCHG8 for backwards compatibility. 288 { {""}, CK_None, ~0U, FeatureX87 | FeatureCMPXCHG8B }, 289 // i386-generation processors. 290 { {"i386"}, CK_i386, ~0U, FeatureX87 }, 291 // i486-generation processors. 292 { {"i486"}, CK_i486, ~0U, FeatureX87 }, 293 { {"winchip-c6"}, CK_WinChipC6, ~0U, FeaturesPentiumMMX }, 294 { {"winchip2"}, CK_WinChip2, ~0U, FeaturesPentiumMMX | Feature3DNOW }, 295 { {"c3"}, CK_C3, ~0U, FeaturesPentiumMMX | Feature3DNOW }, 296 // i586-generation processors, P5 microarchitecture based. 297 { {"i586"}, CK_i586, ~0U, FeatureX87 | FeatureCMPXCHG8B }, 298 { {"pentium"}, CK_Pentium, ~0U, FeatureX87 | FeatureCMPXCHG8B }, 299 { {"pentium-mmx"}, CK_PentiumMMX, ~0U, FeaturesPentiumMMX }, 300 // i686-generation processors, P6 / Pentium M microarchitecture based. 301 { {"pentiumpro"}, CK_PentiumPro, ~0U, FeatureX87 | FeatureCMPXCHG8B }, 302 { {"i686"}, CK_i686, ~0U, FeatureX87 | FeatureCMPXCHG8B }, 303 { {"pentium2"}, CK_Pentium2, ~0U, FeaturesPentium2 }, 304 { {"pentium3"}, CK_Pentium3, ~0U, FeaturesPentium3 }, 305 { {"pentium3m"}, CK_Pentium3, ~0U, FeaturesPentium3 }, 306 { {"pentium-m"}, CK_PentiumM, ~0U, FeaturesPentium4 }, 307 { {"c3-2"}, CK_C3_2, ~0U, FeaturesPentium3 }, 308 { {"yonah"}, CK_Yonah, ~0U, FeaturesPrescott }, 309 // Netburst microarchitecture based processors. 310 { {"pentium4"}, CK_Pentium4, ~0U, FeaturesPentium4 }, 311 { {"pentium4m"}, CK_Pentium4, ~0U, FeaturesPentium4 }, 312 { {"prescott"}, CK_Prescott, ~0U, FeaturesPrescott }, 313 { {"nocona"}, CK_Nocona, ~0U, FeaturesNocona }, 314 // Core microarchitecture based processors. 315 { {"core2"}, CK_Core2, ~0U, FeaturesCore2 }, 316 { {"penryn"}, CK_Penryn, ~0U, FeaturesPenryn }, 317 // Atom processors 318 { {"bonnell"}, CK_Bonnell, FEATURE_SSSE3, FeaturesBonnell }, 319 { {"atom"}, CK_Bonnell, FEATURE_SSSE3, FeaturesBonnell }, 320 { {"silvermont"}, CK_Silvermont, FEATURE_SSE4_2, FeaturesSilvermont }, 321 { {"slm"}, CK_Silvermont, FEATURE_SSE4_2, FeaturesSilvermont }, 322 { {"goldmont"}, CK_Goldmont, FEATURE_SSE4_2, FeaturesGoldmont }, 323 { {"goldmont-plus"}, CK_GoldmontPlus, FEATURE_SSE4_2, FeaturesGoldmontPlus }, 324 { {"tremont"}, CK_Tremont, FEATURE_SSE4_2, FeaturesTremont }, 325 // Nehalem microarchitecture based processors. 326 { {"nehalem"}, CK_Nehalem, FEATURE_SSE4_2, FeaturesNehalem }, 327 { {"corei7"}, CK_Nehalem, FEATURE_SSE4_2, FeaturesNehalem }, 328 // Westmere microarchitecture based processors. 329 { {"westmere"}, CK_Westmere, FEATURE_PCLMUL, FeaturesWestmere }, 330 // Sandy Bridge microarchitecture based processors. 331 { {"sandybridge"}, CK_SandyBridge, FEATURE_AVX, FeaturesSandyBridge }, 332 { {"corei7-avx"}, CK_SandyBridge, FEATURE_AVX, FeaturesSandyBridge }, 333 // Ivy Bridge microarchitecture based processors. 334 { {"ivybridge"}, CK_IvyBridge, FEATURE_AVX, FeaturesIvyBridge }, 335 { {"core-avx-i"}, CK_IvyBridge, FEATURE_AVX, FeaturesIvyBridge }, 336 // Haswell microarchitecture based processors. 337 { {"haswell"}, CK_Haswell, FEATURE_AVX2, FeaturesHaswell }, 338 { {"core-avx2"}, CK_Haswell, FEATURE_AVX2, FeaturesHaswell }, 339 // Broadwell microarchitecture based processors. 340 { {"broadwell"}, CK_Broadwell, FEATURE_AVX2, FeaturesBroadwell }, 341 // Skylake client microarchitecture based processors. 342 { {"skylake"}, CK_SkylakeClient, FEATURE_AVX2, FeaturesSkylakeClient }, 343 // Skylake server microarchitecture based processors. 344 { {"skylake-avx512"}, CK_SkylakeServer, FEATURE_AVX512F, FeaturesSkylakeServer }, 345 { {"skx"}, CK_SkylakeServer, FEATURE_AVX512F, FeaturesSkylakeServer }, 346 // Cascadelake Server microarchitecture based processors. 347 { {"cascadelake"}, CK_Cascadelake, FEATURE_AVX512VNNI, FeaturesCascadeLake }, 348 // Cooperlake Server microarchitecture based processors. 349 { {"cooperlake"}, CK_Cooperlake, FEATURE_AVX512BF16, FeaturesCooperLake }, 350 // Cannonlake client microarchitecture based processors. 351 { {"cannonlake"}, CK_Cannonlake, FEATURE_AVX512VBMI, FeaturesCannonlake }, 352 // Icelake client microarchitecture based processors. 353 { {"icelake-client"}, CK_IcelakeClient, FEATURE_AVX512VBMI2, FeaturesICLClient }, 354 // Icelake server microarchitecture based processors. 355 { {"icelake-server"}, CK_IcelakeServer, FEATURE_AVX512VBMI2, FeaturesICLServer }, 356 // Tigerlake microarchitecture based processors. 357 { {"tigerlake"}, CK_Tigerlake, FEATURE_AVX512VP2INTERSECT, FeaturesTigerlake }, 358 // Sapphire Rapids microarchitecture based processors. 359 { {"sapphirerapids"}, CK_SapphireRapids, FEATURE_AVX512VP2INTERSECT, FeaturesSapphireRapids }, 360 // Knights Landing processor. 361 { {"knl"}, CK_KNL, FEATURE_AVX512F, FeaturesKNL }, 362 // Knights Mill processor. 363 { {"knm"}, CK_KNM, FEATURE_AVX5124FMAPS, FeaturesKNM }, 364 // Lakemont microarchitecture based processors. 365 { {"lakemont"}, CK_Lakemont, ~0U, FeatureCMPXCHG8B }, 366 // K6 architecture processors. 367 { {"k6"}, CK_K6, ~0U, FeaturesK6 }, 368 { {"k6-2"}, CK_K6_2, ~0U, FeaturesK6 | Feature3DNOW }, 369 { {"k6-3"}, CK_K6_3, ~0U, FeaturesK6 | Feature3DNOW }, 370 // K7 architecture processors. 371 { {"athlon"}, CK_Athlon, ~0U, FeaturesAthlon }, 372 { {"athlon-tbird"}, CK_Athlon, ~0U, FeaturesAthlon }, 373 { {"athlon-xp"}, CK_AthlonXP, ~0U, FeaturesAthlonXP }, 374 { {"athlon-mp"}, CK_AthlonXP, ~0U, FeaturesAthlonXP }, 375 { {"athlon-4"}, CK_AthlonXP, ~0U, FeaturesAthlonXP }, 376 // K8 architecture processors. 377 { {"k8"}, CK_K8, ~0U, FeaturesK8 }, 378 { {"athlon64"}, CK_K8, ~0U, FeaturesK8 }, 379 { {"athlon-fx"}, CK_K8, ~0U, FeaturesK8 }, 380 { {"opteron"}, CK_K8, ~0U, FeaturesK8 }, 381 { {"k8-sse3"}, CK_K8SSE3, ~0U, FeaturesK8SSE3 }, 382 { {"athlon64-sse3"}, CK_K8SSE3, ~0U, FeaturesK8SSE3 }, 383 { {"opteron-sse3"}, CK_K8SSE3, ~0U, FeaturesK8SSE3 }, 384 { {"amdfam10"}, CK_AMDFAM10, FEATURE_SSE4_A, FeaturesAMDFAM10 }, 385 { {"barcelona"}, CK_AMDFAM10, FEATURE_SSE4_A, FeaturesAMDFAM10 }, 386 // Bobcat architecture processors. 387 { {"btver1"}, CK_BTVER1, FEATURE_SSE4_A, FeaturesBTVER1 }, 388 { {"btver2"}, CK_BTVER2, FEATURE_BMI, FeaturesBTVER2 }, 389 // Bulldozer architecture processors. 390 { {"bdver1"}, CK_BDVER1, FEATURE_XOP, FeaturesBDVER1 }, 391 { {"bdver2"}, CK_BDVER2, FEATURE_FMA, FeaturesBDVER2 }, 392 { {"bdver3"}, CK_BDVER3, FEATURE_FMA, FeaturesBDVER3 }, 393 { {"bdver4"}, CK_BDVER4, FEATURE_AVX2, FeaturesBDVER4 }, 394 // Zen architecture processors. 395 { {"znver1"}, CK_ZNVER1, FEATURE_AVX2, FeaturesZNVER1 }, 396 { {"znver2"}, CK_ZNVER2, FEATURE_AVX2, FeaturesZNVER2 }, 397 { {"znver3"}, CK_ZNVER3, FEATURE_AVX2, FeaturesZNVER3 }, 398 // Generic 64-bit processor. 399 { {"x86-64"}, CK_x86_64, ~0U, FeaturesX86_64 }, 400 { {"x86-64-v2"}, CK_x86_64_v2, ~0U, FeaturesX86_64_V2 }, 401 { {"x86-64-v3"}, CK_x86_64_v3, ~0U, FeaturesX86_64_V3 }, 402 { {"x86-64-v4"}, CK_x86_64_v4, ~0U, FeaturesX86_64_V4 }, 403 // Geode processors. 404 { {"geode"}, CK_Geode, ~0U, FeaturesGeode }, 405 }; 406 407 constexpr const char *NoTuneList[] = {"x86-64-v2", "x86-64-v3", "x86-64-v4"}; 408 409 X86::CPUKind llvm::X86::parseArchX86(StringRef CPU, bool Only64Bit) { 410 for (const auto &P : Processors) 411 if (P.Name == CPU && (P.Features[FEATURE_64BIT] || !Only64Bit)) 412 return P.Kind; 413 414 return CK_None; 415 } 416 417 X86::CPUKind llvm::X86::parseTuneCPU(StringRef CPU, bool Only64Bit) { 418 if (llvm::is_contained(NoTuneList, CPU)) 419 return CK_None; 420 return parseArchX86(CPU, Only64Bit); 421 } 422 423 void llvm::X86::fillValidCPUArchList(SmallVectorImpl<StringRef> &Values, 424 bool Only64Bit) { 425 for (const auto &P : Processors) 426 if (!P.Name.empty() && (P.Features[FEATURE_64BIT] || !Only64Bit)) 427 Values.emplace_back(P.Name); 428 } 429 430 void llvm::X86::fillValidTuneCPUList(SmallVectorImpl<StringRef> &Values, 431 bool Only64Bit) { 432 for (const ProcInfo &P : Processors) 433 if (!P.Name.empty() && (P.Features[FEATURE_64BIT] || !Only64Bit) && 434 !llvm::is_contained(NoTuneList, P.Name)) 435 Values.emplace_back(P.Name); 436 } 437 438 ProcessorFeatures llvm::X86::getKeyFeature(X86::CPUKind Kind) { 439 // FIXME: Can we avoid a linear search here? The table might be sorted by 440 // CPUKind so we could binary search? 441 for (const auto &P : Processors) { 442 if (P.Kind == Kind) { 443 assert(P.KeyFeature != ~0U && "Processor does not have a key feature."); 444 return static_cast<ProcessorFeatures>(P.KeyFeature); 445 } 446 } 447 448 llvm_unreachable("Unable to find CPU kind!"); 449 } 450 451 // Features with no dependencies. 452 constexpr FeatureBitset ImpliedFeatures64BIT = {}; 453 constexpr FeatureBitset ImpliedFeaturesADX = {}; 454 constexpr FeatureBitset ImpliedFeaturesBMI = {}; 455 constexpr FeatureBitset ImpliedFeaturesBMI2 = {}; 456 constexpr FeatureBitset ImpliedFeaturesCLDEMOTE = {}; 457 constexpr FeatureBitset ImpliedFeaturesCLFLUSHOPT = {}; 458 constexpr FeatureBitset ImpliedFeaturesCLWB = {}; 459 constexpr FeatureBitset ImpliedFeaturesCLZERO = {}; 460 constexpr FeatureBitset ImpliedFeaturesCMOV = {}; 461 constexpr FeatureBitset ImpliedFeaturesCMPXCHG16B = {}; 462 constexpr FeatureBitset ImpliedFeaturesCMPXCHG8B = {}; 463 constexpr FeatureBitset ImpliedFeaturesENQCMD = {}; 464 constexpr FeatureBitset ImpliedFeaturesFSGSBASE = {}; 465 constexpr FeatureBitset ImpliedFeaturesFXSR = {}; 466 constexpr FeatureBitset ImpliedFeaturesINVPCID = {}; 467 constexpr FeatureBitset ImpliedFeaturesLWP = {}; 468 constexpr FeatureBitset ImpliedFeaturesLZCNT = {}; 469 constexpr FeatureBitset ImpliedFeaturesMWAITX = {}; 470 constexpr FeatureBitset ImpliedFeaturesMOVBE = {}; 471 constexpr FeatureBitset ImpliedFeaturesMOVDIR64B = {}; 472 constexpr FeatureBitset ImpliedFeaturesMOVDIRI = {}; 473 constexpr FeatureBitset ImpliedFeaturesPCONFIG = {}; 474 constexpr FeatureBitset ImpliedFeaturesPOPCNT = {}; 475 constexpr FeatureBitset ImpliedFeaturesPKU = {}; 476 constexpr FeatureBitset ImpliedFeaturesPREFETCHWT1 = {}; 477 constexpr FeatureBitset ImpliedFeaturesPRFCHW = {}; 478 constexpr FeatureBitset ImpliedFeaturesPTWRITE = {}; 479 constexpr FeatureBitset ImpliedFeaturesRDPID = {}; 480 constexpr FeatureBitset ImpliedFeaturesRDRND = {}; 481 constexpr FeatureBitset ImpliedFeaturesRDSEED = {}; 482 constexpr FeatureBitset ImpliedFeaturesRTM = {}; 483 constexpr FeatureBitset ImpliedFeaturesSAHF = {}; 484 constexpr FeatureBitset ImpliedFeaturesSERIALIZE = {}; 485 constexpr FeatureBitset ImpliedFeaturesSGX = {}; 486 constexpr FeatureBitset ImpliedFeaturesSHSTK = {}; 487 constexpr FeatureBitset ImpliedFeaturesTBM = {}; 488 constexpr FeatureBitset ImpliedFeaturesTSXLDTRK = {}; 489 constexpr FeatureBitset ImpliedFeaturesUINTR = {}; 490 constexpr FeatureBitset ImpliedFeaturesWAITPKG = {}; 491 constexpr FeatureBitset ImpliedFeaturesWBNOINVD = {}; 492 constexpr FeatureBitset ImpliedFeaturesVZEROUPPER = {}; 493 constexpr FeatureBitset ImpliedFeaturesX87 = {}; 494 constexpr FeatureBitset ImpliedFeaturesXSAVE = {}; 495 496 // Not really CPU features, but need to be in the table because clang uses 497 // target features to communicate them to the backend. 498 constexpr FeatureBitset ImpliedFeaturesRETPOLINE_EXTERNAL_THUNK = {}; 499 constexpr FeatureBitset ImpliedFeaturesRETPOLINE_INDIRECT_BRANCHES = {}; 500 constexpr FeatureBitset ImpliedFeaturesRETPOLINE_INDIRECT_CALLS = {}; 501 constexpr FeatureBitset ImpliedFeaturesLVI_CFI = {}; 502 constexpr FeatureBitset ImpliedFeaturesLVI_LOAD_HARDENING = {}; 503 504 // XSAVE features are dependent on basic XSAVE. 505 constexpr FeatureBitset ImpliedFeaturesXSAVEC = FeatureXSAVE; 506 constexpr FeatureBitset ImpliedFeaturesXSAVEOPT = FeatureXSAVE; 507 constexpr FeatureBitset ImpliedFeaturesXSAVES = FeatureXSAVE; 508 509 // MMX->3DNOW->3DNOWA chain. 510 constexpr FeatureBitset ImpliedFeaturesMMX = {}; 511 constexpr FeatureBitset ImpliedFeatures3DNOW = FeatureMMX; 512 constexpr FeatureBitset ImpliedFeatures3DNOWA = Feature3DNOW; 513 514 // SSE/AVX/AVX512F chain. 515 constexpr FeatureBitset ImpliedFeaturesSSE = {}; 516 constexpr FeatureBitset ImpliedFeaturesSSE2 = FeatureSSE; 517 constexpr FeatureBitset ImpliedFeaturesSSE3 = FeatureSSE2; 518 constexpr FeatureBitset ImpliedFeaturesSSSE3 = FeatureSSE3; 519 constexpr FeatureBitset ImpliedFeaturesSSE4_1 = FeatureSSSE3; 520 constexpr FeatureBitset ImpliedFeaturesSSE4_2 = FeatureSSE4_1; 521 constexpr FeatureBitset ImpliedFeaturesAVX = FeatureSSE4_2; 522 constexpr FeatureBitset ImpliedFeaturesAVX2 = FeatureAVX; 523 constexpr FeatureBitset ImpliedFeaturesAVX512F = 524 FeatureAVX2 | FeatureF16C | FeatureFMA; 525 526 // Vector extensions that build on SSE or AVX. 527 constexpr FeatureBitset ImpliedFeaturesAES = FeatureSSE2; 528 constexpr FeatureBitset ImpliedFeaturesF16C = FeatureAVX; 529 constexpr FeatureBitset ImpliedFeaturesFMA = FeatureAVX; 530 constexpr FeatureBitset ImpliedFeaturesGFNI = FeatureSSE2; 531 constexpr FeatureBitset ImpliedFeaturesPCLMUL = FeatureSSE2; 532 constexpr FeatureBitset ImpliedFeaturesSHA = FeatureSSE2; 533 constexpr FeatureBitset ImpliedFeaturesVAES = FeatureAES | FeatureAVX; 534 constexpr FeatureBitset ImpliedFeaturesVPCLMULQDQ = FeatureAVX | FeaturePCLMUL; 535 536 // AVX512 features. 537 constexpr FeatureBitset ImpliedFeaturesAVX512CD = FeatureAVX512F; 538 constexpr FeatureBitset ImpliedFeaturesAVX512BW = FeatureAVX512F; 539 constexpr FeatureBitset ImpliedFeaturesAVX512DQ = FeatureAVX512F; 540 constexpr FeatureBitset ImpliedFeaturesAVX512ER = FeatureAVX512F; 541 constexpr FeatureBitset ImpliedFeaturesAVX512PF = FeatureAVX512F; 542 constexpr FeatureBitset ImpliedFeaturesAVX512VL = FeatureAVX512F; 543 544 constexpr FeatureBitset ImpliedFeaturesAVX512BF16 = FeatureAVX512BW; 545 constexpr FeatureBitset ImpliedFeaturesAVX512BITALG = FeatureAVX512BW; 546 constexpr FeatureBitset ImpliedFeaturesAVX512IFMA = FeatureAVX512F; 547 constexpr FeatureBitset ImpliedFeaturesAVX512VNNI = FeatureAVX512F; 548 constexpr FeatureBitset ImpliedFeaturesAVX512VPOPCNTDQ = FeatureAVX512F; 549 constexpr FeatureBitset ImpliedFeaturesAVX512VBMI = FeatureAVX512BW; 550 constexpr FeatureBitset ImpliedFeaturesAVX512VBMI2 = FeatureAVX512BW; 551 constexpr FeatureBitset ImpliedFeaturesAVX512VP2INTERSECT = FeatureAVX512F; 552 553 // FIXME: These two aren't really implemented and just exist in the feature 554 // list for __builtin_cpu_supports. So omit their dependencies. 555 constexpr FeatureBitset ImpliedFeaturesAVX5124FMAPS = {}; 556 constexpr FeatureBitset ImpliedFeaturesAVX5124VNNIW = {}; 557 558 // SSE4_A->FMA4->XOP chain. 559 constexpr FeatureBitset ImpliedFeaturesSSE4_A = FeatureSSE3; 560 constexpr FeatureBitset ImpliedFeaturesFMA4 = FeatureAVX | FeatureSSE4_A; 561 constexpr FeatureBitset ImpliedFeaturesXOP = FeatureFMA4; 562 563 // AMX Features 564 constexpr FeatureBitset ImpliedFeaturesAMX_TILE = {}; 565 constexpr FeatureBitset ImpliedFeaturesAMX_BF16 = FeatureAMX_TILE; 566 constexpr FeatureBitset ImpliedFeaturesAMX_INT8 = FeatureAMX_TILE; 567 constexpr FeatureBitset ImpliedFeaturesHRESET = {}; 568 569 // Key Locker Features 570 constexpr FeatureBitset ImpliedFeaturesKL = FeatureSSE2; 571 constexpr FeatureBitset ImpliedFeaturesWIDEKL = FeatureKL; 572 573 constexpr FeatureInfo FeatureInfos[X86::CPU_FEATURE_MAX] = { 574 #define X86_FEATURE(ENUM, STR) {{STR}, ImpliedFeatures##ENUM}, 575 #include "llvm/Support/X86TargetParser.def" 576 }; 577 578 void llvm::X86::getFeaturesForCPU(StringRef CPU, 579 SmallVectorImpl<StringRef> &EnabledFeatures) { 580 auto I = llvm::find_if(Processors, 581 [&](const ProcInfo &P) { return P.Name == CPU; }); 582 assert(I != std::end(Processors) && "Processor not found!"); 583 584 FeatureBitset Bits = I->Features; 585 586 // Remove the 64-bit feature which we only use to validate if a CPU can 587 // be used with 64-bit mode. 588 Bits &= ~Feature64BIT; 589 590 // Add the string version of all set bits. 591 for (unsigned i = 0; i != CPU_FEATURE_MAX; ++i) 592 if (Bits[i] && !FeatureInfos[i].Name.empty()) 593 EnabledFeatures.push_back(FeatureInfos[i].Name); 594 } 595 596 // For each feature that is (transitively) implied by this feature, set it. 597 static void getImpliedEnabledFeatures(FeatureBitset &Bits, 598 const FeatureBitset &Implies) { 599 // Fast path: Implies is often empty. 600 if (!Implies.any()) 601 return; 602 FeatureBitset Prev; 603 Bits |= Implies; 604 do { 605 Prev = Bits; 606 for (unsigned i = CPU_FEATURE_MAX; i;) 607 if (Bits[--i]) 608 Bits |= FeatureInfos[i].ImpliedFeatures; 609 } while (Prev != Bits); 610 } 611 612 /// Create bit vector of features that are implied disabled if the feature 613 /// passed in Value is disabled. 614 static void getImpliedDisabledFeatures(FeatureBitset &Bits, unsigned Value) { 615 // Check all features looking for any dependent on this feature. If we find 616 // one, mark it and recursively find any feature that depend on it. 617 FeatureBitset Prev; 618 Bits.set(Value); 619 do { 620 Prev = Bits; 621 for (unsigned i = 0; i != CPU_FEATURE_MAX; ++i) 622 if ((FeatureInfos[i].ImpliedFeatures & Bits).any()) 623 Bits.set(i); 624 } while (Prev != Bits); 625 } 626 627 void llvm::X86::updateImpliedFeatures( 628 StringRef Feature, bool Enabled, 629 StringMap<bool> &Features) { 630 auto I = llvm::find_if( 631 FeatureInfos, [&](const FeatureInfo &FI) { return FI.Name == Feature; }); 632 if (I == std::end(FeatureInfos)) { 633 // FIXME: This shouldn't happen, but may not have all features in the table 634 // yet. 635 return; 636 } 637 638 FeatureBitset ImpliedBits; 639 if (Enabled) 640 getImpliedEnabledFeatures(ImpliedBits, I->ImpliedFeatures); 641 else 642 getImpliedDisabledFeatures(ImpliedBits, 643 std::distance(std::begin(FeatureInfos), I)); 644 645 // Update the map entry for all implied features. 646 for (unsigned i = 0; i != CPU_FEATURE_MAX; ++i) 647 if (ImpliedBits[i] && !FeatureInfos[i].Name.empty()) 648 Features[FeatureInfos[i].Name] = Enabled; 649 } 650