1 //===-- X86TargetParser - Parser for X86 features ---------------*- C++ -*-===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file implements a target parser to recognise X86 hardware features.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "llvm/Support/X86TargetParser.h"
14 #include "llvm/ADT/Triple.h"
15 
16 using namespace llvm;
17 using namespace llvm::X86;
18 
19 namespace {
20 
21 /// Container class for CPU features.
22 /// This is a constexpr reimplementation of a subset of std::bitset. It would be
23 /// nice to use std::bitset directly, but it doesn't support constant
24 /// initialization.
25 class FeatureBitset {
26   static constexpr unsigned NUM_FEATURE_WORDS =
27       (X86::CPU_FEATURE_MAX + 31) / 32;
28 
29   // This cannot be a std::array, operator[] is not constexpr until C++17.
30   uint32_t Bits[NUM_FEATURE_WORDS] = {};
31 
32 public:
33   constexpr FeatureBitset() = default;
34   constexpr FeatureBitset(std::initializer_list<unsigned> Init) {
35     for (auto I : Init)
36       set(I);
37   }
38 
39   bool any() const {
40     return llvm::any_of(Bits, [](uint64_t V) { return V != 0; });
41   }
42 
43   constexpr FeatureBitset &set(unsigned I) {
44     // GCC <6.2 crashes if this is written in a single statement.
45     uint32_t NewBits = Bits[I / 32] | (uint32_t(1) << (I % 32));
46     Bits[I / 32] = NewBits;
47     return *this;
48   }
49 
50   constexpr bool operator[](unsigned I) const {
51     uint32_t Mask = uint32_t(1) << (I % 32);
52     return (Bits[I / 32] & Mask) != 0;
53   }
54 
55   constexpr FeatureBitset &operator&=(const FeatureBitset &RHS) {
56     for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I) {
57       // GCC <6.2 crashes if this is written in a single statement.
58       uint32_t NewBits = Bits[I] & RHS.Bits[I];
59       Bits[I] = NewBits;
60     }
61     return *this;
62   }
63 
64   constexpr FeatureBitset &operator|=(const FeatureBitset &RHS) {
65     for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I) {
66       // GCC <6.2 crashes if this is written in a single statement.
67       uint32_t NewBits = Bits[I] | RHS.Bits[I];
68       Bits[I] = NewBits;
69     }
70     return *this;
71   }
72 
73   // gcc 5.3 miscompiles this if we try to write this using operator&=.
74   constexpr FeatureBitset operator&(const FeatureBitset &RHS) const {
75     FeatureBitset Result;
76     for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I)
77       Result.Bits[I] = Bits[I] & RHS.Bits[I];
78     return Result;
79   }
80 
81   // gcc 5.3 miscompiles this if we try to write this using operator&=.
82   constexpr FeatureBitset operator|(const FeatureBitset &RHS) const {
83     FeatureBitset Result;
84     for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I)
85       Result.Bits[I] = Bits[I] | RHS.Bits[I];
86     return Result;
87   }
88 
89   constexpr FeatureBitset operator~() const {
90     FeatureBitset Result;
91     for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I)
92       Result.Bits[I] = ~Bits[I];
93     return Result;
94   }
95 
96   constexpr bool operator!=(const FeatureBitset &RHS) const {
97     for (unsigned I = 0, E = array_lengthof(Bits); I != E; ++I)
98       if (Bits[I] != RHS.Bits[I])
99         return true;
100     return false;
101   }
102 };
103 
104 struct ProcInfo {
105   StringLiteral Name;
106   X86::CPUKind Kind;
107   unsigned KeyFeature;
108   FeatureBitset Features;
109 };
110 
111 struct FeatureInfo {
112   StringLiteral Name;
113   FeatureBitset ImpliedFeatures;
114 };
115 
116 } // end anonymous namespace
117 
118 #define X86_FEATURE(ENUM, STRING)                                              \
119   constexpr FeatureBitset Feature##ENUM = {X86::FEATURE_##ENUM};
120 #include "llvm/Support/X86TargetParser.def"
121 
122 // Pentium with MMX.
123 constexpr FeatureBitset FeaturesPentiumMMX =
124     FeatureX87 | FeatureCMPXCHG8B | FeatureMMX;
125 
126 // Pentium 2 and 3.
127 constexpr FeatureBitset FeaturesPentium2 =
128     FeatureX87 | FeatureCMPXCHG8B | FeatureMMX | FeatureFXSR;
129 constexpr FeatureBitset FeaturesPentium3 = FeaturesPentium2 | FeatureSSE;
130 
131 // Pentium 4 CPUs
132 constexpr FeatureBitset FeaturesPentium4 = FeaturesPentium3 | FeatureSSE2;
133 constexpr FeatureBitset FeaturesPrescott = FeaturesPentium4 | FeatureSSE3;
134 constexpr FeatureBitset FeaturesNocona =
135     FeaturesPrescott | Feature64BIT | FeatureCMPXCHG16B;
136 
137 // Basic 64-bit capable CPU.
138 constexpr FeatureBitset FeaturesX86_64 = FeaturesPentium4 | Feature64BIT;
139 constexpr FeatureBitset FeaturesX86_64_V2 = FeaturesX86_64 | FeatureSAHF |
140                                             FeaturePOPCNT | FeatureSSE4_2 |
141                                             FeatureCMPXCHG16B;
142 constexpr FeatureBitset FeaturesX86_64_V3 =
143     FeaturesX86_64_V2 | FeatureAVX2 | FeatureBMI | FeatureBMI2 | FeatureF16C |
144     FeatureFMA | FeatureLZCNT | FeatureMOVBE | FeatureXSAVE;
145 constexpr FeatureBitset FeaturesX86_64_V4 = FeaturesX86_64_V3 |
146                                             FeatureAVX512BW | FeatureAVX512CD |
147                                             FeatureAVX512DQ | FeatureAVX512VL;
148 
149 // Intel Core CPUs
150 constexpr FeatureBitset FeaturesCore2 =
151     FeaturesNocona | FeatureSAHF | FeatureSSSE3;
152 constexpr FeatureBitset FeaturesPenryn = FeaturesCore2 | FeatureSSE4_1;
153 constexpr FeatureBitset FeaturesNehalem =
154     FeaturesPenryn | FeaturePOPCNT | FeatureSSE4_2;
155 constexpr FeatureBitset FeaturesWestmere = FeaturesNehalem | FeaturePCLMUL;
156 constexpr FeatureBitset FeaturesSandyBridge =
157     FeaturesWestmere | FeatureAVX | FeatureXSAVE | FeatureXSAVEOPT;
158 constexpr FeatureBitset FeaturesIvyBridge =
159     FeaturesSandyBridge | FeatureF16C | FeatureFSGSBASE | FeatureRDRND;
160 constexpr FeatureBitset FeaturesHaswell =
161     FeaturesIvyBridge | FeatureAVX2 | FeatureBMI | FeatureBMI2 | FeatureFMA |
162     FeatureINVPCID | FeatureLZCNT | FeatureMOVBE;
163 constexpr FeatureBitset FeaturesBroadwell =
164     FeaturesHaswell | FeatureADX | FeaturePRFCHW | FeatureRDSEED;
165 
166 // Intel Knights Landing and Knights Mill
167 // Knights Landing has feature parity with Broadwell.
168 constexpr FeatureBitset FeaturesKNL =
169     FeaturesBroadwell | FeatureAES | FeatureAVX512F | FeatureAVX512CD |
170     FeatureAVX512ER | FeatureAVX512PF | FeaturePREFETCHWT1;
171 constexpr FeatureBitset FeaturesKNM = FeaturesKNL | FeatureAVX512VPOPCNTDQ;
172 
173 // Intel Skylake processors.
174 constexpr FeatureBitset FeaturesSkylakeClient =
175     FeaturesBroadwell | FeatureAES | FeatureCLFLUSHOPT | FeatureXSAVEC |
176     FeatureXSAVES | FeatureSGX;
177 // SkylakeServer inherits all SkylakeClient features except SGX.
178 // FIXME: That doesn't match gcc.
179 constexpr FeatureBitset FeaturesSkylakeServer =
180     (FeaturesSkylakeClient & ~FeatureSGX) | FeatureAVX512F | FeatureAVX512CD |
181     FeatureAVX512DQ | FeatureAVX512BW | FeatureAVX512VL | FeatureCLWB |
182     FeaturePKU;
183 constexpr FeatureBitset FeaturesCascadeLake =
184     FeaturesSkylakeServer | FeatureAVX512VNNI;
185 constexpr FeatureBitset FeaturesCooperLake =
186     FeaturesCascadeLake | FeatureAVX512BF16;
187 
188 // Intel 10nm processors.
189 constexpr FeatureBitset FeaturesCannonlake =
190     FeaturesSkylakeClient | FeatureAVX512F | FeatureAVX512CD | FeatureAVX512DQ |
191     FeatureAVX512BW | FeatureAVX512VL | FeatureAVX512IFMA | FeatureAVX512VBMI |
192     FeaturePKU | FeatureSHA;
193 constexpr FeatureBitset FeaturesICLClient =
194     FeaturesCannonlake | FeatureAVX512BITALG | FeatureAVX512VBMI2 |
195     FeatureAVX512VNNI | FeatureAVX512VPOPCNTDQ | FeatureGFNI | FeatureRDPID |
196     FeatureVAES | FeatureVPCLMULQDQ;
197 constexpr FeatureBitset FeaturesICLServer =
198     FeaturesICLClient | FeatureCLWB | FeaturePCONFIG | FeatureWBNOINVD;
199 constexpr FeatureBitset FeaturesTigerlake =
200     FeaturesICLClient | FeatureAVX512VP2INTERSECT | FeatureMOVDIR64B |
201     FeatureCLWB | FeatureMOVDIRI | FeatureSHSTK | FeatureKL | FeatureWIDEKL;
202 constexpr FeatureBitset FeaturesSapphireRapids =
203     FeaturesICLServer | FeatureAMX_TILE | FeatureAMX_INT8 | FeatureAMX_BF16 |
204     FeatureAVX512BF16 | FeatureAVX512VP2INTERSECT | FeatureCLDEMOTE |
205     FeatureENQCMD | FeatureMOVDIR64B | FeatureMOVDIRI | FeaturePTWRITE |
206     FeatureSERIALIZE | FeatureSHSTK | FeatureTSXLDTRK | FeatureUINTR |
207     FeatureWAITPKG | FeatureAVXVNNI;
208 
209 // Intel Atom processors.
210 // Bonnell has feature parity with Core2 and adds MOVBE.
211 constexpr FeatureBitset FeaturesBonnell = FeaturesCore2 | FeatureMOVBE;
212 // Silvermont has parity with Westmere and Bonnell plus PRFCHW and RDRND.
213 constexpr FeatureBitset FeaturesSilvermont =
214     FeaturesBonnell | FeaturesWestmere | FeaturePRFCHW | FeatureRDRND;
215 constexpr FeatureBitset FeaturesGoldmont =
216     FeaturesSilvermont | FeatureAES | FeatureCLFLUSHOPT | FeatureFSGSBASE |
217     FeatureRDSEED | FeatureSHA | FeatureXSAVE | FeatureXSAVEC |
218     FeatureXSAVEOPT | FeatureXSAVES;
219 constexpr FeatureBitset FeaturesGoldmontPlus =
220     FeaturesGoldmont | FeaturePTWRITE | FeatureRDPID | FeatureSGX;
221 constexpr FeatureBitset FeaturesTremont =
222     FeaturesGoldmontPlus | FeatureCLWB | FeatureGFNI;
223 constexpr FeatureBitset FeaturesAlderlake =
224     FeaturesTremont | FeatureADX | FeatureBMI | FeatureBMI2 | FeatureF16C |
225     FeatureFMA | FeatureINVPCID | FeatureLZCNT | FeaturePCONFIG | FeaturePKU |
226     FeatureSERIALIZE | FeatureSHSTK | FeatureVAES | FeatureVPCLMULQDQ |
227     FeatureCLDEMOTE | FeatureMOVDIR64B | FeatureMOVDIRI | FeatureWAITPKG |
228     FeatureAVXVNNI | FeatureHRESET | FeatureWIDEKL;
229 
230 // Geode Processor.
231 constexpr FeatureBitset FeaturesGeode =
232     FeatureX87 | FeatureCMPXCHG8B | FeatureMMX | Feature3DNOW | Feature3DNOWA;
233 
234 // K6 processor.
235 constexpr FeatureBitset FeaturesK6 = FeatureX87 | FeatureCMPXCHG8B | FeatureMMX;
236 
237 // K7 and K8 architecture processors.
238 constexpr FeatureBitset FeaturesAthlon =
239     FeatureX87 | FeatureCMPXCHG8B | FeatureMMX | Feature3DNOW | Feature3DNOWA;
240 constexpr FeatureBitset FeaturesAthlonXP =
241     FeaturesAthlon | FeatureFXSR | FeatureSSE;
242 constexpr FeatureBitset FeaturesK8 =
243     FeaturesAthlonXP | FeatureSSE2 | Feature64BIT;
244 constexpr FeatureBitset FeaturesK8SSE3 = FeaturesK8 | FeatureSSE3;
245 constexpr FeatureBitset FeaturesAMDFAM10 =
246     FeaturesK8SSE3 | FeatureCMPXCHG16B | FeatureLZCNT | FeaturePOPCNT |
247     FeaturePRFCHW | FeatureSAHF | FeatureSSE4_A;
248 
249 // Bobcat architecture processors.
250 constexpr FeatureBitset FeaturesBTVER1 =
251     FeatureX87 | FeatureCMPXCHG8B | FeatureCMPXCHG16B | Feature64BIT |
252     FeatureFXSR | FeatureLZCNT | FeatureMMX | FeaturePOPCNT | FeaturePRFCHW |
253     FeatureSSE | FeatureSSE2 | FeatureSSE3 | FeatureSSSE3 | FeatureSSE4_A |
254     FeatureSAHF;
255 constexpr FeatureBitset FeaturesBTVER2 =
256     FeaturesBTVER1 | FeatureAES | FeatureAVX | FeatureBMI | FeatureF16C |
257     FeatureMOVBE | FeaturePCLMUL | FeatureXSAVE | FeatureXSAVEOPT;
258 
259 // AMD Bulldozer architecture processors.
260 constexpr FeatureBitset FeaturesBDVER1 =
261     FeatureX87 | FeatureAES | FeatureAVX | FeatureCMPXCHG8B |
262     FeatureCMPXCHG16B | Feature64BIT | FeatureFMA4 | FeatureFXSR | FeatureLWP |
263     FeatureLZCNT | FeatureMMX | FeaturePCLMUL | FeaturePOPCNT | FeaturePRFCHW |
264     FeatureSAHF | FeatureSSE | FeatureSSE2 | FeatureSSE3 | FeatureSSSE3 |
265     FeatureSSE4_1 | FeatureSSE4_2 | FeatureSSE4_A | FeatureXOP | FeatureXSAVE;
266 constexpr FeatureBitset FeaturesBDVER2 =
267     FeaturesBDVER1 | FeatureBMI | FeatureFMA | FeatureF16C | FeatureTBM;
268 constexpr FeatureBitset FeaturesBDVER3 =
269     FeaturesBDVER2 | FeatureFSGSBASE | FeatureXSAVEOPT;
270 constexpr FeatureBitset FeaturesBDVER4 = FeaturesBDVER3 | FeatureAVX2 |
271                                          FeatureBMI2 | FeatureMOVBE |
272                                          FeatureMWAITX | FeatureRDRND;
273 
274 // AMD Zen architecture processors.
275 constexpr FeatureBitset FeaturesZNVER1 =
276     FeatureX87 | FeatureADX | FeatureAES | FeatureAVX | FeatureAVX2 |
277     FeatureBMI | FeatureBMI2 | FeatureCLFLUSHOPT | FeatureCLZERO |
278     FeatureCMPXCHG8B | FeatureCMPXCHG16B | Feature64BIT | FeatureF16C |
279     FeatureFMA | FeatureFSGSBASE | FeatureFXSR | FeatureLZCNT | FeatureMMX |
280     FeatureMOVBE | FeatureMWAITX | FeaturePCLMUL | FeaturePOPCNT |
281     FeaturePRFCHW | FeatureRDRND | FeatureRDSEED | FeatureSAHF | FeatureSHA |
282     FeatureSSE | FeatureSSE2 | FeatureSSE3 | FeatureSSSE3 | FeatureSSE4_1 |
283     FeatureSSE4_2 | FeatureSSE4_A | FeatureXSAVE | FeatureXSAVEC |
284     FeatureXSAVEOPT | FeatureXSAVES;
285 constexpr FeatureBitset FeaturesZNVER2 =
286     FeaturesZNVER1 | FeatureCLWB | FeatureRDPID | FeatureWBNOINVD;
287 static constexpr FeatureBitset FeaturesZNVER3 = FeaturesZNVER2 |
288                                                 FeatureINVPCID | FeaturePKU |
289                                                 FeatureVAES | FeatureVPCLMULQDQ;
290 
291 constexpr ProcInfo Processors[] = {
292   // Empty processor. Include X87 and CMPXCHG8 for backwards compatibility.
293   { {""}, CK_None, ~0U, FeatureX87 | FeatureCMPXCHG8B },
294   // i386-generation processors.
295   { {"i386"}, CK_i386, ~0U, FeatureX87 },
296   // i486-generation processors.
297   { {"i486"}, CK_i486, ~0U, FeatureX87 },
298   { {"winchip-c6"}, CK_WinChipC6, ~0U, FeaturesPentiumMMX },
299   { {"winchip2"}, CK_WinChip2, ~0U, FeaturesPentiumMMX | Feature3DNOW },
300   { {"c3"}, CK_C3, ~0U, FeaturesPentiumMMX | Feature3DNOW },
301   // i586-generation processors, P5 microarchitecture based.
302   { {"i586"}, CK_i586, ~0U, FeatureX87 | FeatureCMPXCHG8B },
303   { {"pentium"}, CK_Pentium, ~0U, FeatureX87 | FeatureCMPXCHG8B },
304   { {"pentium-mmx"}, CK_PentiumMMX, ~0U, FeaturesPentiumMMX },
305   // i686-generation processors, P6 / Pentium M microarchitecture based.
306   { {"pentiumpro"}, CK_PentiumPro, ~0U, FeatureX87 | FeatureCMPXCHG8B },
307   { {"i686"}, CK_i686, ~0U, FeatureX87 | FeatureCMPXCHG8B },
308   { {"pentium2"}, CK_Pentium2, ~0U, FeaturesPentium2 },
309   { {"pentium3"}, CK_Pentium3, ~0U, FeaturesPentium3 },
310   { {"pentium3m"}, CK_Pentium3, ~0U, FeaturesPentium3 },
311   { {"pentium-m"}, CK_PentiumM, ~0U, FeaturesPentium4 },
312   { {"c3-2"}, CK_C3_2, ~0U, FeaturesPentium3 },
313   { {"yonah"}, CK_Yonah, ~0U, FeaturesPrescott },
314   // Netburst microarchitecture based processors.
315   { {"pentium4"}, CK_Pentium4, ~0U, FeaturesPentium4 },
316   { {"pentium4m"}, CK_Pentium4, ~0U, FeaturesPentium4 },
317   { {"prescott"}, CK_Prescott, ~0U, FeaturesPrescott },
318   { {"nocona"}, CK_Nocona, ~0U, FeaturesNocona },
319   // Core microarchitecture based processors.
320   { {"core2"}, CK_Core2, ~0U, FeaturesCore2 },
321   { {"penryn"}, CK_Penryn, ~0U, FeaturesPenryn },
322   // Atom processors
323   { {"bonnell"}, CK_Bonnell, FEATURE_SSSE3, FeaturesBonnell },
324   { {"atom"}, CK_Bonnell, FEATURE_SSSE3, FeaturesBonnell },
325   { {"silvermont"}, CK_Silvermont, FEATURE_SSE4_2, FeaturesSilvermont },
326   { {"slm"}, CK_Silvermont, FEATURE_SSE4_2, FeaturesSilvermont },
327   { {"goldmont"}, CK_Goldmont, FEATURE_SSE4_2, FeaturesGoldmont },
328   { {"goldmont-plus"}, CK_GoldmontPlus, FEATURE_SSE4_2, FeaturesGoldmontPlus },
329   { {"tremont"}, CK_Tremont, FEATURE_SSE4_2, FeaturesTremont },
330   // Nehalem microarchitecture based processors.
331   { {"nehalem"}, CK_Nehalem, FEATURE_SSE4_2, FeaturesNehalem },
332   { {"corei7"}, CK_Nehalem, FEATURE_SSE4_2, FeaturesNehalem },
333   // Westmere microarchitecture based processors.
334   { {"westmere"}, CK_Westmere, FEATURE_PCLMUL, FeaturesWestmere },
335   // Sandy Bridge microarchitecture based processors.
336   { {"sandybridge"}, CK_SandyBridge, FEATURE_AVX, FeaturesSandyBridge },
337   { {"corei7-avx"}, CK_SandyBridge, FEATURE_AVX, FeaturesSandyBridge },
338   // Ivy Bridge microarchitecture based processors.
339   { {"ivybridge"}, CK_IvyBridge, FEATURE_AVX, FeaturesIvyBridge },
340   { {"core-avx-i"}, CK_IvyBridge, FEATURE_AVX, FeaturesIvyBridge },
341   // Haswell microarchitecture based processors.
342   { {"haswell"}, CK_Haswell, FEATURE_AVX2, FeaturesHaswell },
343   { {"core-avx2"}, CK_Haswell, FEATURE_AVX2, FeaturesHaswell },
344   // Broadwell microarchitecture based processors.
345   { {"broadwell"}, CK_Broadwell, FEATURE_AVX2, FeaturesBroadwell },
346   // Skylake client microarchitecture based processors.
347   { {"skylake"}, CK_SkylakeClient, FEATURE_AVX2, FeaturesSkylakeClient },
348   // Skylake server microarchitecture based processors.
349   { {"skylake-avx512"}, CK_SkylakeServer, FEATURE_AVX512F, FeaturesSkylakeServer },
350   { {"skx"}, CK_SkylakeServer, FEATURE_AVX512F, FeaturesSkylakeServer },
351   // Cascadelake Server microarchitecture based processors.
352   { {"cascadelake"}, CK_Cascadelake, FEATURE_AVX512VNNI, FeaturesCascadeLake },
353   // Cooperlake Server microarchitecture based processors.
354   { {"cooperlake"}, CK_Cooperlake, FEATURE_AVX512BF16, FeaturesCooperLake },
355   // Cannonlake client microarchitecture based processors.
356   { {"cannonlake"}, CK_Cannonlake, FEATURE_AVX512VBMI, FeaturesCannonlake },
357   // Icelake client microarchitecture based processors.
358   { {"icelake-client"}, CK_IcelakeClient, FEATURE_AVX512VBMI2, FeaturesICLClient },
359   // Icelake server microarchitecture based processors.
360   { {"icelake-server"}, CK_IcelakeServer, FEATURE_AVX512VBMI2, FeaturesICLServer },
361   // Tigerlake microarchitecture based processors.
362   { {"tigerlake"}, CK_Tigerlake, FEATURE_AVX512VP2INTERSECT, FeaturesTigerlake },
363   // Sapphire Rapids microarchitecture based processors.
364   { {"sapphirerapids"}, CK_SapphireRapids, FEATURE_AVX512VP2INTERSECT, FeaturesSapphireRapids },
365   // Alderlake microarchitecture based processors.
366   { {"alderlake"}, CK_Alderlake, FEATURE_AVX2, FeaturesAlderlake },
367   // Knights Landing processor.
368   { {"knl"}, CK_KNL, FEATURE_AVX512F, FeaturesKNL },
369   // Knights Mill processor.
370   { {"knm"}, CK_KNM, FEATURE_AVX5124FMAPS, FeaturesKNM },
371   // Lakemont microarchitecture based processors.
372   { {"lakemont"}, CK_Lakemont, ~0U, FeatureCMPXCHG8B },
373   // K6 architecture processors.
374   { {"k6"}, CK_K6, ~0U, FeaturesK6 },
375   { {"k6-2"}, CK_K6_2, ~0U, FeaturesK6 | Feature3DNOW },
376   { {"k6-3"}, CK_K6_3, ~0U, FeaturesK6 | Feature3DNOW },
377   // K7 architecture processors.
378   { {"athlon"}, CK_Athlon, ~0U, FeaturesAthlon },
379   { {"athlon-tbird"}, CK_Athlon, ~0U, FeaturesAthlon },
380   { {"athlon-xp"}, CK_AthlonXP, ~0U, FeaturesAthlonXP },
381   { {"athlon-mp"}, CK_AthlonXP, ~0U, FeaturesAthlonXP },
382   { {"athlon-4"}, CK_AthlonXP, ~0U, FeaturesAthlonXP },
383   // K8 architecture processors.
384   { {"k8"}, CK_K8, ~0U, FeaturesK8 },
385   { {"athlon64"}, CK_K8, ~0U, FeaturesK8 },
386   { {"athlon-fx"}, CK_K8, ~0U, FeaturesK8 },
387   { {"opteron"}, CK_K8, ~0U, FeaturesK8 },
388   { {"k8-sse3"}, CK_K8SSE3, ~0U, FeaturesK8SSE3 },
389   { {"athlon64-sse3"}, CK_K8SSE3, ~0U, FeaturesK8SSE3 },
390   { {"opteron-sse3"}, CK_K8SSE3, ~0U, FeaturesK8SSE3 },
391   { {"amdfam10"}, CK_AMDFAM10, FEATURE_SSE4_A, FeaturesAMDFAM10 },
392   { {"barcelona"}, CK_AMDFAM10, FEATURE_SSE4_A, FeaturesAMDFAM10 },
393   // Bobcat architecture processors.
394   { {"btver1"}, CK_BTVER1, FEATURE_SSE4_A, FeaturesBTVER1 },
395   { {"btver2"}, CK_BTVER2, FEATURE_BMI, FeaturesBTVER2 },
396   // Bulldozer architecture processors.
397   { {"bdver1"}, CK_BDVER1, FEATURE_XOP, FeaturesBDVER1 },
398   { {"bdver2"}, CK_BDVER2, FEATURE_FMA, FeaturesBDVER2 },
399   { {"bdver3"}, CK_BDVER3, FEATURE_FMA, FeaturesBDVER3 },
400   { {"bdver4"}, CK_BDVER4, FEATURE_AVX2, FeaturesBDVER4 },
401   // Zen architecture processors.
402   { {"znver1"}, CK_ZNVER1, FEATURE_AVX2, FeaturesZNVER1 },
403   { {"znver2"}, CK_ZNVER2, FEATURE_AVX2, FeaturesZNVER2 },
404   { {"znver3"}, CK_ZNVER3, FEATURE_AVX2, FeaturesZNVER3 },
405   // Generic 64-bit processor.
406   { {"x86-64"}, CK_x86_64, ~0U, FeaturesX86_64 },
407   { {"x86-64-v2"}, CK_x86_64_v2, ~0U, FeaturesX86_64_V2 },
408   { {"x86-64-v3"}, CK_x86_64_v3, ~0U, FeaturesX86_64_V3 },
409   { {"x86-64-v4"}, CK_x86_64_v4, ~0U, FeaturesX86_64_V4 },
410   // Geode processors.
411   { {"geode"}, CK_Geode, ~0U, FeaturesGeode },
412 };
413 
414 constexpr const char *NoTuneList[] = {"x86-64-v2", "x86-64-v3", "x86-64-v4"};
415 
416 X86::CPUKind llvm::X86::parseArchX86(StringRef CPU, bool Only64Bit) {
417   for (const auto &P : Processors)
418     if (P.Name == CPU && (P.Features[FEATURE_64BIT] || !Only64Bit))
419       return P.Kind;
420 
421   return CK_None;
422 }
423 
424 X86::CPUKind llvm::X86::parseTuneCPU(StringRef CPU, bool Only64Bit) {
425   if (llvm::is_contained(NoTuneList, CPU))
426     return CK_None;
427   return parseArchX86(CPU, Only64Bit);
428 }
429 
430 void llvm::X86::fillValidCPUArchList(SmallVectorImpl<StringRef> &Values,
431                                      bool Only64Bit) {
432   for (const auto &P : Processors)
433     if (!P.Name.empty() && (P.Features[FEATURE_64BIT] || !Only64Bit))
434       Values.emplace_back(P.Name);
435 }
436 
437 void llvm::X86::fillValidTuneCPUList(SmallVectorImpl<StringRef> &Values,
438                                      bool Only64Bit) {
439   for (const ProcInfo &P : Processors)
440     if (!P.Name.empty() && (P.Features[FEATURE_64BIT] || !Only64Bit) &&
441         !llvm::is_contained(NoTuneList, P.Name))
442       Values.emplace_back(P.Name);
443 }
444 
445 ProcessorFeatures llvm::X86::getKeyFeature(X86::CPUKind Kind) {
446   // FIXME: Can we avoid a linear search here? The table might be sorted by
447   // CPUKind so we could binary search?
448   for (const auto &P : Processors) {
449     if (P.Kind == Kind) {
450       assert(P.KeyFeature != ~0U && "Processor does not have a key feature.");
451       return static_cast<ProcessorFeatures>(P.KeyFeature);
452     }
453   }
454 
455   llvm_unreachable("Unable to find CPU kind!");
456 }
457 
458 // Features with no dependencies.
459 constexpr FeatureBitset ImpliedFeatures64BIT = {};
460 constexpr FeatureBitset ImpliedFeaturesADX = {};
461 constexpr FeatureBitset ImpliedFeaturesBMI = {};
462 constexpr FeatureBitset ImpliedFeaturesBMI2 = {};
463 constexpr FeatureBitset ImpliedFeaturesCLDEMOTE = {};
464 constexpr FeatureBitset ImpliedFeaturesCLFLUSHOPT = {};
465 constexpr FeatureBitset ImpliedFeaturesCLWB = {};
466 constexpr FeatureBitset ImpliedFeaturesCLZERO = {};
467 constexpr FeatureBitset ImpliedFeaturesCMOV = {};
468 constexpr FeatureBitset ImpliedFeaturesCMPXCHG16B = {};
469 constexpr FeatureBitset ImpliedFeaturesCMPXCHG8B = {};
470 constexpr FeatureBitset ImpliedFeaturesENQCMD = {};
471 constexpr FeatureBitset ImpliedFeaturesFSGSBASE = {};
472 constexpr FeatureBitset ImpliedFeaturesFXSR = {};
473 constexpr FeatureBitset ImpliedFeaturesINVPCID = {};
474 constexpr FeatureBitset ImpliedFeaturesLWP = {};
475 constexpr FeatureBitset ImpliedFeaturesLZCNT = {};
476 constexpr FeatureBitset ImpliedFeaturesMWAITX = {};
477 constexpr FeatureBitset ImpliedFeaturesMOVBE = {};
478 constexpr FeatureBitset ImpliedFeaturesMOVDIR64B = {};
479 constexpr FeatureBitset ImpliedFeaturesMOVDIRI = {};
480 constexpr FeatureBitset ImpliedFeaturesPCONFIG = {};
481 constexpr FeatureBitset ImpliedFeaturesPOPCNT = {};
482 constexpr FeatureBitset ImpliedFeaturesPKU = {};
483 constexpr FeatureBitset ImpliedFeaturesPREFETCHWT1 = {};
484 constexpr FeatureBitset ImpliedFeaturesPRFCHW = {};
485 constexpr FeatureBitset ImpliedFeaturesPTWRITE = {};
486 constexpr FeatureBitset ImpliedFeaturesRDPID = {};
487 constexpr FeatureBitset ImpliedFeaturesRDRND = {};
488 constexpr FeatureBitset ImpliedFeaturesRDSEED = {};
489 constexpr FeatureBitset ImpliedFeaturesRTM = {};
490 constexpr FeatureBitset ImpliedFeaturesSAHF = {};
491 constexpr FeatureBitset ImpliedFeaturesSERIALIZE = {};
492 constexpr FeatureBitset ImpliedFeaturesSGX = {};
493 constexpr FeatureBitset ImpliedFeaturesSHSTK = {};
494 constexpr FeatureBitset ImpliedFeaturesTBM = {};
495 constexpr FeatureBitset ImpliedFeaturesTSXLDTRK = {};
496 constexpr FeatureBitset ImpliedFeaturesUINTR = {};
497 constexpr FeatureBitset ImpliedFeaturesWAITPKG = {};
498 constexpr FeatureBitset ImpliedFeaturesWBNOINVD = {};
499 constexpr FeatureBitset ImpliedFeaturesVZEROUPPER = {};
500 constexpr FeatureBitset ImpliedFeaturesX87 = {};
501 constexpr FeatureBitset ImpliedFeaturesXSAVE = {};
502 
503 // Not really CPU features, but need to be in the table because clang uses
504 // target features to communicate them to the backend.
505 constexpr FeatureBitset ImpliedFeaturesRETPOLINE_EXTERNAL_THUNK = {};
506 constexpr FeatureBitset ImpliedFeaturesRETPOLINE_INDIRECT_BRANCHES = {};
507 constexpr FeatureBitset ImpliedFeaturesRETPOLINE_INDIRECT_CALLS = {};
508 constexpr FeatureBitset ImpliedFeaturesLVI_CFI = {};
509 constexpr FeatureBitset ImpliedFeaturesLVI_LOAD_HARDENING = {};
510 
511 // XSAVE features are dependent on basic XSAVE.
512 constexpr FeatureBitset ImpliedFeaturesXSAVEC = FeatureXSAVE;
513 constexpr FeatureBitset ImpliedFeaturesXSAVEOPT = FeatureXSAVE;
514 constexpr FeatureBitset ImpliedFeaturesXSAVES = FeatureXSAVE;
515 
516 // MMX->3DNOW->3DNOWA chain.
517 constexpr FeatureBitset ImpliedFeaturesMMX = {};
518 constexpr FeatureBitset ImpliedFeatures3DNOW = FeatureMMX;
519 constexpr FeatureBitset ImpliedFeatures3DNOWA = Feature3DNOW;
520 
521 // SSE/AVX/AVX512F chain.
522 constexpr FeatureBitset ImpliedFeaturesSSE = {};
523 constexpr FeatureBitset ImpliedFeaturesSSE2 = FeatureSSE;
524 constexpr FeatureBitset ImpliedFeaturesSSE3 = FeatureSSE2;
525 constexpr FeatureBitset ImpliedFeaturesSSSE3 = FeatureSSE3;
526 constexpr FeatureBitset ImpliedFeaturesSSE4_1 = FeatureSSSE3;
527 constexpr FeatureBitset ImpliedFeaturesSSE4_2 = FeatureSSE4_1;
528 constexpr FeatureBitset ImpliedFeaturesAVX = FeatureSSE4_2;
529 constexpr FeatureBitset ImpliedFeaturesAVX2 = FeatureAVX;
530 constexpr FeatureBitset ImpliedFeaturesAVX512F =
531     FeatureAVX2 | FeatureF16C | FeatureFMA;
532 
533 // Vector extensions that build on SSE or AVX.
534 constexpr FeatureBitset ImpliedFeaturesAES = FeatureSSE2;
535 constexpr FeatureBitset ImpliedFeaturesF16C = FeatureAVX;
536 constexpr FeatureBitset ImpliedFeaturesFMA = FeatureAVX;
537 constexpr FeatureBitset ImpliedFeaturesGFNI = FeatureSSE2;
538 constexpr FeatureBitset ImpliedFeaturesPCLMUL = FeatureSSE2;
539 constexpr FeatureBitset ImpliedFeaturesSHA = FeatureSSE2;
540 constexpr FeatureBitset ImpliedFeaturesVAES = FeatureAES | FeatureAVX;
541 constexpr FeatureBitset ImpliedFeaturesVPCLMULQDQ = FeatureAVX | FeaturePCLMUL;
542 
543 // AVX512 features.
544 constexpr FeatureBitset ImpliedFeaturesAVX512CD = FeatureAVX512F;
545 constexpr FeatureBitset ImpliedFeaturesAVX512BW = FeatureAVX512F;
546 constexpr FeatureBitset ImpliedFeaturesAVX512DQ = FeatureAVX512F;
547 constexpr FeatureBitset ImpliedFeaturesAVX512ER = FeatureAVX512F;
548 constexpr FeatureBitset ImpliedFeaturesAVX512PF = FeatureAVX512F;
549 constexpr FeatureBitset ImpliedFeaturesAVX512VL = FeatureAVX512F;
550 
551 constexpr FeatureBitset ImpliedFeaturesAVX512BF16 = FeatureAVX512BW;
552 constexpr FeatureBitset ImpliedFeaturesAVX512BITALG = FeatureAVX512BW;
553 constexpr FeatureBitset ImpliedFeaturesAVX512IFMA = FeatureAVX512F;
554 constexpr FeatureBitset ImpliedFeaturesAVX512VNNI = FeatureAVX512F;
555 constexpr FeatureBitset ImpliedFeaturesAVX512VPOPCNTDQ = FeatureAVX512F;
556 constexpr FeatureBitset ImpliedFeaturesAVX512VBMI = FeatureAVX512BW;
557 constexpr FeatureBitset ImpliedFeaturesAVX512VBMI2 = FeatureAVX512BW;
558 constexpr FeatureBitset ImpliedFeaturesAVX512VP2INTERSECT = FeatureAVX512F;
559 
560 // FIXME: These two aren't really implemented and just exist in the feature
561 // list for __builtin_cpu_supports. So omit their dependencies.
562 constexpr FeatureBitset ImpliedFeaturesAVX5124FMAPS = {};
563 constexpr FeatureBitset ImpliedFeaturesAVX5124VNNIW = {};
564 
565 // SSE4_A->FMA4->XOP chain.
566 constexpr FeatureBitset ImpliedFeaturesSSE4_A = FeatureSSE3;
567 constexpr FeatureBitset ImpliedFeaturesFMA4 = FeatureAVX | FeatureSSE4_A;
568 constexpr FeatureBitset ImpliedFeaturesXOP = FeatureFMA4;
569 
570 // AMX Features
571 constexpr FeatureBitset ImpliedFeaturesAMX_TILE = {};
572 constexpr FeatureBitset ImpliedFeaturesAMX_BF16 = FeatureAMX_TILE;
573 constexpr FeatureBitset ImpliedFeaturesAMX_INT8 = FeatureAMX_TILE;
574 constexpr FeatureBitset ImpliedFeaturesHRESET = {};
575 
576 // Key Locker Features
577 constexpr FeatureBitset ImpliedFeaturesKL = FeatureSSE2;
578 constexpr FeatureBitset ImpliedFeaturesWIDEKL = FeatureKL;
579 
580 // AVXVNNI Features
581 constexpr FeatureBitset ImpliedFeaturesAVXVNNI = FeatureAVX2;
582 
583 constexpr FeatureInfo FeatureInfos[X86::CPU_FEATURE_MAX] = {
584 #define X86_FEATURE(ENUM, STR) {{STR}, ImpliedFeatures##ENUM},
585 #include "llvm/Support/X86TargetParser.def"
586 };
587 
588 void llvm::X86::getFeaturesForCPU(StringRef CPU,
589                                   SmallVectorImpl<StringRef> &EnabledFeatures) {
590   auto I = llvm::find_if(Processors,
591                          [&](const ProcInfo &P) { return P.Name == CPU; });
592   assert(I != std::end(Processors) && "Processor not found!");
593 
594   FeatureBitset Bits = I->Features;
595 
596   // Remove the 64-bit feature which we only use to validate if a CPU can
597   // be used with 64-bit mode.
598   Bits &= ~Feature64BIT;
599 
600   // Add the string version of all set bits.
601   for (unsigned i = 0; i != CPU_FEATURE_MAX; ++i)
602     if (Bits[i] && !FeatureInfos[i].Name.empty())
603       EnabledFeatures.push_back(FeatureInfos[i].Name);
604 }
605 
606 // For each feature that is (transitively) implied by this feature, set it.
607 static void getImpliedEnabledFeatures(FeatureBitset &Bits,
608                                       const FeatureBitset &Implies) {
609   // Fast path: Implies is often empty.
610   if (!Implies.any())
611     return;
612   FeatureBitset Prev;
613   Bits |= Implies;
614   do {
615     Prev = Bits;
616     for (unsigned i = CPU_FEATURE_MAX; i;)
617       if (Bits[--i])
618         Bits |= FeatureInfos[i].ImpliedFeatures;
619   } while (Prev != Bits);
620 }
621 
622 /// Create bit vector of features that are implied disabled if the feature
623 /// passed in Value is disabled.
624 static void getImpliedDisabledFeatures(FeatureBitset &Bits, unsigned Value) {
625   // Check all features looking for any dependent on this feature. If we find
626   // one, mark it and recursively find any feature that depend on it.
627   FeatureBitset Prev;
628   Bits.set(Value);
629   do {
630     Prev = Bits;
631     for (unsigned i = 0; i != CPU_FEATURE_MAX; ++i)
632       if ((FeatureInfos[i].ImpliedFeatures & Bits).any())
633         Bits.set(i);
634   } while (Prev != Bits);
635 }
636 
637 void llvm::X86::updateImpliedFeatures(
638     StringRef Feature, bool Enabled,
639     StringMap<bool> &Features) {
640   auto I = llvm::find_if(
641       FeatureInfos, [&](const FeatureInfo &FI) { return FI.Name == Feature; });
642   if (I == std::end(FeatureInfos)) {
643     // FIXME: This shouldn't happen, but may not have all features in the table
644     // yet.
645     return;
646   }
647 
648   FeatureBitset ImpliedBits;
649   if (Enabled)
650     getImpliedEnabledFeatures(ImpliedBits, I->ImpliedFeatures);
651   else
652     getImpliedDisabledFeatures(ImpliedBits,
653                                std::distance(std::begin(FeatureInfos), I));
654 
655   // Update the map entry for all implied features.
656   for (unsigned i = 0; i != CPU_FEATURE_MAX; ++i)
657     if (ImpliedBits[i] && !FeatureInfos[i].Name.empty())
658       Features[FeatureInfos[i].Name] = Enabled;
659 }
660