1 //===-- TargetParser - Parser for target features ---------------*- C++ -*-===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file implements a target parser to recognise hardware features such as
10 // FPU/CPU/ARCH names as well as specific support such as HDIV, etc.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "llvm/Support/TargetParser.h"
15 #include "llvm/ADT/ArrayRef.h"
16 #include "llvm/ADT/StringSwitch.h"
17 #include "llvm/ADT/Triple.h"
18 
19 using namespace llvm;
20 using namespace AMDGPU;
21 
22 namespace {
23 
24 struct GPUInfo {
25   StringLiteral Name;
26   StringLiteral CanonicalName;
27   AMDGPU::GPUKind Kind;
28   unsigned Features;
29 };
30 
31 constexpr GPUInfo R600GPUs[] = {
32   // Name       Canonical    Kind        Features
33   //            Name
34   {{"r600"},    {"r600"},    GK_R600,    FEATURE_NONE },
35   {{"rv630"},   {"r600"},    GK_R600,    FEATURE_NONE },
36   {{"rv635"},   {"r600"},    GK_R600,    FEATURE_NONE },
37   {{"r630"},    {"r630"},    GK_R630,    FEATURE_NONE },
38   {{"rs780"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
39   {{"rs880"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
40   {{"rv610"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
41   {{"rv620"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
42   {{"rv670"},   {"rv670"},   GK_RV670,   FEATURE_NONE },
43   {{"rv710"},   {"rv710"},   GK_RV710,   FEATURE_NONE },
44   {{"rv730"},   {"rv730"},   GK_RV730,   FEATURE_NONE },
45   {{"rv740"},   {"rv770"},   GK_RV770,   FEATURE_NONE },
46   {{"rv770"},   {"rv770"},   GK_RV770,   FEATURE_NONE },
47   {{"cedar"},   {"cedar"},   GK_CEDAR,   FEATURE_NONE },
48   {{"palm"},    {"cedar"},   GK_CEDAR,   FEATURE_NONE },
49   {{"cypress"}, {"cypress"}, GK_CYPRESS, FEATURE_FMA  },
50   {{"hemlock"}, {"cypress"}, GK_CYPRESS, FEATURE_FMA  },
51   {{"juniper"}, {"juniper"}, GK_JUNIPER, FEATURE_NONE },
52   {{"redwood"}, {"redwood"}, GK_REDWOOD, FEATURE_NONE },
53   {{"sumo"},    {"sumo"},    GK_SUMO,    FEATURE_NONE },
54   {{"sumo2"},   {"sumo"},    GK_SUMO,    FEATURE_NONE },
55   {{"barts"},   {"barts"},   GK_BARTS,   FEATURE_NONE },
56   {{"caicos"},  {"caicos"},  GK_CAICOS,  FEATURE_NONE },
57   {{"aruba"},   {"cayman"},  GK_CAYMAN,  FEATURE_FMA  },
58   {{"cayman"},  {"cayman"},  GK_CAYMAN,  FEATURE_FMA  },
59   {{"turks"},   {"turks"},   GK_TURKS,   FEATURE_NONE }
60 };
61 
62 // This table should be sorted by the value of GPUKind
63 // Don't bother listing the implicitly true features
64 constexpr GPUInfo AMDGCNGPUs[] = {
65   // Name         Canonical    Kind        Features
66   //              Name
67   {{"gfx600"},    {"gfx600"},  GK_GFX600,  FEATURE_FAST_FMA_F32},
68   {{"tahiti"},    {"gfx600"},  GK_GFX600,  FEATURE_FAST_FMA_F32},
69   {{"gfx601"},    {"gfx601"},  GK_GFX601,  FEATURE_NONE},
70   {{"pitcairn"},  {"gfx601"},  GK_GFX601,  FEATURE_NONE},
71   {{"verde"},     {"gfx601"},  GK_GFX601,  FEATURE_NONE},
72   {{"gfx602"},    {"gfx602"},  GK_GFX602,  FEATURE_NONE},
73   {{"hainan"},    {"gfx602"},  GK_GFX602,  FEATURE_NONE},
74   {{"oland"},     {"gfx602"},  GK_GFX602,  FEATURE_NONE},
75   {{"gfx700"},    {"gfx700"},  GK_GFX700,  FEATURE_NONE},
76   {{"kaveri"},    {"gfx700"},  GK_GFX700,  FEATURE_NONE},
77   {{"gfx701"},    {"gfx701"},  GK_GFX701,  FEATURE_FAST_FMA_F32},
78   {{"hawaii"},    {"gfx701"},  GK_GFX701,  FEATURE_FAST_FMA_F32},
79   {{"gfx702"},    {"gfx702"},  GK_GFX702,  FEATURE_FAST_FMA_F32},
80   {{"gfx703"},    {"gfx703"},  GK_GFX703,  FEATURE_NONE},
81   {{"kabini"},    {"gfx703"},  GK_GFX703,  FEATURE_NONE},
82   {{"mullins"},   {"gfx703"},  GK_GFX703,  FEATURE_NONE},
83   {{"gfx704"},    {"gfx704"},  GK_GFX704,  FEATURE_NONE},
84   {{"bonaire"},   {"gfx704"},  GK_GFX704,  FEATURE_NONE},
85   {{"gfx705"},    {"gfx705"},  GK_GFX705,  FEATURE_NONE},
86   {{"gfx801"},    {"gfx801"},  GK_GFX801,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
87   {{"carrizo"},   {"gfx801"},  GK_GFX801,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
88   {{"gfx802"},    {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32},
89   {{"iceland"},   {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32},
90   {{"tonga"},     {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32},
91   {{"gfx803"},    {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32},
92   {{"fiji"},      {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32},
93   {{"polaris10"}, {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32},
94   {{"polaris11"}, {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32},
95   {{"gfx805"},    {"gfx805"},  GK_GFX805,  FEATURE_FAST_DENORMAL_F32},
96   {{"tongapro"},  {"gfx805"},  GK_GFX805,  FEATURE_FAST_DENORMAL_F32},
97   {{"gfx810"},    {"gfx810"},  GK_GFX810,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
98   {{"stoney"},    {"gfx810"},  GK_GFX810,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
99   {{"gfx900"},    {"gfx900"},  GK_GFX900,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
100   {{"gfx902"},    {"gfx902"},  GK_GFX902,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
101   {{"gfx904"},    {"gfx904"},  GK_GFX904,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
102   {{"gfx906"},    {"gfx906"},  GK_GFX906,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK|FEATURE_SRAMECC},
103   {{"gfx908"},    {"gfx908"},  GK_GFX908,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK|FEATURE_SRAMECC},
104   {{"gfx909"},    {"gfx909"},  GK_GFX909,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
105   {{"gfx90a"},    {"gfx90a"},  GK_GFX90A,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK|FEATURE_SRAMECC},
106   {{"gfx90c"},    {"gfx90c"},  GK_GFX90C,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
107   {{"gfx1010"},   {"gfx1010"}, GK_GFX1010, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
108   {{"gfx1011"},   {"gfx1011"}, GK_GFX1011, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
109   {{"gfx1012"},   {"gfx1012"}, GK_GFX1012, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
110   {{"gfx1013"},   {"gfx1013"}, GK_GFX1013, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
111   {{"gfx1030"},   {"gfx1030"}, GK_GFX1030, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
112   {{"gfx1031"},   {"gfx1031"}, GK_GFX1031, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
113   {{"gfx1032"},   {"gfx1032"}, GK_GFX1032, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
114   {{"gfx1033"},   {"gfx1033"}, GK_GFX1033, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
115   {{"gfx1034"},   {"gfx1034"}, GK_GFX1034, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
116   {{"gfx1035"},   {"gfx1035"}, GK_GFX1035, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
117 };
118 
119 const GPUInfo *getArchEntry(AMDGPU::GPUKind AK, ArrayRef<GPUInfo> Table) {
120   GPUInfo Search = { {""}, {""}, AK, AMDGPU::FEATURE_NONE };
121 
122   auto I =
123       llvm::lower_bound(Table, Search, [](const GPUInfo &A, const GPUInfo &B) {
124         return A.Kind < B.Kind;
125       });
126 
127   if (I == Table.end())
128     return nullptr;
129   return I;
130 }
131 
132 } // namespace
133 
134 StringRef llvm::AMDGPU::getArchNameAMDGCN(GPUKind AK) {
135   if (const auto *Entry = getArchEntry(AK, AMDGCNGPUs))
136     return Entry->CanonicalName;
137   return "";
138 }
139 
140 StringRef llvm::AMDGPU::getArchNameR600(GPUKind AK) {
141   if (const auto *Entry = getArchEntry(AK, R600GPUs))
142     return Entry->CanonicalName;
143   return "";
144 }
145 
146 AMDGPU::GPUKind llvm::AMDGPU::parseArchAMDGCN(StringRef CPU) {
147   for (const auto &C : AMDGCNGPUs) {
148     if (CPU == C.Name)
149       return C.Kind;
150   }
151 
152   return AMDGPU::GPUKind::GK_NONE;
153 }
154 
155 AMDGPU::GPUKind llvm::AMDGPU::parseArchR600(StringRef CPU) {
156   for (const auto &C : R600GPUs) {
157     if (CPU == C.Name)
158       return C.Kind;
159   }
160 
161   return AMDGPU::GPUKind::GK_NONE;
162 }
163 
164 unsigned AMDGPU::getArchAttrAMDGCN(GPUKind AK) {
165   if (const auto *Entry = getArchEntry(AK, AMDGCNGPUs))
166     return Entry->Features;
167   return FEATURE_NONE;
168 }
169 
170 unsigned AMDGPU::getArchAttrR600(GPUKind AK) {
171   if (const auto *Entry = getArchEntry(AK, R600GPUs))
172     return Entry->Features;
173   return FEATURE_NONE;
174 }
175 
176 void AMDGPU::fillValidArchListAMDGCN(SmallVectorImpl<StringRef> &Values) {
177   // XXX: Should this only report unique canonical names?
178   for (const auto &C : AMDGCNGPUs)
179     Values.push_back(C.Name);
180 }
181 
182 void AMDGPU::fillValidArchListR600(SmallVectorImpl<StringRef> &Values) {
183   for (const auto &C : R600GPUs)
184     Values.push_back(C.Name);
185 }
186 
187 AMDGPU::IsaVersion AMDGPU::getIsaVersion(StringRef GPU) {
188   AMDGPU::GPUKind AK = parseArchAMDGCN(GPU);
189   if (AK == AMDGPU::GPUKind::GK_NONE) {
190     if (GPU == "generic-hsa")
191       return {7, 0, 0};
192     if (GPU == "generic")
193       return {6, 0, 0};
194     return {0, 0, 0};
195   }
196 
197   switch (AK) {
198   case GK_GFX600:  return {6, 0, 0};
199   case GK_GFX601:  return {6, 0, 1};
200   case GK_GFX602:  return {6, 0, 2};
201   case GK_GFX700:  return {7, 0, 0};
202   case GK_GFX701:  return {7, 0, 1};
203   case GK_GFX702:  return {7, 0, 2};
204   case GK_GFX703:  return {7, 0, 3};
205   case GK_GFX704:  return {7, 0, 4};
206   case GK_GFX705:  return {7, 0, 5};
207   case GK_GFX801:  return {8, 0, 1};
208   case GK_GFX802:  return {8, 0, 2};
209   case GK_GFX803:  return {8, 0, 3};
210   case GK_GFX805:  return {8, 0, 5};
211   case GK_GFX810:  return {8, 1, 0};
212   case GK_GFX900:  return {9, 0, 0};
213   case GK_GFX902:  return {9, 0, 2};
214   case GK_GFX904:  return {9, 0, 4};
215   case GK_GFX906:  return {9, 0, 6};
216   case GK_GFX908:  return {9, 0, 8};
217   case GK_GFX909:  return {9, 0, 9};
218   case GK_GFX90A:  return {9, 0, 10};
219   case GK_GFX90C:  return {9, 0, 12};
220   case GK_GFX1010: return {10, 1, 0};
221   case GK_GFX1011: return {10, 1, 1};
222   case GK_GFX1012: return {10, 1, 2};
223   case GK_GFX1013: return {10, 1, 3};
224   case GK_GFX1030: return {10, 3, 0};
225   case GK_GFX1031: return {10, 3, 1};
226   case GK_GFX1032: return {10, 3, 2};
227   case GK_GFX1033: return {10, 3, 3};
228   case GK_GFX1034: return {10, 3, 4};
229   case GK_GFX1035: return {10, 3, 5};
230   default:         return {0, 0, 0};
231   }
232 }
233 
234 StringRef AMDGPU::getCanonicalArchName(const Triple &T, StringRef Arch) {
235   assert(T.isAMDGPU());
236   auto ProcKind = T.isAMDGCN() ? parseArchAMDGCN(Arch) : parseArchR600(Arch);
237   if (ProcKind == GK_NONE)
238     return StringRef();
239 
240   return T.isAMDGCN() ? getArchNameAMDGCN(ProcKind) : getArchNameR600(ProcKind);
241 }
242 
243 namespace llvm {
244 namespace RISCV {
245 
246 struct CPUInfo {
247   StringLiteral Name;
248   CPUKind Kind;
249   unsigned Features;
250   StringLiteral DefaultMarch;
251   bool is64Bit() const { return (Features & FK_64BIT); }
252 };
253 
254 constexpr CPUInfo RISCVCPUInfo[] = {
255 #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH)                              \
256   {NAME, CK_##ENUM, FEATURES, DEFAULT_MARCH},
257 #include "llvm/Support/RISCVTargetParser.def"
258 };
259 
260 bool checkCPUKind(CPUKind Kind, bool IsRV64) {
261   if (Kind == CK_INVALID)
262     return false;
263   return RISCVCPUInfo[static_cast<unsigned>(Kind)].is64Bit() == IsRV64;
264 }
265 
266 bool checkTuneCPUKind(CPUKind Kind, bool IsRV64) {
267   if (Kind == CK_INVALID)
268     return false;
269   return RISCVCPUInfo[static_cast<unsigned>(Kind)].is64Bit() == IsRV64;
270 }
271 
272 CPUKind parseCPUKind(StringRef CPU) {
273   return llvm::StringSwitch<CPUKind>(CPU)
274 #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH) .Case(NAME, CK_##ENUM)
275 #include "llvm/Support/RISCVTargetParser.def"
276       .Default(CK_INVALID);
277 }
278 
279 StringRef resolveTuneCPUAlias(StringRef TuneCPU, bool IsRV64) {
280   return llvm::StringSwitch<StringRef>(TuneCPU)
281 #define PROC_ALIAS(NAME, RV32, RV64) .Case(NAME, IsRV64 ? StringRef(RV64) : StringRef(RV32))
282 #include "llvm/Support/RISCVTargetParser.def"
283       .Default(TuneCPU);
284 }
285 
286 CPUKind parseTuneCPUKind(StringRef TuneCPU, bool IsRV64) {
287   TuneCPU = resolveTuneCPUAlias(TuneCPU, IsRV64);
288 
289   return llvm::StringSwitch<CPUKind>(TuneCPU)
290 #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH) .Case(NAME, CK_##ENUM)
291 #include "llvm/Support/RISCVTargetParser.def"
292       .Default(CK_INVALID);
293 }
294 
295 StringRef getMArchFromMcpu(StringRef CPU) {
296   CPUKind Kind = parseCPUKind(CPU);
297   return RISCVCPUInfo[static_cast<unsigned>(Kind)].DefaultMarch;
298 }
299 
300 void fillValidCPUArchList(SmallVectorImpl<StringRef> &Values, bool IsRV64) {
301   for (const auto &C : RISCVCPUInfo) {
302     if (C.Kind != CK_INVALID && IsRV64 == C.is64Bit())
303       Values.emplace_back(C.Name);
304   }
305 }
306 
307 void fillValidTuneCPUArchList(SmallVectorImpl<StringRef> &Values, bool IsRV64) {
308   for (const auto &C : RISCVCPUInfo) {
309     if (C.Kind != CK_INVALID && IsRV64 == C.is64Bit())
310       Values.emplace_back(C.Name);
311   }
312 #define PROC_ALIAS(NAME, RV32, RV64) Values.emplace_back(StringRef(NAME));
313 #include "llvm/Support/RISCVTargetParser.def"
314 }
315 
316 // Get all features except standard extension feature
317 bool getCPUFeaturesExceptStdExt(CPUKind Kind,
318                                 std::vector<StringRef> &Features) {
319   unsigned CPUFeatures = RISCVCPUInfo[static_cast<unsigned>(Kind)].Features;
320 
321   if (CPUFeatures == FK_INVALID)
322     return false;
323 
324   if (CPUFeatures & FK_64BIT)
325     Features.push_back("+64bit");
326   else
327     Features.push_back("-64bit");
328 
329   return true;
330 }
331 
332 } // namespace RISCV
333 } // namespace llvm
334 
335 // Parse a branch protection specification, which has the form
336 //   standard | none | [bti,pac-ret[+b-key,+leaf]*]
337 // Returns true on success, with individual elements of the specification
338 // returned in `PBP`. Returns false in error, with `Err` containing
339 // an erroneous part of the spec.
340 bool ARM::parseBranchProtection(StringRef Spec, ParsedBranchProtection &PBP,
341                                 StringRef &Err) {
342   PBP = {"none", "a_key", false};
343   if (Spec == "none")
344     return true; // defaults are ok
345 
346   if (Spec == "standard") {
347     PBP.Scope = "non-leaf";
348     PBP.BranchTargetEnforcement = true;
349     return true;
350   }
351 
352   SmallVector<StringRef, 4> Opts;
353   Spec.split(Opts, "+");
354   for (int I = 0, E = Opts.size(); I != E; ++I) {
355     StringRef Opt = Opts[I].trim();
356     if (Opt == "bti") {
357       PBP.BranchTargetEnforcement = true;
358       continue;
359     }
360     if (Opt == "pac-ret") {
361       PBP.Scope = "non-leaf";
362       for (; I + 1 != E; ++I) {
363         StringRef PACOpt = Opts[I + 1].trim();
364         if (PACOpt == "leaf")
365           PBP.Scope = "all";
366         else if (PACOpt == "b-key")
367           PBP.Key = "b_key";
368         else
369           break;
370       }
371       continue;
372     }
373     if (Opt == "")
374       Err = "<empty>";
375     else
376       Err = Opt;
377     return false;
378   }
379 
380   return true;
381 }
382