1 //===-- TargetParser - Parser for target features ---------------*- C++ -*-===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file implements a target parser to recognise hardware features such as
10 // FPU/CPU/ARCH names as well as specific support such as HDIV, etc.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "llvm/Support/TargetParser.h"
15 #include "llvm/ADT/ArrayRef.h"
16 #include "llvm/ADT/SmallString.h"
17 #include "llvm/ADT/StringSwitch.h"
18 #include "llvm/ADT/Twine.h"
19 #include "llvm/Support/ARMBuildAttributes.h"
20 
21 using namespace llvm;
22 using namespace AMDGPU;
23 
24 namespace {
25 
26 struct GPUInfo {
27   StringLiteral Name;
28   StringLiteral CanonicalName;
29   AMDGPU::GPUKind Kind;
30   unsigned Features;
31 };
32 
33 constexpr GPUInfo R600GPUs[] = {
34   // Name       Canonical    Kind        Features
35   //            Name
36   {{"r600"},    {"r600"},    GK_R600,    FEATURE_NONE },
37   {{"rv630"},   {"r600"},    GK_R600,    FEATURE_NONE },
38   {{"rv635"},   {"r600"},    GK_R600,    FEATURE_NONE },
39   {{"r630"},    {"r630"},    GK_R630,    FEATURE_NONE },
40   {{"rs780"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
41   {{"rs880"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
42   {{"rv610"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
43   {{"rv620"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
44   {{"rv670"},   {"rv670"},   GK_RV670,   FEATURE_NONE },
45   {{"rv710"},   {"rv710"},   GK_RV710,   FEATURE_NONE },
46   {{"rv730"},   {"rv730"},   GK_RV730,   FEATURE_NONE },
47   {{"rv740"},   {"rv770"},   GK_RV770,   FEATURE_NONE },
48   {{"rv770"},   {"rv770"},   GK_RV770,   FEATURE_NONE },
49   {{"cedar"},   {"cedar"},   GK_CEDAR,   FEATURE_NONE },
50   {{"palm"},    {"cedar"},   GK_CEDAR,   FEATURE_NONE },
51   {{"cypress"}, {"cypress"}, GK_CYPRESS, FEATURE_FMA  },
52   {{"hemlock"}, {"cypress"}, GK_CYPRESS, FEATURE_FMA  },
53   {{"juniper"}, {"juniper"}, GK_JUNIPER, FEATURE_NONE },
54   {{"redwood"}, {"redwood"}, GK_REDWOOD, FEATURE_NONE },
55   {{"sumo"},    {"sumo"},    GK_SUMO,    FEATURE_NONE },
56   {{"sumo2"},   {"sumo"},    GK_SUMO,    FEATURE_NONE },
57   {{"barts"},   {"barts"},   GK_BARTS,   FEATURE_NONE },
58   {{"caicos"},  {"caicos"},  GK_CAICOS,  FEATURE_NONE },
59   {{"aruba"},   {"cayman"},  GK_CAYMAN,  FEATURE_FMA  },
60   {{"cayman"},  {"cayman"},  GK_CAYMAN,  FEATURE_FMA  },
61   {{"turks"},   {"turks"},   GK_TURKS,   FEATURE_NONE }
62 };
63 
64 // This table should be sorted by the value of GPUKind
65 // Don't bother listing the implicitly true features
66 constexpr GPUInfo AMDGCNGPUs[] = {
67   // Name         Canonical    Kind        Features
68   //              Name
69   {{"gfx600"},    {"gfx600"},  GK_GFX600,  FEATURE_FAST_FMA_F32},
70   {{"tahiti"},    {"gfx600"},  GK_GFX600,  FEATURE_FAST_FMA_F32},
71   {{"gfx601"},    {"gfx601"},  GK_GFX601,  FEATURE_NONE},
72   {{"pitcairn"},  {"gfx601"},  GK_GFX601,  FEATURE_NONE},
73   {{"verde"},     {"gfx601"},  GK_GFX601,  FEATURE_NONE},
74   {{"gfx602"},    {"gfx602"},  GK_GFX602,  FEATURE_NONE},
75   {{"hainan"},    {"gfx602"},  GK_GFX602,  FEATURE_NONE},
76   {{"oland"},     {"gfx602"},  GK_GFX602,  FEATURE_NONE},
77   {{"gfx700"},    {"gfx700"},  GK_GFX700,  FEATURE_NONE},
78   {{"kaveri"},    {"gfx700"},  GK_GFX700,  FEATURE_NONE},
79   {{"gfx701"},    {"gfx701"},  GK_GFX701,  FEATURE_FAST_FMA_F32},
80   {{"hawaii"},    {"gfx701"},  GK_GFX701,  FEATURE_FAST_FMA_F32},
81   {{"gfx702"},    {"gfx702"},  GK_GFX702,  FEATURE_FAST_FMA_F32},
82   {{"gfx703"},    {"gfx703"},  GK_GFX703,  FEATURE_NONE},
83   {{"kabini"},    {"gfx703"},  GK_GFX703,  FEATURE_NONE},
84   {{"mullins"},   {"gfx703"},  GK_GFX703,  FEATURE_NONE},
85   {{"gfx704"},    {"gfx704"},  GK_GFX704,  FEATURE_NONE},
86   {{"bonaire"},   {"gfx704"},  GK_GFX704,  FEATURE_NONE},
87   {{"gfx705"},    {"gfx705"},  GK_GFX705,  FEATURE_NONE},
88   {{"gfx801"},    {"gfx801"},  GK_GFX801,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
89   {{"carrizo"},   {"gfx801"},  GK_GFX801,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
90   {{"gfx802"},    {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
91   {{"iceland"},   {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
92   {{"tonga"},     {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
93   {{"gfx803"},    {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
94   {{"fiji"},      {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
95   {{"polaris10"}, {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
96   {{"polaris11"}, {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
97   {{"gfx805"},    {"gfx805"},  GK_GFX805,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
98   {{"tongapro"},  {"gfx805"},  GK_GFX805,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
99   {{"gfx810"},    {"gfx810"},  GK_GFX810,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
100   {{"stoney"},    {"gfx810"},  GK_GFX810,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
101   {{"gfx900"},    {"gfx900"},  GK_GFX900,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
102   {{"gfx902"},    {"gfx902"},  GK_GFX902,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
103   {{"gfx904"},    {"gfx904"},  GK_GFX904,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
104   {{"gfx906"},    {"gfx906"},  GK_GFX906,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK|FEATURE_SRAM_ECC},
105   {{"gfx908"},    {"gfx908"},  GK_GFX908,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK|FEATURE_SRAM_ECC},
106   {{"gfx909"},    {"gfx909"},  GK_GFX909,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
107   {{"gfx1010"},   {"gfx1010"}, GK_GFX1010, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
108   {{"gfx1011"},   {"gfx1011"}, GK_GFX1011, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
109   {{"gfx1012"},   {"gfx1012"}, GK_GFX1012, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
110   {{"gfx1030"},   {"gfx1030"}, GK_GFX1030, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
111   {{"gfx1031"},   {"gfx1031"}, GK_GFX1031, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
112   {{"gfx1032"},   {"gfx1032"}, GK_GFX1032, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
113 };
114 
115 const GPUInfo *getArchEntry(AMDGPU::GPUKind AK, ArrayRef<GPUInfo> Table) {
116   GPUInfo Search = { {""}, {""}, AK, AMDGPU::FEATURE_NONE };
117 
118   auto I = std::lower_bound(Table.begin(), Table.end(), Search,
119     [](const GPUInfo &A, const GPUInfo &B) {
120       return A.Kind < B.Kind;
121     });
122 
123   if (I == Table.end())
124     return nullptr;
125   return I;
126 }
127 
128 } // namespace
129 
130 StringRef llvm::AMDGPU::getArchNameAMDGCN(GPUKind AK) {
131   if (const auto *Entry = getArchEntry(AK, AMDGCNGPUs))
132     return Entry->CanonicalName;
133   return "";
134 }
135 
136 StringRef llvm::AMDGPU::getArchNameR600(GPUKind AK) {
137   if (const auto *Entry = getArchEntry(AK, R600GPUs))
138     return Entry->CanonicalName;
139   return "";
140 }
141 
142 AMDGPU::GPUKind llvm::AMDGPU::parseArchAMDGCN(StringRef CPU) {
143   for (const auto &C : AMDGCNGPUs) {
144     if (CPU == C.Name)
145       return C.Kind;
146   }
147 
148   return AMDGPU::GPUKind::GK_NONE;
149 }
150 
151 AMDGPU::GPUKind llvm::AMDGPU::parseArchR600(StringRef CPU) {
152   for (const auto &C : R600GPUs) {
153     if (CPU == C.Name)
154       return C.Kind;
155   }
156 
157   return AMDGPU::GPUKind::GK_NONE;
158 }
159 
160 unsigned AMDGPU::getArchAttrAMDGCN(GPUKind AK) {
161   if (const auto *Entry = getArchEntry(AK, AMDGCNGPUs))
162     return Entry->Features;
163   return FEATURE_NONE;
164 }
165 
166 unsigned AMDGPU::getArchAttrR600(GPUKind AK) {
167   if (const auto *Entry = getArchEntry(AK, R600GPUs))
168     return Entry->Features;
169   return FEATURE_NONE;
170 }
171 
172 void AMDGPU::fillValidArchListAMDGCN(SmallVectorImpl<StringRef> &Values) {
173   // XXX: Should this only report unique canonical names?
174   for (const auto &C : AMDGCNGPUs)
175     Values.push_back(C.Name);
176 }
177 
178 void AMDGPU::fillValidArchListR600(SmallVectorImpl<StringRef> &Values) {
179   for (const auto &C : R600GPUs)
180     Values.push_back(C.Name);
181 }
182 
183 AMDGPU::IsaVersion AMDGPU::getIsaVersion(StringRef GPU) {
184   AMDGPU::GPUKind AK = parseArchAMDGCN(GPU);
185   if (AK == AMDGPU::GPUKind::GK_NONE) {
186     if (GPU == "generic-hsa")
187       return {7, 0, 0};
188     if (GPU == "generic")
189       return {6, 0, 0};
190     return {0, 0, 0};
191   }
192 
193   switch (AK) {
194   case GK_GFX600:  return {6, 0, 0};
195   case GK_GFX601:  return {6, 0, 1};
196   case GK_GFX602:  return {6, 0, 2};
197   case GK_GFX700:  return {7, 0, 0};
198   case GK_GFX701:  return {7, 0, 1};
199   case GK_GFX702:  return {7, 0, 2};
200   case GK_GFX703:  return {7, 0, 3};
201   case GK_GFX704:  return {7, 0, 4};
202   case GK_GFX705:  return {7, 0, 5};
203   case GK_GFX801:  return {8, 0, 1};
204   case GK_GFX802:  return {8, 0, 2};
205   case GK_GFX803:  return {8, 0, 3};
206   case GK_GFX805:  return {8, 0, 5};
207   case GK_GFX810:  return {8, 1, 0};
208   case GK_GFX900:  return {9, 0, 0};
209   case GK_GFX902:  return {9, 0, 2};
210   case GK_GFX904:  return {9, 0, 4};
211   case GK_GFX906:  return {9, 0, 6};
212   case GK_GFX908:  return {9, 0, 8};
213   case GK_GFX909:  return {9, 0, 9};
214   case GK_GFX1010: return {10, 1, 0};
215   case GK_GFX1011: return {10, 1, 1};
216   case GK_GFX1012: return {10, 1, 2};
217   case GK_GFX1030: return {10, 3, 0};
218   case GK_GFX1031: return {10, 3, 1};
219   case GK_GFX1032: return {10, 3, 2};
220   default:         return {0, 0, 0};
221   }
222 }
223 
224 StringRef AMDGPU::getCanonicalArchName(const Triple &T, StringRef Arch) {
225   assert(T.isAMDGPU());
226   auto ProcKind = T.isAMDGCN() ? parseArchAMDGCN(Arch) : parseArchR600(Arch);
227   if (ProcKind == GK_NONE)
228     return StringRef();
229 
230   return T.isAMDGCN() ? getArchNameAMDGCN(ProcKind) : getArchNameR600(ProcKind);
231 }
232 
233 namespace llvm {
234 namespace RISCV {
235 
236 struct CPUInfo {
237   StringLiteral Name;
238   CPUKind Kind;
239   unsigned Features;
240   StringLiteral DefaultMarch;
241   bool is64Bit() const { return (Features & FK_64BIT); }
242 };
243 
244 constexpr CPUInfo RISCVCPUInfo[] = {
245 #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH)                              \
246   {NAME, CK_##ENUM, FEATURES, DEFAULT_MARCH},
247 #include "llvm/Support/RISCVTargetParser.def"
248 };
249 
250 bool checkCPUKind(CPUKind Kind, bool IsRV64) {
251   if (Kind == CK_INVALID)
252     return false;
253   return RISCVCPUInfo[static_cast<unsigned>(Kind)].is64Bit() == IsRV64;
254 }
255 
256 bool checkTuneCPUKind(CPUKind Kind, bool IsRV64) {
257   if (Kind == CK_INVALID)
258     return false;
259   return RISCVCPUInfo[static_cast<unsigned>(Kind)].is64Bit() == IsRV64;
260 }
261 
262 CPUKind parseCPUKind(StringRef CPU) {
263   return llvm::StringSwitch<CPUKind>(CPU)
264 #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH) .Case(NAME, CK_##ENUM)
265 #include "llvm/Support/RISCVTargetParser.def"
266       .Default(CK_INVALID);
267 }
268 
269 StringRef resolveTuneCPUAlias(StringRef TuneCPU, bool IsRV64) {
270   return llvm::StringSwitch<StringRef>(TuneCPU)
271 #define PROC_ALIAS(NAME, RV32, RV64) .Case(NAME, IsRV64 ? StringRef(RV64) : StringRef(RV32))
272 #include "llvm/Support/RISCVTargetParser.def"
273       .Default(TuneCPU);
274 }
275 
276 CPUKind parseTuneCPUKind(StringRef TuneCPU, bool IsRV64) {
277   TuneCPU = resolveTuneCPUAlias(TuneCPU, IsRV64);
278 
279   return llvm::StringSwitch<CPUKind>(TuneCPU)
280 #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH) .Case(NAME, CK_##ENUM)
281 #include "llvm/Support/RISCVTargetParser.def"
282       .Default(CK_INVALID);
283 }
284 
285 StringRef getMArchFromMcpu(StringRef CPU) {
286   CPUKind Kind = parseCPUKind(CPU);
287   return RISCVCPUInfo[static_cast<unsigned>(Kind)].DefaultMarch;
288 }
289 
290 void fillValidCPUArchList(SmallVectorImpl<StringRef> &Values, bool IsRV64) {
291   for (const auto &C : RISCVCPUInfo) {
292     if (C.Kind != CK_INVALID && IsRV64 == C.is64Bit())
293       Values.emplace_back(C.Name);
294   }
295 }
296 
297 void fillValidTuneCPUArchList(SmallVectorImpl<StringRef> &Values, bool IsRV64) {
298   for (const auto &C : RISCVCPUInfo) {
299     if (C.Kind != CK_INVALID && IsRV64 == C.is64Bit())
300       Values.emplace_back(C.Name);
301   }
302 #define PROC_ALIAS(NAME, RV32, RV64) Values.emplace_back(StringRef(NAME));
303 #include "llvm/Support/RISCVTargetParser.def"
304 }
305 
306 // Get all features except standard extension feature
307 bool getCPUFeaturesExceptStdExt(CPUKind Kind,
308                                 std::vector<StringRef> &Features) {
309   unsigned CPUFeatures = RISCVCPUInfo[static_cast<unsigned>(Kind)].Features;
310 
311   if (CPUFeatures == FK_INVALID)
312     return false;
313 
314   if (CPUFeatures & FK_64BIT)
315     Features.push_back("+64bit");
316   else
317     Features.push_back("-64bit");
318 
319   return true;
320 }
321 
322 } // namespace RISCV
323 } // namespace llvm
324