1f5f373fcSRenato Golin //===-- TargetParser - Parser for target features ---------------*- C++ -*-===//
2f5f373fcSRenato Golin //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6f5f373fcSRenato Golin //
7f5f373fcSRenato Golin //===----------------------------------------------------------------------===//
8f5f373fcSRenato Golin //
9f5f373fcSRenato Golin // This file implements a target parser to recognise hardware features such as
10f5f373fcSRenato Golin // FPU/CPU/ARCH names as well as specific support such as HDIV, etc.
11f5f373fcSRenato Golin //
12f5f373fcSRenato Golin //===----------------------------------------------------------------------===//
13f5f373fcSRenato Golin 
14f5f373fcSRenato Golin #include "llvm/Support/TargetParser.h"
157dd9d58cSMatt Arsenault #include "llvm/ADT/ArrayRef.h"
16294d1eaeSZakk Chen #include "llvm/ADT/SmallString.h"
17f5f373fcSRenato Golin #include "llvm/ADT/StringSwitch.h"
187b0a7d8dSBradley Smith #include "llvm/ADT/Twine.h"
19294d1eaeSZakk Chen #include "llvm/Support/ARMBuildAttributes.h"
20f5f373fcSRenato Golin 
21f5f373fcSRenato Golin using namespace llvm;
2271e43ee4SKonstantin Zhuravlyov using namespace AMDGPU;
23f5f373fcSRenato Golin 
24f5f373fcSRenato Golin namespace {
25f5f373fcSRenato Golin 
267dd9d58cSMatt Arsenault struct GPUInfo {
277dd9d58cSMatt Arsenault   StringLiteral Name;
287dd9d58cSMatt Arsenault   StringLiteral CanonicalName;
297dd9d58cSMatt Arsenault   AMDGPU::GPUKind Kind;
307dd9d58cSMatt Arsenault   unsigned Features;
317dd9d58cSMatt Arsenault };
327dd9d58cSMatt Arsenault 
33874524abSStanislav Mekhanoshin constexpr GPUInfo R600GPUs[] = {
347dd9d58cSMatt Arsenault   // Name       Canonical    Kind        Features
357dd9d58cSMatt Arsenault   //            Name
367dd9d58cSMatt Arsenault   {{"r600"},    {"r600"},    GK_R600,    FEATURE_NONE },
377dd9d58cSMatt Arsenault   {{"rv630"},   {"r600"},    GK_R600,    FEATURE_NONE },
387dd9d58cSMatt Arsenault   {{"rv635"},   {"r600"},    GK_R600,    FEATURE_NONE },
397dd9d58cSMatt Arsenault   {{"r630"},    {"r630"},    GK_R630,    FEATURE_NONE },
407dd9d58cSMatt Arsenault   {{"rs780"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
417dd9d58cSMatt Arsenault   {{"rs880"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
427dd9d58cSMatt Arsenault   {{"rv610"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
437dd9d58cSMatt Arsenault   {{"rv620"},   {"rs880"},   GK_RS880,   FEATURE_NONE },
447dd9d58cSMatt Arsenault   {{"rv670"},   {"rv670"},   GK_RV670,   FEATURE_NONE },
457dd9d58cSMatt Arsenault   {{"rv710"},   {"rv710"},   GK_RV710,   FEATURE_NONE },
467dd9d58cSMatt Arsenault   {{"rv730"},   {"rv730"},   GK_RV730,   FEATURE_NONE },
477dd9d58cSMatt Arsenault   {{"rv740"},   {"rv770"},   GK_RV770,   FEATURE_NONE },
487dd9d58cSMatt Arsenault   {{"rv770"},   {"rv770"},   GK_RV770,   FEATURE_NONE },
497dd9d58cSMatt Arsenault   {{"cedar"},   {"cedar"},   GK_CEDAR,   FEATURE_NONE },
507dd9d58cSMatt Arsenault   {{"palm"},    {"cedar"},   GK_CEDAR,   FEATURE_NONE },
517dd9d58cSMatt Arsenault   {{"cypress"}, {"cypress"}, GK_CYPRESS, FEATURE_FMA  },
527dd9d58cSMatt Arsenault   {{"hemlock"}, {"cypress"}, GK_CYPRESS, FEATURE_FMA  },
537dd9d58cSMatt Arsenault   {{"juniper"}, {"juniper"}, GK_JUNIPER, FEATURE_NONE },
547dd9d58cSMatt Arsenault   {{"redwood"}, {"redwood"}, GK_REDWOOD, FEATURE_NONE },
557dd9d58cSMatt Arsenault   {{"sumo"},    {"sumo"},    GK_SUMO,    FEATURE_NONE },
567dd9d58cSMatt Arsenault   {{"sumo2"},   {"sumo"},    GK_SUMO,    FEATURE_NONE },
577dd9d58cSMatt Arsenault   {{"barts"},   {"barts"},   GK_BARTS,   FEATURE_NONE },
587dd9d58cSMatt Arsenault   {{"caicos"},  {"caicos"},  GK_CAICOS,  FEATURE_NONE },
597dd9d58cSMatt Arsenault   {{"aruba"},   {"cayman"},  GK_CAYMAN,  FEATURE_FMA  },
607dd9d58cSMatt Arsenault   {{"cayman"},  {"cayman"},  GK_CAYMAN,  FEATURE_FMA  },
617dd9d58cSMatt Arsenault   {{"turks"},   {"turks"},   GK_TURKS,   FEATURE_NONE }
627dd9d58cSMatt Arsenault };
637dd9d58cSMatt Arsenault 
647dd9d58cSMatt Arsenault // This table should be sorted by the value of GPUKind
657dd9d58cSMatt Arsenault // Don't bother listing the implicitly true features
66874524abSStanislav Mekhanoshin constexpr GPUInfo AMDGCNGPUs[] = {
677dd9d58cSMatt Arsenault   // Name         Canonical    Kind        Features
687dd9d58cSMatt Arsenault   //              Name
697dd9d58cSMatt Arsenault   {{"gfx600"},    {"gfx600"},  GK_GFX600,  FEATURE_FAST_FMA_F32},
707dd9d58cSMatt Arsenault   {{"tahiti"},    {"gfx600"},  GK_GFX600,  FEATURE_FAST_FMA_F32},
717dd9d58cSMatt Arsenault   {{"gfx601"},    {"gfx601"},  GK_GFX601,  FEATURE_NONE},
727dd9d58cSMatt Arsenault   {{"pitcairn"},  {"gfx601"},  GK_GFX601,  FEATURE_NONE},
737dd9d58cSMatt Arsenault   {{"verde"},     {"gfx601"},  GK_GFX601,  FEATURE_NONE},
74666ef0dbSTim Renouf   {{"gfx602"},    {"gfx602"},  GK_GFX602,  FEATURE_NONE},
75666ef0dbSTim Renouf   {{"hainan"},    {"gfx602"},  GK_GFX602,  FEATURE_NONE},
76666ef0dbSTim Renouf   {{"oland"},     {"gfx602"},  GK_GFX602,  FEATURE_NONE},
777dd9d58cSMatt Arsenault   {{"gfx700"},    {"gfx700"},  GK_GFX700,  FEATURE_NONE},
787dd9d58cSMatt Arsenault   {{"kaveri"},    {"gfx700"},  GK_GFX700,  FEATURE_NONE},
797dd9d58cSMatt Arsenault   {{"gfx701"},    {"gfx701"},  GK_GFX701,  FEATURE_FAST_FMA_F32},
807dd9d58cSMatt Arsenault   {{"hawaii"},    {"gfx701"},  GK_GFX701,  FEATURE_FAST_FMA_F32},
817dd9d58cSMatt Arsenault   {{"gfx702"},    {"gfx702"},  GK_GFX702,  FEATURE_FAST_FMA_F32},
827dd9d58cSMatt Arsenault   {{"gfx703"},    {"gfx703"},  GK_GFX703,  FEATURE_NONE},
837dd9d58cSMatt Arsenault   {{"kabini"},    {"gfx703"},  GK_GFX703,  FEATURE_NONE},
847dd9d58cSMatt Arsenault   {{"mullins"},   {"gfx703"},  GK_GFX703,  FEATURE_NONE},
857dd9d58cSMatt Arsenault   {{"gfx704"},    {"gfx704"},  GK_GFX704,  FEATURE_NONE},
867dd9d58cSMatt Arsenault   {{"bonaire"},   {"gfx704"},  GK_GFX704,  FEATURE_NONE},
87666ef0dbSTim Renouf   {{"gfx705"},    {"gfx705"},  GK_GFX705,  FEATURE_NONE},
887546b29eSYaxun (Sam) Liu   {{"gfx801"},    {"gfx801"},  GK_GFX801,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
897546b29eSYaxun (Sam) Liu   {{"carrizo"},   {"gfx801"},  GK_GFX801,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
9013875aabSTony   {{"gfx802"},    {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32},
9113875aabSTony   {{"iceland"},   {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32},
9213875aabSTony   {{"tonga"},     {"gfx802"},  GK_GFX802,  FEATURE_FAST_DENORMAL_F32},
9313875aabSTony   {{"gfx803"},    {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32},
9413875aabSTony   {{"fiji"},      {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32},
9513875aabSTony   {{"polaris10"}, {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32},
9613875aabSTony   {{"polaris11"}, {"gfx803"},  GK_GFX803,  FEATURE_FAST_DENORMAL_F32},
9713875aabSTony   {{"gfx805"},    {"gfx805"},  GK_GFX805,  FEATURE_FAST_DENORMAL_F32},
9813875aabSTony   {{"tongapro"},  {"gfx805"},  GK_GFX805,  FEATURE_FAST_DENORMAL_F32},
997546b29eSYaxun (Sam) Liu   {{"gfx810"},    {"gfx810"},  GK_GFX810,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
1007546b29eSYaxun (Sam) Liu   {{"stoney"},    {"gfx810"},  GK_GFX810,  FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
1017546b29eSYaxun (Sam) Liu   {{"gfx900"},    {"gfx900"},  GK_GFX900,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
1027546b29eSYaxun (Sam) Liu   {{"gfx902"},    {"gfx902"},  GK_GFX902,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
1037546b29eSYaxun (Sam) Liu   {{"gfx904"},    {"gfx904"},  GK_GFX904,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
10440ad476aSYaxun (Sam) Liu   {{"gfx906"},    {"gfx906"},  GK_GFX906,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK|FEATURE_SRAMECC},
10540ad476aSYaxun (Sam) Liu   {{"gfx908"},    {"gfx908"},  GK_GFX908,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK|FEATURE_SRAMECC},
1067546b29eSYaxun (Sam) Liu   {{"gfx909"},    {"gfx909"},  GK_GFX909,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
107a8d9d507SStanislav Mekhanoshin   {{"gfx90a"},    {"gfx90a"},  GK_GFX90A,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK|FEATURE_SRAMECC},
108ee3e6426STim Renouf   {{"gfx90c"},    {"gfx90c"},  GK_GFX90C,  FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_XNACK},
1097546b29eSYaxun (Sam) Liu   {{"gfx1010"},   {"gfx1010"}, GK_GFX1010, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
1107546b29eSYaxun (Sam) Liu   {{"gfx1011"},   {"gfx1011"}, GK_GFX1011, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
1117546b29eSYaxun (Sam) Liu   {{"gfx1012"},   {"gfx1012"}, GK_GFX1012, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
112*294efbbdSBrendon Cahoon   {{"gfx1013"},   {"gfx1013"}, GK_GFX1013, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32|FEATURE_XNACK},
1139ee272f1SStanislav Mekhanoshin   {{"gfx1030"},   {"gfx1030"}, GK_GFX1030, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
114ea7d0e29SStanislav Mekhanoshin   {{"gfx1031"},   {"gfx1031"}, GK_GFX1031, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
115d1beb95dSStanislav Mekhanoshin   {{"gfx1032"},   {"gfx1032"}, GK_GFX1032, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
11689d41f3aSTim Renouf   {{"gfx1033"},   {"gfx1033"}, GK_GFX1033, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
117464e4dc5SAakanksha Patil   {{"gfx1034"},   {"gfx1034"}, GK_GFX1034, FEATURE_FAST_FMA_F32|FEATURE_FAST_DENORMAL_F32|FEATURE_WAVE32},
1187dd9d58cSMatt Arsenault };
1197dd9d58cSMatt Arsenault 
12071e43ee4SKonstantin Zhuravlyov const GPUInfo *getArchEntry(AMDGPU::GPUKind AK, ArrayRef<GPUInfo> Table) {
121182bab8dSMatt Arsenault   GPUInfo Search = { {""}, {""}, AK, AMDGPU::FEATURE_NONE };
1227dd9d58cSMatt Arsenault 
123cd088ba7SKazu Hirata   auto I =
124cd088ba7SKazu Hirata       llvm::lower_bound(Table, Search, [](const GPUInfo &A, const GPUInfo &B) {
1257dd9d58cSMatt Arsenault         return A.Kind < B.Kind;
1267dd9d58cSMatt Arsenault       });
1277dd9d58cSMatt Arsenault 
1287dd9d58cSMatt Arsenault   if (I == Table.end())
1297dd9d58cSMatt Arsenault     return nullptr;
1307dd9d58cSMatt Arsenault   return I;
1317dd9d58cSMatt Arsenault }
1327dd9d58cSMatt Arsenault 
13371e43ee4SKonstantin Zhuravlyov } // namespace
13471e43ee4SKonstantin Zhuravlyov 
1357dd9d58cSMatt Arsenault StringRef llvm::AMDGPU::getArchNameAMDGCN(GPUKind AK) {
1367dd9d58cSMatt Arsenault   if (const auto *Entry = getArchEntry(AK, AMDGCNGPUs))
1377dd9d58cSMatt Arsenault     return Entry->CanonicalName;
1387dd9d58cSMatt Arsenault   return "";
1397dd9d58cSMatt Arsenault }
1407dd9d58cSMatt Arsenault 
1417dd9d58cSMatt Arsenault StringRef llvm::AMDGPU::getArchNameR600(GPUKind AK) {
1427dd9d58cSMatt Arsenault   if (const auto *Entry = getArchEntry(AK, R600GPUs))
1437dd9d58cSMatt Arsenault     return Entry->CanonicalName;
1447dd9d58cSMatt Arsenault   return "";
1457dd9d58cSMatt Arsenault }
1467dd9d58cSMatt Arsenault 
1477dd9d58cSMatt Arsenault AMDGPU::GPUKind llvm::AMDGPU::parseArchAMDGCN(StringRef CPU) {
1488dc7b982SMark de Wever   for (const auto &C : AMDGCNGPUs) {
1497dd9d58cSMatt Arsenault     if (CPU == C.Name)
1507dd9d58cSMatt Arsenault       return C.Kind;
1517dd9d58cSMatt Arsenault   }
1527dd9d58cSMatt Arsenault 
1537dd9d58cSMatt Arsenault   return AMDGPU::GPUKind::GK_NONE;
1547dd9d58cSMatt Arsenault }
1557dd9d58cSMatt Arsenault 
1567dd9d58cSMatt Arsenault AMDGPU::GPUKind llvm::AMDGPU::parseArchR600(StringRef CPU) {
1578dc7b982SMark de Wever   for (const auto &C : R600GPUs) {
1587dd9d58cSMatt Arsenault     if (CPU == C.Name)
1597dd9d58cSMatt Arsenault       return C.Kind;
1607dd9d58cSMatt Arsenault   }
1617dd9d58cSMatt Arsenault 
1627dd9d58cSMatt Arsenault   return AMDGPU::GPUKind::GK_NONE;
1637dd9d58cSMatt Arsenault }
1647dd9d58cSMatt Arsenault 
1657dd9d58cSMatt Arsenault unsigned AMDGPU::getArchAttrAMDGCN(GPUKind AK) {
1667dd9d58cSMatt Arsenault   if (const auto *Entry = getArchEntry(AK, AMDGCNGPUs))
1677dd9d58cSMatt Arsenault     return Entry->Features;
1687dd9d58cSMatt Arsenault   return FEATURE_NONE;
1697dd9d58cSMatt Arsenault }
1707dd9d58cSMatt Arsenault 
1717dd9d58cSMatt Arsenault unsigned AMDGPU::getArchAttrR600(GPUKind AK) {
1727dd9d58cSMatt Arsenault   if (const auto *Entry = getArchEntry(AK, R600GPUs))
1737dd9d58cSMatt Arsenault     return Entry->Features;
1747dd9d58cSMatt Arsenault   return FEATURE_NONE;
1757dd9d58cSMatt Arsenault }
1767dd9d58cSMatt Arsenault 
1777dd9d58cSMatt Arsenault void AMDGPU::fillValidArchListAMDGCN(SmallVectorImpl<StringRef> &Values) {
1787dd9d58cSMatt Arsenault   // XXX: Should this only report unique canonical names?
1798dc7b982SMark de Wever   for (const auto &C : AMDGCNGPUs)
1807dd9d58cSMatt Arsenault     Values.push_back(C.Name);
1817dd9d58cSMatt Arsenault }
1827dd9d58cSMatt Arsenault 
1837dd9d58cSMatt Arsenault void AMDGPU::fillValidArchListR600(SmallVectorImpl<StringRef> &Values) {
1848dc7b982SMark de Wever   for (const auto &C : R600GPUs)
1857dd9d58cSMatt Arsenault     Values.push_back(C.Name);
1867dd9d58cSMatt Arsenault }
18771e43ee4SKonstantin Zhuravlyov 
18871e43ee4SKonstantin Zhuravlyov AMDGPU::IsaVersion AMDGPU::getIsaVersion(StringRef GPU) {
18971e43ee4SKonstantin Zhuravlyov   AMDGPU::GPUKind AK = parseArchAMDGCN(GPU);
190e0c1f9e7SMatt Arsenault   if (AK == AMDGPU::GPUKind::GK_NONE) {
191e0c1f9e7SMatt Arsenault     if (GPU == "generic-hsa")
192e0c1f9e7SMatt Arsenault       return {7, 0, 0};
193e0c1f9e7SMatt Arsenault     if (GPU == "generic")
194e0c1f9e7SMatt Arsenault       return {6, 0, 0};
19571e43ee4SKonstantin Zhuravlyov     return {0, 0, 0};
196e0c1f9e7SMatt Arsenault   }
19771e43ee4SKonstantin Zhuravlyov 
19871e43ee4SKonstantin Zhuravlyov   switch (AK) {
19971e43ee4SKonstantin Zhuravlyov   case GK_GFX600:  return {6, 0, 0};
20071e43ee4SKonstantin Zhuravlyov   case GK_GFX601:  return {6, 0, 1};
201666ef0dbSTim Renouf   case GK_GFX602:  return {6, 0, 2};
20271e43ee4SKonstantin Zhuravlyov   case GK_GFX700:  return {7, 0, 0};
20371e43ee4SKonstantin Zhuravlyov   case GK_GFX701:  return {7, 0, 1};
20471e43ee4SKonstantin Zhuravlyov   case GK_GFX702:  return {7, 0, 2};
20571e43ee4SKonstantin Zhuravlyov   case GK_GFX703:  return {7, 0, 3};
20671e43ee4SKonstantin Zhuravlyov   case GK_GFX704:  return {7, 0, 4};
207666ef0dbSTim Renouf   case GK_GFX705:  return {7, 0, 5};
20871e43ee4SKonstantin Zhuravlyov   case GK_GFX801:  return {8, 0, 1};
20971e43ee4SKonstantin Zhuravlyov   case GK_GFX802:  return {8, 0, 2};
21071e43ee4SKonstantin Zhuravlyov   case GK_GFX803:  return {8, 0, 3};
211666ef0dbSTim Renouf   case GK_GFX805:  return {8, 0, 5};
21271e43ee4SKonstantin Zhuravlyov   case GK_GFX810:  return {8, 1, 0};
21371e43ee4SKonstantin Zhuravlyov   case GK_GFX900:  return {9, 0, 0};
21471e43ee4SKonstantin Zhuravlyov   case GK_GFX902:  return {9, 0, 2};
21571e43ee4SKonstantin Zhuravlyov   case GK_GFX904:  return {9, 0, 4};
21671e43ee4SKonstantin Zhuravlyov   case GK_GFX906:  return {9, 0, 6};
21722b2c3d6SStanislav Mekhanoshin   case GK_GFX908:  return {9, 0, 8};
2182a1b1d94STim Renouf   case GK_GFX909:  return {9, 0, 9};
219a8d9d507SStanislav Mekhanoshin   case GK_GFX90A:  return {9, 0, 10};
220ee3e6426STim Renouf   case GK_GFX90C:  return {9, 0, 12};
221cee607e4SStanislav Mekhanoshin   case GK_GFX1010: return {10, 1, 0};
222c43e67bfSStanislav Mekhanoshin   case GK_GFX1011: return {10, 1, 1};
223c43e67bfSStanislav Mekhanoshin   case GK_GFX1012: return {10, 1, 2};
224*294efbbdSBrendon Cahoon   case GK_GFX1013: return {10, 1, 3};
2259ee272f1SStanislav Mekhanoshin   case GK_GFX1030: return {10, 3, 0};
226ea7d0e29SStanislav Mekhanoshin   case GK_GFX1031: return {10, 3, 1};
227d1beb95dSStanislav Mekhanoshin   case GK_GFX1032: return {10, 3, 2};
22889d41f3aSTim Renouf   case GK_GFX1033: return {10, 3, 3};
229464e4dc5SAakanksha Patil   case GK_GFX1034: return {10, 3, 4};
23071e43ee4SKonstantin Zhuravlyov   default:         return {0, 0, 0};
23171e43ee4SKonstantin Zhuravlyov   }
23271e43ee4SKonstantin Zhuravlyov }
233294d1eaeSZakk Chen 
2347546b29eSYaxun (Sam) Liu StringRef AMDGPU::getCanonicalArchName(const Triple &T, StringRef Arch) {
2357546b29eSYaxun (Sam) Liu   assert(T.isAMDGPU());
2367546b29eSYaxun (Sam) Liu   auto ProcKind = T.isAMDGCN() ? parseArchAMDGCN(Arch) : parseArchR600(Arch);
2377546b29eSYaxun (Sam) Liu   if (ProcKind == GK_NONE)
2387546b29eSYaxun (Sam) Liu     return StringRef();
2397546b29eSYaxun (Sam) Liu 
2407546b29eSYaxun (Sam) Liu   return T.isAMDGCN() ? getArchNameAMDGCN(ProcKind) : getArchNameR600(ProcKind);
2417546b29eSYaxun (Sam) Liu }
2427546b29eSYaxun (Sam) Liu 
243294d1eaeSZakk Chen namespace llvm {
244294d1eaeSZakk Chen namespace RISCV {
245294d1eaeSZakk Chen 
246294d1eaeSZakk Chen struct CPUInfo {
247294d1eaeSZakk Chen   StringLiteral Name;
248294d1eaeSZakk Chen   CPUKind Kind;
249294d1eaeSZakk Chen   unsigned Features;
250294d1eaeSZakk Chen   StringLiteral DefaultMarch;
251294d1eaeSZakk Chen   bool is64Bit() const { return (Features & FK_64BIT); }
252294d1eaeSZakk Chen };
253294d1eaeSZakk Chen 
254294d1eaeSZakk Chen constexpr CPUInfo RISCVCPUInfo[] = {
255294d1eaeSZakk Chen #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH)                              \
256294d1eaeSZakk Chen   {NAME, CK_##ENUM, FEATURES, DEFAULT_MARCH},
257294d1eaeSZakk Chen #include "llvm/Support/RISCVTargetParser.def"
258294d1eaeSZakk Chen };
259294d1eaeSZakk Chen 
260294d1eaeSZakk Chen bool checkCPUKind(CPUKind Kind, bool IsRV64) {
261294d1eaeSZakk Chen   if (Kind == CK_INVALID)
262294d1eaeSZakk Chen     return false;
263294d1eaeSZakk Chen   return RISCVCPUInfo[static_cast<unsigned>(Kind)].is64Bit() == IsRV64;
264294d1eaeSZakk Chen }
265294d1eaeSZakk Chen 
266cfa7094eSKito Cheng bool checkTuneCPUKind(CPUKind Kind, bool IsRV64) {
267cfa7094eSKito Cheng   if (Kind == CK_INVALID)
268cfa7094eSKito Cheng     return false;
269cfa7094eSKito Cheng   return RISCVCPUInfo[static_cast<unsigned>(Kind)].is64Bit() == IsRV64;
270cfa7094eSKito Cheng }
271cfa7094eSKito Cheng 
272294d1eaeSZakk Chen CPUKind parseCPUKind(StringRef CPU) {
273294d1eaeSZakk Chen   return llvm::StringSwitch<CPUKind>(CPU)
274294d1eaeSZakk Chen #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH) .Case(NAME, CK_##ENUM)
275294d1eaeSZakk Chen #include "llvm/Support/RISCVTargetParser.def"
276294d1eaeSZakk Chen       .Default(CK_INVALID);
277294d1eaeSZakk Chen }
278294d1eaeSZakk Chen 
279cfa7094eSKito Cheng StringRef resolveTuneCPUAlias(StringRef TuneCPU, bool IsRV64) {
280cfa7094eSKito Cheng   return llvm::StringSwitch<StringRef>(TuneCPU)
281cfa7094eSKito Cheng #define PROC_ALIAS(NAME, RV32, RV64) .Case(NAME, IsRV64 ? StringRef(RV64) : StringRef(RV32))
282cfa7094eSKito Cheng #include "llvm/Support/RISCVTargetParser.def"
283cfa7094eSKito Cheng       .Default(TuneCPU);
284cfa7094eSKito Cheng }
285cfa7094eSKito Cheng 
286cfa7094eSKito Cheng CPUKind parseTuneCPUKind(StringRef TuneCPU, bool IsRV64) {
287cfa7094eSKito Cheng   TuneCPU = resolveTuneCPUAlias(TuneCPU, IsRV64);
288cfa7094eSKito Cheng 
289cfa7094eSKito Cheng   return llvm::StringSwitch<CPUKind>(TuneCPU)
290cfa7094eSKito Cheng #define PROC(ENUM, NAME, FEATURES, DEFAULT_MARCH) .Case(NAME, CK_##ENUM)
291cfa7094eSKito Cheng #include "llvm/Support/RISCVTargetParser.def"
292cfa7094eSKito Cheng       .Default(CK_INVALID);
293cfa7094eSKito Cheng }
294cfa7094eSKito Cheng 
295294d1eaeSZakk Chen StringRef getMArchFromMcpu(StringRef CPU) {
296294d1eaeSZakk Chen   CPUKind Kind = parseCPUKind(CPU);
297294d1eaeSZakk Chen   return RISCVCPUInfo[static_cast<unsigned>(Kind)].DefaultMarch;
298294d1eaeSZakk Chen }
299294d1eaeSZakk Chen 
300294d1eaeSZakk Chen void fillValidCPUArchList(SmallVectorImpl<StringRef> &Values, bool IsRV64) {
301294d1eaeSZakk Chen   for (const auto &C : RISCVCPUInfo) {
302294d1eaeSZakk Chen     if (C.Kind != CK_INVALID && IsRV64 == C.is64Bit())
303294d1eaeSZakk Chen       Values.emplace_back(C.Name);
304294d1eaeSZakk Chen   }
305294d1eaeSZakk Chen }
306294d1eaeSZakk Chen 
307cfa7094eSKito Cheng void fillValidTuneCPUArchList(SmallVectorImpl<StringRef> &Values, bool IsRV64) {
308cfa7094eSKito Cheng   for (const auto &C : RISCVCPUInfo) {
309cfa7094eSKito Cheng     if (C.Kind != CK_INVALID && IsRV64 == C.is64Bit())
310cfa7094eSKito Cheng       Values.emplace_back(C.Name);
311cfa7094eSKito Cheng   }
312cfa7094eSKito Cheng #define PROC_ALIAS(NAME, RV32, RV64) Values.emplace_back(StringRef(NAME));
313cfa7094eSKito Cheng #include "llvm/Support/RISCVTargetParser.def"
314cfa7094eSKito Cheng }
315cfa7094eSKito Cheng 
316294d1eaeSZakk Chen // Get all features except standard extension feature
317294d1eaeSZakk Chen bool getCPUFeaturesExceptStdExt(CPUKind Kind,
318294d1eaeSZakk Chen                                 std::vector<StringRef> &Features) {
319294d1eaeSZakk Chen   unsigned CPUFeatures = RISCVCPUInfo[static_cast<unsigned>(Kind)].Features;
320294d1eaeSZakk Chen 
321294d1eaeSZakk Chen   if (CPUFeatures == FK_INVALID)
322294d1eaeSZakk Chen     return false;
323294d1eaeSZakk Chen 
324294d1eaeSZakk Chen   if (CPUFeatures & FK_64BIT)
325294d1eaeSZakk Chen     Features.push_back("+64bit");
326294d1eaeSZakk Chen   else
327294d1eaeSZakk Chen     Features.push_back("-64bit");
328294d1eaeSZakk Chen 
329294d1eaeSZakk Chen   return true;
330294d1eaeSZakk Chen }
331294d1eaeSZakk Chen 
332294d1eaeSZakk Chen } // namespace RISCV
333294d1eaeSZakk Chen } // namespace llvm
334