1 //===- TargetLoweringBase.cpp - Implement the TargetLoweringBase class ----===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This implements the TargetLoweringBase class.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "llvm/ADT/BitVector.h"
14 #include "llvm/ADT/STLExtras.h"
15 #include "llvm/ADT/SmallVector.h"
16 #include "llvm/ADT/StringExtras.h"
17 #include "llvm/ADT/StringRef.h"
18 #include "llvm/ADT/Triple.h"
19 #include "llvm/ADT/Twine.h"
20 #include "llvm/Analysis/Loads.h"
21 #include "llvm/Analysis/TargetTransformInfo.h"
22 #include "llvm/CodeGen/Analysis.h"
23 #include "llvm/CodeGen/ISDOpcodes.h"
24 #include "llvm/CodeGen/MachineBasicBlock.h"
25 #include "llvm/CodeGen/MachineFrameInfo.h"
26 #include "llvm/CodeGen/MachineFunction.h"
27 #include "llvm/CodeGen/MachineInstr.h"
28 #include "llvm/CodeGen/MachineInstrBuilder.h"
29 #include "llvm/CodeGen/MachineMemOperand.h"
30 #include "llvm/CodeGen/MachineOperand.h"
31 #include "llvm/CodeGen/MachineRegisterInfo.h"
32 #include "llvm/CodeGen/RuntimeLibcalls.h"
33 #include "llvm/CodeGen/StackMaps.h"
34 #include "llvm/CodeGen/TargetLowering.h"
35 #include "llvm/CodeGen/TargetOpcodes.h"
36 #include "llvm/CodeGen/TargetRegisterInfo.h"
37 #include "llvm/CodeGen/ValueTypes.h"
38 #include "llvm/IR/Attributes.h"
39 #include "llvm/IR/CallingConv.h"
40 #include "llvm/IR/DataLayout.h"
41 #include "llvm/IR/DerivedTypes.h"
42 #include "llvm/IR/Function.h"
43 #include "llvm/IR/GlobalValue.h"
44 #include "llvm/IR/GlobalVariable.h"
45 #include "llvm/IR/IRBuilder.h"
46 #include "llvm/IR/Module.h"
47 #include "llvm/IR/Type.h"
48 #include "llvm/Support/Casting.h"
49 #include "llvm/Support/CommandLine.h"
50 #include "llvm/Support/Compiler.h"
51 #include "llvm/Support/ErrorHandling.h"
52 #include "llvm/Support/MachineValueType.h"
53 #include "llvm/Support/MathExtras.h"
54 #include "llvm/Target/TargetMachine.h"
55 #include "llvm/Target/TargetOptions.h"
56 #include "llvm/Transforms/Utils/SizeOpts.h"
57 #include <algorithm>
58 #include <cassert>
59 #include <cstddef>
60 #include <cstdint>
61 #include <cstring>
62 #include <iterator>
63 #include <string>
64 #include <tuple>
65 #include <utility>
66 
67 using namespace llvm;
68 
69 static cl::opt<bool> JumpIsExpensiveOverride(
70     "jump-is-expensive", cl::init(false),
71     cl::desc("Do not create extra branches to split comparison logic."),
72     cl::Hidden);
73 
74 static cl::opt<unsigned> MinimumJumpTableEntries
75   ("min-jump-table-entries", cl::init(4), cl::Hidden,
76    cl::desc("Set minimum number of entries to use a jump table."));
77 
78 static cl::opt<unsigned> MaximumJumpTableSize
79   ("max-jump-table-size", cl::init(UINT_MAX), cl::Hidden,
80    cl::desc("Set maximum size of jump tables."));
81 
82 /// Minimum jump table density for normal functions.
83 static cl::opt<unsigned>
84     JumpTableDensity("jump-table-density", cl::init(10), cl::Hidden,
85                      cl::desc("Minimum density for building a jump table in "
86                               "a normal function"));
87 
88 /// Minimum jump table density for -Os or -Oz functions.
89 static cl::opt<unsigned> OptsizeJumpTableDensity(
90     "optsize-jump-table-density", cl::init(40), cl::Hidden,
91     cl::desc("Minimum density for building a jump table in "
92              "an optsize function"));
93 
94 // FIXME: This option is only to test if the strict fp operation processed
95 // correctly by preventing mutating strict fp operation to normal fp operation
96 // during development. When the backend supports strict float operation, this
97 // option will be meaningless.
98 static cl::opt<bool> DisableStrictNodeMutation("disable-strictnode-mutation",
99        cl::desc("Don't mutate strict-float node to a legalize node"),
100        cl::init(false), cl::Hidden);
101 
102 static bool darwinHasSinCos(const Triple &TT) {
103   assert(TT.isOSDarwin() && "should be called with darwin triple");
104   // Don't bother with 32 bit x86.
105   if (TT.getArch() == Triple::x86)
106     return false;
107   // Macos < 10.9 has no sincos_stret.
108   if (TT.isMacOSX())
109     return !TT.isMacOSXVersionLT(10, 9) && TT.isArch64Bit();
110   // iOS < 7.0 has no sincos_stret.
111   if (TT.isiOS())
112     return !TT.isOSVersionLT(7, 0);
113   // Any other darwin such as WatchOS/TvOS is new enough.
114   return true;
115 }
116 
117 void TargetLoweringBase::InitLibcalls(const Triple &TT) {
118 #define HANDLE_LIBCALL(code, name) \
119   setLibcallName(RTLIB::code, name);
120 #include "llvm/IR/RuntimeLibcalls.def"
121 #undef HANDLE_LIBCALL
122   // Initialize calling conventions to their default.
123   for (int LC = 0; LC < RTLIB::UNKNOWN_LIBCALL; ++LC)
124     setLibcallCallingConv((RTLIB::Libcall)LC, CallingConv::C);
125 
126   // For IEEE quad-precision libcall names, PPC uses "kf" instead of "tf".
127   if (TT.isPPC()) {
128     setLibcallName(RTLIB::ADD_F128, "__addkf3");
129     setLibcallName(RTLIB::SUB_F128, "__subkf3");
130     setLibcallName(RTLIB::MUL_F128, "__mulkf3");
131     setLibcallName(RTLIB::DIV_F128, "__divkf3");
132     setLibcallName(RTLIB::POWI_F128, "__powikf2");
133     setLibcallName(RTLIB::FPEXT_F32_F128, "__extendsfkf2");
134     setLibcallName(RTLIB::FPEXT_F64_F128, "__extenddfkf2");
135     setLibcallName(RTLIB::FPROUND_F128_F32, "__trunckfsf2");
136     setLibcallName(RTLIB::FPROUND_F128_F64, "__trunckfdf2");
137     setLibcallName(RTLIB::FPTOSINT_F128_I32, "__fixkfsi");
138     setLibcallName(RTLIB::FPTOSINT_F128_I64, "__fixkfdi");
139     setLibcallName(RTLIB::FPTOSINT_F128_I128, "__fixkfti");
140     setLibcallName(RTLIB::FPTOUINT_F128_I32, "__fixunskfsi");
141     setLibcallName(RTLIB::FPTOUINT_F128_I64, "__fixunskfdi");
142     setLibcallName(RTLIB::FPTOUINT_F128_I128, "__fixunskfti");
143     setLibcallName(RTLIB::SINTTOFP_I32_F128, "__floatsikf");
144     setLibcallName(RTLIB::SINTTOFP_I64_F128, "__floatdikf");
145     setLibcallName(RTLIB::SINTTOFP_I128_F128, "__floattikf");
146     setLibcallName(RTLIB::UINTTOFP_I32_F128, "__floatunsikf");
147     setLibcallName(RTLIB::UINTTOFP_I64_F128, "__floatundikf");
148     setLibcallName(RTLIB::UINTTOFP_I128_F128, "__floatuntikf");
149     setLibcallName(RTLIB::OEQ_F128, "__eqkf2");
150     setLibcallName(RTLIB::UNE_F128, "__nekf2");
151     setLibcallName(RTLIB::OGE_F128, "__gekf2");
152     setLibcallName(RTLIB::OLT_F128, "__ltkf2");
153     setLibcallName(RTLIB::OLE_F128, "__lekf2");
154     setLibcallName(RTLIB::OGT_F128, "__gtkf2");
155     setLibcallName(RTLIB::UO_F128, "__unordkf2");
156   }
157 
158   // A few names are different on particular architectures or environments.
159   if (TT.isOSDarwin()) {
160     // For f16/f32 conversions, Darwin uses the standard naming scheme, instead
161     // of the gnueabi-style __gnu_*_ieee.
162     // FIXME: What about other targets?
163     setLibcallName(RTLIB::FPEXT_F16_F32, "__extendhfsf2");
164     setLibcallName(RTLIB::FPROUND_F32_F16, "__truncsfhf2");
165 
166     // Some darwins have an optimized __bzero/bzero function.
167     switch (TT.getArch()) {
168     case Triple::x86:
169     case Triple::x86_64:
170       if (TT.isMacOSX() && !TT.isMacOSXVersionLT(10, 6))
171         setLibcallName(RTLIB::BZERO, "__bzero");
172       break;
173     case Triple::aarch64:
174     case Triple::aarch64_32:
175       setLibcallName(RTLIB::BZERO, "bzero");
176       break;
177     default:
178       break;
179     }
180 
181     if (darwinHasSinCos(TT)) {
182       setLibcallName(RTLIB::SINCOS_STRET_F32, "__sincosf_stret");
183       setLibcallName(RTLIB::SINCOS_STRET_F64, "__sincos_stret");
184       if (TT.isWatchABI()) {
185         setLibcallCallingConv(RTLIB::SINCOS_STRET_F32,
186                               CallingConv::ARM_AAPCS_VFP);
187         setLibcallCallingConv(RTLIB::SINCOS_STRET_F64,
188                               CallingConv::ARM_AAPCS_VFP);
189       }
190     }
191   } else {
192     setLibcallName(RTLIB::FPEXT_F16_F32, "__gnu_h2f_ieee");
193     setLibcallName(RTLIB::FPROUND_F32_F16, "__gnu_f2h_ieee");
194   }
195 
196   if (TT.isGNUEnvironment() || TT.isOSFuchsia() ||
197       (TT.isAndroid() && !TT.isAndroidVersionLT(9))) {
198     setLibcallName(RTLIB::SINCOS_F32, "sincosf");
199     setLibcallName(RTLIB::SINCOS_F64, "sincos");
200     setLibcallName(RTLIB::SINCOS_F80, "sincosl");
201     setLibcallName(RTLIB::SINCOS_F128, "sincosl");
202     setLibcallName(RTLIB::SINCOS_PPCF128, "sincosl");
203   }
204 
205   if (TT.isPS4CPU()) {
206     setLibcallName(RTLIB::SINCOS_F32, "sincosf");
207     setLibcallName(RTLIB::SINCOS_F64, "sincos");
208   }
209 
210   if (TT.isOSOpenBSD()) {
211     setLibcallName(RTLIB::STACKPROTECTOR_CHECK_FAIL, nullptr);
212   }
213 }
214 
215 /// GetFPLibCall - Helper to return the right libcall for the given floating
216 /// point type, or UNKNOWN_LIBCALL if there is none.
217 RTLIB::Libcall RTLIB::getFPLibCall(EVT VT,
218                                    RTLIB::Libcall Call_F32,
219                                    RTLIB::Libcall Call_F64,
220                                    RTLIB::Libcall Call_F80,
221                                    RTLIB::Libcall Call_F128,
222                                    RTLIB::Libcall Call_PPCF128) {
223   return
224     VT == MVT::f32 ? Call_F32 :
225     VT == MVT::f64 ? Call_F64 :
226     VT == MVT::f80 ? Call_F80 :
227     VT == MVT::f128 ? Call_F128 :
228     VT == MVT::ppcf128 ? Call_PPCF128 :
229     RTLIB::UNKNOWN_LIBCALL;
230 }
231 
232 /// getFPEXT - Return the FPEXT_*_* value for the given types, or
233 /// UNKNOWN_LIBCALL if there is none.
234 RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
235   if (OpVT == MVT::f16) {
236     if (RetVT == MVT::f32)
237       return FPEXT_F16_F32;
238     if (RetVT == MVT::f64)
239       return FPEXT_F16_F64;
240     if (RetVT == MVT::f80)
241       return FPEXT_F16_F80;
242     if (RetVT == MVT::f128)
243       return FPEXT_F16_F128;
244   } else if (OpVT == MVT::f32) {
245     if (RetVT == MVT::f64)
246       return FPEXT_F32_F64;
247     if (RetVT == MVT::f128)
248       return FPEXT_F32_F128;
249     if (RetVT == MVT::ppcf128)
250       return FPEXT_F32_PPCF128;
251   } else if (OpVT == MVT::f64) {
252     if (RetVT == MVT::f128)
253       return FPEXT_F64_F128;
254     else if (RetVT == MVT::ppcf128)
255       return FPEXT_F64_PPCF128;
256   } else if (OpVT == MVT::f80) {
257     if (RetVT == MVT::f128)
258       return FPEXT_F80_F128;
259   }
260 
261   return UNKNOWN_LIBCALL;
262 }
263 
264 /// getFPROUND - Return the FPROUND_*_* value for the given types, or
265 /// UNKNOWN_LIBCALL if there is none.
266 RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
267   if (RetVT == MVT::f16) {
268     if (OpVT == MVT::f32)
269       return FPROUND_F32_F16;
270     if (OpVT == MVT::f64)
271       return FPROUND_F64_F16;
272     if (OpVT == MVT::f80)
273       return FPROUND_F80_F16;
274     if (OpVT == MVT::f128)
275       return FPROUND_F128_F16;
276     if (OpVT == MVT::ppcf128)
277       return FPROUND_PPCF128_F16;
278   } else if (RetVT == MVT::f32) {
279     if (OpVT == MVT::f64)
280       return FPROUND_F64_F32;
281     if (OpVT == MVT::f80)
282       return FPROUND_F80_F32;
283     if (OpVT == MVT::f128)
284       return FPROUND_F128_F32;
285     if (OpVT == MVT::ppcf128)
286       return FPROUND_PPCF128_F32;
287   } else if (RetVT == MVT::f64) {
288     if (OpVT == MVT::f80)
289       return FPROUND_F80_F64;
290     if (OpVT == MVT::f128)
291       return FPROUND_F128_F64;
292     if (OpVT == MVT::ppcf128)
293       return FPROUND_PPCF128_F64;
294   } else if (RetVT == MVT::f80) {
295     if (OpVT == MVT::f128)
296       return FPROUND_F128_F80;
297   }
298 
299   return UNKNOWN_LIBCALL;
300 }
301 
302 /// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
303 /// UNKNOWN_LIBCALL if there is none.
304 RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
305   if (OpVT == MVT::f16) {
306     if (RetVT == MVT::i32)
307       return FPTOSINT_F16_I32;
308     if (RetVT == MVT::i64)
309       return FPTOSINT_F16_I64;
310     if (RetVT == MVT::i128)
311       return FPTOSINT_F16_I128;
312   } else if (OpVT == MVT::f32) {
313     if (RetVT == MVT::i32)
314       return FPTOSINT_F32_I32;
315     if (RetVT == MVT::i64)
316       return FPTOSINT_F32_I64;
317     if (RetVT == MVT::i128)
318       return FPTOSINT_F32_I128;
319   } else if (OpVT == MVT::f64) {
320     if (RetVT == MVT::i32)
321       return FPTOSINT_F64_I32;
322     if (RetVT == MVT::i64)
323       return FPTOSINT_F64_I64;
324     if (RetVT == MVT::i128)
325       return FPTOSINT_F64_I128;
326   } else if (OpVT == MVT::f80) {
327     if (RetVT == MVT::i32)
328       return FPTOSINT_F80_I32;
329     if (RetVT == MVT::i64)
330       return FPTOSINT_F80_I64;
331     if (RetVT == MVT::i128)
332       return FPTOSINT_F80_I128;
333   } else if (OpVT == MVT::f128) {
334     if (RetVT == MVT::i32)
335       return FPTOSINT_F128_I32;
336     if (RetVT == MVT::i64)
337       return FPTOSINT_F128_I64;
338     if (RetVT == MVT::i128)
339       return FPTOSINT_F128_I128;
340   } else if (OpVT == MVT::ppcf128) {
341     if (RetVT == MVT::i32)
342       return FPTOSINT_PPCF128_I32;
343     if (RetVT == MVT::i64)
344       return FPTOSINT_PPCF128_I64;
345     if (RetVT == MVT::i128)
346       return FPTOSINT_PPCF128_I128;
347   }
348   return UNKNOWN_LIBCALL;
349 }
350 
351 /// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
352 /// UNKNOWN_LIBCALL if there is none.
353 RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
354   if (OpVT == MVT::f16) {
355     if (RetVT == MVT::i32)
356       return FPTOUINT_F16_I32;
357     if (RetVT == MVT::i64)
358       return FPTOUINT_F16_I64;
359     if (RetVT == MVT::i128)
360       return FPTOUINT_F16_I128;
361   } else if (OpVT == MVT::f32) {
362     if (RetVT == MVT::i32)
363       return FPTOUINT_F32_I32;
364     if (RetVT == MVT::i64)
365       return FPTOUINT_F32_I64;
366     if (RetVT == MVT::i128)
367       return FPTOUINT_F32_I128;
368   } else if (OpVT == MVT::f64) {
369     if (RetVT == MVT::i32)
370       return FPTOUINT_F64_I32;
371     if (RetVT == MVT::i64)
372       return FPTOUINT_F64_I64;
373     if (RetVT == MVT::i128)
374       return FPTOUINT_F64_I128;
375   } else if (OpVT == MVT::f80) {
376     if (RetVT == MVT::i32)
377       return FPTOUINT_F80_I32;
378     if (RetVT == MVT::i64)
379       return FPTOUINT_F80_I64;
380     if (RetVT == MVT::i128)
381       return FPTOUINT_F80_I128;
382   } else if (OpVT == MVT::f128) {
383     if (RetVT == MVT::i32)
384       return FPTOUINT_F128_I32;
385     if (RetVT == MVT::i64)
386       return FPTOUINT_F128_I64;
387     if (RetVT == MVT::i128)
388       return FPTOUINT_F128_I128;
389   } else if (OpVT == MVT::ppcf128) {
390     if (RetVT == MVT::i32)
391       return FPTOUINT_PPCF128_I32;
392     if (RetVT == MVT::i64)
393       return FPTOUINT_PPCF128_I64;
394     if (RetVT == MVT::i128)
395       return FPTOUINT_PPCF128_I128;
396   }
397   return UNKNOWN_LIBCALL;
398 }
399 
400 /// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
401 /// UNKNOWN_LIBCALL if there is none.
402 RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
403   if (OpVT == MVT::i32) {
404     if (RetVT == MVT::f16)
405       return SINTTOFP_I32_F16;
406     if (RetVT == MVT::f32)
407       return SINTTOFP_I32_F32;
408     if (RetVT == MVT::f64)
409       return SINTTOFP_I32_F64;
410     if (RetVT == MVT::f80)
411       return SINTTOFP_I32_F80;
412     if (RetVT == MVT::f128)
413       return SINTTOFP_I32_F128;
414     if (RetVT == MVT::ppcf128)
415       return SINTTOFP_I32_PPCF128;
416   } else if (OpVT == MVT::i64) {
417     if (RetVT == MVT::f16)
418       return SINTTOFP_I64_F16;
419     if (RetVT == MVT::f32)
420       return SINTTOFP_I64_F32;
421     if (RetVT == MVT::f64)
422       return SINTTOFP_I64_F64;
423     if (RetVT == MVT::f80)
424       return SINTTOFP_I64_F80;
425     if (RetVT == MVT::f128)
426       return SINTTOFP_I64_F128;
427     if (RetVT == MVT::ppcf128)
428       return SINTTOFP_I64_PPCF128;
429   } else if (OpVT == MVT::i128) {
430     if (RetVT == MVT::f16)
431       return SINTTOFP_I128_F16;
432     if (RetVT == MVT::f32)
433       return SINTTOFP_I128_F32;
434     if (RetVT == MVT::f64)
435       return SINTTOFP_I128_F64;
436     if (RetVT == MVT::f80)
437       return SINTTOFP_I128_F80;
438     if (RetVT == MVT::f128)
439       return SINTTOFP_I128_F128;
440     if (RetVT == MVT::ppcf128)
441       return SINTTOFP_I128_PPCF128;
442   }
443   return UNKNOWN_LIBCALL;
444 }
445 
446 /// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
447 /// UNKNOWN_LIBCALL if there is none.
448 RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
449   if (OpVT == MVT::i32) {
450     if (RetVT == MVT::f16)
451       return UINTTOFP_I32_F16;
452     if (RetVT == MVT::f32)
453       return UINTTOFP_I32_F32;
454     if (RetVT == MVT::f64)
455       return UINTTOFP_I32_F64;
456     if (RetVT == MVT::f80)
457       return UINTTOFP_I32_F80;
458     if (RetVT == MVT::f128)
459       return UINTTOFP_I32_F128;
460     if (RetVT == MVT::ppcf128)
461       return UINTTOFP_I32_PPCF128;
462   } else if (OpVT == MVT::i64) {
463     if (RetVT == MVT::f16)
464       return UINTTOFP_I64_F16;
465     if (RetVT == MVT::f32)
466       return UINTTOFP_I64_F32;
467     if (RetVT == MVT::f64)
468       return UINTTOFP_I64_F64;
469     if (RetVT == MVT::f80)
470       return UINTTOFP_I64_F80;
471     if (RetVT == MVT::f128)
472       return UINTTOFP_I64_F128;
473     if (RetVT == MVT::ppcf128)
474       return UINTTOFP_I64_PPCF128;
475   } else if (OpVT == MVT::i128) {
476     if (RetVT == MVT::f16)
477       return UINTTOFP_I128_F16;
478     if (RetVT == MVT::f32)
479       return UINTTOFP_I128_F32;
480     if (RetVT == MVT::f64)
481       return UINTTOFP_I128_F64;
482     if (RetVT == MVT::f80)
483       return UINTTOFP_I128_F80;
484     if (RetVT == MVT::f128)
485       return UINTTOFP_I128_F128;
486     if (RetVT == MVT::ppcf128)
487       return UINTTOFP_I128_PPCF128;
488   }
489   return UNKNOWN_LIBCALL;
490 }
491 
492 RTLIB::Libcall RTLIB::getPOWI(EVT RetVT) {
493   return getFPLibCall(RetVT, POWI_F32, POWI_F64, POWI_F80, POWI_F128,
494                       POWI_PPCF128);
495 }
496 
497 RTLIB::Libcall RTLIB::getOUTLINE_ATOMIC(unsigned Opc, AtomicOrdering Order,
498                                         MVT VT) {
499   unsigned ModeN, ModelN;
500   switch (VT.SimpleTy) {
501   case MVT::i8:
502     ModeN = 0;
503     break;
504   case MVT::i16:
505     ModeN = 1;
506     break;
507   case MVT::i32:
508     ModeN = 2;
509     break;
510   case MVT::i64:
511     ModeN = 3;
512     break;
513   case MVT::i128:
514     ModeN = 4;
515     break;
516   default:
517     return UNKNOWN_LIBCALL;
518   }
519 
520   switch (Order) {
521   case AtomicOrdering::Monotonic:
522     ModelN = 0;
523     break;
524   case AtomicOrdering::Acquire:
525     ModelN = 1;
526     break;
527   case AtomicOrdering::Release:
528     ModelN = 2;
529     break;
530   case AtomicOrdering::AcquireRelease:
531   case AtomicOrdering::SequentiallyConsistent:
532     ModelN = 3;
533     break;
534   default:
535     return UNKNOWN_LIBCALL;
536   }
537 
538 #define LCALLS(A, B)                                                           \
539   { A##B##_RELAX, A##B##_ACQ, A##B##_REL, A##B##_ACQ_REL }
540 #define LCALL5(A)                                                              \
541   LCALLS(A, 1), LCALLS(A, 2), LCALLS(A, 4), LCALLS(A, 8), LCALLS(A, 16)
542   switch (Opc) {
543   case ISD::ATOMIC_CMP_SWAP: {
544     const Libcall LC[5][4] = {LCALL5(OUTLINE_ATOMIC_CAS)};
545     return LC[ModeN][ModelN];
546   }
547   case ISD::ATOMIC_SWAP: {
548     const Libcall LC[5][4] = {LCALL5(OUTLINE_ATOMIC_SWP)};
549     return LC[ModeN][ModelN];
550   }
551   case ISD::ATOMIC_LOAD_ADD: {
552     const Libcall LC[5][4] = {LCALL5(OUTLINE_ATOMIC_LDADD)};
553     return LC[ModeN][ModelN];
554   }
555   case ISD::ATOMIC_LOAD_OR: {
556     const Libcall LC[5][4] = {LCALL5(OUTLINE_ATOMIC_LDSET)};
557     return LC[ModeN][ModelN];
558   }
559   case ISD::ATOMIC_LOAD_CLR: {
560     const Libcall LC[5][4] = {LCALL5(OUTLINE_ATOMIC_LDCLR)};
561     return LC[ModeN][ModelN];
562   }
563   case ISD::ATOMIC_LOAD_XOR: {
564     const Libcall LC[5][4] = {LCALL5(OUTLINE_ATOMIC_LDEOR)};
565     return LC[ModeN][ModelN];
566   }
567   default:
568     return UNKNOWN_LIBCALL;
569   }
570 #undef LCALLS
571 #undef LCALL5
572 }
573 
574 RTLIB::Libcall RTLIB::getSYNC(unsigned Opc, MVT VT) {
575 #define OP_TO_LIBCALL(Name, Enum)                                              \
576   case Name:                                                                   \
577     switch (VT.SimpleTy) {                                                     \
578     default:                                                                   \
579       return UNKNOWN_LIBCALL;                                                  \
580     case MVT::i8:                                                              \
581       return Enum##_1;                                                         \
582     case MVT::i16:                                                             \
583       return Enum##_2;                                                         \
584     case MVT::i32:                                                             \
585       return Enum##_4;                                                         \
586     case MVT::i64:                                                             \
587       return Enum##_8;                                                         \
588     case MVT::i128:                                                            \
589       return Enum##_16;                                                        \
590     }
591 
592   switch (Opc) {
593     OP_TO_LIBCALL(ISD::ATOMIC_SWAP, SYNC_LOCK_TEST_AND_SET)
594     OP_TO_LIBCALL(ISD::ATOMIC_CMP_SWAP, SYNC_VAL_COMPARE_AND_SWAP)
595     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_ADD, SYNC_FETCH_AND_ADD)
596     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_SUB, SYNC_FETCH_AND_SUB)
597     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_AND, SYNC_FETCH_AND_AND)
598     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_OR, SYNC_FETCH_AND_OR)
599     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_XOR, SYNC_FETCH_AND_XOR)
600     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_NAND, SYNC_FETCH_AND_NAND)
601     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_MAX, SYNC_FETCH_AND_MAX)
602     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_UMAX, SYNC_FETCH_AND_UMAX)
603     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_MIN, SYNC_FETCH_AND_MIN)
604     OP_TO_LIBCALL(ISD::ATOMIC_LOAD_UMIN, SYNC_FETCH_AND_UMIN)
605   }
606 
607 #undef OP_TO_LIBCALL
608 
609   return UNKNOWN_LIBCALL;
610 }
611 
612 RTLIB::Libcall RTLIB::getMEMCPY_ELEMENT_UNORDERED_ATOMIC(uint64_t ElementSize) {
613   switch (ElementSize) {
614   case 1:
615     return MEMCPY_ELEMENT_UNORDERED_ATOMIC_1;
616   case 2:
617     return MEMCPY_ELEMENT_UNORDERED_ATOMIC_2;
618   case 4:
619     return MEMCPY_ELEMENT_UNORDERED_ATOMIC_4;
620   case 8:
621     return MEMCPY_ELEMENT_UNORDERED_ATOMIC_8;
622   case 16:
623     return MEMCPY_ELEMENT_UNORDERED_ATOMIC_16;
624   default:
625     return UNKNOWN_LIBCALL;
626   }
627 }
628 
629 RTLIB::Libcall RTLIB::getMEMMOVE_ELEMENT_UNORDERED_ATOMIC(uint64_t ElementSize) {
630   switch (ElementSize) {
631   case 1:
632     return MEMMOVE_ELEMENT_UNORDERED_ATOMIC_1;
633   case 2:
634     return MEMMOVE_ELEMENT_UNORDERED_ATOMIC_2;
635   case 4:
636     return MEMMOVE_ELEMENT_UNORDERED_ATOMIC_4;
637   case 8:
638     return MEMMOVE_ELEMENT_UNORDERED_ATOMIC_8;
639   case 16:
640     return MEMMOVE_ELEMENT_UNORDERED_ATOMIC_16;
641   default:
642     return UNKNOWN_LIBCALL;
643   }
644 }
645 
646 RTLIB::Libcall RTLIB::getMEMSET_ELEMENT_UNORDERED_ATOMIC(uint64_t ElementSize) {
647   switch (ElementSize) {
648   case 1:
649     return MEMSET_ELEMENT_UNORDERED_ATOMIC_1;
650   case 2:
651     return MEMSET_ELEMENT_UNORDERED_ATOMIC_2;
652   case 4:
653     return MEMSET_ELEMENT_UNORDERED_ATOMIC_4;
654   case 8:
655     return MEMSET_ELEMENT_UNORDERED_ATOMIC_8;
656   case 16:
657     return MEMSET_ELEMENT_UNORDERED_ATOMIC_16;
658   default:
659     return UNKNOWN_LIBCALL;
660   }
661 }
662 
663 /// InitCmpLibcallCCs - Set default comparison libcall CC.
664 static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
665   memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
666   CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
667   CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
668   CCs[RTLIB::OEQ_F128] = ISD::SETEQ;
669   CCs[RTLIB::OEQ_PPCF128] = ISD::SETEQ;
670   CCs[RTLIB::UNE_F32] = ISD::SETNE;
671   CCs[RTLIB::UNE_F64] = ISD::SETNE;
672   CCs[RTLIB::UNE_F128] = ISD::SETNE;
673   CCs[RTLIB::UNE_PPCF128] = ISD::SETNE;
674   CCs[RTLIB::OGE_F32] = ISD::SETGE;
675   CCs[RTLIB::OGE_F64] = ISD::SETGE;
676   CCs[RTLIB::OGE_F128] = ISD::SETGE;
677   CCs[RTLIB::OGE_PPCF128] = ISD::SETGE;
678   CCs[RTLIB::OLT_F32] = ISD::SETLT;
679   CCs[RTLIB::OLT_F64] = ISD::SETLT;
680   CCs[RTLIB::OLT_F128] = ISD::SETLT;
681   CCs[RTLIB::OLT_PPCF128] = ISD::SETLT;
682   CCs[RTLIB::OLE_F32] = ISD::SETLE;
683   CCs[RTLIB::OLE_F64] = ISD::SETLE;
684   CCs[RTLIB::OLE_F128] = ISD::SETLE;
685   CCs[RTLIB::OLE_PPCF128] = ISD::SETLE;
686   CCs[RTLIB::OGT_F32] = ISD::SETGT;
687   CCs[RTLIB::OGT_F64] = ISD::SETGT;
688   CCs[RTLIB::OGT_F128] = ISD::SETGT;
689   CCs[RTLIB::OGT_PPCF128] = ISD::SETGT;
690   CCs[RTLIB::UO_F32] = ISD::SETNE;
691   CCs[RTLIB::UO_F64] = ISD::SETNE;
692   CCs[RTLIB::UO_F128] = ISD::SETNE;
693   CCs[RTLIB::UO_PPCF128] = ISD::SETNE;
694 }
695 
696 /// NOTE: The TargetMachine owns TLOF.
697 TargetLoweringBase::TargetLoweringBase(const TargetMachine &tm) : TM(tm) {
698   initActions();
699 
700   // Perform these initializations only once.
701   MaxStoresPerMemset = MaxStoresPerMemcpy = MaxStoresPerMemmove =
702       MaxLoadsPerMemcmp = 8;
703   MaxGluedStoresPerMemcpy = 0;
704   MaxStoresPerMemsetOptSize = MaxStoresPerMemcpyOptSize =
705       MaxStoresPerMemmoveOptSize = MaxLoadsPerMemcmpOptSize = 4;
706   HasMultipleConditionRegisters = false;
707   HasExtractBitsInsn = false;
708   JumpIsExpensive = JumpIsExpensiveOverride;
709   PredictableSelectIsExpensive = false;
710   EnableExtLdPromotion = false;
711   StackPointerRegisterToSaveRestore = 0;
712   BooleanContents = UndefinedBooleanContent;
713   BooleanFloatContents = UndefinedBooleanContent;
714   BooleanVectorContents = UndefinedBooleanContent;
715   SchedPreferenceInfo = Sched::ILP;
716   GatherAllAliasesMaxDepth = 18;
717   IsStrictFPEnabled = DisableStrictNodeMutation;
718   // TODO: the default will be switched to 0 in the next commit, along
719   // with the Target-specific changes necessary.
720   MaxAtomicSizeInBitsSupported = 1024;
721 
722   MinCmpXchgSizeInBits = 0;
723   SupportsUnalignedAtomics = false;
724 
725   std::fill(std::begin(LibcallRoutineNames), std::end(LibcallRoutineNames), nullptr);
726 
727   InitLibcalls(TM.getTargetTriple());
728   InitCmpLibcallCCs(CmpLibcallCCs);
729 }
730 
731 void TargetLoweringBase::initActions() {
732   // All operations default to being supported.
733   memset(OpActions, 0, sizeof(OpActions));
734   memset(LoadExtActions, 0, sizeof(LoadExtActions));
735   memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
736   memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
737   memset(CondCodeActions, 0, sizeof(CondCodeActions));
738   std::fill(std::begin(RegClassForVT), std::end(RegClassForVT), nullptr);
739   std::fill(std::begin(TargetDAGCombineArray),
740             std::end(TargetDAGCombineArray), 0);
741 
742   for (MVT VT : MVT::fp_valuetypes()) {
743     MVT IntVT = MVT::getIntegerVT(VT.getFixedSizeInBits());
744     if (IntVT.isValid()) {
745       setOperationAction(ISD::ATOMIC_SWAP, VT, Promote);
746       AddPromotedToType(ISD::ATOMIC_SWAP, VT, IntVT);
747     }
748   }
749 
750   // Set default actions for various operations.
751   for (MVT VT : MVT::all_valuetypes()) {
752     // Default all indexed load / store to expand.
753     for (unsigned IM = (unsigned)ISD::PRE_INC;
754          IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
755       setIndexedLoadAction(IM, VT, Expand);
756       setIndexedStoreAction(IM, VT, Expand);
757       setIndexedMaskedLoadAction(IM, VT, Expand);
758       setIndexedMaskedStoreAction(IM, VT, Expand);
759     }
760 
761     // Most backends expect to see the node which just returns the value loaded.
762     setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, VT, Expand);
763 
764     // These operations default to expand.
765     setOperationAction(ISD::FGETSIGN, VT, Expand);
766     setOperationAction(ISD::CONCAT_VECTORS, VT, Expand);
767     setOperationAction(ISD::FMINNUM, VT, Expand);
768     setOperationAction(ISD::FMAXNUM, VT, Expand);
769     setOperationAction(ISD::FMINNUM_IEEE, VT, Expand);
770     setOperationAction(ISD::FMAXNUM_IEEE, VT, Expand);
771     setOperationAction(ISD::FMINIMUM, VT, Expand);
772     setOperationAction(ISD::FMAXIMUM, VT, Expand);
773     setOperationAction(ISD::FMAD, VT, Expand);
774     setOperationAction(ISD::SMIN, VT, Expand);
775     setOperationAction(ISD::SMAX, VT, Expand);
776     setOperationAction(ISD::UMIN, VT, Expand);
777     setOperationAction(ISD::UMAX, VT, Expand);
778     setOperationAction(ISD::ABS, VT, Expand);
779     setOperationAction(ISD::FSHL, VT, Expand);
780     setOperationAction(ISD::FSHR, VT, Expand);
781     setOperationAction(ISD::SADDSAT, VT, Expand);
782     setOperationAction(ISD::UADDSAT, VT, Expand);
783     setOperationAction(ISD::SSUBSAT, VT, Expand);
784     setOperationAction(ISD::USUBSAT, VT, Expand);
785     setOperationAction(ISD::SSHLSAT, VT, Expand);
786     setOperationAction(ISD::USHLSAT, VT, Expand);
787     setOperationAction(ISD::SMULFIX, VT, Expand);
788     setOperationAction(ISD::SMULFIXSAT, VT, Expand);
789     setOperationAction(ISD::UMULFIX, VT, Expand);
790     setOperationAction(ISD::UMULFIXSAT, VT, Expand);
791     setOperationAction(ISD::SDIVFIX, VT, Expand);
792     setOperationAction(ISD::SDIVFIXSAT, VT, Expand);
793     setOperationAction(ISD::UDIVFIX, VT, Expand);
794     setOperationAction(ISD::UDIVFIXSAT, VT, Expand);
795     setOperationAction(ISD::FP_TO_SINT_SAT, VT, Expand);
796     setOperationAction(ISD::FP_TO_UINT_SAT, VT, Expand);
797 
798     // Overflow operations default to expand
799     setOperationAction(ISD::SADDO, VT, Expand);
800     setOperationAction(ISD::SSUBO, VT, Expand);
801     setOperationAction(ISD::UADDO, VT, Expand);
802     setOperationAction(ISD::USUBO, VT, Expand);
803     setOperationAction(ISD::SMULO, VT, Expand);
804     setOperationAction(ISD::UMULO, VT, Expand);
805 
806     // ADDCARRY operations default to expand
807     setOperationAction(ISD::ADDCARRY, VT, Expand);
808     setOperationAction(ISD::SUBCARRY, VT, Expand);
809     setOperationAction(ISD::SETCCCARRY, VT, Expand);
810     setOperationAction(ISD::SADDO_CARRY, VT, Expand);
811     setOperationAction(ISD::SSUBO_CARRY, VT, Expand);
812 
813     // ADDC/ADDE/SUBC/SUBE default to expand.
814     setOperationAction(ISD::ADDC, VT, Expand);
815     setOperationAction(ISD::ADDE, VT, Expand);
816     setOperationAction(ISD::SUBC, VT, Expand);
817     setOperationAction(ISD::SUBE, VT, Expand);
818 
819     // Absolute difference
820     setOperationAction(ISD::ABDS, VT, Expand);
821     setOperationAction(ISD::ABDU, VT, Expand);
822 
823     // These default to Expand so they will be expanded to CTLZ/CTTZ by default.
824     setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
825     setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
826 
827     setOperationAction(ISD::BITREVERSE, VT, Expand);
828     setOperationAction(ISD::PARITY, VT, Expand);
829 
830     // These library functions default to expand.
831     setOperationAction(ISD::FROUND, VT, Expand);
832     setOperationAction(ISD::FROUNDEVEN, VT, Expand);
833     setOperationAction(ISD::FPOWI, VT, Expand);
834 
835     // These operations default to expand for vector types.
836     if (VT.isVector()) {
837       setOperationAction(ISD::FCOPYSIGN, VT, Expand);
838       setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
839       setOperationAction(ISD::ANY_EXTEND_VECTOR_INREG, VT, Expand);
840       setOperationAction(ISD::SIGN_EXTEND_VECTOR_INREG, VT, Expand);
841       setOperationAction(ISD::ZERO_EXTEND_VECTOR_INREG, VT, Expand);
842       setOperationAction(ISD::SPLAT_VECTOR, VT, Expand);
843     }
844 
845     // Constrained floating-point operations default to expand.
846 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN)               \
847     setOperationAction(ISD::STRICT_##DAGN, VT, Expand);
848 #include "llvm/IR/ConstrainedOps.def"
849 
850     // For most targets @llvm.get.dynamic.area.offset just returns 0.
851     setOperationAction(ISD::GET_DYNAMIC_AREA_OFFSET, VT, Expand);
852 
853     // Vector reduction default to expand.
854     setOperationAction(ISD::VECREDUCE_FADD, VT, Expand);
855     setOperationAction(ISD::VECREDUCE_FMUL, VT, Expand);
856     setOperationAction(ISD::VECREDUCE_ADD, VT, Expand);
857     setOperationAction(ISD::VECREDUCE_MUL, VT, Expand);
858     setOperationAction(ISD::VECREDUCE_AND, VT, Expand);
859     setOperationAction(ISD::VECREDUCE_OR, VT, Expand);
860     setOperationAction(ISD::VECREDUCE_XOR, VT, Expand);
861     setOperationAction(ISD::VECREDUCE_SMAX, VT, Expand);
862     setOperationAction(ISD::VECREDUCE_SMIN, VT, Expand);
863     setOperationAction(ISD::VECREDUCE_UMAX, VT, Expand);
864     setOperationAction(ISD::VECREDUCE_UMIN, VT, Expand);
865     setOperationAction(ISD::VECREDUCE_FMAX, VT, Expand);
866     setOperationAction(ISD::VECREDUCE_FMIN, VT, Expand);
867     setOperationAction(ISD::VECREDUCE_SEQ_FADD, VT, Expand);
868     setOperationAction(ISD::VECREDUCE_SEQ_FMUL, VT, Expand);
869 
870     // Named vector shuffles default to expand.
871     setOperationAction(ISD::VECTOR_SPLICE, VT, Expand);
872   }
873 
874   // Most targets ignore the @llvm.prefetch intrinsic.
875   setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
876 
877   // Most targets also ignore the @llvm.readcyclecounter intrinsic.
878   setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Expand);
879 
880   // ConstantFP nodes default to expand.  Targets can either change this to
881   // Legal, in which case all fp constants are legal, or use isFPImmLegal()
882   // to optimize expansions for certain constants.
883   setOperationAction(ISD::ConstantFP, MVT::f16, Expand);
884   setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
885   setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
886   setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
887   setOperationAction(ISD::ConstantFP, MVT::f128, Expand);
888 
889   // These library functions default to expand.
890   for (MVT VT : {MVT::f32, MVT::f64, MVT::f128}) {
891     setOperationAction(ISD::FCBRT,      VT, Expand);
892     setOperationAction(ISD::FLOG ,      VT, Expand);
893     setOperationAction(ISD::FLOG2,      VT, Expand);
894     setOperationAction(ISD::FLOG10,     VT, Expand);
895     setOperationAction(ISD::FEXP ,      VT, Expand);
896     setOperationAction(ISD::FEXP2,      VT, Expand);
897     setOperationAction(ISD::FFLOOR,     VT, Expand);
898     setOperationAction(ISD::FNEARBYINT, VT, Expand);
899     setOperationAction(ISD::FCEIL,      VT, Expand);
900     setOperationAction(ISD::FRINT,      VT, Expand);
901     setOperationAction(ISD::FTRUNC,     VT, Expand);
902     setOperationAction(ISD::LROUND,     VT, Expand);
903     setOperationAction(ISD::LLROUND,    VT, Expand);
904     setOperationAction(ISD::LRINT,      VT, Expand);
905     setOperationAction(ISD::LLRINT,     VT, Expand);
906   }
907 
908   // Default ISD::TRAP to expand (which turns it into abort).
909   setOperationAction(ISD::TRAP, MVT::Other, Expand);
910 
911   // On most systems, DEBUGTRAP and TRAP have no difference. The "Expand"
912   // here is to inform DAG Legalizer to replace DEBUGTRAP with TRAP.
913   setOperationAction(ISD::DEBUGTRAP, MVT::Other, Expand);
914 
915   setOperationAction(ISD::UBSANTRAP, MVT::Other, Expand);
916 }
917 
918 MVT TargetLoweringBase::getScalarShiftAmountTy(const DataLayout &DL,
919                                                EVT) const {
920   return MVT::getIntegerVT(DL.getPointerSizeInBits(0));
921 }
922 
923 EVT TargetLoweringBase::getShiftAmountTy(EVT LHSTy, const DataLayout &DL,
924                                          bool LegalTypes) const {
925   assert(LHSTy.isInteger() && "Shift amount is not an integer type!");
926   if (LHSTy.isVector())
927     return LHSTy;
928   return LegalTypes ? getScalarShiftAmountTy(DL, LHSTy)
929                     : getPointerTy(DL);
930 }
931 
932 bool TargetLoweringBase::canOpTrap(unsigned Op, EVT VT) const {
933   assert(isTypeLegal(VT));
934   switch (Op) {
935   default:
936     return false;
937   case ISD::SDIV:
938   case ISD::UDIV:
939   case ISD::SREM:
940   case ISD::UREM:
941     return true;
942   }
943 }
944 
945 bool TargetLoweringBase::isFreeAddrSpaceCast(unsigned SrcAS,
946                                              unsigned DestAS) const {
947   return TM.isNoopAddrSpaceCast(SrcAS, DestAS);
948 }
949 
950 void TargetLoweringBase::setJumpIsExpensive(bool isExpensive) {
951   // If the command-line option was specified, ignore this request.
952   if (!JumpIsExpensiveOverride.getNumOccurrences())
953     JumpIsExpensive = isExpensive;
954 }
955 
956 TargetLoweringBase::LegalizeKind
957 TargetLoweringBase::getTypeConversion(LLVMContext &Context, EVT VT) const {
958   // If this is a simple type, use the ComputeRegisterProp mechanism.
959   if (VT.isSimple()) {
960     MVT SVT = VT.getSimpleVT();
961     assert((unsigned)SVT.SimpleTy < array_lengthof(TransformToType));
962     MVT NVT = TransformToType[SVT.SimpleTy];
963     LegalizeTypeAction LA = ValueTypeActions.getTypeAction(SVT);
964 
965     assert((LA == TypeLegal || LA == TypeSoftenFloat ||
966             LA == TypeSoftPromoteHalf ||
967             (NVT.isVector() ||
968              ValueTypeActions.getTypeAction(NVT) != TypePromoteInteger)) &&
969            "Promote may not follow Expand or Promote");
970 
971     if (LA == TypeSplitVector)
972       return LegalizeKind(LA, EVT(SVT).getHalfNumVectorElementsVT(Context));
973     if (LA == TypeScalarizeVector)
974       return LegalizeKind(LA, SVT.getVectorElementType());
975     return LegalizeKind(LA, NVT);
976   }
977 
978   // Handle Extended Scalar Types.
979   if (!VT.isVector()) {
980     assert(VT.isInteger() && "Float types must be simple");
981     unsigned BitSize = VT.getSizeInBits();
982     // First promote to a power-of-two size, then expand if necessary.
983     if (BitSize < 8 || !isPowerOf2_32(BitSize)) {
984       EVT NVT = VT.getRoundIntegerType(Context);
985       assert(NVT != VT && "Unable to round integer VT");
986       LegalizeKind NextStep = getTypeConversion(Context, NVT);
987       // Avoid multi-step promotion.
988       if (NextStep.first == TypePromoteInteger)
989         return NextStep;
990       // Return rounded integer type.
991       return LegalizeKind(TypePromoteInteger, NVT);
992     }
993 
994     return LegalizeKind(TypeExpandInteger,
995                         EVT::getIntegerVT(Context, VT.getSizeInBits() / 2));
996   }
997 
998   // Handle vector types.
999   ElementCount NumElts = VT.getVectorElementCount();
1000   EVT EltVT = VT.getVectorElementType();
1001 
1002   // Vectors with only one element are always scalarized.
1003   if (NumElts.isScalar())
1004     return LegalizeKind(TypeScalarizeVector, EltVT);
1005 
1006   // Try to widen vector elements until the element type is a power of two and
1007   // promote it to a legal type later on, for example:
1008   // <3 x i8> -> <4 x i8> -> <4 x i32>
1009   if (EltVT.isInteger()) {
1010     // Vectors with a number of elements that is not a power of two are always
1011     // widened, for example <3 x i8> -> <4 x i8>.
1012     if (!VT.isPow2VectorType()) {
1013       NumElts = NumElts.coefficientNextPowerOf2();
1014       EVT NVT = EVT::getVectorVT(Context, EltVT, NumElts);
1015       return LegalizeKind(TypeWidenVector, NVT);
1016     }
1017 
1018     // Examine the element type.
1019     LegalizeKind LK = getTypeConversion(Context, EltVT);
1020 
1021     // If type is to be expanded, split the vector.
1022     //  <4 x i140> -> <2 x i140>
1023     if (LK.first == TypeExpandInteger) {
1024       if (VT.getVectorElementCount().isScalable())
1025         return LegalizeKind(TypeScalarizeScalableVector, EltVT);
1026       return LegalizeKind(TypeSplitVector,
1027                           VT.getHalfNumVectorElementsVT(Context));
1028     }
1029 
1030     // Promote the integer element types until a legal vector type is found
1031     // or until the element integer type is too big. If a legal type was not
1032     // found, fallback to the usual mechanism of widening/splitting the
1033     // vector.
1034     EVT OldEltVT = EltVT;
1035     while (true) {
1036       // Increase the bitwidth of the element to the next pow-of-two
1037       // (which is greater than 8 bits).
1038       EltVT = EVT::getIntegerVT(Context, 1 + EltVT.getSizeInBits())
1039                   .getRoundIntegerType(Context);
1040 
1041       // Stop trying when getting a non-simple element type.
1042       // Note that vector elements may be greater than legal vector element
1043       // types. Example: X86 XMM registers hold 64bit element on 32bit
1044       // systems.
1045       if (!EltVT.isSimple())
1046         break;
1047 
1048       // Build a new vector type and check if it is legal.
1049       MVT NVT = MVT::getVectorVT(EltVT.getSimpleVT(), NumElts);
1050       // Found a legal promoted vector type.
1051       if (NVT != MVT() && ValueTypeActions.getTypeAction(NVT) == TypeLegal)
1052         return LegalizeKind(TypePromoteInteger,
1053                             EVT::getVectorVT(Context, EltVT, NumElts));
1054     }
1055 
1056     // Reset the type to the unexpanded type if we did not find a legal vector
1057     // type with a promoted vector element type.
1058     EltVT = OldEltVT;
1059   }
1060 
1061   // Try to widen the vector until a legal type is found.
1062   // If there is no wider legal type, split the vector.
1063   while (true) {
1064     // Round up to the next power of 2.
1065     NumElts = NumElts.coefficientNextPowerOf2();
1066 
1067     // If there is no simple vector type with this many elements then there
1068     // cannot be a larger legal vector type.  Note that this assumes that
1069     // there are no skipped intermediate vector types in the simple types.
1070     if (!EltVT.isSimple())
1071       break;
1072     MVT LargerVector = MVT::getVectorVT(EltVT.getSimpleVT(), NumElts);
1073     if (LargerVector == MVT())
1074       break;
1075 
1076     // If this type is legal then widen the vector.
1077     if (ValueTypeActions.getTypeAction(LargerVector) == TypeLegal)
1078       return LegalizeKind(TypeWidenVector, LargerVector);
1079   }
1080 
1081   // Widen odd vectors to next power of two.
1082   if (!VT.isPow2VectorType()) {
1083     EVT NVT = VT.getPow2VectorType(Context);
1084     return LegalizeKind(TypeWidenVector, NVT);
1085   }
1086 
1087   if (VT.getVectorElementCount() == ElementCount::getScalable(1))
1088     return LegalizeKind(TypeScalarizeScalableVector, EltVT);
1089 
1090   // Vectors with illegal element types are expanded.
1091   EVT NVT = EVT::getVectorVT(Context, EltVT,
1092                              VT.getVectorElementCount().divideCoefficientBy(2));
1093   return LegalizeKind(TypeSplitVector, NVT);
1094 }
1095 
1096 static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
1097                                           unsigned &NumIntermediates,
1098                                           MVT &RegisterVT,
1099                                           TargetLoweringBase *TLI) {
1100   // Figure out the right, legal destination reg to copy into.
1101   ElementCount EC = VT.getVectorElementCount();
1102   MVT EltTy = VT.getVectorElementType();
1103 
1104   unsigned NumVectorRegs = 1;
1105 
1106   // Scalable vectors cannot be scalarized, so splitting or widening is
1107   // required.
1108   if (VT.isScalableVector() && !isPowerOf2_32(EC.getKnownMinValue()))
1109     llvm_unreachable(
1110         "Splitting or widening of non-power-of-2 MVTs is not implemented.");
1111 
1112   // FIXME: We don't support non-power-of-2-sized vectors for now.
1113   // Ideally we could break down into LHS/RHS like LegalizeDAG does.
1114   if (!isPowerOf2_32(EC.getKnownMinValue())) {
1115     // Split EC to unit size (scalable property is preserved).
1116     NumVectorRegs = EC.getKnownMinValue();
1117     EC = ElementCount::getFixed(1);
1118   }
1119 
1120   // Divide the input until we get to a supported size. This will
1121   // always end up with an EC that represent a scalar or a scalable
1122   // scalar.
1123   while (EC.getKnownMinValue() > 1 &&
1124          !TLI->isTypeLegal(MVT::getVectorVT(EltTy, EC))) {
1125     EC = EC.divideCoefficientBy(2);
1126     NumVectorRegs <<= 1;
1127   }
1128 
1129   NumIntermediates = NumVectorRegs;
1130 
1131   MVT NewVT = MVT::getVectorVT(EltTy, EC);
1132   if (!TLI->isTypeLegal(NewVT))
1133     NewVT = EltTy;
1134   IntermediateVT = NewVT;
1135 
1136   unsigned LaneSizeInBits = NewVT.getScalarSizeInBits();
1137 
1138   // Convert sizes such as i33 to i64.
1139   if (!isPowerOf2_32(LaneSizeInBits))
1140     LaneSizeInBits = NextPowerOf2(LaneSizeInBits);
1141 
1142   MVT DestVT = TLI->getRegisterType(NewVT);
1143   RegisterVT = DestVT;
1144   if (EVT(DestVT).bitsLT(NewVT))    // Value is expanded, e.g. i64 -> i16.
1145     return NumVectorRegs * (LaneSizeInBits / DestVT.getScalarSizeInBits());
1146 
1147   // Otherwise, promotion or legal types use the same number of registers as
1148   // the vector decimated to the appropriate level.
1149   return NumVectorRegs;
1150 }
1151 
1152 /// isLegalRC - Return true if the value types that can be represented by the
1153 /// specified register class are all legal.
1154 bool TargetLoweringBase::isLegalRC(const TargetRegisterInfo &TRI,
1155                                    const TargetRegisterClass &RC) const {
1156   for (auto I = TRI.legalclasstypes_begin(RC); *I != MVT::Other; ++I)
1157     if (isTypeLegal(*I))
1158       return true;
1159   return false;
1160 }
1161 
1162 /// Replace/modify any TargetFrameIndex operands with a targte-dependent
1163 /// sequence of memory operands that is recognized by PrologEpilogInserter.
1164 MachineBasicBlock *
1165 TargetLoweringBase::emitPatchPoint(MachineInstr &InitialMI,
1166                                    MachineBasicBlock *MBB) const {
1167   MachineInstr *MI = &InitialMI;
1168   MachineFunction &MF = *MI->getMF();
1169   MachineFrameInfo &MFI = MF.getFrameInfo();
1170 
1171   // We're handling multiple types of operands here:
1172   // PATCHPOINT MetaArgs - live-in, read only, direct
1173   // STATEPOINT Deopt Spill - live-through, read only, indirect
1174   // STATEPOINT Deopt Alloca - live-through, read only, direct
1175   // (We're currently conservative and mark the deopt slots read/write in
1176   // practice.)
1177   // STATEPOINT GC Spill - live-through, read/write, indirect
1178   // STATEPOINT GC Alloca - live-through, read/write, direct
1179   // The live-in vs live-through is handled already (the live through ones are
1180   // all stack slots), but we need to handle the different type of stackmap
1181   // operands and memory effects here.
1182 
1183   if (!llvm::any_of(MI->operands(),
1184                     [](MachineOperand &Operand) { return Operand.isFI(); }))
1185     return MBB;
1186 
1187   MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), MI->getDesc());
1188 
1189   // Inherit previous memory operands.
1190   MIB.cloneMemRefs(*MI);
1191 
1192   for (unsigned i = 0; i < MI->getNumOperands(); ++i) {
1193     MachineOperand &MO = MI->getOperand(i);
1194     if (!MO.isFI()) {
1195       // Index of Def operand this Use it tied to.
1196       // Since Defs are coming before Uses, if Use is tied, then
1197       // index of Def must be smaller that index of that Use.
1198       // Also, Defs preserve their position in new MI.
1199       unsigned TiedTo = i;
1200       if (MO.isReg() && MO.isTied())
1201         TiedTo = MI->findTiedOperandIdx(i);
1202       MIB.add(MO);
1203       if (TiedTo < i)
1204         MIB->tieOperands(TiedTo, MIB->getNumOperands() - 1);
1205       continue;
1206     }
1207 
1208     // foldMemoryOperand builds a new MI after replacing a single FI operand
1209     // with the canonical set of five x86 addressing-mode operands.
1210     int FI = MO.getIndex();
1211 
1212     // Add frame index operands recognized by stackmaps.cpp
1213     if (MFI.isStatepointSpillSlotObjectIndex(FI)) {
1214       // indirect-mem-ref tag, size, #FI, offset.
1215       // Used for spills inserted by StatepointLowering.  This codepath is not
1216       // used for patchpoints/stackmaps at all, for these spilling is done via
1217       // foldMemoryOperand callback only.
1218       assert(MI->getOpcode() == TargetOpcode::STATEPOINT && "sanity");
1219       MIB.addImm(StackMaps::IndirectMemRefOp);
1220       MIB.addImm(MFI.getObjectSize(FI));
1221       MIB.add(MO);
1222       MIB.addImm(0);
1223     } else {
1224       // direct-mem-ref tag, #FI, offset.
1225       // Used by patchpoint, and direct alloca arguments to statepoints
1226       MIB.addImm(StackMaps::DirectMemRefOp);
1227       MIB.add(MO);
1228       MIB.addImm(0);
1229     }
1230 
1231     assert(MIB->mayLoad() && "Folded a stackmap use to a non-load!");
1232 
1233     // Add a new memory operand for this FI.
1234     assert(MFI.getObjectOffset(FI) != -1);
1235 
1236     // Note: STATEPOINT MMOs are added during SelectionDAG.  STACKMAP, and
1237     // PATCHPOINT should be updated to do the same. (TODO)
1238     if (MI->getOpcode() != TargetOpcode::STATEPOINT) {
1239       auto Flags = MachineMemOperand::MOLoad;
1240       MachineMemOperand *MMO = MF.getMachineMemOperand(
1241           MachinePointerInfo::getFixedStack(MF, FI), Flags,
1242           MF.getDataLayout().getPointerSize(), MFI.getObjectAlign(FI));
1243       MIB->addMemOperand(MF, MMO);
1244     }
1245   }
1246   MBB->insert(MachineBasicBlock::iterator(MI), MIB);
1247   MI->eraseFromParent();
1248   return MBB;
1249 }
1250 
1251 /// findRepresentativeClass - Return the largest legal super-reg register class
1252 /// of the register class for the specified type and its associated "cost".
1253 // This function is in TargetLowering because it uses RegClassForVT which would
1254 // need to be moved to TargetRegisterInfo and would necessitate moving
1255 // isTypeLegal over as well - a massive change that would just require
1256 // TargetLowering having a TargetRegisterInfo class member that it would use.
1257 std::pair<const TargetRegisterClass *, uint8_t>
1258 TargetLoweringBase::findRepresentativeClass(const TargetRegisterInfo *TRI,
1259                                             MVT VT) const {
1260   const TargetRegisterClass *RC = RegClassForVT[VT.SimpleTy];
1261   if (!RC)
1262     return std::make_pair(RC, 0);
1263 
1264   // Compute the set of all super-register classes.
1265   BitVector SuperRegRC(TRI->getNumRegClasses());
1266   for (SuperRegClassIterator RCI(RC, TRI); RCI.isValid(); ++RCI)
1267     SuperRegRC.setBitsInMask(RCI.getMask());
1268 
1269   // Find the first legal register class with the largest spill size.
1270   const TargetRegisterClass *BestRC = RC;
1271   for (unsigned i : SuperRegRC.set_bits()) {
1272     const TargetRegisterClass *SuperRC = TRI->getRegClass(i);
1273     // We want the largest possible spill size.
1274     if (TRI->getSpillSize(*SuperRC) <= TRI->getSpillSize(*BestRC))
1275       continue;
1276     if (!isLegalRC(*TRI, *SuperRC))
1277       continue;
1278     BestRC = SuperRC;
1279   }
1280   return std::make_pair(BestRC, 1);
1281 }
1282 
1283 /// computeRegisterProperties - Once all of the register classes are added,
1284 /// this allows us to compute derived properties we expose.
1285 void TargetLoweringBase::computeRegisterProperties(
1286     const TargetRegisterInfo *TRI) {
1287   static_assert(MVT::VALUETYPE_SIZE <= MVT::MAX_ALLOWED_VALUETYPE,
1288                 "Too many value types for ValueTypeActions to hold!");
1289 
1290   // Everything defaults to needing one register.
1291   for (unsigned i = 0; i != MVT::VALUETYPE_SIZE; ++i) {
1292     NumRegistersForVT[i] = 1;
1293     RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
1294   }
1295   // ...except isVoid, which doesn't need any registers.
1296   NumRegistersForVT[MVT::isVoid] = 0;
1297 
1298   // Find the largest integer register class.
1299   unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
1300   for (; RegClassForVT[LargestIntReg] == nullptr; --LargestIntReg)
1301     assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
1302 
1303   // Every integer value type larger than this largest register takes twice as
1304   // many registers to represent as the previous ValueType.
1305   for (unsigned ExpandedReg = LargestIntReg + 1;
1306        ExpandedReg <= MVT::LAST_INTEGER_VALUETYPE; ++ExpandedReg) {
1307     NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
1308     RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
1309     TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
1310     ValueTypeActions.setTypeAction((MVT::SimpleValueType)ExpandedReg,
1311                                    TypeExpandInteger);
1312   }
1313 
1314   // Inspect all of the ValueType's smaller than the largest integer
1315   // register to see which ones need promotion.
1316   unsigned LegalIntReg = LargestIntReg;
1317   for (unsigned IntReg = LargestIntReg - 1;
1318        IntReg >= (unsigned)MVT::i1; --IntReg) {
1319     MVT IVT = (MVT::SimpleValueType)IntReg;
1320     if (isTypeLegal(IVT)) {
1321       LegalIntReg = IntReg;
1322     } else {
1323       RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
1324         (MVT::SimpleValueType)LegalIntReg;
1325       ValueTypeActions.setTypeAction(IVT, TypePromoteInteger);
1326     }
1327   }
1328 
1329   // ppcf128 type is really two f64's.
1330   if (!isTypeLegal(MVT::ppcf128)) {
1331     if (isTypeLegal(MVT::f64)) {
1332       NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
1333       RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
1334       TransformToType[MVT::ppcf128] = MVT::f64;
1335       ValueTypeActions.setTypeAction(MVT::ppcf128, TypeExpandFloat);
1336     } else {
1337       NumRegistersForVT[MVT::ppcf128] = NumRegistersForVT[MVT::i128];
1338       RegisterTypeForVT[MVT::ppcf128] = RegisterTypeForVT[MVT::i128];
1339       TransformToType[MVT::ppcf128] = MVT::i128;
1340       ValueTypeActions.setTypeAction(MVT::ppcf128, TypeSoftenFloat);
1341     }
1342   }
1343 
1344   // Decide how to handle f128. If the target does not have native f128 support,
1345   // expand it to i128 and we will be generating soft float library calls.
1346   if (!isTypeLegal(MVT::f128)) {
1347     NumRegistersForVT[MVT::f128] = NumRegistersForVT[MVT::i128];
1348     RegisterTypeForVT[MVT::f128] = RegisterTypeForVT[MVT::i128];
1349     TransformToType[MVT::f128] = MVT::i128;
1350     ValueTypeActions.setTypeAction(MVT::f128, TypeSoftenFloat);
1351   }
1352 
1353   // Decide how to handle f64. If the target does not have native f64 support,
1354   // expand it to i64 and we will be generating soft float library calls.
1355   if (!isTypeLegal(MVT::f64)) {
1356     NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
1357     RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
1358     TransformToType[MVT::f64] = MVT::i64;
1359     ValueTypeActions.setTypeAction(MVT::f64, TypeSoftenFloat);
1360   }
1361 
1362   // Decide how to handle f32. If the target does not have native f32 support,
1363   // expand it to i32 and we will be generating soft float library calls.
1364   if (!isTypeLegal(MVT::f32)) {
1365     NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
1366     RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
1367     TransformToType[MVT::f32] = MVT::i32;
1368     ValueTypeActions.setTypeAction(MVT::f32, TypeSoftenFloat);
1369   }
1370 
1371   // Decide how to handle f16. If the target does not have native f16 support,
1372   // promote it to f32, because there are no f16 library calls (except for
1373   // conversions).
1374   if (!isTypeLegal(MVT::f16)) {
1375     // Allow targets to control how we legalize half.
1376     if (softPromoteHalfType()) {
1377       NumRegistersForVT[MVT::f16] = NumRegistersForVT[MVT::i16];
1378       RegisterTypeForVT[MVT::f16] = RegisterTypeForVT[MVT::i16];
1379       TransformToType[MVT::f16] = MVT::f32;
1380       ValueTypeActions.setTypeAction(MVT::f16, TypeSoftPromoteHalf);
1381     } else {
1382       NumRegistersForVT[MVT::f16] = NumRegistersForVT[MVT::f32];
1383       RegisterTypeForVT[MVT::f16] = RegisterTypeForVT[MVT::f32];
1384       TransformToType[MVT::f16] = MVT::f32;
1385       ValueTypeActions.setTypeAction(MVT::f16, TypePromoteFloat);
1386     }
1387   }
1388 
1389   // Loop over all of the vector value types to see which need transformations.
1390   for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
1391        i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1392     MVT VT = (MVT::SimpleValueType) i;
1393     if (isTypeLegal(VT))
1394       continue;
1395 
1396     MVT EltVT = VT.getVectorElementType();
1397     ElementCount EC = VT.getVectorElementCount();
1398     bool IsLegalWiderType = false;
1399     bool IsScalable = VT.isScalableVector();
1400     LegalizeTypeAction PreferredAction = getPreferredVectorAction(VT);
1401     switch (PreferredAction) {
1402     case TypePromoteInteger: {
1403       MVT::SimpleValueType EndVT = IsScalable ?
1404                                    MVT::LAST_INTEGER_SCALABLE_VECTOR_VALUETYPE :
1405                                    MVT::LAST_INTEGER_FIXEDLEN_VECTOR_VALUETYPE;
1406       // Try to promote the elements of integer vectors. If no legal
1407       // promotion was found, fall through to the widen-vector method.
1408       for (unsigned nVT = i + 1;
1409            (MVT::SimpleValueType)nVT <= EndVT; ++nVT) {
1410         MVT SVT = (MVT::SimpleValueType) nVT;
1411         // Promote vectors of integers to vectors with the same number
1412         // of elements, with a wider element type.
1413         if (SVT.getScalarSizeInBits() > EltVT.getFixedSizeInBits() &&
1414             SVT.getVectorElementCount() == EC && isTypeLegal(SVT)) {
1415           TransformToType[i] = SVT;
1416           RegisterTypeForVT[i] = SVT;
1417           NumRegistersForVT[i] = 1;
1418           ValueTypeActions.setTypeAction(VT, TypePromoteInteger);
1419           IsLegalWiderType = true;
1420           break;
1421         }
1422       }
1423       if (IsLegalWiderType)
1424         break;
1425       LLVM_FALLTHROUGH;
1426     }
1427 
1428     case TypeWidenVector:
1429       if (isPowerOf2_32(EC.getKnownMinValue())) {
1430         // Try to widen the vector.
1431         for (unsigned nVT = i + 1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
1432           MVT SVT = (MVT::SimpleValueType) nVT;
1433           if (SVT.getVectorElementType() == EltVT &&
1434               SVT.isScalableVector() == IsScalable &&
1435               SVT.getVectorElementCount().getKnownMinValue() >
1436                   EC.getKnownMinValue() &&
1437               isTypeLegal(SVT)) {
1438             TransformToType[i] = SVT;
1439             RegisterTypeForVT[i] = SVT;
1440             NumRegistersForVT[i] = 1;
1441             ValueTypeActions.setTypeAction(VT, TypeWidenVector);
1442             IsLegalWiderType = true;
1443             break;
1444           }
1445         }
1446         if (IsLegalWiderType)
1447           break;
1448       } else {
1449         // Only widen to the next power of 2 to keep consistency with EVT.
1450         MVT NVT = VT.getPow2VectorType();
1451         if (isTypeLegal(NVT)) {
1452           TransformToType[i] = NVT;
1453           ValueTypeActions.setTypeAction(VT, TypeWidenVector);
1454           RegisterTypeForVT[i] = NVT;
1455           NumRegistersForVT[i] = 1;
1456           break;
1457         }
1458       }
1459       LLVM_FALLTHROUGH;
1460 
1461     case TypeSplitVector:
1462     case TypeScalarizeVector: {
1463       MVT IntermediateVT;
1464       MVT RegisterVT;
1465       unsigned NumIntermediates;
1466       unsigned NumRegisters = getVectorTypeBreakdownMVT(VT, IntermediateVT,
1467           NumIntermediates, RegisterVT, this);
1468       NumRegistersForVT[i] = NumRegisters;
1469       assert(NumRegistersForVT[i] == NumRegisters &&
1470              "NumRegistersForVT size cannot represent NumRegisters!");
1471       RegisterTypeForVT[i] = RegisterVT;
1472 
1473       MVT NVT = VT.getPow2VectorType();
1474       if (NVT == VT) {
1475         // Type is already a power of 2.  The default action is to split.
1476         TransformToType[i] = MVT::Other;
1477         if (PreferredAction == TypeScalarizeVector)
1478           ValueTypeActions.setTypeAction(VT, TypeScalarizeVector);
1479         else if (PreferredAction == TypeSplitVector)
1480           ValueTypeActions.setTypeAction(VT, TypeSplitVector);
1481         else if (EC.getKnownMinValue() > 1)
1482           ValueTypeActions.setTypeAction(VT, TypeSplitVector);
1483         else
1484           ValueTypeActions.setTypeAction(VT, EC.isScalable()
1485                                                  ? TypeScalarizeScalableVector
1486                                                  : TypeScalarizeVector);
1487       } else {
1488         TransformToType[i] = NVT;
1489         ValueTypeActions.setTypeAction(VT, TypeWidenVector);
1490       }
1491       break;
1492     }
1493     default:
1494       llvm_unreachable("Unknown vector legalization action!");
1495     }
1496   }
1497 
1498   // Determine the 'representative' register class for each value type.
1499   // An representative register class is the largest (meaning one which is
1500   // not a sub-register class / subreg register class) legal register class for
1501   // a group of value types. For example, on i386, i8, i16, and i32
1502   // representative would be GR32; while on x86_64 it's GR64.
1503   for (unsigned i = 0; i != MVT::VALUETYPE_SIZE; ++i) {
1504     const TargetRegisterClass* RRC;
1505     uint8_t Cost;
1506     std::tie(RRC, Cost) = findRepresentativeClass(TRI, (MVT::SimpleValueType)i);
1507     RepRegClassForVT[i] = RRC;
1508     RepRegClassCostForVT[i] = Cost;
1509   }
1510 }
1511 
1512 EVT TargetLoweringBase::getSetCCResultType(const DataLayout &DL, LLVMContext &,
1513                                            EVT VT) const {
1514   assert(!VT.isVector() && "No default SetCC type for vectors!");
1515   return getPointerTy(DL).SimpleTy;
1516 }
1517 
1518 MVT::SimpleValueType TargetLoweringBase::getCmpLibcallReturnType() const {
1519   return MVT::i32; // return the default value
1520 }
1521 
1522 /// getVectorTypeBreakdown - Vector types are broken down into some number of
1523 /// legal first class types.  For example, MVT::v8f32 maps to 2 MVT::v4f32
1524 /// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
1525 /// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
1526 ///
1527 /// This method returns the number of registers needed, and the VT for each
1528 /// register.  It also returns the VT and quantity of the intermediate values
1529 /// before they are promoted/expanded.
1530 unsigned TargetLoweringBase::getVectorTypeBreakdown(LLVMContext &Context,
1531                                                     EVT VT, EVT &IntermediateVT,
1532                                                     unsigned &NumIntermediates,
1533                                                     MVT &RegisterVT) const {
1534   ElementCount EltCnt = VT.getVectorElementCount();
1535 
1536   // If there is a wider vector type with the same element type as this one,
1537   // or a promoted vector type that has the same number of elements which
1538   // are wider, then we should convert to that legal vector type.
1539   // This handles things like <2 x float> -> <4 x float> and
1540   // <4 x i1> -> <4 x i32>.
1541   LegalizeTypeAction TA = getTypeAction(Context, VT);
1542   if (!EltCnt.isScalar() &&
1543       (TA == TypeWidenVector || TA == TypePromoteInteger)) {
1544     EVT RegisterEVT = getTypeToTransformTo(Context, VT);
1545     if (isTypeLegal(RegisterEVT)) {
1546       IntermediateVT = RegisterEVT;
1547       RegisterVT = RegisterEVT.getSimpleVT();
1548       NumIntermediates = 1;
1549       return 1;
1550     }
1551   }
1552 
1553   // Figure out the right, legal destination reg to copy into.
1554   EVT EltTy = VT.getVectorElementType();
1555 
1556   unsigned NumVectorRegs = 1;
1557 
1558   // Scalable vectors cannot be scalarized, so handle the legalisation of the
1559   // types like done elsewhere in SelectionDAG.
1560   if (EltCnt.isScalable()) {
1561     LegalizeKind LK;
1562     EVT PartVT = VT;
1563     do {
1564       // Iterate until we've found a legal (part) type to hold VT.
1565       LK = getTypeConversion(Context, PartVT);
1566       PartVT = LK.second;
1567     } while (LK.first != TypeLegal);
1568 
1569     if (!PartVT.isVector()) {
1570       report_fatal_error(
1571           "Don't know how to legalize this scalable vector type");
1572     }
1573 
1574     NumIntermediates =
1575         divideCeil(VT.getVectorElementCount().getKnownMinValue(),
1576                    PartVT.getVectorElementCount().getKnownMinValue());
1577     IntermediateVT = PartVT;
1578     RegisterVT = getRegisterType(Context, IntermediateVT);
1579     return NumIntermediates;
1580   }
1581 
1582   // FIXME: We don't support non-power-of-2-sized vectors for now.  Ideally
1583   // we could break down into LHS/RHS like LegalizeDAG does.
1584   if (!isPowerOf2_32(EltCnt.getKnownMinValue())) {
1585     NumVectorRegs = EltCnt.getKnownMinValue();
1586     EltCnt = ElementCount::getFixed(1);
1587   }
1588 
1589   // Divide the input until we get to a supported size.  This will always
1590   // end with a scalar if the target doesn't support vectors.
1591   while (EltCnt.getKnownMinValue() > 1 &&
1592          !isTypeLegal(EVT::getVectorVT(Context, EltTy, EltCnt))) {
1593     EltCnt = EltCnt.divideCoefficientBy(2);
1594     NumVectorRegs <<= 1;
1595   }
1596 
1597   NumIntermediates = NumVectorRegs;
1598 
1599   EVT NewVT = EVT::getVectorVT(Context, EltTy, EltCnt);
1600   if (!isTypeLegal(NewVT))
1601     NewVT = EltTy;
1602   IntermediateVT = NewVT;
1603 
1604   MVT DestVT = getRegisterType(Context, NewVT);
1605   RegisterVT = DestVT;
1606 
1607   if (EVT(DestVT).bitsLT(NewVT)) {  // Value is expanded, e.g. i64 -> i16.
1608     TypeSize NewVTSize = NewVT.getSizeInBits();
1609     // Convert sizes such as i33 to i64.
1610     if (!isPowerOf2_32(NewVTSize.getKnownMinSize()))
1611       NewVTSize = NewVTSize.coefficientNextPowerOf2();
1612     return NumVectorRegs*(NewVTSize/DestVT.getSizeInBits());
1613   }
1614 
1615   // Otherwise, promotion or legal types use the same number of registers as
1616   // the vector decimated to the appropriate level.
1617   return NumVectorRegs;
1618 }
1619 
1620 bool TargetLoweringBase::isSuitableForJumpTable(const SwitchInst *SI,
1621                                                 uint64_t NumCases,
1622                                                 uint64_t Range,
1623                                                 ProfileSummaryInfo *PSI,
1624                                                 BlockFrequencyInfo *BFI) const {
1625   // FIXME: This function check the maximum table size and density, but the
1626   // minimum size is not checked. It would be nice if the minimum size is
1627   // also combined within this function. Currently, the minimum size check is
1628   // performed in findJumpTable() in SelectionDAGBuiler and
1629   // getEstimatedNumberOfCaseClusters() in BasicTTIImpl.
1630   const bool OptForSize =
1631       SI->getParent()->getParent()->hasOptSize() ||
1632       llvm::shouldOptimizeForSize(SI->getParent(), PSI, BFI);
1633   const unsigned MinDensity = getMinimumJumpTableDensity(OptForSize);
1634   const unsigned MaxJumpTableSize = getMaximumJumpTableSize();
1635 
1636   // Check whether the number of cases is small enough and
1637   // the range is dense enough for a jump table.
1638   return (OptForSize || Range <= MaxJumpTableSize) &&
1639          (NumCases * 100 >= Range * MinDensity);
1640 }
1641 
1642 /// Get the EVTs and ArgFlags collections that represent the legalized return
1643 /// type of the given function.  This does not require a DAG or a return value,
1644 /// and is suitable for use before any DAGs for the function are constructed.
1645 /// TODO: Move this out of TargetLowering.cpp.
1646 void llvm::GetReturnInfo(CallingConv::ID CC, Type *ReturnType,
1647                          AttributeList attr,
1648                          SmallVectorImpl<ISD::OutputArg> &Outs,
1649                          const TargetLowering &TLI, const DataLayout &DL) {
1650   SmallVector<EVT, 4> ValueVTs;
1651   ComputeValueVTs(TLI, DL, ReturnType, ValueVTs);
1652   unsigned NumValues = ValueVTs.size();
1653   if (NumValues == 0) return;
1654 
1655   for (unsigned j = 0, f = NumValues; j != f; ++j) {
1656     EVT VT = ValueVTs[j];
1657     ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1658 
1659     if (attr.hasRetAttr(Attribute::SExt))
1660       ExtendKind = ISD::SIGN_EXTEND;
1661     else if (attr.hasRetAttr(Attribute::ZExt))
1662       ExtendKind = ISD::ZERO_EXTEND;
1663 
1664     // FIXME: C calling convention requires the return type to be promoted to
1665     // at least 32-bit. But this is not necessary for non-C calling
1666     // conventions. The frontend should mark functions whose return values
1667     // require promoting with signext or zeroext attributes.
1668     if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1669       MVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
1670       if (VT.bitsLT(MinVT))
1671         VT = MinVT;
1672     }
1673 
1674     unsigned NumParts =
1675         TLI.getNumRegistersForCallingConv(ReturnType->getContext(), CC, VT);
1676     MVT PartVT =
1677         TLI.getRegisterTypeForCallingConv(ReturnType->getContext(), CC, VT);
1678 
1679     // 'inreg' on function refers to return value
1680     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1681     if (attr.hasRetAttr(Attribute::InReg))
1682       Flags.setInReg();
1683 
1684     // Propagate extension type if any
1685     if (attr.hasRetAttr(Attribute::SExt))
1686       Flags.setSExt();
1687     else if (attr.hasRetAttr(Attribute::ZExt))
1688       Flags.setZExt();
1689 
1690     for (unsigned i = 0; i < NumParts; ++i)
1691       Outs.push_back(ISD::OutputArg(Flags, PartVT, VT, /*isfixed=*/true, 0, 0));
1692   }
1693 }
1694 
1695 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1696 /// function arguments in the caller parameter area.  This is the actual
1697 /// alignment, not its logarithm.
1698 unsigned TargetLoweringBase::getByValTypeAlignment(Type *Ty,
1699                                                    const DataLayout &DL) const {
1700   return DL.getABITypeAlign(Ty).value();
1701 }
1702 
1703 bool TargetLoweringBase::allowsMemoryAccessForAlignment(
1704     LLVMContext &Context, const DataLayout &DL, EVT VT, unsigned AddrSpace,
1705     Align Alignment, MachineMemOperand::Flags Flags, bool *Fast) const {
1706   // Check if the specified alignment is sufficient based on the data layout.
1707   // TODO: While using the data layout works in practice, a better solution
1708   // would be to implement this check directly (make this a virtual function).
1709   // For example, the ABI alignment may change based on software platform while
1710   // this function should only be affected by hardware implementation.
1711   Type *Ty = VT.getTypeForEVT(Context);
1712   if (VT.isZeroSized() || Alignment >= DL.getABITypeAlign(Ty)) {
1713     // Assume that an access that meets the ABI-specified alignment is fast.
1714     if (Fast != nullptr)
1715       *Fast = true;
1716     return true;
1717   }
1718 
1719   // This is a misaligned access.
1720   return allowsMisalignedMemoryAccesses(VT, AddrSpace, Alignment, Flags, Fast);
1721 }
1722 
1723 bool TargetLoweringBase::allowsMemoryAccessForAlignment(
1724     LLVMContext &Context, const DataLayout &DL, EVT VT,
1725     const MachineMemOperand &MMO, bool *Fast) const {
1726   return allowsMemoryAccessForAlignment(Context, DL, VT, MMO.getAddrSpace(),
1727                                         MMO.getAlign(), MMO.getFlags(), Fast);
1728 }
1729 
1730 bool TargetLoweringBase::allowsMemoryAccess(LLVMContext &Context,
1731                                             const DataLayout &DL, EVT VT,
1732                                             unsigned AddrSpace, Align Alignment,
1733                                             MachineMemOperand::Flags Flags,
1734                                             bool *Fast) const {
1735   return allowsMemoryAccessForAlignment(Context, DL, VT, AddrSpace, Alignment,
1736                                         Flags, Fast);
1737 }
1738 
1739 bool TargetLoweringBase::allowsMemoryAccess(LLVMContext &Context,
1740                                             const DataLayout &DL, EVT VT,
1741                                             const MachineMemOperand &MMO,
1742                                             bool *Fast) const {
1743   return allowsMemoryAccess(Context, DL, VT, MMO.getAddrSpace(), MMO.getAlign(),
1744                             MMO.getFlags(), Fast);
1745 }
1746 
1747 bool TargetLoweringBase::allowsMemoryAccess(LLVMContext &Context,
1748                                             const DataLayout &DL, LLT Ty,
1749                                             const MachineMemOperand &MMO,
1750                                             bool *Fast) const {
1751   EVT VT = getApproximateEVTForLLT(Ty, DL, Context);
1752   return allowsMemoryAccess(Context, DL, VT, MMO.getAddrSpace(), MMO.getAlign(),
1753                             MMO.getFlags(), Fast);
1754 }
1755 
1756 //===----------------------------------------------------------------------===//
1757 //  TargetTransformInfo Helpers
1758 //===----------------------------------------------------------------------===//
1759 
1760 int TargetLoweringBase::InstructionOpcodeToISD(unsigned Opcode) const {
1761   enum InstructionOpcodes {
1762 #define HANDLE_INST(NUM, OPCODE, CLASS) OPCODE = NUM,
1763 #define LAST_OTHER_INST(NUM) InstructionOpcodesCount = NUM
1764 #include "llvm/IR/Instruction.def"
1765   };
1766   switch (static_cast<InstructionOpcodes>(Opcode)) {
1767   case Ret:            return 0;
1768   case Br:             return 0;
1769   case Switch:         return 0;
1770   case IndirectBr:     return 0;
1771   case Invoke:         return 0;
1772   case CallBr:         return 0;
1773   case Resume:         return 0;
1774   case Unreachable:    return 0;
1775   case CleanupRet:     return 0;
1776   case CatchRet:       return 0;
1777   case CatchPad:       return 0;
1778   case CatchSwitch:    return 0;
1779   case CleanupPad:     return 0;
1780   case FNeg:           return ISD::FNEG;
1781   case Add:            return ISD::ADD;
1782   case FAdd:           return ISD::FADD;
1783   case Sub:            return ISD::SUB;
1784   case FSub:           return ISD::FSUB;
1785   case Mul:            return ISD::MUL;
1786   case FMul:           return ISD::FMUL;
1787   case UDiv:           return ISD::UDIV;
1788   case SDiv:           return ISD::SDIV;
1789   case FDiv:           return ISD::FDIV;
1790   case URem:           return ISD::UREM;
1791   case SRem:           return ISD::SREM;
1792   case FRem:           return ISD::FREM;
1793   case Shl:            return ISD::SHL;
1794   case LShr:           return ISD::SRL;
1795   case AShr:           return ISD::SRA;
1796   case And:            return ISD::AND;
1797   case Or:             return ISD::OR;
1798   case Xor:            return ISD::XOR;
1799   case Alloca:         return 0;
1800   case Load:           return ISD::LOAD;
1801   case Store:          return ISD::STORE;
1802   case GetElementPtr:  return 0;
1803   case Fence:          return 0;
1804   case AtomicCmpXchg:  return 0;
1805   case AtomicRMW:      return 0;
1806   case Trunc:          return ISD::TRUNCATE;
1807   case ZExt:           return ISD::ZERO_EXTEND;
1808   case SExt:           return ISD::SIGN_EXTEND;
1809   case FPToUI:         return ISD::FP_TO_UINT;
1810   case FPToSI:         return ISD::FP_TO_SINT;
1811   case UIToFP:         return ISD::UINT_TO_FP;
1812   case SIToFP:         return ISD::SINT_TO_FP;
1813   case FPTrunc:        return ISD::FP_ROUND;
1814   case FPExt:          return ISD::FP_EXTEND;
1815   case PtrToInt:       return ISD::BITCAST;
1816   case IntToPtr:       return ISD::BITCAST;
1817   case BitCast:        return ISD::BITCAST;
1818   case AddrSpaceCast:  return ISD::ADDRSPACECAST;
1819   case ICmp:           return ISD::SETCC;
1820   case FCmp:           return ISD::SETCC;
1821   case PHI:            return 0;
1822   case Call:           return 0;
1823   case Select:         return ISD::SELECT;
1824   case UserOp1:        return 0;
1825   case UserOp2:        return 0;
1826   case VAArg:          return 0;
1827   case ExtractElement: return ISD::EXTRACT_VECTOR_ELT;
1828   case InsertElement:  return ISD::INSERT_VECTOR_ELT;
1829   case ShuffleVector:  return ISD::VECTOR_SHUFFLE;
1830   case ExtractValue:   return ISD::MERGE_VALUES;
1831   case InsertValue:    return ISD::MERGE_VALUES;
1832   case LandingPad:     return 0;
1833   case Freeze:         return ISD::FREEZE;
1834   }
1835 
1836   llvm_unreachable("Unknown instruction type encountered!");
1837 }
1838 
1839 std::pair<InstructionCost, MVT>
1840 TargetLoweringBase::getTypeLegalizationCost(const DataLayout &DL,
1841                                             Type *Ty) const {
1842   LLVMContext &C = Ty->getContext();
1843   EVT MTy = getValueType(DL, Ty);
1844 
1845   InstructionCost Cost = 1;
1846   // We keep legalizing the type until we find a legal kind. We assume that
1847   // the only operation that costs anything is the split. After splitting
1848   // we need to handle two types.
1849   while (true) {
1850     LegalizeKind LK = getTypeConversion(C, MTy);
1851 
1852     if (LK.first == TypeScalarizeScalableVector)
1853       return std::make_pair(InstructionCost::getInvalid(), MVT::getVT(Ty));
1854 
1855     if (LK.first == TypeLegal)
1856       return std::make_pair(Cost, MTy.getSimpleVT());
1857 
1858     if (LK.first == TypeSplitVector || LK.first == TypeExpandInteger)
1859       Cost *= 2;
1860 
1861     // Do not loop with f128 type.
1862     if (MTy == LK.second)
1863       return std::make_pair(Cost, MTy.getSimpleVT());
1864 
1865     // Keep legalizing the type.
1866     MTy = LK.second;
1867   }
1868 }
1869 
1870 Value *
1871 TargetLoweringBase::getDefaultSafeStackPointerLocation(IRBuilderBase &IRB,
1872                                                        bool UseTLS) const {
1873   // compiler-rt provides a variable with a magic name.  Targets that do not
1874   // link with compiler-rt may also provide such a variable.
1875   Module *M = IRB.GetInsertBlock()->getParent()->getParent();
1876   const char *UnsafeStackPtrVar = "__safestack_unsafe_stack_ptr";
1877   auto UnsafeStackPtr =
1878       dyn_cast_or_null<GlobalVariable>(M->getNamedValue(UnsafeStackPtrVar));
1879 
1880   Type *StackPtrTy = Type::getInt8PtrTy(M->getContext());
1881 
1882   if (!UnsafeStackPtr) {
1883     auto TLSModel = UseTLS ?
1884         GlobalValue::InitialExecTLSModel :
1885         GlobalValue::NotThreadLocal;
1886     // The global variable is not defined yet, define it ourselves.
1887     // We use the initial-exec TLS model because we do not support the
1888     // variable living anywhere other than in the main executable.
1889     UnsafeStackPtr = new GlobalVariable(
1890         *M, StackPtrTy, false, GlobalValue::ExternalLinkage, nullptr,
1891         UnsafeStackPtrVar, nullptr, TLSModel);
1892   } else {
1893     // The variable exists, check its type and attributes.
1894     if (UnsafeStackPtr->getValueType() != StackPtrTy)
1895       report_fatal_error(Twine(UnsafeStackPtrVar) + " must have void* type");
1896     if (UseTLS != UnsafeStackPtr->isThreadLocal())
1897       report_fatal_error(Twine(UnsafeStackPtrVar) + " must " +
1898                          (UseTLS ? "" : "not ") + "be thread-local");
1899   }
1900   return UnsafeStackPtr;
1901 }
1902 
1903 Value *
1904 TargetLoweringBase::getSafeStackPointerLocation(IRBuilderBase &IRB) const {
1905   if (!TM.getTargetTriple().isAndroid())
1906     return getDefaultSafeStackPointerLocation(IRB, true);
1907 
1908   // Android provides a libc function to retrieve the address of the current
1909   // thread's unsafe stack pointer.
1910   Module *M = IRB.GetInsertBlock()->getParent()->getParent();
1911   Type *StackPtrTy = Type::getInt8PtrTy(M->getContext());
1912   FunctionCallee Fn = M->getOrInsertFunction("__safestack_pointer_address",
1913                                              StackPtrTy->getPointerTo(0));
1914   return IRB.CreateCall(Fn);
1915 }
1916 
1917 //===----------------------------------------------------------------------===//
1918 //  Loop Strength Reduction hooks
1919 //===----------------------------------------------------------------------===//
1920 
1921 /// isLegalAddressingMode - Return true if the addressing mode represented
1922 /// by AM is legal for this target, for a load/store of the specified type.
1923 bool TargetLoweringBase::isLegalAddressingMode(const DataLayout &DL,
1924                                                const AddrMode &AM, Type *Ty,
1925                                                unsigned AS, Instruction *I) const {
1926   // The default implementation of this implements a conservative RISCy, r+r and
1927   // r+i addr mode.
1928 
1929   // Allows a sign-extended 16-bit immediate field.
1930   if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
1931     return false;
1932 
1933   // No global is ever allowed as a base.
1934   if (AM.BaseGV)
1935     return false;
1936 
1937   // Only support r+r,
1938   switch (AM.Scale) {
1939   case 0:  // "r+i" or just "i", depending on HasBaseReg.
1940     break;
1941   case 1:
1942     if (AM.HasBaseReg && AM.BaseOffs)  // "r+r+i" is not allowed.
1943       return false;
1944     // Otherwise we have r+r or r+i.
1945     break;
1946   case 2:
1947     if (AM.HasBaseReg || AM.BaseOffs)  // 2*r+r  or  2*r+i is not allowed.
1948       return false;
1949     // Allow 2*r as r+r.
1950     break;
1951   default: // Don't allow n * r
1952     return false;
1953   }
1954 
1955   return true;
1956 }
1957 
1958 //===----------------------------------------------------------------------===//
1959 //  Stack Protector
1960 //===----------------------------------------------------------------------===//
1961 
1962 // For OpenBSD return its special guard variable. Otherwise return nullptr,
1963 // so that SelectionDAG handle SSP.
1964 Value *TargetLoweringBase::getIRStackGuard(IRBuilderBase &IRB) const {
1965   if (getTargetMachine().getTargetTriple().isOSOpenBSD()) {
1966     Module &M = *IRB.GetInsertBlock()->getParent()->getParent();
1967     PointerType *PtrTy = Type::getInt8PtrTy(M.getContext());
1968     Constant *C = M.getOrInsertGlobal("__guard_local", PtrTy);
1969     if (GlobalVariable *G = dyn_cast_or_null<GlobalVariable>(C))
1970       G->setVisibility(GlobalValue::HiddenVisibility);
1971     return C;
1972   }
1973   return nullptr;
1974 }
1975 
1976 // Currently only support "standard" __stack_chk_guard.
1977 // TODO: add LOAD_STACK_GUARD support.
1978 void TargetLoweringBase::insertSSPDeclarations(Module &M) const {
1979   if (!M.getNamedValue("__stack_chk_guard")) {
1980     auto *GV = new GlobalVariable(M, Type::getInt8PtrTy(M.getContext()), false,
1981                                   GlobalVariable::ExternalLinkage, nullptr,
1982                                   "__stack_chk_guard");
1983     if (TM.getRelocationModel() == Reloc::Static &&
1984         !TM.getTargetTriple().isWindowsGNUEnvironment())
1985       GV->setDSOLocal(true);
1986   }
1987 }
1988 
1989 // Currently only support "standard" __stack_chk_guard.
1990 // TODO: add LOAD_STACK_GUARD support.
1991 Value *TargetLoweringBase::getSDagStackGuard(const Module &M) const {
1992   return M.getNamedValue("__stack_chk_guard");
1993 }
1994 
1995 Function *TargetLoweringBase::getSSPStackGuardCheck(const Module &M) const {
1996   return nullptr;
1997 }
1998 
1999 unsigned TargetLoweringBase::getMinimumJumpTableEntries() const {
2000   return MinimumJumpTableEntries;
2001 }
2002 
2003 void TargetLoweringBase::setMinimumJumpTableEntries(unsigned Val) {
2004   MinimumJumpTableEntries = Val;
2005 }
2006 
2007 unsigned TargetLoweringBase::getMinimumJumpTableDensity(bool OptForSize) const {
2008   return OptForSize ? OptsizeJumpTableDensity : JumpTableDensity;
2009 }
2010 
2011 unsigned TargetLoweringBase::getMaximumJumpTableSize() const {
2012   return MaximumJumpTableSize;
2013 }
2014 
2015 void TargetLoweringBase::setMaximumJumpTableSize(unsigned Val) {
2016   MaximumJumpTableSize = Val;
2017 }
2018 
2019 bool TargetLoweringBase::isJumpTableRelative() const {
2020   return getTargetMachine().isPositionIndependent();
2021 }
2022 
2023 Align TargetLoweringBase::getPrefLoopAlignment(MachineLoop *ML) const {
2024   if (TM.Options.LoopAlignment)
2025     return Align(TM.Options.LoopAlignment);
2026   return PrefLoopAlignment;
2027 }
2028 
2029 //===----------------------------------------------------------------------===//
2030 //  Reciprocal Estimates
2031 //===----------------------------------------------------------------------===//
2032 
2033 /// Get the reciprocal estimate attribute string for a function that will
2034 /// override the target defaults.
2035 static StringRef getRecipEstimateForFunc(MachineFunction &MF) {
2036   const Function &F = MF.getFunction();
2037   return F.getFnAttribute("reciprocal-estimates").getValueAsString();
2038 }
2039 
2040 /// Construct a string for the given reciprocal operation of the given type.
2041 /// This string should match the corresponding option to the front-end's
2042 /// "-mrecip" flag assuming those strings have been passed through in an
2043 /// attribute string. For example, "vec-divf" for a division of a vXf32.
2044 static std::string getReciprocalOpName(bool IsSqrt, EVT VT) {
2045   std::string Name = VT.isVector() ? "vec-" : "";
2046 
2047   Name += IsSqrt ? "sqrt" : "div";
2048 
2049   // TODO: Handle "half" or other float types?
2050   if (VT.getScalarType() == MVT::f64) {
2051     Name += "d";
2052   } else {
2053     assert(VT.getScalarType() == MVT::f32 &&
2054            "Unexpected FP type for reciprocal estimate");
2055     Name += "f";
2056   }
2057 
2058   return Name;
2059 }
2060 
2061 /// Return the character position and value (a single numeric character) of a
2062 /// customized refinement operation in the input string if it exists. Return
2063 /// false if there is no customized refinement step count.
2064 static bool parseRefinementStep(StringRef In, size_t &Position,
2065                                 uint8_t &Value) {
2066   const char RefStepToken = ':';
2067   Position = In.find(RefStepToken);
2068   if (Position == StringRef::npos)
2069     return false;
2070 
2071   StringRef RefStepString = In.substr(Position + 1);
2072   // Allow exactly one numeric character for the additional refinement
2073   // step parameter.
2074   if (RefStepString.size() == 1) {
2075     char RefStepChar = RefStepString[0];
2076     if (isDigit(RefStepChar)) {
2077       Value = RefStepChar - '0';
2078       return true;
2079     }
2080   }
2081   report_fatal_error("Invalid refinement step for -recip.");
2082 }
2083 
2084 /// For the input attribute string, return one of the ReciprocalEstimate enum
2085 /// status values (enabled, disabled, or not specified) for this operation on
2086 /// the specified data type.
2087 static int getOpEnabled(bool IsSqrt, EVT VT, StringRef Override) {
2088   if (Override.empty())
2089     return TargetLoweringBase::ReciprocalEstimate::Unspecified;
2090 
2091   SmallVector<StringRef, 4> OverrideVector;
2092   Override.split(OverrideVector, ',');
2093   unsigned NumArgs = OverrideVector.size();
2094 
2095   // Check if "all", "none", or "default" was specified.
2096   if (NumArgs == 1) {
2097     // Look for an optional setting of the number of refinement steps needed
2098     // for this type of reciprocal operation.
2099     size_t RefPos;
2100     uint8_t RefSteps;
2101     if (parseRefinementStep(Override, RefPos, RefSteps)) {
2102       // Split the string for further processing.
2103       Override = Override.substr(0, RefPos);
2104     }
2105 
2106     // All reciprocal types are enabled.
2107     if (Override == "all")
2108       return TargetLoweringBase::ReciprocalEstimate::Enabled;
2109 
2110     // All reciprocal types are disabled.
2111     if (Override == "none")
2112       return TargetLoweringBase::ReciprocalEstimate::Disabled;
2113 
2114     // Target defaults for enablement are used.
2115     if (Override == "default")
2116       return TargetLoweringBase::ReciprocalEstimate::Unspecified;
2117   }
2118 
2119   // The attribute string may omit the size suffix ('f'/'d').
2120   std::string VTName = getReciprocalOpName(IsSqrt, VT);
2121   std::string VTNameNoSize = VTName;
2122   VTNameNoSize.pop_back();
2123   static const char DisabledPrefix = '!';
2124 
2125   for (StringRef RecipType : OverrideVector) {
2126     size_t RefPos;
2127     uint8_t RefSteps;
2128     if (parseRefinementStep(RecipType, RefPos, RefSteps))
2129       RecipType = RecipType.substr(0, RefPos);
2130 
2131     // Ignore the disablement token for string matching.
2132     bool IsDisabled = RecipType[0] == DisabledPrefix;
2133     if (IsDisabled)
2134       RecipType = RecipType.substr(1);
2135 
2136     if (RecipType.equals(VTName) || RecipType.equals(VTNameNoSize))
2137       return IsDisabled ? TargetLoweringBase::ReciprocalEstimate::Disabled
2138                         : TargetLoweringBase::ReciprocalEstimate::Enabled;
2139   }
2140 
2141   return TargetLoweringBase::ReciprocalEstimate::Unspecified;
2142 }
2143 
2144 /// For the input attribute string, return the customized refinement step count
2145 /// for this operation on the specified data type. If the step count does not
2146 /// exist, return the ReciprocalEstimate enum value for unspecified.
2147 static int getOpRefinementSteps(bool IsSqrt, EVT VT, StringRef Override) {
2148   if (Override.empty())
2149     return TargetLoweringBase::ReciprocalEstimate::Unspecified;
2150 
2151   SmallVector<StringRef, 4> OverrideVector;
2152   Override.split(OverrideVector, ',');
2153   unsigned NumArgs = OverrideVector.size();
2154 
2155   // Check if "all", "default", or "none" was specified.
2156   if (NumArgs == 1) {
2157     // Look for an optional setting of the number of refinement steps needed
2158     // for this type of reciprocal operation.
2159     size_t RefPos;
2160     uint8_t RefSteps;
2161     if (!parseRefinementStep(Override, RefPos, RefSteps))
2162       return TargetLoweringBase::ReciprocalEstimate::Unspecified;
2163 
2164     // Split the string for further processing.
2165     Override = Override.substr(0, RefPos);
2166     assert(Override != "none" &&
2167            "Disabled reciprocals, but specifed refinement steps?");
2168 
2169     // If this is a general override, return the specified number of steps.
2170     if (Override == "all" || Override == "default")
2171       return RefSteps;
2172   }
2173 
2174   // The attribute string may omit the size suffix ('f'/'d').
2175   std::string VTName = getReciprocalOpName(IsSqrt, VT);
2176   std::string VTNameNoSize = VTName;
2177   VTNameNoSize.pop_back();
2178 
2179   for (StringRef RecipType : OverrideVector) {
2180     size_t RefPos;
2181     uint8_t RefSteps;
2182     if (!parseRefinementStep(RecipType, RefPos, RefSteps))
2183       continue;
2184 
2185     RecipType = RecipType.substr(0, RefPos);
2186     if (RecipType.equals(VTName) || RecipType.equals(VTNameNoSize))
2187       return RefSteps;
2188   }
2189 
2190   return TargetLoweringBase::ReciprocalEstimate::Unspecified;
2191 }
2192 
2193 int TargetLoweringBase::getRecipEstimateSqrtEnabled(EVT VT,
2194                                                     MachineFunction &MF) const {
2195   return getOpEnabled(true, VT, getRecipEstimateForFunc(MF));
2196 }
2197 
2198 int TargetLoweringBase::getRecipEstimateDivEnabled(EVT VT,
2199                                                    MachineFunction &MF) const {
2200   return getOpEnabled(false, VT, getRecipEstimateForFunc(MF));
2201 }
2202 
2203 int TargetLoweringBase::getSqrtRefinementSteps(EVT VT,
2204                                                MachineFunction &MF) const {
2205   return getOpRefinementSteps(true, VT, getRecipEstimateForFunc(MF));
2206 }
2207 
2208 int TargetLoweringBase::getDivRefinementSteps(EVT VT,
2209                                               MachineFunction &MF) const {
2210   return getOpRefinementSteps(false, VT, getRecipEstimateForFunc(MF));
2211 }
2212 
2213 void TargetLoweringBase::finalizeLowering(MachineFunction &MF) const {
2214   MF.getRegInfo().freezeReservedRegs(MF);
2215 }
2216 
2217 MachineMemOperand::Flags
2218 TargetLoweringBase::getLoadMemOperandFlags(const LoadInst &LI,
2219                                            const DataLayout &DL) const {
2220   MachineMemOperand::Flags Flags = MachineMemOperand::MOLoad;
2221   if (LI.isVolatile())
2222     Flags |= MachineMemOperand::MOVolatile;
2223 
2224   if (LI.hasMetadata(LLVMContext::MD_nontemporal))
2225     Flags |= MachineMemOperand::MONonTemporal;
2226 
2227   if (LI.hasMetadata(LLVMContext::MD_invariant_load))
2228     Flags |= MachineMemOperand::MOInvariant;
2229 
2230   if (isDereferenceablePointer(LI.getPointerOperand(), LI.getType(), DL))
2231     Flags |= MachineMemOperand::MODereferenceable;
2232 
2233   Flags |= getTargetMMOFlags(LI);
2234   return Flags;
2235 }
2236 
2237 MachineMemOperand::Flags
2238 TargetLoweringBase::getStoreMemOperandFlags(const StoreInst &SI,
2239                                             const DataLayout &DL) const {
2240   MachineMemOperand::Flags Flags = MachineMemOperand::MOStore;
2241 
2242   if (SI.isVolatile())
2243     Flags |= MachineMemOperand::MOVolatile;
2244 
2245   if (SI.hasMetadata(LLVMContext::MD_nontemporal))
2246     Flags |= MachineMemOperand::MONonTemporal;
2247 
2248   // FIXME: Not preserving dereferenceable
2249   Flags |= getTargetMMOFlags(SI);
2250   return Flags;
2251 }
2252 
2253 MachineMemOperand::Flags
2254 TargetLoweringBase::getAtomicMemOperandFlags(const Instruction &AI,
2255                                              const DataLayout &DL) const {
2256   auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
2257 
2258   if (const AtomicRMWInst *RMW = dyn_cast<AtomicRMWInst>(&AI)) {
2259     if (RMW->isVolatile())
2260       Flags |= MachineMemOperand::MOVolatile;
2261   } else if (const AtomicCmpXchgInst *CmpX = dyn_cast<AtomicCmpXchgInst>(&AI)) {
2262     if (CmpX->isVolatile())
2263       Flags |= MachineMemOperand::MOVolatile;
2264   } else
2265     llvm_unreachable("not an atomic instruction");
2266 
2267   // FIXME: Not preserving dereferenceable
2268   Flags |= getTargetMMOFlags(AI);
2269   return Flags;
2270 }
2271 
2272 Instruction *TargetLoweringBase::emitLeadingFence(IRBuilderBase &Builder,
2273                                                   Instruction *Inst,
2274                                                   AtomicOrdering Ord) const {
2275   if (isReleaseOrStronger(Ord) && Inst->hasAtomicStore())
2276     return Builder.CreateFence(Ord);
2277   else
2278     return nullptr;
2279 }
2280 
2281 Instruction *TargetLoweringBase::emitTrailingFence(IRBuilderBase &Builder,
2282                                                    Instruction *Inst,
2283                                                    AtomicOrdering Ord) const {
2284   if (isAcquireOrStronger(Ord))
2285     return Builder.CreateFence(Ord);
2286   else
2287     return nullptr;
2288 }
2289 
2290 //===----------------------------------------------------------------------===//
2291 //  GlobalISel Hooks
2292 //===----------------------------------------------------------------------===//
2293 
2294 bool TargetLoweringBase::shouldLocalize(const MachineInstr &MI,
2295                                         const TargetTransformInfo *TTI) const {
2296   auto &MF = *MI.getMF();
2297   auto &MRI = MF.getRegInfo();
2298   // Assuming a spill and reload of a value has a cost of 1 instruction each,
2299   // this helper function computes the maximum number of uses we should consider
2300   // for remat. E.g. on arm64 global addresses take 2 insts to materialize. We
2301   // break even in terms of code size when the original MI has 2 users vs
2302   // choosing to potentially spill. Any more than 2 users we we have a net code
2303   // size increase. This doesn't take into account register pressure though.
2304   auto maxUses = [](unsigned RematCost) {
2305     // A cost of 1 means remats are basically free.
2306     if (RematCost == 1)
2307       return UINT_MAX;
2308     if (RematCost == 2)
2309       return 2U;
2310 
2311     // Remat is too expensive, only sink if there's one user.
2312     if (RematCost > 2)
2313       return 1U;
2314     llvm_unreachable("Unexpected remat cost");
2315   };
2316 
2317   // Helper to walk through uses and terminate if we've reached a limit. Saves
2318   // us spending time traversing uses if all we want to know is if it's >= min.
2319   auto isUsesAtMost = [&](unsigned Reg, unsigned MaxUses) {
2320     unsigned NumUses = 0;
2321     auto UI = MRI.use_instr_nodbg_begin(Reg), UE = MRI.use_instr_nodbg_end();
2322     for (; UI != UE && NumUses < MaxUses; ++UI) {
2323       NumUses++;
2324     }
2325     // If we haven't reached the end yet then there are more than MaxUses users.
2326     return UI == UE;
2327   };
2328 
2329   switch (MI.getOpcode()) {
2330   default:
2331     return false;
2332   // Constants-like instructions should be close to their users.
2333   // We don't want long live-ranges for them.
2334   case TargetOpcode::G_CONSTANT:
2335   case TargetOpcode::G_FCONSTANT:
2336   case TargetOpcode::G_FRAME_INDEX:
2337   case TargetOpcode::G_INTTOPTR:
2338     return true;
2339   case TargetOpcode::G_GLOBAL_VALUE: {
2340     unsigned RematCost = TTI->getGISelRematGlobalCost();
2341     Register Reg = MI.getOperand(0).getReg();
2342     unsigned MaxUses = maxUses(RematCost);
2343     if (MaxUses == UINT_MAX)
2344       return true; // Remats are "free" so always localize.
2345     bool B = isUsesAtMost(Reg, MaxUses);
2346     return B;
2347   }
2348   }
2349 }
2350