1 //===- SelectionDAG.cpp - Implement the SelectionDAG data structures ------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements the SelectionDAG class. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "llvm/CodeGen/SelectionDAG.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/APSInt.h" 18 #include "llvm/ADT/ArrayRef.h" 19 #include "llvm/ADT/BitVector.h" 20 #include "llvm/ADT/FoldingSet.h" 21 #include "llvm/ADT/None.h" 22 #include "llvm/ADT/STLExtras.h" 23 #include "llvm/ADT/SmallPtrSet.h" 24 #include "llvm/ADT/SmallVector.h" 25 #include "llvm/ADT/Triple.h" 26 #include "llvm/ADT/Twine.h" 27 #include "llvm/Analysis/BlockFrequencyInfo.h" 28 #include "llvm/Analysis/MemoryLocation.h" 29 #include "llvm/Analysis/ProfileSummaryInfo.h" 30 #include "llvm/Analysis/ValueTracking.h" 31 #include "llvm/CodeGen/ISDOpcodes.h" 32 #include "llvm/CodeGen/MachineBasicBlock.h" 33 #include "llvm/CodeGen/MachineConstantPool.h" 34 #include "llvm/CodeGen/MachineFrameInfo.h" 35 #include "llvm/CodeGen/MachineFunction.h" 36 #include "llvm/CodeGen/MachineMemOperand.h" 37 #include "llvm/CodeGen/RuntimeLibcalls.h" 38 #include "llvm/CodeGen/SelectionDAGAddressAnalysis.h" 39 #include "llvm/CodeGen/SelectionDAGNodes.h" 40 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 41 #include "llvm/CodeGen/TargetLowering.h" 42 #include "llvm/CodeGen/TargetRegisterInfo.h" 43 #include "llvm/CodeGen/TargetSubtargetInfo.h" 44 #include "llvm/CodeGen/ValueTypes.h" 45 #include "llvm/IR/Constant.h" 46 #include "llvm/IR/Constants.h" 47 #include "llvm/IR/DataLayout.h" 48 #include "llvm/IR/DebugInfoMetadata.h" 49 #include "llvm/IR/DebugLoc.h" 50 #include "llvm/IR/DerivedTypes.h" 51 #include "llvm/IR/Function.h" 52 #include "llvm/IR/GlobalValue.h" 53 #include "llvm/IR/Metadata.h" 54 #include "llvm/IR/Type.h" 55 #include "llvm/IR/Value.h" 56 #include "llvm/Support/Casting.h" 57 #include "llvm/Support/CodeGen.h" 58 #include "llvm/Support/Compiler.h" 59 #include "llvm/Support/Debug.h" 60 #include "llvm/Support/ErrorHandling.h" 61 #include "llvm/Support/KnownBits.h" 62 #include "llvm/Support/MachineValueType.h" 63 #include "llvm/Support/ManagedStatic.h" 64 #include "llvm/Support/MathExtras.h" 65 #include "llvm/Support/Mutex.h" 66 #include "llvm/Support/raw_ostream.h" 67 #include "llvm/Target/TargetMachine.h" 68 #include "llvm/Target/TargetOptions.h" 69 #include "llvm/Transforms/Utils/SizeOpts.h" 70 #include <algorithm> 71 #include <cassert> 72 #include <cstdint> 73 #include <cstdlib> 74 #include <limits> 75 #include <set> 76 #include <string> 77 #include <utility> 78 #include <vector> 79 80 using namespace llvm; 81 82 /// makeVTList - Return an instance of the SDVTList struct initialized with the 83 /// specified members. 84 static SDVTList makeVTList(const EVT *VTs, unsigned NumVTs) { 85 SDVTList Res = {VTs, NumVTs}; 86 return Res; 87 } 88 89 // Default null implementations of the callbacks. 90 void SelectionDAG::DAGUpdateListener::NodeDeleted(SDNode*, SDNode*) {} 91 void SelectionDAG::DAGUpdateListener::NodeUpdated(SDNode*) {} 92 void SelectionDAG::DAGUpdateListener::NodeInserted(SDNode *) {} 93 94 void SelectionDAG::DAGNodeDeletedListener::anchor() {} 95 96 #define DEBUG_TYPE "selectiondag" 97 98 static cl::opt<bool> EnableMemCpyDAGOpt("enable-memcpy-dag-opt", 99 cl::Hidden, cl::init(true), 100 cl::desc("Gang up loads and stores generated by inlining of memcpy")); 101 102 static cl::opt<int> MaxLdStGlue("ldstmemcpy-glue-max", 103 cl::desc("Number limit for gluing ld/st of memcpy."), 104 cl::Hidden, cl::init(0)); 105 106 static void NewSDValueDbgMsg(SDValue V, StringRef Msg, SelectionDAG *G) { 107 LLVM_DEBUG(dbgs() << Msg; V.getNode()->dump(G);); 108 } 109 110 //===----------------------------------------------------------------------===// 111 // ConstantFPSDNode Class 112 //===----------------------------------------------------------------------===// 113 114 /// isExactlyValue - We don't rely on operator== working on double values, as 115 /// it returns true for things that are clearly not equal, like -0.0 and 0.0. 116 /// As such, this method can be used to do an exact bit-for-bit comparison of 117 /// two floating point values. 118 bool ConstantFPSDNode::isExactlyValue(const APFloat& V) const { 119 return getValueAPF().bitwiseIsEqual(V); 120 } 121 122 bool ConstantFPSDNode::isValueValidForType(EVT VT, 123 const APFloat& Val) { 124 assert(VT.isFloatingPoint() && "Can only convert between FP types"); 125 126 // convert modifies in place, so make a copy. 127 APFloat Val2 = APFloat(Val); 128 bool losesInfo; 129 (void) Val2.convert(SelectionDAG::EVTToAPFloatSemantics(VT), 130 APFloat::rmNearestTiesToEven, 131 &losesInfo); 132 return !losesInfo; 133 } 134 135 //===----------------------------------------------------------------------===// 136 // ISD Namespace 137 //===----------------------------------------------------------------------===// 138 139 bool ISD::isConstantSplatVector(const SDNode *N, APInt &SplatVal) { 140 auto *BV = dyn_cast<BuildVectorSDNode>(N); 141 if (!BV) 142 return false; 143 144 APInt SplatUndef; 145 unsigned SplatBitSize; 146 bool HasUndefs; 147 unsigned EltSize = N->getValueType(0).getVectorElementType().getSizeInBits(); 148 return BV->isConstantSplat(SplatVal, SplatUndef, SplatBitSize, HasUndefs, 149 EltSize) && 150 EltSize == SplatBitSize; 151 } 152 153 // FIXME: AllOnes and AllZeros duplicate a lot of code. Could these be 154 // specializations of the more general isConstantSplatVector()? 155 156 bool ISD::isBuildVectorAllOnes(const SDNode *N) { 157 // Look through a bit convert. 158 while (N->getOpcode() == ISD::BITCAST) 159 N = N->getOperand(0).getNode(); 160 161 if (N->getOpcode() != ISD::BUILD_VECTOR) return false; 162 163 unsigned i = 0, e = N->getNumOperands(); 164 165 // Skip over all of the undef values. 166 while (i != e && N->getOperand(i).isUndef()) 167 ++i; 168 169 // Do not accept an all-undef vector. 170 if (i == e) return false; 171 172 // Do not accept build_vectors that aren't all constants or which have non-~0 173 // elements. We have to be a bit careful here, as the type of the constant 174 // may not be the same as the type of the vector elements due to type 175 // legalization (the elements are promoted to a legal type for the target and 176 // a vector of a type may be legal when the base element type is not). 177 // We only want to check enough bits to cover the vector elements, because 178 // we care if the resultant vector is all ones, not whether the individual 179 // constants are. 180 SDValue NotZero = N->getOperand(i); 181 unsigned EltSize = N->getValueType(0).getScalarSizeInBits(); 182 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(NotZero)) { 183 if (CN->getAPIntValue().countTrailingOnes() < EltSize) 184 return false; 185 } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(NotZero)) { 186 if (CFPN->getValueAPF().bitcastToAPInt().countTrailingOnes() < EltSize) 187 return false; 188 } else 189 return false; 190 191 // Okay, we have at least one ~0 value, check to see if the rest match or are 192 // undefs. Even with the above element type twiddling, this should be OK, as 193 // the same type legalization should have applied to all the elements. 194 for (++i; i != e; ++i) 195 if (N->getOperand(i) != NotZero && !N->getOperand(i).isUndef()) 196 return false; 197 return true; 198 } 199 200 bool ISD::isBuildVectorAllZeros(const SDNode *N) { 201 // Look through a bit convert. 202 while (N->getOpcode() == ISD::BITCAST) 203 N = N->getOperand(0).getNode(); 204 205 if (N->getOpcode() != ISD::BUILD_VECTOR) return false; 206 207 bool IsAllUndef = true; 208 for (const SDValue &Op : N->op_values()) { 209 if (Op.isUndef()) 210 continue; 211 IsAllUndef = false; 212 // Do not accept build_vectors that aren't all constants or which have non-0 213 // elements. We have to be a bit careful here, as the type of the constant 214 // may not be the same as the type of the vector elements due to type 215 // legalization (the elements are promoted to a legal type for the target 216 // and a vector of a type may be legal when the base element type is not). 217 // We only want to check enough bits to cover the vector elements, because 218 // we care if the resultant vector is all zeros, not whether the individual 219 // constants are. 220 unsigned EltSize = N->getValueType(0).getScalarSizeInBits(); 221 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op)) { 222 if (CN->getAPIntValue().countTrailingZeros() < EltSize) 223 return false; 224 } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(Op)) { 225 if (CFPN->getValueAPF().bitcastToAPInt().countTrailingZeros() < EltSize) 226 return false; 227 } else 228 return false; 229 } 230 231 // Do not accept an all-undef vector. 232 if (IsAllUndef) 233 return false; 234 return true; 235 } 236 237 bool ISD::isBuildVectorOfConstantSDNodes(const SDNode *N) { 238 if (N->getOpcode() != ISD::BUILD_VECTOR) 239 return false; 240 241 for (const SDValue &Op : N->op_values()) { 242 if (Op.isUndef()) 243 continue; 244 if (!isa<ConstantSDNode>(Op)) 245 return false; 246 } 247 return true; 248 } 249 250 bool ISD::isBuildVectorOfConstantFPSDNodes(const SDNode *N) { 251 if (N->getOpcode() != ISD::BUILD_VECTOR) 252 return false; 253 254 for (const SDValue &Op : N->op_values()) { 255 if (Op.isUndef()) 256 continue; 257 if (!isa<ConstantFPSDNode>(Op)) 258 return false; 259 } 260 return true; 261 } 262 263 bool ISD::allOperandsUndef(const SDNode *N) { 264 // Return false if the node has no operands. 265 // This is "logically inconsistent" with the definition of "all" but 266 // is probably the desired behavior. 267 if (N->getNumOperands() == 0) 268 return false; 269 return all_of(N->op_values(), [](SDValue Op) { return Op.isUndef(); }); 270 } 271 272 bool ISD::matchUnaryPredicate(SDValue Op, 273 std::function<bool(ConstantSDNode *)> Match, 274 bool AllowUndefs) { 275 // FIXME: Add support for scalar UNDEF cases? 276 if (auto *Cst = dyn_cast<ConstantSDNode>(Op)) 277 return Match(Cst); 278 279 // FIXME: Add support for vector UNDEF cases? 280 if (ISD::BUILD_VECTOR != Op.getOpcode()) 281 return false; 282 283 EVT SVT = Op.getValueType().getScalarType(); 284 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) { 285 if (AllowUndefs && Op.getOperand(i).isUndef()) { 286 if (!Match(nullptr)) 287 return false; 288 continue; 289 } 290 291 auto *Cst = dyn_cast<ConstantSDNode>(Op.getOperand(i)); 292 if (!Cst || Cst->getValueType(0) != SVT || !Match(Cst)) 293 return false; 294 } 295 return true; 296 } 297 298 bool ISD::matchBinaryPredicate( 299 SDValue LHS, SDValue RHS, 300 std::function<bool(ConstantSDNode *, ConstantSDNode *)> Match, 301 bool AllowUndefs, bool AllowTypeMismatch) { 302 if (!AllowTypeMismatch && LHS.getValueType() != RHS.getValueType()) 303 return false; 304 305 // TODO: Add support for scalar UNDEF cases? 306 if (auto *LHSCst = dyn_cast<ConstantSDNode>(LHS)) 307 if (auto *RHSCst = dyn_cast<ConstantSDNode>(RHS)) 308 return Match(LHSCst, RHSCst); 309 310 // TODO: Add support for vector UNDEF cases? 311 if (ISD::BUILD_VECTOR != LHS.getOpcode() || 312 ISD::BUILD_VECTOR != RHS.getOpcode()) 313 return false; 314 315 EVT SVT = LHS.getValueType().getScalarType(); 316 for (unsigned i = 0, e = LHS.getNumOperands(); i != e; ++i) { 317 SDValue LHSOp = LHS.getOperand(i); 318 SDValue RHSOp = RHS.getOperand(i); 319 bool LHSUndef = AllowUndefs && LHSOp.isUndef(); 320 bool RHSUndef = AllowUndefs && RHSOp.isUndef(); 321 auto *LHSCst = dyn_cast<ConstantSDNode>(LHSOp); 322 auto *RHSCst = dyn_cast<ConstantSDNode>(RHSOp); 323 if ((!LHSCst && !LHSUndef) || (!RHSCst && !RHSUndef)) 324 return false; 325 if (!AllowTypeMismatch && (LHSOp.getValueType() != SVT || 326 LHSOp.getValueType() != RHSOp.getValueType())) 327 return false; 328 if (!Match(LHSCst, RHSCst)) 329 return false; 330 } 331 return true; 332 } 333 334 ISD::NodeType ISD::getExtForLoadExtType(bool IsFP, ISD::LoadExtType ExtType) { 335 switch (ExtType) { 336 case ISD::EXTLOAD: 337 return IsFP ? ISD::FP_EXTEND : ISD::ANY_EXTEND; 338 case ISD::SEXTLOAD: 339 return ISD::SIGN_EXTEND; 340 case ISD::ZEXTLOAD: 341 return ISD::ZERO_EXTEND; 342 default: 343 break; 344 } 345 346 llvm_unreachable("Invalid LoadExtType"); 347 } 348 349 ISD::CondCode ISD::getSetCCSwappedOperands(ISD::CondCode Operation) { 350 // To perform this operation, we just need to swap the L and G bits of the 351 // operation. 352 unsigned OldL = (Operation >> 2) & 1; 353 unsigned OldG = (Operation >> 1) & 1; 354 return ISD::CondCode((Operation & ~6) | // Keep the N, U, E bits 355 (OldL << 1) | // New G bit 356 (OldG << 2)); // New L bit. 357 } 358 359 static ISD::CondCode getSetCCInverseImpl(ISD::CondCode Op, bool isIntegerLike) { 360 unsigned Operation = Op; 361 if (isIntegerLike) 362 Operation ^= 7; // Flip L, G, E bits, but not U. 363 else 364 Operation ^= 15; // Flip all of the condition bits. 365 366 if (Operation > ISD::SETTRUE2) 367 Operation &= ~8; // Don't let N and U bits get set. 368 369 return ISD::CondCode(Operation); 370 } 371 372 ISD::CondCode ISD::getSetCCInverse(ISD::CondCode Op, EVT Type) { 373 return getSetCCInverseImpl(Op, Type.isInteger()); 374 } 375 376 ISD::CondCode ISD::GlobalISel::getSetCCInverse(ISD::CondCode Op, 377 bool isIntegerLike) { 378 return getSetCCInverseImpl(Op, isIntegerLike); 379 } 380 381 /// For an integer comparison, return 1 if the comparison is a signed operation 382 /// and 2 if the result is an unsigned comparison. Return zero if the operation 383 /// does not depend on the sign of the input (setne and seteq). 384 static int isSignedOp(ISD::CondCode Opcode) { 385 switch (Opcode) { 386 default: llvm_unreachable("Illegal integer setcc operation!"); 387 case ISD::SETEQ: 388 case ISD::SETNE: return 0; 389 case ISD::SETLT: 390 case ISD::SETLE: 391 case ISD::SETGT: 392 case ISD::SETGE: return 1; 393 case ISD::SETULT: 394 case ISD::SETULE: 395 case ISD::SETUGT: 396 case ISD::SETUGE: return 2; 397 } 398 } 399 400 ISD::CondCode ISD::getSetCCOrOperation(ISD::CondCode Op1, ISD::CondCode Op2, 401 EVT Type) { 402 bool IsInteger = Type.isInteger(); 403 if (IsInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3) 404 // Cannot fold a signed integer setcc with an unsigned integer setcc. 405 return ISD::SETCC_INVALID; 406 407 unsigned Op = Op1 | Op2; // Combine all of the condition bits. 408 409 // If the N and U bits get set, then the resultant comparison DOES suddenly 410 // care about orderedness, and it is true when ordered. 411 if (Op > ISD::SETTRUE2) 412 Op &= ~16; // Clear the U bit if the N bit is set. 413 414 // Canonicalize illegal integer setcc's. 415 if (IsInteger && Op == ISD::SETUNE) // e.g. SETUGT | SETULT 416 Op = ISD::SETNE; 417 418 return ISD::CondCode(Op); 419 } 420 421 ISD::CondCode ISD::getSetCCAndOperation(ISD::CondCode Op1, ISD::CondCode Op2, 422 EVT Type) { 423 bool IsInteger = Type.isInteger(); 424 if (IsInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3) 425 // Cannot fold a signed setcc with an unsigned setcc. 426 return ISD::SETCC_INVALID; 427 428 // Combine all of the condition bits. 429 ISD::CondCode Result = ISD::CondCode(Op1 & Op2); 430 431 // Canonicalize illegal integer setcc's. 432 if (IsInteger) { 433 switch (Result) { 434 default: break; 435 case ISD::SETUO : Result = ISD::SETFALSE; break; // SETUGT & SETULT 436 case ISD::SETOEQ: // SETEQ & SETU[LG]E 437 case ISD::SETUEQ: Result = ISD::SETEQ ; break; // SETUGE & SETULE 438 case ISD::SETOLT: Result = ISD::SETULT ; break; // SETULT & SETNE 439 case ISD::SETOGT: Result = ISD::SETUGT ; break; // SETUGT & SETNE 440 } 441 } 442 443 return Result; 444 } 445 446 //===----------------------------------------------------------------------===// 447 // SDNode Profile Support 448 //===----------------------------------------------------------------------===// 449 450 /// AddNodeIDOpcode - Add the node opcode to the NodeID data. 451 static void AddNodeIDOpcode(FoldingSetNodeID &ID, unsigned OpC) { 452 ID.AddInteger(OpC); 453 } 454 455 /// AddNodeIDValueTypes - Value type lists are intern'd so we can represent them 456 /// solely with their pointer. 457 static void AddNodeIDValueTypes(FoldingSetNodeID &ID, SDVTList VTList) { 458 ID.AddPointer(VTList.VTs); 459 } 460 461 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data. 462 static void AddNodeIDOperands(FoldingSetNodeID &ID, 463 ArrayRef<SDValue> Ops) { 464 for (auto& Op : Ops) { 465 ID.AddPointer(Op.getNode()); 466 ID.AddInteger(Op.getResNo()); 467 } 468 } 469 470 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data. 471 static void AddNodeIDOperands(FoldingSetNodeID &ID, 472 ArrayRef<SDUse> Ops) { 473 for (auto& Op : Ops) { 474 ID.AddPointer(Op.getNode()); 475 ID.AddInteger(Op.getResNo()); 476 } 477 } 478 479 static void AddNodeIDNode(FoldingSetNodeID &ID, unsigned short OpC, 480 SDVTList VTList, ArrayRef<SDValue> OpList) { 481 AddNodeIDOpcode(ID, OpC); 482 AddNodeIDValueTypes(ID, VTList); 483 AddNodeIDOperands(ID, OpList); 484 } 485 486 /// If this is an SDNode with special info, add this info to the NodeID data. 487 static void AddNodeIDCustom(FoldingSetNodeID &ID, const SDNode *N) { 488 switch (N->getOpcode()) { 489 case ISD::TargetExternalSymbol: 490 case ISD::ExternalSymbol: 491 case ISD::MCSymbol: 492 llvm_unreachable("Should only be used on nodes with operands"); 493 default: break; // Normal nodes don't need extra info. 494 case ISD::TargetConstant: 495 case ISD::Constant: { 496 const ConstantSDNode *C = cast<ConstantSDNode>(N); 497 ID.AddPointer(C->getConstantIntValue()); 498 ID.AddBoolean(C->isOpaque()); 499 break; 500 } 501 case ISD::TargetConstantFP: 502 case ISD::ConstantFP: 503 ID.AddPointer(cast<ConstantFPSDNode>(N)->getConstantFPValue()); 504 break; 505 case ISD::TargetGlobalAddress: 506 case ISD::GlobalAddress: 507 case ISD::TargetGlobalTLSAddress: 508 case ISD::GlobalTLSAddress: { 509 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N); 510 ID.AddPointer(GA->getGlobal()); 511 ID.AddInteger(GA->getOffset()); 512 ID.AddInteger(GA->getTargetFlags()); 513 break; 514 } 515 case ISD::BasicBlock: 516 ID.AddPointer(cast<BasicBlockSDNode>(N)->getBasicBlock()); 517 break; 518 case ISD::Register: 519 ID.AddInteger(cast<RegisterSDNode>(N)->getReg()); 520 break; 521 case ISD::RegisterMask: 522 ID.AddPointer(cast<RegisterMaskSDNode>(N)->getRegMask()); 523 break; 524 case ISD::SRCVALUE: 525 ID.AddPointer(cast<SrcValueSDNode>(N)->getValue()); 526 break; 527 case ISD::FrameIndex: 528 case ISD::TargetFrameIndex: 529 ID.AddInteger(cast<FrameIndexSDNode>(N)->getIndex()); 530 break; 531 case ISD::LIFETIME_START: 532 case ISD::LIFETIME_END: 533 if (cast<LifetimeSDNode>(N)->hasOffset()) { 534 ID.AddInteger(cast<LifetimeSDNode>(N)->getSize()); 535 ID.AddInteger(cast<LifetimeSDNode>(N)->getOffset()); 536 } 537 break; 538 case ISD::JumpTable: 539 case ISD::TargetJumpTable: 540 ID.AddInteger(cast<JumpTableSDNode>(N)->getIndex()); 541 ID.AddInteger(cast<JumpTableSDNode>(N)->getTargetFlags()); 542 break; 543 case ISD::ConstantPool: 544 case ISD::TargetConstantPool: { 545 const ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N); 546 ID.AddInteger(CP->getAlignment()); 547 ID.AddInteger(CP->getOffset()); 548 if (CP->isMachineConstantPoolEntry()) 549 CP->getMachineCPVal()->addSelectionDAGCSEId(ID); 550 else 551 ID.AddPointer(CP->getConstVal()); 552 ID.AddInteger(CP->getTargetFlags()); 553 break; 554 } 555 case ISD::TargetIndex: { 556 const TargetIndexSDNode *TI = cast<TargetIndexSDNode>(N); 557 ID.AddInteger(TI->getIndex()); 558 ID.AddInteger(TI->getOffset()); 559 ID.AddInteger(TI->getTargetFlags()); 560 break; 561 } 562 case ISD::LOAD: { 563 const LoadSDNode *LD = cast<LoadSDNode>(N); 564 ID.AddInteger(LD->getMemoryVT().getRawBits()); 565 ID.AddInteger(LD->getRawSubclassData()); 566 ID.AddInteger(LD->getPointerInfo().getAddrSpace()); 567 break; 568 } 569 case ISD::STORE: { 570 const StoreSDNode *ST = cast<StoreSDNode>(N); 571 ID.AddInteger(ST->getMemoryVT().getRawBits()); 572 ID.AddInteger(ST->getRawSubclassData()); 573 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 574 break; 575 } 576 case ISD::MLOAD: { 577 const MaskedLoadSDNode *MLD = cast<MaskedLoadSDNode>(N); 578 ID.AddInteger(MLD->getMemoryVT().getRawBits()); 579 ID.AddInteger(MLD->getRawSubclassData()); 580 ID.AddInteger(MLD->getPointerInfo().getAddrSpace()); 581 break; 582 } 583 case ISD::MSTORE: { 584 const MaskedStoreSDNode *MST = cast<MaskedStoreSDNode>(N); 585 ID.AddInteger(MST->getMemoryVT().getRawBits()); 586 ID.AddInteger(MST->getRawSubclassData()); 587 ID.AddInteger(MST->getPointerInfo().getAddrSpace()); 588 break; 589 } 590 case ISD::MGATHER: { 591 const MaskedGatherSDNode *MG = cast<MaskedGatherSDNode>(N); 592 ID.AddInteger(MG->getMemoryVT().getRawBits()); 593 ID.AddInteger(MG->getRawSubclassData()); 594 ID.AddInteger(MG->getPointerInfo().getAddrSpace()); 595 break; 596 } 597 case ISD::MSCATTER: { 598 const MaskedScatterSDNode *MS = cast<MaskedScatterSDNode>(N); 599 ID.AddInteger(MS->getMemoryVT().getRawBits()); 600 ID.AddInteger(MS->getRawSubclassData()); 601 ID.AddInteger(MS->getPointerInfo().getAddrSpace()); 602 break; 603 } 604 case ISD::ATOMIC_CMP_SWAP: 605 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: 606 case ISD::ATOMIC_SWAP: 607 case ISD::ATOMIC_LOAD_ADD: 608 case ISD::ATOMIC_LOAD_SUB: 609 case ISD::ATOMIC_LOAD_AND: 610 case ISD::ATOMIC_LOAD_CLR: 611 case ISD::ATOMIC_LOAD_OR: 612 case ISD::ATOMIC_LOAD_XOR: 613 case ISD::ATOMIC_LOAD_NAND: 614 case ISD::ATOMIC_LOAD_MIN: 615 case ISD::ATOMIC_LOAD_MAX: 616 case ISD::ATOMIC_LOAD_UMIN: 617 case ISD::ATOMIC_LOAD_UMAX: 618 case ISD::ATOMIC_LOAD: 619 case ISD::ATOMIC_STORE: { 620 const AtomicSDNode *AT = cast<AtomicSDNode>(N); 621 ID.AddInteger(AT->getMemoryVT().getRawBits()); 622 ID.AddInteger(AT->getRawSubclassData()); 623 ID.AddInteger(AT->getPointerInfo().getAddrSpace()); 624 break; 625 } 626 case ISD::PREFETCH: { 627 const MemSDNode *PF = cast<MemSDNode>(N); 628 ID.AddInteger(PF->getPointerInfo().getAddrSpace()); 629 break; 630 } 631 case ISD::VECTOR_SHUFFLE: { 632 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); 633 for (unsigned i = 0, e = N->getValueType(0).getVectorNumElements(); 634 i != e; ++i) 635 ID.AddInteger(SVN->getMaskElt(i)); 636 break; 637 } 638 case ISD::TargetBlockAddress: 639 case ISD::BlockAddress: { 640 const BlockAddressSDNode *BA = cast<BlockAddressSDNode>(N); 641 ID.AddPointer(BA->getBlockAddress()); 642 ID.AddInteger(BA->getOffset()); 643 ID.AddInteger(BA->getTargetFlags()); 644 break; 645 } 646 } // end switch (N->getOpcode()) 647 648 // Target specific memory nodes could also have address spaces to check. 649 if (N->isTargetMemoryOpcode()) 650 ID.AddInteger(cast<MemSDNode>(N)->getPointerInfo().getAddrSpace()); 651 } 652 653 /// AddNodeIDNode - Generic routine for adding a nodes info to the NodeID 654 /// data. 655 static void AddNodeIDNode(FoldingSetNodeID &ID, const SDNode *N) { 656 AddNodeIDOpcode(ID, N->getOpcode()); 657 // Add the return value info. 658 AddNodeIDValueTypes(ID, N->getVTList()); 659 // Add the operand info. 660 AddNodeIDOperands(ID, N->ops()); 661 662 // Handle SDNode leafs with special info. 663 AddNodeIDCustom(ID, N); 664 } 665 666 //===----------------------------------------------------------------------===// 667 // SelectionDAG Class 668 //===----------------------------------------------------------------------===// 669 670 /// doNotCSE - Return true if CSE should not be performed for this node. 671 static bool doNotCSE(SDNode *N) { 672 if (N->getValueType(0) == MVT::Glue) 673 return true; // Never CSE anything that produces a flag. 674 675 switch (N->getOpcode()) { 676 default: break; 677 case ISD::HANDLENODE: 678 case ISD::EH_LABEL: 679 return true; // Never CSE these nodes. 680 } 681 682 // Check that remaining values produced are not flags. 683 for (unsigned i = 1, e = N->getNumValues(); i != e; ++i) 684 if (N->getValueType(i) == MVT::Glue) 685 return true; // Never CSE anything that produces a flag. 686 687 return false; 688 } 689 690 /// RemoveDeadNodes - This method deletes all unreachable nodes in the 691 /// SelectionDAG. 692 void SelectionDAG::RemoveDeadNodes() { 693 // Create a dummy node (which is not added to allnodes), that adds a reference 694 // to the root node, preventing it from being deleted. 695 HandleSDNode Dummy(getRoot()); 696 697 SmallVector<SDNode*, 128> DeadNodes; 698 699 // Add all obviously-dead nodes to the DeadNodes worklist. 700 for (SDNode &Node : allnodes()) 701 if (Node.use_empty()) 702 DeadNodes.push_back(&Node); 703 704 RemoveDeadNodes(DeadNodes); 705 706 // If the root changed (e.g. it was a dead load, update the root). 707 setRoot(Dummy.getValue()); 708 } 709 710 /// RemoveDeadNodes - This method deletes the unreachable nodes in the 711 /// given list, and any nodes that become unreachable as a result. 712 void SelectionDAG::RemoveDeadNodes(SmallVectorImpl<SDNode *> &DeadNodes) { 713 714 // Process the worklist, deleting the nodes and adding their uses to the 715 // worklist. 716 while (!DeadNodes.empty()) { 717 SDNode *N = DeadNodes.pop_back_val(); 718 // Skip to next node if we've already managed to delete the node. This could 719 // happen if replacing a node causes a node previously added to the node to 720 // be deleted. 721 if (N->getOpcode() == ISD::DELETED_NODE) 722 continue; 723 724 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 725 DUL->NodeDeleted(N, nullptr); 726 727 // Take the node out of the appropriate CSE map. 728 RemoveNodeFromCSEMaps(N); 729 730 // Next, brutally remove the operand list. This is safe to do, as there are 731 // no cycles in the graph. 732 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) { 733 SDUse &Use = *I++; 734 SDNode *Operand = Use.getNode(); 735 Use.set(SDValue()); 736 737 // Now that we removed this operand, see if there are no uses of it left. 738 if (Operand->use_empty()) 739 DeadNodes.push_back(Operand); 740 } 741 742 DeallocateNode(N); 743 } 744 } 745 746 void SelectionDAG::RemoveDeadNode(SDNode *N){ 747 SmallVector<SDNode*, 16> DeadNodes(1, N); 748 749 // Create a dummy node that adds a reference to the root node, preventing 750 // it from being deleted. (This matters if the root is an operand of the 751 // dead node.) 752 HandleSDNode Dummy(getRoot()); 753 754 RemoveDeadNodes(DeadNodes); 755 } 756 757 void SelectionDAG::DeleteNode(SDNode *N) { 758 // First take this out of the appropriate CSE map. 759 RemoveNodeFromCSEMaps(N); 760 761 // Finally, remove uses due to operands of this node, remove from the 762 // AllNodes list, and delete the node. 763 DeleteNodeNotInCSEMaps(N); 764 } 765 766 void SelectionDAG::DeleteNodeNotInCSEMaps(SDNode *N) { 767 assert(N->getIterator() != AllNodes.begin() && 768 "Cannot delete the entry node!"); 769 assert(N->use_empty() && "Cannot delete a node that is not dead!"); 770 771 // Drop all of the operands and decrement used node's use counts. 772 N->DropOperands(); 773 774 DeallocateNode(N); 775 } 776 777 void SDDbgInfo::erase(const SDNode *Node) { 778 DbgValMapType::iterator I = DbgValMap.find(Node); 779 if (I == DbgValMap.end()) 780 return; 781 for (auto &Val: I->second) 782 Val->setIsInvalidated(); 783 DbgValMap.erase(I); 784 } 785 786 void SelectionDAG::DeallocateNode(SDNode *N) { 787 // If we have operands, deallocate them. 788 removeOperands(N); 789 790 NodeAllocator.Deallocate(AllNodes.remove(N)); 791 792 // Set the opcode to DELETED_NODE to help catch bugs when node 793 // memory is reallocated. 794 // FIXME: There are places in SDag that have grown a dependency on the opcode 795 // value in the released node. 796 __asan_unpoison_memory_region(&N->NodeType, sizeof(N->NodeType)); 797 N->NodeType = ISD::DELETED_NODE; 798 799 // If any of the SDDbgValue nodes refer to this SDNode, invalidate 800 // them and forget about that node. 801 DbgInfo->erase(N); 802 } 803 804 #ifndef NDEBUG 805 /// VerifySDNode - Sanity check the given SDNode. Aborts if it is invalid. 806 static void VerifySDNode(SDNode *N) { 807 switch (N->getOpcode()) { 808 default: 809 break; 810 case ISD::BUILD_PAIR: { 811 EVT VT = N->getValueType(0); 812 assert(N->getNumValues() == 1 && "Too many results!"); 813 assert(!VT.isVector() && (VT.isInteger() || VT.isFloatingPoint()) && 814 "Wrong return type!"); 815 assert(N->getNumOperands() == 2 && "Wrong number of operands!"); 816 assert(N->getOperand(0).getValueType() == N->getOperand(1).getValueType() && 817 "Mismatched operand types!"); 818 assert(N->getOperand(0).getValueType().isInteger() == VT.isInteger() && 819 "Wrong operand type!"); 820 assert(VT.getSizeInBits() == 2 * N->getOperand(0).getValueSizeInBits() && 821 "Wrong return type size"); 822 break; 823 } 824 case ISD::BUILD_VECTOR: { 825 assert(N->getNumValues() == 1 && "Too many results!"); 826 assert(N->getValueType(0).isVector() && "Wrong return type!"); 827 assert(N->getNumOperands() == N->getValueType(0).getVectorNumElements() && 828 "Wrong number of operands!"); 829 EVT EltVT = N->getValueType(0).getVectorElementType(); 830 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ++I) { 831 assert((I->getValueType() == EltVT || 832 (EltVT.isInteger() && I->getValueType().isInteger() && 833 EltVT.bitsLE(I->getValueType()))) && 834 "Wrong operand type!"); 835 assert(I->getValueType() == N->getOperand(0).getValueType() && 836 "Operands must all have the same type"); 837 } 838 break; 839 } 840 } 841 } 842 #endif // NDEBUG 843 844 /// Insert a newly allocated node into the DAG. 845 /// 846 /// Handles insertion into the all nodes list and CSE map, as well as 847 /// verification and other common operations when a new node is allocated. 848 void SelectionDAG::InsertNode(SDNode *N) { 849 AllNodes.push_back(N); 850 #ifndef NDEBUG 851 N->PersistentId = NextPersistentId++; 852 VerifySDNode(N); 853 #endif 854 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 855 DUL->NodeInserted(N); 856 } 857 858 /// RemoveNodeFromCSEMaps - Take the specified node out of the CSE map that 859 /// correspond to it. This is useful when we're about to delete or repurpose 860 /// the node. We don't want future request for structurally identical nodes 861 /// to return N anymore. 862 bool SelectionDAG::RemoveNodeFromCSEMaps(SDNode *N) { 863 bool Erased = false; 864 switch (N->getOpcode()) { 865 case ISD::HANDLENODE: return false; // noop. 866 case ISD::CONDCODE: 867 assert(CondCodeNodes[cast<CondCodeSDNode>(N)->get()] && 868 "Cond code doesn't exist!"); 869 Erased = CondCodeNodes[cast<CondCodeSDNode>(N)->get()] != nullptr; 870 CondCodeNodes[cast<CondCodeSDNode>(N)->get()] = nullptr; 871 break; 872 case ISD::ExternalSymbol: 873 Erased = ExternalSymbols.erase(cast<ExternalSymbolSDNode>(N)->getSymbol()); 874 break; 875 case ISD::TargetExternalSymbol: { 876 ExternalSymbolSDNode *ESN = cast<ExternalSymbolSDNode>(N); 877 Erased = TargetExternalSymbols.erase(std::pair<std::string, unsigned>( 878 ESN->getSymbol(), ESN->getTargetFlags())); 879 break; 880 } 881 case ISD::MCSymbol: { 882 auto *MCSN = cast<MCSymbolSDNode>(N); 883 Erased = MCSymbols.erase(MCSN->getMCSymbol()); 884 break; 885 } 886 case ISD::VALUETYPE: { 887 EVT VT = cast<VTSDNode>(N)->getVT(); 888 if (VT.isExtended()) { 889 Erased = ExtendedValueTypeNodes.erase(VT); 890 } else { 891 Erased = ValueTypeNodes[VT.getSimpleVT().SimpleTy] != nullptr; 892 ValueTypeNodes[VT.getSimpleVT().SimpleTy] = nullptr; 893 } 894 break; 895 } 896 default: 897 // Remove it from the CSE Map. 898 assert(N->getOpcode() != ISD::DELETED_NODE && "DELETED_NODE in CSEMap!"); 899 assert(N->getOpcode() != ISD::EntryToken && "EntryToken in CSEMap!"); 900 Erased = CSEMap.RemoveNode(N); 901 break; 902 } 903 #ifndef NDEBUG 904 // Verify that the node was actually in one of the CSE maps, unless it has a 905 // flag result (which cannot be CSE'd) or is one of the special cases that are 906 // not subject to CSE. 907 if (!Erased && N->getValueType(N->getNumValues()-1) != MVT::Glue && 908 !N->isMachineOpcode() && !doNotCSE(N)) { 909 N->dump(this); 910 dbgs() << "\n"; 911 llvm_unreachable("Node is not in map!"); 912 } 913 #endif 914 return Erased; 915 } 916 917 /// AddModifiedNodeToCSEMaps - The specified node has been removed from the CSE 918 /// maps and modified in place. Add it back to the CSE maps, unless an identical 919 /// node already exists, in which case transfer all its users to the existing 920 /// node. This transfer can potentially trigger recursive merging. 921 void 922 SelectionDAG::AddModifiedNodeToCSEMaps(SDNode *N) { 923 // For node types that aren't CSE'd, just act as if no identical node 924 // already exists. 925 if (!doNotCSE(N)) { 926 SDNode *Existing = CSEMap.GetOrInsertNode(N); 927 if (Existing != N) { 928 // If there was already an existing matching node, use ReplaceAllUsesWith 929 // to replace the dead one with the existing one. This can cause 930 // recursive merging of other unrelated nodes down the line. 931 ReplaceAllUsesWith(N, Existing); 932 933 // N is now dead. Inform the listeners and delete it. 934 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 935 DUL->NodeDeleted(N, Existing); 936 DeleteNodeNotInCSEMaps(N); 937 return; 938 } 939 } 940 941 // If the node doesn't already exist, we updated it. Inform listeners. 942 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 943 DUL->NodeUpdated(N); 944 } 945 946 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 947 /// were replaced with those specified. If this node is never memoized, 948 /// return null, otherwise return a pointer to the slot it would take. If a 949 /// node already exists with these operands, the slot will be non-null. 950 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, SDValue Op, 951 void *&InsertPos) { 952 if (doNotCSE(N)) 953 return nullptr; 954 955 SDValue Ops[] = { Op }; 956 FoldingSetNodeID ID; 957 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 958 AddNodeIDCustom(ID, N); 959 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 960 if (Node) 961 Node->intersectFlagsWith(N->getFlags()); 962 return Node; 963 } 964 965 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 966 /// were replaced with those specified. If this node is never memoized, 967 /// return null, otherwise return a pointer to the slot it would take. If a 968 /// node already exists with these operands, the slot will be non-null. 969 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, 970 SDValue Op1, SDValue Op2, 971 void *&InsertPos) { 972 if (doNotCSE(N)) 973 return nullptr; 974 975 SDValue Ops[] = { Op1, Op2 }; 976 FoldingSetNodeID ID; 977 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 978 AddNodeIDCustom(ID, N); 979 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 980 if (Node) 981 Node->intersectFlagsWith(N->getFlags()); 982 return Node; 983 } 984 985 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 986 /// were replaced with those specified. If this node is never memoized, 987 /// return null, otherwise return a pointer to the slot it would take. If a 988 /// node already exists with these operands, the slot will be non-null. 989 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, ArrayRef<SDValue> Ops, 990 void *&InsertPos) { 991 if (doNotCSE(N)) 992 return nullptr; 993 994 FoldingSetNodeID ID; 995 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 996 AddNodeIDCustom(ID, N); 997 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 998 if (Node) 999 Node->intersectFlagsWith(N->getFlags()); 1000 return Node; 1001 } 1002 1003 Align SelectionDAG::getEVTAlign(EVT VT) const { 1004 Type *Ty = VT == MVT::iPTR ? 1005 PointerType::get(Type::getInt8Ty(*getContext()), 0) : 1006 VT.getTypeForEVT(*getContext()); 1007 1008 return getDataLayout().getABITypeAlign(Ty); 1009 } 1010 1011 // EntryNode could meaningfully have debug info if we can find it... 1012 SelectionDAG::SelectionDAG(const TargetMachine &tm, CodeGenOpt::Level OL) 1013 : TM(tm), OptLevel(OL), 1014 EntryNode(ISD::EntryToken, 0, DebugLoc(), getVTList(MVT::Other)), 1015 Root(getEntryNode()) { 1016 InsertNode(&EntryNode); 1017 DbgInfo = new SDDbgInfo(); 1018 } 1019 1020 void SelectionDAG::init(MachineFunction &NewMF, 1021 OptimizationRemarkEmitter &NewORE, 1022 Pass *PassPtr, const TargetLibraryInfo *LibraryInfo, 1023 LegacyDivergenceAnalysis * Divergence, 1024 ProfileSummaryInfo *PSIin, 1025 BlockFrequencyInfo *BFIin) { 1026 MF = &NewMF; 1027 SDAGISelPass = PassPtr; 1028 ORE = &NewORE; 1029 TLI = getSubtarget().getTargetLowering(); 1030 TSI = getSubtarget().getSelectionDAGInfo(); 1031 LibInfo = LibraryInfo; 1032 Context = &MF->getFunction().getContext(); 1033 DA = Divergence; 1034 PSI = PSIin; 1035 BFI = BFIin; 1036 } 1037 1038 SelectionDAG::~SelectionDAG() { 1039 assert(!UpdateListeners && "Dangling registered DAGUpdateListeners"); 1040 allnodes_clear(); 1041 OperandRecycler.clear(OperandAllocator); 1042 delete DbgInfo; 1043 } 1044 1045 bool SelectionDAG::shouldOptForSize() const { 1046 return MF->getFunction().hasOptSize() || 1047 llvm::shouldOptimizeForSize(FLI->MBB->getBasicBlock(), PSI, BFI); 1048 } 1049 1050 void SelectionDAG::allnodes_clear() { 1051 assert(&*AllNodes.begin() == &EntryNode); 1052 AllNodes.remove(AllNodes.begin()); 1053 while (!AllNodes.empty()) 1054 DeallocateNode(&AllNodes.front()); 1055 #ifndef NDEBUG 1056 NextPersistentId = 0; 1057 #endif 1058 } 1059 1060 SDNode *SelectionDAG::FindNodeOrInsertPos(const FoldingSetNodeID &ID, 1061 void *&InsertPos) { 1062 SDNode *N = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 1063 if (N) { 1064 switch (N->getOpcode()) { 1065 default: break; 1066 case ISD::Constant: 1067 case ISD::ConstantFP: 1068 llvm_unreachable("Querying for Constant and ConstantFP nodes requires " 1069 "debug location. Use another overload."); 1070 } 1071 } 1072 return N; 1073 } 1074 1075 SDNode *SelectionDAG::FindNodeOrInsertPos(const FoldingSetNodeID &ID, 1076 const SDLoc &DL, void *&InsertPos) { 1077 SDNode *N = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 1078 if (N) { 1079 switch (N->getOpcode()) { 1080 case ISD::Constant: 1081 case ISD::ConstantFP: 1082 // Erase debug location from the node if the node is used at several 1083 // different places. Do not propagate one location to all uses as it 1084 // will cause a worse single stepping debugging experience. 1085 if (N->getDebugLoc() != DL.getDebugLoc()) 1086 N->setDebugLoc(DebugLoc()); 1087 break; 1088 default: 1089 // When the node's point of use is located earlier in the instruction 1090 // sequence than its prior point of use, update its debug info to the 1091 // earlier location. 1092 if (DL.getIROrder() && DL.getIROrder() < N->getIROrder()) 1093 N->setDebugLoc(DL.getDebugLoc()); 1094 break; 1095 } 1096 } 1097 return N; 1098 } 1099 1100 void SelectionDAG::clear() { 1101 allnodes_clear(); 1102 OperandRecycler.clear(OperandAllocator); 1103 OperandAllocator.Reset(); 1104 CSEMap.clear(); 1105 1106 ExtendedValueTypeNodes.clear(); 1107 ExternalSymbols.clear(); 1108 TargetExternalSymbols.clear(); 1109 MCSymbols.clear(); 1110 SDCallSiteDbgInfo.clear(); 1111 std::fill(CondCodeNodes.begin(), CondCodeNodes.end(), 1112 static_cast<CondCodeSDNode*>(nullptr)); 1113 std::fill(ValueTypeNodes.begin(), ValueTypeNodes.end(), 1114 static_cast<SDNode*>(nullptr)); 1115 1116 EntryNode.UseList = nullptr; 1117 InsertNode(&EntryNode); 1118 Root = getEntryNode(); 1119 DbgInfo->clear(); 1120 } 1121 1122 SDValue SelectionDAG::getFPExtendOrRound(SDValue Op, const SDLoc &DL, EVT VT) { 1123 return VT.bitsGT(Op.getValueType()) 1124 ? getNode(ISD::FP_EXTEND, DL, VT, Op) 1125 : getNode(ISD::FP_ROUND, DL, VT, Op, getIntPtrConstant(0, DL)); 1126 } 1127 1128 std::pair<SDValue, SDValue> 1129 SelectionDAG::getStrictFPExtendOrRound(SDValue Op, SDValue Chain, 1130 const SDLoc &DL, EVT VT) { 1131 assert(!VT.bitsEq(Op.getValueType()) && 1132 "Strict no-op FP extend/round not allowed."); 1133 SDValue Res = 1134 VT.bitsGT(Op.getValueType()) 1135 ? getNode(ISD::STRICT_FP_EXTEND, DL, {VT, MVT::Other}, {Chain, Op}) 1136 : getNode(ISD::STRICT_FP_ROUND, DL, {VT, MVT::Other}, 1137 {Chain, Op, getIntPtrConstant(0, DL)}); 1138 1139 return std::pair<SDValue, SDValue>(Res, SDValue(Res.getNode(), 1)); 1140 } 1141 1142 SDValue SelectionDAG::getAnyExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1143 return VT.bitsGT(Op.getValueType()) ? 1144 getNode(ISD::ANY_EXTEND, DL, VT, Op) : 1145 getNode(ISD::TRUNCATE, DL, VT, Op); 1146 } 1147 1148 SDValue SelectionDAG::getSExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1149 return VT.bitsGT(Op.getValueType()) ? 1150 getNode(ISD::SIGN_EXTEND, DL, VT, Op) : 1151 getNode(ISD::TRUNCATE, DL, VT, Op); 1152 } 1153 1154 SDValue SelectionDAG::getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1155 return VT.bitsGT(Op.getValueType()) ? 1156 getNode(ISD::ZERO_EXTEND, DL, VT, Op) : 1157 getNode(ISD::TRUNCATE, DL, VT, Op); 1158 } 1159 1160 SDValue SelectionDAG::getBoolExtOrTrunc(SDValue Op, const SDLoc &SL, EVT VT, 1161 EVT OpVT) { 1162 if (VT.bitsLE(Op.getValueType())) 1163 return getNode(ISD::TRUNCATE, SL, VT, Op); 1164 1165 TargetLowering::BooleanContent BType = TLI->getBooleanContents(OpVT); 1166 return getNode(TLI->getExtendForContent(BType), SL, VT, Op); 1167 } 1168 1169 SDValue SelectionDAG::getZeroExtendInReg(SDValue Op, const SDLoc &DL, EVT VT) { 1170 EVT OpVT = Op.getValueType(); 1171 assert(VT.isInteger() && OpVT.isInteger() && 1172 "Cannot getZeroExtendInReg FP types"); 1173 assert(VT.isVector() == OpVT.isVector() && 1174 "getZeroExtendInReg type should be vector iff the operand " 1175 "type is vector!"); 1176 assert((!VT.isVector() || 1177 VT.getVectorNumElements() == OpVT.getVectorNumElements()) && 1178 "Vector element counts must match in getZeroExtendInReg"); 1179 assert(VT.bitsLE(OpVT) && "Not extending!"); 1180 if (OpVT == VT) 1181 return Op; 1182 APInt Imm = APInt::getLowBitsSet(OpVT.getScalarSizeInBits(), 1183 VT.getScalarSizeInBits()); 1184 return getNode(ISD::AND, DL, OpVT, Op, getConstant(Imm, DL, OpVT)); 1185 } 1186 1187 SDValue SelectionDAG::getPtrExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1188 // Only unsigned pointer semantics are supported right now. In the future this 1189 // might delegate to TLI to check pointer signedness. 1190 return getZExtOrTrunc(Op, DL, VT); 1191 } 1192 1193 SDValue SelectionDAG::getPtrExtendInReg(SDValue Op, const SDLoc &DL, EVT VT) { 1194 // Only unsigned pointer semantics are supported right now. In the future this 1195 // might delegate to TLI to check pointer signedness. 1196 return getZeroExtendInReg(Op, DL, VT); 1197 } 1198 1199 /// getNOT - Create a bitwise NOT operation as (XOR Val, -1). 1200 SDValue SelectionDAG::getNOT(const SDLoc &DL, SDValue Val, EVT VT) { 1201 EVT EltVT = VT.getScalarType(); 1202 SDValue NegOne = 1203 getConstant(APInt::getAllOnesValue(EltVT.getSizeInBits()), DL, VT); 1204 return getNode(ISD::XOR, DL, VT, Val, NegOne); 1205 } 1206 1207 SDValue SelectionDAG::getLogicalNOT(const SDLoc &DL, SDValue Val, EVT VT) { 1208 SDValue TrueValue = getBoolConstant(true, DL, VT, VT); 1209 return getNode(ISD::XOR, DL, VT, Val, TrueValue); 1210 } 1211 1212 SDValue SelectionDAG::getBoolConstant(bool V, const SDLoc &DL, EVT VT, 1213 EVT OpVT) { 1214 if (!V) 1215 return getConstant(0, DL, VT); 1216 1217 switch (TLI->getBooleanContents(OpVT)) { 1218 case TargetLowering::ZeroOrOneBooleanContent: 1219 case TargetLowering::UndefinedBooleanContent: 1220 return getConstant(1, DL, VT); 1221 case TargetLowering::ZeroOrNegativeOneBooleanContent: 1222 return getAllOnesConstant(DL, VT); 1223 } 1224 llvm_unreachable("Unexpected boolean content enum!"); 1225 } 1226 1227 SDValue SelectionDAG::getConstant(uint64_t Val, const SDLoc &DL, EVT VT, 1228 bool isT, bool isO) { 1229 EVT EltVT = VT.getScalarType(); 1230 assert((EltVT.getSizeInBits() >= 64 || 1231 (uint64_t)((int64_t)Val >> EltVT.getSizeInBits()) + 1 < 2) && 1232 "getConstant with a uint64_t value that doesn't fit in the type!"); 1233 return getConstant(APInt(EltVT.getSizeInBits(), Val), DL, VT, isT, isO); 1234 } 1235 1236 SDValue SelectionDAG::getConstant(const APInt &Val, const SDLoc &DL, EVT VT, 1237 bool isT, bool isO) { 1238 return getConstant(*ConstantInt::get(*Context, Val), DL, VT, isT, isO); 1239 } 1240 1241 SDValue SelectionDAG::getConstant(const ConstantInt &Val, const SDLoc &DL, 1242 EVT VT, bool isT, bool isO) { 1243 assert(VT.isInteger() && "Cannot create FP integer constant!"); 1244 1245 EVT EltVT = VT.getScalarType(); 1246 const ConstantInt *Elt = &Val; 1247 1248 // In some cases the vector type is legal but the element type is illegal and 1249 // needs to be promoted, for example v8i8 on ARM. In this case, promote the 1250 // inserted value (the type does not need to match the vector element type). 1251 // Any extra bits introduced will be truncated away. 1252 if (VT.isVector() && TLI->getTypeAction(*getContext(), EltVT) == 1253 TargetLowering::TypePromoteInteger) { 1254 EltVT = TLI->getTypeToTransformTo(*getContext(), EltVT); 1255 APInt NewVal = Elt->getValue().zextOrTrunc(EltVT.getSizeInBits()); 1256 Elt = ConstantInt::get(*getContext(), NewVal); 1257 } 1258 // In other cases the element type is illegal and needs to be expanded, for 1259 // example v2i64 on MIPS32. In this case, find the nearest legal type, split 1260 // the value into n parts and use a vector type with n-times the elements. 1261 // Then bitcast to the type requested. 1262 // Legalizing constants too early makes the DAGCombiner's job harder so we 1263 // only legalize if the DAG tells us we must produce legal types. 1264 else if (NewNodesMustHaveLegalTypes && VT.isVector() && 1265 TLI->getTypeAction(*getContext(), EltVT) == 1266 TargetLowering::TypeExpandInteger) { 1267 const APInt &NewVal = Elt->getValue(); 1268 EVT ViaEltVT = TLI->getTypeToTransformTo(*getContext(), EltVT); 1269 unsigned ViaEltSizeInBits = ViaEltVT.getSizeInBits(); 1270 unsigned ViaVecNumElts = VT.getSizeInBits() / ViaEltSizeInBits; 1271 EVT ViaVecVT = EVT::getVectorVT(*getContext(), ViaEltVT, ViaVecNumElts); 1272 1273 // Check the temporary vector is the correct size. If this fails then 1274 // getTypeToTransformTo() probably returned a type whose size (in bits) 1275 // isn't a power-of-2 factor of the requested type size. 1276 assert(ViaVecVT.getSizeInBits() == VT.getSizeInBits()); 1277 1278 SmallVector<SDValue, 2> EltParts; 1279 for (unsigned i = 0; i < ViaVecNumElts / VT.getVectorNumElements(); ++i) { 1280 EltParts.push_back(getConstant(NewVal.lshr(i * ViaEltSizeInBits) 1281 .zextOrTrunc(ViaEltSizeInBits), DL, 1282 ViaEltVT, isT, isO)); 1283 } 1284 1285 // EltParts is currently in little endian order. If we actually want 1286 // big-endian order then reverse it now. 1287 if (getDataLayout().isBigEndian()) 1288 std::reverse(EltParts.begin(), EltParts.end()); 1289 1290 // The elements must be reversed when the element order is different 1291 // to the endianness of the elements (because the BITCAST is itself a 1292 // vector shuffle in this situation). However, we do not need any code to 1293 // perform this reversal because getConstant() is producing a vector 1294 // splat. 1295 // This situation occurs in MIPS MSA. 1296 1297 SmallVector<SDValue, 8> Ops; 1298 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) 1299 Ops.insert(Ops.end(), EltParts.begin(), EltParts.end()); 1300 1301 SDValue V = getNode(ISD::BITCAST, DL, VT, getBuildVector(ViaVecVT, DL, Ops)); 1302 return V; 1303 } 1304 1305 assert(Elt->getBitWidth() == EltVT.getSizeInBits() && 1306 "APInt size does not match type size!"); 1307 unsigned Opc = isT ? ISD::TargetConstant : ISD::Constant; 1308 FoldingSetNodeID ID; 1309 AddNodeIDNode(ID, Opc, getVTList(EltVT), None); 1310 ID.AddPointer(Elt); 1311 ID.AddBoolean(isO); 1312 void *IP = nullptr; 1313 SDNode *N = nullptr; 1314 if ((N = FindNodeOrInsertPos(ID, DL, IP))) 1315 if (!VT.isVector()) 1316 return SDValue(N, 0); 1317 1318 if (!N) { 1319 N = newSDNode<ConstantSDNode>(isT, isO, Elt, EltVT); 1320 CSEMap.InsertNode(N, IP); 1321 InsertNode(N); 1322 NewSDValueDbgMsg(SDValue(N, 0), "Creating constant: ", this); 1323 } 1324 1325 SDValue Result(N, 0); 1326 if (VT.isScalableVector()) 1327 Result = getSplatVector(VT, DL, Result); 1328 else if (VT.isVector()) 1329 Result = getSplatBuildVector(VT, DL, Result); 1330 1331 return Result; 1332 } 1333 1334 SDValue SelectionDAG::getIntPtrConstant(uint64_t Val, const SDLoc &DL, 1335 bool isTarget) { 1336 return getConstant(Val, DL, TLI->getPointerTy(getDataLayout()), isTarget); 1337 } 1338 1339 SDValue SelectionDAG::getShiftAmountConstant(uint64_t Val, EVT VT, 1340 const SDLoc &DL, bool LegalTypes) { 1341 assert(VT.isInteger() && "Shift amount is not an integer type!"); 1342 EVT ShiftVT = TLI->getShiftAmountTy(VT, getDataLayout(), LegalTypes); 1343 return getConstant(Val, DL, ShiftVT); 1344 } 1345 1346 SDValue SelectionDAG::getVectorIdxConstant(uint64_t Val, const SDLoc &DL, 1347 bool isTarget) { 1348 return getConstant(Val, DL, TLI->getVectorIdxTy(getDataLayout()), isTarget); 1349 } 1350 1351 SDValue SelectionDAG::getConstantFP(const APFloat &V, const SDLoc &DL, EVT VT, 1352 bool isTarget) { 1353 return getConstantFP(*ConstantFP::get(*getContext(), V), DL, VT, isTarget); 1354 } 1355 1356 SDValue SelectionDAG::getConstantFP(const ConstantFP &V, const SDLoc &DL, 1357 EVT VT, bool isTarget) { 1358 assert(VT.isFloatingPoint() && "Cannot create integer FP constant!"); 1359 1360 EVT EltVT = VT.getScalarType(); 1361 1362 // Do the map lookup using the actual bit pattern for the floating point 1363 // value, so that we don't have problems with 0.0 comparing equal to -0.0, and 1364 // we don't have issues with SNANs. 1365 unsigned Opc = isTarget ? ISD::TargetConstantFP : ISD::ConstantFP; 1366 FoldingSetNodeID ID; 1367 AddNodeIDNode(ID, Opc, getVTList(EltVT), None); 1368 ID.AddPointer(&V); 1369 void *IP = nullptr; 1370 SDNode *N = nullptr; 1371 if ((N = FindNodeOrInsertPos(ID, DL, IP))) 1372 if (!VT.isVector()) 1373 return SDValue(N, 0); 1374 1375 if (!N) { 1376 N = newSDNode<ConstantFPSDNode>(isTarget, &V, EltVT); 1377 CSEMap.InsertNode(N, IP); 1378 InsertNode(N); 1379 } 1380 1381 SDValue Result(N, 0); 1382 if (VT.isVector()) 1383 Result = getSplatBuildVector(VT, DL, Result); 1384 NewSDValueDbgMsg(Result, "Creating fp constant: ", this); 1385 return Result; 1386 } 1387 1388 SDValue SelectionDAG::getConstantFP(double Val, const SDLoc &DL, EVT VT, 1389 bool isTarget) { 1390 EVT EltVT = VT.getScalarType(); 1391 if (EltVT == MVT::f32) 1392 return getConstantFP(APFloat((float)Val), DL, VT, isTarget); 1393 else if (EltVT == MVT::f64) 1394 return getConstantFP(APFloat(Val), DL, VT, isTarget); 1395 else if (EltVT == MVT::f80 || EltVT == MVT::f128 || EltVT == MVT::ppcf128 || 1396 EltVT == MVT::f16) { 1397 bool Ignored; 1398 APFloat APF = APFloat(Val); 1399 APF.convert(EVTToAPFloatSemantics(EltVT), APFloat::rmNearestTiesToEven, 1400 &Ignored); 1401 return getConstantFP(APF, DL, VT, isTarget); 1402 } else 1403 llvm_unreachable("Unsupported type in getConstantFP"); 1404 } 1405 1406 SDValue SelectionDAG::getGlobalAddress(const GlobalValue *GV, const SDLoc &DL, 1407 EVT VT, int64_t Offset, bool isTargetGA, 1408 unsigned TargetFlags) { 1409 assert((TargetFlags == 0 || isTargetGA) && 1410 "Cannot set target flags on target-independent globals"); 1411 1412 // Truncate (with sign-extension) the offset value to the pointer size. 1413 unsigned BitWidth = getDataLayout().getPointerTypeSizeInBits(GV->getType()); 1414 if (BitWidth < 64) 1415 Offset = SignExtend64(Offset, BitWidth); 1416 1417 unsigned Opc; 1418 if (GV->isThreadLocal()) 1419 Opc = isTargetGA ? ISD::TargetGlobalTLSAddress : ISD::GlobalTLSAddress; 1420 else 1421 Opc = isTargetGA ? ISD::TargetGlobalAddress : ISD::GlobalAddress; 1422 1423 FoldingSetNodeID ID; 1424 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1425 ID.AddPointer(GV); 1426 ID.AddInteger(Offset); 1427 ID.AddInteger(TargetFlags); 1428 void *IP = nullptr; 1429 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 1430 return SDValue(E, 0); 1431 1432 auto *N = newSDNode<GlobalAddressSDNode>( 1433 Opc, DL.getIROrder(), DL.getDebugLoc(), GV, VT, Offset, TargetFlags); 1434 CSEMap.InsertNode(N, IP); 1435 InsertNode(N); 1436 return SDValue(N, 0); 1437 } 1438 1439 SDValue SelectionDAG::getFrameIndex(int FI, EVT VT, bool isTarget) { 1440 unsigned Opc = isTarget ? ISD::TargetFrameIndex : ISD::FrameIndex; 1441 FoldingSetNodeID ID; 1442 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1443 ID.AddInteger(FI); 1444 void *IP = nullptr; 1445 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1446 return SDValue(E, 0); 1447 1448 auto *N = newSDNode<FrameIndexSDNode>(FI, VT, isTarget); 1449 CSEMap.InsertNode(N, IP); 1450 InsertNode(N); 1451 return SDValue(N, 0); 1452 } 1453 1454 SDValue SelectionDAG::getJumpTable(int JTI, EVT VT, bool isTarget, 1455 unsigned TargetFlags) { 1456 assert((TargetFlags == 0 || isTarget) && 1457 "Cannot set target flags on target-independent jump tables"); 1458 unsigned Opc = isTarget ? ISD::TargetJumpTable : ISD::JumpTable; 1459 FoldingSetNodeID ID; 1460 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1461 ID.AddInteger(JTI); 1462 ID.AddInteger(TargetFlags); 1463 void *IP = nullptr; 1464 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1465 return SDValue(E, 0); 1466 1467 auto *N = newSDNode<JumpTableSDNode>(JTI, VT, isTarget, TargetFlags); 1468 CSEMap.InsertNode(N, IP); 1469 InsertNode(N); 1470 return SDValue(N, 0); 1471 } 1472 1473 SDValue SelectionDAG::getConstantPool(const Constant *C, EVT VT, 1474 unsigned Alignment, int Offset, 1475 bool isTarget, 1476 unsigned TargetFlags) { 1477 assert((TargetFlags == 0 || isTarget) && 1478 "Cannot set target flags on target-independent globals"); 1479 if (Alignment == 0) 1480 Alignment = shouldOptForSize() 1481 ? getDataLayout().getABITypeAlignment(C->getType()) 1482 : getDataLayout().getPrefTypeAlignment(C->getType()); 1483 unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool; 1484 FoldingSetNodeID ID; 1485 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1486 ID.AddInteger(Alignment); 1487 ID.AddInteger(Offset); 1488 ID.AddPointer(C); 1489 ID.AddInteger(TargetFlags); 1490 void *IP = nullptr; 1491 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1492 return SDValue(E, 0); 1493 1494 auto *N = newSDNode<ConstantPoolSDNode>(isTarget, C, VT, Offset, Alignment, 1495 TargetFlags); 1496 CSEMap.InsertNode(N, IP); 1497 InsertNode(N); 1498 return SDValue(N, 0); 1499 } 1500 1501 SDValue SelectionDAG::getConstantPool(MachineConstantPoolValue *C, EVT VT, 1502 unsigned Alignment, int Offset, 1503 bool isTarget, 1504 unsigned TargetFlags) { 1505 assert((TargetFlags == 0 || isTarget) && 1506 "Cannot set target flags on target-independent globals"); 1507 if (Alignment == 0) 1508 Alignment = getDataLayout().getPrefTypeAlignment(C->getType()); 1509 unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool; 1510 FoldingSetNodeID ID; 1511 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1512 ID.AddInteger(Alignment); 1513 ID.AddInteger(Offset); 1514 C->addSelectionDAGCSEId(ID); 1515 ID.AddInteger(TargetFlags); 1516 void *IP = nullptr; 1517 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1518 return SDValue(E, 0); 1519 1520 auto *N = newSDNode<ConstantPoolSDNode>(isTarget, C, VT, Offset, Alignment, 1521 TargetFlags); 1522 CSEMap.InsertNode(N, IP); 1523 InsertNode(N); 1524 return SDValue(N, 0); 1525 } 1526 1527 SDValue SelectionDAG::getTargetIndex(int Index, EVT VT, int64_t Offset, 1528 unsigned TargetFlags) { 1529 FoldingSetNodeID ID; 1530 AddNodeIDNode(ID, ISD::TargetIndex, getVTList(VT), None); 1531 ID.AddInteger(Index); 1532 ID.AddInteger(Offset); 1533 ID.AddInteger(TargetFlags); 1534 void *IP = nullptr; 1535 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1536 return SDValue(E, 0); 1537 1538 auto *N = newSDNode<TargetIndexSDNode>(Index, VT, Offset, TargetFlags); 1539 CSEMap.InsertNode(N, IP); 1540 InsertNode(N); 1541 return SDValue(N, 0); 1542 } 1543 1544 SDValue SelectionDAG::getBasicBlock(MachineBasicBlock *MBB) { 1545 FoldingSetNodeID ID; 1546 AddNodeIDNode(ID, ISD::BasicBlock, getVTList(MVT::Other), None); 1547 ID.AddPointer(MBB); 1548 void *IP = nullptr; 1549 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1550 return SDValue(E, 0); 1551 1552 auto *N = newSDNode<BasicBlockSDNode>(MBB); 1553 CSEMap.InsertNode(N, IP); 1554 InsertNode(N); 1555 return SDValue(N, 0); 1556 } 1557 1558 SDValue SelectionDAG::getValueType(EVT VT) { 1559 if (VT.isSimple() && (unsigned)VT.getSimpleVT().SimpleTy >= 1560 ValueTypeNodes.size()) 1561 ValueTypeNodes.resize(VT.getSimpleVT().SimpleTy+1); 1562 1563 SDNode *&N = VT.isExtended() ? 1564 ExtendedValueTypeNodes[VT] : ValueTypeNodes[VT.getSimpleVT().SimpleTy]; 1565 1566 if (N) return SDValue(N, 0); 1567 N = newSDNode<VTSDNode>(VT); 1568 InsertNode(N); 1569 return SDValue(N, 0); 1570 } 1571 1572 SDValue SelectionDAG::getExternalSymbol(const char *Sym, EVT VT) { 1573 SDNode *&N = ExternalSymbols[Sym]; 1574 if (N) return SDValue(N, 0); 1575 N = newSDNode<ExternalSymbolSDNode>(false, Sym, 0, VT); 1576 InsertNode(N); 1577 return SDValue(N, 0); 1578 } 1579 1580 SDValue SelectionDAG::getMCSymbol(MCSymbol *Sym, EVT VT) { 1581 SDNode *&N = MCSymbols[Sym]; 1582 if (N) 1583 return SDValue(N, 0); 1584 N = newSDNode<MCSymbolSDNode>(Sym, VT); 1585 InsertNode(N); 1586 return SDValue(N, 0); 1587 } 1588 1589 SDValue SelectionDAG::getTargetExternalSymbol(const char *Sym, EVT VT, 1590 unsigned TargetFlags) { 1591 SDNode *&N = 1592 TargetExternalSymbols[std::pair<std::string, unsigned>(Sym, TargetFlags)]; 1593 if (N) return SDValue(N, 0); 1594 N = newSDNode<ExternalSymbolSDNode>(true, Sym, TargetFlags, VT); 1595 InsertNode(N); 1596 return SDValue(N, 0); 1597 } 1598 1599 SDValue SelectionDAG::getCondCode(ISD::CondCode Cond) { 1600 if ((unsigned)Cond >= CondCodeNodes.size()) 1601 CondCodeNodes.resize(Cond+1); 1602 1603 if (!CondCodeNodes[Cond]) { 1604 auto *N = newSDNode<CondCodeSDNode>(Cond); 1605 CondCodeNodes[Cond] = N; 1606 InsertNode(N); 1607 } 1608 1609 return SDValue(CondCodeNodes[Cond], 0); 1610 } 1611 1612 /// Swaps the values of N1 and N2. Swaps all indices in the shuffle mask M that 1613 /// point at N1 to point at N2 and indices that point at N2 to point at N1. 1614 static void commuteShuffle(SDValue &N1, SDValue &N2, MutableArrayRef<int> M) { 1615 std::swap(N1, N2); 1616 ShuffleVectorSDNode::commuteMask(M); 1617 } 1618 1619 SDValue SelectionDAG::getVectorShuffle(EVT VT, const SDLoc &dl, SDValue N1, 1620 SDValue N2, ArrayRef<int> Mask) { 1621 assert(VT.getVectorNumElements() == Mask.size() && 1622 "Must have the same number of vector elements as mask elements!"); 1623 assert(VT == N1.getValueType() && VT == N2.getValueType() && 1624 "Invalid VECTOR_SHUFFLE"); 1625 1626 // Canonicalize shuffle undef, undef -> undef 1627 if (N1.isUndef() && N2.isUndef()) 1628 return getUNDEF(VT); 1629 1630 // Validate that all indices in Mask are within the range of the elements 1631 // input to the shuffle. 1632 int NElts = Mask.size(); 1633 assert(llvm::all_of(Mask, 1634 [&](int M) { return M < (NElts * 2) && M >= -1; }) && 1635 "Index out of range"); 1636 1637 // Copy the mask so we can do any needed cleanup. 1638 SmallVector<int, 8> MaskVec(Mask.begin(), Mask.end()); 1639 1640 // Canonicalize shuffle v, v -> v, undef 1641 if (N1 == N2) { 1642 N2 = getUNDEF(VT); 1643 for (int i = 0; i != NElts; ++i) 1644 if (MaskVec[i] >= NElts) MaskVec[i] -= NElts; 1645 } 1646 1647 // Canonicalize shuffle undef, v -> v, undef. Commute the shuffle mask. 1648 if (N1.isUndef()) 1649 commuteShuffle(N1, N2, MaskVec); 1650 1651 if (TLI->hasVectorBlend()) { 1652 // If shuffling a splat, try to blend the splat instead. We do this here so 1653 // that even when this arises during lowering we don't have to re-handle it. 1654 auto BlendSplat = [&](BuildVectorSDNode *BV, int Offset) { 1655 BitVector UndefElements; 1656 SDValue Splat = BV->getSplatValue(&UndefElements); 1657 if (!Splat) 1658 return; 1659 1660 for (int i = 0; i < NElts; ++i) { 1661 if (MaskVec[i] < Offset || MaskVec[i] >= (Offset + NElts)) 1662 continue; 1663 1664 // If this input comes from undef, mark it as such. 1665 if (UndefElements[MaskVec[i] - Offset]) { 1666 MaskVec[i] = -1; 1667 continue; 1668 } 1669 1670 // If we can blend a non-undef lane, use that instead. 1671 if (!UndefElements[i]) 1672 MaskVec[i] = i + Offset; 1673 } 1674 }; 1675 if (auto *N1BV = dyn_cast<BuildVectorSDNode>(N1)) 1676 BlendSplat(N1BV, 0); 1677 if (auto *N2BV = dyn_cast<BuildVectorSDNode>(N2)) 1678 BlendSplat(N2BV, NElts); 1679 } 1680 1681 // Canonicalize all index into lhs, -> shuffle lhs, undef 1682 // Canonicalize all index into rhs, -> shuffle rhs, undef 1683 bool AllLHS = true, AllRHS = true; 1684 bool N2Undef = N2.isUndef(); 1685 for (int i = 0; i != NElts; ++i) { 1686 if (MaskVec[i] >= NElts) { 1687 if (N2Undef) 1688 MaskVec[i] = -1; 1689 else 1690 AllLHS = false; 1691 } else if (MaskVec[i] >= 0) { 1692 AllRHS = false; 1693 } 1694 } 1695 if (AllLHS && AllRHS) 1696 return getUNDEF(VT); 1697 if (AllLHS && !N2Undef) 1698 N2 = getUNDEF(VT); 1699 if (AllRHS) { 1700 N1 = getUNDEF(VT); 1701 commuteShuffle(N1, N2, MaskVec); 1702 } 1703 // Reset our undef status after accounting for the mask. 1704 N2Undef = N2.isUndef(); 1705 // Re-check whether both sides ended up undef. 1706 if (N1.isUndef() && N2Undef) 1707 return getUNDEF(VT); 1708 1709 // If Identity shuffle return that node. 1710 bool Identity = true, AllSame = true; 1711 for (int i = 0; i != NElts; ++i) { 1712 if (MaskVec[i] >= 0 && MaskVec[i] != i) Identity = false; 1713 if (MaskVec[i] != MaskVec[0]) AllSame = false; 1714 } 1715 if (Identity && NElts) 1716 return N1; 1717 1718 // Shuffling a constant splat doesn't change the result. 1719 if (N2Undef) { 1720 SDValue V = N1; 1721 1722 // Look through any bitcasts. We check that these don't change the number 1723 // (and size) of elements and just changes their types. 1724 while (V.getOpcode() == ISD::BITCAST) 1725 V = V->getOperand(0); 1726 1727 // A splat should always show up as a build vector node. 1728 if (auto *BV = dyn_cast<BuildVectorSDNode>(V)) { 1729 BitVector UndefElements; 1730 SDValue Splat = BV->getSplatValue(&UndefElements); 1731 // If this is a splat of an undef, shuffling it is also undef. 1732 if (Splat && Splat.isUndef()) 1733 return getUNDEF(VT); 1734 1735 bool SameNumElts = 1736 V.getValueType().getVectorNumElements() == VT.getVectorNumElements(); 1737 1738 // We only have a splat which can skip shuffles if there is a splatted 1739 // value and no undef lanes rearranged by the shuffle. 1740 if (Splat && UndefElements.none()) { 1741 // Splat of <x, x, ..., x>, return <x, x, ..., x>, provided that the 1742 // number of elements match or the value splatted is a zero constant. 1743 if (SameNumElts) 1744 return N1; 1745 if (auto *C = dyn_cast<ConstantSDNode>(Splat)) 1746 if (C->isNullValue()) 1747 return N1; 1748 } 1749 1750 // If the shuffle itself creates a splat, build the vector directly. 1751 if (AllSame && SameNumElts) { 1752 EVT BuildVT = BV->getValueType(0); 1753 const SDValue &Splatted = BV->getOperand(MaskVec[0]); 1754 SDValue NewBV = getSplatBuildVector(BuildVT, dl, Splatted); 1755 1756 // We may have jumped through bitcasts, so the type of the 1757 // BUILD_VECTOR may not match the type of the shuffle. 1758 if (BuildVT != VT) 1759 NewBV = getNode(ISD::BITCAST, dl, VT, NewBV); 1760 return NewBV; 1761 } 1762 } 1763 } 1764 1765 FoldingSetNodeID ID; 1766 SDValue Ops[2] = { N1, N2 }; 1767 AddNodeIDNode(ID, ISD::VECTOR_SHUFFLE, getVTList(VT), Ops); 1768 for (int i = 0; i != NElts; ++i) 1769 ID.AddInteger(MaskVec[i]); 1770 1771 void* IP = nullptr; 1772 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 1773 return SDValue(E, 0); 1774 1775 // Allocate the mask array for the node out of the BumpPtrAllocator, since 1776 // SDNode doesn't have access to it. This memory will be "leaked" when 1777 // the node is deallocated, but recovered when the NodeAllocator is released. 1778 int *MaskAlloc = OperandAllocator.Allocate<int>(NElts); 1779 llvm::copy(MaskVec, MaskAlloc); 1780 1781 auto *N = newSDNode<ShuffleVectorSDNode>(VT, dl.getIROrder(), 1782 dl.getDebugLoc(), MaskAlloc); 1783 createOperands(N, Ops); 1784 1785 CSEMap.InsertNode(N, IP); 1786 InsertNode(N); 1787 SDValue V = SDValue(N, 0); 1788 NewSDValueDbgMsg(V, "Creating new node: ", this); 1789 return V; 1790 } 1791 1792 SDValue SelectionDAG::getCommutedVectorShuffle(const ShuffleVectorSDNode &SV) { 1793 EVT VT = SV.getValueType(0); 1794 SmallVector<int, 8> MaskVec(SV.getMask().begin(), SV.getMask().end()); 1795 ShuffleVectorSDNode::commuteMask(MaskVec); 1796 1797 SDValue Op0 = SV.getOperand(0); 1798 SDValue Op1 = SV.getOperand(1); 1799 return getVectorShuffle(VT, SDLoc(&SV), Op1, Op0, MaskVec); 1800 } 1801 1802 SDValue SelectionDAG::getRegister(unsigned RegNo, EVT VT) { 1803 FoldingSetNodeID ID; 1804 AddNodeIDNode(ID, ISD::Register, getVTList(VT), None); 1805 ID.AddInteger(RegNo); 1806 void *IP = nullptr; 1807 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1808 return SDValue(E, 0); 1809 1810 auto *N = newSDNode<RegisterSDNode>(RegNo, VT); 1811 N->SDNodeBits.IsDivergent = TLI->isSDNodeSourceOfDivergence(N, FLI, DA); 1812 CSEMap.InsertNode(N, IP); 1813 InsertNode(N); 1814 return SDValue(N, 0); 1815 } 1816 1817 SDValue SelectionDAG::getRegisterMask(const uint32_t *RegMask) { 1818 FoldingSetNodeID ID; 1819 AddNodeIDNode(ID, ISD::RegisterMask, getVTList(MVT::Untyped), None); 1820 ID.AddPointer(RegMask); 1821 void *IP = nullptr; 1822 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1823 return SDValue(E, 0); 1824 1825 auto *N = newSDNode<RegisterMaskSDNode>(RegMask); 1826 CSEMap.InsertNode(N, IP); 1827 InsertNode(N); 1828 return SDValue(N, 0); 1829 } 1830 1831 SDValue SelectionDAG::getEHLabel(const SDLoc &dl, SDValue Root, 1832 MCSymbol *Label) { 1833 return getLabelNode(ISD::EH_LABEL, dl, Root, Label); 1834 } 1835 1836 SDValue SelectionDAG::getLabelNode(unsigned Opcode, const SDLoc &dl, 1837 SDValue Root, MCSymbol *Label) { 1838 FoldingSetNodeID ID; 1839 SDValue Ops[] = { Root }; 1840 AddNodeIDNode(ID, Opcode, getVTList(MVT::Other), Ops); 1841 ID.AddPointer(Label); 1842 void *IP = nullptr; 1843 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1844 return SDValue(E, 0); 1845 1846 auto *N = 1847 newSDNode<LabelSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), Label); 1848 createOperands(N, Ops); 1849 1850 CSEMap.InsertNode(N, IP); 1851 InsertNode(N); 1852 return SDValue(N, 0); 1853 } 1854 1855 SDValue SelectionDAG::getBlockAddress(const BlockAddress *BA, EVT VT, 1856 int64_t Offset, bool isTarget, 1857 unsigned TargetFlags) { 1858 unsigned Opc = isTarget ? ISD::TargetBlockAddress : ISD::BlockAddress; 1859 1860 FoldingSetNodeID ID; 1861 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1862 ID.AddPointer(BA); 1863 ID.AddInteger(Offset); 1864 ID.AddInteger(TargetFlags); 1865 void *IP = nullptr; 1866 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1867 return SDValue(E, 0); 1868 1869 auto *N = newSDNode<BlockAddressSDNode>(Opc, VT, BA, Offset, TargetFlags); 1870 CSEMap.InsertNode(N, IP); 1871 InsertNode(N); 1872 return SDValue(N, 0); 1873 } 1874 1875 SDValue SelectionDAG::getSrcValue(const Value *V) { 1876 assert((!V || V->getType()->isPointerTy()) && 1877 "SrcValue is not a pointer?"); 1878 1879 FoldingSetNodeID ID; 1880 AddNodeIDNode(ID, ISD::SRCVALUE, getVTList(MVT::Other), None); 1881 ID.AddPointer(V); 1882 1883 void *IP = nullptr; 1884 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1885 return SDValue(E, 0); 1886 1887 auto *N = newSDNode<SrcValueSDNode>(V); 1888 CSEMap.InsertNode(N, IP); 1889 InsertNode(N); 1890 return SDValue(N, 0); 1891 } 1892 1893 SDValue SelectionDAG::getMDNode(const MDNode *MD) { 1894 FoldingSetNodeID ID; 1895 AddNodeIDNode(ID, ISD::MDNODE_SDNODE, getVTList(MVT::Other), None); 1896 ID.AddPointer(MD); 1897 1898 void *IP = nullptr; 1899 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1900 return SDValue(E, 0); 1901 1902 auto *N = newSDNode<MDNodeSDNode>(MD); 1903 CSEMap.InsertNode(N, IP); 1904 InsertNode(N); 1905 return SDValue(N, 0); 1906 } 1907 1908 SDValue SelectionDAG::getBitcast(EVT VT, SDValue V) { 1909 if (VT == V.getValueType()) 1910 return V; 1911 1912 return getNode(ISD::BITCAST, SDLoc(V), VT, V); 1913 } 1914 1915 SDValue SelectionDAG::getAddrSpaceCast(const SDLoc &dl, EVT VT, SDValue Ptr, 1916 unsigned SrcAS, unsigned DestAS) { 1917 SDValue Ops[] = {Ptr}; 1918 FoldingSetNodeID ID; 1919 AddNodeIDNode(ID, ISD::ADDRSPACECAST, getVTList(VT), Ops); 1920 ID.AddInteger(SrcAS); 1921 ID.AddInteger(DestAS); 1922 1923 void *IP = nullptr; 1924 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 1925 return SDValue(E, 0); 1926 1927 auto *N = newSDNode<AddrSpaceCastSDNode>(dl.getIROrder(), dl.getDebugLoc(), 1928 VT, SrcAS, DestAS); 1929 createOperands(N, Ops); 1930 1931 CSEMap.InsertNode(N, IP); 1932 InsertNode(N); 1933 return SDValue(N, 0); 1934 } 1935 1936 SDValue SelectionDAG::getFreeze(SDValue V) { 1937 return getNode(ISD::FREEZE, SDLoc(V), V.getValueType(), V); 1938 } 1939 1940 /// getShiftAmountOperand - Return the specified value casted to 1941 /// the target's desired shift amount type. 1942 SDValue SelectionDAG::getShiftAmountOperand(EVT LHSTy, SDValue Op) { 1943 EVT OpTy = Op.getValueType(); 1944 EVT ShTy = TLI->getShiftAmountTy(LHSTy, getDataLayout()); 1945 if (OpTy == ShTy || OpTy.isVector()) return Op; 1946 1947 return getZExtOrTrunc(Op, SDLoc(Op), ShTy); 1948 } 1949 1950 SDValue SelectionDAG::expandVAArg(SDNode *Node) { 1951 SDLoc dl(Node); 1952 const TargetLowering &TLI = getTargetLoweringInfo(); 1953 const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue(); 1954 EVT VT = Node->getValueType(0); 1955 SDValue Tmp1 = Node->getOperand(0); 1956 SDValue Tmp2 = Node->getOperand(1); 1957 const MaybeAlign MA(Node->getConstantOperandVal(3)); 1958 1959 SDValue VAListLoad = getLoad(TLI.getPointerTy(getDataLayout()), dl, Tmp1, 1960 Tmp2, MachinePointerInfo(V)); 1961 SDValue VAList = VAListLoad; 1962 1963 if (MA && *MA > TLI.getMinStackArgumentAlignment()) { 1964 VAList = getNode(ISD::ADD, dl, VAList.getValueType(), VAList, 1965 getConstant(MA->value() - 1, dl, VAList.getValueType())); 1966 1967 VAList = 1968 getNode(ISD::AND, dl, VAList.getValueType(), VAList, 1969 getConstant(-(int64_t)MA->value(), dl, VAList.getValueType())); 1970 } 1971 1972 // Increment the pointer, VAList, to the next vaarg 1973 Tmp1 = getNode(ISD::ADD, dl, VAList.getValueType(), VAList, 1974 getConstant(getDataLayout().getTypeAllocSize( 1975 VT.getTypeForEVT(*getContext())), 1976 dl, VAList.getValueType())); 1977 // Store the incremented VAList to the legalized pointer 1978 Tmp1 = 1979 getStore(VAListLoad.getValue(1), dl, Tmp1, Tmp2, MachinePointerInfo(V)); 1980 // Load the actual argument out of the pointer VAList 1981 return getLoad(VT, dl, Tmp1, VAList, MachinePointerInfo()); 1982 } 1983 1984 SDValue SelectionDAG::expandVACopy(SDNode *Node) { 1985 SDLoc dl(Node); 1986 const TargetLowering &TLI = getTargetLoweringInfo(); 1987 // This defaults to loading a pointer from the input and storing it to the 1988 // output, returning the chain. 1989 const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue(); 1990 const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue(); 1991 SDValue Tmp1 = 1992 getLoad(TLI.getPointerTy(getDataLayout()), dl, Node->getOperand(0), 1993 Node->getOperand(2), MachinePointerInfo(VS)); 1994 return getStore(Tmp1.getValue(1), dl, Tmp1, Node->getOperand(1), 1995 MachinePointerInfo(VD)); 1996 } 1997 1998 SDValue SelectionDAG::CreateStackTemporary(EVT VT, unsigned minAlign) { 1999 MachineFrameInfo &MFI = getMachineFunction().getFrameInfo(); 2000 unsigned ByteSize = VT.getStoreSize(); 2001 Type *Ty = VT.getTypeForEVT(*getContext()); 2002 unsigned StackAlign = 2003 std::max((unsigned)getDataLayout().getPrefTypeAlignment(Ty), minAlign); 2004 2005 int FrameIdx = MFI.CreateStackObject(ByteSize, StackAlign, false); 2006 return getFrameIndex(FrameIdx, TLI->getFrameIndexTy(getDataLayout())); 2007 } 2008 2009 SDValue SelectionDAG::CreateStackTemporary(EVT VT1, EVT VT2) { 2010 unsigned Bytes = std::max(VT1.getStoreSize(), VT2.getStoreSize()); 2011 Type *Ty1 = VT1.getTypeForEVT(*getContext()); 2012 Type *Ty2 = VT2.getTypeForEVT(*getContext()); 2013 const DataLayout &DL = getDataLayout(); 2014 unsigned Align = 2015 std::max(DL.getPrefTypeAlignment(Ty1), DL.getPrefTypeAlignment(Ty2)); 2016 2017 MachineFrameInfo &MFI = getMachineFunction().getFrameInfo(); 2018 int FrameIdx = MFI.CreateStackObject(Bytes, Align, false); 2019 return getFrameIndex(FrameIdx, TLI->getFrameIndexTy(getDataLayout())); 2020 } 2021 2022 SDValue SelectionDAG::FoldSetCC(EVT VT, SDValue N1, SDValue N2, 2023 ISD::CondCode Cond, const SDLoc &dl) { 2024 EVT OpVT = N1.getValueType(); 2025 2026 // These setcc operations always fold. 2027 switch (Cond) { 2028 default: break; 2029 case ISD::SETFALSE: 2030 case ISD::SETFALSE2: return getBoolConstant(false, dl, VT, OpVT); 2031 case ISD::SETTRUE: 2032 case ISD::SETTRUE2: return getBoolConstant(true, dl, VT, OpVT); 2033 2034 case ISD::SETOEQ: 2035 case ISD::SETOGT: 2036 case ISD::SETOGE: 2037 case ISD::SETOLT: 2038 case ISD::SETOLE: 2039 case ISD::SETONE: 2040 case ISD::SETO: 2041 case ISD::SETUO: 2042 case ISD::SETUEQ: 2043 case ISD::SETUNE: 2044 assert(!OpVT.isInteger() && "Illegal setcc for integer!"); 2045 break; 2046 } 2047 2048 if (OpVT.isInteger()) { 2049 // For EQ and NE, we can always pick a value for the undef to make the 2050 // predicate pass or fail, so we can return undef. 2051 // Matches behavior in llvm::ConstantFoldCompareInstruction. 2052 // icmp eq/ne X, undef -> undef. 2053 if ((N1.isUndef() || N2.isUndef()) && 2054 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) 2055 return getUNDEF(VT); 2056 2057 // If both operands are undef, we can return undef for int comparison. 2058 // icmp undef, undef -> undef. 2059 if (N1.isUndef() && N2.isUndef()) 2060 return getUNDEF(VT); 2061 2062 // icmp X, X -> true/false 2063 // icmp X, undef -> true/false because undef could be X. 2064 if (N1 == N2) 2065 return getBoolConstant(ISD::isTrueWhenEqual(Cond), dl, VT, OpVT); 2066 } 2067 2068 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2)) { 2069 const APInt &C2 = N2C->getAPIntValue(); 2070 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1)) { 2071 const APInt &C1 = N1C->getAPIntValue(); 2072 2073 switch (Cond) { 2074 default: llvm_unreachable("Unknown integer setcc!"); 2075 case ISD::SETEQ: return getBoolConstant(C1 == C2, dl, VT, OpVT); 2076 case ISD::SETNE: return getBoolConstant(C1 != C2, dl, VT, OpVT); 2077 case ISD::SETULT: return getBoolConstant(C1.ult(C2), dl, VT, OpVT); 2078 case ISD::SETUGT: return getBoolConstant(C1.ugt(C2), dl, VT, OpVT); 2079 case ISD::SETULE: return getBoolConstant(C1.ule(C2), dl, VT, OpVT); 2080 case ISD::SETUGE: return getBoolConstant(C1.uge(C2), dl, VT, OpVT); 2081 case ISD::SETLT: return getBoolConstant(C1.slt(C2), dl, VT, OpVT); 2082 case ISD::SETGT: return getBoolConstant(C1.sgt(C2), dl, VT, OpVT); 2083 case ISD::SETLE: return getBoolConstant(C1.sle(C2), dl, VT, OpVT); 2084 case ISD::SETGE: return getBoolConstant(C1.sge(C2), dl, VT, OpVT); 2085 } 2086 } 2087 } 2088 2089 auto *N1CFP = dyn_cast<ConstantFPSDNode>(N1); 2090 auto *N2CFP = dyn_cast<ConstantFPSDNode>(N2); 2091 2092 if (N1CFP && N2CFP) { 2093 APFloat::cmpResult R = N1CFP->getValueAPF().compare(N2CFP->getValueAPF()); 2094 switch (Cond) { 2095 default: break; 2096 case ISD::SETEQ: if (R==APFloat::cmpUnordered) 2097 return getUNDEF(VT); 2098 LLVM_FALLTHROUGH; 2099 case ISD::SETOEQ: return getBoolConstant(R==APFloat::cmpEqual, dl, VT, 2100 OpVT); 2101 case ISD::SETNE: if (R==APFloat::cmpUnordered) 2102 return getUNDEF(VT); 2103 LLVM_FALLTHROUGH; 2104 case ISD::SETONE: return getBoolConstant(R==APFloat::cmpGreaterThan || 2105 R==APFloat::cmpLessThan, dl, VT, 2106 OpVT); 2107 case ISD::SETLT: if (R==APFloat::cmpUnordered) 2108 return getUNDEF(VT); 2109 LLVM_FALLTHROUGH; 2110 case ISD::SETOLT: return getBoolConstant(R==APFloat::cmpLessThan, dl, VT, 2111 OpVT); 2112 case ISD::SETGT: if (R==APFloat::cmpUnordered) 2113 return getUNDEF(VT); 2114 LLVM_FALLTHROUGH; 2115 case ISD::SETOGT: return getBoolConstant(R==APFloat::cmpGreaterThan, dl, 2116 VT, OpVT); 2117 case ISD::SETLE: if (R==APFloat::cmpUnordered) 2118 return getUNDEF(VT); 2119 LLVM_FALLTHROUGH; 2120 case ISD::SETOLE: return getBoolConstant(R==APFloat::cmpLessThan || 2121 R==APFloat::cmpEqual, dl, VT, 2122 OpVT); 2123 case ISD::SETGE: if (R==APFloat::cmpUnordered) 2124 return getUNDEF(VT); 2125 LLVM_FALLTHROUGH; 2126 case ISD::SETOGE: return getBoolConstant(R==APFloat::cmpGreaterThan || 2127 R==APFloat::cmpEqual, dl, VT, OpVT); 2128 case ISD::SETO: return getBoolConstant(R!=APFloat::cmpUnordered, dl, VT, 2129 OpVT); 2130 case ISD::SETUO: return getBoolConstant(R==APFloat::cmpUnordered, dl, VT, 2131 OpVT); 2132 case ISD::SETUEQ: return getBoolConstant(R==APFloat::cmpUnordered || 2133 R==APFloat::cmpEqual, dl, VT, 2134 OpVT); 2135 case ISD::SETUNE: return getBoolConstant(R!=APFloat::cmpEqual, dl, VT, 2136 OpVT); 2137 case ISD::SETULT: return getBoolConstant(R==APFloat::cmpUnordered || 2138 R==APFloat::cmpLessThan, dl, VT, 2139 OpVT); 2140 case ISD::SETUGT: return getBoolConstant(R==APFloat::cmpGreaterThan || 2141 R==APFloat::cmpUnordered, dl, VT, 2142 OpVT); 2143 case ISD::SETULE: return getBoolConstant(R!=APFloat::cmpGreaterThan, dl, 2144 VT, OpVT); 2145 case ISD::SETUGE: return getBoolConstant(R!=APFloat::cmpLessThan, dl, VT, 2146 OpVT); 2147 } 2148 } else if (N1CFP && OpVT.isSimple() && !N2.isUndef()) { 2149 // Ensure that the constant occurs on the RHS. 2150 ISD::CondCode SwappedCond = ISD::getSetCCSwappedOperands(Cond); 2151 if (!TLI->isCondCodeLegal(SwappedCond, OpVT.getSimpleVT())) 2152 return SDValue(); 2153 return getSetCC(dl, VT, N2, N1, SwappedCond); 2154 } else if ((N2CFP && N2CFP->getValueAPF().isNaN()) || 2155 (OpVT.isFloatingPoint() && (N1.isUndef() || N2.isUndef()))) { 2156 // If an operand is known to be a nan (or undef that could be a nan), we can 2157 // fold it. 2158 // Choosing NaN for the undef will always make unordered comparison succeed 2159 // and ordered comparison fails. 2160 // Matches behavior in llvm::ConstantFoldCompareInstruction. 2161 switch (ISD::getUnorderedFlavor(Cond)) { 2162 default: 2163 llvm_unreachable("Unknown flavor!"); 2164 case 0: // Known false. 2165 return getBoolConstant(false, dl, VT, OpVT); 2166 case 1: // Known true. 2167 return getBoolConstant(true, dl, VT, OpVT); 2168 case 2: // Undefined. 2169 return getUNDEF(VT); 2170 } 2171 } 2172 2173 // Could not fold it. 2174 return SDValue(); 2175 } 2176 2177 /// See if the specified operand can be simplified with the knowledge that only 2178 /// the bits specified by DemandedBits are used. 2179 /// TODO: really we should be making this into the DAG equivalent of 2180 /// SimplifyMultipleUseDemandedBits and not generate any new nodes. 2181 SDValue SelectionDAG::GetDemandedBits(SDValue V, const APInt &DemandedBits) { 2182 EVT VT = V.getValueType(); 2183 APInt DemandedElts = VT.isVector() 2184 ? APInt::getAllOnesValue(VT.getVectorNumElements()) 2185 : APInt(1, 1); 2186 return GetDemandedBits(V, DemandedBits, DemandedElts); 2187 } 2188 2189 /// See if the specified operand can be simplified with the knowledge that only 2190 /// the bits specified by DemandedBits are used in the elements specified by 2191 /// DemandedElts. 2192 /// TODO: really we should be making this into the DAG equivalent of 2193 /// SimplifyMultipleUseDemandedBits and not generate any new nodes. 2194 SDValue SelectionDAG::GetDemandedBits(SDValue V, const APInt &DemandedBits, 2195 const APInt &DemandedElts) { 2196 switch (V.getOpcode()) { 2197 default: 2198 return TLI->SimplifyMultipleUseDemandedBits(V, DemandedBits, DemandedElts, 2199 *this, 0); 2200 break; 2201 case ISD::Constant: { 2202 auto *CV = cast<ConstantSDNode>(V.getNode()); 2203 assert(CV && "Const value should be ConstSDNode."); 2204 const APInt &CVal = CV->getAPIntValue(); 2205 APInt NewVal = CVal & DemandedBits; 2206 if (NewVal != CVal) 2207 return getConstant(NewVal, SDLoc(V), V.getValueType()); 2208 break; 2209 } 2210 case ISD::SRL: 2211 // Only look at single-use SRLs. 2212 if (!V.getNode()->hasOneUse()) 2213 break; 2214 if (auto *RHSC = dyn_cast<ConstantSDNode>(V.getOperand(1))) { 2215 // See if we can recursively simplify the LHS. 2216 unsigned Amt = RHSC->getZExtValue(); 2217 2218 // Watch out for shift count overflow though. 2219 if (Amt >= DemandedBits.getBitWidth()) 2220 break; 2221 APInt SrcDemandedBits = DemandedBits << Amt; 2222 if (SDValue SimplifyLHS = 2223 GetDemandedBits(V.getOperand(0), SrcDemandedBits)) 2224 return getNode(ISD::SRL, SDLoc(V), V.getValueType(), SimplifyLHS, 2225 V.getOperand(1)); 2226 } 2227 break; 2228 case ISD::AND: { 2229 // X & -1 -> X (ignoring bits which aren't demanded). 2230 // Also handle the case where masked out bits in X are known to be zero. 2231 if (ConstantSDNode *RHSC = isConstOrConstSplat(V.getOperand(1))) { 2232 const APInt &AndVal = RHSC->getAPIntValue(); 2233 if (DemandedBits.isSubsetOf(AndVal) || 2234 DemandedBits.isSubsetOf(computeKnownBits(V.getOperand(0)).Zero | 2235 AndVal)) 2236 return V.getOperand(0); 2237 } 2238 break; 2239 } 2240 } 2241 return SDValue(); 2242 } 2243 2244 /// SignBitIsZero - Return true if the sign bit of Op is known to be zero. We 2245 /// use this predicate to simplify operations downstream. 2246 bool SelectionDAG::SignBitIsZero(SDValue Op, unsigned Depth) const { 2247 unsigned BitWidth = Op.getScalarValueSizeInBits(); 2248 return MaskedValueIsZero(Op, APInt::getSignMask(BitWidth), Depth); 2249 } 2250 2251 /// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero. We use 2252 /// this predicate to simplify operations downstream. Mask is known to be zero 2253 /// for bits that V cannot have. 2254 bool SelectionDAG::MaskedValueIsZero(SDValue V, const APInt &Mask, 2255 unsigned Depth) const { 2256 EVT VT = V.getValueType(); 2257 APInt DemandedElts = VT.isVector() 2258 ? APInt::getAllOnesValue(VT.getVectorNumElements()) 2259 : APInt(1, 1); 2260 return MaskedValueIsZero(V, Mask, DemandedElts, Depth); 2261 } 2262 2263 /// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero in 2264 /// DemandedElts. We use this predicate to simplify operations downstream. 2265 /// Mask is known to be zero for bits that V cannot have. 2266 bool SelectionDAG::MaskedValueIsZero(SDValue V, const APInt &Mask, 2267 const APInt &DemandedElts, 2268 unsigned Depth) const { 2269 return Mask.isSubsetOf(computeKnownBits(V, DemandedElts, Depth).Zero); 2270 } 2271 2272 /// MaskedValueIsAllOnes - Return true if '(Op & Mask) == Mask'. 2273 bool SelectionDAG::MaskedValueIsAllOnes(SDValue V, const APInt &Mask, 2274 unsigned Depth) const { 2275 return Mask.isSubsetOf(computeKnownBits(V, Depth).One); 2276 } 2277 2278 /// isSplatValue - Return true if the vector V has the same value 2279 /// across all DemandedElts. 2280 bool SelectionDAG::isSplatValue(SDValue V, const APInt &DemandedElts, 2281 APInt &UndefElts) { 2282 if (!DemandedElts) 2283 return false; // No demanded elts, better to assume we don't know anything. 2284 2285 EVT VT = V.getValueType(); 2286 assert(VT.isVector() && "Vector type expected"); 2287 2288 unsigned NumElts = VT.getVectorNumElements(); 2289 assert(NumElts == DemandedElts.getBitWidth() && "Vector size mismatch"); 2290 UndefElts = APInt::getNullValue(NumElts); 2291 2292 switch (V.getOpcode()) { 2293 case ISD::BUILD_VECTOR: { 2294 SDValue Scl; 2295 for (unsigned i = 0; i != NumElts; ++i) { 2296 SDValue Op = V.getOperand(i); 2297 if (Op.isUndef()) { 2298 UndefElts.setBit(i); 2299 continue; 2300 } 2301 if (!DemandedElts[i]) 2302 continue; 2303 if (Scl && Scl != Op) 2304 return false; 2305 Scl = Op; 2306 } 2307 return true; 2308 } 2309 case ISD::VECTOR_SHUFFLE: { 2310 // Check if this is a shuffle node doing a splat. 2311 // TODO: Do we need to handle shuffle(splat, undef, mask)? 2312 int SplatIndex = -1; 2313 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(V)->getMask(); 2314 for (int i = 0; i != (int)NumElts; ++i) { 2315 int M = Mask[i]; 2316 if (M < 0) { 2317 UndefElts.setBit(i); 2318 continue; 2319 } 2320 if (!DemandedElts[i]) 2321 continue; 2322 if (0 <= SplatIndex && SplatIndex != M) 2323 return false; 2324 SplatIndex = M; 2325 } 2326 return true; 2327 } 2328 case ISD::EXTRACT_SUBVECTOR: { 2329 SDValue Src = V.getOperand(0); 2330 ConstantSDNode *SubIdx = dyn_cast<ConstantSDNode>(V.getOperand(1)); 2331 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2332 if (SubIdx && SubIdx->getAPIntValue().ule(NumSrcElts - NumElts)) { 2333 // Offset the demanded elts by the subvector index. 2334 uint64_t Idx = SubIdx->getZExtValue(); 2335 APInt UndefSrcElts; 2336 APInt DemandedSrc = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 2337 if (isSplatValue(Src, DemandedSrc, UndefSrcElts)) { 2338 UndefElts = UndefSrcElts.extractBits(NumElts, Idx); 2339 return true; 2340 } 2341 } 2342 break; 2343 } 2344 case ISD::ADD: 2345 case ISD::SUB: 2346 case ISD::AND: { 2347 APInt UndefLHS, UndefRHS; 2348 SDValue LHS = V.getOperand(0); 2349 SDValue RHS = V.getOperand(1); 2350 if (isSplatValue(LHS, DemandedElts, UndefLHS) && 2351 isSplatValue(RHS, DemandedElts, UndefRHS)) { 2352 UndefElts = UndefLHS | UndefRHS; 2353 return true; 2354 } 2355 break; 2356 } 2357 } 2358 2359 return false; 2360 } 2361 2362 /// Helper wrapper to main isSplatValue function. 2363 bool SelectionDAG::isSplatValue(SDValue V, bool AllowUndefs) { 2364 EVT VT = V.getValueType(); 2365 assert(VT.isVector() && "Vector type expected"); 2366 unsigned NumElts = VT.getVectorNumElements(); 2367 2368 APInt UndefElts; 2369 APInt DemandedElts = APInt::getAllOnesValue(NumElts); 2370 return isSplatValue(V, DemandedElts, UndefElts) && 2371 (AllowUndefs || !UndefElts); 2372 } 2373 2374 SDValue SelectionDAG::getSplatSourceVector(SDValue V, int &SplatIdx) { 2375 V = peekThroughExtractSubvectors(V); 2376 2377 EVT VT = V.getValueType(); 2378 unsigned Opcode = V.getOpcode(); 2379 switch (Opcode) { 2380 default: { 2381 APInt UndefElts; 2382 APInt DemandedElts = APInt::getAllOnesValue(VT.getVectorNumElements()); 2383 if (isSplatValue(V, DemandedElts, UndefElts)) { 2384 // Handle case where all demanded elements are UNDEF. 2385 if (DemandedElts.isSubsetOf(UndefElts)) { 2386 SplatIdx = 0; 2387 return getUNDEF(VT); 2388 } 2389 SplatIdx = (UndefElts & DemandedElts).countTrailingOnes(); 2390 return V; 2391 } 2392 break; 2393 } 2394 case ISD::VECTOR_SHUFFLE: { 2395 // Check if this is a shuffle node doing a splat. 2396 // TODO - remove this and rely purely on SelectionDAG::isSplatValue, 2397 // getTargetVShiftNode currently struggles without the splat source. 2398 auto *SVN = cast<ShuffleVectorSDNode>(V); 2399 if (!SVN->isSplat()) 2400 break; 2401 int Idx = SVN->getSplatIndex(); 2402 int NumElts = V.getValueType().getVectorNumElements(); 2403 SplatIdx = Idx % NumElts; 2404 return V.getOperand(Idx / NumElts); 2405 } 2406 } 2407 2408 return SDValue(); 2409 } 2410 2411 SDValue SelectionDAG::getSplatValue(SDValue V) { 2412 int SplatIdx; 2413 if (SDValue SrcVector = getSplatSourceVector(V, SplatIdx)) 2414 return getNode(ISD::EXTRACT_VECTOR_ELT, SDLoc(V), 2415 SrcVector.getValueType().getScalarType(), SrcVector, 2416 getVectorIdxConstant(SplatIdx, SDLoc(V))); 2417 return SDValue(); 2418 } 2419 2420 const APInt * 2421 SelectionDAG::getValidShiftAmountConstant(SDValue V, 2422 const APInt &DemandedElts) const { 2423 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2424 V.getOpcode() == ISD::SRA) && 2425 "Unknown shift node"); 2426 unsigned BitWidth = V.getScalarValueSizeInBits(); 2427 if (ConstantSDNode *SA = isConstOrConstSplat(V.getOperand(1), DemandedElts)) { 2428 // Shifting more than the bitwidth is not valid. 2429 const APInt &ShAmt = SA->getAPIntValue(); 2430 if (ShAmt.ult(BitWidth)) 2431 return &ShAmt; 2432 } 2433 return nullptr; 2434 } 2435 2436 const APInt *SelectionDAG::getValidMinimumShiftAmountConstant( 2437 SDValue V, const APInt &DemandedElts) const { 2438 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2439 V.getOpcode() == ISD::SRA) && 2440 "Unknown shift node"); 2441 if (const APInt *ValidAmt = getValidShiftAmountConstant(V, DemandedElts)) 2442 return ValidAmt; 2443 unsigned BitWidth = V.getScalarValueSizeInBits(); 2444 auto *BV = dyn_cast<BuildVectorSDNode>(V.getOperand(1)); 2445 if (!BV) 2446 return nullptr; 2447 const APInt *MinShAmt = nullptr; 2448 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) { 2449 if (!DemandedElts[i]) 2450 continue; 2451 auto *SA = dyn_cast<ConstantSDNode>(BV->getOperand(i)); 2452 if (!SA) 2453 return nullptr; 2454 // Shifting more than the bitwidth is not valid. 2455 const APInt &ShAmt = SA->getAPIntValue(); 2456 if (ShAmt.uge(BitWidth)) 2457 return nullptr; 2458 if (MinShAmt && MinShAmt->ule(ShAmt)) 2459 continue; 2460 MinShAmt = &ShAmt; 2461 } 2462 return MinShAmt; 2463 } 2464 2465 const APInt *SelectionDAG::getValidMaximumShiftAmountConstant( 2466 SDValue V, const APInt &DemandedElts) const { 2467 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2468 V.getOpcode() == ISD::SRA) && 2469 "Unknown shift node"); 2470 if (const APInt *ValidAmt = getValidShiftAmountConstant(V, DemandedElts)) 2471 return ValidAmt; 2472 unsigned BitWidth = V.getScalarValueSizeInBits(); 2473 auto *BV = dyn_cast<BuildVectorSDNode>(V.getOperand(1)); 2474 if (!BV) 2475 return nullptr; 2476 const APInt *MaxShAmt = nullptr; 2477 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) { 2478 if (!DemandedElts[i]) 2479 continue; 2480 auto *SA = dyn_cast<ConstantSDNode>(BV->getOperand(i)); 2481 if (!SA) 2482 return nullptr; 2483 // Shifting more than the bitwidth is not valid. 2484 const APInt &ShAmt = SA->getAPIntValue(); 2485 if (ShAmt.uge(BitWidth)) 2486 return nullptr; 2487 if (MaxShAmt && MaxShAmt->uge(ShAmt)) 2488 continue; 2489 MaxShAmt = &ShAmt; 2490 } 2491 return MaxShAmt; 2492 } 2493 2494 /// Determine which bits of Op are known to be either zero or one and return 2495 /// them in Known. For vectors, the known bits are those that are shared by 2496 /// every vector element. 2497 KnownBits SelectionDAG::computeKnownBits(SDValue Op, unsigned Depth) const { 2498 EVT VT = Op.getValueType(); 2499 APInt DemandedElts = VT.isVector() 2500 ? APInt::getAllOnesValue(VT.getVectorNumElements()) 2501 : APInt(1, 1); 2502 return computeKnownBits(Op, DemandedElts, Depth); 2503 } 2504 2505 /// Determine which bits of Op are known to be either zero or one and return 2506 /// them in Known. The DemandedElts argument allows us to only collect the known 2507 /// bits that are shared by the requested vector elements. 2508 KnownBits SelectionDAG::computeKnownBits(SDValue Op, const APInt &DemandedElts, 2509 unsigned Depth) const { 2510 unsigned BitWidth = Op.getScalarValueSizeInBits(); 2511 2512 KnownBits Known(BitWidth); // Don't know anything. 2513 2514 if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 2515 // We know all of the bits for a constant! 2516 Known.One = C->getAPIntValue(); 2517 Known.Zero = ~Known.One; 2518 return Known; 2519 } 2520 if (auto *C = dyn_cast<ConstantFPSDNode>(Op)) { 2521 // We know all of the bits for a constant fp! 2522 Known.One = C->getValueAPF().bitcastToAPInt(); 2523 Known.Zero = ~Known.One; 2524 return Known; 2525 } 2526 2527 if (Depth >= MaxRecursionDepth) 2528 return Known; // Limit search depth. 2529 2530 KnownBits Known2; 2531 unsigned NumElts = DemandedElts.getBitWidth(); 2532 assert((!Op.getValueType().isVector() || 2533 NumElts == Op.getValueType().getVectorNumElements()) && 2534 "Unexpected vector size"); 2535 2536 if (!DemandedElts) 2537 return Known; // No demanded elts, better to assume we don't know anything. 2538 2539 unsigned Opcode = Op.getOpcode(); 2540 switch (Opcode) { 2541 case ISD::BUILD_VECTOR: 2542 // Collect the known bits that are shared by every demanded vector element. 2543 Known.Zero.setAllBits(); Known.One.setAllBits(); 2544 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) { 2545 if (!DemandedElts[i]) 2546 continue; 2547 2548 SDValue SrcOp = Op.getOperand(i); 2549 Known2 = computeKnownBits(SrcOp, Depth + 1); 2550 2551 // BUILD_VECTOR can implicitly truncate sources, we must handle this. 2552 if (SrcOp.getValueSizeInBits() != BitWidth) { 2553 assert(SrcOp.getValueSizeInBits() > BitWidth && 2554 "Expected BUILD_VECTOR implicit truncation"); 2555 Known2 = Known2.trunc(BitWidth); 2556 } 2557 2558 // Known bits are the values that are shared by every demanded element. 2559 Known.One &= Known2.One; 2560 Known.Zero &= Known2.Zero; 2561 2562 // If we don't know any bits, early out. 2563 if (Known.isUnknown()) 2564 break; 2565 } 2566 break; 2567 case ISD::VECTOR_SHUFFLE: { 2568 // Collect the known bits that are shared by every vector element referenced 2569 // by the shuffle. 2570 APInt DemandedLHS(NumElts, 0), DemandedRHS(NumElts, 0); 2571 Known.Zero.setAllBits(); Known.One.setAllBits(); 2572 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op); 2573 assert(NumElts == SVN->getMask().size() && "Unexpected vector size"); 2574 for (unsigned i = 0; i != NumElts; ++i) { 2575 if (!DemandedElts[i]) 2576 continue; 2577 2578 int M = SVN->getMaskElt(i); 2579 if (M < 0) { 2580 // For UNDEF elements, we don't know anything about the common state of 2581 // the shuffle result. 2582 Known.resetAll(); 2583 DemandedLHS.clearAllBits(); 2584 DemandedRHS.clearAllBits(); 2585 break; 2586 } 2587 2588 if ((unsigned)M < NumElts) 2589 DemandedLHS.setBit((unsigned)M % NumElts); 2590 else 2591 DemandedRHS.setBit((unsigned)M % NumElts); 2592 } 2593 // Known bits are the values that are shared by every demanded element. 2594 if (!!DemandedLHS) { 2595 SDValue LHS = Op.getOperand(0); 2596 Known2 = computeKnownBits(LHS, DemandedLHS, Depth + 1); 2597 Known.One &= Known2.One; 2598 Known.Zero &= Known2.Zero; 2599 } 2600 // If we don't know any bits, early out. 2601 if (Known.isUnknown()) 2602 break; 2603 if (!!DemandedRHS) { 2604 SDValue RHS = Op.getOperand(1); 2605 Known2 = computeKnownBits(RHS, DemandedRHS, Depth + 1); 2606 Known.One &= Known2.One; 2607 Known.Zero &= Known2.Zero; 2608 } 2609 break; 2610 } 2611 case ISD::CONCAT_VECTORS: { 2612 // Split DemandedElts and test each of the demanded subvectors. 2613 Known.Zero.setAllBits(); Known.One.setAllBits(); 2614 EVT SubVectorVT = Op.getOperand(0).getValueType(); 2615 unsigned NumSubVectorElts = SubVectorVT.getVectorNumElements(); 2616 unsigned NumSubVectors = Op.getNumOperands(); 2617 for (unsigned i = 0; i != NumSubVectors; ++i) { 2618 APInt DemandedSub = DemandedElts.lshr(i * NumSubVectorElts); 2619 DemandedSub = DemandedSub.trunc(NumSubVectorElts); 2620 if (!!DemandedSub) { 2621 SDValue Sub = Op.getOperand(i); 2622 Known2 = computeKnownBits(Sub, DemandedSub, Depth + 1); 2623 Known.One &= Known2.One; 2624 Known.Zero &= Known2.Zero; 2625 } 2626 // If we don't know any bits, early out. 2627 if (Known.isUnknown()) 2628 break; 2629 } 2630 break; 2631 } 2632 case ISD::INSERT_SUBVECTOR: { 2633 // If we know the element index, demand any elements from the subvector and 2634 // the remainder from the src its inserted into, otherwise assume we need 2635 // the original demanded base elements and ALL the inserted subvector 2636 // elements. 2637 SDValue Src = Op.getOperand(0); 2638 SDValue Sub = Op.getOperand(1); 2639 auto *SubIdx = dyn_cast<ConstantSDNode>(Op.getOperand(2)); 2640 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 2641 APInt DemandedSubElts = APInt::getAllOnesValue(NumSubElts); 2642 APInt DemandedSrcElts = DemandedElts; 2643 if (SubIdx && SubIdx->getAPIntValue().ule(NumElts - NumSubElts)) { 2644 uint64_t Idx = SubIdx->getZExtValue(); 2645 DemandedSubElts = DemandedElts.extractBits(NumSubElts, Idx); 2646 DemandedSrcElts.insertBits(APInt::getNullValue(NumSubElts), Idx); 2647 } 2648 Known.One.setAllBits(); 2649 Known.Zero.setAllBits(); 2650 if (!!DemandedSubElts) { 2651 Known = computeKnownBits(Sub, DemandedSubElts, Depth + 1); 2652 if (Known.isUnknown()) 2653 break; // early-out. 2654 } 2655 if (!!DemandedSrcElts) { 2656 Known2 = computeKnownBits(Src, DemandedSrcElts, Depth + 1); 2657 Known.One &= Known2.One; 2658 Known.Zero &= Known2.Zero; 2659 } 2660 break; 2661 } 2662 case ISD::EXTRACT_SUBVECTOR: { 2663 // If we know the element index, just demand that subvector elements, 2664 // otherwise demand them all. 2665 SDValue Src = Op.getOperand(0); 2666 ConstantSDNode *SubIdx = dyn_cast<ConstantSDNode>(Op.getOperand(1)); 2667 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2668 APInt DemandedSrc = APInt::getAllOnesValue(NumSrcElts); 2669 if (SubIdx && SubIdx->getAPIntValue().ule(NumSrcElts - NumElts)) { 2670 // Offset the demanded elts by the subvector index. 2671 uint64_t Idx = SubIdx->getZExtValue(); 2672 DemandedSrc = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 2673 } 2674 Known = computeKnownBits(Src, DemandedSrc, Depth + 1); 2675 break; 2676 } 2677 case ISD::SCALAR_TO_VECTOR: { 2678 // We know about scalar_to_vector as much as we know about it source, 2679 // which becomes the first element of otherwise unknown vector. 2680 if (DemandedElts != 1) 2681 break; 2682 2683 SDValue N0 = Op.getOperand(0); 2684 Known = computeKnownBits(N0, Depth + 1); 2685 if (N0.getValueSizeInBits() != BitWidth) 2686 Known = Known.trunc(BitWidth); 2687 2688 break; 2689 } 2690 case ISD::BITCAST: { 2691 SDValue N0 = Op.getOperand(0); 2692 EVT SubVT = N0.getValueType(); 2693 unsigned SubBitWidth = SubVT.getScalarSizeInBits(); 2694 2695 // Ignore bitcasts from unsupported types. 2696 if (!(SubVT.isInteger() || SubVT.isFloatingPoint())) 2697 break; 2698 2699 // Fast handling of 'identity' bitcasts. 2700 if (BitWidth == SubBitWidth) { 2701 Known = computeKnownBits(N0, DemandedElts, Depth + 1); 2702 break; 2703 } 2704 2705 bool IsLE = getDataLayout().isLittleEndian(); 2706 2707 // Bitcast 'small element' vector to 'large element' scalar/vector. 2708 if ((BitWidth % SubBitWidth) == 0) { 2709 assert(N0.getValueType().isVector() && "Expected bitcast from vector"); 2710 2711 // Collect known bits for the (larger) output by collecting the known 2712 // bits from each set of sub elements and shift these into place. 2713 // We need to separately call computeKnownBits for each set of 2714 // sub elements as the knownbits for each is likely to be different. 2715 unsigned SubScale = BitWidth / SubBitWidth; 2716 APInt SubDemandedElts(NumElts * SubScale, 0); 2717 for (unsigned i = 0; i != NumElts; ++i) 2718 if (DemandedElts[i]) 2719 SubDemandedElts.setBit(i * SubScale); 2720 2721 for (unsigned i = 0; i != SubScale; ++i) { 2722 Known2 = computeKnownBits(N0, SubDemandedElts.shl(i), 2723 Depth + 1); 2724 unsigned Shifts = IsLE ? i : SubScale - 1 - i; 2725 Known.One |= Known2.One.zext(BitWidth).shl(SubBitWidth * Shifts); 2726 Known.Zero |= Known2.Zero.zext(BitWidth).shl(SubBitWidth * Shifts); 2727 } 2728 } 2729 2730 // Bitcast 'large element' scalar/vector to 'small element' vector. 2731 if ((SubBitWidth % BitWidth) == 0) { 2732 assert(Op.getValueType().isVector() && "Expected bitcast to vector"); 2733 2734 // Collect known bits for the (smaller) output by collecting the known 2735 // bits from the overlapping larger input elements and extracting the 2736 // sub sections we actually care about. 2737 unsigned SubScale = SubBitWidth / BitWidth; 2738 APInt SubDemandedElts(NumElts / SubScale, 0); 2739 for (unsigned i = 0; i != NumElts; ++i) 2740 if (DemandedElts[i]) 2741 SubDemandedElts.setBit(i / SubScale); 2742 2743 Known2 = computeKnownBits(N0, SubDemandedElts, Depth + 1); 2744 2745 Known.Zero.setAllBits(); Known.One.setAllBits(); 2746 for (unsigned i = 0; i != NumElts; ++i) 2747 if (DemandedElts[i]) { 2748 unsigned Shifts = IsLE ? i : NumElts - 1 - i; 2749 unsigned Offset = (Shifts % SubScale) * BitWidth; 2750 Known.One &= Known2.One.lshr(Offset).trunc(BitWidth); 2751 Known.Zero &= Known2.Zero.lshr(Offset).trunc(BitWidth); 2752 // If we don't know any bits, early out. 2753 if (Known.isUnknown()) 2754 break; 2755 } 2756 } 2757 break; 2758 } 2759 case ISD::AND: 2760 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 2761 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2762 2763 Known &= Known2; 2764 break; 2765 case ISD::OR: 2766 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 2767 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2768 2769 Known |= Known2; 2770 break; 2771 case ISD::XOR: 2772 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 2773 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2774 2775 Known ^= Known2; 2776 break; 2777 case ISD::MUL: { 2778 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 2779 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2780 2781 // If low bits are zero in either operand, output low known-0 bits. 2782 // Also compute a conservative estimate for high known-0 bits. 2783 // More trickiness is possible, but this is sufficient for the 2784 // interesting case of alignment computation. 2785 unsigned TrailZ = Known.countMinTrailingZeros() + 2786 Known2.countMinTrailingZeros(); 2787 unsigned LeadZ = std::max(Known.countMinLeadingZeros() + 2788 Known2.countMinLeadingZeros(), 2789 BitWidth) - BitWidth; 2790 2791 Known.resetAll(); 2792 Known.Zero.setLowBits(std::min(TrailZ, BitWidth)); 2793 Known.Zero.setHighBits(std::min(LeadZ, BitWidth)); 2794 break; 2795 } 2796 case ISD::UDIV: { 2797 // For the purposes of computing leading zeros we can conservatively 2798 // treat a udiv as a logical right shift by the power of 2 known to 2799 // be less than the denominator. 2800 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2801 unsigned LeadZ = Known2.countMinLeadingZeros(); 2802 2803 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 2804 unsigned RHSMaxLeadingZeros = Known2.countMaxLeadingZeros(); 2805 if (RHSMaxLeadingZeros != BitWidth) 2806 LeadZ = std::min(BitWidth, LeadZ + BitWidth - RHSMaxLeadingZeros - 1); 2807 2808 Known.Zero.setHighBits(LeadZ); 2809 break; 2810 } 2811 case ISD::SELECT: 2812 case ISD::VSELECT: 2813 Known = computeKnownBits(Op.getOperand(2), DemandedElts, Depth+1); 2814 // If we don't know any bits, early out. 2815 if (Known.isUnknown()) 2816 break; 2817 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth+1); 2818 2819 // Only known if known in both the LHS and RHS. 2820 Known.One &= Known2.One; 2821 Known.Zero &= Known2.Zero; 2822 break; 2823 case ISD::SELECT_CC: 2824 Known = computeKnownBits(Op.getOperand(3), DemandedElts, Depth+1); 2825 // If we don't know any bits, early out. 2826 if (Known.isUnknown()) 2827 break; 2828 Known2 = computeKnownBits(Op.getOperand(2), DemandedElts, Depth+1); 2829 2830 // Only known if known in both the LHS and RHS. 2831 Known.One &= Known2.One; 2832 Known.Zero &= Known2.Zero; 2833 break; 2834 case ISD::SMULO: 2835 case ISD::UMULO: 2836 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: 2837 if (Op.getResNo() != 1) 2838 break; 2839 // The boolean result conforms to getBooleanContents. 2840 // If we know the result of a setcc has the top bits zero, use this info. 2841 // We know that we have an integer-based boolean since these operations 2842 // are only available for integer. 2843 if (TLI->getBooleanContents(Op.getValueType().isVector(), false) == 2844 TargetLowering::ZeroOrOneBooleanContent && 2845 BitWidth > 1) 2846 Known.Zero.setBitsFrom(1); 2847 break; 2848 case ISD::SETCC: 2849 case ISD::STRICT_FSETCC: 2850 case ISD::STRICT_FSETCCS: { 2851 unsigned OpNo = Op->isStrictFPOpcode() ? 1 : 0; 2852 // If we know the result of a setcc has the top bits zero, use this info. 2853 if (TLI->getBooleanContents(Op.getOperand(OpNo).getValueType()) == 2854 TargetLowering::ZeroOrOneBooleanContent && 2855 BitWidth > 1) 2856 Known.Zero.setBitsFrom(1); 2857 break; 2858 } 2859 case ISD::SHL: 2860 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2861 2862 if (const APInt *ShAmt = getValidShiftAmountConstant(Op, DemandedElts)) { 2863 unsigned Shift = ShAmt->getZExtValue(); 2864 Known.Zero <<= Shift; 2865 Known.One <<= Shift; 2866 // Low bits are known zero. 2867 Known.Zero.setLowBits(Shift); 2868 break; 2869 } 2870 2871 // No matter the shift amount, the trailing zeros will stay zero. 2872 Known.Zero = APInt::getLowBitsSet(BitWidth, Known.countMinTrailingZeros()); 2873 Known.One.clearAllBits(); 2874 2875 // Minimum shift low bits are known zero. 2876 if (const APInt *ShMinAmt = 2877 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 2878 Known.Zero.setLowBits(ShMinAmt->getZExtValue()); 2879 break; 2880 case ISD::SRL: 2881 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2882 2883 if (const APInt *ShAmt = getValidShiftAmountConstant(Op, DemandedElts)) { 2884 unsigned Shift = ShAmt->getZExtValue(); 2885 Known.Zero.lshrInPlace(Shift); 2886 Known.One.lshrInPlace(Shift); 2887 // High bits are known zero. 2888 Known.Zero.setHighBits(Shift); 2889 break; 2890 } 2891 2892 // No matter the shift amount, the leading zeros will stay zero. 2893 Known.Zero = APInt::getHighBitsSet(BitWidth, Known.countMinLeadingZeros()); 2894 Known.One.clearAllBits(); 2895 2896 // Minimum shift high bits are known zero. 2897 if (const APInt *ShMinAmt = 2898 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 2899 Known.Zero.setHighBits(ShMinAmt->getZExtValue()); 2900 break; 2901 case ISD::SRA: 2902 if (const APInt *ShAmt = getValidShiftAmountConstant(Op, DemandedElts)) { 2903 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2904 unsigned Shift = ShAmt->getZExtValue(); 2905 // Sign extend known zero/one bit (else is unknown). 2906 Known.Zero.ashrInPlace(Shift); 2907 Known.One.ashrInPlace(Shift); 2908 } 2909 break; 2910 case ISD::FSHL: 2911 case ISD::FSHR: 2912 if (ConstantSDNode *C = isConstOrConstSplat(Op.getOperand(2), DemandedElts)) { 2913 unsigned Amt = C->getAPIntValue().urem(BitWidth); 2914 2915 // For fshl, 0-shift returns the 1st arg. 2916 // For fshr, 0-shift returns the 2nd arg. 2917 if (Amt == 0) { 2918 Known = computeKnownBits(Op.getOperand(Opcode == ISD::FSHL ? 0 : 1), 2919 DemandedElts, Depth + 1); 2920 break; 2921 } 2922 2923 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 2924 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 2925 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2926 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 2927 if (Opcode == ISD::FSHL) { 2928 Known.One <<= Amt; 2929 Known.Zero <<= Amt; 2930 Known2.One.lshrInPlace(BitWidth - Amt); 2931 Known2.Zero.lshrInPlace(BitWidth - Amt); 2932 } else { 2933 Known.One <<= BitWidth - Amt; 2934 Known.Zero <<= BitWidth - Amt; 2935 Known2.One.lshrInPlace(Amt); 2936 Known2.Zero.lshrInPlace(Amt); 2937 } 2938 Known.One |= Known2.One; 2939 Known.Zero |= Known2.Zero; 2940 } 2941 break; 2942 case ISD::SIGN_EXTEND_INREG: { 2943 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 2944 unsigned EBits = EVT.getScalarSizeInBits(); 2945 2946 // Sign extension. Compute the demanded bits in the result that are not 2947 // present in the input. 2948 APInt NewBits = APInt::getHighBitsSet(BitWidth, BitWidth - EBits); 2949 2950 APInt InSignMask = APInt::getSignMask(EBits); 2951 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth, EBits); 2952 2953 // If the sign extended bits are demanded, we know that the sign 2954 // bit is demanded. 2955 InSignMask = InSignMask.zext(BitWidth); 2956 if (NewBits.getBoolValue()) 2957 InputDemandedBits |= InSignMask; 2958 2959 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2960 Known.One &= InputDemandedBits; 2961 Known.Zero &= InputDemandedBits; 2962 2963 // If the sign bit of the input is known set or clear, then we know the 2964 // top bits of the result. 2965 if (Known.Zero.intersects(InSignMask)) { // Input sign bit known clear 2966 Known.Zero |= NewBits; 2967 Known.One &= ~NewBits; 2968 } else if (Known.One.intersects(InSignMask)) { // Input sign bit known set 2969 Known.One |= NewBits; 2970 Known.Zero &= ~NewBits; 2971 } else { // Input sign bit unknown 2972 Known.Zero &= ~NewBits; 2973 Known.One &= ~NewBits; 2974 } 2975 break; 2976 } 2977 case ISD::CTTZ: 2978 case ISD::CTTZ_ZERO_UNDEF: { 2979 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2980 // If we have a known 1, its position is our upper bound. 2981 unsigned PossibleTZ = Known2.countMaxTrailingZeros(); 2982 unsigned LowBits = Log2_32(PossibleTZ) + 1; 2983 Known.Zero.setBitsFrom(LowBits); 2984 break; 2985 } 2986 case ISD::CTLZ: 2987 case ISD::CTLZ_ZERO_UNDEF: { 2988 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2989 // If we have a known 1, its position is our upper bound. 2990 unsigned PossibleLZ = Known2.countMaxLeadingZeros(); 2991 unsigned LowBits = Log2_32(PossibleLZ) + 1; 2992 Known.Zero.setBitsFrom(LowBits); 2993 break; 2994 } 2995 case ISD::CTPOP: { 2996 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 2997 // If we know some of the bits are zero, they can't be one. 2998 unsigned PossibleOnes = Known2.countMaxPopulation(); 2999 Known.Zero.setBitsFrom(Log2_32(PossibleOnes) + 1); 3000 break; 3001 } 3002 case ISD::LOAD: { 3003 LoadSDNode *LD = cast<LoadSDNode>(Op); 3004 const Constant *Cst = TLI->getTargetConstantFromLoad(LD); 3005 if (ISD::isNON_EXTLoad(LD) && Cst) { 3006 // Determine any common known bits from the loaded constant pool value. 3007 Type *CstTy = Cst->getType(); 3008 if ((NumElts * BitWidth) == CstTy->getPrimitiveSizeInBits()) { 3009 // If its a vector splat, then we can (quickly) reuse the scalar path. 3010 // NOTE: We assume all elements match and none are UNDEF. 3011 if (CstTy->isVectorTy()) { 3012 if (const Constant *Splat = Cst->getSplatValue()) { 3013 Cst = Splat; 3014 CstTy = Cst->getType(); 3015 } 3016 } 3017 // TODO - do we need to handle different bitwidths? 3018 if (CstTy->isVectorTy() && BitWidth == CstTy->getScalarSizeInBits()) { 3019 // Iterate across all vector elements finding common known bits. 3020 Known.One.setAllBits(); 3021 Known.Zero.setAllBits(); 3022 for (unsigned i = 0; i != NumElts; ++i) { 3023 if (!DemandedElts[i]) 3024 continue; 3025 if (Constant *Elt = Cst->getAggregateElement(i)) { 3026 if (auto *CInt = dyn_cast<ConstantInt>(Elt)) { 3027 const APInt &Value = CInt->getValue(); 3028 Known.One &= Value; 3029 Known.Zero &= ~Value; 3030 continue; 3031 } 3032 if (auto *CFP = dyn_cast<ConstantFP>(Elt)) { 3033 APInt Value = CFP->getValueAPF().bitcastToAPInt(); 3034 Known.One &= Value; 3035 Known.Zero &= ~Value; 3036 continue; 3037 } 3038 } 3039 Known.One.clearAllBits(); 3040 Known.Zero.clearAllBits(); 3041 break; 3042 } 3043 } else if (BitWidth == CstTy->getPrimitiveSizeInBits()) { 3044 if (auto *CInt = dyn_cast<ConstantInt>(Cst)) { 3045 const APInt &Value = CInt->getValue(); 3046 Known.One = Value; 3047 Known.Zero = ~Value; 3048 } else if (auto *CFP = dyn_cast<ConstantFP>(Cst)) { 3049 APInt Value = CFP->getValueAPF().bitcastToAPInt(); 3050 Known.One = Value; 3051 Known.Zero = ~Value; 3052 } 3053 } 3054 } 3055 } else if (ISD::isZEXTLoad(Op.getNode()) && Op.getResNo() == 0) { 3056 // If this is a ZEXTLoad and we are looking at the loaded value. 3057 EVT VT = LD->getMemoryVT(); 3058 unsigned MemBits = VT.getScalarSizeInBits(); 3059 Known.Zero.setBitsFrom(MemBits); 3060 } else if (const MDNode *Ranges = LD->getRanges()) { 3061 if (LD->getExtensionType() == ISD::NON_EXTLOAD) 3062 computeKnownBitsFromRangeMetadata(*Ranges, Known); 3063 } 3064 break; 3065 } 3066 case ISD::ZERO_EXTEND_VECTOR_INREG: { 3067 EVT InVT = Op.getOperand(0).getValueType(); 3068 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3069 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3070 Known = Known.zext(BitWidth); 3071 break; 3072 } 3073 case ISD::ZERO_EXTEND: { 3074 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3075 Known = Known.zext(BitWidth); 3076 break; 3077 } 3078 case ISD::SIGN_EXTEND_VECTOR_INREG: { 3079 EVT InVT = Op.getOperand(0).getValueType(); 3080 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3081 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3082 // If the sign bit is known to be zero or one, then sext will extend 3083 // it to the top bits, else it will just zext. 3084 Known = Known.sext(BitWidth); 3085 break; 3086 } 3087 case ISD::SIGN_EXTEND: { 3088 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3089 // If the sign bit is known to be zero or one, then sext will extend 3090 // it to the top bits, else it will just zext. 3091 Known = Known.sext(BitWidth); 3092 break; 3093 } 3094 case ISD::ANY_EXTEND_VECTOR_INREG: { 3095 EVT InVT = Op.getOperand(0).getValueType(); 3096 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3097 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3098 Known = Known.anyext(BitWidth); 3099 break; 3100 } 3101 case ISD::ANY_EXTEND: { 3102 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3103 Known = Known.anyext(BitWidth); 3104 break; 3105 } 3106 case ISD::TRUNCATE: { 3107 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3108 Known = Known.trunc(BitWidth); 3109 break; 3110 } 3111 case ISD::AssertZext: { 3112 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 3113 APInt InMask = APInt::getLowBitsSet(BitWidth, VT.getSizeInBits()); 3114 Known = computeKnownBits(Op.getOperand(0), Depth+1); 3115 Known.Zero |= (~InMask); 3116 Known.One &= (~Known.Zero); 3117 break; 3118 } 3119 case ISD::FGETSIGN: 3120 // All bits are zero except the low bit. 3121 Known.Zero.setBitsFrom(1); 3122 break; 3123 case ISD::USUBO: 3124 case ISD::SSUBO: 3125 if (Op.getResNo() == 1) { 3126 // If we know the result of a setcc has the top bits zero, use this info. 3127 if (TLI->getBooleanContents(Op.getOperand(0).getValueType()) == 3128 TargetLowering::ZeroOrOneBooleanContent && 3129 BitWidth > 1) 3130 Known.Zero.setBitsFrom(1); 3131 break; 3132 } 3133 LLVM_FALLTHROUGH; 3134 case ISD::SUB: 3135 case ISD::SUBC: { 3136 assert(Op.getResNo() == 0 && 3137 "We only compute knownbits for the difference here."); 3138 3139 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3140 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3141 Known = KnownBits::computeForAddSub(/* Add */ false, /* NSW */ false, 3142 Known, Known2); 3143 break; 3144 } 3145 case ISD::UADDO: 3146 case ISD::SADDO: 3147 case ISD::ADDCARRY: 3148 if (Op.getResNo() == 1) { 3149 // If we know the result of a setcc has the top bits zero, use this info. 3150 if (TLI->getBooleanContents(Op.getOperand(0).getValueType()) == 3151 TargetLowering::ZeroOrOneBooleanContent && 3152 BitWidth > 1) 3153 Known.Zero.setBitsFrom(1); 3154 break; 3155 } 3156 LLVM_FALLTHROUGH; 3157 case ISD::ADD: 3158 case ISD::ADDC: 3159 case ISD::ADDE: { 3160 assert(Op.getResNo() == 0 && "We only compute knownbits for the sum here."); 3161 3162 // With ADDE and ADDCARRY, a carry bit may be added in. 3163 KnownBits Carry(1); 3164 if (Opcode == ISD::ADDE) 3165 // Can't track carry from glue, set carry to unknown. 3166 Carry.resetAll(); 3167 else if (Opcode == ISD::ADDCARRY) 3168 // TODO: Compute known bits for the carry operand. Not sure if it is worth 3169 // the trouble (how often will we find a known carry bit). And I haven't 3170 // tested this very much yet, but something like this might work: 3171 // Carry = computeKnownBits(Op.getOperand(2), DemandedElts, Depth + 1); 3172 // Carry = Carry.zextOrTrunc(1, false); 3173 Carry.resetAll(); 3174 else 3175 Carry.setAllZero(); 3176 3177 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3178 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3179 Known = KnownBits::computeForAddCarry(Known, Known2, Carry); 3180 break; 3181 } 3182 case ISD::SREM: 3183 if (ConstantSDNode *Rem = isConstOrConstSplat(Op.getOperand(1))) { 3184 const APInt &RA = Rem->getAPIntValue().abs(); 3185 if (RA.isPowerOf2()) { 3186 APInt LowBits = RA - 1; 3187 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3188 3189 // The low bits of the first operand are unchanged by the srem. 3190 Known.Zero = Known2.Zero & LowBits; 3191 Known.One = Known2.One & LowBits; 3192 3193 // If the first operand is non-negative or has all low bits zero, then 3194 // the upper bits are all zero. 3195 if (Known2.isNonNegative() || LowBits.isSubsetOf(Known2.Zero)) 3196 Known.Zero |= ~LowBits; 3197 3198 // If the first operand is negative and not all low bits are zero, then 3199 // the upper bits are all one. 3200 if (Known2.isNegative() && LowBits.intersects(Known2.One)) 3201 Known.One |= ~LowBits; 3202 assert((Known.Zero & Known.One) == 0&&"Bits known to be one AND zero?"); 3203 } 3204 } 3205 break; 3206 case ISD::UREM: { 3207 if (ConstantSDNode *Rem = isConstOrConstSplat(Op.getOperand(1))) { 3208 const APInt &RA = Rem->getAPIntValue(); 3209 if (RA.isPowerOf2()) { 3210 APInt LowBits = (RA - 1); 3211 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3212 3213 // The upper bits are all zero, the lower ones are unchanged. 3214 Known.Zero = Known2.Zero | ~LowBits; 3215 Known.One = Known2.One & LowBits; 3216 break; 3217 } 3218 } 3219 3220 // Since the result is less than or equal to either operand, any leading 3221 // zero bits in either operand must also exist in the result. 3222 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3223 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3224 3225 uint32_t Leaders = 3226 std::max(Known.countMinLeadingZeros(), Known2.countMinLeadingZeros()); 3227 Known.resetAll(); 3228 Known.Zero.setHighBits(Leaders); 3229 break; 3230 } 3231 case ISD::EXTRACT_ELEMENT: { 3232 Known = computeKnownBits(Op.getOperand(0), Depth+1); 3233 const unsigned Index = Op.getConstantOperandVal(1); 3234 const unsigned EltBitWidth = Op.getValueSizeInBits(); 3235 3236 // Remove low part of known bits mask 3237 Known.Zero = Known.Zero.getHiBits(Known.getBitWidth() - Index * EltBitWidth); 3238 Known.One = Known.One.getHiBits(Known.getBitWidth() - Index * EltBitWidth); 3239 3240 // Remove high part of known bit mask 3241 Known = Known.trunc(EltBitWidth); 3242 break; 3243 } 3244 case ISD::EXTRACT_VECTOR_ELT: { 3245 SDValue InVec = Op.getOperand(0); 3246 SDValue EltNo = Op.getOperand(1); 3247 EVT VecVT = InVec.getValueType(); 3248 const unsigned EltBitWidth = VecVT.getScalarSizeInBits(); 3249 const unsigned NumSrcElts = VecVT.getVectorNumElements(); 3250 3251 // If BitWidth > EltBitWidth the value is anyext:ed. So we do not know 3252 // anything about the extended bits. 3253 if (BitWidth > EltBitWidth) 3254 Known = Known.trunc(EltBitWidth); 3255 3256 // If we know the element index, just demand that vector element, else for 3257 // an unknown element index, ignore DemandedElts and demand them all. 3258 APInt DemandedSrcElts = APInt::getAllOnesValue(NumSrcElts); 3259 auto *ConstEltNo = dyn_cast<ConstantSDNode>(EltNo); 3260 if (ConstEltNo && ConstEltNo->getAPIntValue().ult(NumSrcElts)) 3261 DemandedSrcElts = 3262 APInt::getOneBitSet(NumSrcElts, ConstEltNo->getZExtValue()); 3263 3264 Known = computeKnownBits(InVec, DemandedSrcElts, Depth + 1); 3265 if (BitWidth > EltBitWidth) 3266 Known = Known.anyext(BitWidth); 3267 break; 3268 } 3269 case ISD::INSERT_VECTOR_ELT: { 3270 // If we know the element index, split the demand between the 3271 // source vector and the inserted element, otherwise assume we need 3272 // the original demanded vector elements and the value. 3273 SDValue InVec = Op.getOperand(0); 3274 SDValue InVal = Op.getOperand(1); 3275 SDValue EltNo = Op.getOperand(2); 3276 bool DemandedVal = true; 3277 APInt DemandedVecElts = DemandedElts; 3278 auto *CEltNo = dyn_cast<ConstantSDNode>(EltNo); 3279 if (CEltNo && CEltNo->getAPIntValue().ult(NumElts)) { 3280 unsigned EltIdx = CEltNo->getZExtValue(); 3281 DemandedVal = !!DemandedElts[EltIdx]; 3282 DemandedVecElts.clearBit(EltIdx); 3283 } 3284 Known.One.setAllBits(); 3285 Known.Zero.setAllBits(); 3286 if (DemandedVal) { 3287 Known2 = computeKnownBits(InVal, Depth + 1); 3288 Known.One &= Known2.One.zextOrTrunc(BitWidth); 3289 Known.Zero &= Known2.Zero.zextOrTrunc(BitWidth); 3290 } 3291 if (!!DemandedVecElts) { 3292 Known2 = computeKnownBits(InVec, DemandedVecElts, Depth + 1); 3293 Known.One &= Known2.One; 3294 Known.Zero &= Known2.Zero; 3295 } 3296 break; 3297 } 3298 case ISD::BITREVERSE: { 3299 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3300 Known.Zero = Known2.Zero.reverseBits(); 3301 Known.One = Known2.One.reverseBits(); 3302 break; 3303 } 3304 case ISD::BSWAP: { 3305 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3306 Known.Zero = Known2.Zero.byteSwap(); 3307 Known.One = Known2.One.byteSwap(); 3308 break; 3309 } 3310 case ISD::ABS: { 3311 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3312 3313 // If the source's MSB is zero then we know the rest of the bits already. 3314 if (Known2.isNonNegative()) { 3315 Known.Zero = Known2.Zero; 3316 Known.One = Known2.One; 3317 break; 3318 } 3319 3320 // We only know that the absolute values's MSB will be zero iff there is 3321 // a set bit that isn't the sign bit (otherwise it could be INT_MIN). 3322 Known2.One.clearSignBit(); 3323 if (Known2.One.getBoolValue()) { 3324 Known.Zero = APInt::getSignMask(BitWidth); 3325 break; 3326 } 3327 break; 3328 } 3329 case ISD::UMIN: { 3330 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3331 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3332 3333 // UMIN - we know that the result will have the maximum of the 3334 // known zero leading bits of the inputs. 3335 unsigned LeadZero = Known.countMinLeadingZeros(); 3336 LeadZero = std::max(LeadZero, Known2.countMinLeadingZeros()); 3337 3338 Known.Zero &= Known2.Zero; 3339 Known.One &= Known2.One; 3340 Known.Zero.setHighBits(LeadZero); 3341 break; 3342 } 3343 case ISD::UMAX: { 3344 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3345 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3346 3347 // UMAX - we know that the result will have the maximum of the 3348 // known one leading bits of the inputs. 3349 unsigned LeadOne = Known.countMinLeadingOnes(); 3350 LeadOne = std::max(LeadOne, Known2.countMinLeadingOnes()); 3351 3352 Known.Zero &= Known2.Zero; 3353 Known.One &= Known2.One; 3354 Known.One.setHighBits(LeadOne); 3355 break; 3356 } 3357 case ISD::SMIN: 3358 case ISD::SMAX: { 3359 // If we have a clamp pattern, we know that the number of sign bits will be 3360 // the minimum of the clamp min/max range. 3361 bool IsMax = (Opcode == ISD::SMAX); 3362 ConstantSDNode *CstLow = nullptr, *CstHigh = nullptr; 3363 if ((CstLow = isConstOrConstSplat(Op.getOperand(1), DemandedElts))) 3364 if (Op.getOperand(0).getOpcode() == (IsMax ? ISD::SMIN : ISD::SMAX)) 3365 CstHigh = 3366 isConstOrConstSplat(Op.getOperand(0).getOperand(1), DemandedElts); 3367 if (CstLow && CstHigh) { 3368 if (!IsMax) 3369 std::swap(CstLow, CstHigh); 3370 3371 const APInt &ValueLow = CstLow->getAPIntValue(); 3372 const APInt &ValueHigh = CstHigh->getAPIntValue(); 3373 if (ValueLow.sle(ValueHigh)) { 3374 unsigned LowSignBits = ValueLow.getNumSignBits(); 3375 unsigned HighSignBits = ValueHigh.getNumSignBits(); 3376 unsigned MinSignBits = std::min(LowSignBits, HighSignBits); 3377 if (ValueLow.isNegative() && ValueHigh.isNegative()) { 3378 Known.One.setHighBits(MinSignBits); 3379 break; 3380 } 3381 if (ValueLow.isNonNegative() && ValueHigh.isNonNegative()) { 3382 Known.Zero.setHighBits(MinSignBits); 3383 break; 3384 } 3385 } 3386 } 3387 3388 // Fallback - just get the shared known bits of the operands. 3389 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3390 if (Known.isUnknown()) break; // Early-out 3391 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3392 Known.Zero &= Known2.Zero; 3393 Known.One &= Known2.One; 3394 break; 3395 } 3396 case ISD::FrameIndex: 3397 case ISD::TargetFrameIndex: 3398 TLI->computeKnownBitsForFrameIndex(Op, Known, DemandedElts, *this, Depth); 3399 break; 3400 3401 default: 3402 if (Opcode < ISD::BUILTIN_OP_END) 3403 break; 3404 LLVM_FALLTHROUGH; 3405 case ISD::INTRINSIC_WO_CHAIN: 3406 case ISD::INTRINSIC_W_CHAIN: 3407 case ISD::INTRINSIC_VOID: 3408 // Allow the target to implement this method for its nodes. 3409 TLI->computeKnownBitsForTargetNode(Op, Known, DemandedElts, *this, Depth); 3410 break; 3411 } 3412 3413 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 3414 return Known; 3415 } 3416 3417 SelectionDAG::OverflowKind SelectionDAG::computeOverflowKind(SDValue N0, 3418 SDValue N1) const { 3419 // X + 0 never overflow 3420 if (isNullConstant(N1)) 3421 return OFK_Never; 3422 3423 KnownBits N1Known = computeKnownBits(N1); 3424 if (N1Known.Zero.getBoolValue()) { 3425 KnownBits N0Known = computeKnownBits(N0); 3426 3427 bool overflow; 3428 (void)N0Known.getMaxValue().uadd_ov(N1Known.getMaxValue(), overflow); 3429 if (!overflow) 3430 return OFK_Never; 3431 } 3432 3433 // mulhi + 1 never overflow 3434 if (N0.getOpcode() == ISD::UMUL_LOHI && N0.getResNo() == 1 && 3435 (N1Known.getMaxValue() & 0x01) == N1Known.getMaxValue()) 3436 return OFK_Never; 3437 3438 if (N1.getOpcode() == ISD::UMUL_LOHI && N1.getResNo() == 1) { 3439 KnownBits N0Known = computeKnownBits(N0); 3440 3441 if ((N0Known.getMaxValue() & 0x01) == N0Known.getMaxValue()) 3442 return OFK_Never; 3443 } 3444 3445 return OFK_Sometime; 3446 } 3447 3448 bool SelectionDAG::isKnownToBeAPowerOfTwo(SDValue Val) const { 3449 EVT OpVT = Val.getValueType(); 3450 unsigned BitWidth = OpVT.getScalarSizeInBits(); 3451 3452 // Is the constant a known power of 2? 3453 if (ConstantSDNode *Const = dyn_cast<ConstantSDNode>(Val)) 3454 return Const->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2(); 3455 3456 // A left-shift of a constant one will have exactly one bit set because 3457 // shifting the bit off the end is undefined. 3458 if (Val.getOpcode() == ISD::SHL) { 3459 auto *C = isConstOrConstSplat(Val.getOperand(0)); 3460 if (C && C->getAPIntValue() == 1) 3461 return true; 3462 } 3463 3464 // Similarly, a logical right-shift of a constant sign-bit will have exactly 3465 // one bit set. 3466 if (Val.getOpcode() == ISD::SRL) { 3467 auto *C = isConstOrConstSplat(Val.getOperand(0)); 3468 if (C && C->getAPIntValue().isSignMask()) 3469 return true; 3470 } 3471 3472 // Are all operands of a build vector constant powers of two? 3473 if (Val.getOpcode() == ISD::BUILD_VECTOR) 3474 if (llvm::all_of(Val->ops(), [BitWidth](SDValue E) { 3475 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(E)) 3476 return C->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2(); 3477 return false; 3478 })) 3479 return true; 3480 3481 // More could be done here, though the above checks are enough 3482 // to handle some common cases. 3483 3484 // Fall back to computeKnownBits to catch other known cases. 3485 KnownBits Known = computeKnownBits(Val); 3486 return (Known.countMaxPopulation() == 1) && (Known.countMinPopulation() == 1); 3487 } 3488 3489 unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, unsigned Depth) const { 3490 EVT VT = Op.getValueType(); 3491 APInt DemandedElts = VT.isVector() 3492 ? APInt::getAllOnesValue(VT.getVectorNumElements()) 3493 : APInt(1, 1); 3494 return ComputeNumSignBits(Op, DemandedElts, Depth); 3495 } 3496 3497 unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, const APInt &DemandedElts, 3498 unsigned Depth) const { 3499 EVT VT = Op.getValueType(); 3500 assert((VT.isInteger() || VT.isFloatingPoint()) && "Invalid VT!"); 3501 unsigned VTBits = VT.getScalarSizeInBits(); 3502 unsigned NumElts = DemandedElts.getBitWidth(); 3503 unsigned Tmp, Tmp2; 3504 unsigned FirstAnswer = 1; 3505 3506 if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 3507 const APInt &Val = C->getAPIntValue(); 3508 return Val.getNumSignBits(); 3509 } 3510 3511 if (Depth >= MaxRecursionDepth) 3512 return 1; // Limit search depth. 3513 3514 if (!DemandedElts) 3515 return 1; // No demanded elts, better to assume we don't know anything. 3516 3517 unsigned Opcode = Op.getOpcode(); 3518 switch (Opcode) { 3519 default: break; 3520 case ISD::AssertSext: 3521 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits(); 3522 return VTBits-Tmp+1; 3523 case ISD::AssertZext: 3524 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits(); 3525 return VTBits-Tmp; 3526 3527 case ISD::BUILD_VECTOR: 3528 Tmp = VTBits; 3529 for (unsigned i = 0, e = Op.getNumOperands(); (i < e) && (Tmp > 1); ++i) { 3530 if (!DemandedElts[i]) 3531 continue; 3532 3533 SDValue SrcOp = Op.getOperand(i); 3534 Tmp2 = ComputeNumSignBits(Op.getOperand(i), Depth + 1); 3535 3536 // BUILD_VECTOR can implicitly truncate sources, we must handle this. 3537 if (SrcOp.getValueSizeInBits() != VTBits) { 3538 assert(SrcOp.getValueSizeInBits() > VTBits && 3539 "Expected BUILD_VECTOR implicit truncation"); 3540 unsigned ExtraBits = SrcOp.getValueSizeInBits() - VTBits; 3541 Tmp2 = (Tmp2 > ExtraBits ? Tmp2 - ExtraBits : 1); 3542 } 3543 Tmp = std::min(Tmp, Tmp2); 3544 } 3545 return Tmp; 3546 3547 case ISD::VECTOR_SHUFFLE: { 3548 // Collect the minimum number of sign bits that are shared by every vector 3549 // element referenced by the shuffle. 3550 APInt DemandedLHS(NumElts, 0), DemandedRHS(NumElts, 0); 3551 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op); 3552 assert(NumElts == SVN->getMask().size() && "Unexpected vector size"); 3553 for (unsigned i = 0; i != NumElts; ++i) { 3554 int M = SVN->getMaskElt(i); 3555 if (!DemandedElts[i]) 3556 continue; 3557 // For UNDEF elements, we don't know anything about the common state of 3558 // the shuffle result. 3559 if (M < 0) 3560 return 1; 3561 if ((unsigned)M < NumElts) 3562 DemandedLHS.setBit((unsigned)M % NumElts); 3563 else 3564 DemandedRHS.setBit((unsigned)M % NumElts); 3565 } 3566 Tmp = std::numeric_limits<unsigned>::max(); 3567 if (!!DemandedLHS) 3568 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedLHS, Depth + 1); 3569 if (!!DemandedRHS) { 3570 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedRHS, Depth + 1); 3571 Tmp = std::min(Tmp, Tmp2); 3572 } 3573 // If we don't know anything, early out and try computeKnownBits fall-back. 3574 if (Tmp == 1) 3575 break; 3576 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 3577 return Tmp; 3578 } 3579 3580 case ISD::BITCAST: { 3581 SDValue N0 = Op.getOperand(0); 3582 EVT SrcVT = N0.getValueType(); 3583 unsigned SrcBits = SrcVT.getScalarSizeInBits(); 3584 3585 // Ignore bitcasts from unsupported types.. 3586 if (!(SrcVT.isInteger() || SrcVT.isFloatingPoint())) 3587 break; 3588 3589 // Fast handling of 'identity' bitcasts. 3590 if (VTBits == SrcBits) 3591 return ComputeNumSignBits(N0, DemandedElts, Depth + 1); 3592 3593 bool IsLE = getDataLayout().isLittleEndian(); 3594 3595 // Bitcast 'large element' scalar/vector to 'small element' vector. 3596 if ((SrcBits % VTBits) == 0) { 3597 assert(VT.isVector() && "Expected bitcast to vector"); 3598 3599 unsigned Scale = SrcBits / VTBits; 3600 APInt SrcDemandedElts(NumElts / Scale, 0); 3601 for (unsigned i = 0; i != NumElts; ++i) 3602 if (DemandedElts[i]) 3603 SrcDemandedElts.setBit(i / Scale); 3604 3605 // Fast case - sign splat can be simply split across the small elements. 3606 Tmp = ComputeNumSignBits(N0, SrcDemandedElts, Depth + 1); 3607 if (Tmp == SrcBits) 3608 return VTBits; 3609 3610 // Slow case - determine how far the sign extends into each sub-element. 3611 Tmp2 = VTBits; 3612 for (unsigned i = 0; i != NumElts; ++i) 3613 if (DemandedElts[i]) { 3614 unsigned SubOffset = i % Scale; 3615 SubOffset = (IsLE ? ((Scale - 1) - SubOffset) : SubOffset); 3616 SubOffset = SubOffset * VTBits; 3617 if (Tmp <= SubOffset) 3618 return 1; 3619 Tmp2 = std::min(Tmp2, Tmp - SubOffset); 3620 } 3621 return Tmp2; 3622 } 3623 break; 3624 } 3625 3626 case ISD::SIGN_EXTEND: 3627 Tmp = VTBits - Op.getOperand(0).getScalarValueSizeInBits(); 3628 return ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1) + Tmp; 3629 case ISD::SIGN_EXTEND_INREG: 3630 // Max of the input and what this extends. 3631 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarSizeInBits(); 3632 Tmp = VTBits-Tmp+1; 3633 Tmp2 = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1); 3634 return std::max(Tmp, Tmp2); 3635 case ISD::SIGN_EXTEND_VECTOR_INREG: { 3636 SDValue Src = Op.getOperand(0); 3637 EVT SrcVT = Src.getValueType(); 3638 APInt DemandedSrcElts = DemandedElts.zextOrSelf(SrcVT.getVectorNumElements()); 3639 Tmp = VTBits - SrcVT.getScalarSizeInBits(); 3640 return ComputeNumSignBits(Src, DemandedSrcElts, Depth+1) + Tmp; 3641 } 3642 case ISD::SRA: 3643 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3644 // SRA X, C -> adds C sign bits. 3645 if (const APInt *ShAmt = getValidShiftAmountConstant(Op, DemandedElts)) 3646 Tmp = std::min<uint64_t>(Tmp + ShAmt->getZExtValue(), VTBits); 3647 else if (const APInt *ShAmt = 3648 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 3649 Tmp = std::min<uint64_t>(Tmp + ShAmt->getZExtValue(), VTBits); 3650 return Tmp; 3651 case ISD::SHL: 3652 if (const APInt *ShAmt = getValidShiftAmountConstant(Op, DemandedElts)) { 3653 // shl destroys sign bits, ensure it doesn't shift out all sign bits. 3654 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3655 if (ShAmt->ult(Tmp)) 3656 return Tmp - ShAmt->getZExtValue(); 3657 } else if (const APInt *ShAmt = 3658 getValidMaximumShiftAmountConstant(Op, DemandedElts)) { 3659 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3660 if (ShAmt->ult(Tmp)) 3661 return Tmp - ShAmt->getZExtValue(); 3662 } 3663 break; 3664 case ISD::AND: 3665 case ISD::OR: 3666 case ISD::XOR: // NOT is handled here. 3667 // Logical binary ops preserve the number of sign bits at the worst. 3668 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1); 3669 if (Tmp != 1) { 3670 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth+1); 3671 FirstAnswer = std::min(Tmp, Tmp2); 3672 // We computed what we know about the sign bits as our first 3673 // answer. Now proceed to the generic code that uses 3674 // computeKnownBits, and pick whichever answer is better. 3675 } 3676 break; 3677 3678 case ISD::SELECT: 3679 case ISD::VSELECT: 3680 Tmp = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth+1); 3681 if (Tmp == 1) return 1; // Early out. 3682 Tmp2 = ComputeNumSignBits(Op.getOperand(2), DemandedElts, Depth+1); 3683 return std::min(Tmp, Tmp2); 3684 case ISD::SELECT_CC: 3685 Tmp = ComputeNumSignBits(Op.getOperand(2), DemandedElts, Depth+1); 3686 if (Tmp == 1) return 1; // Early out. 3687 Tmp2 = ComputeNumSignBits(Op.getOperand(3), DemandedElts, Depth+1); 3688 return std::min(Tmp, Tmp2); 3689 3690 case ISD::SMIN: 3691 case ISD::SMAX: { 3692 // If we have a clamp pattern, we know that the number of sign bits will be 3693 // the minimum of the clamp min/max range. 3694 bool IsMax = (Opcode == ISD::SMAX); 3695 ConstantSDNode *CstLow = nullptr, *CstHigh = nullptr; 3696 if ((CstLow = isConstOrConstSplat(Op.getOperand(1), DemandedElts))) 3697 if (Op.getOperand(0).getOpcode() == (IsMax ? ISD::SMIN : ISD::SMAX)) 3698 CstHigh = 3699 isConstOrConstSplat(Op.getOperand(0).getOperand(1), DemandedElts); 3700 if (CstLow && CstHigh) { 3701 if (!IsMax) 3702 std::swap(CstLow, CstHigh); 3703 if (CstLow->getAPIntValue().sle(CstHigh->getAPIntValue())) { 3704 Tmp = CstLow->getAPIntValue().getNumSignBits(); 3705 Tmp2 = CstHigh->getAPIntValue().getNumSignBits(); 3706 return std::min(Tmp, Tmp2); 3707 } 3708 } 3709 3710 // Fallback - just get the minimum number of sign bits of the operands. 3711 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3712 if (Tmp == 1) 3713 return 1; // Early out. 3714 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 3715 return std::min(Tmp, Tmp2); 3716 } 3717 case ISD::UMIN: 3718 case ISD::UMAX: 3719 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3720 if (Tmp == 1) 3721 return 1; // Early out. 3722 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 3723 return std::min(Tmp, Tmp2); 3724 case ISD::SADDO: 3725 case ISD::UADDO: 3726 case ISD::SSUBO: 3727 case ISD::USUBO: 3728 case ISD::SMULO: 3729 case ISD::UMULO: 3730 if (Op.getResNo() != 1) 3731 break; 3732 // The boolean result conforms to getBooleanContents. Fall through. 3733 // If setcc returns 0/-1, all bits are sign bits. 3734 // We know that we have an integer-based boolean since these operations 3735 // are only available for integer. 3736 if (TLI->getBooleanContents(VT.isVector(), false) == 3737 TargetLowering::ZeroOrNegativeOneBooleanContent) 3738 return VTBits; 3739 break; 3740 case ISD::SETCC: 3741 case ISD::STRICT_FSETCC: 3742 case ISD::STRICT_FSETCCS: { 3743 unsigned OpNo = Op->isStrictFPOpcode() ? 1 : 0; 3744 // If setcc returns 0/-1, all bits are sign bits. 3745 if (TLI->getBooleanContents(Op.getOperand(OpNo).getValueType()) == 3746 TargetLowering::ZeroOrNegativeOneBooleanContent) 3747 return VTBits; 3748 break; 3749 } 3750 case ISD::ROTL: 3751 case ISD::ROTR: 3752 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3753 3754 // If we're rotating an 0/-1 value, then it stays an 0/-1 value. 3755 if (Tmp == VTBits) 3756 return VTBits; 3757 3758 if (ConstantSDNode *C = 3759 isConstOrConstSplat(Op.getOperand(1), DemandedElts)) { 3760 unsigned RotAmt = C->getAPIntValue().urem(VTBits); 3761 3762 // Handle rotate right by N like a rotate left by 32-N. 3763 if (Opcode == ISD::ROTR) 3764 RotAmt = (VTBits - RotAmt) % VTBits; 3765 3766 // If we aren't rotating out all of the known-in sign bits, return the 3767 // number that are left. This handles rotl(sext(x), 1) for example. 3768 if (Tmp > (RotAmt + 1)) return (Tmp - RotAmt); 3769 } 3770 break; 3771 case ISD::ADD: 3772 case ISD::ADDC: 3773 // Add can have at most one carry bit. Thus we know that the output 3774 // is, at worst, one more bit than the inputs. 3775 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3776 if (Tmp == 1) return 1; // Early out. 3777 3778 // Special case decrementing a value (ADD X, -1): 3779 if (ConstantSDNode *CRHS = 3780 isConstOrConstSplat(Op.getOperand(1), DemandedElts)) 3781 if (CRHS->isAllOnesValue()) { 3782 KnownBits Known = 3783 computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3784 3785 // If the input is known to be 0 or 1, the output is 0/-1, which is all 3786 // sign bits set. 3787 if ((Known.Zero | 1).isAllOnesValue()) 3788 return VTBits; 3789 3790 // If we are subtracting one from a positive number, there is no carry 3791 // out of the result. 3792 if (Known.isNonNegative()) 3793 return Tmp; 3794 } 3795 3796 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 3797 if (Tmp2 == 1) return 1; // Early out. 3798 return std::min(Tmp, Tmp2) - 1; 3799 case ISD::SUB: 3800 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 3801 if (Tmp2 == 1) return 1; // Early out. 3802 3803 // Handle NEG. 3804 if (ConstantSDNode *CLHS = 3805 isConstOrConstSplat(Op.getOperand(0), DemandedElts)) 3806 if (CLHS->isNullValue()) { 3807 KnownBits Known = 3808 computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3809 // If the input is known to be 0 or 1, the output is 0/-1, which is all 3810 // sign bits set. 3811 if ((Known.Zero | 1).isAllOnesValue()) 3812 return VTBits; 3813 3814 // If the input is known to be positive (the sign bit is known clear), 3815 // the output of the NEG has the same number of sign bits as the input. 3816 if (Known.isNonNegative()) 3817 return Tmp2; 3818 3819 // Otherwise, we treat this like a SUB. 3820 } 3821 3822 // Sub can have at most one carry bit. Thus we know that the output 3823 // is, at worst, one more bit than the inputs. 3824 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3825 if (Tmp == 1) return 1; // Early out. 3826 return std::min(Tmp, Tmp2) - 1; 3827 case ISD::MUL: { 3828 // The output of the Mul can be at most twice the valid bits in the inputs. 3829 unsigned SignBitsOp0 = ComputeNumSignBits(Op.getOperand(0), Depth + 1); 3830 if (SignBitsOp0 == 1) 3831 break; 3832 unsigned SignBitsOp1 = ComputeNumSignBits(Op.getOperand(1), Depth + 1); 3833 if (SignBitsOp1 == 1) 3834 break; 3835 unsigned OutValidBits = 3836 (VTBits - SignBitsOp0 + 1) + (VTBits - SignBitsOp1 + 1); 3837 return OutValidBits > VTBits ? 1 : VTBits - OutValidBits + 1; 3838 } 3839 case ISD::TRUNCATE: { 3840 // Check if the sign bits of source go down as far as the truncated value. 3841 unsigned NumSrcBits = Op.getOperand(0).getScalarValueSizeInBits(); 3842 unsigned NumSrcSignBits = ComputeNumSignBits(Op.getOperand(0), Depth + 1); 3843 if (NumSrcSignBits > (NumSrcBits - VTBits)) 3844 return NumSrcSignBits - (NumSrcBits - VTBits); 3845 break; 3846 } 3847 case ISD::EXTRACT_ELEMENT: { 3848 const int KnownSign = ComputeNumSignBits(Op.getOperand(0), Depth+1); 3849 const int BitWidth = Op.getValueSizeInBits(); 3850 const int Items = Op.getOperand(0).getValueSizeInBits() / BitWidth; 3851 3852 // Get reverse index (starting from 1), Op1 value indexes elements from 3853 // little end. Sign starts at big end. 3854 const int rIndex = Items - 1 - Op.getConstantOperandVal(1); 3855 3856 // If the sign portion ends in our element the subtraction gives correct 3857 // result. Otherwise it gives either negative or > bitwidth result 3858 return std::max(std::min(KnownSign - rIndex * BitWidth, BitWidth), 0); 3859 } 3860 case ISD::INSERT_VECTOR_ELT: { 3861 // If we know the element index, split the demand between the 3862 // source vector and the inserted element, otherwise assume we need 3863 // the original demanded vector elements and the value. 3864 SDValue InVec = Op.getOperand(0); 3865 SDValue InVal = Op.getOperand(1); 3866 SDValue EltNo = Op.getOperand(2); 3867 bool DemandedVal = true; 3868 APInt DemandedVecElts = DemandedElts; 3869 auto *CEltNo = dyn_cast<ConstantSDNode>(EltNo); 3870 if (CEltNo && CEltNo->getAPIntValue().ult(NumElts)) { 3871 unsigned EltIdx = CEltNo->getZExtValue(); 3872 DemandedVal = !!DemandedElts[EltIdx]; 3873 DemandedVecElts.clearBit(EltIdx); 3874 } 3875 Tmp = std::numeric_limits<unsigned>::max(); 3876 if (DemandedVal) { 3877 // TODO - handle implicit truncation of inserted elements. 3878 if (InVal.getScalarValueSizeInBits() != VTBits) 3879 break; 3880 Tmp2 = ComputeNumSignBits(InVal, Depth + 1); 3881 Tmp = std::min(Tmp, Tmp2); 3882 } 3883 if (!!DemandedVecElts) { 3884 Tmp2 = ComputeNumSignBits(InVec, DemandedVecElts, Depth + 1); 3885 Tmp = std::min(Tmp, Tmp2); 3886 } 3887 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 3888 return Tmp; 3889 } 3890 case ISD::EXTRACT_VECTOR_ELT: { 3891 SDValue InVec = Op.getOperand(0); 3892 SDValue EltNo = Op.getOperand(1); 3893 EVT VecVT = InVec.getValueType(); 3894 const unsigned BitWidth = Op.getValueSizeInBits(); 3895 const unsigned EltBitWidth = Op.getOperand(0).getScalarValueSizeInBits(); 3896 const unsigned NumSrcElts = VecVT.getVectorNumElements(); 3897 3898 // If BitWidth > EltBitWidth the value is anyext:ed, and we do not know 3899 // anything about sign bits. But if the sizes match we can derive knowledge 3900 // about sign bits from the vector operand. 3901 if (BitWidth != EltBitWidth) 3902 break; 3903 3904 // If we know the element index, just demand that vector element, else for 3905 // an unknown element index, ignore DemandedElts and demand them all. 3906 APInt DemandedSrcElts = APInt::getAllOnesValue(NumSrcElts); 3907 auto *ConstEltNo = dyn_cast<ConstantSDNode>(EltNo); 3908 if (ConstEltNo && ConstEltNo->getAPIntValue().ult(NumSrcElts)) 3909 DemandedSrcElts = 3910 APInt::getOneBitSet(NumSrcElts, ConstEltNo->getZExtValue()); 3911 3912 return ComputeNumSignBits(InVec, DemandedSrcElts, Depth + 1); 3913 } 3914 case ISD::EXTRACT_SUBVECTOR: { 3915 // If we know the element index, just demand that subvector elements, 3916 // otherwise demand them all. 3917 SDValue Src = Op.getOperand(0); 3918 ConstantSDNode *SubIdx = dyn_cast<ConstantSDNode>(Op.getOperand(1)); 3919 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 3920 APInt DemandedSrc = APInt::getAllOnesValue(NumSrcElts); 3921 if (SubIdx && SubIdx->getAPIntValue().ule(NumSrcElts - NumElts)) { 3922 // Offset the demanded elts by the subvector index. 3923 uint64_t Idx = SubIdx->getZExtValue(); 3924 DemandedSrc = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 3925 } 3926 return ComputeNumSignBits(Src, DemandedSrc, Depth + 1); 3927 } 3928 case ISD::CONCAT_VECTORS: { 3929 // Determine the minimum number of sign bits across all demanded 3930 // elts of the input vectors. Early out if the result is already 1. 3931 Tmp = std::numeric_limits<unsigned>::max(); 3932 EVT SubVectorVT = Op.getOperand(0).getValueType(); 3933 unsigned NumSubVectorElts = SubVectorVT.getVectorNumElements(); 3934 unsigned NumSubVectors = Op.getNumOperands(); 3935 for (unsigned i = 0; (i < NumSubVectors) && (Tmp > 1); ++i) { 3936 APInt DemandedSub = DemandedElts.lshr(i * NumSubVectorElts); 3937 DemandedSub = DemandedSub.trunc(NumSubVectorElts); 3938 if (!DemandedSub) 3939 continue; 3940 Tmp2 = ComputeNumSignBits(Op.getOperand(i), DemandedSub, Depth + 1); 3941 Tmp = std::min(Tmp, Tmp2); 3942 } 3943 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 3944 return Tmp; 3945 } 3946 case ISD::INSERT_SUBVECTOR: { 3947 // If we know the element index, demand any elements from the subvector and 3948 // the remainder from the src its inserted into, otherwise assume we need 3949 // the original demanded base elements and ALL the inserted subvector 3950 // elements. 3951 SDValue Src = Op.getOperand(0); 3952 SDValue Sub = Op.getOperand(1); 3953 auto *SubIdx = dyn_cast<ConstantSDNode>(Op.getOperand(2)); 3954 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 3955 APInt DemandedSubElts = APInt::getAllOnesValue(NumSubElts); 3956 APInt DemandedSrcElts = DemandedElts; 3957 if (SubIdx && SubIdx->getAPIntValue().ule(NumElts - NumSubElts)) { 3958 uint64_t Idx = SubIdx->getZExtValue(); 3959 DemandedSubElts = DemandedElts.extractBits(NumSubElts, Idx); 3960 DemandedSrcElts.insertBits(APInt::getNullValue(NumSubElts), Idx); 3961 } 3962 Tmp = std::numeric_limits<unsigned>::max(); 3963 if (!!DemandedSubElts) { 3964 Tmp = ComputeNumSignBits(Sub, DemandedSubElts, Depth + 1); 3965 if (Tmp == 1) 3966 return 1; // early-out 3967 } 3968 if (!!DemandedSrcElts) { 3969 Tmp2 = ComputeNumSignBits(Src, DemandedSrcElts, Depth + 1); 3970 Tmp = std::min(Tmp, Tmp2); 3971 } 3972 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 3973 return Tmp; 3974 } 3975 } 3976 3977 // If we are looking at the loaded value of the SDNode. 3978 if (Op.getResNo() == 0) { 3979 // Handle LOADX separately here. EXTLOAD case will fallthrough. 3980 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Op)) { 3981 unsigned ExtType = LD->getExtensionType(); 3982 switch (ExtType) { 3983 default: break; 3984 case ISD::SEXTLOAD: // e.g. i16->i32 = '17' bits known. 3985 Tmp = LD->getMemoryVT().getScalarSizeInBits(); 3986 return VTBits - Tmp + 1; 3987 case ISD::ZEXTLOAD: // e.g. i16->i32 = '16' bits known. 3988 Tmp = LD->getMemoryVT().getScalarSizeInBits(); 3989 return VTBits - Tmp; 3990 case ISD::NON_EXTLOAD: 3991 if (const Constant *Cst = TLI->getTargetConstantFromLoad(LD)) { 3992 // We only need to handle vectors - computeKnownBits should handle 3993 // scalar cases. 3994 Type *CstTy = Cst->getType(); 3995 if (CstTy->isVectorTy() && 3996 (NumElts * VTBits) == CstTy->getPrimitiveSizeInBits()) { 3997 Tmp = VTBits; 3998 for (unsigned i = 0; i != NumElts; ++i) { 3999 if (!DemandedElts[i]) 4000 continue; 4001 if (Constant *Elt = Cst->getAggregateElement(i)) { 4002 if (auto *CInt = dyn_cast<ConstantInt>(Elt)) { 4003 const APInt &Value = CInt->getValue(); 4004 Tmp = std::min(Tmp, Value.getNumSignBits()); 4005 continue; 4006 } 4007 if (auto *CFP = dyn_cast<ConstantFP>(Elt)) { 4008 APInt Value = CFP->getValueAPF().bitcastToAPInt(); 4009 Tmp = std::min(Tmp, Value.getNumSignBits()); 4010 continue; 4011 } 4012 } 4013 // Unknown type. Conservatively assume no bits match sign bit. 4014 return 1; 4015 } 4016 return Tmp; 4017 } 4018 } 4019 break; 4020 } 4021 } 4022 } 4023 4024 // Allow the target to implement this method for its nodes. 4025 if (Opcode >= ISD::BUILTIN_OP_END || 4026 Opcode == ISD::INTRINSIC_WO_CHAIN || 4027 Opcode == ISD::INTRINSIC_W_CHAIN || 4028 Opcode == ISD::INTRINSIC_VOID) { 4029 unsigned NumBits = 4030 TLI->ComputeNumSignBitsForTargetNode(Op, DemandedElts, *this, Depth); 4031 if (NumBits > 1) 4032 FirstAnswer = std::max(FirstAnswer, NumBits); 4033 } 4034 4035 // Finally, if we can prove that the top bits of the result are 0's or 1's, 4036 // use this information. 4037 KnownBits Known = computeKnownBits(Op, DemandedElts, Depth); 4038 4039 APInt Mask; 4040 if (Known.isNonNegative()) { // sign bit is 0 4041 Mask = Known.Zero; 4042 } else if (Known.isNegative()) { // sign bit is 1; 4043 Mask = Known.One; 4044 } else { 4045 // Nothing known. 4046 return FirstAnswer; 4047 } 4048 4049 // Okay, we know that the sign bit in Mask is set. Use CLO to determine 4050 // the number of identical bits in the top of the input value. 4051 Mask <<= Mask.getBitWidth()-VTBits; 4052 return std::max(FirstAnswer, Mask.countLeadingOnes()); 4053 } 4054 4055 bool SelectionDAG::isBaseWithConstantOffset(SDValue Op) const { 4056 if ((Op.getOpcode() != ISD::ADD && Op.getOpcode() != ISD::OR) || 4057 !isa<ConstantSDNode>(Op.getOperand(1))) 4058 return false; 4059 4060 if (Op.getOpcode() == ISD::OR && 4061 !MaskedValueIsZero(Op.getOperand(0), Op.getConstantOperandAPInt(1))) 4062 return false; 4063 4064 return true; 4065 } 4066 4067 bool SelectionDAG::isKnownNeverNaN(SDValue Op, bool SNaN, unsigned Depth) const { 4068 // If we're told that NaNs won't happen, assume they won't. 4069 if (getTarget().Options.NoNaNsFPMath || Op->getFlags().hasNoNaNs()) 4070 return true; 4071 4072 if (Depth >= MaxRecursionDepth) 4073 return false; // Limit search depth. 4074 4075 // TODO: Handle vectors. 4076 // If the value is a constant, we can obviously see if it is a NaN or not. 4077 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op)) { 4078 return !C->getValueAPF().isNaN() || 4079 (SNaN && !C->getValueAPF().isSignaling()); 4080 } 4081 4082 unsigned Opcode = Op.getOpcode(); 4083 switch (Opcode) { 4084 case ISD::FADD: 4085 case ISD::FSUB: 4086 case ISD::FMUL: 4087 case ISD::FDIV: 4088 case ISD::FREM: 4089 case ISD::FSIN: 4090 case ISD::FCOS: { 4091 if (SNaN) 4092 return true; 4093 // TODO: Need isKnownNeverInfinity 4094 return false; 4095 } 4096 case ISD::FCANONICALIZE: 4097 case ISD::FEXP: 4098 case ISD::FEXP2: 4099 case ISD::FTRUNC: 4100 case ISD::FFLOOR: 4101 case ISD::FCEIL: 4102 case ISD::FROUND: 4103 case ISD::FRINT: 4104 case ISD::FNEARBYINT: { 4105 if (SNaN) 4106 return true; 4107 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4108 } 4109 case ISD::FABS: 4110 case ISD::FNEG: 4111 case ISD::FCOPYSIGN: { 4112 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4113 } 4114 case ISD::SELECT: 4115 return isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) && 4116 isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1); 4117 case ISD::FP_EXTEND: 4118 case ISD::FP_ROUND: { 4119 if (SNaN) 4120 return true; 4121 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4122 } 4123 case ISD::SINT_TO_FP: 4124 case ISD::UINT_TO_FP: 4125 return true; 4126 case ISD::FMA: 4127 case ISD::FMAD: { 4128 if (SNaN) 4129 return true; 4130 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) && 4131 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) && 4132 isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1); 4133 } 4134 case ISD::FSQRT: // Need is known positive 4135 case ISD::FLOG: 4136 case ISD::FLOG2: 4137 case ISD::FLOG10: 4138 case ISD::FPOWI: 4139 case ISD::FPOW: { 4140 if (SNaN) 4141 return true; 4142 // TODO: Refine on operand 4143 return false; 4144 } 4145 case ISD::FMINNUM: 4146 case ISD::FMAXNUM: { 4147 // Only one needs to be known not-nan, since it will be returned if the 4148 // other ends up being one. 4149 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) || 4150 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1); 4151 } 4152 case ISD::FMINNUM_IEEE: 4153 case ISD::FMAXNUM_IEEE: { 4154 if (SNaN) 4155 return true; 4156 // This can return a NaN if either operand is an sNaN, or if both operands 4157 // are NaN. 4158 return (isKnownNeverNaN(Op.getOperand(0), false, Depth + 1) && 4159 isKnownNeverSNaN(Op.getOperand(1), Depth + 1)) || 4160 (isKnownNeverNaN(Op.getOperand(1), false, Depth + 1) && 4161 isKnownNeverSNaN(Op.getOperand(0), Depth + 1)); 4162 } 4163 case ISD::FMINIMUM: 4164 case ISD::FMAXIMUM: { 4165 // TODO: Does this quiet or return the origina NaN as-is? 4166 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) && 4167 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1); 4168 } 4169 case ISD::EXTRACT_VECTOR_ELT: { 4170 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4171 } 4172 default: 4173 if (Opcode >= ISD::BUILTIN_OP_END || 4174 Opcode == ISD::INTRINSIC_WO_CHAIN || 4175 Opcode == ISD::INTRINSIC_W_CHAIN || 4176 Opcode == ISD::INTRINSIC_VOID) { 4177 return TLI->isKnownNeverNaNForTargetNode(Op, *this, SNaN, Depth); 4178 } 4179 4180 return false; 4181 } 4182 } 4183 4184 bool SelectionDAG::isKnownNeverZeroFloat(SDValue Op) const { 4185 assert(Op.getValueType().isFloatingPoint() && 4186 "Floating point type expected"); 4187 4188 // If the value is a constant, we can obviously see if it is a zero or not. 4189 // TODO: Add BuildVector support. 4190 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op)) 4191 return !C->isZero(); 4192 return false; 4193 } 4194 4195 bool SelectionDAG::isKnownNeverZero(SDValue Op) const { 4196 assert(!Op.getValueType().isFloatingPoint() && 4197 "Floating point types unsupported - use isKnownNeverZeroFloat"); 4198 4199 // If the value is a constant, we can obviously see if it is a zero or not. 4200 if (ISD::matchUnaryPredicate( 4201 Op, [](ConstantSDNode *C) { return !C->isNullValue(); })) 4202 return true; 4203 4204 // TODO: Recognize more cases here. 4205 switch (Op.getOpcode()) { 4206 default: break; 4207 case ISD::OR: 4208 if (isKnownNeverZero(Op.getOperand(1)) || 4209 isKnownNeverZero(Op.getOperand(0))) 4210 return true; 4211 break; 4212 } 4213 4214 return false; 4215 } 4216 4217 bool SelectionDAG::isEqualTo(SDValue A, SDValue B) const { 4218 // Check the obvious case. 4219 if (A == B) return true; 4220 4221 // For for negative and positive zero. 4222 if (const ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A)) 4223 if (const ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B)) 4224 if (CA->isZero() && CB->isZero()) return true; 4225 4226 // Otherwise they may not be equal. 4227 return false; 4228 } 4229 4230 // FIXME: unify with llvm::haveNoCommonBitsSet. 4231 // FIXME: could also handle masked merge pattern (X & ~M) op (Y & M) 4232 bool SelectionDAG::haveNoCommonBitsSet(SDValue A, SDValue B) const { 4233 assert(A.getValueType() == B.getValueType() && 4234 "Values must have the same type"); 4235 return (computeKnownBits(A).Zero | computeKnownBits(B).Zero).isAllOnesValue(); 4236 } 4237 4238 static SDValue FoldBUILD_VECTOR(const SDLoc &DL, EVT VT, 4239 ArrayRef<SDValue> Ops, 4240 SelectionDAG &DAG) { 4241 int NumOps = Ops.size(); 4242 assert(NumOps != 0 && "Can't build an empty vector!"); 4243 assert(VT.getVectorNumElements() == (unsigned)NumOps && 4244 "Incorrect element count in BUILD_VECTOR!"); 4245 4246 // BUILD_VECTOR of UNDEFs is UNDEF. 4247 if (llvm::all_of(Ops, [](SDValue Op) { return Op.isUndef(); })) 4248 return DAG.getUNDEF(VT); 4249 4250 // BUILD_VECTOR of seq extract/insert from the same vector + type is Identity. 4251 SDValue IdentitySrc; 4252 bool IsIdentity = true; 4253 for (int i = 0; i != NumOps; ++i) { 4254 if (Ops[i].getOpcode() != ISD::EXTRACT_VECTOR_ELT || 4255 Ops[i].getOperand(0).getValueType() != VT || 4256 (IdentitySrc && Ops[i].getOperand(0) != IdentitySrc) || 4257 !isa<ConstantSDNode>(Ops[i].getOperand(1)) || 4258 cast<ConstantSDNode>(Ops[i].getOperand(1))->getAPIntValue() != i) { 4259 IsIdentity = false; 4260 break; 4261 } 4262 IdentitySrc = Ops[i].getOperand(0); 4263 } 4264 if (IsIdentity) 4265 return IdentitySrc; 4266 4267 return SDValue(); 4268 } 4269 4270 /// Try to simplify vector concatenation to an input value, undef, or build 4271 /// vector. 4272 static SDValue foldCONCAT_VECTORS(const SDLoc &DL, EVT VT, 4273 ArrayRef<SDValue> Ops, 4274 SelectionDAG &DAG) { 4275 assert(!Ops.empty() && "Can't concatenate an empty list of vectors!"); 4276 assert(llvm::all_of(Ops, 4277 [Ops](SDValue Op) { 4278 return Ops[0].getValueType() == Op.getValueType(); 4279 }) && 4280 "Concatenation of vectors with inconsistent value types!"); 4281 assert((Ops.size() * Ops[0].getValueType().getVectorNumElements()) == 4282 VT.getVectorNumElements() && 4283 "Incorrect element count in vector concatenation!"); 4284 4285 if (Ops.size() == 1) 4286 return Ops[0]; 4287 4288 // Concat of UNDEFs is UNDEF. 4289 if (llvm::all_of(Ops, [](SDValue Op) { return Op.isUndef(); })) 4290 return DAG.getUNDEF(VT); 4291 4292 // Scan the operands and look for extract operations from a single source 4293 // that correspond to insertion at the same location via this concatenation: 4294 // concat (extract X, 0*subvec_elts), (extract X, 1*subvec_elts), ... 4295 SDValue IdentitySrc; 4296 bool IsIdentity = true; 4297 for (unsigned i = 0, e = Ops.size(); i != e; ++i) { 4298 SDValue Op = Ops[i]; 4299 unsigned IdentityIndex = i * Op.getValueType().getVectorNumElements(); 4300 if (Op.getOpcode() != ISD::EXTRACT_SUBVECTOR || 4301 Op.getOperand(0).getValueType() != VT || 4302 (IdentitySrc && Op.getOperand(0) != IdentitySrc) || 4303 !isa<ConstantSDNode>(Op.getOperand(1)) || 4304 Op.getConstantOperandVal(1) != IdentityIndex) { 4305 IsIdentity = false; 4306 break; 4307 } 4308 assert((!IdentitySrc || IdentitySrc == Op.getOperand(0)) && 4309 "Unexpected identity source vector for concat of extracts"); 4310 IdentitySrc = Op.getOperand(0); 4311 } 4312 if (IsIdentity) { 4313 assert(IdentitySrc && "Failed to set source vector of extracts"); 4314 return IdentitySrc; 4315 } 4316 4317 // A CONCAT_VECTOR with all UNDEF/BUILD_VECTOR operands can be 4318 // simplified to one big BUILD_VECTOR. 4319 // FIXME: Add support for SCALAR_TO_VECTOR as well. 4320 EVT SVT = VT.getScalarType(); 4321 SmallVector<SDValue, 16> Elts; 4322 for (SDValue Op : Ops) { 4323 EVT OpVT = Op.getValueType(); 4324 if (Op.isUndef()) 4325 Elts.append(OpVT.getVectorNumElements(), DAG.getUNDEF(SVT)); 4326 else if (Op.getOpcode() == ISD::BUILD_VECTOR) 4327 Elts.append(Op->op_begin(), Op->op_end()); 4328 else 4329 return SDValue(); 4330 } 4331 4332 // BUILD_VECTOR requires all inputs to be of the same type, find the 4333 // maximum type and extend them all. 4334 for (SDValue Op : Elts) 4335 SVT = (SVT.bitsLT(Op.getValueType()) ? Op.getValueType() : SVT); 4336 4337 if (SVT.bitsGT(VT.getScalarType())) 4338 for (SDValue &Op : Elts) 4339 Op = DAG.getTargetLoweringInfo().isZExtFree(Op.getValueType(), SVT) 4340 ? DAG.getZExtOrTrunc(Op, DL, SVT) 4341 : DAG.getSExtOrTrunc(Op, DL, SVT); 4342 4343 SDValue V = DAG.getBuildVector(VT, DL, Elts); 4344 NewSDValueDbgMsg(V, "New node fold concat vectors: ", &DAG); 4345 return V; 4346 } 4347 4348 /// Gets or creates the specified node. 4349 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT) { 4350 FoldingSetNodeID ID; 4351 AddNodeIDNode(ID, Opcode, getVTList(VT), None); 4352 void *IP = nullptr; 4353 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 4354 return SDValue(E, 0); 4355 4356 auto *N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), 4357 getVTList(VT)); 4358 CSEMap.InsertNode(N, IP); 4359 4360 InsertNode(N); 4361 SDValue V = SDValue(N, 0); 4362 NewSDValueDbgMsg(V, "Creating new node: ", this); 4363 return V; 4364 } 4365 4366 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 4367 SDValue Operand, const SDNodeFlags Flags) { 4368 // Constant fold unary operations with an integer constant operand. Even 4369 // opaque constant will be folded, because the folding of unary operations 4370 // doesn't create new constants with different values. Nevertheless, the 4371 // opaque flag is preserved during folding to prevent future folding with 4372 // other constants. 4373 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Operand)) { 4374 const APInt &Val = C->getAPIntValue(); 4375 switch (Opcode) { 4376 default: break; 4377 case ISD::SIGN_EXTEND: 4378 return getConstant(Val.sextOrTrunc(VT.getSizeInBits()), DL, VT, 4379 C->isTargetOpcode(), C->isOpaque()); 4380 case ISD::TRUNCATE: 4381 if (C->isOpaque()) 4382 break; 4383 LLVM_FALLTHROUGH; 4384 case ISD::ANY_EXTEND: 4385 case ISD::ZERO_EXTEND: 4386 return getConstant(Val.zextOrTrunc(VT.getSizeInBits()), DL, VT, 4387 C->isTargetOpcode(), C->isOpaque()); 4388 case ISD::UINT_TO_FP: 4389 case ISD::SINT_TO_FP: { 4390 APFloat apf(EVTToAPFloatSemantics(VT), 4391 APInt::getNullValue(VT.getSizeInBits())); 4392 (void)apf.convertFromAPInt(Val, 4393 Opcode==ISD::SINT_TO_FP, 4394 APFloat::rmNearestTiesToEven); 4395 return getConstantFP(apf, DL, VT); 4396 } 4397 case ISD::BITCAST: 4398 if (VT == MVT::f16 && C->getValueType(0) == MVT::i16) 4399 return getConstantFP(APFloat(APFloat::IEEEhalf(), Val), DL, VT); 4400 if (VT == MVT::f32 && C->getValueType(0) == MVT::i32) 4401 return getConstantFP(APFloat(APFloat::IEEEsingle(), Val), DL, VT); 4402 if (VT == MVT::f64 && C->getValueType(0) == MVT::i64) 4403 return getConstantFP(APFloat(APFloat::IEEEdouble(), Val), DL, VT); 4404 if (VT == MVT::f128 && C->getValueType(0) == MVT::i128) 4405 return getConstantFP(APFloat(APFloat::IEEEquad(), Val), DL, VT); 4406 break; 4407 case ISD::ABS: 4408 return getConstant(Val.abs(), DL, VT, C->isTargetOpcode(), 4409 C->isOpaque()); 4410 case ISD::BITREVERSE: 4411 return getConstant(Val.reverseBits(), DL, VT, C->isTargetOpcode(), 4412 C->isOpaque()); 4413 case ISD::BSWAP: 4414 return getConstant(Val.byteSwap(), DL, VT, C->isTargetOpcode(), 4415 C->isOpaque()); 4416 case ISD::CTPOP: 4417 return getConstant(Val.countPopulation(), DL, VT, C->isTargetOpcode(), 4418 C->isOpaque()); 4419 case ISD::CTLZ: 4420 case ISD::CTLZ_ZERO_UNDEF: 4421 return getConstant(Val.countLeadingZeros(), DL, VT, C->isTargetOpcode(), 4422 C->isOpaque()); 4423 case ISD::CTTZ: 4424 case ISD::CTTZ_ZERO_UNDEF: 4425 return getConstant(Val.countTrailingZeros(), DL, VT, C->isTargetOpcode(), 4426 C->isOpaque()); 4427 case ISD::FP16_TO_FP: { 4428 bool Ignored; 4429 APFloat FPV(APFloat::IEEEhalf(), 4430 (Val.getBitWidth() == 16) ? Val : Val.trunc(16)); 4431 4432 // This can return overflow, underflow, or inexact; we don't care. 4433 // FIXME need to be more flexible about rounding mode. 4434 (void)FPV.convert(EVTToAPFloatSemantics(VT), 4435 APFloat::rmNearestTiesToEven, &Ignored); 4436 return getConstantFP(FPV, DL, VT); 4437 } 4438 } 4439 } 4440 4441 // Constant fold unary operations with a floating point constant operand. 4442 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Operand)) { 4443 APFloat V = C->getValueAPF(); // make copy 4444 switch (Opcode) { 4445 case ISD::FNEG: 4446 V.changeSign(); 4447 return getConstantFP(V, DL, VT); 4448 case ISD::FABS: 4449 V.clearSign(); 4450 return getConstantFP(V, DL, VT); 4451 case ISD::FCEIL: { 4452 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardPositive); 4453 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4454 return getConstantFP(V, DL, VT); 4455 break; 4456 } 4457 case ISD::FTRUNC: { 4458 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardZero); 4459 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4460 return getConstantFP(V, DL, VT); 4461 break; 4462 } 4463 case ISD::FFLOOR: { 4464 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardNegative); 4465 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4466 return getConstantFP(V, DL, VT); 4467 break; 4468 } 4469 case ISD::FP_EXTEND: { 4470 bool ignored; 4471 // This can return overflow, underflow, or inexact; we don't care. 4472 // FIXME need to be more flexible about rounding mode. 4473 (void)V.convert(EVTToAPFloatSemantics(VT), 4474 APFloat::rmNearestTiesToEven, &ignored); 4475 return getConstantFP(V, DL, VT); 4476 } 4477 case ISD::FP_TO_SINT: 4478 case ISD::FP_TO_UINT: { 4479 bool ignored; 4480 APSInt IntVal(VT.getSizeInBits(), Opcode == ISD::FP_TO_UINT); 4481 // FIXME need to be more flexible about rounding mode. 4482 APFloat::opStatus s = 4483 V.convertToInteger(IntVal, APFloat::rmTowardZero, &ignored); 4484 if (s == APFloat::opInvalidOp) // inexact is OK, in fact usual 4485 break; 4486 return getConstant(IntVal, DL, VT); 4487 } 4488 case ISD::BITCAST: 4489 if (VT == MVT::i16 && C->getValueType(0) == MVT::f16) 4490 return getConstant((uint16_t)V.bitcastToAPInt().getZExtValue(), DL, VT); 4491 else if (VT == MVT::i32 && C->getValueType(0) == MVT::f32) 4492 return getConstant((uint32_t)V.bitcastToAPInt().getZExtValue(), DL, VT); 4493 else if (VT == MVT::i64 && C->getValueType(0) == MVT::f64) 4494 return getConstant(V.bitcastToAPInt().getZExtValue(), DL, VT); 4495 break; 4496 case ISD::FP_TO_FP16: { 4497 bool Ignored; 4498 // This can return overflow, underflow, or inexact; we don't care. 4499 // FIXME need to be more flexible about rounding mode. 4500 (void)V.convert(APFloat::IEEEhalf(), 4501 APFloat::rmNearestTiesToEven, &Ignored); 4502 return getConstant(V.bitcastToAPInt(), DL, VT); 4503 } 4504 } 4505 } 4506 4507 // Constant fold unary operations with a vector integer or float operand. 4508 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(Operand)) { 4509 if (BV->isConstant()) { 4510 switch (Opcode) { 4511 default: 4512 // FIXME: Entirely reasonable to perform folding of other unary 4513 // operations here as the need arises. 4514 break; 4515 case ISD::FNEG: 4516 case ISD::FABS: 4517 case ISD::FCEIL: 4518 case ISD::FTRUNC: 4519 case ISD::FFLOOR: 4520 case ISD::FP_EXTEND: 4521 case ISD::FP_TO_SINT: 4522 case ISD::FP_TO_UINT: 4523 case ISD::TRUNCATE: 4524 case ISD::ANY_EXTEND: 4525 case ISD::ZERO_EXTEND: 4526 case ISD::SIGN_EXTEND: 4527 case ISD::UINT_TO_FP: 4528 case ISD::SINT_TO_FP: 4529 case ISD::ABS: 4530 case ISD::BITREVERSE: 4531 case ISD::BSWAP: 4532 case ISD::CTLZ: 4533 case ISD::CTLZ_ZERO_UNDEF: 4534 case ISD::CTTZ: 4535 case ISD::CTTZ_ZERO_UNDEF: 4536 case ISD::CTPOP: { 4537 SDValue Ops = { Operand }; 4538 if (SDValue Fold = FoldConstantVectorArithmetic(Opcode, DL, VT, Ops)) 4539 return Fold; 4540 } 4541 } 4542 } 4543 } 4544 4545 unsigned OpOpcode = Operand.getNode()->getOpcode(); 4546 switch (Opcode) { 4547 case ISD::FREEZE: 4548 assert(VT == Operand.getValueType() && "Unexpected VT!"); 4549 break; 4550 case ISD::TokenFactor: 4551 case ISD::MERGE_VALUES: 4552 case ISD::CONCAT_VECTORS: 4553 return Operand; // Factor, merge or concat of one node? No need. 4554 case ISD::BUILD_VECTOR: { 4555 // Attempt to simplify BUILD_VECTOR. 4556 SDValue Ops[] = {Operand}; 4557 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 4558 return V; 4559 break; 4560 } 4561 case ISD::FP_ROUND: llvm_unreachable("Invalid method to make FP_ROUND node"); 4562 case ISD::FP_EXTEND: 4563 assert(VT.isFloatingPoint() && 4564 Operand.getValueType().isFloatingPoint() && "Invalid FP cast!"); 4565 if (Operand.getValueType() == VT) return Operand; // noop conversion. 4566 assert((!VT.isVector() || 4567 VT.getVectorNumElements() == 4568 Operand.getValueType().getVectorNumElements()) && 4569 "Vector element count mismatch!"); 4570 assert(Operand.getValueType().bitsLT(VT) && 4571 "Invalid fpext node, dst < src!"); 4572 if (Operand.isUndef()) 4573 return getUNDEF(VT); 4574 break; 4575 case ISD::FP_TO_SINT: 4576 case ISD::FP_TO_UINT: 4577 if (Operand.isUndef()) 4578 return getUNDEF(VT); 4579 break; 4580 case ISD::SINT_TO_FP: 4581 case ISD::UINT_TO_FP: 4582 // [us]itofp(undef) = 0, because the result value is bounded. 4583 if (Operand.isUndef()) 4584 return getConstantFP(0.0, DL, VT); 4585 break; 4586 case ISD::SIGN_EXTEND: 4587 assert(VT.isInteger() && Operand.getValueType().isInteger() && 4588 "Invalid SIGN_EXTEND!"); 4589 assert(VT.isVector() == Operand.getValueType().isVector() && 4590 "SIGN_EXTEND result type type should be vector iff the operand " 4591 "type is vector!"); 4592 if (Operand.getValueType() == VT) return Operand; // noop extension 4593 assert((!VT.isVector() || 4594 VT.getVectorNumElements() == 4595 Operand.getValueType().getVectorNumElements()) && 4596 "Vector element count mismatch!"); 4597 assert(Operand.getValueType().bitsLT(VT) && 4598 "Invalid sext node, dst < src!"); 4599 if (OpOpcode == ISD::SIGN_EXTEND || OpOpcode == ISD::ZERO_EXTEND) 4600 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 4601 else if (OpOpcode == ISD::UNDEF) 4602 // sext(undef) = 0, because the top bits will all be the same. 4603 return getConstant(0, DL, VT); 4604 break; 4605 case ISD::ZERO_EXTEND: 4606 assert(VT.isInteger() && Operand.getValueType().isInteger() && 4607 "Invalid ZERO_EXTEND!"); 4608 assert(VT.isVector() == Operand.getValueType().isVector() && 4609 "ZERO_EXTEND result type type should be vector iff the operand " 4610 "type is vector!"); 4611 if (Operand.getValueType() == VT) return Operand; // noop extension 4612 assert((!VT.isVector() || 4613 VT.getVectorNumElements() == 4614 Operand.getValueType().getVectorNumElements()) && 4615 "Vector element count mismatch!"); 4616 assert(Operand.getValueType().bitsLT(VT) && 4617 "Invalid zext node, dst < src!"); 4618 if (OpOpcode == ISD::ZERO_EXTEND) // (zext (zext x)) -> (zext x) 4619 return getNode(ISD::ZERO_EXTEND, DL, VT, Operand.getOperand(0)); 4620 else if (OpOpcode == ISD::UNDEF) 4621 // zext(undef) = 0, because the top bits will be zero. 4622 return getConstant(0, DL, VT); 4623 break; 4624 case ISD::ANY_EXTEND: 4625 assert(VT.isInteger() && Operand.getValueType().isInteger() && 4626 "Invalid ANY_EXTEND!"); 4627 assert(VT.isVector() == Operand.getValueType().isVector() && 4628 "ANY_EXTEND result type type should be vector iff the operand " 4629 "type is vector!"); 4630 if (Operand.getValueType() == VT) return Operand; // noop extension 4631 assert((!VT.isVector() || 4632 VT.getVectorNumElements() == 4633 Operand.getValueType().getVectorNumElements()) && 4634 "Vector element count mismatch!"); 4635 assert(Operand.getValueType().bitsLT(VT) && 4636 "Invalid anyext node, dst < src!"); 4637 4638 if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND || 4639 OpOpcode == ISD::ANY_EXTEND) 4640 // (ext (zext x)) -> (zext x) and (ext (sext x)) -> (sext x) 4641 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 4642 else if (OpOpcode == ISD::UNDEF) 4643 return getUNDEF(VT); 4644 4645 // (ext (trunc x)) -> x 4646 if (OpOpcode == ISD::TRUNCATE) { 4647 SDValue OpOp = Operand.getOperand(0); 4648 if (OpOp.getValueType() == VT) { 4649 transferDbgValues(Operand, OpOp); 4650 return OpOp; 4651 } 4652 } 4653 break; 4654 case ISD::TRUNCATE: 4655 assert(VT.isInteger() && Operand.getValueType().isInteger() && 4656 "Invalid TRUNCATE!"); 4657 assert(VT.isVector() == Operand.getValueType().isVector() && 4658 "TRUNCATE result type type should be vector iff the operand " 4659 "type is vector!"); 4660 if (Operand.getValueType() == VT) return Operand; // noop truncate 4661 assert((!VT.isVector() || 4662 VT.getVectorNumElements() == 4663 Operand.getValueType().getVectorNumElements()) && 4664 "Vector element count mismatch!"); 4665 assert(Operand.getValueType().bitsGT(VT) && 4666 "Invalid truncate node, src < dst!"); 4667 if (OpOpcode == ISD::TRUNCATE) 4668 return getNode(ISD::TRUNCATE, DL, VT, Operand.getOperand(0)); 4669 if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND || 4670 OpOpcode == ISD::ANY_EXTEND) { 4671 // If the source is smaller than the dest, we still need an extend. 4672 if (Operand.getOperand(0).getValueType().getScalarType() 4673 .bitsLT(VT.getScalarType())) 4674 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 4675 if (Operand.getOperand(0).getValueType().bitsGT(VT)) 4676 return getNode(ISD::TRUNCATE, DL, VT, Operand.getOperand(0)); 4677 return Operand.getOperand(0); 4678 } 4679 if (OpOpcode == ISD::UNDEF) 4680 return getUNDEF(VT); 4681 break; 4682 case ISD::ANY_EXTEND_VECTOR_INREG: 4683 case ISD::ZERO_EXTEND_VECTOR_INREG: 4684 case ISD::SIGN_EXTEND_VECTOR_INREG: 4685 assert(VT.isVector() && "This DAG node is restricted to vector types."); 4686 assert(Operand.getValueType().bitsLE(VT) && 4687 "The input must be the same size or smaller than the result."); 4688 assert(VT.getVectorNumElements() < 4689 Operand.getValueType().getVectorNumElements() && 4690 "The destination vector type must have fewer lanes than the input."); 4691 break; 4692 case ISD::ABS: 4693 assert(VT.isInteger() && VT == Operand.getValueType() && 4694 "Invalid ABS!"); 4695 if (OpOpcode == ISD::UNDEF) 4696 return getUNDEF(VT); 4697 break; 4698 case ISD::BSWAP: 4699 assert(VT.isInteger() && VT == Operand.getValueType() && 4700 "Invalid BSWAP!"); 4701 assert((VT.getScalarSizeInBits() % 16 == 0) && 4702 "BSWAP types must be a multiple of 16 bits!"); 4703 if (OpOpcode == ISD::UNDEF) 4704 return getUNDEF(VT); 4705 break; 4706 case ISD::BITREVERSE: 4707 assert(VT.isInteger() && VT == Operand.getValueType() && 4708 "Invalid BITREVERSE!"); 4709 if (OpOpcode == ISD::UNDEF) 4710 return getUNDEF(VT); 4711 break; 4712 case ISD::BITCAST: 4713 // Basic sanity checking. 4714 assert(VT.getSizeInBits() == Operand.getValueSizeInBits() && 4715 "Cannot BITCAST between types of different sizes!"); 4716 if (VT == Operand.getValueType()) return Operand; // noop conversion. 4717 if (OpOpcode == ISD::BITCAST) // bitconv(bitconv(x)) -> bitconv(x) 4718 return getNode(ISD::BITCAST, DL, VT, Operand.getOperand(0)); 4719 if (OpOpcode == ISD::UNDEF) 4720 return getUNDEF(VT); 4721 break; 4722 case ISD::SCALAR_TO_VECTOR: 4723 assert(VT.isVector() && !Operand.getValueType().isVector() && 4724 (VT.getVectorElementType() == Operand.getValueType() || 4725 (VT.getVectorElementType().isInteger() && 4726 Operand.getValueType().isInteger() && 4727 VT.getVectorElementType().bitsLE(Operand.getValueType()))) && 4728 "Illegal SCALAR_TO_VECTOR node!"); 4729 if (OpOpcode == ISD::UNDEF) 4730 return getUNDEF(VT); 4731 // scalar_to_vector(extract_vector_elt V, 0) -> V, top bits are undefined. 4732 if (OpOpcode == ISD::EXTRACT_VECTOR_ELT && 4733 isa<ConstantSDNode>(Operand.getOperand(1)) && 4734 Operand.getConstantOperandVal(1) == 0 && 4735 Operand.getOperand(0).getValueType() == VT) 4736 return Operand.getOperand(0); 4737 break; 4738 case ISD::FNEG: 4739 // Negation of an unknown bag of bits is still completely undefined. 4740 if (OpOpcode == ISD::UNDEF) 4741 return getUNDEF(VT); 4742 4743 if (OpOpcode == ISD::FNEG) // --X -> X 4744 return Operand.getOperand(0); 4745 break; 4746 case ISD::FABS: 4747 if (OpOpcode == ISD::FNEG) // abs(-X) -> abs(X) 4748 return getNode(ISD::FABS, DL, VT, Operand.getOperand(0)); 4749 break; 4750 } 4751 4752 SDNode *N; 4753 SDVTList VTs = getVTList(VT); 4754 SDValue Ops[] = {Operand}; 4755 if (VT != MVT::Glue) { // Don't CSE flag producing nodes 4756 FoldingSetNodeID ID; 4757 AddNodeIDNode(ID, Opcode, VTs, Ops); 4758 void *IP = nullptr; 4759 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 4760 E->intersectFlagsWith(Flags); 4761 return SDValue(E, 0); 4762 } 4763 4764 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 4765 N->setFlags(Flags); 4766 createOperands(N, Ops); 4767 CSEMap.InsertNode(N, IP); 4768 } else { 4769 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 4770 createOperands(N, Ops); 4771 } 4772 4773 InsertNode(N); 4774 SDValue V = SDValue(N, 0); 4775 NewSDValueDbgMsg(V, "Creating new node: ", this); 4776 return V; 4777 } 4778 4779 static llvm::Optional<APInt> FoldValue(unsigned Opcode, const APInt &C1, 4780 const APInt &C2) { 4781 switch (Opcode) { 4782 case ISD::ADD: return C1 + C2; 4783 case ISD::SUB: return C1 - C2; 4784 case ISD::MUL: return C1 * C2; 4785 case ISD::AND: return C1 & C2; 4786 case ISD::OR: return C1 | C2; 4787 case ISD::XOR: return C1 ^ C2; 4788 case ISD::SHL: return C1 << C2; 4789 case ISD::SRL: return C1.lshr(C2); 4790 case ISD::SRA: return C1.ashr(C2); 4791 case ISD::ROTL: return C1.rotl(C2); 4792 case ISD::ROTR: return C1.rotr(C2); 4793 case ISD::SMIN: return C1.sle(C2) ? C1 : C2; 4794 case ISD::SMAX: return C1.sge(C2) ? C1 : C2; 4795 case ISD::UMIN: return C1.ule(C2) ? C1 : C2; 4796 case ISD::UMAX: return C1.uge(C2) ? C1 : C2; 4797 case ISD::SADDSAT: return C1.sadd_sat(C2); 4798 case ISD::UADDSAT: return C1.uadd_sat(C2); 4799 case ISD::SSUBSAT: return C1.ssub_sat(C2); 4800 case ISD::USUBSAT: return C1.usub_sat(C2); 4801 case ISD::UDIV: 4802 if (!C2.getBoolValue()) 4803 break; 4804 return C1.udiv(C2); 4805 case ISD::UREM: 4806 if (!C2.getBoolValue()) 4807 break; 4808 return C1.urem(C2); 4809 case ISD::SDIV: 4810 if (!C2.getBoolValue()) 4811 break; 4812 return C1.sdiv(C2); 4813 case ISD::SREM: 4814 if (!C2.getBoolValue()) 4815 break; 4816 return C1.srem(C2); 4817 } 4818 return llvm::None; 4819 } 4820 4821 SDValue SelectionDAG::FoldSymbolOffset(unsigned Opcode, EVT VT, 4822 const GlobalAddressSDNode *GA, 4823 const SDNode *N2) { 4824 if (GA->getOpcode() != ISD::GlobalAddress) 4825 return SDValue(); 4826 if (!TLI->isOffsetFoldingLegal(GA)) 4827 return SDValue(); 4828 auto *C2 = dyn_cast<ConstantSDNode>(N2); 4829 if (!C2) 4830 return SDValue(); 4831 int64_t Offset = C2->getSExtValue(); 4832 switch (Opcode) { 4833 case ISD::ADD: break; 4834 case ISD::SUB: Offset = -uint64_t(Offset); break; 4835 default: return SDValue(); 4836 } 4837 return getGlobalAddress(GA->getGlobal(), SDLoc(C2), VT, 4838 GA->getOffset() + uint64_t(Offset)); 4839 } 4840 4841 bool SelectionDAG::isUndef(unsigned Opcode, ArrayRef<SDValue> Ops) { 4842 switch (Opcode) { 4843 case ISD::SDIV: 4844 case ISD::UDIV: 4845 case ISD::SREM: 4846 case ISD::UREM: { 4847 // If a divisor is zero/undef or any element of a divisor vector is 4848 // zero/undef, the whole op is undef. 4849 assert(Ops.size() == 2 && "Div/rem should have 2 operands"); 4850 SDValue Divisor = Ops[1]; 4851 if (Divisor.isUndef() || isNullConstant(Divisor)) 4852 return true; 4853 4854 return ISD::isBuildVectorOfConstantSDNodes(Divisor.getNode()) && 4855 llvm::any_of(Divisor->op_values(), 4856 [](SDValue V) { return V.isUndef() || 4857 isNullConstant(V); }); 4858 // TODO: Handle signed overflow. 4859 } 4860 // TODO: Handle oversized shifts. 4861 default: 4862 return false; 4863 } 4864 } 4865 4866 SDValue SelectionDAG::FoldConstantArithmetic(unsigned Opcode, const SDLoc &DL, 4867 EVT VT, ArrayRef<SDValue> Ops) { 4868 // If the opcode is a target-specific ISD node, there's nothing we can 4869 // do here and the operand rules may not line up with the below, so 4870 // bail early. 4871 if (Opcode >= ISD::BUILTIN_OP_END) 4872 return SDValue(); 4873 4874 // For now, the array Ops should only contain two values. 4875 // This enforcement will be removed once this function is merged with 4876 // FoldConstantVectorArithmetic 4877 if (Ops.size() != 2) 4878 return SDValue(); 4879 4880 if (isUndef(Opcode, Ops)) 4881 return getUNDEF(VT); 4882 4883 SDNode *N1 = Ops[0].getNode(); 4884 SDNode *N2 = Ops[1].getNode(); 4885 4886 // Handle the case of two scalars. 4887 if (auto *C1 = dyn_cast<ConstantSDNode>(N1)) { 4888 if (auto *C2 = dyn_cast<ConstantSDNode>(N2)) { 4889 if (C1->isOpaque() || C2->isOpaque()) 4890 return SDValue(); 4891 4892 Optional<APInt> FoldAttempt = 4893 FoldValue(Opcode, C1->getAPIntValue(), C2->getAPIntValue()); 4894 if (!FoldAttempt) 4895 return SDValue(); 4896 4897 SDValue Folded = getConstant(FoldAttempt.getValue(), DL, VT); 4898 assert((!Folded || !VT.isVector()) && 4899 "Can't fold vectors ops with scalar operands"); 4900 return Folded; 4901 } 4902 } 4903 4904 // fold (add Sym, c) -> Sym+c 4905 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N1)) 4906 return FoldSymbolOffset(Opcode, VT, GA, N2); 4907 if (TLI->isCommutativeBinOp(Opcode)) 4908 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N2)) 4909 return FoldSymbolOffset(Opcode, VT, GA, N1); 4910 4911 // For vectors, extract each constant element and fold them individually. 4912 // Either input may be an undef value. 4913 auto *BV1 = dyn_cast<BuildVectorSDNode>(N1); 4914 if (!BV1 && !N1->isUndef()) 4915 return SDValue(); 4916 auto *BV2 = dyn_cast<BuildVectorSDNode>(N2); 4917 if (!BV2 && !N2->isUndef()) 4918 return SDValue(); 4919 // If both operands are undef, that's handled the same way as scalars. 4920 if (!BV1 && !BV2) 4921 return SDValue(); 4922 4923 assert((!BV1 || !BV2 || BV1->getNumOperands() == BV2->getNumOperands()) && 4924 "Vector binop with different number of elements in operands?"); 4925 4926 EVT SVT = VT.getScalarType(); 4927 EVT LegalSVT = SVT; 4928 if (NewNodesMustHaveLegalTypes && LegalSVT.isInteger()) { 4929 LegalSVT = TLI->getTypeToTransformTo(*getContext(), LegalSVT); 4930 if (LegalSVT.bitsLT(SVT)) 4931 return SDValue(); 4932 } 4933 SmallVector<SDValue, 4> Outputs; 4934 unsigned NumOps = BV1 ? BV1->getNumOperands() : BV2->getNumOperands(); 4935 for (unsigned I = 0; I != NumOps; ++I) { 4936 SDValue V1 = BV1 ? BV1->getOperand(I) : getUNDEF(SVT); 4937 SDValue V2 = BV2 ? BV2->getOperand(I) : getUNDEF(SVT); 4938 if (SVT.isInteger()) { 4939 if (V1->getValueType(0).bitsGT(SVT)) 4940 V1 = getNode(ISD::TRUNCATE, DL, SVT, V1); 4941 if (V2->getValueType(0).bitsGT(SVT)) 4942 V2 = getNode(ISD::TRUNCATE, DL, SVT, V2); 4943 } 4944 4945 if (V1->getValueType(0) != SVT || V2->getValueType(0) != SVT) 4946 return SDValue(); 4947 4948 // Fold one vector element. 4949 SDValue ScalarResult = getNode(Opcode, DL, SVT, V1, V2); 4950 if (LegalSVT != SVT) 4951 ScalarResult = getNode(ISD::SIGN_EXTEND, DL, LegalSVT, ScalarResult); 4952 4953 // Scalar folding only succeeded if the result is a constant or UNDEF. 4954 if (!ScalarResult.isUndef() && ScalarResult.getOpcode() != ISD::Constant && 4955 ScalarResult.getOpcode() != ISD::ConstantFP) 4956 return SDValue(); 4957 Outputs.push_back(ScalarResult); 4958 } 4959 4960 assert(VT.getVectorNumElements() == Outputs.size() && 4961 "Vector size mismatch!"); 4962 4963 // We may have a vector type but a scalar result. Create a splat. 4964 Outputs.resize(VT.getVectorNumElements(), Outputs.back()); 4965 4966 // Build a big vector out of the scalar elements we generated. 4967 return getBuildVector(VT, SDLoc(), Outputs); 4968 } 4969 4970 // TODO: Merge with FoldConstantArithmetic 4971 SDValue SelectionDAG::FoldConstantVectorArithmetic(unsigned Opcode, 4972 const SDLoc &DL, EVT VT, 4973 ArrayRef<SDValue> Ops, 4974 const SDNodeFlags Flags) { 4975 // If the opcode is a target-specific ISD node, there's nothing we can 4976 // do here and the operand rules may not line up with the below, so 4977 // bail early. 4978 if (Opcode >= ISD::BUILTIN_OP_END) 4979 return SDValue(); 4980 4981 if (isUndef(Opcode, Ops)) 4982 return getUNDEF(VT); 4983 4984 // We can only fold vectors - maybe merge with FoldConstantArithmetic someday? 4985 if (!VT.isVector()) 4986 return SDValue(); 4987 4988 unsigned NumElts = VT.getVectorNumElements(); 4989 4990 auto IsScalarOrSameVectorSize = [&](const SDValue &Op) { 4991 return !Op.getValueType().isVector() || 4992 Op.getValueType().getVectorNumElements() == NumElts; 4993 }; 4994 4995 auto IsConstantBuildVectorOrUndef = [&](const SDValue &Op) { 4996 BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(Op); 4997 return (Op.isUndef()) || (Op.getOpcode() == ISD::CONDCODE) || 4998 (BV && BV->isConstant()); 4999 }; 5000 5001 // All operands must be vector types with the same number of elements as 5002 // the result type and must be either UNDEF or a build vector of constant 5003 // or UNDEF scalars. 5004 if (!llvm::all_of(Ops, IsConstantBuildVectorOrUndef) || 5005 !llvm::all_of(Ops, IsScalarOrSameVectorSize)) 5006 return SDValue(); 5007 5008 // If we are comparing vectors, then the result needs to be a i1 boolean 5009 // that is then sign-extended back to the legal result type. 5010 EVT SVT = (Opcode == ISD::SETCC ? MVT::i1 : VT.getScalarType()); 5011 5012 // Find legal integer scalar type for constant promotion and 5013 // ensure that its scalar size is at least as large as source. 5014 EVT LegalSVT = VT.getScalarType(); 5015 if (NewNodesMustHaveLegalTypes && LegalSVT.isInteger()) { 5016 LegalSVT = TLI->getTypeToTransformTo(*getContext(), LegalSVT); 5017 if (LegalSVT.bitsLT(VT.getScalarType())) 5018 return SDValue(); 5019 } 5020 5021 // Constant fold each scalar lane separately. 5022 SmallVector<SDValue, 4> ScalarResults; 5023 for (unsigned i = 0; i != NumElts; i++) { 5024 SmallVector<SDValue, 4> ScalarOps; 5025 for (SDValue Op : Ops) { 5026 EVT InSVT = Op.getValueType().getScalarType(); 5027 BuildVectorSDNode *InBV = dyn_cast<BuildVectorSDNode>(Op); 5028 if (!InBV) { 5029 // We've checked that this is UNDEF or a constant of some kind. 5030 if (Op.isUndef()) 5031 ScalarOps.push_back(getUNDEF(InSVT)); 5032 else 5033 ScalarOps.push_back(Op); 5034 continue; 5035 } 5036 5037 SDValue ScalarOp = InBV->getOperand(i); 5038 EVT ScalarVT = ScalarOp.getValueType(); 5039 5040 // Build vector (integer) scalar operands may need implicit 5041 // truncation - do this before constant folding. 5042 if (ScalarVT.isInteger() && ScalarVT.bitsGT(InSVT)) 5043 ScalarOp = getNode(ISD::TRUNCATE, DL, InSVT, ScalarOp); 5044 5045 ScalarOps.push_back(ScalarOp); 5046 } 5047 5048 // Constant fold the scalar operands. 5049 SDValue ScalarResult = getNode(Opcode, DL, SVT, ScalarOps, Flags); 5050 5051 // Legalize the (integer) scalar constant if necessary. 5052 if (LegalSVT != SVT) 5053 ScalarResult = getNode(ISD::SIGN_EXTEND, DL, LegalSVT, ScalarResult); 5054 5055 // Scalar folding only succeeded if the result is a constant or UNDEF. 5056 if (!ScalarResult.isUndef() && ScalarResult.getOpcode() != ISD::Constant && 5057 ScalarResult.getOpcode() != ISD::ConstantFP) 5058 return SDValue(); 5059 ScalarResults.push_back(ScalarResult); 5060 } 5061 5062 SDValue V = getBuildVector(VT, DL, ScalarResults); 5063 NewSDValueDbgMsg(V, "New node fold constant vector: ", this); 5064 return V; 5065 } 5066 5067 SDValue SelectionDAG::foldConstantFPMath(unsigned Opcode, const SDLoc &DL, 5068 EVT VT, SDValue N1, SDValue N2) { 5069 // TODO: We don't do any constant folding for strict FP opcodes here, but we 5070 // should. That will require dealing with a potentially non-default 5071 // rounding mode, checking the "opStatus" return value from the APFloat 5072 // math calculations, and possibly other variations. 5073 auto *N1CFP = dyn_cast<ConstantFPSDNode>(N1.getNode()); 5074 auto *N2CFP = dyn_cast<ConstantFPSDNode>(N2.getNode()); 5075 if (N1CFP && N2CFP) { 5076 APFloat C1 = N1CFP->getValueAPF(), C2 = N2CFP->getValueAPF(); 5077 switch (Opcode) { 5078 case ISD::FADD: 5079 C1.add(C2, APFloat::rmNearestTiesToEven); 5080 return getConstantFP(C1, DL, VT); 5081 case ISD::FSUB: 5082 C1.subtract(C2, APFloat::rmNearestTiesToEven); 5083 return getConstantFP(C1, DL, VT); 5084 case ISD::FMUL: 5085 C1.multiply(C2, APFloat::rmNearestTiesToEven); 5086 return getConstantFP(C1, DL, VT); 5087 case ISD::FDIV: 5088 C1.divide(C2, APFloat::rmNearestTiesToEven); 5089 return getConstantFP(C1, DL, VT); 5090 case ISD::FREM: 5091 C1.mod(C2); 5092 return getConstantFP(C1, DL, VT); 5093 case ISD::FCOPYSIGN: 5094 C1.copySign(C2); 5095 return getConstantFP(C1, DL, VT); 5096 default: break; 5097 } 5098 } 5099 if (N1CFP && Opcode == ISD::FP_ROUND) { 5100 APFloat C1 = N1CFP->getValueAPF(); // make copy 5101 bool Unused; 5102 // This can return overflow, underflow, or inexact; we don't care. 5103 // FIXME need to be more flexible about rounding mode. 5104 (void) C1.convert(EVTToAPFloatSemantics(VT), APFloat::rmNearestTiesToEven, 5105 &Unused); 5106 return getConstantFP(C1, DL, VT); 5107 } 5108 5109 switch (Opcode) { 5110 case ISD::FSUB: 5111 // -0.0 - undef --> undef (consistent with "fneg undef") 5112 if (N1CFP && N1CFP->getValueAPF().isNegZero() && N2.isUndef()) 5113 return getUNDEF(VT); 5114 LLVM_FALLTHROUGH; 5115 5116 case ISD::FADD: 5117 case ISD::FMUL: 5118 case ISD::FDIV: 5119 case ISD::FREM: 5120 // If both operands are undef, the result is undef. If 1 operand is undef, 5121 // the result is NaN. This should match the behavior of the IR optimizer. 5122 if (N1.isUndef() && N2.isUndef()) 5123 return getUNDEF(VT); 5124 if (N1.isUndef() || N2.isUndef()) 5125 return getConstantFP(APFloat::getNaN(EVTToAPFloatSemantics(VT)), DL, VT); 5126 } 5127 return SDValue(); 5128 } 5129 5130 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 5131 SDValue N1, SDValue N2, const SDNodeFlags Flags) { 5132 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1); 5133 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2); 5134 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1); 5135 ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2); 5136 5137 // Canonicalize constant to RHS if commutative. 5138 if (TLI->isCommutativeBinOp(Opcode)) { 5139 if (N1C && !N2C) { 5140 std::swap(N1C, N2C); 5141 std::swap(N1, N2); 5142 } else if (N1CFP && !N2CFP) { 5143 std::swap(N1CFP, N2CFP); 5144 std::swap(N1, N2); 5145 } 5146 } 5147 5148 switch (Opcode) { 5149 default: break; 5150 case ISD::TokenFactor: 5151 assert(VT == MVT::Other && N1.getValueType() == MVT::Other && 5152 N2.getValueType() == MVT::Other && "Invalid token factor!"); 5153 // Fold trivial token factors. 5154 if (N1.getOpcode() == ISD::EntryToken) return N2; 5155 if (N2.getOpcode() == ISD::EntryToken) return N1; 5156 if (N1 == N2) return N1; 5157 break; 5158 case ISD::BUILD_VECTOR: { 5159 // Attempt to simplify BUILD_VECTOR. 5160 SDValue Ops[] = {N1, N2}; 5161 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 5162 return V; 5163 break; 5164 } 5165 case ISD::CONCAT_VECTORS: { 5166 SDValue Ops[] = {N1, N2}; 5167 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 5168 return V; 5169 break; 5170 } 5171 case ISD::AND: 5172 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5173 assert(N1.getValueType() == N2.getValueType() && 5174 N1.getValueType() == VT && "Binary operator types must match!"); 5175 // (X & 0) -> 0. This commonly occurs when legalizing i64 values, so it's 5176 // worth handling here. 5177 if (N2C && N2C->isNullValue()) 5178 return N2; 5179 if (N2C && N2C->isAllOnesValue()) // X & -1 -> X 5180 return N1; 5181 break; 5182 case ISD::OR: 5183 case ISD::XOR: 5184 case ISD::ADD: 5185 case ISD::SUB: 5186 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5187 assert(N1.getValueType() == N2.getValueType() && 5188 N1.getValueType() == VT && "Binary operator types must match!"); 5189 // (X ^|+- 0) -> X. This commonly occurs when legalizing i64 values, so 5190 // it's worth handling here. 5191 if (N2C && N2C->isNullValue()) 5192 return N1; 5193 break; 5194 case ISD::MUL: 5195 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5196 assert(N1.getValueType() == N2.getValueType() && 5197 N1.getValueType() == VT && "Binary operator types must match!"); 5198 if (N2C && (N1.getOpcode() == ISD::VSCALE) && Flags.hasNoSignedWrap()) { 5199 APInt MulImm = cast<ConstantSDNode>(N1->getOperand(0))->getAPIntValue(); 5200 APInt N2CImm = N2C->getAPIntValue(); 5201 return getVScale(DL, VT, MulImm * N2CImm); 5202 } 5203 break; 5204 case ISD::UDIV: 5205 case ISD::UREM: 5206 case ISD::MULHU: 5207 case ISD::MULHS: 5208 case ISD::SDIV: 5209 case ISD::SREM: 5210 case ISD::SMIN: 5211 case ISD::SMAX: 5212 case ISD::UMIN: 5213 case ISD::UMAX: 5214 case ISD::SADDSAT: 5215 case ISD::SSUBSAT: 5216 case ISD::UADDSAT: 5217 case ISD::USUBSAT: 5218 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5219 assert(N1.getValueType() == N2.getValueType() && 5220 N1.getValueType() == VT && "Binary operator types must match!"); 5221 break; 5222 case ISD::FADD: 5223 case ISD::FSUB: 5224 case ISD::FMUL: 5225 case ISD::FDIV: 5226 case ISD::FREM: 5227 assert(VT.isFloatingPoint() && "This operator only applies to FP types!"); 5228 assert(N1.getValueType() == N2.getValueType() && 5229 N1.getValueType() == VT && "Binary operator types must match!"); 5230 if (SDValue V = simplifyFPBinop(Opcode, N1, N2, Flags)) 5231 return V; 5232 break; 5233 case ISD::FCOPYSIGN: // N1 and result must match. N1/N2 need not match. 5234 assert(N1.getValueType() == VT && 5235 N1.getValueType().isFloatingPoint() && 5236 N2.getValueType().isFloatingPoint() && 5237 "Invalid FCOPYSIGN!"); 5238 break; 5239 case ISD::SHL: 5240 if (N2C && (N1.getOpcode() == ISD::VSCALE) && Flags.hasNoSignedWrap()) { 5241 APInt MulImm = cast<ConstantSDNode>(N1->getOperand(0))->getAPIntValue(); 5242 APInt ShiftImm = N2C->getAPIntValue(); 5243 return getVScale(DL, VT, MulImm << ShiftImm); 5244 } 5245 LLVM_FALLTHROUGH; 5246 case ISD::SRA: 5247 case ISD::SRL: 5248 if (SDValue V = simplifyShift(N1, N2)) 5249 return V; 5250 LLVM_FALLTHROUGH; 5251 case ISD::ROTL: 5252 case ISD::ROTR: 5253 assert(VT == N1.getValueType() && 5254 "Shift operators return type must be the same as their first arg"); 5255 assert(VT.isInteger() && N2.getValueType().isInteger() && 5256 "Shifts only work on integers"); 5257 assert((!VT.isVector() || VT == N2.getValueType()) && 5258 "Vector shift amounts must be in the same as their first arg"); 5259 // Verify that the shift amount VT is big enough to hold valid shift 5260 // amounts. This catches things like trying to shift an i1024 value by an 5261 // i8, which is easy to fall into in generic code that uses 5262 // TLI.getShiftAmount(). 5263 assert(N2.getValueType().getScalarSizeInBits().getFixedSize() >= 5264 Log2_32_Ceil(VT.getScalarSizeInBits().getFixedSize()) && 5265 "Invalid use of small shift amount with oversized value!"); 5266 5267 // Always fold shifts of i1 values so the code generator doesn't need to 5268 // handle them. Since we know the size of the shift has to be less than the 5269 // size of the value, the shift/rotate count is guaranteed to be zero. 5270 if (VT == MVT::i1) 5271 return N1; 5272 if (N2C && N2C->isNullValue()) 5273 return N1; 5274 break; 5275 case ISD::FP_ROUND: 5276 assert(VT.isFloatingPoint() && 5277 N1.getValueType().isFloatingPoint() && 5278 VT.bitsLE(N1.getValueType()) && 5279 N2C && (N2C->getZExtValue() == 0 || N2C->getZExtValue() == 1) && 5280 "Invalid FP_ROUND!"); 5281 if (N1.getValueType() == VT) return N1; // noop conversion. 5282 break; 5283 case ISD::AssertSext: 5284 case ISD::AssertZext: { 5285 EVT EVT = cast<VTSDNode>(N2)->getVT(); 5286 assert(VT == N1.getValueType() && "Not an inreg extend!"); 5287 assert(VT.isInteger() && EVT.isInteger() && 5288 "Cannot *_EXTEND_INREG FP types"); 5289 assert(!EVT.isVector() && 5290 "AssertSExt/AssertZExt type should be the vector element type " 5291 "rather than the vector type!"); 5292 assert(EVT.bitsLE(VT.getScalarType()) && "Not extending!"); 5293 if (VT.getScalarType() == EVT) return N1; // noop assertion. 5294 break; 5295 } 5296 case ISD::SIGN_EXTEND_INREG: { 5297 EVT EVT = cast<VTSDNode>(N2)->getVT(); 5298 assert(VT == N1.getValueType() && "Not an inreg extend!"); 5299 assert(VT.isInteger() && EVT.isInteger() && 5300 "Cannot *_EXTEND_INREG FP types"); 5301 assert(EVT.isVector() == VT.isVector() && 5302 "SIGN_EXTEND_INREG type should be vector iff the operand " 5303 "type is vector!"); 5304 assert((!EVT.isVector() || 5305 EVT.getVectorNumElements() == VT.getVectorNumElements()) && 5306 "Vector element counts must match in SIGN_EXTEND_INREG"); 5307 assert(EVT.bitsLE(VT) && "Not extending!"); 5308 if (EVT == VT) return N1; // Not actually extending 5309 5310 auto SignExtendInReg = [&](APInt Val, llvm::EVT ConstantVT) { 5311 unsigned FromBits = EVT.getScalarSizeInBits(); 5312 Val <<= Val.getBitWidth() - FromBits; 5313 Val.ashrInPlace(Val.getBitWidth() - FromBits); 5314 return getConstant(Val, DL, ConstantVT); 5315 }; 5316 5317 if (N1C) { 5318 const APInt &Val = N1C->getAPIntValue(); 5319 return SignExtendInReg(Val, VT); 5320 } 5321 if (ISD::isBuildVectorOfConstantSDNodes(N1.getNode())) { 5322 SmallVector<SDValue, 8> Ops; 5323 llvm::EVT OpVT = N1.getOperand(0).getValueType(); 5324 for (int i = 0, e = VT.getVectorNumElements(); i != e; ++i) { 5325 SDValue Op = N1.getOperand(i); 5326 if (Op.isUndef()) { 5327 Ops.push_back(getUNDEF(OpVT)); 5328 continue; 5329 } 5330 ConstantSDNode *C = cast<ConstantSDNode>(Op); 5331 APInt Val = C->getAPIntValue(); 5332 Ops.push_back(SignExtendInReg(Val, OpVT)); 5333 } 5334 return getBuildVector(VT, DL, Ops); 5335 } 5336 break; 5337 } 5338 case ISD::EXTRACT_VECTOR_ELT: 5339 assert(VT.getSizeInBits() >= N1.getValueType().getScalarSizeInBits() && 5340 "The result of EXTRACT_VECTOR_ELT must be at least as wide as the \ 5341 element type of the vector."); 5342 5343 // Extract from an undefined value or using an undefined index is undefined. 5344 if (N1.isUndef() || N2.isUndef()) 5345 return getUNDEF(VT); 5346 5347 // EXTRACT_VECTOR_ELT of out-of-bounds element is an UNDEF 5348 if (N2C && N2C->getAPIntValue().uge(N1.getValueType().getVectorNumElements())) 5349 return getUNDEF(VT); 5350 5351 // EXTRACT_VECTOR_ELT of CONCAT_VECTORS is often formed while lowering is 5352 // expanding copies of large vectors from registers. 5353 if (N2C && 5354 N1.getOpcode() == ISD::CONCAT_VECTORS && 5355 N1.getNumOperands() > 0) { 5356 unsigned Factor = 5357 N1.getOperand(0).getValueType().getVectorNumElements(); 5358 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, 5359 N1.getOperand(N2C->getZExtValue() / Factor), 5360 getVectorIdxConstant(N2C->getZExtValue() % Factor, DL)); 5361 } 5362 5363 // EXTRACT_VECTOR_ELT of BUILD_VECTOR is often formed while lowering is 5364 // expanding large vector constants. 5365 if (N2C && N1.getOpcode() == ISD::BUILD_VECTOR) { 5366 SDValue Elt = N1.getOperand(N2C->getZExtValue()); 5367 5368 if (VT != Elt.getValueType()) 5369 // If the vector element type is not legal, the BUILD_VECTOR operands 5370 // are promoted and implicitly truncated, and the result implicitly 5371 // extended. Make that explicit here. 5372 Elt = getAnyExtOrTrunc(Elt, DL, VT); 5373 5374 return Elt; 5375 } 5376 5377 // EXTRACT_VECTOR_ELT of INSERT_VECTOR_ELT is often formed when vector 5378 // operations are lowered to scalars. 5379 if (N1.getOpcode() == ISD::INSERT_VECTOR_ELT) { 5380 // If the indices are the same, return the inserted element else 5381 // if the indices are known different, extract the element from 5382 // the original vector. 5383 SDValue N1Op2 = N1.getOperand(2); 5384 ConstantSDNode *N1Op2C = dyn_cast<ConstantSDNode>(N1Op2); 5385 5386 if (N1Op2C && N2C) { 5387 if (N1Op2C->getZExtValue() == N2C->getZExtValue()) { 5388 if (VT == N1.getOperand(1).getValueType()) 5389 return N1.getOperand(1); 5390 else 5391 return getSExtOrTrunc(N1.getOperand(1), DL, VT); 5392 } 5393 5394 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), N2); 5395 } 5396 } 5397 5398 // EXTRACT_VECTOR_ELT of v1iX EXTRACT_SUBVECTOR could be formed 5399 // when vector types are scalarized and v1iX is legal. 5400 // vextract (v1iX extract_subvector(vNiX, Idx)) -> vextract(vNiX,Idx) 5401 if (N1.getOpcode() == ISD::EXTRACT_SUBVECTOR && 5402 N1.getValueType().getVectorNumElements() == 1) { 5403 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), 5404 N1.getOperand(1)); 5405 } 5406 break; 5407 case ISD::EXTRACT_ELEMENT: 5408 assert(N2C && (unsigned)N2C->getZExtValue() < 2 && "Bad EXTRACT_ELEMENT!"); 5409 assert(!N1.getValueType().isVector() && !VT.isVector() && 5410 (N1.getValueType().isInteger() == VT.isInteger()) && 5411 N1.getValueType() != VT && 5412 "Wrong types for EXTRACT_ELEMENT!"); 5413 5414 // EXTRACT_ELEMENT of BUILD_PAIR is often formed while legalize is expanding 5415 // 64-bit integers into 32-bit parts. Instead of building the extract of 5416 // the BUILD_PAIR, only to have legalize rip it apart, just do it now. 5417 if (N1.getOpcode() == ISD::BUILD_PAIR) 5418 return N1.getOperand(N2C->getZExtValue()); 5419 5420 // EXTRACT_ELEMENT of a constant int is also very common. 5421 if (N1C) { 5422 unsigned ElementSize = VT.getSizeInBits(); 5423 unsigned Shift = ElementSize * N2C->getZExtValue(); 5424 APInt ShiftedVal = N1C->getAPIntValue().lshr(Shift); 5425 return getConstant(ShiftedVal.trunc(ElementSize), DL, VT); 5426 } 5427 break; 5428 case ISD::EXTRACT_SUBVECTOR: 5429 if (VT.isSimple() && N1.getValueType().isSimple()) { 5430 assert(VT.isVector() && N1.getValueType().isVector() && 5431 "Extract subvector VTs must be a vectors!"); 5432 assert(VT.getVectorElementType() == 5433 N1.getValueType().getVectorElementType() && 5434 "Extract subvector VTs must have the same element type!"); 5435 assert(VT.getSimpleVT() <= N1.getSimpleValueType() && 5436 "Extract subvector must be from larger vector to smaller vector!"); 5437 5438 if (N2C) { 5439 assert((VT.getVectorNumElements() + N2C->getZExtValue() 5440 <= N1.getValueType().getVectorNumElements()) 5441 && "Extract subvector overflow!"); 5442 } 5443 5444 // Trivial extraction. 5445 if (VT.getSimpleVT() == N1.getSimpleValueType()) 5446 return N1; 5447 5448 // EXTRACT_SUBVECTOR of an UNDEF is an UNDEF. 5449 if (N1.isUndef()) 5450 return getUNDEF(VT); 5451 5452 // EXTRACT_SUBVECTOR of CONCAT_VECTOR can be simplified if the pieces of 5453 // the concat have the same type as the extract. 5454 if (N2C && N1.getOpcode() == ISD::CONCAT_VECTORS && 5455 N1.getNumOperands() > 0 && 5456 VT == N1.getOperand(0).getValueType()) { 5457 unsigned Factor = VT.getVectorNumElements(); 5458 return N1.getOperand(N2C->getZExtValue() / Factor); 5459 } 5460 5461 // EXTRACT_SUBVECTOR of INSERT_SUBVECTOR is often created 5462 // during shuffle legalization. 5463 if (N1.getOpcode() == ISD::INSERT_SUBVECTOR && N2 == N1.getOperand(2) && 5464 VT == N1.getOperand(1).getValueType()) 5465 return N1.getOperand(1); 5466 } 5467 break; 5468 } 5469 5470 // Perform trivial constant folding. 5471 if (SDValue SV = FoldConstantArithmetic(Opcode, DL, VT, {N1, N2})) 5472 return SV; 5473 5474 if (SDValue V = foldConstantFPMath(Opcode, DL, VT, N1, N2)) 5475 return V; 5476 5477 // Canonicalize an UNDEF to the RHS, even over a constant. 5478 if (N1.isUndef()) { 5479 if (TLI->isCommutativeBinOp(Opcode)) { 5480 std::swap(N1, N2); 5481 } else { 5482 switch (Opcode) { 5483 case ISD::SIGN_EXTEND_INREG: 5484 case ISD::SUB: 5485 return getUNDEF(VT); // fold op(undef, arg2) -> undef 5486 case ISD::UDIV: 5487 case ISD::SDIV: 5488 case ISD::UREM: 5489 case ISD::SREM: 5490 case ISD::SSUBSAT: 5491 case ISD::USUBSAT: 5492 return getConstant(0, DL, VT); // fold op(undef, arg2) -> 0 5493 } 5494 } 5495 } 5496 5497 // Fold a bunch of operators when the RHS is undef. 5498 if (N2.isUndef()) { 5499 switch (Opcode) { 5500 case ISD::XOR: 5501 if (N1.isUndef()) 5502 // Handle undef ^ undef -> 0 special case. This is a common 5503 // idiom (misuse). 5504 return getConstant(0, DL, VT); 5505 LLVM_FALLTHROUGH; 5506 case ISD::ADD: 5507 case ISD::SUB: 5508 case ISD::UDIV: 5509 case ISD::SDIV: 5510 case ISD::UREM: 5511 case ISD::SREM: 5512 return getUNDEF(VT); // fold op(arg1, undef) -> undef 5513 case ISD::MUL: 5514 case ISD::AND: 5515 case ISD::SSUBSAT: 5516 case ISD::USUBSAT: 5517 return getConstant(0, DL, VT); // fold op(arg1, undef) -> 0 5518 case ISD::OR: 5519 case ISD::SADDSAT: 5520 case ISD::UADDSAT: 5521 return getAllOnesConstant(DL, VT); 5522 } 5523 } 5524 5525 // Memoize this node if possible. 5526 SDNode *N; 5527 SDVTList VTs = getVTList(VT); 5528 SDValue Ops[] = {N1, N2}; 5529 if (VT != MVT::Glue) { 5530 FoldingSetNodeID ID; 5531 AddNodeIDNode(ID, Opcode, VTs, Ops); 5532 void *IP = nullptr; 5533 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 5534 E->intersectFlagsWith(Flags); 5535 return SDValue(E, 0); 5536 } 5537 5538 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 5539 N->setFlags(Flags); 5540 createOperands(N, Ops); 5541 CSEMap.InsertNode(N, IP); 5542 } else { 5543 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 5544 createOperands(N, Ops); 5545 } 5546 5547 InsertNode(N); 5548 SDValue V = SDValue(N, 0); 5549 NewSDValueDbgMsg(V, "Creating new node: ", this); 5550 return V; 5551 } 5552 5553 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 5554 SDValue N1, SDValue N2, SDValue N3, 5555 const SDNodeFlags Flags) { 5556 // Perform various simplifications. 5557 switch (Opcode) { 5558 case ISD::FMA: { 5559 assert(VT.isFloatingPoint() && "This operator only applies to FP types!"); 5560 assert(N1.getValueType() == VT && N2.getValueType() == VT && 5561 N3.getValueType() == VT && "FMA types must match!"); 5562 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1); 5563 ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2); 5564 ConstantFPSDNode *N3CFP = dyn_cast<ConstantFPSDNode>(N3); 5565 if (N1CFP && N2CFP && N3CFP) { 5566 APFloat V1 = N1CFP->getValueAPF(); 5567 const APFloat &V2 = N2CFP->getValueAPF(); 5568 const APFloat &V3 = N3CFP->getValueAPF(); 5569 V1.fusedMultiplyAdd(V2, V3, APFloat::rmNearestTiesToEven); 5570 return getConstantFP(V1, DL, VT); 5571 } 5572 break; 5573 } 5574 case ISD::BUILD_VECTOR: { 5575 // Attempt to simplify BUILD_VECTOR. 5576 SDValue Ops[] = {N1, N2, N3}; 5577 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 5578 return V; 5579 break; 5580 } 5581 case ISD::CONCAT_VECTORS: { 5582 SDValue Ops[] = {N1, N2, N3}; 5583 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 5584 return V; 5585 break; 5586 } 5587 case ISD::SETCC: { 5588 assert(VT.isInteger() && "SETCC result type must be an integer!"); 5589 assert(N1.getValueType() == N2.getValueType() && 5590 "SETCC operands must have the same type!"); 5591 assert(VT.isVector() == N1.getValueType().isVector() && 5592 "SETCC type should be vector iff the operand type is vector!"); 5593 assert((!VT.isVector() || 5594 VT.getVectorNumElements() == N1.getValueType().getVectorNumElements()) && 5595 "SETCC vector element counts must match!"); 5596 // Use FoldSetCC to simplify SETCC's. 5597 if (SDValue V = FoldSetCC(VT, N1, N2, cast<CondCodeSDNode>(N3)->get(), DL)) 5598 return V; 5599 // Vector constant folding. 5600 SDValue Ops[] = {N1, N2, N3}; 5601 if (SDValue V = FoldConstantVectorArithmetic(Opcode, DL, VT, Ops)) { 5602 NewSDValueDbgMsg(V, "New node vector constant folding: ", this); 5603 return V; 5604 } 5605 break; 5606 } 5607 case ISD::SELECT: 5608 case ISD::VSELECT: 5609 if (SDValue V = simplifySelect(N1, N2, N3)) 5610 return V; 5611 break; 5612 case ISD::VECTOR_SHUFFLE: 5613 llvm_unreachable("should use getVectorShuffle constructor!"); 5614 case ISD::INSERT_VECTOR_ELT: { 5615 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3); 5616 // INSERT_VECTOR_ELT into out-of-bounds element is an UNDEF 5617 if (N3C && N3C->getZExtValue() >= N1.getValueType().getVectorNumElements()) 5618 return getUNDEF(VT); 5619 5620 // Undefined index can be assumed out-of-bounds, so that's UNDEF too. 5621 if (N3.isUndef()) 5622 return getUNDEF(VT); 5623 5624 // If the inserted element is an UNDEF, just use the input vector. 5625 if (N2.isUndef()) 5626 return N1; 5627 5628 break; 5629 } 5630 case ISD::INSERT_SUBVECTOR: { 5631 // Inserting undef into undef is still undef. 5632 if (N1.isUndef() && N2.isUndef()) 5633 return getUNDEF(VT); 5634 SDValue Index = N3; 5635 if (VT.isSimple() && N1.getValueType().isSimple() 5636 && N2.getValueType().isSimple()) { 5637 assert(VT.isVector() && N1.getValueType().isVector() && 5638 N2.getValueType().isVector() && 5639 "Insert subvector VTs must be a vectors"); 5640 assert(VT == N1.getValueType() && 5641 "Dest and insert subvector source types must match!"); 5642 assert(N2.getSimpleValueType() <= N1.getSimpleValueType() && 5643 "Insert subvector must be from smaller vector to larger vector!"); 5644 if (isa<ConstantSDNode>(Index)) { 5645 assert((N2.getValueType().getVectorNumElements() + 5646 cast<ConstantSDNode>(Index)->getZExtValue() 5647 <= VT.getVectorNumElements()) 5648 && "Insert subvector overflow!"); 5649 } 5650 5651 // Trivial insertion. 5652 if (VT.getSimpleVT() == N2.getSimpleValueType()) 5653 return N2; 5654 5655 // If this is an insert of an extracted vector into an undef vector, we 5656 // can just use the input to the extract. 5657 if (N1.isUndef() && N2.getOpcode() == ISD::EXTRACT_SUBVECTOR && 5658 N2.getOperand(1) == N3 && N2.getOperand(0).getValueType() == VT) 5659 return N2.getOperand(0); 5660 } 5661 break; 5662 } 5663 case ISD::BITCAST: 5664 // Fold bit_convert nodes from a type to themselves. 5665 if (N1.getValueType() == VT) 5666 return N1; 5667 break; 5668 } 5669 5670 // Memoize node if it doesn't produce a flag. 5671 SDNode *N; 5672 SDVTList VTs = getVTList(VT); 5673 SDValue Ops[] = {N1, N2, N3}; 5674 if (VT != MVT::Glue) { 5675 FoldingSetNodeID ID; 5676 AddNodeIDNode(ID, Opcode, VTs, Ops); 5677 void *IP = nullptr; 5678 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 5679 E->intersectFlagsWith(Flags); 5680 return SDValue(E, 0); 5681 } 5682 5683 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 5684 N->setFlags(Flags); 5685 createOperands(N, Ops); 5686 CSEMap.InsertNode(N, IP); 5687 } else { 5688 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 5689 createOperands(N, Ops); 5690 } 5691 5692 InsertNode(N); 5693 SDValue V = SDValue(N, 0); 5694 NewSDValueDbgMsg(V, "Creating new node: ", this); 5695 return V; 5696 } 5697 5698 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 5699 SDValue N1, SDValue N2, SDValue N3, SDValue N4) { 5700 SDValue Ops[] = { N1, N2, N3, N4 }; 5701 return getNode(Opcode, DL, VT, Ops); 5702 } 5703 5704 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 5705 SDValue N1, SDValue N2, SDValue N3, SDValue N4, 5706 SDValue N5) { 5707 SDValue Ops[] = { N1, N2, N3, N4, N5 }; 5708 return getNode(Opcode, DL, VT, Ops); 5709 } 5710 5711 /// getStackArgumentTokenFactor - Compute a TokenFactor to force all 5712 /// the incoming stack arguments to be loaded from the stack. 5713 SDValue SelectionDAG::getStackArgumentTokenFactor(SDValue Chain) { 5714 SmallVector<SDValue, 8> ArgChains; 5715 5716 // Include the original chain at the beginning of the list. When this is 5717 // used by target LowerCall hooks, this helps legalize find the 5718 // CALLSEQ_BEGIN node. 5719 ArgChains.push_back(Chain); 5720 5721 // Add a chain value for each stack argument. 5722 for (SDNode::use_iterator U = getEntryNode().getNode()->use_begin(), 5723 UE = getEntryNode().getNode()->use_end(); U != UE; ++U) 5724 if (LoadSDNode *L = dyn_cast<LoadSDNode>(*U)) 5725 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr())) 5726 if (FI->getIndex() < 0) 5727 ArgChains.push_back(SDValue(L, 1)); 5728 5729 // Build a tokenfactor for all the chains. 5730 return getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ArgChains); 5731 } 5732 5733 /// getMemsetValue - Vectorized representation of the memset value 5734 /// operand. 5735 static SDValue getMemsetValue(SDValue Value, EVT VT, SelectionDAG &DAG, 5736 const SDLoc &dl) { 5737 assert(!Value.isUndef()); 5738 5739 unsigned NumBits = VT.getScalarSizeInBits(); 5740 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) { 5741 assert(C->getAPIntValue().getBitWidth() == 8); 5742 APInt Val = APInt::getSplat(NumBits, C->getAPIntValue()); 5743 if (VT.isInteger()) { 5744 bool IsOpaque = VT.getSizeInBits() > 64 || 5745 !DAG.getTargetLoweringInfo().isLegalStoreImmediate(C->getSExtValue()); 5746 return DAG.getConstant(Val, dl, VT, false, IsOpaque); 5747 } 5748 return DAG.getConstantFP(APFloat(DAG.EVTToAPFloatSemantics(VT), Val), dl, 5749 VT); 5750 } 5751 5752 assert(Value.getValueType() == MVT::i8 && "memset with non-byte fill value?"); 5753 EVT IntVT = VT.getScalarType(); 5754 if (!IntVT.isInteger()) 5755 IntVT = EVT::getIntegerVT(*DAG.getContext(), IntVT.getSizeInBits()); 5756 5757 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, IntVT, Value); 5758 if (NumBits > 8) { 5759 // Use a multiplication with 0x010101... to extend the input to the 5760 // required length. 5761 APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01)); 5762 Value = DAG.getNode(ISD::MUL, dl, IntVT, Value, 5763 DAG.getConstant(Magic, dl, IntVT)); 5764 } 5765 5766 if (VT != Value.getValueType() && !VT.isInteger()) 5767 Value = DAG.getBitcast(VT.getScalarType(), Value); 5768 if (VT != Value.getValueType()) 5769 Value = DAG.getSplatBuildVector(VT, dl, Value); 5770 5771 return Value; 5772 } 5773 5774 /// getMemsetStringVal - Similar to getMemsetValue. Except this is only 5775 /// used when a memcpy is turned into a memset when the source is a constant 5776 /// string ptr. 5777 static SDValue getMemsetStringVal(EVT VT, const SDLoc &dl, SelectionDAG &DAG, 5778 const TargetLowering &TLI, 5779 const ConstantDataArraySlice &Slice) { 5780 // Handle vector with all elements zero. 5781 if (Slice.Array == nullptr) { 5782 if (VT.isInteger()) 5783 return DAG.getConstant(0, dl, VT); 5784 else if (VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128) 5785 return DAG.getConstantFP(0.0, dl, VT); 5786 else if (VT.isVector()) { 5787 unsigned NumElts = VT.getVectorNumElements(); 5788 MVT EltVT = (VT.getVectorElementType() == MVT::f32) ? MVT::i32 : MVT::i64; 5789 return DAG.getNode(ISD::BITCAST, dl, VT, 5790 DAG.getConstant(0, dl, 5791 EVT::getVectorVT(*DAG.getContext(), 5792 EltVT, NumElts))); 5793 } else 5794 llvm_unreachable("Expected type!"); 5795 } 5796 5797 assert(!VT.isVector() && "Can't handle vector type here!"); 5798 unsigned NumVTBits = VT.getSizeInBits(); 5799 unsigned NumVTBytes = NumVTBits / 8; 5800 unsigned NumBytes = std::min(NumVTBytes, unsigned(Slice.Length)); 5801 5802 APInt Val(NumVTBits, 0); 5803 if (DAG.getDataLayout().isLittleEndian()) { 5804 for (unsigned i = 0; i != NumBytes; ++i) 5805 Val |= (uint64_t)(unsigned char)Slice[i] << i*8; 5806 } else { 5807 for (unsigned i = 0; i != NumBytes; ++i) 5808 Val |= (uint64_t)(unsigned char)Slice[i] << (NumVTBytes-i-1)*8; 5809 } 5810 5811 // If the "cost" of materializing the integer immediate is less than the cost 5812 // of a load, then it is cost effective to turn the load into the immediate. 5813 Type *Ty = VT.getTypeForEVT(*DAG.getContext()); 5814 if (TLI.shouldConvertConstantLoadToIntImm(Val, Ty)) 5815 return DAG.getConstant(Val, dl, VT); 5816 return SDValue(nullptr, 0); 5817 } 5818 5819 SDValue SelectionDAG::getMemBasePlusOffset(SDValue Base, int64_t Offset, 5820 const SDLoc &DL, 5821 const SDNodeFlags Flags) { 5822 EVT VT = Base.getValueType(); 5823 return getMemBasePlusOffset(Base, getConstant(Offset, DL, VT), DL, Flags); 5824 } 5825 5826 SDValue SelectionDAG::getMemBasePlusOffset(SDValue Ptr, SDValue Offset, 5827 const SDLoc &DL, 5828 const SDNodeFlags Flags) { 5829 assert(Offset.getValueType().isInteger()); 5830 EVT BasePtrVT = Ptr.getValueType(); 5831 return getNode(ISD::ADD, DL, BasePtrVT, Ptr, Offset, Flags); 5832 } 5833 5834 /// Returns true if memcpy source is constant data. 5835 static bool isMemSrcFromConstant(SDValue Src, ConstantDataArraySlice &Slice) { 5836 uint64_t SrcDelta = 0; 5837 GlobalAddressSDNode *G = nullptr; 5838 if (Src.getOpcode() == ISD::GlobalAddress) 5839 G = cast<GlobalAddressSDNode>(Src); 5840 else if (Src.getOpcode() == ISD::ADD && 5841 Src.getOperand(0).getOpcode() == ISD::GlobalAddress && 5842 Src.getOperand(1).getOpcode() == ISD::Constant) { 5843 G = cast<GlobalAddressSDNode>(Src.getOperand(0)); 5844 SrcDelta = cast<ConstantSDNode>(Src.getOperand(1))->getZExtValue(); 5845 } 5846 if (!G) 5847 return false; 5848 5849 return getConstantDataArrayInfo(G->getGlobal(), Slice, 8, 5850 SrcDelta + G->getOffset()); 5851 } 5852 5853 static bool shouldLowerMemFuncForSize(const MachineFunction &MF, 5854 SelectionDAG &DAG) { 5855 // On Darwin, -Os means optimize for size without hurting performance, so 5856 // only really optimize for size when -Oz (MinSize) is used. 5857 if (MF.getTarget().getTargetTriple().isOSDarwin()) 5858 return MF.getFunction().hasMinSize(); 5859 return DAG.shouldOptForSize(); 5860 } 5861 5862 static void chainLoadsAndStoresForMemcpy(SelectionDAG &DAG, const SDLoc &dl, 5863 SmallVector<SDValue, 32> &OutChains, unsigned From, 5864 unsigned To, SmallVector<SDValue, 16> &OutLoadChains, 5865 SmallVector<SDValue, 16> &OutStoreChains) { 5866 assert(OutLoadChains.size() && "Missing loads in memcpy inlining"); 5867 assert(OutStoreChains.size() && "Missing stores in memcpy inlining"); 5868 SmallVector<SDValue, 16> GluedLoadChains; 5869 for (unsigned i = From; i < To; ++i) { 5870 OutChains.push_back(OutLoadChains[i]); 5871 GluedLoadChains.push_back(OutLoadChains[i]); 5872 } 5873 5874 // Chain for all loads. 5875 SDValue LoadToken = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 5876 GluedLoadChains); 5877 5878 for (unsigned i = From; i < To; ++i) { 5879 StoreSDNode *ST = dyn_cast<StoreSDNode>(OutStoreChains[i]); 5880 SDValue NewStore = DAG.getTruncStore(LoadToken, dl, ST->getValue(), 5881 ST->getBasePtr(), ST->getMemoryVT(), 5882 ST->getMemOperand()); 5883 OutChains.push_back(NewStore); 5884 } 5885 } 5886 5887 static SDValue getMemcpyLoadsAndStores(SelectionDAG &DAG, const SDLoc &dl, 5888 SDValue Chain, SDValue Dst, SDValue Src, 5889 uint64_t Size, Align Alignment, 5890 bool isVol, bool AlwaysInline, 5891 MachinePointerInfo DstPtrInfo, 5892 MachinePointerInfo SrcPtrInfo) { 5893 // Turn a memcpy of undef to nop. 5894 // FIXME: We need to honor volatile even is Src is undef. 5895 if (Src.isUndef()) 5896 return Chain; 5897 5898 // Expand memcpy to a series of load and store ops if the size operand falls 5899 // below a certain threshold. 5900 // TODO: In the AlwaysInline case, if the size is big then generate a loop 5901 // rather than maybe a humongous number of loads and stores. 5902 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5903 const DataLayout &DL = DAG.getDataLayout(); 5904 LLVMContext &C = *DAG.getContext(); 5905 std::vector<EVT> MemOps; 5906 bool DstAlignCanChange = false; 5907 MachineFunction &MF = DAG.getMachineFunction(); 5908 MachineFrameInfo &MFI = MF.getFrameInfo(); 5909 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 5910 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 5911 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 5912 DstAlignCanChange = true; 5913 MaybeAlign SrcAlign = DAG.InferPtrAlign(Src); 5914 if (!SrcAlign || Alignment > *SrcAlign) 5915 SrcAlign = Alignment; 5916 assert(SrcAlign && "SrcAlign must be set"); 5917 ConstantDataArraySlice Slice; 5918 bool CopyFromConstant = isMemSrcFromConstant(Src, Slice); 5919 bool isZeroConstant = CopyFromConstant && Slice.Array == nullptr; 5920 unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemcpy(OptSize); 5921 const MemOp Op = isZeroConstant 5922 ? MemOp::Set(Size, DstAlignCanChange, Alignment, 5923 /*IsZeroMemset*/ true, isVol) 5924 : MemOp::Copy(Size, DstAlignCanChange, Alignment, 5925 *SrcAlign, isVol, CopyFromConstant); 5926 if (!TLI.findOptimalMemOpLowering( 5927 MemOps, Limit, Op, DstPtrInfo.getAddrSpace(), 5928 SrcPtrInfo.getAddrSpace(), MF.getFunction().getAttributes())) 5929 return SDValue(); 5930 5931 if (DstAlignCanChange) { 5932 Type *Ty = MemOps[0].getTypeForEVT(C); 5933 Align NewAlign = DL.getABITypeAlign(Ty); 5934 5935 // Don't promote to an alignment that would require dynamic stack 5936 // realignment. 5937 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 5938 if (!TRI->needsStackRealignment(MF)) 5939 while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) 5940 NewAlign = NewAlign / 2; 5941 5942 if (NewAlign > Alignment) { 5943 // Give the stack frame object a larger alignment if needed. 5944 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 5945 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 5946 Alignment = NewAlign; 5947 } 5948 } 5949 5950 MachineMemOperand::Flags MMOFlags = 5951 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone; 5952 SmallVector<SDValue, 16> OutLoadChains; 5953 SmallVector<SDValue, 16> OutStoreChains; 5954 SmallVector<SDValue, 32> OutChains; 5955 unsigned NumMemOps = MemOps.size(); 5956 uint64_t SrcOff = 0, DstOff = 0; 5957 for (unsigned i = 0; i != NumMemOps; ++i) { 5958 EVT VT = MemOps[i]; 5959 unsigned VTSize = VT.getSizeInBits() / 8; 5960 SDValue Value, Store; 5961 5962 if (VTSize > Size) { 5963 // Issuing an unaligned load / store pair that overlaps with the previous 5964 // pair. Adjust the offset accordingly. 5965 assert(i == NumMemOps-1 && i != 0); 5966 SrcOff -= VTSize - Size; 5967 DstOff -= VTSize - Size; 5968 } 5969 5970 if (CopyFromConstant && 5971 (isZeroConstant || (VT.isInteger() && !VT.isVector()))) { 5972 // It's unlikely a store of a vector immediate can be done in a single 5973 // instruction. It would require a load from a constantpool first. 5974 // We only handle zero vectors here. 5975 // FIXME: Handle other cases where store of vector immediate is done in 5976 // a single instruction. 5977 ConstantDataArraySlice SubSlice; 5978 if (SrcOff < Slice.Length) { 5979 SubSlice = Slice; 5980 SubSlice.move(SrcOff); 5981 } else { 5982 // This is an out-of-bounds access and hence UB. Pretend we read zero. 5983 SubSlice.Array = nullptr; 5984 SubSlice.Offset = 0; 5985 SubSlice.Length = VTSize; 5986 } 5987 Value = getMemsetStringVal(VT, dl, DAG, TLI, SubSlice); 5988 if (Value.getNode()) { 5989 Store = DAG.getStore( 5990 Chain, dl, Value, DAG.getMemBasePlusOffset(Dst, DstOff, dl), 5991 DstPtrInfo.getWithOffset(DstOff), Alignment.value(), MMOFlags); 5992 OutChains.push_back(Store); 5993 } 5994 } 5995 5996 if (!Store.getNode()) { 5997 // The type might not be legal for the target. This should only happen 5998 // if the type is smaller than a legal type, as on PPC, so the right 5999 // thing to do is generate a LoadExt/StoreTrunc pair. These simplify 6000 // to Load/Store if NVT==VT. 6001 // FIXME does the case above also need this? 6002 EVT NVT = TLI.getTypeToTransformTo(C, VT); 6003 assert(NVT.bitsGE(VT)); 6004 6005 bool isDereferenceable = 6006 SrcPtrInfo.getWithOffset(SrcOff).isDereferenceable(VTSize, C, DL); 6007 MachineMemOperand::Flags SrcMMOFlags = MMOFlags; 6008 if (isDereferenceable) 6009 SrcMMOFlags |= MachineMemOperand::MODereferenceable; 6010 6011 Value = DAG.getExtLoad(ISD::EXTLOAD, dl, NVT, Chain, 6012 DAG.getMemBasePlusOffset(Src, SrcOff, dl), 6013 SrcPtrInfo.getWithOffset(SrcOff), VT, 6014 commonAlignment(*SrcAlign, SrcOff).value(), 6015 SrcMMOFlags); 6016 OutLoadChains.push_back(Value.getValue(1)); 6017 6018 Store = DAG.getTruncStore( 6019 Chain, dl, Value, DAG.getMemBasePlusOffset(Dst, DstOff, dl), 6020 DstPtrInfo.getWithOffset(DstOff), VT, Alignment.value(), MMOFlags); 6021 OutStoreChains.push_back(Store); 6022 } 6023 SrcOff += VTSize; 6024 DstOff += VTSize; 6025 Size -= VTSize; 6026 } 6027 6028 unsigned GluedLdStLimit = MaxLdStGlue == 0 ? 6029 TLI.getMaxGluedStoresPerMemcpy() : MaxLdStGlue; 6030 unsigned NumLdStInMemcpy = OutStoreChains.size(); 6031 6032 if (NumLdStInMemcpy) { 6033 // It may be that memcpy might be converted to memset if it's memcpy 6034 // of constants. In such a case, we won't have loads and stores, but 6035 // just stores. In the absence of loads, there is nothing to gang up. 6036 if ((GluedLdStLimit <= 1) || !EnableMemCpyDAGOpt) { 6037 // If target does not care, just leave as it. 6038 for (unsigned i = 0; i < NumLdStInMemcpy; ++i) { 6039 OutChains.push_back(OutLoadChains[i]); 6040 OutChains.push_back(OutStoreChains[i]); 6041 } 6042 } else { 6043 // Ld/St less than/equal limit set by target. 6044 if (NumLdStInMemcpy <= GluedLdStLimit) { 6045 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, 0, 6046 NumLdStInMemcpy, OutLoadChains, 6047 OutStoreChains); 6048 } else { 6049 unsigned NumberLdChain = NumLdStInMemcpy / GluedLdStLimit; 6050 unsigned RemainingLdStInMemcpy = NumLdStInMemcpy % GluedLdStLimit; 6051 unsigned GlueIter = 0; 6052 6053 for (unsigned cnt = 0; cnt < NumberLdChain; ++cnt) { 6054 unsigned IndexFrom = NumLdStInMemcpy - GlueIter - GluedLdStLimit; 6055 unsigned IndexTo = NumLdStInMemcpy - GlueIter; 6056 6057 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, IndexFrom, IndexTo, 6058 OutLoadChains, OutStoreChains); 6059 GlueIter += GluedLdStLimit; 6060 } 6061 6062 // Residual ld/st. 6063 if (RemainingLdStInMemcpy) { 6064 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, 0, 6065 RemainingLdStInMemcpy, OutLoadChains, 6066 OutStoreChains); 6067 } 6068 } 6069 } 6070 } 6071 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6072 } 6073 6074 static SDValue getMemmoveLoadsAndStores(SelectionDAG &DAG, const SDLoc &dl, 6075 SDValue Chain, SDValue Dst, SDValue Src, 6076 uint64_t Size, Align Alignment, 6077 bool isVol, bool AlwaysInline, 6078 MachinePointerInfo DstPtrInfo, 6079 MachinePointerInfo SrcPtrInfo) { 6080 // Turn a memmove of undef to nop. 6081 // FIXME: We need to honor volatile even is Src is undef. 6082 if (Src.isUndef()) 6083 return Chain; 6084 6085 // Expand memmove to a series of load and store ops if the size operand falls 6086 // below a certain threshold. 6087 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6088 const DataLayout &DL = DAG.getDataLayout(); 6089 LLVMContext &C = *DAG.getContext(); 6090 std::vector<EVT> MemOps; 6091 bool DstAlignCanChange = false; 6092 MachineFunction &MF = DAG.getMachineFunction(); 6093 MachineFrameInfo &MFI = MF.getFrameInfo(); 6094 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 6095 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 6096 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 6097 DstAlignCanChange = true; 6098 MaybeAlign SrcAlign = DAG.InferPtrAlign(Src); 6099 if (!SrcAlign || Alignment > *SrcAlign) 6100 SrcAlign = Alignment; 6101 assert(SrcAlign && "SrcAlign must be set"); 6102 unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemmove(OptSize); 6103 if (!TLI.findOptimalMemOpLowering( 6104 MemOps, Limit, 6105 MemOp::Copy(Size, DstAlignCanChange, Alignment, *SrcAlign, 6106 /*IsVolatile*/ true), 6107 DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), 6108 MF.getFunction().getAttributes())) 6109 return SDValue(); 6110 6111 if (DstAlignCanChange) { 6112 Type *Ty = MemOps[0].getTypeForEVT(C); 6113 Align NewAlign = DL.getABITypeAlign(Ty); 6114 if (NewAlign > Alignment) { 6115 // Give the stack frame object a larger alignment if needed. 6116 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 6117 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 6118 Alignment = NewAlign; 6119 } 6120 } 6121 6122 MachineMemOperand::Flags MMOFlags = 6123 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone; 6124 uint64_t SrcOff = 0, DstOff = 0; 6125 SmallVector<SDValue, 8> LoadValues; 6126 SmallVector<SDValue, 8> LoadChains; 6127 SmallVector<SDValue, 8> OutChains; 6128 unsigned NumMemOps = MemOps.size(); 6129 for (unsigned i = 0; i < NumMemOps; i++) { 6130 EVT VT = MemOps[i]; 6131 unsigned VTSize = VT.getSizeInBits() / 8; 6132 SDValue Value; 6133 6134 bool isDereferenceable = 6135 SrcPtrInfo.getWithOffset(SrcOff).isDereferenceable(VTSize, C, DL); 6136 MachineMemOperand::Flags SrcMMOFlags = MMOFlags; 6137 if (isDereferenceable) 6138 SrcMMOFlags |= MachineMemOperand::MODereferenceable; 6139 6140 Value = DAG.getLoad( 6141 VT, dl, Chain, DAG.getMemBasePlusOffset(Src, SrcOff, dl), 6142 SrcPtrInfo.getWithOffset(SrcOff), SrcAlign->value(), SrcMMOFlags); 6143 LoadValues.push_back(Value); 6144 LoadChains.push_back(Value.getValue(1)); 6145 SrcOff += VTSize; 6146 } 6147 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains); 6148 OutChains.clear(); 6149 for (unsigned i = 0; i < NumMemOps; i++) { 6150 EVT VT = MemOps[i]; 6151 unsigned VTSize = VT.getSizeInBits() / 8; 6152 SDValue Store; 6153 6154 Store = DAG.getStore( 6155 Chain, dl, LoadValues[i], DAG.getMemBasePlusOffset(Dst, DstOff, dl), 6156 DstPtrInfo.getWithOffset(DstOff), Alignment.value(), MMOFlags); 6157 OutChains.push_back(Store); 6158 DstOff += VTSize; 6159 } 6160 6161 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6162 } 6163 6164 /// Lower the call to 'memset' intrinsic function into a series of store 6165 /// operations. 6166 /// 6167 /// \param DAG Selection DAG where lowered code is placed. 6168 /// \param dl Link to corresponding IR location. 6169 /// \param Chain Control flow dependency. 6170 /// \param Dst Pointer to destination memory location. 6171 /// \param Src Value of byte to write into the memory. 6172 /// \param Size Number of bytes to write. 6173 /// \param Alignment Alignment of the destination in bytes. 6174 /// \param isVol True if destination is volatile. 6175 /// \param DstPtrInfo IR information on the memory pointer. 6176 /// \returns New head in the control flow, if lowering was successful, empty 6177 /// SDValue otherwise. 6178 /// 6179 /// The function tries to replace 'llvm.memset' intrinsic with several store 6180 /// operations and value calculation code. This is usually profitable for small 6181 /// memory size. 6182 static SDValue getMemsetStores(SelectionDAG &DAG, const SDLoc &dl, 6183 SDValue Chain, SDValue Dst, SDValue Src, 6184 uint64_t Size, Align Alignment, bool isVol, 6185 MachinePointerInfo DstPtrInfo) { 6186 // Turn a memset of undef to nop. 6187 // FIXME: We need to honor volatile even is Src is undef. 6188 if (Src.isUndef()) 6189 return Chain; 6190 6191 // Expand memset to a series of load/store ops if the size operand 6192 // falls below a certain threshold. 6193 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6194 std::vector<EVT> MemOps; 6195 bool DstAlignCanChange = false; 6196 MachineFunction &MF = DAG.getMachineFunction(); 6197 MachineFrameInfo &MFI = MF.getFrameInfo(); 6198 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 6199 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 6200 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 6201 DstAlignCanChange = true; 6202 bool IsZeroVal = 6203 isa<ConstantSDNode>(Src) && cast<ConstantSDNode>(Src)->isNullValue(); 6204 if (!TLI.findOptimalMemOpLowering( 6205 MemOps, TLI.getMaxStoresPerMemset(OptSize), 6206 MemOp::Set(Size, DstAlignCanChange, Alignment, IsZeroVal, isVol), 6207 DstPtrInfo.getAddrSpace(), ~0u, MF.getFunction().getAttributes())) 6208 return SDValue(); 6209 6210 if (DstAlignCanChange) { 6211 Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext()); 6212 Align NewAlign = DAG.getDataLayout().getABITypeAlign(Ty); 6213 if (NewAlign > Alignment) { 6214 // Give the stack frame object a larger alignment if needed. 6215 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 6216 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 6217 Alignment = NewAlign; 6218 } 6219 } 6220 6221 SmallVector<SDValue, 8> OutChains; 6222 uint64_t DstOff = 0; 6223 unsigned NumMemOps = MemOps.size(); 6224 6225 // Find the largest store and generate the bit pattern for it. 6226 EVT LargestVT = MemOps[0]; 6227 for (unsigned i = 1; i < NumMemOps; i++) 6228 if (MemOps[i].bitsGT(LargestVT)) 6229 LargestVT = MemOps[i]; 6230 SDValue MemSetValue = getMemsetValue(Src, LargestVT, DAG, dl); 6231 6232 for (unsigned i = 0; i < NumMemOps; i++) { 6233 EVT VT = MemOps[i]; 6234 unsigned VTSize = VT.getSizeInBits() / 8; 6235 if (VTSize > Size) { 6236 // Issuing an unaligned load / store pair that overlaps with the previous 6237 // pair. Adjust the offset accordingly. 6238 assert(i == NumMemOps-1 && i != 0); 6239 DstOff -= VTSize - Size; 6240 } 6241 6242 // If this store is smaller than the largest store see whether we can get 6243 // the smaller value for free with a truncate. 6244 SDValue Value = MemSetValue; 6245 if (VT.bitsLT(LargestVT)) { 6246 if (!LargestVT.isVector() && !VT.isVector() && 6247 TLI.isTruncateFree(LargestVT, VT)) 6248 Value = DAG.getNode(ISD::TRUNCATE, dl, VT, MemSetValue); 6249 else 6250 Value = getMemsetValue(Src, VT, DAG, dl); 6251 } 6252 assert(Value.getValueType() == VT && "Value with wrong type."); 6253 SDValue Store = DAG.getStore( 6254 Chain, dl, Value, DAG.getMemBasePlusOffset(Dst, DstOff, dl), 6255 DstPtrInfo.getWithOffset(DstOff), Alignment.value(), 6256 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone); 6257 OutChains.push_back(Store); 6258 DstOff += VT.getSizeInBits() / 8; 6259 Size -= VTSize; 6260 } 6261 6262 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6263 } 6264 6265 static void checkAddrSpaceIsValidForLibcall(const TargetLowering *TLI, 6266 unsigned AS) { 6267 // Lowering memcpy / memset / memmove intrinsics to calls is only valid if all 6268 // pointer operands can be losslessly bitcasted to pointers of address space 0 6269 if (AS != 0 && !TLI->isNoopAddrSpaceCast(AS, 0)) { 6270 report_fatal_error("cannot lower memory intrinsic in address space " + 6271 Twine(AS)); 6272 } 6273 } 6274 6275 SDValue SelectionDAG::getMemcpy(SDValue Chain, const SDLoc &dl, SDValue Dst, 6276 SDValue Src, SDValue Size, Align Alignment, 6277 bool isVol, bool AlwaysInline, bool isTailCall, 6278 MachinePointerInfo DstPtrInfo, 6279 MachinePointerInfo SrcPtrInfo) { 6280 // Check to see if we should lower the memcpy to loads and stores first. 6281 // For cases within the target-specified limits, this is the best choice. 6282 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 6283 if (ConstantSize) { 6284 // Memcpy with size zero? Just return the original chain. 6285 if (ConstantSize->isNullValue()) 6286 return Chain; 6287 6288 SDValue Result = getMemcpyLoadsAndStores( 6289 *this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(), Alignment, 6290 isVol, false, DstPtrInfo, SrcPtrInfo); 6291 if (Result.getNode()) 6292 return Result; 6293 } 6294 6295 // Then check to see if we should lower the memcpy with target-specific 6296 // code. If the target chooses to do this, this is the next best. 6297 if (TSI) { 6298 SDValue Result = TSI->EmitTargetCodeForMemcpy( 6299 *this, dl, Chain, Dst, Src, Size, Alignment.value(), isVol, 6300 AlwaysInline, DstPtrInfo, SrcPtrInfo); 6301 if (Result.getNode()) 6302 return Result; 6303 } 6304 6305 // If we really need inline code and the target declined to provide it, 6306 // use a (potentially long) sequence of loads and stores. 6307 if (AlwaysInline) { 6308 assert(ConstantSize && "AlwaysInline requires a constant size!"); 6309 return getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src, 6310 ConstantSize->getZExtValue(), Alignment, 6311 isVol, true, DstPtrInfo, SrcPtrInfo); 6312 } 6313 6314 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 6315 checkAddrSpaceIsValidForLibcall(TLI, SrcPtrInfo.getAddrSpace()); 6316 6317 // FIXME: If the memcpy is volatile (isVol), lowering it to a plain libc 6318 // memcpy is not guaranteed to be safe. libc memcpys aren't required to 6319 // respect volatile, so they may do things like read or write memory 6320 // beyond the given memory regions. But fixing this isn't easy, and most 6321 // people don't care. 6322 6323 // Emit a library call. 6324 TargetLowering::ArgListTy Args; 6325 TargetLowering::ArgListEntry Entry; 6326 Entry.Ty = Type::getInt8PtrTy(*getContext()); 6327 Entry.Node = Dst; Args.push_back(Entry); 6328 Entry.Node = Src; Args.push_back(Entry); 6329 6330 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6331 Entry.Node = Size; Args.push_back(Entry); 6332 // FIXME: pass in SDLoc 6333 TargetLowering::CallLoweringInfo CLI(*this); 6334 CLI.setDebugLoc(dl) 6335 .setChain(Chain) 6336 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMCPY), 6337 Dst.getValueType().getTypeForEVT(*getContext()), 6338 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMCPY), 6339 TLI->getPointerTy(getDataLayout())), 6340 std::move(Args)) 6341 .setDiscardResult() 6342 .setTailCall(isTailCall); 6343 6344 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 6345 return CallResult.second; 6346 } 6347 6348 SDValue SelectionDAG::getAtomicMemcpy(SDValue Chain, const SDLoc &dl, 6349 SDValue Dst, unsigned DstAlign, 6350 SDValue Src, unsigned SrcAlign, 6351 SDValue Size, Type *SizeTy, 6352 unsigned ElemSz, bool isTailCall, 6353 MachinePointerInfo DstPtrInfo, 6354 MachinePointerInfo SrcPtrInfo) { 6355 // Emit a library call. 6356 TargetLowering::ArgListTy Args; 6357 TargetLowering::ArgListEntry Entry; 6358 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6359 Entry.Node = Dst; 6360 Args.push_back(Entry); 6361 6362 Entry.Node = Src; 6363 Args.push_back(Entry); 6364 6365 Entry.Ty = SizeTy; 6366 Entry.Node = Size; 6367 Args.push_back(Entry); 6368 6369 RTLIB::Libcall LibraryCall = 6370 RTLIB::getMEMCPY_ELEMENT_UNORDERED_ATOMIC(ElemSz); 6371 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 6372 report_fatal_error("Unsupported element size"); 6373 6374 TargetLowering::CallLoweringInfo CLI(*this); 6375 CLI.setDebugLoc(dl) 6376 .setChain(Chain) 6377 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 6378 Type::getVoidTy(*getContext()), 6379 getExternalSymbol(TLI->getLibcallName(LibraryCall), 6380 TLI->getPointerTy(getDataLayout())), 6381 std::move(Args)) 6382 .setDiscardResult() 6383 .setTailCall(isTailCall); 6384 6385 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 6386 return CallResult.second; 6387 } 6388 6389 SDValue SelectionDAG::getMemmove(SDValue Chain, const SDLoc &dl, SDValue Dst, 6390 SDValue Src, SDValue Size, Align Alignment, 6391 bool isVol, bool isTailCall, 6392 MachinePointerInfo DstPtrInfo, 6393 MachinePointerInfo SrcPtrInfo) { 6394 // Check to see if we should lower the memmove to loads and stores first. 6395 // For cases within the target-specified limits, this is the best choice. 6396 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 6397 if (ConstantSize) { 6398 // Memmove with size zero? Just return the original chain. 6399 if (ConstantSize->isNullValue()) 6400 return Chain; 6401 6402 SDValue Result = getMemmoveLoadsAndStores( 6403 *this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(), Alignment, 6404 isVol, false, DstPtrInfo, SrcPtrInfo); 6405 if (Result.getNode()) 6406 return Result; 6407 } 6408 6409 // Then check to see if we should lower the memmove with target-specific 6410 // code. If the target chooses to do this, this is the next best. 6411 if (TSI) { 6412 SDValue Result = TSI->EmitTargetCodeForMemmove( 6413 *this, dl, Chain, Dst, Src, Size, Alignment.value(), isVol, DstPtrInfo, 6414 SrcPtrInfo); 6415 if (Result.getNode()) 6416 return Result; 6417 } 6418 6419 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 6420 checkAddrSpaceIsValidForLibcall(TLI, SrcPtrInfo.getAddrSpace()); 6421 6422 // FIXME: If the memmove is volatile, lowering it to plain libc memmove may 6423 // not be safe. See memcpy above for more details. 6424 6425 // Emit a library call. 6426 TargetLowering::ArgListTy Args; 6427 TargetLowering::ArgListEntry Entry; 6428 Entry.Ty = Type::getInt8PtrTy(*getContext()); 6429 Entry.Node = Dst; Args.push_back(Entry); 6430 Entry.Node = Src; Args.push_back(Entry); 6431 6432 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6433 Entry.Node = Size; Args.push_back(Entry); 6434 // FIXME: pass in SDLoc 6435 TargetLowering::CallLoweringInfo CLI(*this); 6436 CLI.setDebugLoc(dl) 6437 .setChain(Chain) 6438 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMMOVE), 6439 Dst.getValueType().getTypeForEVT(*getContext()), 6440 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMMOVE), 6441 TLI->getPointerTy(getDataLayout())), 6442 std::move(Args)) 6443 .setDiscardResult() 6444 .setTailCall(isTailCall); 6445 6446 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 6447 return CallResult.second; 6448 } 6449 6450 SDValue SelectionDAG::getAtomicMemmove(SDValue Chain, const SDLoc &dl, 6451 SDValue Dst, unsigned DstAlign, 6452 SDValue Src, unsigned SrcAlign, 6453 SDValue Size, Type *SizeTy, 6454 unsigned ElemSz, bool isTailCall, 6455 MachinePointerInfo DstPtrInfo, 6456 MachinePointerInfo SrcPtrInfo) { 6457 // Emit a library call. 6458 TargetLowering::ArgListTy Args; 6459 TargetLowering::ArgListEntry Entry; 6460 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6461 Entry.Node = Dst; 6462 Args.push_back(Entry); 6463 6464 Entry.Node = Src; 6465 Args.push_back(Entry); 6466 6467 Entry.Ty = SizeTy; 6468 Entry.Node = Size; 6469 Args.push_back(Entry); 6470 6471 RTLIB::Libcall LibraryCall = 6472 RTLIB::getMEMMOVE_ELEMENT_UNORDERED_ATOMIC(ElemSz); 6473 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 6474 report_fatal_error("Unsupported element size"); 6475 6476 TargetLowering::CallLoweringInfo CLI(*this); 6477 CLI.setDebugLoc(dl) 6478 .setChain(Chain) 6479 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 6480 Type::getVoidTy(*getContext()), 6481 getExternalSymbol(TLI->getLibcallName(LibraryCall), 6482 TLI->getPointerTy(getDataLayout())), 6483 std::move(Args)) 6484 .setDiscardResult() 6485 .setTailCall(isTailCall); 6486 6487 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 6488 return CallResult.second; 6489 } 6490 6491 SDValue SelectionDAG::getMemset(SDValue Chain, const SDLoc &dl, SDValue Dst, 6492 SDValue Src, SDValue Size, Align Alignment, 6493 bool isVol, bool isTailCall, 6494 MachinePointerInfo DstPtrInfo) { 6495 // Check to see if we should lower the memset to stores first. 6496 // For cases within the target-specified limits, this is the best choice. 6497 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 6498 if (ConstantSize) { 6499 // Memset with size zero? Just return the original chain. 6500 if (ConstantSize->isNullValue()) 6501 return Chain; 6502 6503 SDValue Result = getMemsetStores(*this, dl, Chain, Dst, Src, 6504 ConstantSize->getZExtValue(), Alignment, 6505 isVol, DstPtrInfo); 6506 6507 if (Result.getNode()) 6508 return Result; 6509 } 6510 6511 // Then check to see if we should lower the memset with target-specific 6512 // code. If the target chooses to do this, this is the next best. 6513 if (TSI) { 6514 SDValue Result = TSI->EmitTargetCodeForMemset( 6515 *this, dl, Chain, Dst, Src, Size, Alignment.value(), isVol, DstPtrInfo); 6516 if (Result.getNode()) 6517 return Result; 6518 } 6519 6520 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 6521 6522 // Emit a library call. 6523 TargetLowering::ArgListTy Args; 6524 TargetLowering::ArgListEntry Entry; 6525 Entry.Node = Dst; Entry.Ty = Type::getInt8PtrTy(*getContext()); 6526 Args.push_back(Entry); 6527 Entry.Node = Src; 6528 Entry.Ty = Src.getValueType().getTypeForEVT(*getContext()); 6529 Args.push_back(Entry); 6530 Entry.Node = Size; 6531 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6532 Args.push_back(Entry); 6533 6534 // FIXME: pass in SDLoc 6535 TargetLowering::CallLoweringInfo CLI(*this); 6536 CLI.setDebugLoc(dl) 6537 .setChain(Chain) 6538 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMSET), 6539 Dst.getValueType().getTypeForEVT(*getContext()), 6540 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMSET), 6541 TLI->getPointerTy(getDataLayout())), 6542 std::move(Args)) 6543 .setDiscardResult() 6544 .setTailCall(isTailCall); 6545 6546 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 6547 return CallResult.second; 6548 } 6549 6550 SDValue SelectionDAG::getAtomicMemset(SDValue Chain, const SDLoc &dl, 6551 SDValue Dst, unsigned DstAlign, 6552 SDValue Value, SDValue Size, Type *SizeTy, 6553 unsigned ElemSz, bool isTailCall, 6554 MachinePointerInfo DstPtrInfo) { 6555 // Emit a library call. 6556 TargetLowering::ArgListTy Args; 6557 TargetLowering::ArgListEntry Entry; 6558 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6559 Entry.Node = Dst; 6560 Args.push_back(Entry); 6561 6562 Entry.Ty = Type::getInt8Ty(*getContext()); 6563 Entry.Node = Value; 6564 Args.push_back(Entry); 6565 6566 Entry.Ty = SizeTy; 6567 Entry.Node = Size; 6568 Args.push_back(Entry); 6569 6570 RTLIB::Libcall LibraryCall = 6571 RTLIB::getMEMSET_ELEMENT_UNORDERED_ATOMIC(ElemSz); 6572 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 6573 report_fatal_error("Unsupported element size"); 6574 6575 TargetLowering::CallLoweringInfo CLI(*this); 6576 CLI.setDebugLoc(dl) 6577 .setChain(Chain) 6578 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 6579 Type::getVoidTy(*getContext()), 6580 getExternalSymbol(TLI->getLibcallName(LibraryCall), 6581 TLI->getPointerTy(getDataLayout())), 6582 std::move(Args)) 6583 .setDiscardResult() 6584 .setTailCall(isTailCall); 6585 6586 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 6587 return CallResult.second; 6588 } 6589 6590 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 6591 SDVTList VTList, ArrayRef<SDValue> Ops, 6592 MachineMemOperand *MMO) { 6593 FoldingSetNodeID ID; 6594 ID.AddInteger(MemVT.getRawBits()); 6595 AddNodeIDNode(ID, Opcode, VTList, Ops); 6596 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 6597 void* IP = nullptr; 6598 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 6599 cast<AtomicSDNode>(E)->refineAlignment(MMO); 6600 return SDValue(E, 0); 6601 } 6602 6603 auto *N = newSDNode<AtomicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 6604 VTList, MemVT, MMO); 6605 createOperands(N, Ops); 6606 6607 CSEMap.InsertNode(N, IP); 6608 InsertNode(N); 6609 return SDValue(N, 0); 6610 } 6611 6612 SDValue SelectionDAG::getAtomicCmpSwap(unsigned Opcode, const SDLoc &dl, 6613 EVT MemVT, SDVTList VTs, SDValue Chain, 6614 SDValue Ptr, SDValue Cmp, SDValue Swp, 6615 MachineMemOperand *MMO) { 6616 assert(Opcode == ISD::ATOMIC_CMP_SWAP || 6617 Opcode == ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS); 6618 assert(Cmp.getValueType() == Swp.getValueType() && "Invalid Atomic Op Types"); 6619 6620 SDValue Ops[] = {Chain, Ptr, Cmp, Swp}; 6621 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 6622 } 6623 6624 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 6625 SDValue Chain, SDValue Ptr, SDValue Val, 6626 MachineMemOperand *MMO) { 6627 assert((Opcode == ISD::ATOMIC_LOAD_ADD || 6628 Opcode == ISD::ATOMIC_LOAD_SUB || 6629 Opcode == ISD::ATOMIC_LOAD_AND || 6630 Opcode == ISD::ATOMIC_LOAD_CLR || 6631 Opcode == ISD::ATOMIC_LOAD_OR || 6632 Opcode == ISD::ATOMIC_LOAD_XOR || 6633 Opcode == ISD::ATOMIC_LOAD_NAND || 6634 Opcode == ISD::ATOMIC_LOAD_MIN || 6635 Opcode == ISD::ATOMIC_LOAD_MAX || 6636 Opcode == ISD::ATOMIC_LOAD_UMIN || 6637 Opcode == ISD::ATOMIC_LOAD_UMAX || 6638 Opcode == ISD::ATOMIC_LOAD_FADD || 6639 Opcode == ISD::ATOMIC_LOAD_FSUB || 6640 Opcode == ISD::ATOMIC_SWAP || 6641 Opcode == ISD::ATOMIC_STORE) && 6642 "Invalid Atomic Op"); 6643 6644 EVT VT = Val.getValueType(); 6645 6646 SDVTList VTs = Opcode == ISD::ATOMIC_STORE ? getVTList(MVT::Other) : 6647 getVTList(VT, MVT::Other); 6648 SDValue Ops[] = {Chain, Ptr, Val}; 6649 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 6650 } 6651 6652 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 6653 EVT VT, SDValue Chain, SDValue Ptr, 6654 MachineMemOperand *MMO) { 6655 assert(Opcode == ISD::ATOMIC_LOAD && "Invalid Atomic Op"); 6656 6657 SDVTList VTs = getVTList(VT, MVT::Other); 6658 SDValue Ops[] = {Chain, Ptr}; 6659 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 6660 } 6661 6662 /// getMergeValues - Create a MERGE_VALUES node from the given operands. 6663 SDValue SelectionDAG::getMergeValues(ArrayRef<SDValue> Ops, const SDLoc &dl) { 6664 if (Ops.size() == 1) 6665 return Ops[0]; 6666 6667 SmallVector<EVT, 4> VTs; 6668 VTs.reserve(Ops.size()); 6669 for (unsigned i = 0; i < Ops.size(); ++i) 6670 VTs.push_back(Ops[i].getValueType()); 6671 return getNode(ISD::MERGE_VALUES, dl, getVTList(VTs), Ops); 6672 } 6673 6674 SDValue SelectionDAG::getMemIntrinsicNode( 6675 unsigned Opcode, const SDLoc &dl, SDVTList VTList, ArrayRef<SDValue> Ops, 6676 EVT MemVT, MachinePointerInfo PtrInfo, Align Alignment, 6677 MachineMemOperand::Flags Flags, uint64_t Size, const AAMDNodes &AAInfo) { 6678 if (!Size && MemVT.isScalableVector()) 6679 Size = MemoryLocation::UnknownSize; 6680 else if (!Size) 6681 Size = MemVT.getStoreSize(); 6682 6683 MachineFunction &MF = getMachineFunction(); 6684 MachineMemOperand *MMO = 6685 MF.getMachineMemOperand(PtrInfo, Flags, Size, Alignment, AAInfo); 6686 6687 return getMemIntrinsicNode(Opcode, dl, VTList, Ops, MemVT, MMO); 6688 } 6689 6690 SDValue SelectionDAG::getMemIntrinsicNode(unsigned Opcode, const SDLoc &dl, 6691 SDVTList VTList, 6692 ArrayRef<SDValue> Ops, EVT MemVT, 6693 MachineMemOperand *MMO) { 6694 assert((Opcode == ISD::INTRINSIC_VOID || 6695 Opcode == ISD::INTRINSIC_W_CHAIN || 6696 Opcode == ISD::PREFETCH || 6697 ((int)Opcode <= std::numeric_limits<int>::max() && 6698 (int)Opcode >= ISD::FIRST_TARGET_MEMORY_OPCODE)) && 6699 "Opcode is not a memory-accessing opcode!"); 6700 6701 // Memoize the node unless it returns a flag. 6702 MemIntrinsicSDNode *N; 6703 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 6704 FoldingSetNodeID ID; 6705 AddNodeIDNode(ID, Opcode, VTList, Ops); 6706 ID.AddInteger(getSyntheticNodeSubclassData<MemIntrinsicSDNode>( 6707 Opcode, dl.getIROrder(), VTList, MemVT, MMO)); 6708 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 6709 void *IP = nullptr; 6710 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 6711 cast<MemIntrinsicSDNode>(E)->refineAlignment(MMO); 6712 return SDValue(E, 0); 6713 } 6714 6715 N = newSDNode<MemIntrinsicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 6716 VTList, MemVT, MMO); 6717 createOperands(N, Ops); 6718 6719 CSEMap.InsertNode(N, IP); 6720 } else { 6721 N = newSDNode<MemIntrinsicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 6722 VTList, MemVT, MMO); 6723 createOperands(N, Ops); 6724 } 6725 InsertNode(N); 6726 SDValue V(N, 0); 6727 NewSDValueDbgMsg(V, "Creating new node: ", this); 6728 return V; 6729 } 6730 6731 SDValue SelectionDAG::getLifetimeNode(bool IsStart, const SDLoc &dl, 6732 SDValue Chain, int FrameIndex, 6733 int64_t Size, int64_t Offset) { 6734 const unsigned Opcode = IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END; 6735 const auto VTs = getVTList(MVT::Other); 6736 SDValue Ops[2] = { 6737 Chain, 6738 getFrameIndex(FrameIndex, 6739 getTargetLoweringInfo().getFrameIndexTy(getDataLayout()), 6740 true)}; 6741 6742 FoldingSetNodeID ID; 6743 AddNodeIDNode(ID, Opcode, VTs, Ops); 6744 ID.AddInteger(FrameIndex); 6745 ID.AddInteger(Size); 6746 ID.AddInteger(Offset); 6747 void *IP = nullptr; 6748 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 6749 return SDValue(E, 0); 6750 6751 LifetimeSDNode *N = newSDNode<LifetimeSDNode>( 6752 Opcode, dl.getIROrder(), dl.getDebugLoc(), VTs, Size, Offset); 6753 createOperands(N, Ops); 6754 CSEMap.InsertNode(N, IP); 6755 InsertNode(N); 6756 SDValue V(N, 0); 6757 NewSDValueDbgMsg(V, "Creating new node: ", this); 6758 return V; 6759 } 6760 6761 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a 6762 /// MachinePointerInfo record from it. This is particularly useful because the 6763 /// code generator has many cases where it doesn't bother passing in a 6764 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst". 6765 static MachinePointerInfo InferPointerInfo(const MachinePointerInfo &Info, 6766 SelectionDAG &DAG, SDValue Ptr, 6767 int64_t Offset = 0) { 6768 // If this is FI+Offset, we can model it. 6769 if (const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) 6770 return MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), 6771 FI->getIndex(), Offset); 6772 6773 // If this is (FI+Offset1)+Offset2, we can model it. 6774 if (Ptr.getOpcode() != ISD::ADD || 6775 !isa<ConstantSDNode>(Ptr.getOperand(1)) || 6776 !isa<FrameIndexSDNode>(Ptr.getOperand(0))) 6777 return Info; 6778 6779 int FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); 6780 return MachinePointerInfo::getFixedStack( 6781 DAG.getMachineFunction(), FI, 6782 Offset + cast<ConstantSDNode>(Ptr.getOperand(1))->getSExtValue()); 6783 } 6784 6785 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a 6786 /// MachinePointerInfo record from it. This is particularly useful because the 6787 /// code generator has many cases where it doesn't bother passing in a 6788 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst". 6789 static MachinePointerInfo InferPointerInfo(const MachinePointerInfo &Info, 6790 SelectionDAG &DAG, SDValue Ptr, 6791 SDValue OffsetOp) { 6792 // If the 'Offset' value isn't a constant, we can't handle this. 6793 if (ConstantSDNode *OffsetNode = dyn_cast<ConstantSDNode>(OffsetOp)) 6794 return InferPointerInfo(Info, DAG, Ptr, OffsetNode->getSExtValue()); 6795 if (OffsetOp.isUndef()) 6796 return InferPointerInfo(Info, DAG, Ptr); 6797 return Info; 6798 } 6799 6800 SDValue SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, 6801 EVT VT, const SDLoc &dl, SDValue Chain, 6802 SDValue Ptr, SDValue Offset, 6803 MachinePointerInfo PtrInfo, EVT MemVT, 6804 Align Alignment, 6805 MachineMemOperand::Flags MMOFlags, 6806 const AAMDNodes &AAInfo, const MDNode *Ranges) { 6807 assert(Chain.getValueType() == MVT::Other && 6808 "Invalid chain type"); 6809 6810 MMOFlags |= MachineMemOperand::MOLoad; 6811 assert((MMOFlags & MachineMemOperand::MOStore) == 0); 6812 // If we don't have a PtrInfo, infer the trivial frame index case to simplify 6813 // clients. 6814 if (PtrInfo.V.isNull()) 6815 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr, Offset); 6816 6817 uint64_t Size = MemoryLocation::getSizeOrUnknown(MemVT.getStoreSize()); 6818 MachineFunction &MF = getMachineFunction(); 6819 MachineMemOperand *MMO = MF.getMachineMemOperand(PtrInfo, MMOFlags, Size, 6820 Alignment, AAInfo, Ranges); 6821 return getLoad(AM, ExtType, VT, dl, Chain, Ptr, Offset, MemVT, MMO); 6822 } 6823 6824 SDValue SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, 6825 EVT VT, const SDLoc &dl, SDValue Chain, 6826 SDValue Ptr, SDValue Offset, EVT MemVT, 6827 MachineMemOperand *MMO) { 6828 if (VT == MemVT) { 6829 ExtType = ISD::NON_EXTLOAD; 6830 } else if (ExtType == ISD::NON_EXTLOAD) { 6831 assert(VT == MemVT && "Non-extending load from different memory type!"); 6832 } else { 6833 // Extending load. 6834 assert(MemVT.getScalarType().bitsLT(VT.getScalarType()) && 6835 "Should only be an extending load, not truncating!"); 6836 assert(VT.isInteger() == MemVT.isInteger() && 6837 "Cannot convert from FP to Int or Int -> FP!"); 6838 assert(VT.isVector() == MemVT.isVector() && 6839 "Cannot use an ext load to convert to or from a vector!"); 6840 assert((!VT.isVector() || 6841 VT.getVectorNumElements() == MemVT.getVectorNumElements()) && 6842 "Cannot use an ext load to change the number of vector elements!"); 6843 } 6844 6845 bool Indexed = AM != ISD::UNINDEXED; 6846 assert((Indexed || Offset.isUndef()) && "Unindexed load with an offset!"); 6847 6848 SDVTList VTs = Indexed ? 6849 getVTList(VT, Ptr.getValueType(), MVT::Other) : getVTList(VT, MVT::Other); 6850 SDValue Ops[] = { Chain, Ptr, Offset }; 6851 FoldingSetNodeID ID; 6852 AddNodeIDNode(ID, ISD::LOAD, VTs, Ops); 6853 ID.AddInteger(MemVT.getRawBits()); 6854 ID.AddInteger(getSyntheticNodeSubclassData<LoadSDNode>( 6855 dl.getIROrder(), VTs, AM, ExtType, MemVT, MMO)); 6856 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 6857 void *IP = nullptr; 6858 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 6859 cast<LoadSDNode>(E)->refineAlignment(MMO); 6860 return SDValue(E, 0); 6861 } 6862 auto *N = newSDNode<LoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 6863 ExtType, MemVT, MMO); 6864 createOperands(N, Ops); 6865 6866 CSEMap.InsertNode(N, IP); 6867 InsertNode(N); 6868 SDValue V(N, 0); 6869 NewSDValueDbgMsg(V, "Creating new node: ", this); 6870 return V; 6871 } 6872 6873 SDValue SelectionDAG::getLoad(EVT VT, const SDLoc &dl, SDValue Chain, 6874 SDValue Ptr, MachinePointerInfo PtrInfo, 6875 MaybeAlign Alignment, 6876 MachineMemOperand::Flags MMOFlags, 6877 const AAMDNodes &AAInfo, const MDNode *Ranges) { 6878 SDValue Undef = getUNDEF(Ptr.getValueType()); 6879 return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 6880 PtrInfo, VT, Alignment, MMOFlags, AAInfo, Ranges); 6881 } 6882 6883 SDValue SelectionDAG::getLoad(EVT VT, const SDLoc &dl, SDValue Chain, 6884 SDValue Ptr, MachineMemOperand *MMO) { 6885 SDValue Undef = getUNDEF(Ptr.getValueType()); 6886 return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 6887 VT, MMO); 6888 } 6889 6890 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, 6891 EVT VT, SDValue Chain, SDValue Ptr, 6892 MachinePointerInfo PtrInfo, EVT MemVT, 6893 MaybeAlign Alignment, 6894 MachineMemOperand::Flags MMOFlags, 6895 const AAMDNodes &AAInfo) { 6896 SDValue Undef = getUNDEF(Ptr.getValueType()); 6897 return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, PtrInfo, 6898 MemVT, Alignment, MMOFlags, AAInfo); 6899 } 6900 6901 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, 6902 EVT VT, SDValue Chain, SDValue Ptr, EVT MemVT, 6903 MachineMemOperand *MMO) { 6904 SDValue Undef = getUNDEF(Ptr.getValueType()); 6905 return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, 6906 MemVT, MMO); 6907 } 6908 6909 SDValue SelectionDAG::getIndexedLoad(SDValue OrigLoad, const SDLoc &dl, 6910 SDValue Base, SDValue Offset, 6911 ISD::MemIndexedMode AM) { 6912 LoadSDNode *LD = cast<LoadSDNode>(OrigLoad); 6913 assert(LD->getOffset().isUndef() && "Load is already a indexed load!"); 6914 // Don't propagate the invariant or dereferenceable flags. 6915 auto MMOFlags = 6916 LD->getMemOperand()->getFlags() & 6917 ~(MachineMemOperand::MOInvariant | MachineMemOperand::MODereferenceable); 6918 return getLoad(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl, 6919 LD->getChain(), Base, Offset, LD->getPointerInfo(), 6920 LD->getMemoryVT(), LD->getAlignment(), MMOFlags, 6921 LD->getAAInfo()); 6922 } 6923 6924 SDValue SelectionDAG::getStore(SDValue Chain, const SDLoc &dl, SDValue Val, 6925 SDValue Ptr, MachinePointerInfo PtrInfo, 6926 Align Alignment, 6927 MachineMemOperand::Flags MMOFlags, 6928 const AAMDNodes &AAInfo) { 6929 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 6930 6931 MMOFlags |= MachineMemOperand::MOStore; 6932 assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 6933 6934 if (PtrInfo.V.isNull()) 6935 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr); 6936 6937 MachineFunction &MF = getMachineFunction(); 6938 uint64_t Size = 6939 MemoryLocation::getSizeOrUnknown(Val.getValueType().getStoreSize()); 6940 MachineMemOperand *MMO = 6941 MF.getMachineMemOperand(PtrInfo, MMOFlags, Size, Alignment, AAInfo); 6942 return getStore(Chain, dl, Val, Ptr, MMO); 6943 } 6944 6945 SDValue SelectionDAG::getStore(SDValue Chain, const SDLoc &dl, SDValue Val, 6946 SDValue Ptr, MachineMemOperand *MMO) { 6947 assert(Chain.getValueType() == MVT::Other && 6948 "Invalid chain type"); 6949 EVT VT = Val.getValueType(); 6950 SDVTList VTs = getVTList(MVT::Other); 6951 SDValue Undef = getUNDEF(Ptr.getValueType()); 6952 SDValue Ops[] = { Chain, Val, Ptr, Undef }; 6953 FoldingSetNodeID ID; 6954 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 6955 ID.AddInteger(VT.getRawBits()); 6956 ID.AddInteger(getSyntheticNodeSubclassData<StoreSDNode>( 6957 dl.getIROrder(), VTs, ISD::UNINDEXED, false, VT, MMO)); 6958 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 6959 void *IP = nullptr; 6960 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 6961 cast<StoreSDNode>(E)->refineAlignment(MMO); 6962 return SDValue(E, 0); 6963 } 6964 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 6965 ISD::UNINDEXED, false, VT, MMO); 6966 createOperands(N, Ops); 6967 6968 CSEMap.InsertNode(N, IP); 6969 InsertNode(N); 6970 SDValue V(N, 0); 6971 NewSDValueDbgMsg(V, "Creating new node: ", this); 6972 return V; 6973 } 6974 6975 SDValue SelectionDAG::getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, 6976 SDValue Ptr, MachinePointerInfo PtrInfo, 6977 EVT SVT, Align Alignment, 6978 MachineMemOperand::Flags MMOFlags, 6979 const AAMDNodes &AAInfo) { 6980 assert(Chain.getValueType() == MVT::Other && 6981 "Invalid chain type"); 6982 6983 MMOFlags |= MachineMemOperand::MOStore; 6984 assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 6985 6986 if (PtrInfo.V.isNull()) 6987 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr); 6988 6989 MachineFunction &MF = getMachineFunction(); 6990 MachineMemOperand *MMO = MF.getMachineMemOperand( 6991 PtrInfo, MMOFlags, SVT.getStoreSize(), Alignment, AAInfo); 6992 return getTruncStore(Chain, dl, Val, Ptr, SVT, MMO); 6993 } 6994 6995 SDValue SelectionDAG::getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, 6996 SDValue Ptr, EVT SVT, 6997 MachineMemOperand *MMO) { 6998 EVT VT = Val.getValueType(); 6999 7000 assert(Chain.getValueType() == MVT::Other && 7001 "Invalid chain type"); 7002 if (VT == SVT) 7003 return getStore(Chain, dl, Val, Ptr, MMO); 7004 7005 assert(SVT.getScalarType().bitsLT(VT.getScalarType()) && 7006 "Should only be a truncating store, not extending!"); 7007 assert(VT.isInteger() == SVT.isInteger() && 7008 "Can't do FP-INT conversion!"); 7009 assert(VT.isVector() == SVT.isVector() && 7010 "Cannot use trunc store to convert to or from a vector!"); 7011 assert((!VT.isVector() || 7012 VT.getVectorNumElements() == SVT.getVectorNumElements()) && 7013 "Cannot use trunc store to change the number of vector elements!"); 7014 7015 SDVTList VTs = getVTList(MVT::Other); 7016 SDValue Undef = getUNDEF(Ptr.getValueType()); 7017 SDValue Ops[] = { Chain, Val, Ptr, Undef }; 7018 FoldingSetNodeID ID; 7019 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 7020 ID.AddInteger(SVT.getRawBits()); 7021 ID.AddInteger(getSyntheticNodeSubclassData<StoreSDNode>( 7022 dl.getIROrder(), VTs, ISD::UNINDEXED, true, SVT, MMO)); 7023 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7024 void *IP = nullptr; 7025 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7026 cast<StoreSDNode>(E)->refineAlignment(MMO); 7027 return SDValue(E, 0); 7028 } 7029 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7030 ISD::UNINDEXED, true, SVT, MMO); 7031 createOperands(N, Ops); 7032 7033 CSEMap.InsertNode(N, IP); 7034 InsertNode(N); 7035 SDValue V(N, 0); 7036 NewSDValueDbgMsg(V, "Creating new node: ", this); 7037 return V; 7038 } 7039 7040 SDValue SelectionDAG::getIndexedStore(SDValue OrigStore, const SDLoc &dl, 7041 SDValue Base, SDValue Offset, 7042 ISD::MemIndexedMode AM) { 7043 StoreSDNode *ST = cast<StoreSDNode>(OrigStore); 7044 assert(ST->getOffset().isUndef() && "Store is already a indexed store!"); 7045 SDVTList VTs = getVTList(Base.getValueType(), MVT::Other); 7046 SDValue Ops[] = { ST->getChain(), ST->getValue(), Base, Offset }; 7047 FoldingSetNodeID ID; 7048 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 7049 ID.AddInteger(ST->getMemoryVT().getRawBits()); 7050 ID.AddInteger(ST->getRawSubclassData()); 7051 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 7052 void *IP = nullptr; 7053 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 7054 return SDValue(E, 0); 7055 7056 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7057 ST->isTruncatingStore(), ST->getMemoryVT(), 7058 ST->getMemOperand()); 7059 createOperands(N, Ops); 7060 7061 CSEMap.InsertNode(N, IP); 7062 InsertNode(N); 7063 SDValue V(N, 0); 7064 NewSDValueDbgMsg(V, "Creating new node: ", this); 7065 return V; 7066 } 7067 7068 SDValue SelectionDAG::getMaskedLoad(EVT VT, const SDLoc &dl, SDValue Chain, 7069 SDValue Base, SDValue Offset, SDValue Mask, 7070 SDValue PassThru, EVT MemVT, 7071 MachineMemOperand *MMO, 7072 ISD::MemIndexedMode AM, 7073 ISD::LoadExtType ExtTy, bool isExpanding) { 7074 bool Indexed = AM != ISD::UNINDEXED; 7075 assert((Indexed || Offset.isUndef()) && 7076 "Unindexed masked load with an offset!"); 7077 SDVTList VTs = Indexed ? getVTList(VT, Base.getValueType(), MVT::Other) 7078 : getVTList(VT, MVT::Other); 7079 SDValue Ops[] = {Chain, Base, Offset, Mask, PassThru}; 7080 FoldingSetNodeID ID; 7081 AddNodeIDNode(ID, ISD::MLOAD, VTs, Ops); 7082 ID.AddInteger(MemVT.getRawBits()); 7083 ID.AddInteger(getSyntheticNodeSubclassData<MaskedLoadSDNode>( 7084 dl.getIROrder(), VTs, AM, ExtTy, isExpanding, MemVT, MMO)); 7085 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7086 void *IP = nullptr; 7087 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7088 cast<MaskedLoadSDNode>(E)->refineAlignment(MMO); 7089 return SDValue(E, 0); 7090 } 7091 auto *N = newSDNode<MaskedLoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7092 AM, ExtTy, isExpanding, MemVT, MMO); 7093 createOperands(N, Ops); 7094 7095 CSEMap.InsertNode(N, IP); 7096 InsertNode(N); 7097 SDValue V(N, 0); 7098 NewSDValueDbgMsg(V, "Creating new node: ", this); 7099 return V; 7100 } 7101 7102 SDValue SelectionDAG::getIndexedMaskedLoad(SDValue OrigLoad, const SDLoc &dl, 7103 SDValue Base, SDValue Offset, 7104 ISD::MemIndexedMode AM) { 7105 MaskedLoadSDNode *LD = cast<MaskedLoadSDNode>(OrigLoad); 7106 assert(LD->getOffset().isUndef() && "Masked load is already a indexed load!"); 7107 return getMaskedLoad(OrigLoad.getValueType(), dl, LD->getChain(), Base, 7108 Offset, LD->getMask(), LD->getPassThru(), 7109 LD->getMemoryVT(), LD->getMemOperand(), AM, 7110 LD->getExtensionType(), LD->isExpandingLoad()); 7111 } 7112 7113 SDValue SelectionDAG::getMaskedStore(SDValue Chain, const SDLoc &dl, 7114 SDValue Val, SDValue Base, SDValue Offset, 7115 SDValue Mask, EVT MemVT, 7116 MachineMemOperand *MMO, 7117 ISD::MemIndexedMode AM, bool IsTruncating, 7118 bool IsCompressing) { 7119 assert(Chain.getValueType() == MVT::Other && 7120 "Invalid chain type"); 7121 bool Indexed = AM != ISD::UNINDEXED; 7122 assert((Indexed || Offset.isUndef()) && 7123 "Unindexed masked store with an offset!"); 7124 SDVTList VTs = Indexed ? getVTList(Base.getValueType(), MVT::Other) 7125 : getVTList(MVT::Other); 7126 SDValue Ops[] = {Chain, Val, Base, Offset, Mask}; 7127 FoldingSetNodeID ID; 7128 AddNodeIDNode(ID, ISD::MSTORE, VTs, Ops); 7129 ID.AddInteger(MemVT.getRawBits()); 7130 ID.AddInteger(getSyntheticNodeSubclassData<MaskedStoreSDNode>( 7131 dl.getIROrder(), VTs, AM, IsTruncating, IsCompressing, MemVT, MMO)); 7132 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7133 void *IP = nullptr; 7134 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7135 cast<MaskedStoreSDNode>(E)->refineAlignment(MMO); 7136 return SDValue(E, 0); 7137 } 7138 auto *N = 7139 newSDNode<MaskedStoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7140 IsTruncating, IsCompressing, MemVT, MMO); 7141 createOperands(N, Ops); 7142 7143 CSEMap.InsertNode(N, IP); 7144 InsertNode(N); 7145 SDValue V(N, 0); 7146 NewSDValueDbgMsg(V, "Creating new node: ", this); 7147 return V; 7148 } 7149 7150 SDValue SelectionDAG::getIndexedMaskedStore(SDValue OrigStore, const SDLoc &dl, 7151 SDValue Base, SDValue Offset, 7152 ISD::MemIndexedMode AM) { 7153 MaskedStoreSDNode *ST = cast<MaskedStoreSDNode>(OrigStore); 7154 assert(ST->getOffset().isUndef() && 7155 "Masked store is already a indexed store!"); 7156 return getMaskedStore(ST->getChain(), dl, ST->getValue(), Base, Offset, 7157 ST->getMask(), ST->getMemoryVT(), ST->getMemOperand(), 7158 AM, ST->isTruncatingStore(), ST->isCompressingStore()); 7159 } 7160 7161 SDValue SelectionDAG::getMaskedGather(SDVTList VTs, EVT VT, const SDLoc &dl, 7162 ArrayRef<SDValue> Ops, 7163 MachineMemOperand *MMO, 7164 ISD::MemIndexType IndexType) { 7165 assert(Ops.size() == 6 && "Incompatible number of operands"); 7166 7167 FoldingSetNodeID ID; 7168 AddNodeIDNode(ID, ISD::MGATHER, VTs, Ops); 7169 ID.AddInteger(VT.getRawBits()); 7170 ID.AddInteger(getSyntheticNodeSubclassData<MaskedGatherSDNode>( 7171 dl.getIROrder(), VTs, VT, MMO, IndexType)); 7172 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7173 void *IP = nullptr; 7174 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7175 cast<MaskedGatherSDNode>(E)->refineAlignment(MMO); 7176 return SDValue(E, 0); 7177 } 7178 7179 auto *N = newSDNode<MaskedGatherSDNode>(dl.getIROrder(), dl.getDebugLoc(), 7180 VTs, VT, MMO, IndexType); 7181 createOperands(N, Ops); 7182 7183 assert(N->getPassThru().getValueType() == N->getValueType(0) && 7184 "Incompatible type of the PassThru value in MaskedGatherSDNode"); 7185 assert(N->getMask().getValueType().getVectorNumElements() == 7186 N->getValueType(0).getVectorNumElements() && 7187 "Vector width mismatch between mask and data"); 7188 assert(N->getIndex().getValueType().getVectorNumElements() >= 7189 N->getValueType(0).getVectorNumElements() && 7190 "Vector width mismatch between index and data"); 7191 assert(isa<ConstantSDNode>(N->getScale()) && 7192 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 7193 "Scale should be a constant power of 2"); 7194 7195 CSEMap.InsertNode(N, IP); 7196 InsertNode(N); 7197 SDValue V(N, 0); 7198 NewSDValueDbgMsg(V, "Creating new node: ", this); 7199 return V; 7200 } 7201 7202 SDValue SelectionDAG::getMaskedScatter(SDVTList VTs, EVT VT, const SDLoc &dl, 7203 ArrayRef<SDValue> Ops, 7204 MachineMemOperand *MMO, 7205 ISD::MemIndexType IndexType) { 7206 assert(Ops.size() == 6 && "Incompatible number of operands"); 7207 7208 FoldingSetNodeID ID; 7209 AddNodeIDNode(ID, ISD::MSCATTER, VTs, Ops); 7210 ID.AddInteger(VT.getRawBits()); 7211 ID.AddInteger(getSyntheticNodeSubclassData<MaskedScatterSDNode>( 7212 dl.getIROrder(), VTs, VT, MMO, IndexType)); 7213 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7214 void *IP = nullptr; 7215 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7216 cast<MaskedScatterSDNode>(E)->refineAlignment(MMO); 7217 return SDValue(E, 0); 7218 } 7219 auto *N = newSDNode<MaskedScatterSDNode>(dl.getIROrder(), dl.getDebugLoc(), 7220 VTs, VT, MMO, IndexType); 7221 createOperands(N, Ops); 7222 7223 assert(N->getMask().getValueType().getVectorNumElements() == 7224 N->getValue().getValueType().getVectorNumElements() && 7225 "Vector width mismatch between mask and data"); 7226 assert(N->getIndex().getValueType().getVectorNumElements() >= 7227 N->getValue().getValueType().getVectorNumElements() && 7228 "Vector width mismatch between index and data"); 7229 assert(isa<ConstantSDNode>(N->getScale()) && 7230 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 7231 "Scale should be a constant power of 2"); 7232 7233 CSEMap.InsertNode(N, IP); 7234 InsertNode(N); 7235 SDValue V(N, 0); 7236 NewSDValueDbgMsg(V, "Creating new node: ", this); 7237 return V; 7238 } 7239 7240 SDValue SelectionDAG::simplifySelect(SDValue Cond, SDValue T, SDValue F) { 7241 // select undef, T, F --> T (if T is a constant), otherwise F 7242 // select, ?, undef, F --> F 7243 // select, ?, T, undef --> T 7244 if (Cond.isUndef()) 7245 return isConstantValueOfAnyType(T) ? T : F; 7246 if (T.isUndef()) 7247 return F; 7248 if (F.isUndef()) 7249 return T; 7250 7251 // select true, T, F --> T 7252 // select false, T, F --> F 7253 if (auto *CondC = dyn_cast<ConstantSDNode>(Cond)) 7254 return CondC->isNullValue() ? F : T; 7255 7256 // TODO: This should simplify VSELECT with constant condition using something 7257 // like this (but check boolean contents to be complete?): 7258 // if (ISD::isBuildVectorAllOnes(Cond.getNode())) 7259 // return T; 7260 // if (ISD::isBuildVectorAllZeros(Cond.getNode())) 7261 // return F; 7262 7263 // select ?, T, T --> T 7264 if (T == F) 7265 return T; 7266 7267 return SDValue(); 7268 } 7269 7270 SDValue SelectionDAG::simplifyShift(SDValue X, SDValue Y) { 7271 // shift undef, Y --> 0 (can always assume that the undef value is 0) 7272 if (X.isUndef()) 7273 return getConstant(0, SDLoc(X.getNode()), X.getValueType()); 7274 // shift X, undef --> undef (because it may shift by the bitwidth) 7275 if (Y.isUndef()) 7276 return getUNDEF(X.getValueType()); 7277 7278 // shift 0, Y --> 0 7279 // shift X, 0 --> X 7280 if (isNullOrNullSplat(X) || isNullOrNullSplat(Y)) 7281 return X; 7282 7283 // shift X, C >= bitwidth(X) --> undef 7284 // All vector elements must be too big (or undef) to avoid partial undefs. 7285 auto isShiftTooBig = [X](ConstantSDNode *Val) { 7286 return !Val || Val->getAPIntValue().uge(X.getScalarValueSizeInBits()); 7287 }; 7288 if (ISD::matchUnaryPredicate(Y, isShiftTooBig, true)) 7289 return getUNDEF(X.getValueType()); 7290 7291 return SDValue(); 7292 } 7293 7294 SDValue SelectionDAG::simplifyFPBinop(unsigned Opcode, SDValue X, SDValue Y, 7295 SDNodeFlags Flags) { 7296 // If this operation has 'nnan' or 'ninf' and at least 1 disallowed operand 7297 // (an undef operand can be chosen to be Nan/Inf), then the result of this 7298 // operation is poison. That result can be relaxed to undef. 7299 ConstantFPSDNode *XC = isConstOrConstSplatFP(X, /* AllowUndefs */ true); 7300 ConstantFPSDNode *YC = isConstOrConstSplatFP(Y, /* AllowUndefs */ true); 7301 bool HasNan = (XC && XC->getValueAPF().isNaN()) || 7302 (YC && YC->getValueAPF().isNaN()); 7303 bool HasInf = (XC && XC->getValueAPF().isInfinity()) || 7304 (YC && YC->getValueAPF().isInfinity()); 7305 7306 if (Flags.hasNoNaNs() && (HasNan || X.isUndef() || Y.isUndef())) 7307 return getUNDEF(X.getValueType()); 7308 7309 if (Flags.hasNoInfs() && (HasInf || X.isUndef() || Y.isUndef())) 7310 return getUNDEF(X.getValueType()); 7311 7312 if (!YC) 7313 return SDValue(); 7314 7315 // X + -0.0 --> X 7316 if (Opcode == ISD::FADD) 7317 if (YC->getValueAPF().isNegZero()) 7318 return X; 7319 7320 // X - +0.0 --> X 7321 if (Opcode == ISD::FSUB) 7322 if (YC->getValueAPF().isPosZero()) 7323 return X; 7324 7325 // X * 1.0 --> X 7326 // X / 1.0 --> X 7327 if (Opcode == ISD::FMUL || Opcode == ISD::FDIV) 7328 if (YC->getValueAPF().isExactlyValue(1.0)) 7329 return X; 7330 7331 return SDValue(); 7332 } 7333 7334 SDValue SelectionDAG::getVAArg(EVT VT, const SDLoc &dl, SDValue Chain, 7335 SDValue Ptr, SDValue SV, unsigned Align) { 7336 SDValue Ops[] = { Chain, Ptr, SV, getTargetConstant(Align, dl, MVT::i32) }; 7337 return getNode(ISD::VAARG, dl, getVTList(VT, MVT::Other), Ops); 7338 } 7339 7340 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 7341 ArrayRef<SDUse> Ops) { 7342 switch (Ops.size()) { 7343 case 0: return getNode(Opcode, DL, VT); 7344 case 1: return getNode(Opcode, DL, VT, static_cast<const SDValue>(Ops[0])); 7345 case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]); 7346 case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]); 7347 default: break; 7348 } 7349 7350 // Copy from an SDUse array into an SDValue array for use with 7351 // the regular getNode logic. 7352 SmallVector<SDValue, 8> NewOps(Ops.begin(), Ops.end()); 7353 return getNode(Opcode, DL, VT, NewOps); 7354 } 7355 7356 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 7357 ArrayRef<SDValue> Ops, const SDNodeFlags Flags) { 7358 unsigned NumOps = Ops.size(); 7359 switch (NumOps) { 7360 case 0: return getNode(Opcode, DL, VT); 7361 case 1: return getNode(Opcode, DL, VT, Ops[0], Flags); 7362 case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Flags); 7363 case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2], Flags); 7364 default: break; 7365 } 7366 7367 switch (Opcode) { 7368 default: break; 7369 case ISD::BUILD_VECTOR: 7370 // Attempt to simplify BUILD_VECTOR. 7371 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 7372 return V; 7373 break; 7374 case ISD::CONCAT_VECTORS: 7375 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 7376 return V; 7377 break; 7378 case ISD::SELECT_CC: 7379 assert(NumOps == 5 && "SELECT_CC takes 5 operands!"); 7380 assert(Ops[0].getValueType() == Ops[1].getValueType() && 7381 "LHS and RHS of condition must have same type!"); 7382 assert(Ops[2].getValueType() == Ops[3].getValueType() && 7383 "True and False arms of SelectCC must have same type!"); 7384 assert(Ops[2].getValueType() == VT && 7385 "select_cc node must be of same type as true and false value!"); 7386 break; 7387 case ISD::BR_CC: 7388 assert(NumOps == 5 && "BR_CC takes 5 operands!"); 7389 assert(Ops[2].getValueType() == Ops[3].getValueType() && 7390 "LHS/RHS of comparison should match types!"); 7391 break; 7392 } 7393 7394 // Memoize nodes. 7395 SDNode *N; 7396 SDVTList VTs = getVTList(VT); 7397 7398 if (VT != MVT::Glue) { 7399 FoldingSetNodeID ID; 7400 AddNodeIDNode(ID, Opcode, VTs, Ops); 7401 void *IP = nullptr; 7402 7403 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 7404 return SDValue(E, 0); 7405 7406 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 7407 createOperands(N, Ops); 7408 7409 CSEMap.InsertNode(N, IP); 7410 } else { 7411 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 7412 createOperands(N, Ops); 7413 } 7414 7415 InsertNode(N); 7416 SDValue V(N, 0); 7417 NewSDValueDbgMsg(V, "Creating new node: ", this); 7418 return V; 7419 } 7420 7421 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, 7422 ArrayRef<EVT> ResultTys, ArrayRef<SDValue> Ops) { 7423 return getNode(Opcode, DL, getVTList(ResultTys), Ops); 7424 } 7425 7426 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 7427 ArrayRef<SDValue> Ops, const SDNodeFlags Flags) { 7428 if (VTList.NumVTs == 1) 7429 return getNode(Opcode, DL, VTList.VTs[0], Ops); 7430 7431 switch (Opcode) { 7432 case ISD::STRICT_FP_EXTEND: 7433 assert(VTList.NumVTs == 2 && Ops.size() == 2 && 7434 "Invalid STRICT_FP_EXTEND!"); 7435 assert(VTList.VTs[0].isFloatingPoint() && 7436 Ops[1].getValueType().isFloatingPoint() && "Invalid FP cast!"); 7437 assert(VTList.VTs[0].isVector() == Ops[1].getValueType().isVector() && 7438 "STRICT_FP_EXTEND result type should be vector iff the operand " 7439 "type is vector!"); 7440 assert((!VTList.VTs[0].isVector() || 7441 VTList.VTs[0].getVectorNumElements() == 7442 Ops[1].getValueType().getVectorNumElements()) && 7443 "Vector element count mismatch!"); 7444 assert(Ops[1].getValueType().bitsLT(VTList.VTs[0]) && 7445 "Invalid fpext node, dst <= src!"); 7446 break; 7447 case ISD::STRICT_FP_ROUND: 7448 assert(VTList.NumVTs == 2 && Ops.size() == 3 && "Invalid STRICT_FP_ROUND!"); 7449 assert(VTList.VTs[0].isVector() == Ops[1].getValueType().isVector() && 7450 "STRICT_FP_ROUND result type should be vector iff the operand " 7451 "type is vector!"); 7452 assert((!VTList.VTs[0].isVector() || 7453 VTList.VTs[0].getVectorNumElements() == 7454 Ops[1].getValueType().getVectorNumElements()) && 7455 "Vector element count mismatch!"); 7456 assert(VTList.VTs[0].isFloatingPoint() && 7457 Ops[1].getValueType().isFloatingPoint() && 7458 VTList.VTs[0].bitsLT(Ops[1].getValueType()) && 7459 isa<ConstantSDNode>(Ops[2]) && 7460 (cast<ConstantSDNode>(Ops[2])->getZExtValue() == 0 || 7461 cast<ConstantSDNode>(Ops[2])->getZExtValue() == 1) && 7462 "Invalid STRICT_FP_ROUND!"); 7463 break; 7464 #if 0 7465 // FIXME: figure out how to safely handle things like 7466 // int foo(int x) { return 1 << (x & 255); } 7467 // int bar() { return foo(256); } 7468 case ISD::SRA_PARTS: 7469 case ISD::SRL_PARTS: 7470 case ISD::SHL_PARTS: 7471 if (N3.getOpcode() == ISD::SIGN_EXTEND_INREG && 7472 cast<VTSDNode>(N3.getOperand(1))->getVT() != MVT::i1) 7473 return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0)); 7474 else if (N3.getOpcode() == ISD::AND) 7475 if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(N3.getOperand(1))) { 7476 // If the and is only masking out bits that cannot effect the shift, 7477 // eliminate the and. 7478 unsigned NumBits = VT.getScalarSizeInBits()*2; 7479 if ((AndRHS->getValue() & (NumBits-1)) == NumBits-1) 7480 return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0)); 7481 } 7482 break; 7483 #endif 7484 } 7485 7486 // Memoize the node unless it returns a flag. 7487 SDNode *N; 7488 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 7489 FoldingSetNodeID ID; 7490 AddNodeIDNode(ID, Opcode, VTList, Ops); 7491 void *IP = nullptr; 7492 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 7493 return SDValue(E, 0); 7494 7495 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTList); 7496 N->setFlags(Flags); 7497 createOperands(N, Ops); 7498 CSEMap.InsertNode(N, IP); 7499 } else { 7500 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTList); 7501 createOperands(N, Ops); 7502 } 7503 InsertNode(N); 7504 SDValue V(N, 0); 7505 NewSDValueDbgMsg(V, "Creating new node: ", this); 7506 return V; 7507 } 7508 7509 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, 7510 SDVTList VTList) { 7511 return getNode(Opcode, DL, VTList, None); 7512 } 7513 7514 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 7515 SDValue N1) { 7516 SDValue Ops[] = { N1 }; 7517 return getNode(Opcode, DL, VTList, Ops); 7518 } 7519 7520 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 7521 SDValue N1, SDValue N2) { 7522 SDValue Ops[] = { N1, N2 }; 7523 return getNode(Opcode, DL, VTList, Ops); 7524 } 7525 7526 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 7527 SDValue N1, SDValue N2, SDValue N3) { 7528 SDValue Ops[] = { N1, N2, N3 }; 7529 return getNode(Opcode, DL, VTList, Ops); 7530 } 7531 7532 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 7533 SDValue N1, SDValue N2, SDValue N3, SDValue N4) { 7534 SDValue Ops[] = { N1, N2, N3, N4 }; 7535 return getNode(Opcode, DL, VTList, Ops); 7536 } 7537 7538 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 7539 SDValue N1, SDValue N2, SDValue N3, SDValue N4, 7540 SDValue N5) { 7541 SDValue Ops[] = { N1, N2, N3, N4, N5 }; 7542 return getNode(Opcode, DL, VTList, Ops); 7543 } 7544 7545 SDVTList SelectionDAG::getVTList(EVT VT) { 7546 return makeVTList(SDNode::getValueTypeList(VT), 1); 7547 } 7548 7549 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2) { 7550 FoldingSetNodeID ID; 7551 ID.AddInteger(2U); 7552 ID.AddInteger(VT1.getRawBits()); 7553 ID.AddInteger(VT2.getRawBits()); 7554 7555 void *IP = nullptr; 7556 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 7557 if (!Result) { 7558 EVT *Array = Allocator.Allocate<EVT>(2); 7559 Array[0] = VT1; 7560 Array[1] = VT2; 7561 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 2); 7562 VTListMap.InsertNode(Result, IP); 7563 } 7564 return Result->getSDVTList(); 7565 } 7566 7567 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3) { 7568 FoldingSetNodeID ID; 7569 ID.AddInteger(3U); 7570 ID.AddInteger(VT1.getRawBits()); 7571 ID.AddInteger(VT2.getRawBits()); 7572 ID.AddInteger(VT3.getRawBits()); 7573 7574 void *IP = nullptr; 7575 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 7576 if (!Result) { 7577 EVT *Array = Allocator.Allocate<EVT>(3); 7578 Array[0] = VT1; 7579 Array[1] = VT2; 7580 Array[2] = VT3; 7581 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 3); 7582 VTListMap.InsertNode(Result, IP); 7583 } 7584 return Result->getSDVTList(); 7585 } 7586 7587 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3, EVT VT4) { 7588 FoldingSetNodeID ID; 7589 ID.AddInteger(4U); 7590 ID.AddInteger(VT1.getRawBits()); 7591 ID.AddInteger(VT2.getRawBits()); 7592 ID.AddInteger(VT3.getRawBits()); 7593 ID.AddInteger(VT4.getRawBits()); 7594 7595 void *IP = nullptr; 7596 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 7597 if (!Result) { 7598 EVT *Array = Allocator.Allocate<EVT>(4); 7599 Array[0] = VT1; 7600 Array[1] = VT2; 7601 Array[2] = VT3; 7602 Array[3] = VT4; 7603 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 4); 7604 VTListMap.InsertNode(Result, IP); 7605 } 7606 return Result->getSDVTList(); 7607 } 7608 7609 SDVTList SelectionDAG::getVTList(ArrayRef<EVT> VTs) { 7610 unsigned NumVTs = VTs.size(); 7611 FoldingSetNodeID ID; 7612 ID.AddInteger(NumVTs); 7613 for (unsigned index = 0; index < NumVTs; index++) { 7614 ID.AddInteger(VTs[index].getRawBits()); 7615 } 7616 7617 void *IP = nullptr; 7618 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 7619 if (!Result) { 7620 EVT *Array = Allocator.Allocate<EVT>(NumVTs); 7621 llvm::copy(VTs, Array); 7622 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, NumVTs); 7623 VTListMap.InsertNode(Result, IP); 7624 } 7625 return Result->getSDVTList(); 7626 } 7627 7628 7629 /// UpdateNodeOperands - *Mutate* the specified node in-place to have the 7630 /// specified operands. If the resultant node already exists in the DAG, 7631 /// this does not modify the specified node, instead it returns the node that 7632 /// already exists. If the resultant node does not exist in the DAG, the 7633 /// input node is returned. As a degenerate case, if you specify the same 7634 /// input operands as the node already has, the input node is returned. 7635 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op) { 7636 assert(N->getNumOperands() == 1 && "Update with wrong number of operands"); 7637 7638 // Check to see if there is no change. 7639 if (Op == N->getOperand(0)) return N; 7640 7641 // See if the modified node already exists. 7642 void *InsertPos = nullptr; 7643 if (SDNode *Existing = FindModifiedNodeSlot(N, Op, InsertPos)) 7644 return Existing; 7645 7646 // Nope it doesn't. Remove the node from its current place in the maps. 7647 if (InsertPos) 7648 if (!RemoveNodeFromCSEMaps(N)) 7649 InsertPos = nullptr; 7650 7651 // Now we update the operands. 7652 N->OperandList[0].set(Op); 7653 7654 updateDivergence(N); 7655 // If this gets put into a CSE map, add it. 7656 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 7657 return N; 7658 } 7659 7660 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2) { 7661 assert(N->getNumOperands() == 2 && "Update with wrong number of operands"); 7662 7663 // Check to see if there is no change. 7664 if (Op1 == N->getOperand(0) && Op2 == N->getOperand(1)) 7665 return N; // No operands changed, just return the input node. 7666 7667 // See if the modified node already exists. 7668 void *InsertPos = nullptr; 7669 if (SDNode *Existing = FindModifiedNodeSlot(N, Op1, Op2, InsertPos)) 7670 return Existing; 7671 7672 // Nope it doesn't. Remove the node from its current place in the maps. 7673 if (InsertPos) 7674 if (!RemoveNodeFromCSEMaps(N)) 7675 InsertPos = nullptr; 7676 7677 // Now we update the operands. 7678 if (N->OperandList[0] != Op1) 7679 N->OperandList[0].set(Op1); 7680 if (N->OperandList[1] != Op2) 7681 N->OperandList[1].set(Op2); 7682 7683 updateDivergence(N); 7684 // If this gets put into a CSE map, add it. 7685 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 7686 return N; 7687 } 7688 7689 SDNode *SelectionDAG:: 7690 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, SDValue Op3) { 7691 SDValue Ops[] = { Op1, Op2, Op3 }; 7692 return UpdateNodeOperands(N, Ops); 7693 } 7694 7695 SDNode *SelectionDAG:: 7696 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, 7697 SDValue Op3, SDValue Op4) { 7698 SDValue Ops[] = { Op1, Op2, Op3, Op4 }; 7699 return UpdateNodeOperands(N, Ops); 7700 } 7701 7702 SDNode *SelectionDAG:: 7703 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, 7704 SDValue Op3, SDValue Op4, SDValue Op5) { 7705 SDValue Ops[] = { Op1, Op2, Op3, Op4, Op5 }; 7706 return UpdateNodeOperands(N, Ops); 7707 } 7708 7709 SDNode *SelectionDAG:: 7710 UpdateNodeOperands(SDNode *N, ArrayRef<SDValue> Ops) { 7711 unsigned NumOps = Ops.size(); 7712 assert(N->getNumOperands() == NumOps && 7713 "Update with wrong number of operands"); 7714 7715 // If no operands changed just return the input node. 7716 if (std::equal(Ops.begin(), Ops.end(), N->op_begin())) 7717 return N; 7718 7719 // See if the modified node already exists. 7720 void *InsertPos = nullptr; 7721 if (SDNode *Existing = FindModifiedNodeSlot(N, Ops, InsertPos)) 7722 return Existing; 7723 7724 // Nope it doesn't. Remove the node from its current place in the maps. 7725 if (InsertPos) 7726 if (!RemoveNodeFromCSEMaps(N)) 7727 InsertPos = nullptr; 7728 7729 // Now we update the operands. 7730 for (unsigned i = 0; i != NumOps; ++i) 7731 if (N->OperandList[i] != Ops[i]) 7732 N->OperandList[i].set(Ops[i]); 7733 7734 updateDivergence(N); 7735 // If this gets put into a CSE map, add it. 7736 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 7737 return N; 7738 } 7739 7740 /// DropOperands - Release the operands and set this node to have 7741 /// zero operands. 7742 void SDNode::DropOperands() { 7743 // Unlike the code in MorphNodeTo that does this, we don't need to 7744 // watch for dead nodes here. 7745 for (op_iterator I = op_begin(), E = op_end(); I != E; ) { 7746 SDUse &Use = *I++; 7747 Use.set(SDValue()); 7748 } 7749 } 7750 7751 void SelectionDAG::setNodeMemRefs(MachineSDNode *N, 7752 ArrayRef<MachineMemOperand *> NewMemRefs) { 7753 if (NewMemRefs.empty()) { 7754 N->clearMemRefs(); 7755 return; 7756 } 7757 7758 // Check if we can avoid allocating by storing a single reference directly. 7759 if (NewMemRefs.size() == 1) { 7760 N->MemRefs = NewMemRefs[0]; 7761 N->NumMemRefs = 1; 7762 return; 7763 } 7764 7765 MachineMemOperand **MemRefsBuffer = 7766 Allocator.template Allocate<MachineMemOperand *>(NewMemRefs.size()); 7767 llvm::copy(NewMemRefs, MemRefsBuffer); 7768 N->MemRefs = MemRefsBuffer; 7769 N->NumMemRefs = static_cast<int>(NewMemRefs.size()); 7770 } 7771 7772 /// SelectNodeTo - These are wrappers around MorphNodeTo that accept a 7773 /// machine opcode. 7774 /// 7775 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7776 EVT VT) { 7777 SDVTList VTs = getVTList(VT); 7778 return SelectNodeTo(N, MachineOpc, VTs, None); 7779 } 7780 7781 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7782 EVT VT, SDValue Op1) { 7783 SDVTList VTs = getVTList(VT); 7784 SDValue Ops[] = { Op1 }; 7785 return SelectNodeTo(N, MachineOpc, VTs, Ops); 7786 } 7787 7788 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7789 EVT VT, SDValue Op1, 7790 SDValue Op2) { 7791 SDVTList VTs = getVTList(VT); 7792 SDValue Ops[] = { Op1, Op2 }; 7793 return SelectNodeTo(N, MachineOpc, VTs, Ops); 7794 } 7795 7796 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7797 EVT VT, SDValue Op1, 7798 SDValue Op2, SDValue Op3) { 7799 SDVTList VTs = getVTList(VT); 7800 SDValue Ops[] = { Op1, Op2, Op3 }; 7801 return SelectNodeTo(N, MachineOpc, VTs, Ops); 7802 } 7803 7804 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7805 EVT VT, ArrayRef<SDValue> Ops) { 7806 SDVTList VTs = getVTList(VT); 7807 return SelectNodeTo(N, MachineOpc, VTs, Ops); 7808 } 7809 7810 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7811 EVT VT1, EVT VT2, ArrayRef<SDValue> Ops) { 7812 SDVTList VTs = getVTList(VT1, VT2); 7813 return SelectNodeTo(N, MachineOpc, VTs, Ops); 7814 } 7815 7816 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7817 EVT VT1, EVT VT2) { 7818 SDVTList VTs = getVTList(VT1, VT2); 7819 return SelectNodeTo(N, MachineOpc, VTs, None); 7820 } 7821 7822 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7823 EVT VT1, EVT VT2, EVT VT3, 7824 ArrayRef<SDValue> Ops) { 7825 SDVTList VTs = getVTList(VT1, VT2, VT3); 7826 return SelectNodeTo(N, MachineOpc, VTs, Ops); 7827 } 7828 7829 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7830 EVT VT1, EVT VT2, 7831 SDValue Op1, SDValue Op2) { 7832 SDVTList VTs = getVTList(VT1, VT2); 7833 SDValue Ops[] = { Op1, Op2 }; 7834 return SelectNodeTo(N, MachineOpc, VTs, Ops); 7835 } 7836 7837 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 7838 SDVTList VTs,ArrayRef<SDValue> Ops) { 7839 SDNode *New = MorphNodeTo(N, ~MachineOpc, VTs, Ops); 7840 // Reset the NodeID to -1. 7841 New->setNodeId(-1); 7842 if (New != N) { 7843 ReplaceAllUsesWith(N, New); 7844 RemoveDeadNode(N); 7845 } 7846 return New; 7847 } 7848 7849 /// UpdateSDLocOnMergeSDNode - If the opt level is -O0 then it throws away 7850 /// the line number information on the merged node since it is not possible to 7851 /// preserve the information that operation is associated with multiple lines. 7852 /// This will make the debugger working better at -O0, were there is a higher 7853 /// probability having other instructions associated with that line. 7854 /// 7855 /// For IROrder, we keep the smaller of the two 7856 SDNode *SelectionDAG::UpdateSDLocOnMergeSDNode(SDNode *N, const SDLoc &OLoc) { 7857 DebugLoc NLoc = N->getDebugLoc(); 7858 if (NLoc && OptLevel == CodeGenOpt::None && OLoc.getDebugLoc() != NLoc) { 7859 N->setDebugLoc(DebugLoc()); 7860 } 7861 unsigned Order = std::min(N->getIROrder(), OLoc.getIROrder()); 7862 N->setIROrder(Order); 7863 return N; 7864 } 7865 7866 /// MorphNodeTo - This *mutates* the specified node to have the specified 7867 /// return type, opcode, and operands. 7868 /// 7869 /// Note that MorphNodeTo returns the resultant node. If there is already a 7870 /// node of the specified opcode and operands, it returns that node instead of 7871 /// the current one. Note that the SDLoc need not be the same. 7872 /// 7873 /// Using MorphNodeTo is faster than creating a new node and swapping it in 7874 /// with ReplaceAllUsesWith both because it often avoids allocating a new 7875 /// node, and because it doesn't require CSE recalculation for any of 7876 /// the node's users. 7877 /// 7878 /// However, note that MorphNodeTo recursively deletes dead nodes from the DAG. 7879 /// As a consequence it isn't appropriate to use from within the DAG combiner or 7880 /// the legalizer which maintain worklists that would need to be updated when 7881 /// deleting things. 7882 SDNode *SelectionDAG::MorphNodeTo(SDNode *N, unsigned Opc, 7883 SDVTList VTs, ArrayRef<SDValue> Ops) { 7884 // If an identical node already exists, use it. 7885 void *IP = nullptr; 7886 if (VTs.VTs[VTs.NumVTs-1] != MVT::Glue) { 7887 FoldingSetNodeID ID; 7888 AddNodeIDNode(ID, Opc, VTs, Ops); 7889 if (SDNode *ON = FindNodeOrInsertPos(ID, SDLoc(N), IP)) 7890 return UpdateSDLocOnMergeSDNode(ON, SDLoc(N)); 7891 } 7892 7893 if (!RemoveNodeFromCSEMaps(N)) 7894 IP = nullptr; 7895 7896 // Start the morphing. 7897 N->NodeType = Opc; 7898 N->ValueList = VTs.VTs; 7899 N->NumValues = VTs.NumVTs; 7900 7901 // Clear the operands list, updating used nodes to remove this from their 7902 // use list. Keep track of any operands that become dead as a result. 7903 SmallPtrSet<SDNode*, 16> DeadNodeSet; 7904 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) { 7905 SDUse &Use = *I++; 7906 SDNode *Used = Use.getNode(); 7907 Use.set(SDValue()); 7908 if (Used->use_empty()) 7909 DeadNodeSet.insert(Used); 7910 } 7911 7912 // For MachineNode, initialize the memory references information. 7913 if (MachineSDNode *MN = dyn_cast<MachineSDNode>(N)) 7914 MN->clearMemRefs(); 7915 7916 // Swap for an appropriately sized array from the recycler. 7917 removeOperands(N); 7918 createOperands(N, Ops); 7919 7920 // Delete any nodes that are still dead after adding the uses for the 7921 // new operands. 7922 if (!DeadNodeSet.empty()) { 7923 SmallVector<SDNode *, 16> DeadNodes; 7924 for (SDNode *N : DeadNodeSet) 7925 if (N->use_empty()) 7926 DeadNodes.push_back(N); 7927 RemoveDeadNodes(DeadNodes); 7928 } 7929 7930 if (IP) 7931 CSEMap.InsertNode(N, IP); // Memoize the new node. 7932 return N; 7933 } 7934 7935 SDNode* SelectionDAG::mutateStrictFPToFP(SDNode *Node) { 7936 unsigned OrigOpc = Node->getOpcode(); 7937 unsigned NewOpc; 7938 switch (OrigOpc) { 7939 default: 7940 llvm_unreachable("mutateStrictFPToFP called with unexpected opcode!"); 7941 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 7942 case ISD::STRICT_##DAGN: NewOpc = ISD::DAGN; break; 7943 #define CMP_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 7944 case ISD::STRICT_##DAGN: NewOpc = ISD::SETCC; break; 7945 #include "llvm/IR/ConstrainedOps.def" 7946 } 7947 7948 assert(Node->getNumValues() == 2 && "Unexpected number of results!"); 7949 7950 // We're taking this node out of the chain, so we need to re-link things. 7951 SDValue InputChain = Node->getOperand(0); 7952 SDValue OutputChain = SDValue(Node, 1); 7953 ReplaceAllUsesOfValueWith(OutputChain, InputChain); 7954 7955 SmallVector<SDValue, 3> Ops; 7956 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) 7957 Ops.push_back(Node->getOperand(i)); 7958 7959 SDVTList VTs = getVTList(Node->getValueType(0)); 7960 SDNode *Res = MorphNodeTo(Node, NewOpc, VTs, Ops); 7961 7962 // MorphNodeTo can operate in two ways: if an existing node with the 7963 // specified operands exists, it can just return it. Otherwise, it 7964 // updates the node in place to have the requested operands. 7965 if (Res == Node) { 7966 // If we updated the node in place, reset the node ID. To the isel, 7967 // this should be just like a newly allocated machine node. 7968 Res->setNodeId(-1); 7969 } else { 7970 ReplaceAllUsesWith(Node, Res); 7971 RemoveDeadNode(Node); 7972 } 7973 7974 return Res; 7975 } 7976 7977 /// getMachineNode - These are used for target selectors to create a new node 7978 /// with specified return type(s), MachineInstr opcode, and operands. 7979 /// 7980 /// Note that getMachineNode returns the resultant node. If there is already a 7981 /// node of the specified opcode and operands, it returns that node instead of 7982 /// the current one. 7983 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 7984 EVT VT) { 7985 SDVTList VTs = getVTList(VT); 7986 return getMachineNode(Opcode, dl, VTs, None); 7987 } 7988 7989 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 7990 EVT VT, SDValue Op1) { 7991 SDVTList VTs = getVTList(VT); 7992 SDValue Ops[] = { Op1 }; 7993 return getMachineNode(Opcode, dl, VTs, Ops); 7994 } 7995 7996 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 7997 EVT VT, SDValue Op1, SDValue Op2) { 7998 SDVTList VTs = getVTList(VT); 7999 SDValue Ops[] = { Op1, Op2 }; 8000 return getMachineNode(Opcode, dl, VTs, Ops); 8001 } 8002 8003 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8004 EVT VT, SDValue Op1, SDValue Op2, 8005 SDValue Op3) { 8006 SDVTList VTs = getVTList(VT); 8007 SDValue Ops[] = { Op1, Op2, Op3 }; 8008 return getMachineNode(Opcode, dl, VTs, Ops); 8009 } 8010 8011 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8012 EVT VT, ArrayRef<SDValue> Ops) { 8013 SDVTList VTs = getVTList(VT); 8014 return getMachineNode(Opcode, dl, VTs, Ops); 8015 } 8016 8017 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8018 EVT VT1, EVT VT2, SDValue Op1, 8019 SDValue Op2) { 8020 SDVTList VTs = getVTList(VT1, VT2); 8021 SDValue Ops[] = { Op1, Op2 }; 8022 return getMachineNode(Opcode, dl, VTs, Ops); 8023 } 8024 8025 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8026 EVT VT1, EVT VT2, SDValue Op1, 8027 SDValue Op2, SDValue Op3) { 8028 SDVTList VTs = getVTList(VT1, VT2); 8029 SDValue Ops[] = { Op1, Op2, Op3 }; 8030 return getMachineNode(Opcode, dl, VTs, Ops); 8031 } 8032 8033 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8034 EVT VT1, EVT VT2, 8035 ArrayRef<SDValue> Ops) { 8036 SDVTList VTs = getVTList(VT1, VT2); 8037 return getMachineNode(Opcode, dl, VTs, Ops); 8038 } 8039 8040 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8041 EVT VT1, EVT VT2, EVT VT3, 8042 SDValue Op1, SDValue Op2) { 8043 SDVTList VTs = getVTList(VT1, VT2, VT3); 8044 SDValue Ops[] = { Op1, Op2 }; 8045 return getMachineNode(Opcode, dl, VTs, Ops); 8046 } 8047 8048 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8049 EVT VT1, EVT VT2, EVT VT3, 8050 SDValue Op1, SDValue Op2, 8051 SDValue Op3) { 8052 SDVTList VTs = getVTList(VT1, VT2, VT3); 8053 SDValue Ops[] = { Op1, Op2, Op3 }; 8054 return getMachineNode(Opcode, dl, VTs, Ops); 8055 } 8056 8057 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8058 EVT VT1, EVT VT2, EVT VT3, 8059 ArrayRef<SDValue> Ops) { 8060 SDVTList VTs = getVTList(VT1, VT2, VT3); 8061 return getMachineNode(Opcode, dl, VTs, Ops); 8062 } 8063 8064 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 8065 ArrayRef<EVT> ResultTys, 8066 ArrayRef<SDValue> Ops) { 8067 SDVTList VTs = getVTList(ResultTys); 8068 return getMachineNode(Opcode, dl, VTs, Ops); 8069 } 8070 8071 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &DL, 8072 SDVTList VTs, 8073 ArrayRef<SDValue> Ops) { 8074 bool DoCSE = VTs.VTs[VTs.NumVTs-1] != MVT::Glue; 8075 MachineSDNode *N; 8076 void *IP = nullptr; 8077 8078 if (DoCSE) { 8079 FoldingSetNodeID ID; 8080 AddNodeIDNode(ID, ~Opcode, VTs, Ops); 8081 IP = nullptr; 8082 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 8083 return cast<MachineSDNode>(UpdateSDLocOnMergeSDNode(E, DL)); 8084 } 8085 } 8086 8087 // Allocate a new MachineSDNode. 8088 N = newSDNode<MachineSDNode>(~Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 8089 createOperands(N, Ops); 8090 8091 if (DoCSE) 8092 CSEMap.InsertNode(N, IP); 8093 8094 InsertNode(N); 8095 NewSDValueDbgMsg(SDValue(N, 0), "Creating new machine node: ", this); 8096 return N; 8097 } 8098 8099 /// getTargetExtractSubreg - A convenience function for creating 8100 /// TargetOpcode::EXTRACT_SUBREG nodes. 8101 SDValue SelectionDAG::getTargetExtractSubreg(int SRIdx, const SDLoc &DL, EVT VT, 8102 SDValue Operand) { 8103 SDValue SRIdxVal = getTargetConstant(SRIdx, DL, MVT::i32); 8104 SDNode *Subreg = getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, 8105 VT, Operand, SRIdxVal); 8106 return SDValue(Subreg, 0); 8107 } 8108 8109 /// getTargetInsertSubreg - A convenience function for creating 8110 /// TargetOpcode::INSERT_SUBREG nodes. 8111 SDValue SelectionDAG::getTargetInsertSubreg(int SRIdx, const SDLoc &DL, EVT VT, 8112 SDValue Operand, SDValue Subreg) { 8113 SDValue SRIdxVal = getTargetConstant(SRIdx, DL, MVT::i32); 8114 SDNode *Result = getMachineNode(TargetOpcode::INSERT_SUBREG, DL, 8115 VT, Operand, Subreg, SRIdxVal); 8116 return SDValue(Result, 0); 8117 } 8118 8119 /// getNodeIfExists - Get the specified node if it's already available, or 8120 /// else return NULL. 8121 SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList, 8122 ArrayRef<SDValue> Ops, 8123 const SDNodeFlags Flags) { 8124 if (VTList.VTs[VTList.NumVTs - 1] != MVT::Glue) { 8125 FoldingSetNodeID ID; 8126 AddNodeIDNode(ID, Opcode, VTList, Ops); 8127 void *IP = nullptr; 8128 if (SDNode *E = FindNodeOrInsertPos(ID, SDLoc(), IP)) { 8129 E->intersectFlagsWith(Flags); 8130 return E; 8131 } 8132 } 8133 return nullptr; 8134 } 8135 8136 /// getDbgValue - Creates a SDDbgValue node. 8137 /// 8138 /// SDNode 8139 SDDbgValue *SelectionDAG::getDbgValue(DIVariable *Var, DIExpression *Expr, 8140 SDNode *N, unsigned R, bool IsIndirect, 8141 const DebugLoc &DL, unsigned O) { 8142 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 8143 "Expected inlined-at fields to agree"); 8144 return new (DbgInfo->getAlloc()) 8145 SDDbgValue(Var, Expr, N, R, IsIndirect, DL, O); 8146 } 8147 8148 /// Constant 8149 SDDbgValue *SelectionDAG::getConstantDbgValue(DIVariable *Var, 8150 DIExpression *Expr, 8151 const Value *C, 8152 const DebugLoc &DL, unsigned O) { 8153 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 8154 "Expected inlined-at fields to agree"); 8155 return new (DbgInfo->getAlloc()) SDDbgValue(Var, Expr, C, DL, O); 8156 } 8157 8158 /// FrameIndex 8159 SDDbgValue *SelectionDAG::getFrameIndexDbgValue(DIVariable *Var, 8160 DIExpression *Expr, unsigned FI, 8161 bool IsIndirect, 8162 const DebugLoc &DL, 8163 unsigned O) { 8164 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 8165 "Expected inlined-at fields to agree"); 8166 return new (DbgInfo->getAlloc()) 8167 SDDbgValue(Var, Expr, FI, IsIndirect, DL, O, SDDbgValue::FRAMEIX); 8168 } 8169 8170 /// VReg 8171 SDDbgValue *SelectionDAG::getVRegDbgValue(DIVariable *Var, 8172 DIExpression *Expr, 8173 unsigned VReg, bool IsIndirect, 8174 const DebugLoc &DL, unsigned O) { 8175 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 8176 "Expected inlined-at fields to agree"); 8177 return new (DbgInfo->getAlloc()) 8178 SDDbgValue(Var, Expr, VReg, IsIndirect, DL, O, SDDbgValue::VREG); 8179 } 8180 8181 void SelectionDAG::transferDbgValues(SDValue From, SDValue To, 8182 unsigned OffsetInBits, unsigned SizeInBits, 8183 bool InvalidateDbg) { 8184 SDNode *FromNode = From.getNode(); 8185 SDNode *ToNode = To.getNode(); 8186 assert(FromNode && ToNode && "Can't modify dbg values"); 8187 8188 // PR35338 8189 // TODO: assert(From != To && "Redundant dbg value transfer"); 8190 // TODO: assert(FromNode != ToNode && "Intranode dbg value transfer"); 8191 if (From == To || FromNode == ToNode) 8192 return; 8193 8194 if (!FromNode->getHasDebugValue()) 8195 return; 8196 8197 SmallVector<SDDbgValue *, 2> ClonedDVs; 8198 for (SDDbgValue *Dbg : GetDbgValues(FromNode)) { 8199 if (Dbg->getKind() != SDDbgValue::SDNODE || Dbg->isInvalidated()) 8200 continue; 8201 8202 // TODO: assert(!Dbg->isInvalidated() && "Transfer of invalid dbg value"); 8203 8204 // Just transfer the dbg value attached to From. 8205 if (Dbg->getResNo() != From.getResNo()) 8206 continue; 8207 8208 DIVariable *Var = Dbg->getVariable(); 8209 auto *Expr = Dbg->getExpression(); 8210 // If a fragment is requested, update the expression. 8211 if (SizeInBits) { 8212 // When splitting a larger (e.g., sign-extended) value whose 8213 // lower bits are described with an SDDbgValue, do not attempt 8214 // to transfer the SDDbgValue to the upper bits. 8215 if (auto FI = Expr->getFragmentInfo()) 8216 if (OffsetInBits + SizeInBits > FI->SizeInBits) 8217 continue; 8218 auto Fragment = DIExpression::createFragmentExpression(Expr, OffsetInBits, 8219 SizeInBits); 8220 if (!Fragment) 8221 continue; 8222 Expr = *Fragment; 8223 } 8224 // Clone the SDDbgValue and move it to To. 8225 SDDbgValue *Clone = getDbgValue( 8226 Var, Expr, ToNode, To.getResNo(), Dbg->isIndirect(), Dbg->getDebugLoc(), 8227 std::max(ToNode->getIROrder(), Dbg->getOrder())); 8228 ClonedDVs.push_back(Clone); 8229 8230 if (InvalidateDbg) { 8231 // Invalidate value and indicate the SDDbgValue should not be emitted. 8232 Dbg->setIsInvalidated(); 8233 Dbg->setIsEmitted(); 8234 } 8235 } 8236 8237 for (SDDbgValue *Dbg : ClonedDVs) 8238 AddDbgValue(Dbg, ToNode, false); 8239 } 8240 8241 void SelectionDAG::salvageDebugInfo(SDNode &N) { 8242 if (!N.getHasDebugValue()) 8243 return; 8244 8245 SmallVector<SDDbgValue *, 2> ClonedDVs; 8246 for (auto DV : GetDbgValues(&N)) { 8247 if (DV->isInvalidated()) 8248 continue; 8249 switch (N.getOpcode()) { 8250 default: 8251 break; 8252 case ISD::ADD: 8253 SDValue N0 = N.getOperand(0); 8254 SDValue N1 = N.getOperand(1); 8255 if (!isConstantIntBuildVectorOrConstantInt(N0) && 8256 isConstantIntBuildVectorOrConstantInt(N1)) { 8257 uint64_t Offset = N.getConstantOperandVal(1); 8258 // Rewrite an ADD constant node into a DIExpression. Since we are 8259 // performing arithmetic to compute the variable's *value* in the 8260 // DIExpression, we need to mark the expression with a 8261 // DW_OP_stack_value. 8262 auto *DIExpr = DV->getExpression(); 8263 DIExpr = 8264 DIExpression::prepend(DIExpr, DIExpression::StackValue, Offset); 8265 SDDbgValue *Clone = 8266 getDbgValue(DV->getVariable(), DIExpr, N0.getNode(), N0.getResNo(), 8267 DV->isIndirect(), DV->getDebugLoc(), DV->getOrder()); 8268 ClonedDVs.push_back(Clone); 8269 DV->setIsInvalidated(); 8270 DV->setIsEmitted(); 8271 LLVM_DEBUG(dbgs() << "SALVAGE: Rewriting"; 8272 N0.getNode()->dumprFull(this); 8273 dbgs() << " into " << *DIExpr << '\n'); 8274 } 8275 } 8276 } 8277 8278 for (SDDbgValue *Dbg : ClonedDVs) 8279 AddDbgValue(Dbg, Dbg->getSDNode(), false); 8280 } 8281 8282 /// Creates a SDDbgLabel node. 8283 SDDbgLabel *SelectionDAG::getDbgLabel(DILabel *Label, 8284 const DebugLoc &DL, unsigned O) { 8285 assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(DL) && 8286 "Expected inlined-at fields to agree"); 8287 return new (DbgInfo->getAlloc()) SDDbgLabel(Label, DL, O); 8288 } 8289 8290 namespace { 8291 8292 /// RAUWUpdateListener - Helper for ReplaceAllUsesWith - When the node 8293 /// pointed to by a use iterator is deleted, increment the use iterator 8294 /// so that it doesn't dangle. 8295 /// 8296 class RAUWUpdateListener : public SelectionDAG::DAGUpdateListener { 8297 SDNode::use_iterator &UI; 8298 SDNode::use_iterator &UE; 8299 8300 void NodeDeleted(SDNode *N, SDNode *E) override { 8301 // Increment the iterator as needed. 8302 while (UI != UE && N == *UI) 8303 ++UI; 8304 } 8305 8306 public: 8307 RAUWUpdateListener(SelectionDAG &d, 8308 SDNode::use_iterator &ui, 8309 SDNode::use_iterator &ue) 8310 : SelectionDAG::DAGUpdateListener(d), UI(ui), UE(ue) {} 8311 }; 8312 8313 } // end anonymous namespace 8314 8315 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 8316 /// This can cause recursive merging of nodes in the DAG. 8317 /// 8318 /// This version assumes From has a single result value. 8319 /// 8320 void SelectionDAG::ReplaceAllUsesWith(SDValue FromN, SDValue To) { 8321 SDNode *From = FromN.getNode(); 8322 assert(From->getNumValues() == 1 && FromN.getResNo() == 0 && 8323 "Cannot replace with this method!"); 8324 assert(From != To.getNode() && "Cannot replace uses of with self"); 8325 8326 // Preserve Debug Values 8327 transferDbgValues(FromN, To); 8328 8329 // Iterate over all the existing uses of From. New uses will be added 8330 // to the beginning of the use list, which we avoid visiting. 8331 // This specifically avoids visiting uses of From that arise while the 8332 // replacement is happening, because any such uses would be the result 8333 // of CSE: If an existing node looks like From after one of its operands 8334 // is replaced by To, we don't want to replace of all its users with To 8335 // too. See PR3018 for more info. 8336 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 8337 RAUWUpdateListener Listener(*this, UI, UE); 8338 while (UI != UE) { 8339 SDNode *User = *UI; 8340 8341 // This node is about to morph, remove its old self from the CSE maps. 8342 RemoveNodeFromCSEMaps(User); 8343 8344 // A user can appear in a use list multiple times, and when this 8345 // happens the uses are usually next to each other in the list. 8346 // To help reduce the number of CSE recomputations, process all 8347 // the uses of this user that we can find this way. 8348 do { 8349 SDUse &Use = UI.getUse(); 8350 ++UI; 8351 Use.set(To); 8352 if (To->isDivergent() != From->isDivergent()) 8353 updateDivergence(User); 8354 } while (UI != UE && *UI == User); 8355 // Now that we have modified User, add it back to the CSE maps. If it 8356 // already exists there, recursively merge the results together. 8357 AddModifiedNodeToCSEMaps(User); 8358 } 8359 8360 // If we just RAUW'd the root, take note. 8361 if (FromN == getRoot()) 8362 setRoot(To); 8363 } 8364 8365 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 8366 /// This can cause recursive merging of nodes in the DAG. 8367 /// 8368 /// This version assumes that for each value of From, there is a 8369 /// corresponding value in To in the same position with the same type. 8370 /// 8371 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, SDNode *To) { 8372 #ifndef NDEBUG 8373 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 8374 assert((!From->hasAnyUseOfValue(i) || 8375 From->getValueType(i) == To->getValueType(i)) && 8376 "Cannot use this version of ReplaceAllUsesWith!"); 8377 #endif 8378 8379 // Handle the trivial case. 8380 if (From == To) 8381 return; 8382 8383 // Preserve Debug Info. Only do this if there's a use. 8384 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 8385 if (From->hasAnyUseOfValue(i)) { 8386 assert((i < To->getNumValues()) && "Invalid To location"); 8387 transferDbgValues(SDValue(From, i), SDValue(To, i)); 8388 } 8389 8390 // Iterate over just the existing users of From. See the comments in 8391 // the ReplaceAllUsesWith above. 8392 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 8393 RAUWUpdateListener Listener(*this, UI, UE); 8394 while (UI != UE) { 8395 SDNode *User = *UI; 8396 8397 // This node is about to morph, remove its old self from the CSE maps. 8398 RemoveNodeFromCSEMaps(User); 8399 8400 // A user can appear in a use list multiple times, and when this 8401 // happens the uses are usually next to each other in the list. 8402 // To help reduce the number of CSE recomputations, process all 8403 // the uses of this user that we can find this way. 8404 do { 8405 SDUse &Use = UI.getUse(); 8406 ++UI; 8407 Use.setNode(To); 8408 if (To->isDivergent() != From->isDivergent()) 8409 updateDivergence(User); 8410 } while (UI != UE && *UI == User); 8411 8412 // Now that we have modified User, add it back to the CSE maps. If it 8413 // already exists there, recursively merge the results together. 8414 AddModifiedNodeToCSEMaps(User); 8415 } 8416 8417 // If we just RAUW'd the root, take note. 8418 if (From == getRoot().getNode()) 8419 setRoot(SDValue(To, getRoot().getResNo())); 8420 } 8421 8422 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 8423 /// This can cause recursive merging of nodes in the DAG. 8424 /// 8425 /// This version can replace From with any result values. To must match the 8426 /// number and types of values returned by From. 8427 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, const SDValue *To) { 8428 if (From->getNumValues() == 1) // Handle the simple case efficiently. 8429 return ReplaceAllUsesWith(SDValue(From, 0), To[0]); 8430 8431 // Preserve Debug Info. 8432 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 8433 transferDbgValues(SDValue(From, i), To[i]); 8434 8435 // Iterate over just the existing users of From. See the comments in 8436 // the ReplaceAllUsesWith above. 8437 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 8438 RAUWUpdateListener Listener(*this, UI, UE); 8439 while (UI != UE) { 8440 SDNode *User = *UI; 8441 8442 // This node is about to morph, remove its old self from the CSE maps. 8443 RemoveNodeFromCSEMaps(User); 8444 8445 // A user can appear in a use list multiple times, and when this happens the 8446 // uses are usually next to each other in the list. To help reduce the 8447 // number of CSE and divergence recomputations, process all the uses of this 8448 // user that we can find this way. 8449 bool To_IsDivergent = false; 8450 do { 8451 SDUse &Use = UI.getUse(); 8452 const SDValue &ToOp = To[Use.getResNo()]; 8453 ++UI; 8454 Use.set(ToOp); 8455 To_IsDivergent |= ToOp->isDivergent(); 8456 } while (UI != UE && *UI == User); 8457 8458 if (To_IsDivergent != From->isDivergent()) 8459 updateDivergence(User); 8460 8461 // Now that we have modified User, add it back to the CSE maps. If it 8462 // already exists there, recursively merge the results together. 8463 AddModifiedNodeToCSEMaps(User); 8464 } 8465 8466 // If we just RAUW'd the root, take note. 8467 if (From == getRoot().getNode()) 8468 setRoot(SDValue(To[getRoot().getResNo()])); 8469 } 8470 8471 /// ReplaceAllUsesOfValueWith - Replace any uses of From with To, leaving 8472 /// uses of other values produced by From.getNode() alone. The Deleted 8473 /// vector is handled the same way as for ReplaceAllUsesWith. 8474 void SelectionDAG::ReplaceAllUsesOfValueWith(SDValue From, SDValue To){ 8475 // Handle the really simple, really trivial case efficiently. 8476 if (From == To) return; 8477 8478 // Handle the simple, trivial, case efficiently. 8479 if (From.getNode()->getNumValues() == 1) { 8480 ReplaceAllUsesWith(From, To); 8481 return; 8482 } 8483 8484 // Preserve Debug Info. 8485 transferDbgValues(From, To); 8486 8487 // Iterate over just the existing users of From. See the comments in 8488 // the ReplaceAllUsesWith above. 8489 SDNode::use_iterator UI = From.getNode()->use_begin(), 8490 UE = From.getNode()->use_end(); 8491 RAUWUpdateListener Listener(*this, UI, UE); 8492 while (UI != UE) { 8493 SDNode *User = *UI; 8494 bool UserRemovedFromCSEMaps = false; 8495 8496 // A user can appear in a use list multiple times, and when this 8497 // happens the uses are usually next to each other in the list. 8498 // To help reduce the number of CSE recomputations, process all 8499 // the uses of this user that we can find this way. 8500 do { 8501 SDUse &Use = UI.getUse(); 8502 8503 // Skip uses of different values from the same node. 8504 if (Use.getResNo() != From.getResNo()) { 8505 ++UI; 8506 continue; 8507 } 8508 8509 // If this node hasn't been modified yet, it's still in the CSE maps, 8510 // so remove its old self from the CSE maps. 8511 if (!UserRemovedFromCSEMaps) { 8512 RemoveNodeFromCSEMaps(User); 8513 UserRemovedFromCSEMaps = true; 8514 } 8515 8516 ++UI; 8517 Use.set(To); 8518 if (To->isDivergent() != From->isDivergent()) 8519 updateDivergence(User); 8520 } while (UI != UE && *UI == User); 8521 // We are iterating over all uses of the From node, so if a use 8522 // doesn't use the specific value, no changes are made. 8523 if (!UserRemovedFromCSEMaps) 8524 continue; 8525 8526 // Now that we have modified User, add it back to the CSE maps. If it 8527 // already exists there, recursively merge the results together. 8528 AddModifiedNodeToCSEMaps(User); 8529 } 8530 8531 // If we just RAUW'd the root, take note. 8532 if (From == getRoot()) 8533 setRoot(To); 8534 } 8535 8536 namespace { 8537 8538 /// UseMemo - This class is used by SelectionDAG::ReplaceAllUsesOfValuesWith 8539 /// to record information about a use. 8540 struct UseMemo { 8541 SDNode *User; 8542 unsigned Index; 8543 SDUse *Use; 8544 }; 8545 8546 /// operator< - Sort Memos by User. 8547 bool operator<(const UseMemo &L, const UseMemo &R) { 8548 return (intptr_t)L.User < (intptr_t)R.User; 8549 } 8550 8551 } // end anonymous namespace 8552 8553 void SelectionDAG::updateDivergence(SDNode * N) 8554 { 8555 if (TLI->isSDNodeAlwaysUniform(N)) 8556 return; 8557 bool IsDivergent = TLI->isSDNodeSourceOfDivergence(N, FLI, DA); 8558 for (auto &Op : N->ops()) { 8559 if (Op.Val.getValueType() != MVT::Other) 8560 IsDivergent |= Op.getNode()->isDivergent(); 8561 } 8562 if (N->SDNodeBits.IsDivergent != IsDivergent) { 8563 N->SDNodeBits.IsDivergent = IsDivergent; 8564 for (auto U : N->uses()) { 8565 updateDivergence(U); 8566 } 8567 } 8568 } 8569 8570 void SelectionDAG::CreateTopologicalOrder(std::vector<SDNode *> &Order) { 8571 DenseMap<SDNode *, unsigned> Degree; 8572 Order.reserve(AllNodes.size()); 8573 for (auto &N : allnodes()) { 8574 unsigned NOps = N.getNumOperands(); 8575 Degree[&N] = NOps; 8576 if (0 == NOps) 8577 Order.push_back(&N); 8578 } 8579 for (size_t I = 0; I != Order.size(); ++I) { 8580 SDNode *N = Order[I]; 8581 for (auto U : N->uses()) { 8582 unsigned &UnsortedOps = Degree[U]; 8583 if (0 == --UnsortedOps) 8584 Order.push_back(U); 8585 } 8586 } 8587 } 8588 8589 #ifndef NDEBUG 8590 void SelectionDAG::VerifyDAGDiverence() { 8591 std::vector<SDNode *> TopoOrder; 8592 CreateTopologicalOrder(TopoOrder); 8593 const TargetLowering &TLI = getTargetLoweringInfo(); 8594 DenseMap<const SDNode *, bool> DivergenceMap; 8595 for (auto &N : allnodes()) { 8596 DivergenceMap[&N] = false; 8597 } 8598 for (auto N : TopoOrder) { 8599 bool IsDivergent = DivergenceMap[N]; 8600 bool IsSDNodeDivergent = TLI.isSDNodeSourceOfDivergence(N, FLI, DA); 8601 for (auto &Op : N->ops()) { 8602 if (Op.Val.getValueType() != MVT::Other) 8603 IsSDNodeDivergent |= DivergenceMap[Op.getNode()]; 8604 } 8605 if (!IsDivergent && IsSDNodeDivergent && !TLI.isSDNodeAlwaysUniform(N)) { 8606 DivergenceMap[N] = true; 8607 } 8608 } 8609 for (auto &N : allnodes()) { 8610 (void)N; 8611 assert(DivergenceMap[&N] == N.isDivergent() && 8612 "Divergence bit inconsistency detected\n"); 8613 } 8614 } 8615 #endif 8616 8617 /// ReplaceAllUsesOfValuesWith - Replace any uses of From with To, leaving 8618 /// uses of other values produced by From.getNode() alone. The same value 8619 /// may appear in both the From and To list. The Deleted vector is 8620 /// handled the same way as for ReplaceAllUsesWith. 8621 void SelectionDAG::ReplaceAllUsesOfValuesWith(const SDValue *From, 8622 const SDValue *To, 8623 unsigned Num){ 8624 // Handle the simple, trivial case efficiently. 8625 if (Num == 1) 8626 return ReplaceAllUsesOfValueWith(*From, *To); 8627 8628 transferDbgValues(*From, *To); 8629 8630 // Read up all the uses and make records of them. This helps 8631 // processing new uses that are introduced during the 8632 // replacement process. 8633 SmallVector<UseMemo, 4> Uses; 8634 for (unsigned i = 0; i != Num; ++i) { 8635 unsigned FromResNo = From[i].getResNo(); 8636 SDNode *FromNode = From[i].getNode(); 8637 for (SDNode::use_iterator UI = FromNode->use_begin(), 8638 E = FromNode->use_end(); UI != E; ++UI) { 8639 SDUse &Use = UI.getUse(); 8640 if (Use.getResNo() == FromResNo) { 8641 UseMemo Memo = { *UI, i, &Use }; 8642 Uses.push_back(Memo); 8643 } 8644 } 8645 } 8646 8647 // Sort the uses, so that all the uses from a given User are together. 8648 llvm::sort(Uses); 8649 8650 for (unsigned UseIndex = 0, UseIndexEnd = Uses.size(); 8651 UseIndex != UseIndexEnd; ) { 8652 // We know that this user uses some value of From. If it is the right 8653 // value, update it. 8654 SDNode *User = Uses[UseIndex].User; 8655 8656 // This node is about to morph, remove its old self from the CSE maps. 8657 RemoveNodeFromCSEMaps(User); 8658 8659 // The Uses array is sorted, so all the uses for a given User 8660 // are next to each other in the list. 8661 // To help reduce the number of CSE recomputations, process all 8662 // the uses of this user that we can find this way. 8663 do { 8664 unsigned i = Uses[UseIndex].Index; 8665 SDUse &Use = *Uses[UseIndex].Use; 8666 ++UseIndex; 8667 8668 Use.set(To[i]); 8669 } while (UseIndex != UseIndexEnd && Uses[UseIndex].User == User); 8670 8671 // Now that we have modified User, add it back to the CSE maps. If it 8672 // already exists there, recursively merge the results together. 8673 AddModifiedNodeToCSEMaps(User); 8674 } 8675 } 8676 8677 /// AssignTopologicalOrder - Assign a unique node id for each node in the DAG 8678 /// based on their topological order. It returns the maximum id and a vector 8679 /// of the SDNodes* in assigned order by reference. 8680 unsigned SelectionDAG::AssignTopologicalOrder() { 8681 unsigned DAGSize = 0; 8682 8683 // SortedPos tracks the progress of the algorithm. Nodes before it are 8684 // sorted, nodes after it are unsorted. When the algorithm completes 8685 // it is at the end of the list. 8686 allnodes_iterator SortedPos = allnodes_begin(); 8687 8688 // Visit all the nodes. Move nodes with no operands to the front of 8689 // the list immediately. Annotate nodes that do have operands with their 8690 // operand count. Before we do this, the Node Id fields of the nodes 8691 // may contain arbitrary values. After, the Node Id fields for nodes 8692 // before SortedPos will contain the topological sort index, and the 8693 // Node Id fields for nodes At SortedPos and after will contain the 8694 // count of outstanding operands. 8695 for (allnodes_iterator I = allnodes_begin(),E = allnodes_end(); I != E; ) { 8696 SDNode *N = &*I++; 8697 checkForCycles(N, this); 8698 unsigned Degree = N->getNumOperands(); 8699 if (Degree == 0) { 8700 // A node with no uses, add it to the result array immediately. 8701 N->setNodeId(DAGSize++); 8702 allnodes_iterator Q(N); 8703 if (Q != SortedPos) 8704 SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(Q)); 8705 assert(SortedPos != AllNodes.end() && "Overran node list"); 8706 ++SortedPos; 8707 } else { 8708 // Temporarily use the Node Id as scratch space for the degree count. 8709 N->setNodeId(Degree); 8710 } 8711 } 8712 8713 // Visit all the nodes. As we iterate, move nodes into sorted order, 8714 // such that by the time the end is reached all nodes will be sorted. 8715 for (SDNode &Node : allnodes()) { 8716 SDNode *N = &Node; 8717 checkForCycles(N, this); 8718 // N is in sorted position, so all its uses have one less operand 8719 // that needs to be sorted. 8720 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); 8721 UI != UE; ++UI) { 8722 SDNode *P = *UI; 8723 unsigned Degree = P->getNodeId(); 8724 assert(Degree != 0 && "Invalid node degree"); 8725 --Degree; 8726 if (Degree == 0) { 8727 // All of P's operands are sorted, so P may sorted now. 8728 P->setNodeId(DAGSize++); 8729 if (P->getIterator() != SortedPos) 8730 SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(P)); 8731 assert(SortedPos != AllNodes.end() && "Overran node list"); 8732 ++SortedPos; 8733 } else { 8734 // Update P's outstanding operand count. 8735 P->setNodeId(Degree); 8736 } 8737 } 8738 if (Node.getIterator() == SortedPos) { 8739 #ifndef NDEBUG 8740 allnodes_iterator I(N); 8741 SDNode *S = &*++I; 8742 dbgs() << "Overran sorted position:\n"; 8743 S->dumprFull(this); dbgs() << "\n"; 8744 dbgs() << "Checking if this is due to cycles\n"; 8745 checkForCycles(this, true); 8746 #endif 8747 llvm_unreachable(nullptr); 8748 } 8749 } 8750 8751 assert(SortedPos == AllNodes.end() && 8752 "Topological sort incomplete!"); 8753 assert(AllNodes.front().getOpcode() == ISD::EntryToken && 8754 "First node in topological sort is not the entry token!"); 8755 assert(AllNodes.front().getNodeId() == 0 && 8756 "First node in topological sort has non-zero id!"); 8757 assert(AllNodes.front().getNumOperands() == 0 && 8758 "First node in topological sort has operands!"); 8759 assert(AllNodes.back().getNodeId() == (int)DAGSize-1 && 8760 "Last node in topologic sort has unexpected id!"); 8761 assert(AllNodes.back().use_empty() && 8762 "Last node in topologic sort has users!"); 8763 assert(DAGSize == allnodes_size() && "Node count mismatch!"); 8764 return DAGSize; 8765 } 8766 8767 /// AddDbgValue - Add a dbg_value SDNode. If SD is non-null that means the 8768 /// value is produced by SD. 8769 void SelectionDAG::AddDbgValue(SDDbgValue *DB, SDNode *SD, bool isParameter) { 8770 if (SD) { 8771 assert(DbgInfo->getSDDbgValues(SD).empty() || SD->getHasDebugValue()); 8772 SD->setHasDebugValue(true); 8773 } 8774 DbgInfo->add(DB, SD, isParameter); 8775 } 8776 8777 void SelectionDAG::AddDbgLabel(SDDbgLabel *DB) { 8778 DbgInfo->add(DB); 8779 } 8780 8781 SDValue SelectionDAG::makeEquivalentMemoryOrdering(LoadSDNode *OldLoad, 8782 SDValue NewMemOp) { 8783 assert(isa<MemSDNode>(NewMemOp.getNode()) && "Expected a memop node"); 8784 // The new memory operation must have the same position as the old load in 8785 // terms of memory dependency. Create a TokenFactor for the old load and new 8786 // memory operation and update uses of the old load's output chain to use that 8787 // TokenFactor. 8788 SDValue OldChain = SDValue(OldLoad, 1); 8789 SDValue NewChain = SDValue(NewMemOp.getNode(), 1); 8790 if (OldChain == NewChain || !OldLoad->hasAnyUseOfValue(1)) 8791 return NewChain; 8792 8793 SDValue TokenFactor = 8794 getNode(ISD::TokenFactor, SDLoc(OldLoad), MVT::Other, OldChain, NewChain); 8795 ReplaceAllUsesOfValueWith(OldChain, TokenFactor); 8796 UpdateNodeOperands(TokenFactor.getNode(), OldChain, NewChain); 8797 return TokenFactor; 8798 } 8799 8800 SDValue SelectionDAG::getSymbolFunctionGlobalAddress(SDValue Op, 8801 Function **OutFunction) { 8802 assert(isa<ExternalSymbolSDNode>(Op) && "Node should be an ExternalSymbol"); 8803 8804 auto *Symbol = cast<ExternalSymbolSDNode>(Op)->getSymbol(); 8805 auto *Module = MF->getFunction().getParent(); 8806 auto *Function = Module->getFunction(Symbol); 8807 8808 if (OutFunction != nullptr) 8809 *OutFunction = Function; 8810 8811 if (Function != nullptr) { 8812 auto PtrTy = TLI->getPointerTy(getDataLayout(), Function->getAddressSpace()); 8813 return getGlobalAddress(Function, SDLoc(Op), PtrTy); 8814 } 8815 8816 std::string ErrorStr; 8817 raw_string_ostream ErrorFormatter(ErrorStr); 8818 8819 ErrorFormatter << "Undefined external symbol "; 8820 ErrorFormatter << '"' << Symbol << '"'; 8821 ErrorFormatter.flush(); 8822 8823 report_fatal_error(ErrorStr); 8824 } 8825 8826 //===----------------------------------------------------------------------===// 8827 // SDNode Class 8828 //===----------------------------------------------------------------------===// 8829 8830 bool llvm::isNullConstant(SDValue V) { 8831 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 8832 return Const != nullptr && Const->isNullValue(); 8833 } 8834 8835 bool llvm::isNullFPConstant(SDValue V) { 8836 ConstantFPSDNode *Const = dyn_cast<ConstantFPSDNode>(V); 8837 return Const != nullptr && Const->isZero() && !Const->isNegative(); 8838 } 8839 8840 bool llvm::isAllOnesConstant(SDValue V) { 8841 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 8842 return Const != nullptr && Const->isAllOnesValue(); 8843 } 8844 8845 bool llvm::isOneConstant(SDValue V) { 8846 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 8847 return Const != nullptr && Const->isOne(); 8848 } 8849 8850 SDValue llvm::peekThroughBitcasts(SDValue V) { 8851 while (V.getOpcode() == ISD::BITCAST) 8852 V = V.getOperand(0); 8853 return V; 8854 } 8855 8856 SDValue llvm::peekThroughOneUseBitcasts(SDValue V) { 8857 while (V.getOpcode() == ISD::BITCAST && V.getOperand(0).hasOneUse()) 8858 V = V.getOperand(0); 8859 return V; 8860 } 8861 8862 SDValue llvm::peekThroughExtractSubvectors(SDValue V) { 8863 while (V.getOpcode() == ISD::EXTRACT_SUBVECTOR) 8864 V = V.getOperand(0); 8865 return V; 8866 } 8867 8868 bool llvm::isBitwiseNot(SDValue V, bool AllowUndefs) { 8869 if (V.getOpcode() != ISD::XOR) 8870 return false; 8871 V = peekThroughBitcasts(V.getOperand(1)); 8872 unsigned NumBits = V.getScalarValueSizeInBits(); 8873 ConstantSDNode *C = 8874 isConstOrConstSplat(V, AllowUndefs, /*AllowTruncation*/ true); 8875 return C && (C->getAPIntValue().countTrailingOnes() >= NumBits); 8876 } 8877 8878 ConstantSDNode *llvm::isConstOrConstSplat(SDValue N, bool AllowUndefs, 8879 bool AllowTruncation) { 8880 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) 8881 return CN; 8882 8883 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 8884 BitVector UndefElements; 8885 ConstantSDNode *CN = BV->getConstantSplatNode(&UndefElements); 8886 8887 // BuildVectors can truncate their operands. Ignore that case here unless 8888 // AllowTruncation is set. 8889 if (CN && (UndefElements.none() || AllowUndefs)) { 8890 EVT CVT = CN->getValueType(0); 8891 EVT NSVT = N.getValueType().getScalarType(); 8892 assert(CVT.bitsGE(NSVT) && "Illegal build vector element extension"); 8893 if (AllowTruncation || (CVT == NSVT)) 8894 return CN; 8895 } 8896 } 8897 8898 return nullptr; 8899 } 8900 8901 ConstantSDNode *llvm::isConstOrConstSplat(SDValue N, const APInt &DemandedElts, 8902 bool AllowUndefs, 8903 bool AllowTruncation) { 8904 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) 8905 return CN; 8906 8907 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 8908 BitVector UndefElements; 8909 ConstantSDNode *CN = BV->getConstantSplatNode(DemandedElts, &UndefElements); 8910 8911 // BuildVectors can truncate their operands. Ignore that case here unless 8912 // AllowTruncation is set. 8913 if (CN && (UndefElements.none() || AllowUndefs)) { 8914 EVT CVT = CN->getValueType(0); 8915 EVT NSVT = N.getValueType().getScalarType(); 8916 assert(CVT.bitsGE(NSVT) && "Illegal build vector element extension"); 8917 if (AllowTruncation || (CVT == NSVT)) 8918 return CN; 8919 } 8920 } 8921 8922 return nullptr; 8923 } 8924 8925 ConstantFPSDNode *llvm::isConstOrConstSplatFP(SDValue N, bool AllowUndefs) { 8926 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) 8927 return CN; 8928 8929 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 8930 BitVector UndefElements; 8931 ConstantFPSDNode *CN = BV->getConstantFPSplatNode(&UndefElements); 8932 if (CN && (UndefElements.none() || AllowUndefs)) 8933 return CN; 8934 } 8935 8936 return nullptr; 8937 } 8938 8939 ConstantFPSDNode *llvm::isConstOrConstSplatFP(SDValue N, 8940 const APInt &DemandedElts, 8941 bool AllowUndefs) { 8942 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) 8943 return CN; 8944 8945 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 8946 BitVector UndefElements; 8947 ConstantFPSDNode *CN = 8948 BV->getConstantFPSplatNode(DemandedElts, &UndefElements); 8949 if (CN && (UndefElements.none() || AllowUndefs)) 8950 return CN; 8951 } 8952 8953 return nullptr; 8954 } 8955 8956 bool llvm::isNullOrNullSplat(SDValue N, bool AllowUndefs) { 8957 // TODO: may want to use peekThroughBitcast() here. 8958 ConstantSDNode *C = isConstOrConstSplat(N, AllowUndefs); 8959 return C && C->isNullValue(); 8960 } 8961 8962 bool llvm::isOneOrOneSplat(SDValue N) { 8963 // TODO: may want to use peekThroughBitcast() here. 8964 unsigned BitWidth = N.getScalarValueSizeInBits(); 8965 ConstantSDNode *C = isConstOrConstSplat(N); 8966 return C && C->isOne() && C->getValueSizeInBits(0) == BitWidth; 8967 } 8968 8969 bool llvm::isAllOnesOrAllOnesSplat(SDValue N) { 8970 N = peekThroughBitcasts(N); 8971 unsigned BitWidth = N.getScalarValueSizeInBits(); 8972 ConstantSDNode *C = isConstOrConstSplat(N); 8973 return C && C->isAllOnesValue() && C->getValueSizeInBits(0) == BitWidth; 8974 } 8975 8976 HandleSDNode::~HandleSDNode() { 8977 DropOperands(); 8978 } 8979 8980 GlobalAddressSDNode::GlobalAddressSDNode(unsigned Opc, unsigned Order, 8981 const DebugLoc &DL, 8982 const GlobalValue *GA, EVT VT, 8983 int64_t o, unsigned TF) 8984 : SDNode(Opc, Order, DL, getSDVTList(VT)), Offset(o), TargetFlags(TF) { 8985 TheGlobal = GA; 8986 } 8987 8988 AddrSpaceCastSDNode::AddrSpaceCastSDNode(unsigned Order, const DebugLoc &dl, 8989 EVT VT, unsigned SrcAS, 8990 unsigned DestAS) 8991 : SDNode(ISD::ADDRSPACECAST, Order, dl, getSDVTList(VT)), 8992 SrcAddrSpace(SrcAS), DestAddrSpace(DestAS) {} 8993 8994 MemSDNode::MemSDNode(unsigned Opc, unsigned Order, const DebugLoc &dl, 8995 SDVTList VTs, EVT memvt, MachineMemOperand *mmo) 8996 : SDNode(Opc, Order, dl, VTs), MemoryVT(memvt), MMO(mmo) { 8997 MemSDNodeBits.IsVolatile = MMO->isVolatile(); 8998 MemSDNodeBits.IsNonTemporal = MMO->isNonTemporal(); 8999 MemSDNodeBits.IsDereferenceable = MMO->isDereferenceable(); 9000 MemSDNodeBits.IsInvariant = MMO->isInvariant(); 9001 9002 // We check here that the size of the memory operand fits within the size of 9003 // the MMO. This is because the MMO might indicate only a possible address 9004 // range instead of specifying the affected memory addresses precisely. 9005 // TODO: Make MachineMemOperands aware of scalable vectors. 9006 assert(memvt.getStoreSize().getKnownMinSize() <= MMO->getSize() && 9007 "Size mismatch!"); 9008 } 9009 9010 /// Profile - Gather unique data for the node. 9011 /// 9012 void SDNode::Profile(FoldingSetNodeID &ID) const { 9013 AddNodeIDNode(ID, this); 9014 } 9015 9016 namespace { 9017 9018 struct EVTArray { 9019 std::vector<EVT> VTs; 9020 9021 EVTArray() { 9022 VTs.reserve(MVT::LAST_VALUETYPE); 9023 for (unsigned i = 0; i < MVT::LAST_VALUETYPE; ++i) 9024 VTs.push_back(MVT((MVT::SimpleValueType)i)); 9025 } 9026 }; 9027 9028 } // end anonymous namespace 9029 9030 static ManagedStatic<std::set<EVT, EVT::compareRawBits>> EVTs; 9031 static ManagedStatic<EVTArray> SimpleVTArray; 9032 static ManagedStatic<sys::SmartMutex<true>> VTMutex; 9033 9034 /// getValueTypeList - Return a pointer to the specified value type. 9035 /// 9036 const EVT *SDNode::getValueTypeList(EVT VT) { 9037 if (VT.isExtended()) { 9038 sys::SmartScopedLock<true> Lock(*VTMutex); 9039 return &(*EVTs->insert(VT).first); 9040 } else { 9041 assert(VT.getSimpleVT() < MVT::LAST_VALUETYPE && 9042 "Value type out of range!"); 9043 return &SimpleVTArray->VTs[VT.getSimpleVT().SimpleTy]; 9044 } 9045 } 9046 9047 /// hasNUsesOfValue - Return true if there are exactly NUSES uses of the 9048 /// indicated value. This method ignores uses of other values defined by this 9049 /// operation. 9050 bool SDNode::hasNUsesOfValue(unsigned NUses, unsigned Value) const { 9051 assert(Value < getNumValues() && "Bad value!"); 9052 9053 // TODO: Only iterate over uses of a given value of the node 9054 for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) { 9055 if (UI.getUse().getResNo() == Value) { 9056 if (NUses == 0) 9057 return false; 9058 --NUses; 9059 } 9060 } 9061 9062 // Found exactly the right number of uses? 9063 return NUses == 0; 9064 } 9065 9066 /// hasAnyUseOfValue - Return true if there are any use of the indicated 9067 /// value. This method ignores uses of other values defined by this operation. 9068 bool SDNode::hasAnyUseOfValue(unsigned Value) const { 9069 assert(Value < getNumValues() && "Bad value!"); 9070 9071 for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) 9072 if (UI.getUse().getResNo() == Value) 9073 return true; 9074 9075 return false; 9076 } 9077 9078 /// isOnlyUserOf - Return true if this node is the only use of N. 9079 bool SDNode::isOnlyUserOf(const SDNode *N) const { 9080 bool Seen = false; 9081 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) { 9082 SDNode *User = *I; 9083 if (User == this) 9084 Seen = true; 9085 else 9086 return false; 9087 } 9088 9089 return Seen; 9090 } 9091 9092 /// Return true if the only users of N are contained in Nodes. 9093 bool SDNode::areOnlyUsersOf(ArrayRef<const SDNode *> Nodes, const SDNode *N) { 9094 bool Seen = false; 9095 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) { 9096 SDNode *User = *I; 9097 if (llvm::any_of(Nodes, 9098 [&User](const SDNode *Node) { return User == Node; })) 9099 Seen = true; 9100 else 9101 return false; 9102 } 9103 9104 return Seen; 9105 } 9106 9107 /// isOperand - Return true if this node is an operand of N. 9108 bool SDValue::isOperandOf(const SDNode *N) const { 9109 return any_of(N->op_values(), [this](SDValue Op) { return *this == Op; }); 9110 } 9111 9112 bool SDNode::isOperandOf(const SDNode *N) const { 9113 return any_of(N->op_values(), 9114 [this](SDValue Op) { return this == Op.getNode(); }); 9115 } 9116 9117 /// reachesChainWithoutSideEffects - Return true if this operand (which must 9118 /// be a chain) reaches the specified operand without crossing any 9119 /// side-effecting instructions on any chain path. In practice, this looks 9120 /// through token factors and non-volatile loads. In order to remain efficient, 9121 /// this only looks a couple of nodes in, it does not do an exhaustive search. 9122 /// 9123 /// Note that we only need to examine chains when we're searching for 9124 /// side-effects; SelectionDAG requires that all side-effects are represented 9125 /// by chains, even if another operand would force a specific ordering. This 9126 /// constraint is necessary to allow transformations like splitting loads. 9127 bool SDValue::reachesChainWithoutSideEffects(SDValue Dest, 9128 unsigned Depth) const { 9129 if (*this == Dest) return true; 9130 9131 // Don't search too deeply, we just want to be able to see through 9132 // TokenFactor's etc. 9133 if (Depth == 0) return false; 9134 9135 // If this is a token factor, all inputs to the TF happen in parallel. 9136 if (getOpcode() == ISD::TokenFactor) { 9137 // First, try a shallow search. 9138 if (is_contained((*this)->ops(), Dest)) { 9139 // We found the chain we want as an operand of this TokenFactor. 9140 // Essentially, we reach the chain without side-effects if we could 9141 // serialize the TokenFactor into a simple chain of operations with 9142 // Dest as the last operation. This is automatically true if the 9143 // chain has one use: there are no other ordering constraints. 9144 // If the chain has more than one use, we give up: some other 9145 // use of Dest might force a side-effect between Dest and the current 9146 // node. 9147 if (Dest.hasOneUse()) 9148 return true; 9149 } 9150 // Next, try a deep search: check whether every operand of the TokenFactor 9151 // reaches Dest. 9152 return llvm::all_of((*this)->ops(), [=](SDValue Op) { 9153 return Op.reachesChainWithoutSideEffects(Dest, Depth - 1); 9154 }); 9155 } 9156 9157 // Loads don't have side effects, look through them. 9158 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(*this)) { 9159 if (Ld->isUnordered()) 9160 return Ld->getChain().reachesChainWithoutSideEffects(Dest, Depth-1); 9161 } 9162 return false; 9163 } 9164 9165 bool SDNode::hasPredecessor(const SDNode *N) const { 9166 SmallPtrSet<const SDNode *, 32> Visited; 9167 SmallVector<const SDNode *, 16> Worklist; 9168 Worklist.push_back(this); 9169 return hasPredecessorHelper(N, Visited, Worklist); 9170 } 9171 9172 void SDNode::intersectFlagsWith(const SDNodeFlags Flags) { 9173 this->Flags.intersectWith(Flags); 9174 } 9175 9176 SDValue 9177 SelectionDAG::matchBinOpReduction(SDNode *Extract, ISD::NodeType &BinOp, 9178 ArrayRef<ISD::NodeType> CandidateBinOps, 9179 bool AllowPartials) { 9180 // The pattern must end in an extract from index 0. 9181 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT || 9182 !isNullConstant(Extract->getOperand(1))) 9183 return SDValue(); 9184 9185 // Match against one of the candidate binary ops. 9186 SDValue Op = Extract->getOperand(0); 9187 if (llvm::none_of(CandidateBinOps, [Op](ISD::NodeType BinOp) { 9188 return Op.getOpcode() == unsigned(BinOp); 9189 })) 9190 return SDValue(); 9191 9192 // Floating-point reductions may require relaxed constraints on the final step 9193 // of the reduction because they may reorder intermediate operations. 9194 unsigned CandidateBinOp = Op.getOpcode(); 9195 if (Op.getValueType().isFloatingPoint()) { 9196 SDNodeFlags Flags = Op->getFlags(); 9197 switch (CandidateBinOp) { 9198 case ISD::FADD: 9199 if (!Flags.hasNoSignedZeros() || !Flags.hasAllowReassociation()) 9200 return SDValue(); 9201 break; 9202 default: 9203 llvm_unreachable("Unhandled FP opcode for binop reduction"); 9204 } 9205 } 9206 9207 // Matching failed - attempt to see if we did enough stages that a partial 9208 // reduction from a subvector is possible. 9209 auto PartialReduction = [&](SDValue Op, unsigned NumSubElts) { 9210 if (!AllowPartials || !Op) 9211 return SDValue(); 9212 EVT OpVT = Op.getValueType(); 9213 EVT OpSVT = OpVT.getScalarType(); 9214 EVT SubVT = EVT::getVectorVT(*getContext(), OpSVT, NumSubElts); 9215 if (!TLI->isExtractSubvectorCheap(SubVT, OpVT, 0)) 9216 return SDValue(); 9217 BinOp = (ISD::NodeType)CandidateBinOp; 9218 return getNode(ISD::EXTRACT_SUBVECTOR, SDLoc(Op), SubVT, Op, 9219 getVectorIdxConstant(0, SDLoc(Op))); 9220 }; 9221 9222 // At each stage, we're looking for something that looks like: 9223 // %s = shufflevector <8 x i32> %op, <8 x i32> undef, 9224 // <8 x i32> <i32 2, i32 3, i32 undef, i32 undef, 9225 // i32 undef, i32 undef, i32 undef, i32 undef> 9226 // %a = binop <8 x i32> %op, %s 9227 // Where the mask changes according to the stage. E.g. for a 3-stage pyramid, 9228 // we expect something like: 9229 // <4,5,6,7,u,u,u,u> 9230 // <2,3,u,u,u,u,u,u> 9231 // <1,u,u,u,u,u,u,u> 9232 // While a partial reduction match would be: 9233 // <2,3,u,u,u,u,u,u> 9234 // <1,u,u,u,u,u,u,u> 9235 unsigned Stages = Log2_32(Op.getValueType().getVectorNumElements()); 9236 SDValue PrevOp; 9237 for (unsigned i = 0; i < Stages; ++i) { 9238 unsigned MaskEnd = (1 << i); 9239 9240 if (Op.getOpcode() != CandidateBinOp) 9241 return PartialReduction(PrevOp, MaskEnd); 9242 9243 SDValue Op0 = Op.getOperand(0); 9244 SDValue Op1 = Op.getOperand(1); 9245 9246 ShuffleVectorSDNode *Shuffle = dyn_cast<ShuffleVectorSDNode>(Op0); 9247 if (Shuffle) { 9248 Op = Op1; 9249 } else { 9250 Shuffle = dyn_cast<ShuffleVectorSDNode>(Op1); 9251 Op = Op0; 9252 } 9253 9254 // The first operand of the shuffle should be the same as the other operand 9255 // of the binop. 9256 if (!Shuffle || Shuffle->getOperand(0) != Op) 9257 return PartialReduction(PrevOp, MaskEnd); 9258 9259 // Verify the shuffle has the expected (at this stage of the pyramid) mask. 9260 for (int Index = 0; Index < (int)MaskEnd; ++Index) 9261 if (Shuffle->getMaskElt(Index) != (int)(MaskEnd + Index)) 9262 return PartialReduction(PrevOp, MaskEnd); 9263 9264 PrevOp = Op; 9265 } 9266 9267 BinOp = (ISD::NodeType)CandidateBinOp; 9268 return Op; 9269 } 9270 9271 SDValue SelectionDAG::UnrollVectorOp(SDNode *N, unsigned ResNE) { 9272 assert(N->getNumValues() == 1 && 9273 "Can't unroll a vector with multiple results!"); 9274 9275 EVT VT = N->getValueType(0); 9276 unsigned NE = VT.getVectorNumElements(); 9277 EVT EltVT = VT.getVectorElementType(); 9278 SDLoc dl(N); 9279 9280 SmallVector<SDValue, 8> Scalars; 9281 SmallVector<SDValue, 4> Operands(N->getNumOperands()); 9282 9283 // If ResNE is 0, fully unroll the vector op. 9284 if (ResNE == 0) 9285 ResNE = NE; 9286 else if (NE > ResNE) 9287 NE = ResNE; 9288 9289 unsigned i; 9290 for (i= 0; i != NE; ++i) { 9291 for (unsigned j = 0, e = N->getNumOperands(); j != e; ++j) { 9292 SDValue Operand = N->getOperand(j); 9293 EVT OperandVT = Operand.getValueType(); 9294 if (OperandVT.isVector()) { 9295 // A vector operand; extract a single element. 9296 EVT OperandEltVT = OperandVT.getVectorElementType(); 9297 Operands[j] = getNode(ISD::EXTRACT_VECTOR_ELT, dl, OperandEltVT, 9298 Operand, getVectorIdxConstant(i, dl)); 9299 } else { 9300 // A scalar operand; just use it as is. 9301 Operands[j] = Operand; 9302 } 9303 } 9304 9305 switch (N->getOpcode()) { 9306 default: { 9307 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands, 9308 N->getFlags())); 9309 break; 9310 } 9311 case ISD::VSELECT: 9312 Scalars.push_back(getNode(ISD::SELECT, dl, EltVT, Operands)); 9313 break; 9314 case ISD::SHL: 9315 case ISD::SRA: 9316 case ISD::SRL: 9317 case ISD::ROTL: 9318 case ISD::ROTR: 9319 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands[0], 9320 getShiftAmountOperand(Operands[0].getValueType(), 9321 Operands[1]))); 9322 break; 9323 case ISD::SIGN_EXTEND_INREG: { 9324 EVT ExtVT = cast<VTSDNode>(Operands[1])->getVT().getVectorElementType(); 9325 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, 9326 Operands[0], 9327 getValueType(ExtVT))); 9328 } 9329 } 9330 } 9331 9332 for (; i < ResNE; ++i) 9333 Scalars.push_back(getUNDEF(EltVT)); 9334 9335 EVT VecVT = EVT::getVectorVT(*getContext(), EltVT, ResNE); 9336 return getBuildVector(VecVT, dl, Scalars); 9337 } 9338 9339 std::pair<SDValue, SDValue> SelectionDAG::UnrollVectorOverflowOp( 9340 SDNode *N, unsigned ResNE) { 9341 unsigned Opcode = N->getOpcode(); 9342 assert((Opcode == ISD::UADDO || Opcode == ISD::SADDO || 9343 Opcode == ISD::USUBO || Opcode == ISD::SSUBO || 9344 Opcode == ISD::UMULO || Opcode == ISD::SMULO) && 9345 "Expected an overflow opcode"); 9346 9347 EVT ResVT = N->getValueType(0); 9348 EVT OvVT = N->getValueType(1); 9349 EVT ResEltVT = ResVT.getVectorElementType(); 9350 EVT OvEltVT = OvVT.getVectorElementType(); 9351 SDLoc dl(N); 9352 9353 // If ResNE is 0, fully unroll the vector op. 9354 unsigned NE = ResVT.getVectorNumElements(); 9355 if (ResNE == 0) 9356 ResNE = NE; 9357 else if (NE > ResNE) 9358 NE = ResNE; 9359 9360 SmallVector<SDValue, 8> LHSScalars; 9361 SmallVector<SDValue, 8> RHSScalars; 9362 ExtractVectorElements(N->getOperand(0), LHSScalars, 0, NE); 9363 ExtractVectorElements(N->getOperand(1), RHSScalars, 0, NE); 9364 9365 EVT SVT = TLI->getSetCCResultType(getDataLayout(), *getContext(), ResEltVT); 9366 SDVTList VTs = getVTList(ResEltVT, SVT); 9367 SmallVector<SDValue, 8> ResScalars; 9368 SmallVector<SDValue, 8> OvScalars; 9369 for (unsigned i = 0; i < NE; ++i) { 9370 SDValue Res = getNode(Opcode, dl, VTs, LHSScalars[i], RHSScalars[i]); 9371 SDValue Ov = 9372 getSelect(dl, OvEltVT, Res.getValue(1), 9373 getBoolConstant(true, dl, OvEltVT, ResVT), 9374 getConstant(0, dl, OvEltVT)); 9375 9376 ResScalars.push_back(Res); 9377 OvScalars.push_back(Ov); 9378 } 9379 9380 ResScalars.append(ResNE - NE, getUNDEF(ResEltVT)); 9381 OvScalars.append(ResNE - NE, getUNDEF(OvEltVT)); 9382 9383 EVT NewResVT = EVT::getVectorVT(*getContext(), ResEltVT, ResNE); 9384 EVT NewOvVT = EVT::getVectorVT(*getContext(), OvEltVT, ResNE); 9385 return std::make_pair(getBuildVector(NewResVT, dl, ResScalars), 9386 getBuildVector(NewOvVT, dl, OvScalars)); 9387 } 9388 9389 bool SelectionDAG::areNonVolatileConsecutiveLoads(LoadSDNode *LD, 9390 LoadSDNode *Base, 9391 unsigned Bytes, 9392 int Dist) const { 9393 if (LD->isVolatile() || Base->isVolatile()) 9394 return false; 9395 // TODO: probably too restrictive for atomics, revisit 9396 if (!LD->isSimple()) 9397 return false; 9398 if (LD->isIndexed() || Base->isIndexed()) 9399 return false; 9400 if (LD->getChain() != Base->getChain()) 9401 return false; 9402 EVT VT = LD->getValueType(0); 9403 if (VT.getSizeInBits() / 8 != Bytes) 9404 return false; 9405 9406 auto BaseLocDecomp = BaseIndexOffset::match(Base, *this); 9407 auto LocDecomp = BaseIndexOffset::match(LD, *this); 9408 9409 int64_t Offset = 0; 9410 if (BaseLocDecomp.equalBaseIndex(LocDecomp, *this, Offset)) 9411 return (Dist * Bytes == Offset); 9412 return false; 9413 } 9414 9415 /// InferPtrAlignment - Infer alignment of a load / store address. Return None 9416 /// if it cannot be inferred. 9417 MaybeAlign SelectionDAG::InferPtrAlign(SDValue Ptr) const { 9418 // If this is a GlobalAddress + cst, return the alignment. 9419 const GlobalValue *GV = nullptr; 9420 int64_t GVOffset = 0; 9421 if (TLI->isGAPlusOffset(Ptr.getNode(), GV, GVOffset)) { 9422 unsigned PtrWidth = getDataLayout().getPointerTypeSizeInBits(GV->getType()); 9423 KnownBits Known(PtrWidth); 9424 llvm::computeKnownBits(GV, Known, getDataLayout()); 9425 unsigned AlignBits = Known.countMinTrailingZeros(); 9426 if (AlignBits) 9427 return commonAlignment(Align(1ull << std::min(31U, AlignBits)), GVOffset); 9428 } 9429 9430 // If this is a direct reference to a stack slot, use information about the 9431 // stack slot's alignment. 9432 int FrameIdx = INT_MIN; 9433 int64_t FrameOffset = 0; 9434 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) { 9435 FrameIdx = FI->getIndex(); 9436 } else if (isBaseWithConstantOffset(Ptr) && 9437 isa<FrameIndexSDNode>(Ptr.getOperand(0))) { 9438 // Handle FI+Cst 9439 FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); 9440 FrameOffset = Ptr.getConstantOperandVal(1); 9441 } 9442 9443 if (FrameIdx != INT_MIN) { 9444 const MachineFrameInfo &MFI = getMachineFunction().getFrameInfo(); 9445 return commonAlignment(MFI.getObjectAlign(FrameIdx), FrameOffset); 9446 } 9447 9448 return None; 9449 } 9450 9451 /// GetSplitDestVTs - Compute the VTs needed for the low/hi parts of a type 9452 /// which is split (or expanded) into two not necessarily identical pieces. 9453 std::pair<EVT, EVT> SelectionDAG::GetSplitDestVTs(const EVT &VT) const { 9454 // Currently all types are split in half. 9455 EVT LoVT, HiVT; 9456 if (!VT.isVector()) 9457 LoVT = HiVT = TLI->getTypeToTransformTo(*getContext(), VT); 9458 else 9459 LoVT = HiVT = VT.getHalfNumVectorElementsVT(*getContext()); 9460 9461 return std::make_pair(LoVT, HiVT); 9462 } 9463 9464 /// SplitVector - Split the vector with EXTRACT_SUBVECTOR and return the 9465 /// low/high part. 9466 std::pair<SDValue, SDValue> 9467 SelectionDAG::SplitVector(const SDValue &N, const SDLoc &DL, const EVT &LoVT, 9468 const EVT &HiVT) { 9469 assert(LoVT.getVectorNumElements() + HiVT.getVectorNumElements() <= 9470 N.getValueType().getVectorNumElements() && 9471 "More vector elements requested than available!"); 9472 SDValue Lo, Hi; 9473 Lo = 9474 getNode(ISD::EXTRACT_SUBVECTOR, DL, LoVT, N, getVectorIdxConstant(0, DL)); 9475 Hi = getNode(ISD::EXTRACT_SUBVECTOR, DL, HiVT, N, 9476 getVectorIdxConstant(LoVT.getVectorNumElements(), DL)); 9477 return std::make_pair(Lo, Hi); 9478 } 9479 9480 /// Widen the vector up to the next power of two using INSERT_SUBVECTOR. 9481 SDValue SelectionDAG::WidenVector(const SDValue &N, const SDLoc &DL) { 9482 EVT VT = N.getValueType(); 9483 EVT WideVT = EVT::getVectorVT(*getContext(), VT.getVectorElementType(), 9484 NextPowerOf2(VT.getVectorNumElements())); 9485 return getNode(ISD::INSERT_SUBVECTOR, DL, WideVT, getUNDEF(WideVT), N, 9486 getVectorIdxConstant(0, DL)); 9487 } 9488 9489 void SelectionDAG::ExtractVectorElements(SDValue Op, 9490 SmallVectorImpl<SDValue> &Args, 9491 unsigned Start, unsigned Count, 9492 EVT EltVT) { 9493 EVT VT = Op.getValueType(); 9494 if (Count == 0) 9495 Count = VT.getVectorNumElements(); 9496 if (EltVT == EVT()) 9497 EltVT = VT.getVectorElementType(); 9498 SDLoc SL(Op); 9499 for (unsigned i = Start, e = Start + Count; i != e; ++i) { 9500 Args.push_back(getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT, Op, 9501 getVectorIdxConstant(i, SL))); 9502 } 9503 } 9504 9505 // getAddressSpace - Return the address space this GlobalAddress belongs to. 9506 unsigned GlobalAddressSDNode::getAddressSpace() const { 9507 return getGlobal()->getType()->getAddressSpace(); 9508 } 9509 9510 Type *ConstantPoolSDNode::getType() const { 9511 if (isMachineConstantPoolEntry()) 9512 return Val.MachineCPVal->getType(); 9513 return Val.ConstVal->getType(); 9514 } 9515 9516 bool BuildVectorSDNode::isConstantSplat(APInt &SplatValue, APInt &SplatUndef, 9517 unsigned &SplatBitSize, 9518 bool &HasAnyUndefs, 9519 unsigned MinSplatBits, 9520 bool IsBigEndian) const { 9521 EVT VT = getValueType(0); 9522 assert(VT.isVector() && "Expected a vector type"); 9523 unsigned VecWidth = VT.getSizeInBits(); 9524 if (MinSplatBits > VecWidth) 9525 return false; 9526 9527 // FIXME: The widths are based on this node's type, but build vectors can 9528 // truncate their operands. 9529 SplatValue = APInt(VecWidth, 0); 9530 SplatUndef = APInt(VecWidth, 0); 9531 9532 // Get the bits. Bits with undefined values (when the corresponding element 9533 // of the vector is an ISD::UNDEF value) are set in SplatUndef and cleared 9534 // in SplatValue. If any of the values are not constant, give up and return 9535 // false. 9536 unsigned int NumOps = getNumOperands(); 9537 assert(NumOps > 0 && "isConstantSplat has 0-size build vector"); 9538 unsigned EltWidth = VT.getScalarSizeInBits(); 9539 9540 for (unsigned j = 0; j < NumOps; ++j) { 9541 unsigned i = IsBigEndian ? NumOps - 1 - j : j; 9542 SDValue OpVal = getOperand(i); 9543 unsigned BitPos = j * EltWidth; 9544 9545 if (OpVal.isUndef()) 9546 SplatUndef.setBits(BitPos, BitPos + EltWidth); 9547 else if (auto *CN = dyn_cast<ConstantSDNode>(OpVal)) 9548 SplatValue.insertBits(CN->getAPIntValue().zextOrTrunc(EltWidth), BitPos); 9549 else if (auto *CN = dyn_cast<ConstantFPSDNode>(OpVal)) 9550 SplatValue.insertBits(CN->getValueAPF().bitcastToAPInt(), BitPos); 9551 else 9552 return false; 9553 } 9554 9555 // The build_vector is all constants or undefs. Find the smallest element 9556 // size that splats the vector. 9557 HasAnyUndefs = (SplatUndef != 0); 9558 9559 // FIXME: This does not work for vectors with elements less than 8 bits. 9560 while (VecWidth > 8) { 9561 unsigned HalfSize = VecWidth / 2; 9562 APInt HighValue = SplatValue.lshr(HalfSize).trunc(HalfSize); 9563 APInt LowValue = SplatValue.trunc(HalfSize); 9564 APInt HighUndef = SplatUndef.lshr(HalfSize).trunc(HalfSize); 9565 APInt LowUndef = SplatUndef.trunc(HalfSize); 9566 9567 // If the two halves do not match (ignoring undef bits), stop here. 9568 if ((HighValue & ~LowUndef) != (LowValue & ~HighUndef) || 9569 MinSplatBits > HalfSize) 9570 break; 9571 9572 SplatValue = HighValue | LowValue; 9573 SplatUndef = HighUndef & LowUndef; 9574 9575 VecWidth = HalfSize; 9576 } 9577 9578 SplatBitSize = VecWidth; 9579 return true; 9580 } 9581 9582 SDValue BuildVectorSDNode::getSplatValue(const APInt &DemandedElts, 9583 BitVector *UndefElements) const { 9584 if (UndefElements) { 9585 UndefElements->clear(); 9586 UndefElements->resize(getNumOperands()); 9587 } 9588 assert(getNumOperands() == DemandedElts.getBitWidth() && 9589 "Unexpected vector size"); 9590 if (!DemandedElts) 9591 return SDValue(); 9592 SDValue Splatted; 9593 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { 9594 if (!DemandedElts[i]) 9595 continue; 9596 SDValue Op = getOperand(i); 9597 if (Op.isUndef()) { 9598 if (UndefElements) 9599 (*UndefElements)[i] = true; 9600 } else if (!Splatted) { 9601 Splatted = Op; 9602 } else if (Splatted != Op) { 9603 return SDValue(); 9604 } 9605 } 9606 9607 if (!Splatted) { 9608 unsigned FirstDemandedIdx = DemandedElts.countTrailingZeros(); 9609 assert(getOperand(FirstDemandedIdx).isUndef() && 9610 "Can only have a splat without a constant for all undefs."); 9611 return getOperand(FirstDemandedIdx); 9612 } 9613 9614 return Splatted; 9615 } 9616 9617 SDValue BuildVectorSDNode::getSplatValue(BitVector *UndefElements) const { 9618 APInt DemandedElts = APInt::getAllOnesValue(getNumOperands()); 9619 return getSplatValue(DemandedElts, UndefElements); 9620 } 9621 9622 ConstantSDNode * 9623 BuildVectorSDNode::getConstantSplatNode(const APInt &DemandedElts, 9624 BitVector *UndefElements) const { 9625 return dyn_cast_or_null<ConstantSDNode>( 9626 getSplatValue(DemandedElts, UndefElements)); 9627 } 9628 9629 ConstantSDNode * 9630 BuildVectorSDNode::getConstantSplatNode(BitVector *UndefElements) const { 9631 return dyn_cast_or_null<ConstantSDNode>(getSplatValue(UndefElements)); 9632 } 9633 9634 ConstantFPSDNode * 9635 BuildVectorSDNode::getConstantFPSplatNode(const APInt &DemandedElts, 9636 BitVector *UndefElements) const { 9637 return dyn_cast_or_null<ConstantFPSDNode>( 9638 getSplatValue(DemandedElts, UndefElements)); 9639 } 9640 9641 ConstantFPSDNode * 9642 BuildVectorSDNode::getConstantFPSplatNode(BitVector *UndefElements) const { 9643 return dyn_cast_or_null<ConstantFPSDNode>(getSplatValue(UndefElements)); 9644 } 9645 9646 int32_t 9647 BuildVectorSDNode::getConstantFPSplatPow2ToLog2Int(BitVector *UndefElements, 9648 uint32_t BitWidth) const { 9649 if (ConstantFPSDNode *CN = 9650 dyn_cast_or_null<ConstantFPSDNode>(getSplatValue(UndefElements))) { 9651 bool IsExact; 9652 APSInt IntVal(BitWidth); 9653 const APFloat &APF = CN->getValueAPF(); 9654 if (APF.convertToInteger(IntVal, APFloat::rmTowardZero, &IsExact) != 9655 APFloat::opOK || 9656 !IsExact) 9657 return -1; 9658 9659 return IntVal.exactLogBase2(); 9660 } 9661 return -1; 9662 } 9663 9664 bool BuildVectorSDNode::isConstant() const { 9665 for (const SDValue &Op : op_values()) { 9666 unsigned Opc = Op.getOpcode(); 9667 if (Opc != ISD::UNDEF && Opc != ISD::Constant && Opc != ISD::ConstantFP) 9668 return false; 9669 } 9670 return true; 9671 } 9672 9673 bool ShuffleVectorSDNode::isSplatMask(const int *Mask, EVT VT) { 9674 // Find the first non-undef value in the shuffle mask. 9675 unsigned i, e; 9676 for (i = 0, e = VT.getVectorNumElements(); i != e && Mask[i] < 0; ++i) 9677 /* search */; 9678 9679 // If all elements are undefined, this shuffle can be considered a splat 9680 // (although it should eventually get simplified away completely). 9681 if (i == e) 9682 return true; 9683 9684 // Make sure all remaining elements are either undef or the same as the first 9685 // non-undef value. 9686 for (int Idx = Mask[i]; i != e; ++i) 9687 if (Mask[i] >= 0 && Mask[i] != Idx) 9688 return false; 9689 return true; 9690 } 9691 9692 // Returns the SDNode if it is a constant integer BuildVector 9693 // or constant integer. 9694 SDNode *SelectionDAG::isConstantIntBuildVectorOrConstantInt(SDValue N) { 9695 if (isa<ConstantSDNode>(N)) 9696 return N.getNode(); 9697 if (ISD::isBuildVectorOfConstantSDNodes(N.getNode())) 9698 return N.getNode(); 9699 // Treat a GlobalAddress supporting constant offset folding as a 9700 // constant integer. 9701 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N)) 9702 if (GA->getOpcode() == ISD::GlobalAddress && 9703 TLI->isOffsetFoldingLegal(GA)) 9704 return GA; 9705 return nullptr; 9706 } 9707 9708 SDNode *SelectionDAG::isConstantFPBuildVectorOrConstantFP(SDValue N) { 9709 if (isa<ConstantFPSDNode>(N)) 9710 return N.getNode(); 9711 9712 if (ISD::isBuildVectorOfConstantFPSDNodes(N.getNode())) 9713 return N.getNode(); 9714 9715 return nullptr; 9716 } 9717 9718 void SelectionDAG::createOperands(SDNode *Node, ArrayRef<SDValue> Vals) { 9719 assert(!Node->OperandList && "Node already has operands"); 9720 assert(SDNode::getMaxNumOperands() >= Vals.size() && 9721 "too many operands to fit into SDNode"); 9722 SDUse *Ops = OperandRecycler.allocate( 9723 ArrayRecycler<SDUse>::Capacity::get(Vals.size()), OperandAllocator); 9724 9725 bool IsDivergent = false; 9726 for (unsigned I = 0; I != Vals.size(); ++I) { 9727 Ops[I].setUser(Node); 9728 Ops[I].setInitial(Vals[I]); 9729 if (Ops[I].Val.getValueType() != MVT::Other) // Skip Chain. It does not carry divergence. 9730 IsDivergent = IsDivergent || Ops[I].getNode()->isDivergent(); 9731 } 9732 Node->NumOperands = Vals.size(); 9733 Node->OperandList = Ops; 9734 IsDivergent |= TLI->isSDNodeSourceOfDivergence(Node, FLI, DA); 9735 if (!TLI->isSDNodeAlwaysUniform(Node)) 9736 Node->SDNodeBits.IsDivergent = IsDivergent; 9737 checkForCycles(Node); 9738 } 9739 9740 SDValue SelectionDAG::getTokenFactor(const SDLoc &DL, 9741 SmallVectorImpl<SDValue> &Vals) { 9742 size_t Limit = SDNode::getMaxNumOperands(); 9743 while (Vals.size() > Limit) { 9744 unsigned SliceIdx = Vals.size() - Limit; 9745 auto ExtractedTFs = ArrayRef<SDValue>(Vals).slice(SliceIdx, Limit); 9746 SDValue NewTF = getNode(ISD::TokenFactor, DL, MVT::Other, ExtractedTFs); 9747 Vals.erase(Vals.begin() + SliceIdx, Vals.end()); 9748 Vals.emplace_back(NewTF); 9749 } 9750 return getNode(ISD::TokenFactor, DL, MVT::Other, Vals); 9751 } 9752 9753 #ifndef NDEBUG 9754 static void checkForCyclesHelper(const SDNode *N, 9755 SmallPtrSetImpl<const SDNode*> &Visited, 9756 SmallPtrSetImpl<const SDNode*> &Checked, 9757 const llvm::SelectionDAG *DAG) { 9758 // If this node has already been checked, don't check it again. 9759 if (Checked.count(N)) 9760 return; 9761 9762 // If a node has already been visited on this depth-first walk, reject it as 9763 // a cycle. 9764 if (!Visited.insert(N).second) { 9765 errs() << "Detected cycle in SelectionDAG\n"; 9766 dbgs() << "Offending node:\n"; 9767 N->dumprFull(DAG); dbgs() << "\n"; 9768 abort(); 9769 } 9770 9771 for (const SDValue &Op : N->op_values()) 9772 checkForCyclesHelper(Op.getNode(), Visited, Checked, DAG); 9773 9774 Checked.insert(N); 9775 Visited.erase(N); 9776 } 9777 #endif 9778 9779 void llvm::checkForCycles(const llvm::SDNode *N, 9780 const llvm::SelectionDAG *DAG, 9781 bool force) { 9782 #ifndef NDEBUG 9783 bool check = force; 9784 #ifdef EXPENSIVE_CHECKS 9785 check = true; 9786 #endif // EXPENSIVE_CHECKS 9787 if (check) { 9788 assert(N && "Checking nonexistent SDNode"); 9789 SmallPtrSet<const SDNode*, 32> visited; 9790 SmallPtrSet<const SDNode*, 32> checked; 9791 checkForCyclesHelper(N, visited, checked, DAG); 9792 } 9793 #endif // !NDEBUG 9794 } 9795 9796 void llvm::checkForCycles(const llvm::SelectionDAG *DAG, bool force) { 9797 checkForCycles(DAG->getRoot().getNode(), DAG, force); 9798 } 9799