1 //===-- SelectionDAG.cpp - Implement the SelectionDAG data structures -----===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This implements the SelectionDAG class.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "llvm/CodeGen/SelectionDAG.h"
15 #include "SDNodeDbgValue.h"
16 #include "llvm/ADT/APSInt.h"
17 #include "llvm/ADT/SetVector.h"
18 #include "llvm/ADT/SmallPtrSet.h"
19 #include "llvm/ADT/SmallSet.h"
20 #include "llvm/ADT/SmallVector.h"
21 #include "llvm/ADT/StringExtras.h"
22 #include "llvm/Analysis/ValueTracking.h"
23 #include "llvm/CodeGen/MachineBasicBlock.h"
24 #include "llvm/CodeGen/MachineConstantPool.h"
25 #include "llvm/CodeGen/MachineFrameInfo.h"
26 #include "llvm/CodeGen/MachineModuleInfo.h"
27 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
28 #include "llvm/IR/CallingConv.h"
29 #include "llvm/IR/Constants.h"
30 #include "llvm/IR/DataLayout.h"
31 #include "llvm/IR/DebugInfo.h"
32 #include "llvm/IR/DerivedTypes.h"
33 #include "llvm/IR/Function.h"
34 #include "llvm/IR/GlobalAlias.h"
35 #include "llvm/IR/GlobalVariable.h"
36 #include "llvm/IR/Intrinsics.h"
37 #include "llvm/Support/Debug.h"
38 #include "llvm/Support/ErrorHandling.h"
39 #include "llvm/Support/ManagedStatic.h"
40 #include "llvm/Support/MathExtras.h"
41 #include "llvm/Support/Mutex.h"
42 #include "llvm/Support/raw_ostream.h"
43 #include "llvm/Target/TargetInstrInfo.h"
44 #include "llvm/Target/TargetIntrinsicInfo.h"
45 #include "llvm/Target/TargetLowering.h"
46 #include "llvm/Target/TargetMachine.h"
47 #include "llvm/Target/TargetOptions.h"
48 #include "llvm/Target/TargetRegisterInfo.h"
49 #include "llvm/Target/TargetSubtargetInfo.h"
50 #include <algorithm>
51 #include <cmath>
52 #include <utility>
53 
54 using namespace llvm;
55 
56 /// makeVTList - Return an instance of the SDVTList struct initialized with the
57 /// specified members.
58 static SDVTList makeVTList(const EVT *VTs, unsigned NumVTs) {
59   SDVTList Res = {VTs, NumVTs};
60   return Res;
61 }
62 
63 // Default null implementations of the callbacks.
64 void SelectionDAG::DAGUpdateListener::NodeDeleted(SDNode*, SDNode*) {}
65 void SelectionDAG::DAGUpdateListener::NodeUpdated(SDNode*) {}
66 
67 //===----------------------------------------------------------------------===//
68 //                              ConstantFPSDNode Class
69 //===----------------------------------------------------------------------===//
70 
71 /// isExactlyValue - We don't rely on operator== working on double values, as
72 /// it returns true for things that are clearly not equal, like -0.0 and 0.0.
73 /// As such, this method can be used to do an exact bit-for-bit comparison of
74 /// two floating point values.
75 bool ConstantFPSDNode::isExactlyValue(const APFloat& V) const {
76   return getValueAPF().bitwiseIsEqual(V);
77 }
78 
79 bool ConstantFPSDNode::isValueValidForType(EVT VT,
80                                            const APFloat& Val) {
81   assert(VT.isFloatingPoint() && "Can only convert between FP types");
82 
83   // convert modifies in place, so make a copy.
84   APFloat Val2 = APFloat(Val);
85   bool losesInfo;
86   (void) Val2.convert(SelectionDAG::EVTToAPFloatSemantics(VT),
87                       APFloat::rmNearestTiesToEven,
88                       &losesInfo);
89   return !losesInfo;
90 }
91 
92 //===----------------------------------------------------------------------===//
93 //                              ISD Namespace
94 //===----------------------------------------------------------------------===//
95 
96 bool ISD::isConstantSplatVector(const SDNode *N, APInt &SplatVal) {
97   auto *BV = dyn_cast<BuildVectorSDNode>(N);
98   if (!BV)
99     return false;
100 
101   APInt SplatUndef;
102   unsigned SplatBitSize;
103   bool HasUndefs;
104   EVT EltVT = N->getValueType(0).getVectorElementType();
105   return BV->isConstantSplat(SplatVal, SplatUndef, SplatBitSize, HasUndefs) &&
106          EltVT.getSizeInBits() >= SplatBitSize;
107 }
108 
109 // FIXME: AllOnes and AllZeros duplicate a lot of code. Could these be
110 // specializations of the more general isConstantSplatVector()?
111 
112 bool ISD::isBuildVectorAllOnes(const SDNode *N) {
113   // Look through a bit convert.
114   while (N->getOpcode() == ISD::BITCAST)
115     N = N->getOperand(0).getNode();
116 
117   if (N->getOpcode() != ISD::BUILD_VECTOR) return false;
118 
119   unsigned i = 0, e = N->getNumOperands();
120 
121   // Skip over all of the undef values.
122   while (i != e && N->getOperand(i).isUndef())
123     ++i;
124 
125   // Do not accept an all-undef vector.
126   if (i == e) return false;
127 
128   // Do not accept build_vectors that aren't all constants or which have non-~0
129   // elements. We have to be a bit careful here, as the type of the constant
130   // may not be the same as the type of the vector elements due to type
131   // legalization (the elements are promoted to a legal type for the target and
132   // a vector of a type may be legal when the base element type is not).
133   // We only want to check enough bits to cover the vector elements, because
134   // we care if the resultant vector is all ones, not whether the individual
135   // constants are.
136   SDValue NotZero = N->getOperand(i);
137   unsigned EltSize = N->getValueType(0).getScalarSizeInBits();
138   if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(NotZero)) {
139     if (CN->getAPIntValue().countTrailingOnes() < EltSize)
140       return false;
141   } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(NotZero)) {
142     if (CFPN->getValueAPF().bitcastToAPInt().countTrailingOnes() < EltSize)
143       return false;
144   } else
145     return false;
146 
147   // Okay, we have at least one ~0 value, check to see if the rest match or are
148   // undefs. Even with the above element type twiddling, this should be OK, as
149   // the same type legalization should have applied to all the elements.
150   for (++i; i != e; ++i)
151     if (N->getOperand(i) != NotZero && !N->getOperand(i).isUndef())
152       return false;
153   return true;
154 }
155 
156 bool ISD::isBuildVectorAllZeros(const SDNode *N) {
157   // Look through a bit convert.
158   while (N->getOpcode() == ISD::BITCAST)
159     N = N->getOperand(0).getNode();
160 
161   if (N->getOpcode() != ISD::BUILD_VECTOR) return false;
162 
163   bool IsAllUndef = true;
164   for (const SDValue &Op : N->op_values()) {
165     if (Op.isUndef())
166       continue;
167     IsAllUndef = false;
168     // Do not accept build_vectors that aren't all constants or which have non-0
169     // elements. We have to be a bit careful here, as the type of the constant
170     // may not be the same as the type of the vector elements due to type
171     // legalization (the elements are promoted to a legal type for the target
172     // and a vector of a type may be legal when the base element type is not).
173     // We only want to check enough bits to cover the vector elements, because
174     // we care if the resultant vector is all zeros, not whether the individual
175     // constants are.
176     unsigned EltSize = N->getValueType(0).getScalarSizeInBits();
177     if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op)) {
178       if (CN->getAPIntValue().countTrailingZeros() < EltSize)
179         return false;
180     } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(Op)) {
181       if (CFPN->getValueAPF().bitcastToAPInt().countTrailingZeros() < EltSize)
182         return false;
183     } else
184       return false;
185   }
186 
187   // Do not accept an all-undef vector.
188   if (IsAllUndef)
189     return false;
190   return true;
191 }
192 
193 bool ISD::isBuildVectorOfConstantSDNodes(const SDNode *N) {
194   if (N->getOpcode() != ISD::BUILD_VECTOR)
195     return false;
196 
197   for (const SDValue &Op : N->op_values()) {
198     if (Op.isUndef())
199       continue;
200     if (!isa<ConstantSDNode>(Op))
201       return false;
202   }
203   return true;
204 }
205 
206 bool ISD::isBuildVectorOfConstantFPSDNodes(const SDNode *N) {
207   if (N->getOpcode() != ISD::BUILD_VECTOR)
208     return false;
209 
210   for (const SDValue &Op : N->op_values()) {
211     if (Op.isUndef())
212       continue;
213     if (!isa<ConstantFPSDNode>(Op))
214       return false;
215   }
216   return true;
217 }
218 
219 bool ISD::allOperandsUndef(const SDNode *N) {
220   // Return false if the node has no operands.
221   // This is "logically inconsistent" with the definition of "all" but
222   // is probably the desired behavior.
223   if (N->getNumOperands() == 0)
224     return false;
225 
226   for (const SDValue &Op : N->op_values())
227     if (!Op.isUndef())
228       return false;
229 
230   return true;
231 }
232 
233 ISD::NodeType ISD::getExtForLoadExtType(bool IsFP, ISD::LoadExtType ExtType) {
234   switch (ExtType) {
235   case ISD::EXTLOAD:
236     return IsFP ? ISD::FP_EXTEND : ISD::ANY_EXTEND;
237   case ISD::SEXTLOAD:
238     return ISD::SIGN_EXTEND;
239   case ISD::ZEXTLOAD:
240     return ISD::ZERO_EXTEND;
241   default:
242     break;
243   }
244 
245   llvm_unreachable("Invalid LoadExtType");
246 }
247 
248 ISD::CondCode ISD::getSetCCSwappedOperands(ISD::CondCode Operation) {
249   // To perform this operation, we just need to swap the L and G bits of the
250   // operation.
251   unsigned OldL = (Operation >> 2) & 1;
252   unsigned OldG = (Operation >> 1) & 1;
253   return ISD::CondCode((Operation & ~6) |  // Keep the N, U, E bits
254                        (OldL << 1) |       // New G bit
255                        (OldG << 2));       // New L bit.
256 }
257 
258 ISD::CondCode ISD::getSetCCInverse(ISD::CondCode Op, bool isInteger) {
259   unsigned Operation = Op;
260   if (isInteger)
261     Operation ^= 7;   // Flip L, G, E bits, but not U.
262   else
263     Operation ^= 15;  // Flip all of the condition bits.
264 
265   if (Operation > ISD::SETTRUE2)
266     Operation &= ~8;  // Don't let N and U bits get set.
267 
268   return ISD::CondCode(Operation);
269 }
270 
271 
272 /// For an integer comparison, return 1 if the comparison is a signed operation
273 /// and 2 if the result is an unsigned comparison. Return zero if the operation
274 /// does not depend on the sign of the input (setne and seteq).
275 static int isSignedOp(ISD::CondCode Opcode) {
276   switch (Opcode) {
277   default: llvm_unreachable("Illegal integer setcc operation!");
278   case ISD::SETEQ:
279   case ISD::SETNE: return 0;
280   case ISD::SETLT:
281   case ISD::SETLE:
282   case ISD::SETGT:
283   case ISD::SETGE: return 1;
284   case ISD::SETULT:
285   case ISD::SETULE:
286   case ISD::SETUGT:
287   case ISD::SETUGE: return 2;
288   }
289 }
290 
291 ISD::CondCode ISD::getSetCCOrOperation(ISD::CondCode Op1, ISD::CondCode Op2,
292                                        bool isInteger) {
293   if (isInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3)
294     // Cannot fold a signed integer setcc with an unsigned integer setcc.
295     return ISD::SETCC_INVALID;
296 
297   unsigned Op = Op1 | Op2;  // Combine all of the condition bits.
298 
299   // If the N and U bits get set then the resultant comparison DOES suddenly
300   // care about orderedness, and is true when ordered.
301   if (Op > ISD::SETTRUE2)
302     Op &= ~16;     // Clear the U bit if the N bit is set.
303 
304   // Canonicalize illegal integer setcc's.
305   if (isInteger && Op == ISD::SETUNE)  // e.g. SETUGT | SETULT
306     Op = ISD::SETNE;
307 
308   return ISD::CondCode(Op);
309 }
310 
311 ISD::CondCode ISD::getSetCCAndOperation(ISD::CondCode Op1, ISD::CondCode Op2,
312                                         bool isInteger) {
313   if (isInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3)
314     // Cannot fold a signed setcc with an unsigned setcc.
315     return ISD::SETCC_INVALID;
316 
317   // Combine all of the condition bits.
318   ISD::CondCode Result = ISD::CondCode(Op1 & Op2);
319 
320   // Canonicalize illegal integer setcc's.
321   if (isInteger) {
322     switch (Result) {
323     default: break;
324     case ISD::SETUO : Result = ISD::SETFALSE; break;  // SETUGT & SETULT
325     case ISD::SETOEQ:                                 // SETEQ  & SETU[LG]E
326     case ISD::SETUEQ: Result = ISD::SETEQ   ; break;  // SETUGE & SETULE
327     case ISD::SETOLT: Result = ISD::SETULT  ; break;  // SETULT & SETNE
328     case ISD::SETOGT: Result = ISD::SETUGT  ; break;  // SETUGT & SETNE
329     }
330   }
331 
332   return Result;
333 }
334 
335 //===----------------------------------------------------------------------===//
336 //                           SDNode Profile Support
337 //===----------------------------------------------------------------------===//
338 
339 /// AddNodeIDOpcode - Add the node opcode to the NodeID data.
340 ///
341 static void AddNodeIDOpcode(FoldingSetNodeID &ID, unsigned OpC)  {
342   ID.AddInteger(OpC);
343 }
344 
345 /// AddNodeIDValueTypes - Value type lists are intern'd so we can represent them
346 /// solely with their pointer.
347 static void AddNodeIDValueTypes(FoldingSetNodeID &ID, SDVTList VTList) {
348   ID.AddPointer(VTList.VTs);
349 }
350 
351 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data.
352 ///
353 static void AddNodeIDOperands(FoldingSetNodeID &ID,
354                               ArrayRef<SDValue> Ops) {
355   for (auto& Op : Ops) {
356     ID.AddPointer(Op.getNode());
357     ID.AddInteger(Op.getResNo());
358   }
359 }
360 
361 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data.
362 ///
363 static void AddNodeIDOperands(FoldingSetNodeID &ID,
364                               ArrayRef<SDUse> Ops) {
365   for (auto& Op : Ops) {
366     ID.AddPointer(Op.getNode());
367     ID.AddInteger(Op.getResNo());
368   }
369 }
370 
371 static void AddNodeIDNode(FoldingSetNodeID &ID, unsigned short OpC,
372                           SDVTList VTList, ArrayRef<SDValue> OpList) {
373   AddNodeIDOpcode(ID, OpC);
374   AddNodeIDValueTypes(ID, VTList);
375   AddNodeIDOperands(ID, OpList);
376 }
377 
378 /// If this is an SDNode with special info, add this info to the NodeID data.
379 static void AddNodeIDCustom(FoldingSetNodeID &ID, const SDNode *N) {
380   switch (N->getOpcode()) {
381   case ISD::TargetExternalSymbol:
382   case ISD::ExternalSymbol:
383   case ISD::MCSymbol:
384     llvm_unreachable("Should only be used on nodes with operands");
385   default: break;  // Normal nodes don't need extra info.
386   case ISD::TargetConstant:
387   case ISD::Constant: {
388     const ConstantSDNode *C = cast<ConstantSDNode>(N);
389     ID.AddPointer(C->getConstantIntValue());
390     ID.AddBoolean(C->isOpaque());
391     break;
392   }
393   case ISD::TargetConstantFP:
394   case ISD::ConstantFP: {
395     ID.AddPointer(cast<ConstantFPSDNode>(N)->getConstantFPValue());
396     break;
397   }
398   case ISD::TargetGlobalAddress:
399   case ISD::GlobalAddress:
400   case ISD::TargetGlobalTLSAddress:
401   case ISD::GlobalTLSAddress: {
402     const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
403     ID.AddPointer(GA->getGlobal());
404     ID.AddInteger(GA->getOffset());
405     ID.AddInteger(GA->getTargetFlags());
406     break;
407   }
408   case ISD::BasicBlock:
409     ID.AddPointer(cast<BasicBlockSDNode>(N)->getBasicBlock());
410     break;
411   case ISD::Register:
412     ID.AddInteger(cast<RegisterSDNode>(N)->getReg());
413     break;
414   case ISD::RegisterMask:
415     ID.AddPointer(cast<RegisterMaskSDNode>(N)->getRegMask());
416     break;
417   case ISD::SRCVALUE:
418     ID.AddPointer(cast<SrcValueSDNode>(N)->getValue());
419     break;
420   case ISD::FrameIndex:
421   case ISD::TargetFrameIndex:
422     ID.AddInteger(cast<FrameIndexSDNode>(N)->getIndex());
423     break;
424   case ISD::JumpTable:
425   case ISD::TargetJumpTable:
426     ID.AddInteger(cast<JumpTableSDNode>(N)->getIndex());
427     ID.AddInteger(cast<JumpTableSDNode>(N)->getTargetFlags());
428     break;
429   case ISD::ConstantPool:
430   case ISD::TargetConstantPool: {
431     const ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N);
432     ID.AddInteger(CP->getAlignment());
433     ID.AddInteger(CP->getOffset());
434     if (CP->isMachineConstantPoolEntry())
435       CP->getMachineCPVal()->addSelectionDAGCSEId(ID);
436     else
437       ID.AddPointer(CP->getConstVal());
438     ID.AddInteger(CP->getTargetFlags());
439     break;
440   }
441   case ISD::TargetIndex: {
442     const TargetIndexSDNode *TI = cast<TargetIndexSDNode>(N);
443     ID.AddInteger(TI->getIndex());
444     ID.AddInteger(TI->getOffset());
445     ID.AddInteger(TI->getTargetFlags());
446     break;
447   }
448   case ISD::LOAD: {
449     const LoadSDNode *LD = cast<LoadSDNode>(N);
450     ID.AddInteger(LD->getMemoryVT().getRawBits());
451     ID.AddInteger(LD->getRawSubclassData());
452     ID.AddInteger(LD->getPointerInfo().getAddrSpace());
453     break;
454   }
455   case ISD::STORE: {
456     const StoreSDNode *ST = cast<StoreSDNode>(N);
457     ID.AddInteger(ST->getMemoryVT().getRawBits());
458     ID.AddInteger(ST->getRawSubclassData());
459     ID.AddInteger(ST->getPointerInfo().getAddrSpace());
460     break;
461   }
462   case ISD::ATOMIC_CMP_SWAP:
463   case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS:
464   case ISD::ATOMIC_SWAP:
465   case ISD::ATOMIC_LOAD_ADD:
466   case ISD::ATOMIC_LOAD_SUB:
467   case ISD::ATOMIC_LOAD_AND:
468   case ISD::ATOMIC_LOAD_OR:
469   case ISD::ATOMIC_LOAD_XOR:
470   case ISD::ATOMIC_LOAD_NAND:
471   case ISD::ATOMIC_LOAD_MIN:
472   case ISD::ATOMIC_LOAD_MAX:
473   case ISD::ATOMIC_LOAD_UMIN:
474   case ISD::ATOMIC_LOAD_UMAX:
475   case ISD::ATOMIC_LOAD:
476   case ISD::ATOMIC_STORE: {
477     const AtomicSDNode *AT = cast<AtomicSDNode>(N);
478     ID.AddInteger(AT->getMemoryVT().getRawBits());
479     ID.AddInteger(AT->getRawSubclassData());
480     ID.AddInteger(AT->getPointerInfo().getAddrSpace());
481     break;
482   }
483   case ISD::PREFETCH: {
484     const MemSDNode *PF = cast<MemSDNode>(N);
485     ID.AddInteger(PF->getPointerInfo().getAddrSpace());
486     break;
487   }
488   case ISD::VECTOR_SHUFFLE: {
489     const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
490     for (unsigned i = 0, e = N->getValueType(0).getVectorNumElements();
491          i != e; ++i)
492       ID.AddInteger(SVN->getMaskElt(i));
493     break;
494   }
495   case ISD::TargetBlockAddress:
496   case ISD::BlockAddress: {
497     const BlockAddressSDNode *BA = cast<BlockAddressSDNode>(N);
498     ID.AddPointer(BA->getBlockAddress());
499     ID.AddInteger(BA->getOffset());
500     ID.AddInteger(BA->getTargetFlags());
501     break;
502   }
503   } // end switch (N->getOpcode())
504 
505   // Target specific memory nodes could also have address spaces to check.
506   if (N->isTargetMemoryOpcode())
507     ID.AddInteger(cast<MemSDNode>(N)->getPointerInfo().getAddrSpace());
508 }
509 
510 /// AddNodeIDNode - Generic routine for adding a nodes info to the NodeID
511 /// data.
512 static void AddNodeIDNode(FoldingSetNodeID &ID, const SDNode *N) {
513   AddNodeIDOpcode(ID, N->getOpcode());
514   // Add the return value info.
515   AddNodeIDValueTypes(ID, N->getVTList());
516   // Add the operand info.
517   AddNodeIDOperands(ID, N->ops());
518 
519   // Handle SDNode leafs with special info.
520   AddNodeIDCustom(ID, N);
521 }
522 
523 //===----------------------------------------------------------------------===//
524 //                              SelectionDAG Class
525 //===----------------------------------------------------------------------===//
526 
527 /// doNotCSE - Return true if CSE should not be performed for this node.
528 static bool doNotCSE(SDNode *N) {
529   if (N->getValueType(0) == MVT::Glue)
530     return true; // Never CSE anything that produces a flag.
531 
532   switch (N->getOpcode()) {
533   default: break;
534   case ISD::HANDLENODE:
535   case ISD::EH_LABEL:
536     return true;   // Never CSE these nodes.
537   }
538 
539   // Check that remaining values produced are not flags.
540   for (unsigned i = 1, e = N->getNumValues(); i != e; ++i)
541     if (N->getValueType(i) == MVT::Glue)
542       return true; // Never CSE anything that produces a flag.
543 
544   return false;
545 }
546 
547 /// RemoveDeadNodes - This method deletes all unreachable nodes in the
548 /// SelectionDAG.
549 void SelectionDAG::RemoveDeadNodes() {
550   // Create a dummy node (which is not added to allnodes), that adds a reference
551   // to the root node, preventing it from being deleted.
552   HandleSDNode Dummy(getRoot());
553 
554   SmallVector<SDNode*, 128> DeadNodes;
555 
556   // Add all obviously-dead nodes to the DeadNodes worklist.
557   for (SDNode &Node : allnodes())
558     if (Node.use_empty())
559       DeadNodes.push_back(&Node);
560 
561   RemoveDeadNodes(DeadNodes);
562 
563   // If the root changed (e.g. it was a dead load, update the root).
564   setRoot(Dummy.getValue());
565 }
566 
567 /// RemoveDeadNodes - This method deletes the unreachable nodes in the
568 /// given list, and any nodes that become unreachable as a result.
569 void SelectionDAG::RemoveDeadNodes(SmallVectorImpl<SDNode *> &DeadNodes) {
570 
571   // Process the worklist, deleting the nodes and adding their uses to the
572   // worklist.
573   while (!DeadNodes.empty()) {
574     SDNode *N = DeadNodes.pop_back_val();
575 
576     for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next)
577       DUL->NodeDeleted(N, nullptr);
578 
579     // Take the node out of the appropriate CSE map.
580     RemoveNodeFromCSEMaps(N);
581 
582     // Next, brutally remove the operand list.  This is safe to do, as there are
583     // no cycles in the graph.
584     for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) {
585       SDUse &Use = *I++;
586       SDNode *Operand = Use.getNode();
587       Use.set(SDValue());
588 
589       // Now that we removed this operand, see if there are no uses of it left.
590       if (Operand->use_empty())
591         DeadNodes.push_back(Operand);
592     }
593 
594     DeallocateNode(N);
595   }
596 }
597 
598 void SelectionDAG::RemoveDeadNode(SDNode *N){
599   SmallVector<SDNode*, 16> DeadNodes(1, N);
600 
601   // Create a dummy node that adds a reference to the root node, preventing
602   // it from being deleted.  (This matters if the root is an operand of the
603   // dead node.)
604   HandleSDNode Dummy(getRoot());
605 
606   RemoveDeadNodes(DeadNodes);
607 }
608 
609 void SelectionDAG::DeleteNode(SDNode *N) {
610   // First take this out of the appropriate CSE map.
611   RemoveNodeFromCSEMaps(N);
612 
613   // Finally, remove uses due to operands of this node, remove from the
614   // AllNodes list, and delete the node.
615   DeleteNodeNotInCSEMaps(N);
616 }
617 
618 void SelectionDAG::DeleteNodeNotInCSEMaps(SDNode *N) {
619   assert(N->getIterator() != AllNodes.begin() &&
620          "Cannot delete the entry node!");
621   assert(N->use_empty() && "Cannot delete a node that is not dead!");
622 
623   // Drop all of the operands and decrement used node's use counts.
624   N->DropOperands();
625 
626   DeallocateNode(N);
627 }
628 
629 void SDDbgInfo::erase(const SDNode *Node) {
630   DbgValMapType::iterator I = DbgValMap.find(Node);
631   if (I == DbgValMap.end())
632     return;
633   for (auto &Val: I->second)
634     Val->setIsInvalidated();
635   DbgValMap.erase(I);
636 }
637 
638 void SelectionDAG::DeallocateNode(SDNode *N) {
639   // If we have operands, deallocate them.
640   removeOperands(N);
641 
642   // Set the opcode to DELETED_NODE to help catch bugs when node
643   // memory is reallocated.
644   N->NodeType = ISD::DELETED_NODE;
645 
646   NodeAllocator.Deallocate(AllNodes.remove(N));
647 
648   // If any of the SDDbgValue nodes refer to this SDNode, invalidate
649   // them and forget about that node.
650   DbgInfo->erase(N);
651 }
652 
653 #ifndef NDEBUG
654 /// VerifySDNode - Sanity check the given SDNode.  Aborts if it is invalid.
655 static void VerifySDNode(SDNode *N) {
656   switch (N->getOpcode()) {
657   default:
658     break;
659   case ISD::BUILD_PAIR: {
660     EVT VT = N->getValueType(0);
661     assert(N->getNumValues() == 1 && "Too many results!");
662     assert(!VT.isVector() && (VT.isInteger() || VT.isFloatingPoint()) &&
663            "Wrong return type!");
664     assert(N->getNumOperands() == 2 && "Wrong number of operands!");
665     assert(N->getOperand(0).getValueType() == N->getOperand(1).getValueType() &&
666            "Mismatched operand types!");
667     assert(N->getOperand(0).getValueType().isInteger() == VT.isInteger() &&
668            "Wrong operand type!");
669     assert(VT.getSizeInBits() == 2 * N->getOperand(0).getValueSizeInBits() &&
670            "Wrong return type size");
671     break;
672   }
673   case ISD::BUILD_VECTOR: {
674     assert(N->getNumValues() == 1 && "Too many results!");
675     assert(N->getValueType(0).isVector() && "Wrong return type!");
676     assert(N->getNumOperands() == N->getValueType(0).getVectorNumElements() &&
677            "Wrong number of operands!");
678     EVT EltVT = N->getValueType(0).getVectorElementType();
679     for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ++I) {
680       assert((I->getValueType() == EltVT ||
681              (EltVT.isInteger() && I->getValueType().isInteger() &&
682               EltVT.bitsLE(I->getValueType()))) &&
683             "Wrong operand type!");
684       assert(I->getValueType() == N->getOperand(0).getValueType() &&
685              "Operands must all have the same type");
686     }
687     break;
688   }
689   }
690 }
691 #endif // NDEBUG
692 
693 /// \brief Insert a newly allocated node into the DAG.
694 ///
695 /// Handles insertion into the all nodes list and CSE map, as well as
696 /// verification and other common operations when a new node is allocated.
697 void SelectionDAG::InsertNode(SDNode *N) {
698   AllNodes.push_back(N);
699 #ifndef NDEBUG
700   N->PersistentId = NextPersistentId++;
701   VerifySDNode(N);
702 #endif
703 }
704 
705 /// RemoveNodeFromCSEMaps - Take the specified node out of the CSE map that
706 /// correspond to it.  This is useful when we're about to delete or repurpose
707 /// the node.  We don't want future request for structurally identical nodes
708 /// to return N anymore.
709 bool SelectionDAG::RemoveNodeFromCSEMaps(SDNode *N) {
710   bool Erased = false;
711   switch (N->getOpcode()) {
712   case ISD::HANDLENODE: return false;  // noop.
713   case ISD::CONDCODE:
714     assert(CondCodeNodes[cast<CondCodeSDNode>(N)->get()] &&
715            "Cond code doesn't exist!");
716     Erased = CondCodeNodes[cast<CondCodeSDNode>(N)->get()] != nullptr;
717     CondCodeNodes[cast<CondCodeSDNode>(N)->get()] = nullptr;
718     break;
719   case ISD::ExternalSymbol:
720     Erased = ExternalSymbols.erase(cast<ExternalSymbolSDNode>(N)->getSymbol());
721     break;
722   case ISD::TargetExternalSymbol: {
723     ExternalSymbolSDNode *ESN = cast<ExternalSymbolSDNode>(N);
724     Erased = TargetExternalSymbols.erase(
725                std::pair<std::string,unsigned char>(ESN->getSymbol(),
726                                                     ESN->getTargetFlags()));
727     break;
728   }
729   case ISD::MCSymbol: {
730     auto *MCSN = cast<MCSymbolSDNode>(N);
731     Erased = MCSymbols.erase(MCSN->getMCSymbol());
732     break;
733   }
734   case ISD::VALUETYPE: {
735     EVT VT = cast<VTSDNode>(N)->getVT();
736     if (VT.isExtended()) {
737       Erased = ExtendedValueTypeNodes.erase(VT);
738     } else {
739       Erased = ValueTypeNodes[VT.getSimpleVT().SimpleTy] != nullptr;
740       ValueTypeNodes[VT.getSimpleVT().SimpleTy] = nullptr;
741     }
742     break;
743   }
744   default:
745     // Remove it from the CSE Map.
746     assert(N->getOpcode() != ISD::DELETED_NODE && "DELETED_NODE in CSEMap!");
747     assert(N->getOpcode() != ISD::EntryToken && "EntryToken in CSEMap!");
748     Erased = CSEMap.RemoveNode(N);
749     break;
750   }
751 #ifndef NDEBUG
752   // Verify that the node was actually in one of the CSE maps, unless it has a
753   // flag result (which cannot be CSE'd) or is one of the special cases that are
754   // not subject to CSE.
755   if (!Erased && N->getValueType(N->getNumValues()-1) != MVT::Glue &&
756       !N->isMachineOpcode() && !doNotCSE(N)) {
757     N->dump(this);
758     dbgs() << "\n";
759     llvm_unreachable("Node is not in map!");
760   }
761 #endif
762   return Erased;
763 }
764 
765 /// AddModifiedNodeToCSEMaps - The specified node has been removed from the CSE
766 /// maps and modified in place. Add it back to the CSE maps, unless an identical
767 /// node already exists, in which case transfer all its users to the existing
768 /// node. This transfer can potentially trigger recursive merging.
769 ///
770 void
771 SelectionDAG::AddModifiedNodeToCSEMaps(SDNode *N) {
772   // For node types that aren't CSE'd, just act as if no identical node
773   // already exists.
774   if (!doNotCSE(N)) {
775     SDNode *Existing = CSEMap.GetOrInsertNode(N);
776     if (Existing != N) {
777       // If there was already an existing matching node, use ReplaceAllUsesWith
778       // to replace the dead one with the existing one.  This can cause
779       // recursive merging of other unrelated nodes down the line.
780       ReplaceAllUsesWith(N, Existing);
781 
782       // N is now dead. Inform the listeners and delete it.
783       for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next)
784         DUL->NodeDeleted(N, Existing);
785       DeleteNodeNotInCSEMaps(N);
786       return;
787     }
788   }
789 
790   // If the node doesn't already exist, we updated it.  Inform listeners.
791   for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next)
792     DUL->NodeUpdated(N);
793 }
794 
795 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands
796 /// were replaced with those specified.  If this node is never memoized,
797 /// return null, otherwise return a pointer to the slot it would take.  If a
798 /// node already exists with these operands, the slot will be non-null.
799 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, SDValue Op,
800                                            void *&InsertPos) {
801   if (doNotCSE(N))
802     return nullptr;
803 
804   SDValue Ops[] = { Op };
805   FoldingSetNodeID ID;
806   AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops);
807   AddNodeIDCustom(ID, N);
808   SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos);
809   if (Node)
810     if (const SDNodeFlags *Flags = N->getFlags())
811       Node->intersectFlagsWith(Flags);
812   return Node;
813 }
814 
815 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands
816 /// were replaced with those specified.  If this node is never memoized,
817 /// return null, otherwise return a pointer to the slot it would take.  If a
818 /// node already exists with these operands, the slot will be non-null.
819 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N,
820                                            SDValue Op1, SDValue Op2,
821                                            void *&InsertPos) {
822   if (doNotCSE(N))
823     return nullptr;
824 
825   SDValue Ops[] = { Op1, Op2 };
826   FoldingSetNodeID ID;
827   AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops);
828   AddNodeIDCustom(ID, N);
829   SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos);
830   if (Node)
831     if (const SDNodeFlags *Flags = N->getFlags())
832       Node->intersectFlagsWith(Flags);
833   return Node;
834 }
835 
836 
837 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands
838 /// were replaced with those specified.  If this node is never memoized,
839 /// return null, otherwise return a pointer to the slot it would take.  If a
840 /// node already exists with these operands, the slot will be non-null.
841 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, ArrayRef<SDValue> Ops,
842                                            void *&InsertPos) {
843   if (doNotCSE(N))
844     return nullptr;
845 
846   FoldingSetNodeID ID;
847   AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops);
848   AddNodeIDCustom(ID, N);
849   SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos);
850   if (Node)
851     if (const SDNodeFlags *Flags = N->getFlags())
852       Node->intersectFlagsWith(Flags);
853   return Node;
854 }
855 
856 unsigned SelectionDAG::getEVTAlignment(EVT VT) const {
857   Type *Ty = VT == MVT::iPTR ?
858                    PointerType::get(Type::getInt8Ty(*getContext()), 0) :
859                    VT.getTypeForEVT(*getContext());
860 
861   return getDataLayout().getABITypeAlignment(Ty);
862 }
863 
864 // EntryNode could meaningfully have debug info if we can find it...
865 SelectionDAG::SelectionDAG(const TargetMachine &tm, CodeGenOpt::Level OL)
866     : TM(tm), TSI(nullptr), TLI(nullptr), OptLevel(OL),
867       EntryNode(ISD::EntryToken, 0, DebugLoc(), getVTList(MVT::Other)),
868       Root(getEntryNode()), NewNodesMustHaveLegalTypes(false),
869       UpdateListeners(nullptr) {
870   InsertNode(&EntryNode);
871   DbgInfo = new SDDbgInfo();
872 }
873 
874 void SelectionDAG::init(MachineFunction &mf) {
875   MF = &mf;
876   TLI = getSubtarget().getTargetLowering();
877   TSI = getSubtarget().getSelectionDAGInfo();
878   Context = &mf.getFunction()->getContext();
879 }
880 
881 SelectionDAG::~SelectionDAG() {
882   assert(!UpdateListeners && "Dangling registered DAGUpdateListeners");
883   allnodes_clear();
884   OperandRecycler.clear(OperandAllocator);
885   delete DbgInfo;
886 }
887 
888 void SelectionDAG::allnodes_clear() {
889   assert(&*AllNodes.begin() == &EntryNode);
890   AllNodes.remove(AllNodes.begin());
891   while (!AllNodes.empty())
892     DeallocateNode(&AllNodes.front());
893 #ifndef NDEBUG
894   NextPersistentId = 0;
895 #endif
896 }
897 
898 SDNode *SelectionDAG::GetBinarySDNode(unsigned Opcode, const SDLoc &DL,
899                                       SDVTList VTs, SDValue N1, SDValue N2,
900                                       const SDNodeFlags *Flags) {
901   SDValue Ops[] = {N1, N2};
902 
903   if (isBinOpWithFlags(Opcode)) {
904     // If no flags were passed in, use a default flags object.
905     SDNodeFlags F;
906     if (Flags == nullptr)
907       Flags = &F;
908 
909     auto *FN = newSDNode<BinaryWithFlagsSDNode>(Opcode, DL.getIROrder(),
910                                                 DL.getDebugLoc(), VTs, *Flags);
911     createOperands(FN, Ops);
912 
913     return FN;
914   }
915 
916   auto *N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs);
917   createOperands(N, Ops);
918   return N;
919 }
920 
921 SDNode *SelectionDAG::FindNodeOrInsertPos(const FoldingSetNodeID &ID,
922                                           void *&InsertPos) {
923   SDNode *N = CSEMap.FindNodeOrInsertPos(ID, InsertPos);
924   if (N) {
925     switch (N->getOpcode()) {
926     default: break;
927     case ISD::Constant:
928     case ISD::ConstantFP:
929       llvm_unreachable("Querying for Constant and ConstantFP nodes requires "
930                        "debug location.  Use another overload.");
931     }
932   }
933   return N;
934 }
935 
936 SDNode *SelectionDAG::FindNodeOrInsertPos(const FoldingSetNodeID &ID,
937                                           const SDLoc &DL, void *&InsertPos) {
938   SDNode *N = CSEMap.FindNodeOrInsertPos(ID, InsertPos);
939   if (N) {
940     switch (N->getOpcode()) {
941     case ISD::Constant:
942     case ISD::ConstantFP:
943       // Erase debug location from the node if the node is used at several
944       // different places. Do not propagate one location to all uses as it
945       // will cause a worse single stepping debugging experience.
946       if (N->getDebugLoc() != DL.getDebugLoc())
947         N->setDebugLoc(DebugLoc());
948       break;
949     default:
950       // When the node's point of use is located earlier in the instruction
951       // sequence than its prior point of use, update its debug info to the
952       // earlier location.
953       if (DL.getIROrder() && DL.getIROrder() < N->getIROrder())
954         N->setDebugLoc(DL.getDebugLoc());
955       break;
956     }
957   }
958   return N;
959 }
960 
961 void SelectionDAG::clear() {
962   allnodes_clear();
963   OperandRecycler.clear(OperandAllocator);
964   OperandAllocator.Reset();
965   CSEMap.clear();
966 
967   ExtendedValueTypeNodes.clear();
968   ExternalSymbols.clear();
969   TargetExternalSymbols.clear();
970   MCSymbols.clear();
971   std::fill(CondCodeNodes.begin(), CondCodeNodes.end(),
972             static_cast<CondCodeSDNode*>(nullptr));
973   std::fill(ValueTypeNodes.begin(), ValueTypeNodes.end(),
974             static_cast<SDNode*>(nullptr));
975 
976   EntryNode.UseList = nullptr;
977   InsertNode(&EntryNode);
978   Root = getEntryNode();
979   DbgInfo->clear();
980 }
981 
982 SDValue SelectionDAG::getAnyExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) {
983   return VT.bitsGT(Op.getValueType()) ?
984     getNode(ISD::ANY_EXTEND, DL, VT, Op) :
985     getNode(ISD::TRUNCATE, DL, VT, Op);
986 }
987 
988 SDValue SelectionDAG::getSExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) {
989   return VT.bitsGT(Op.getValueType()) ?
990     getNode(ISD::SIGN_EXTEND, DL, VT, Op) :
991     getNode(ISD::TRUNCATE, DL, VT, Op);
992 }
993 
994 SDValue SelectionDAG::getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) {
995   return VT.bitsGT(Op.getValueType()) ?
996     getNode(ISD::ZERO_EXTEND, DL, VT, Op) :
997     getNode(ISD::TRUNCATE, DL, VT, Op);
998 }
999 
1000 SDValue SelectionDAG::getBoolExtOrTrunc(SDValue Op, const SDLoc &SL, EVT VT,
1001                                         EVT OpVT) {
1002   if (VT.bitsLE(Op.getValueType()))
1003     return getNode(ISD::TRUNCATE, SL, VT, Op);
1004 
1005   TargetLowering::BooleanContent BType = TLI->getBooleanContents(OpVT);
1006   return getNode(TLI->getExtendForContent(BType), SL, VT, Op);
1007 }
1008 
1009 SDValue SelectionDAG::getZeroExtendInReg(SDValue Op, const SDLoc &DL, EVT VT) {
1010   assert(!VT.isVector() &&
1011          "getZeroExtendInReg should use the vector element type instead of "
1012          "the vector type!");
1013   if (Op.getValueType() == VT) return Op;
1014   unsigned BitWidth = Op.getScalarValueSizeInBits();
1015   APInt Imm = APInt::getLowBitsSet(BitWidth,
1016                                    VT.getSizeInBits());
1017   return getNode(ISD::AND, DL, Op.getValueType(), Op,
1018                  getConstant(Imm, DL, Op.getValueType()));
1019 }
1020 
1021 SDValue SelectionDAG::getAnyExtendVectorInReg(SDValue Op, const SDLoc &DL,
1022                                               EVT VT) {
1023   assert(VT.isVector() && "This DAG node is restricted to vector types.");
1024   assert(VT.getSizeInBits() == Op.getValueSizeInBits() &&
1025          "The sizes of the input and result must match in order to perform the "
1026          "extend in-register.");
1027   assert(VT.getVectorNumElements() < Op.getValueType().getVectorNumElements() &&
1028          "The destination vector type must have fewer lanes than the input.");
1029   return getNode(ISD::ANY_EXTEND_VECTOR_INREG, DL, VT, Op);
1030 }
1031 
1032 SDValue SelectionDAG::getSignExtendVectorInReg(SDValue Op, const SDLoc &DL,
1033                                                EVT VT) {
1034   assert(VT.isVector() && "This DAG node is restricted to vector types.");
1035   assert(VT.getSizeInBits() == Op.getValueSizeInBits() &&
1036          "The sizes of the input and result must match in order to perform the "
1037          "extend in-register.");
1038   assert(VT.getVectorNumElements() < Op.getValueType().getVectorNumElements() &&
1039          "The destination vector type must have fewer lanes than the input.");
1040   return getNode(ISD::SIGN_EXTEND_VECTOR_INREG, DL, VT, Op);
1041 }
1042 
1043 SDValue SelectionDAG::getZeroExtendVectorInReg(SDValue Op, const SDLoc &DL,
1044                                                EVT VT) {
1045   assert(VT.isVector() && "This DAG node is restricted to vector types.");
1046   assert(VT.getSizeInBits() == Op.getValueSizeInBits() &&
1047          "The sizes of the input and result must match in order to perform the "
1048          "extend in-register.");
1049   assert(VT.getVectorNumElements() < Op.getValueType().getVectorNumElements() &&
1050          "The destination vector type must have fewer lanes than the input.");
1051   return getNode(ISD::ZERO_EXTEND_VECTOR_INREG, DL, VT, Op);
1052 }
1053 
1054 /// getNOT - Create a bitwise NOT operation as (XOR Val, -1).
1055 ///
1056 SDValue SelectionDAG::getNOT(const SDLoc &DL, SDValue Val, EVT VT) {
1057   EVT EltVT = VT.getScalarType();
1058   SDValue NegOne =
1059     getConstant(APInt::getAllOnesValue(EltVT.getSizeInBits()), DL, VT);
1060   return getNode(ISD::XOR, DL, VT, Val, NegOne);
1061 }
1062 
1063 SDValue SelectionDAG::getLogicalNOT(const SDLoc &DL, SDValue Val, EVT VT) {
1064   EVT EltVT = VT.getScalarType();
1065   SDValue TrueValue;
1066   switch (TLI->getBooleanContents(VT)) {
1067     case TargetLowering::ZeroOrOneBooleanContent:
1068     case TargetLowering::UndefinedBooleanContent:
1069       TrueValue = getConstant(1, DL, VT);
1070       break;
1071     case TargetLowering::ZeroOrNegativeOneBooleanContent:
1072       TrueValue = getConstant(APInt::getAllOnesValue(EltVT.getSizeInBits()), DL,
1073                               VT);
1074       break;
1075   }
1076   return getNode(ISD::XOR, DL, VT, Val, TrueValue);
1077 }
1078 
1079 SDValue SelectionDAG::getConstant(uint64_t Val, const SDLoc &DL, EVT VT,
1080                                   bool isT, bool isO) {
1081   EVT EltVT = VT.getScalarType();
1082   assert((EltVT.getSizeInBits() >= 64 ||
1083          (uint64_t)((int64_t)Val >> EltVT.getSizeInBits()) + 1 < 2) &&
1084          "getConstant with a uint64_t value that doesn't fit in the type!");
1085   return getConstant(APInt(EltVT.getSizeInBits(), Val), DL, VT, isT, isO);
1086 }
1087 
1088 SDValue SelectionDAG::getConstant(const APInt &Val, const SDLoc &DL, EVT VT,
1089                                   bool isT, bool isO) {
1090   return getConstant(*ConstantInt::get(*Context, Val), DL, VT, isT, isO);
1091 }
1092 
1093 SDValue SelectionDAG::getConstant(const ConstantInt &Val, const SDLoc &DL,
1094                                   EVT VT, bool isT, bool isO) {
1095   assert(VT.isInteger() && "Cannot create FP integer constant!");
1096 
1097   EVT EltVT = VT.getScalarType();
1098   const ConstantInt *Elt = &Val;
1099 
1100   // In some cases the vector type is legal but the element type is illegal and
1101   // needs to be promoted, for example v8i8 on ARM.  In this case, promote the
1102   // inserted value (the type does not need to match the vector element type).
1103   // Any extra bits introduced will be truncated away.
1104   if (VT.isVector() && TLI->getTypeAction(*getContext(), EltVT) ==
1105       TargetLowering::TypePromoteInteger) {
1106    EltVT = TLI->getTypeToTransformTo(*getContext(), EltVT);
1107    APInt NewVal = Elt->getValue().zextOrTrunc(EltVT.getSizeInBits());
1108    Elt = ConstantInt::get(*getContext(), NewVal);
1109   }
1110   // In other cases the element type is illegal and needs to be expanded, for
1111   // example v2i64 on MIPS32. In this case, find the nearest legal type, split
1112   // the value into n parts and use a vector type with n-times the elements.
1113   // Then bitcast to the type requested.
1114   // Legalizing constants too early makes the DAGCombiner's job harder so we
1115   // only legalize if the DAG tells us we must produce legal types.
1116   else if (NewNodesMustHaveLegalTypes && VT.isVector() &&
1117            TLI->getTypeAction(*getContext(), EltVT) ==
1118            TargetLowering::TypeExpandInteger) {
1119     const APInt &NewVal = Elt->getValue();
1120     EVT ViaEltVT = TLI->getTypeToTransformTo(*getContext(), EltVT);
1121     unsigned ViaEltSizeInBits = ViaEltVT.getSizeInBits();
1122     unsigned ViaVecNumElts = VT.getSizeInBits() / ViaEltSizeInBits;
1123     EVT ViaVecVT = EVT::getVectorVT(*getContext(), ViaEltVT, ViaVecNumElts);
1124 
1125     // Check the temporary vector is the correct size. If this fails then
1126     // getTypeToTransformTo() probably returned a type whose size (in bits)
1127     // isn't a power-of-2 factor of the requested type size.
1128     assert(ViaVecVT.getSizeInBits() == VT.getSizeInBits());
1129 
1130     SmallVector<SDValue, 2> EltParts;
1131     for (unsigned i = 0; i < ViaVecNumElts / VT.getVectorNumElements(); ++i) {
1132       EltParts.push_back(getConstant(NewVal.lshr(i * ViaEltSizeInBits)
1133                                            .zextOrTrunc(ViaEltSizeInBits), DL,
1134                                      ViaEltVT, isT, isO));
1135     }
1136 
1137     // EltParts is currently in little endian order. If we actually want
1138     // big-endian order then reverse it now.
1139     if (getDataLayout().isBigEndian())
1140       std::reverse(EltParts.begin(), EltParts.end());
1141 
1142     // The elements must be reversed when the element order is different
1143     // to the endianness of the elements (because the BITCAST is itself a
1144     // vector shuffle in this situation). However, we do not need any code to
1145     // perform this reversal because getConstant() is producing a vector
1146     // splat.
1147     // This situation occurs in MIPS MSA.
1148 
1149     SmallVector<SDValue, 8> Ops;
1150     for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
1151       Ops.insert(Ops.end(), EltParts.begin(), EltParts.end());
1152     return getNode(ISD::BITCAST, DL, VT, getBuildVector(ViaVecVT, DL, Ops));
1153   }
1154 
1155   assert(Elt->getBitWidth() == EltVT.getSizeInBits() &&
1156          "APInt size does not match type size!");
1157   unsigned Opc = isT ? ISD::TargetConstant : ISD::Constant;
1158   FoldingSetNodeID ID;
1159   AddNodeIDNode(ID, Opc, getVTList(EltVT), None);
1160   ID.AddPointer(Elt);
1161   ID.AddBoolean(isO);
1162   void *IP = nullptr;
1163   SDNode *N = nullptr;
1164   if ((N = FindNodeOrInsertPos(ID, DL, IP)))
1165     if (!VT.isVector())
1166       return SDValue(N, 0);
1167 
1168   if (!N) {
1169     N = newSDNode<ConstantSDNode>(isT, isO, Elt, DL.getDebugLoc(), EltVT);
1170     CSEMap.InsertNode(N, IP);
1171     InsertNode(N);
1172   }
1173 
1174   SDValue Result(N, 0);
1175   if (VT.isVector())
1176     Result = getSplatBuildVector(VT, DL, Result);
1177   return Result;
1178 }
1179 
1180 SDValue SelectionDAG::getIntPtrConstant(uint64_t Val, const SDLoc &DL,
1181                                         bool isTarget) {
1182   return getConstant(Val, DL, TLI->getPointerTy(getDataLayout()), isTarget);
1183 }
1184 
1185 SDValue SelectionDAG::getConstantFP(const APFloat &V, const SDLoc &DL, EVT VT,
1186                                     bool isTarget) {
1187   return getConstantFP(*ConstantFP::get(*getContext(), V), DL, VT, isTarget);
1188 }
1189 
1190 SDValue SelectionDAG::getConstantFP(const ConstantFP &V, const SDLoc &DL,
1191                                     EVT VT, bool isTarget) {
1192   assert(VT.isFloatingPoint() && "Cannot create integer FP constant!");
1193 
1194   EVT EltVT = VT.getScalarType();
1195 
1196   // Do the map lookup using the actual bit pattern for the floating point
1197   // value, so that we don't have problems with 0.0 comparing equal to -0.0, and
1198   // we don't have issues with SNANs.
1199   unsigned Opc = isTarget ? ISD::TargetConstantFP : ISD::ConstantFP;
1200   FoldingSetNodeID ID;
1201   AddNodeIDNode(ID, Opc, getVTList(EltVT), None);
1202   ID.AddPointer(&V);
1203   void *IP = nullptr;
1204   SDNode *N = nullptr;
1205   if ((N = FindNodeOrInsertPos(ID, DL, IP)))
1206     if (!VT.isVector())
1207       return SDValue(N, 0);
1208 
1209   if (!N) {
1210     N = newSDNode<ConstantFPSDNode>(isTarget, &V, DL.getDebugLoc(), EltVT);
1211     CSEMap.InsertNode(N, IP);
1212     InsertNode(N);
1213   }
1214 
1215   SDValue Result(N, 0);
1216   if (VT.isVector())
1217     Result = getSplatBuildVector(VT, DL, Result);
1218   return Result;
1219 }
1220 
1221 SDValue SelectionDAG::getConstantFP(double Val, const SDLoc &DL, EVT VT,
1222                                     bool isTarget) {
1223   EVT EltVT = VT.getScalarType();
1224   if (EltVT == MVT::f32)
1225     return getConstantFP(APFloat((float)Val), DL, VT, isTarget);
1226   else if (EltVT == MVT::f64)
1227     return getConstantFP(APFloat(Val), DL, VT, isTarget);
1228   else if (EltVT == MVT::f80 || EltVT == MVT::f128 || EltVT == MVT::ppcf128 ||
1229            EltVT == MVT::f16) {
1230     bool Ignored;
1231     APFloat APF = APFloat(Val);
1232     APF.convert(EVTToAPFloatSemantics(EltVT), APFloat::rmNearestTiesToEven,
1233                 &Ignored);
1234     return getConstantFP(APF, DL, VT, isTarget);
1235   } else
1236     llvm_unreachable("Unsupported type in getConstantFP");
1237 }
1238 
1239 SDValue SelectionDAG::getGlobalAddress(const GlobalValue *GV, const SDLoc &DL,
1240                                        EVT VT, int64_t Offset, bool isTargetGA,
1241                                        unsigned char TargetFlags) {
1242   assert((TargetFlags == 0 || isTargetGA) &&
1243          "Cannot set target flags on target-independent globals");
1244 
1245   // Truncate (with sign-extension) the offset value to the pointer size.
1246   unsigned BitWidth = getDataLayout().getPointerTypeSizeInBits(GV->getType());
1247   if (BitWidth < 64)
1248     Offset = SignExtend64(Offset, BitWidth);
1249 
1250   unsigned Opc;
1251   if (GV->isThreadLocal())
1252     Opc = isTargetGA ? ISD::TargetGlobalTLSAddress : ISD::GlobalTLSAddress;
1253   else
1254     Opc = isTargetGA ? ISD::TargetGlobalAddress : ISD::GlobalAddress;
1255 
1256   FoldingSetNodeID ID;
1257   AddNodeIDNode(ID, Opc, getVTList(VT), None);
1258   ID.AddPointer(GV);
1259   ID.AddInteger(Offset);
1260   ID.AddInteger(TargetFlags);
1261   void *IP = nullptr;
1262   if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP))
1263     return SDValue(E, 0);
1264 
1265   auto *N = newSDNode<GlobalAddressSDNode>(
1266       Opc, DL.getIROrder(), DL.getDebugLoc(), GV, VT, Offset, TargetFlags);
1267   CSEMap.InsertNode(N, IP);
1268     InsertNode(N);
1269   return SDValue(N, 0);
1270 }
1271 
1272 SDValue SelectionDAG::getFrameIndex(int FI, EVT VT, bool isTarget) {
1273   unsigned Opc = isTarget ? ISD::TargetFrameIndex : ISD::FrameIndex;
1274   FoldingSetNodeID ID;
1275   AddNodeIDNode(ID, Opc, getVTList(VT), None);
1276   ID.AddInteger(FI);
1277   void *IP = nullptr;
1278   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1279     return SDValue(E, 0);
1280 
1281   auto *N = newSDNode<FrameIndexSDNode>(FI, VT, isTarget);
1282   CSEMap.InsertNode(N, IP);
1283   InsertNode(N);
1284   return SDValue(N, 0);
1285 }
1286 
1287 SDValue SelectionDAG::getJumpTable(int JTI, EVT VT, bool isTarget,
1288                                    unsigned char TargetFlags) {
1289   assert((TargetFlags == 0 || isTarget) &&
1290          "Cannot set target flags on target-independent jump tables");
1291   unsigned Opc = isTarget ? ISD::TargetJumpTable : ISD::JumpTable;
1292   FoldingSetNodeID ID;
1293   AddNodeIDNode(ID, Opc, getVTList(VT), None);
1294   ID.AddInteger(JTI);
1295   ID.AddInteger(TargetFlags);
1296   void *IP = nullptr;
1297   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1298     return SDValue(E, 0);
1299 
1300   auto *N = newSDNode<JumpTableSDNode>(JTI, VT, isTarget, TargetFlags);
1301   CSEMap.InsertNode(N, IP);
1302   InsertNode(N);
1303   return SDValue(N, 0);
1304 }
1305 
1306 SDValue SelectionDAG::getConstantPool(const Constant *C, EVT VT,
1307                                       unsigned Alignment, int Offset,
1308                                       bool isTarget,
1309                                       unsigned char TargetFlags) {
1310   assert((TargetFlags == 0 || isTarget) &&
1311          "Cannot set target flags on target-independent globals");
1312   if (Alignment == 0)
1313     Alignment = MF->getFunction()->optForSize()
1314                     ? getDataLayout().getABITypeAlignment(C->getType())
1315                     : getDataLayout().getPrefTypeAlignment(C->getType());
1316   unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool;
1317   FoldingSetNodeID ID;
1318   AddNodeIDNode(ID, Opc, getVTList(VT), None);
1319   ID.AddInteger(Alignment);
1320   ID.AddInteger(Offset);
1321   ID.AddPointer(C);
1322   ID.AddInteger(TargetFlags);
1323   void *IP = nullptr;
1324   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1325     return SDValue(E, 0);
1326 
1327   auto *N = newSDNode<ConstantPoolSDNode>(isTarget, C, VT, Offset, Alignment,
1328                                           TargetFlags);
1329   CSEMap.InsertNode(N, IP);
1330   InsertNode(N);
1331   return SDValue(N, 0);
1332 }
1333 
1334 
1335 SDValue SelectionDAG::getConstantPool(MachineConstantPoolValue *C, EVT VT,
1336                                       unsigned Alignment, int Offset,
1337                                       bool isTarget,
1338                                       unsigned char TargetFlags) {
1339   assert((TargetFlags == 0 || isTarget) &&
1340          "Cannot set target flags on target-independent globals");
1341   if (Alignment == 0)
1342     Alignment = getDataLayout().getPrefTypeAlignment(C->getType());
1343   unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool;
1344   FoldingSetNodeID ID;
1345   AddNodeIDNode(ID, Opc, getVTList(VT), None);
1346   ID.AddInteger(Alignment);
1347   ID.AddInteger(Offset);
1348   C->addSelectionDAGCSEId(ID);
1349   ID.AddInteger(TargetFlags);
1350   void *IP = nullptr;
1351   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1352     return SDValue(E, 0);
1353 
1354   auto *N = newSDNode<ConstantPoolSDNode>(isTarget, C, VT, Offset, Alignment,
1355                                           TargetFlags);
1356   CSEMap.InsertNode(N, IP);
1357   InsertNode(N);
1358   return SDValue(N, 0);
1359 }
1360 
1361 SDValue SelectionDAG::getTargetIndex(int Index, EVT VT, int64_t Offset,
1362                                      unsigned char TargetFlags) {
1363   FoldingSetNodeID ID;
1364   AddNodeIDNode(ID, ISD::TargetIndex, getVTList(VT), None);
1365   ID.AddInteger(Index);
1366   ID.AddInteger(Offset);
1367   ID.AddInteger(TargetFlags);
1368   void *IP = nullptr;
1369   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1370     return SDValue(E, 0);
1371 
1372   auto *N = newSDNode<TargetIndexSDNode>(Index, VT, Offset, TargetFlags);
1373   CSEMap.InsertNode(N, IP);
1374   InsertNode(N);
1375   return SDValue(N, 0);
1376 }
1377 
1378 SDValue SelectionDAG::getBasicBlock(MachineBasicBlock *MBB) {
1379   FoldingSetNodeID ID;
1380   AddNodeIDNode(ID, ISD::BasicBlock, getVTList(MVT::Other), None);
1381   ID.AddPointer(MBB);
1382   void *IP = nullptr;
1383   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1384     return SDValue(E, 0);
1385 
1386   auto *N = newSDNode<BasicBlockSDNode>(MBB);
1387   CSEMap.InsertNode(N, IP);
1388   InsertNode(N);
1389   return SDValue(N, 0);
1390 }
1391 
1392 SDValue SelectionDAG::getValueType(EVT VT) {
1393   if (VT.isSimple() && (unsigned)VT.getSimpleVT().SimpleTy >=
1394       ValueTypeNodes.size())
1395     ValueTypeNodes.resize(VT.getSimpleVT().SimpleTy+1);
1396 
1397   SDNode *&N = VT.isExtended() ?
1398     ExtendedValueTypeNodes[VT] : ValueTypeNodes[VT.getSimpleVT().SimpleTy];
1399 
1400   if (N) return SDValue(N, 0);
1401   N = newSDNode<VTSDNode>(VT);
1402   InsertNode(N);
1403   return SDValue(N, 0);
1404 }
1405 
1406 SDValue SelectionDAG::getExternalSymbol(const char *Sym, EVT VT) {
1407   SDNode *&N = ExternalSymbols[Sym];
1408   if (N) return SDValue(N, 0);
1409   N = newSDNode<ExternalSymbolSDNode>(false, Sym, 0, VT);
1410   InsertNode(N);
1411   return SDValue(N, 0);
1412 }
1413 
1414 SDValue SelectionDAG::getMCSymbol(MCSymbol *Sym, EVT VT) {
1415   SDNode *&N = MCSymbols[Sym];
1416   if (N)
1417     return SDValue(N, 0);
1418   N = newSDNode<MCSymbolSDNode>(Sym, VT);
1419   InsertNode(N);
1420   return SDValue(N, 0);
1421 }
1422 
1423 SDValue SelectionDAG::getTargetExternalSymbol(const char *Sym, EVT VT,
1424                                               unsigned char TargetFlags) {
1425   SDNode *&N =
1426     TargetExternalSymbols[std::pair<std::string,unsigned char>(Sym,
1427                                                                TargetFlags)];
1428   if (N) return SDValue(N, 0);
1429   N = newSDNode<ExternalSymbolSDNode>(true, Sym, TargetFlags, VT);
1430   InsertNode(N);
1431   return SDValue(N, 0);
1432 }
1433 
1434 SDValue SelectionDAG::getCondCode(ISD::CondCode Cond) {
1435   if ((unsigned)Cond >= CondCodeNodes.size())
1436     CondCodeNodes.resize(Cond+1);
1437 
1438   if (!CondCodeNodes[Cond]) {
1439     auto *N = newSDNode<CondCodeSDNode>(Cond);
1440     CondCodeNodes[Cond] = N;
1441     InsertNode(N);
1442   }
1443 
1444   return SDValue(CondCodeNodes[Cond], 0);
1445 }
1446 
1447 /// Swaps the values of N1 and N2. Swaps all indices in the shuffle mask M that
1448 /// point at N1 to point at N2 and indices that point at N2 to point at N1.
1449 static void commuteShuffle(SDValue &N1, SDValue &N2, MutableArrayRef<int> M) {
1450   std::swap(N1, N2);
1451   ShuffleVectorSDNode::commuteMask(M);
1452 }
1453 
1454 SDValue SelectionDAG::getVectorShuffle(EVT VT, const SDLoc &dl, SDValue N1,
1455                                        SDValue N2, ArrayRef<int> Mask) {
1456   assert(VT.getVectorNumElements() == Mask.size() &&
1457            "Must have the same number of vector elements as mask elements!");
1458   assert(VT == N1.getValueType() && VT == N2.getValueType() &&
1459          "Invalid VECTOR_SHUFFLE");
1460 
1461   // Canonicalize shuffle undef, undef -> undef
1462   if (N1.isUndef() && N2.isUndef())
1463     return getUNDEF(VT);
1464 
1465   // Validate that all indices in Mask are within the range of the elements
1466   // input to the shuffle.
1467   int NElts = Mask.size();
1468   assert(all_of(Mask, [&](int M) { return M < (NElts * 2); }) &&
1469          "Index out of range");
1470 
1471   // Copy the mask so we can do any needed cleanup.
1472   SmallVector<int, 8> MaskVec(Mask.begin(), Mask.end());
1473 
1474   // Canonicalize shuffle v, v -> v, undef
1475   if (N1 == N2) {
1476     N2 = getUNDEF(VT);
1477     for (int i = 0; i != NElts; ++i)
1478       if (MaskVec[i] >= NElts) MaskVec[i] -= NElts;
1479   }
1480 
1481   // Canonicalize shuffle undef, v -> v, undef.  Commute the shuffle mask.
1482   if (N1.isUndef())
1483     commuteShuffle(N1, N2, MaskVec);
1484 
1485   // If shuffling a splat, try to blend the splat instead. We do this here so
1486   // that even when this arises during lowering we don't have to re-handle it.
1487   auto BlendSplat = [&](BuildVectorSDNode *BV, int Offset) {
1488     BitVector UndefElements;
1489     SDValue Splat = BV->getSplatValue(&UndefElements);
1490     if (!Splat)
1491       return;
1492 
1493     for (int i = 0; i < NElts; ++i) {
1494       if (MaskVec[i] < Offset || MaskVec[i] >= (Offset + NElts))
1495         continue;
1496 
1497       // If this input comes from undef, mark it as such.
1498       if (UndefElements[MaskVec[i] - Offset]) {
1499         MaskVec[i] = -1;
1500         continue;
1501       }
1502 
1503       // If we can blend a non-undef lane, use that instead.
1504       if (!UndefElements[i])
1505         MaskVec[i] = i + Offset;
1506     }
1507   };
1508   if (auto *N1BV = dyn_cast<BuildVectorSDNode>(N1))
1509     BlendSplat(N1BV, 0);
1510   if (auto *N2BV = dyn_cast<BuildVectorSDNode>(N2))
1511     BlendSplat(N2BV, NElts);
1512 
1513   // Canonicalize all index into lhs, -> shuffle lhs, undef
1514   // Canonicalize all index into rhs, -> shuffle rhs, undef
1515   bool AllLHS = true, AllRHS = true;
1516   bool N2Undef = N2.isUndef();
1517   for (int i = 0; i != NElts; ++i) {
1518     if (MaskVec[i] >= NElts) {
1519       if (N2Undef)
1520         MaskVec[i] = -1;
1521       else
1522         AllLHS = false;
1523     } else if (MaskVec[i] >= 0) {
1524       AllRHS = false;
1525     }
1526   }
1527   if (AllLHS && AllRHS)
1528     return getUNDEF(VT);
1529   if (AllLHS && !N2Undef)
1530     N2 = getUNDEF(VT);
1531   if (AllRHS) {
1532     N1 = getUNDEF(VT);
1533     commuteShuffle(N1, N2, MaskVec);
1534   }
1535   // Reset our undef status after accounting for the mask.
1536   N2Undef = N2.isUndef();
1537   // Re-check whether both sides ended up undef.
1538   if (N1.isUndef() && N2Undef)
1539     return getUNDEF(VT);
1540 
1541   // If Identity shuffle return that node.
1542   bool Identity = true, AllSame = true;
1543   for (int i = 0; i != NElts; ++i) {
1544     if (MaskVec[i] >= 0 && MaskVec[i] != i) Identity = false;
1545     if (MaskVec[i] != MaskVec[0]) AllSame = false;
1546   }
1547   if (Identity && NElts)
1548     return N1;
1549 
1550   // Shuffling a constant splat doesn't change the result.
1551   if (N2Undef) {
1552     SDValue V = N1;
1553 
1554     // Look through any bitcasts. We check that these don't change the number
1555     // (and size) of elements and just changes their types.
1556     while (V.getOpcode() == ISD::BITCAST)
1557       V = V->getOperand(0);
1558 
1559     // A splat should always show up as a build vector node.
1560     if (auto *BV = dyn_cast<BuildVectorSDNode>(V)) {
1561       BitVector UndefElements;
1562       SDValue Splat = BV->getSplatValue(&UndefElements);
1563       // If this is a splat of an undef, shuffling it is also undef.
1564       if (Splat && Splat.isUndef())
1565         return getUNDEF(VT);
1566 
1567       bool SameNumElts =
1568           V.getValueType().getVectorNumElements() == VT.getVectorNumElements();
1569 
1570       // We only have a splat which can skip shuffles if there is a splatted
1571       // value and no undef lanes rearranged by the shuffle.
1572       if (Splat && UndefElements.none()) {
1573         // Splat of <x, x, ..., x>, return <x, x, ..., x>, provided that the
1574         // number of elements match or the value splatted is a zero constant.
1575         if (SameNumElts)
1576           return N1;
1577         if (auto *C = dyn_cast<ConstantSDNode>(Splat))
1578           if (C->isNullValue())
1579             return N1;
1580       }
1581 
1582       // If the shuffle itself creates a splat, build the vector directly.
1583       if (AllSame && SameNumElts) {
1584         EVT BuildVT = BV->getValueType(0);
1585         const SDValue &Splatted = BV->getOperand(MaskVec[0]);
1586         SDValue NewBV = getSplatBuildVector(BuildVT, dl, Splatted);
1587 
1588         // We may have jumped through bitcasts, so the type of the
1589         // BUILD_VECTOR may not match the type of the shuffle.
1590         if (BuildVT != VT)
1591           NewBV = getNode(ISD::BITCAST, dl, VT, NewBV);
1592         return NewBV;
1593       }
1594     }
1595   }
1596 
1597   FoldingSetNodeID ID;
1598   SDValue Ops[2] = { N1, N2 };
1599   AddNodeIDNode(ID, ISD::VECTOR_SHUFFLE, getVTList(VT), Ops);
1600   for (int i = 0; i != NElts; ++i)
1601     ID.AddInteger(MaskVec[i]);
1602 
1603   void* IP = nullptr;
1604   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP))
1605     return SDValue(E, 0);
1606 
1607   // Allocate the mask array for the node out of the BumpPtrAllocator, since
1608   // SDNode doesn't have access to it.  This memory will be "leaked" when
1609   // the node is deallocated, but recovered when the NodeAllocator is released.
1610   int *MaskAlloc = OperandAllocator.Allocate<int>(NElts);
1611   std::copy(MaskVec.begin(), MaskVec.end(), MaskAlloc);
1612 
1613   auto *N = newSDNode<ShuffleVectorSDNode>(VT, dl.getIROrder(),
1614                                            dl.getDebugLoc(), MaskAlloc);
1615   createOperands(N, Ops);
1616 
1617   CSEMap.InsertNode(N, IP);
1618   InsertNode(N);
1619   return SDValue(N, 0);
1620 }
1621 
1622 SDValue SelectionDAG::getCommutedVectorShuffle(const ShuffleVectorSDNode &SV) {
1623   MVT VT = SV.getSimpleValueType(0);
1624   SmallVector<int, 8> MaskVec(SV.getMask().begin(), SV.getMask().end());
1625   ShuffleVectorSDNode::commuteMask(MaskVec);
1626 
1627   SDValue Op0 = SV.getOperand(0);
1628   SDValue Op1 = SV.getOperand(1);
1629   return getVectorShuffle(VT, SDLoc(&SV), Op1, Op0, MaskVec);
1630 }
1631 
1632 SDValue SelectionDAG::getRegister(unsigned RegNo, EVT VT) {
1633   FoldingSetNodeID ID;
1634   AddNodeIDNode(ID, ISD::Register, getVTList(VT), None);
1635   ID.AddInteger(RegNo);
1636   void *IP = nullptr;
1637   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1638     return SDValue(E, 0);
1639 
1640   auto *N = newSDNode<RegisterSDNode>(RegNo, VT);
1641   CSEMap.InsertNode(N, IP);
1642   InsertNode(N);
1643   return SDValue(N, 0);
1644 }
1645 
1646 SDValue SelectionDAG::getRegisterMask(const uint32_t *RegMask) {
1647   FoldingSetNodeID ID;
1648   AddNodeIDNode(ID, ISD::RegisterMask, getVTList(MVT::Untyped), None);
1649   ID.AddPointer(RegMask);
1650   void *IP = nullptr;
1651   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1652     return SDValue(E, 0);
1653 
1654   auto *N = newSDNode<RegisterMaskSDNode>(RegMask);
1655   CSEMap.InsertNode(N, IP);
1656   InsertNode(N);
1657   return SDValue(N, 0);
1658 }
1659 
1660 SDValue SelectionDAG::getEHLabel(const SDLoc &dl, SDValue Root,
1661                                  MCSymbol *Label) {
1662   FoldingSetNodeID ID;
1663   SDValue Ops[] = { Root };
1664   AddNodeIDNode(ID, ISD::EH_LABEL, getVTList(MVT::Other), Ops);
1665   ID.AddPointer(Label);
1666   void *IP = nullptr;
1667   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1668     return SDValue(E, 0);
1669 
1670   auto *N = newSDNode<EHLabelSDNode>(dl.getIROrder(), dl.getDebugLoc(), Label);
1671   createOperands(N, Ops);
1672 
1673   CSEMap.InsertNode(N, IP);
1674   InsertNode(N);
1675   return SDValue(N, 0);
1676 }
1677 
1678 SDValue SelectionDAG::getBlockAddress(const BlockAddress *BA, EVT VT,
1679                                       int64_t Offset,
1680                                       bool isTarget,
1681                                       unsigned char TargetFlags) {
1682   unsigned Opc = isTarget ? ISD::TargetBlockAddress : ISD::BlockAddress;
1683 
1684   FoldingSetNodeID ID;
1685   AddNodeIDNode(ID, Opc, getVTList(VT), None);
1686   ID.AddPointer(BA);
1687   ID.AddInteger(Offset);
1688   ID.AddInteger(TargetFlags);
1689   void *IP = nullptr;
1690   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1691     return SDValue(E, 0);
1692 
1693   auto *N = newSDNode<BlockAddressSDNode>(Opc, VT, BA, Offset, TargetFlags);
1694   CSEMap.InsertNode(N, IP);
1695   InsertNode(N);
1696   return SDValue(N, 0);
1697 }
1698 
1699 SDValue SelectionDAG::getSrcValue(const Value *V) {
1700   assert((!V || V->getType()->isPointerTy()) &&
1701          "SrcValue is not a pointer?");
1702 
1703   FoldingSetNodeID ID;
1704   AddNodeIDNode(ID, ISD::SRCVALUE, getVTList(MVT::Other), None);
1705   ID.AddPointer(V);
1706 
1707   void *IP = nullptr;
1708   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1709     return SDValue(E, 0);
1710 
1711   auto *N = newSDNode<SrcValueSDNode>(V);
1712   CSEMap.InsertNode(N, IP);
1713   InsertNode(N);
1714   return SDValue(N, 0);
1715 }
1716 
1717 SDValue SelectionDAG::getMDNode(const MDNode *MD) {
1718   FoldingSetNodeID ID;
1719   AddNodeIDNode(ID, ISD::MDNODE_SDNODE, getVTList(MVT::Other), None);
1720   ID.AddPointer(MD);
1721 
1722   void *IP = nullptr;
1723   if (SDNode *E = FindNodeOrInsertPos(ID, IP))
1724     return SDValue(E, 0);
1725 
1726   auto *N = newSDNode<MDNodeSDNode>(MD);
1727   CSEMap.InsertNode(N, IP);
1728   InsertNode(N);
1729   return SDValue(N, 0);
1730 }
1731 
1732 SDValue SelectionDAG::getBitcast(EVT VT, SDValue V) {
1733   if (VT == V.getValueType())
1734     return V;
1735 
1736   return getNode(ISD::BITCAST, SDLoc(V), VT, V);
1737 }
1738 
1739 SDValue SelectionDAG::getAddrSpaceCast(const SDLoc &dl, EVT VT, SDValue Ptr,
1740                                        unsigned SrcAS, unsigned DestAS) {
1741   SDValue Ops[] = {Ptr};
1742   FoldingSetNodeID ID;
1743   AddNodeIDNode(ID, ISD::ADDRSPACECAST, getVTList(VT), Ops);
1744   ID.AddInteger(SrcAS);
1745   ID.AddInteger(DestAS);
1746 
1747   void *IP = nullptr;
1748   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP))
1749     return SDValue(E, 0);
1750 
1751   auto *N = newSDNode<AddrSpaceCastSDNode>(dl.getIROrder(), dl.getDebugLoc(),
1752                                            VT, SrcAS, DestAS);
1753   createOperands(N, Ops);
1754 
1755   CSEMap.InsertNode(N, IP);
1756   InsertNode(N);
1757   return SDValue(N, 0);
1758 }
1759 
1760 /// getShiftAmountOperand - Return the specified value casted to
1761 /// the target's desired shift amount type.
1762 SDValue SelectionDAG::getShiftAmountOperand(EVT LHSTy, SDValue Op) {
1763   EVT OpTy = Op.getValueType();
1764   EVT ShTy = TLI->getShiftAmountTy(LHSTy, getDataLayout());
1765   if (OpTy == ShTy || OpTy.isVector()) return Op;
1766 
1767   return getZExtOrTrunc(Op, SDLoc(Op), ShTy);
1768 }
1769 
1770 SDValue SelectionDAG::expandVAArg(SDNode *Node) {
1771   SDLoc dl(Node);
1772   const TargetLowering &TLI = getTargetLoweringInfo();
1773   const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1774   EVT VT = Node->getValueType(0);
1775   SDValue Tmp1 = Node->getOperand(0);
1776   SDValue Tmp2 = Node->getOperand(1);
1777   unsigned Align = Node->getConstantOperandVal(3);
1778 
1779   SDValue VAListLoad = getLoad(TLI.getPointerTy(getDataLayout()), dl, Tmp1,
1780                                Tmp2, MachinePointerInfo(V));
1781   SDValue VAList = VAListLoad;
1782 
1783   if (Align > TLI.getMinStackArgumentAlignment()) {
1784     assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
1785 
1786     VAList = getNode(ISD::ADD, dl, VAList.getValueType(), VAList,
1787                      getConstant(Align - 1, dl, VAList.getValueType()));
1788 
1789     VAList = getNode(ISD::AND, dl, VAList.getValueType(), VAList,
1790                      getConstant(-(int64_t)Align, dl, VAList.getValueType()));
1791   }
1792 
1793   // Increment the pointer, VAList, to the next vaarg
1794   Tmp1 = getNode(ISD::ADD, dl, VAList.getValueType(), VAList,
1795                  getConstant(getDataLayout().getTypeAllocSize(
1796                                                VT.getTypeForEVT(*getContext())),
1797                              dl, VAList.getValueType()));
1798   // Store the incremented VAList to the legalized pointer
1799   Tmp1 =
1800       getStore(VAListLoad.getValue(1), dl, Tmp1, Tmp2, MachinePointerInfo(V));
1801   // Load the actual argument out of the pointer VAList
1802   return getLoad(VT, dl, Tmp1, VAList, MachinePointerInfo());
1803 }
1804 
1805 SDValue SelectionDAG::expandVACopy(SDNode *Node) {
1806   SDLoc dl(Node);
1807   const TargetLowering &TLI = getTargetLoweringInfo();
1808   // This defaults to loading a pointer from the input and storing it to the
1809   // output, returning the chain.
1810   const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue();
1811   const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue();
1812   SDValue Tmp1 =
1813       getLoad(TLI.getPointerTy(getDataLayout()), dl, Node->getOperand(0),
1814               Node->getOperand(2), MachinePointerInfo(VS));
1815   return getStore(Tmp1.getValue(1), dl, Tmp1, Node->getOperand(1),
1816                   MachinePointerInfo(VD));
1817 }
1818 
1819 SDValue SelectionDAG::CreateStackTemporary(EVT VT, unsigned minAlign) {
1820   MachineFrameInfo &MFI = getMachineFunction().getFrameInfo();
1821   unsigned ByteSize = VT.getStoreSize();
1822   Type *Ty = VT.getTypeForEVT(*getContext());
1823   unsigned StackAlign =
1824       std::max((unsigned)getDataLayout().getPrefTypeAlignment(Ty), minAlign);
1825 
1826   int FrameIdx = MFI.CreateStackObject(ByteSize, StackAlign, false);
1827   return getFrameIndex(FrameIdx, TLI->getPointerTy(getDataLayout()));
1828 }
1829 
1830 SDValue SelectionDAG::CreateStackTemporary(EVT VT1, EVT VT2) {
1831   unsigned Bytes = std::max(VT1.getStoreSize(), VT2.getStoreSize());
1832   Type *Ty1 = VT1.getTypeForEVT(*getContext());
1833   Type *Ty2 = VT2.getTypeForEVT(*getContext());
1834   const DataLayout &DL = getDataLayout();
1835   unsigned Align =
1836       std::max(DL.getPrefTypeAlignment(Ty1), DL.getPrefTypeAlignment(Ty2));
1837 
1838   MachineFrameInfo &MFI = getMachineFunction().getFrameInfo();
1839   int FrameIdx = MFI.CreateStackObject(Bytes, Align, false);
1840   return getFrameIndex(FrameIdx, TLI->getPointerTy(getDataLayout()));
1841 }
1842 
1843 SDValue SelectionDAG::FoldSetCC(EVT VT, SDValue N1, SDValue N2,
1844                                 ISD::CondCode Cond, const SDLoc &dl) {
1845   // These setcc operations always fold.
1846   switch (Cond) {
1847   default: break;
1848   case ISD::SETFALSE:
1849   case ISD::SETFALSE2: return getConstant(0, dl, VT);
1850   case ISD::SETTRUE:
1851   case ISD::SETTRUE2: {
1852     TargetLowering::BooleanContent Cnt =
1853         TLI->getBooleanContents(N1->getValueType(0));
1854     return getConstant(
1855         Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, dl,
1856         VT);
1857   }
1858 
1859   case ISD::SETOEQ:
1860   case ISD::SETOGT:
1861   case ISD::SETOGE:
1862   case ISD::SETOLT:
1863   case ISD::SETOLE:
1864   case ISD::SETONE:
1865   case ISD::SETO:
1866   case ISD::SETUO:
1867   case ISD::SETUEQ:
1868   case ISD::SETUNE:
1869     assert(!N1.getValueType().isInteger() && "Illegal setcc for integer!");
1870     break;
1871   }
1872 
1873   if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2)) {
1874     const APInt &C2 = N2C->getAPIntValue();
1875     if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1)) {
1876       const APInt &C1 = N1C->getAPIntValue();
1877 
1878       switch (Cond) {
1879       default: llvm_unreachable("Unknown integer setcc!");
1880       case ISD::SETEQ:  return getConstant(C1 == C2, dl, VT);
1881       case ISD::SETNE:  return getConstant(C1 != C2, dl, VT);
1882       case ISD::SETULT: return getConstant(C1.ult(C2), dl, VT);
1883       case ISD::SETUGT: return getConstant(C1.ugt(C2), dl, VT);
1884       case ISD::SETULE: return getConstant(C1.ule(C2), dl, VT);
1885       case ISD::SETUGE: return getConstant(C1.uge(C2), dl, VT);
1886       case ISD::SETLT:  return getConstant(C1.slt(C2), dl, VT);
1887       case ISD::SETGT:  return getConstant(C1.sgt(C2), dl, VT);
1888       case ISD::SETLE:  return getConstant(C1.sle(C2), dl, VT);
1889       case ISD::SETGE:  return getConstant(C1.sge(C2), dl, VT);
1890       }
1891     }
1892   }
1893   if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1)) {
1894     if (ConstantFPSDNode *N2C = dyn_cast<ConstantFPSDNode>(N2)) {
1895       APFloat::cmpResult R = N1C->getValueAPF().compare(N2C->getValueAPF());
1896       switch (Cond) {
1897       default: break;
1898       case ISD::SETEQ:  if (R==APFloat::cmpUnordered)
1899                           return getUNDEF(VT);
1900                         LLVM_FALLTHROUGH;
1901       case ISD::SETOEQ: return getConstant(R==APFloat::cmpEqual, dl, VT);
1902       case ISD::SETNE:  if (R==APFloat::cmpUnordered)
1903                           return getUNDEF(VT);
1904                         LLVM_FALLTHROUGH;
1905       case ISD::SETONE: return getConstant(R==APFloat::cmpGreaterThan ||
1906                                            R==APFloat::cmpLessThan, dl, VT);
1907       case ISD::SETLT:  if (R==APFloat::cmpUnordered)
1908                           return getUNDEF(VT);
1909                         LLVM_FALLTHROUGH;
1910       case ISD::SETOLT: return getConstant(R==APFloat::cmpLessThan, dl, VT);
1911       case ISD::SETGT:  if (R==APFloat::cmpUnordered)
1912                           return getUNDEF(VT);
1913                         LLVM_FALLTHROUGH;
1914       case ISD::SETOGT: return getConstant(R==APFloat::cmpGreaterThan, dl, VT);
1915       case ISD::SETLE:  if (R==APFloat::cmpUnordered)
1916                           return getUNDEF(VT);
1917                         LLVM_FALLTHROUGH;
1918       case ISD::SETOLE: return getConstant(R==APFloat::cmpLessThan ||
1919                                            R==APFloat::cmpEqual, dl, VT);
1920       case ISD::SETGE:  if (R==APFloat::cmpUnordered)
1921                           return getUNDEF(VT);
1922                         LLVM_FALLTHROUGH;
1923       case ISD::SETOGE: return getConstant(R==APFloat::cmpGreaterThan ||
1924                                            R==APFloat::cmpEqual, dl, VT);
1925       case ISD::SETO:   return getConstant(R!=APFloat::cmpUnordered, dl, VT);
1926       case ISD::SETUO:  return getConstant(R==APFloat::cmpUnordered, dl, VT);
1927       case ISD::SETUEQ: return getConstant(R==APFloat::cmpUnordered ||
1928                                            R==APFloat::cmpEqual, dl, VT);
1929       case ISD::SETUNE: return getConstant(R!=APFloat::cmpEqual, dl, VT);
1930       case ISD::SETULT: return getConstant(R==APFloat::cmpUnordered ||
1931                                            R==APFloat::cmpLessThan, dl, VT);
1932       case ISD::SETUGT: return getConstant(R==APFloat::cmpGreaterThan ||
1933                                            R==APFloat::cmpUnordered, dl, VT);
1934       case ISD::SETULE: return getConstant(R!=APFloat::cmpGreaterThan, dl, VT);
1935       case ISD::SETUGE: return getConstant(R!=APFloat::cmpLessThan, dl, VT);
1936       }
1937     } else {
1938       // Ensure that the constant occurs on the RHS.
1939       ISD::CondCode SwappedCond = ISD::getSetCCSwappedOperands(Cond);
1940       MVT CompVT = N1.getValueType().getSimpleVT();
1941       if (!TLI->isCondCodeLegal(SwappedCond, CompVT))
1942         return SDValue();
1943 
1944       return getSetCC(dl, VT, N2, N1, SwappedCond);
1945     }
1946   }
1947 
1948   // Could not fold it.
1949   return SDValue();
1950 }
1951 
1952 /// SignBitIsZero - Return true if the sign bit of Op is known to be zero.  We
1953 /// use this predicate to simplify operations downstream.
1954 bool SelectionDAG::SignBitIsZero(SDValue Op, unsigned Depth) const {
1955   unsigned BitWidth = Op.getScalarValueSizeInBits();
1956   return MaskedValueIsZero(Op, APInt::getSignBit(BitWidth), Depth);
1957 }
1958 
1959 /// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero.  We use
1960 /// this predicate to simplify operations downstream.  Mask is known to be zero
1961 /// for bits that V cannot have.
1962 bool SelectionDAG::MaskedValueIsZero(SDValue Op, const APInt &Mask,
1963                                      unsigned Depth) const {
1964   APInt KnownZero, KnownOne;
1965   computeKnownBits(Op, KnownZero, KnownOne, Depth);
1966   return (KnownZero & Mask) == Mask;
1967 }
1968 
1969 /// If a SHL/SRA/SRL node has a constant or splat constant shift amount that
1970 /// is less than the element bit-width of the shift node, return it.
1971 static const APInt *getValidShiftAmountConstant(SDValue V) {
1972   if (ConstantSDNode *SA = isConstOrConstSplat(V.getOperand(1))) {
1973     // Shifting more than the bitwidth is not valid.
1974     const APInt &ShAmt = SA->getAPIntValue();
1975     if (ShAmt.ult(V.getScalarValueSizeInBits()))
1976       return &ShAmt;
1977   }
1978   return nullptr;
1979 }
1980 
1981 /// Determine which bits of Op are known to be either zero or one and return
1982 /// them in the KnownZero/KnownOne bitsets. For vectors, the known bits are
1983 /// those that are shared by every vector element.
1984 void SelectionDAG::computeKnownBits(SDValue Op, APInt &KnownZero,
1985                                     APInt &KnownOne, unsigned Depth) const {
1986   EVT VT = Op.getValueType();
1987   APInt DemandedElts = VT.isVector()
1988                            ? APInt::getAllOnesValue(VT.getVectorNumElements())
1989                            : APInt(1, 1);
1990   computeKnownBits(Op, KnownZero, KnownOne, DemandedElts, Depth);
1991 }
1992 
1993 /// Determine which bits of Op are known to be either zero or one and return
1994 /// them in the KnownZero/KnownOne bitsets. The DemandedElts argument allows
1995 /// us to only collect the known bits that are shared by the requested vector
1996 /// elements.
1997 /// TODO: We only support DemandedElts on a few opcodes so far, the remainder
1998 /// should be added when they become necessary.
1999 void SelectionDAG::computeKnownBits(SDValue Op, APInt &KnownZero,
2000                                     APInt &KnownOne, const APInt &DemandedElts,
2001                                     unsigned Depth) const {
2002   unsigned BitWidth = Op.getScalarValueSizeInBits();
2003 
2004   KnownZero = KnownOne = APInt(BitWidth, 0);   // Don't know anything.
2005   if (Depth == 6)
2006     return;  // Limit search depth.
2007 
2008   APInt KnownZero2, KnownOne2;
2009   unsigned NumElts = DemandedElts.getBitWidth();
2010 
2011   if (!DemandedElts)
2012     return;  // No demanded elts, better to assume we don't know anything.
2013 
2014   unsigned Opcode = Op.getOpcode();
2015   switch (Opcode) {
2016   case ISD::Constant:
2017     // We know all of the bits for a constant!
2018     KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
2019     KnownZero = ~KnownOne;
2020     break;
2021   case ISD::BUILD_VECTOR:
2022     // Collect the known bits that are shared by every demanded vector element.
2023     assert(NumElts == Op.getValueType().getVectorNumElements() &&
2024            "Unexpected vector size");
2025     KnownZero = KnownOne = APInt::getAllOnesValue(BitWidth);
2026     for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
2027       if (!DemandedElts[i])
2028         continue;
2029 
2030       SDValue SrcOp = Op.getOperand(i);
2031       computeKnownBits(SrcOp, KnownZero2, KnownOne2, Depth + 1);
2032 
2033       // BUILD_VECTOR can implicitly truncate sources, we must handle this.
2034       if (SrcOp.getValueSizeInBits() != BitWidth) {
2035         assert(SrcOp.getValueSizeInBits() > BitWidth &&
2036                "Expected BUILD_VECTOR implicit truncation");
2037         KnownOne2 = KnownOne2.trunc(BitWidth);
2038         KnownZero2 = KnownZero2.trunc(BitWidth);
2039       }
2040 
2041       // Known bits are the values that are shared by every demanded element.
2042       KnownOne &= KnownOne2;
2043       KnownZero &= KnownZero2;
2044 
2045       // If we don't know any bits, early out.
2046       if (!KnownOne && !KnownZero)
2047         break;
2048     }
2049     break;
2050   case ISD::VECTOR_SHUFFLE: {
2051     // Collect the known bits that are shared by every vector element referenced
2052     // by the shuffle.
2053     APInt DemandedLHS(NumElts, 0), DemandedRHS(NumElts, 0);
2054     KnownZero = KnownOne = APInt::getAllOnesValue(BitWidth);
2055     const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
2056     assert(NumElts == SVN->getMask().size() && "Unexpected vector size");
2057     for (unsigned i = 0; i != NumElts; ++i) {
2058       if (!DemandedElts[i])
2059         continue;
2060 
2061       int M = SVN->getMaskElt(i);
2062       if (M < 0) {
2063         // For UNDEF elements, we don't know anything about the common state of
2064         // the shuffle result.
2065         KnownOne.clearAllBits();
2066         KnownZero.clearAllBits();
2067         DemandedLHS.clearAllBits();
2068         DemandedRHS.clearAllBits();
2069         break;
2070       }
2071 
2072       if ((unsigned)M < NumElts)
2073         DemandedLHS.setBit((unsigned)M % NumElts);
2074       else
2075         DemandedRHS.setBit((unsigned)M % NumElts);
2076     }
2077     // Known bits are the values that are shared by every demanded element.
2078     if (!!DemandedLHS) {
2079       SDValue LHS = Op.getOperand(0);
2080       computeKnownBits(LHS, KnownZero2, KnownOne2, DemandedLHS, Depth + 1);
2081       KnownOne &= KnownOne2;
2082       KnownZero &= KnownZero2;
2083     }
2084     // If we don't know any bits, early out.
2085     if (!KnownOne && !KnownZero)
2086       break;
2087     if (!!DemandedRHS) {
2088       SDValue RHS = Op.getOperand(1);
2089       computeKnownBits(RHS, KnownZero2, KnownOne2, DemandedRHS, Depth + 1);
2090       KnownOne &= KnownOne2;
2091       KnownZero &= KnownZero2;
2092     }
2093     break;
2094   }
2095   case ISD::CONCAT_VECTORS: {
2096     // Split DemandedElts and test each of the demanded subvectors.
2097     KnownZero = KnownOne = APInt::getAllOnesValue(BitWidth);
2098     EVT SubVectorVT = Op.getOperand(0).getValueType();
2099     unsigned NumSubVectorElts = SubVectorVT.getVectorNumElements();
2100     unsigned NumSubVectors = Op.getNumOperands();
2101     for (unsigned i = 0; i != NumSubVectors; ++i) {
2102       APInt DemandedSub = DemandedElts.lshr(i * NumSubVectorElts);
2103       DemandedSub = DemandedSub.trunc(NumSubVectorElts);
2104       if (!!DemandedSub) {
2105         SDValue Sub = Op.getOperand(i);
2106         computeKnownBits(Sub, KnownZero2, KnownOne2, DemandedSub, Depth + 1);
2107         KnownOne &= KnownOne2;
2108         KnownZero &= KnownZero2;
2109       }
2110       // If we don't know any bits, early out.
2111       if (!KnownOne && !KnownZero)
2112         break;
2113     }
2114     break;
2115   }
2116   case ISD::EXTRACT_SUBVECTOR: {
2117     // If we know the element index, just demand that subvector elements,
2118     // otherwise demand them all.
2119     SDValue Src = Op.getOperand(0);
2120     ConstantSDNode *SubIdx = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2121     unsigned NumSrcElts = Src.getValueType().getVectorNumElements();
2122     if (SubIdx && SubIdx->getAPIntValue().ule(NumSrcElts - NumElts)) {
2123       // Offset the demanded elts by the subvector index.
2124       uint64_t Idx = SubIdx->getZExtValue();
2125       APInt DemandedSrc = DemandedElts.zext(NumSrcElts).shl(Idx);
2126       computeKnownBits(Src, KnownZero, KnownOne, DemandedSrc, Depth + 1);
2127     } else {
2128       computeKnownBits(Src, KnownZero, KnownOne, Depth + 1);
2129     }
2130     break;
2131   }
2132   case ISD::BITCAST: {
2133     SDValue N0 = Op.getOperand(0);
2134     unsigned SubBitWidth = N0.getScalarValueSizeInBits();
2135 
2136     // Ignore bitcasts from floating point.
2137     if (!N0.getValueType().isInteger())
2138       break;
2139 
2140     // Fast handling of 'identity' bitcasts.
2141     if (BitWidth == SubBitWidth) {
2142       computeKnownBits(N0, KnownZero, KnownOne, DemandedElts, Depth + 1);
2143       break;
2144     }
2145 
2146     // Support big-endian targets when it becomes useful.
2147     bool IsLE = getDataLayout().isLittleEndian();
2148     if (!IsLE)
2149       break;
2150 
2151     // Bitcast 'small element' vector to 'large element' scalar/vector.
2152     if ((BitWidth % SubBitWidth) == 0) {
2153       assert(N0.getValueType().isVector() && "Expected bitcast from vector");
2154 
2155       // Collect known bits for the (larger) output by collecting the known
2156       // bits from each set of sub elements and shift these into place.
2157       // We need to separately call computeKnownBits for each set of
2158       // sub elements as the knownbits for each is likely to be different.
2159       unsigned SubScale = BitWidth / SubBitWidth;
2160       APInt SubDemandedElts(NumElts * SubScale, 0);
2161       for (unsigned i = 0; i != NumElts; ++i)
2162         if (DemandedElts[i])
2163           SubDemandedElts.setBit(i * SubScale);
2164 
2165       for (unsigned i = 0; i != SubScale; ++i) {
2166         computeKnownBits(N0, KnownZero2, KnownOne2, SubDemandedElts.shl(i),
2167                          Depth + 1);
2168         KnownOne |= KnownOne2.zext(BitWidth).shl(SubBitWidth * i);
2169         KnownZero |= KnownZero2.zext(BitWidth).shl(SubBitWidth * i);
2170       }
2171     }
2172 
2173     // Bitcast 'large element' scalar/vector to 'small element' vector.
2174     if ((SubBitWidth % BitWidth) == 0) {
2175       assert(Op.getValueType().isVector() && "Expected bitcast to vector");
2176 
2177       // Collect known bits for the (smaller) output by collecting the known
2178       // bits from the overlapping larger input elements and extracting the
2179       // sub sections we actually care about.
2180       unsigned SubScale = SubBitWidth / BitWidth;
2181       APInt SubDemandedElts(NumElts / SubScale, 0);
2182       for (unsigned i = 0; i != NumElts; ++i)
2183         if (DemandedElts[i])
2184           SubDemandedElts.setBit(i / SubScale);
2185 
2186       computeKnownBits(N0, KnownZero2, KnownOne2, SubDemandedElts, Depth + 1);
2187 
2188       KnownZero = KnownOne = APInt::getAllOnesValue(BitWidth);
2189       for (unsigned i = 0; i != NumElts; ++i)
2190         if (DemandedElts[i]) {
2191           unsigned Offset = (i % SubScale) * BitWidth;
2192           KnownOne &= KnownOne2.lshr(Offset).trunc(BitWidth);
2193           KnownZero &= KnownZero2.lshr(Offset).trunc(BitWidth);
2194           // If we don't know any bits, early out.
2195           if (!KnownOne && !KnownZero)
2196             break;
2197         }
2198     }
2199     break;
2200   }
2201   case ISD::AND:
2202     // If either the LHS or the RHS are Zero, the result is zero.
2203     computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, DemandedElts,
2204                      Depth + 1);
2205     computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2206                      Depth + 1);
2207 
2208     // Output known-1 bits are only known if set in both the LHS & RHS.
2209     KnownOne &= KnownOne2;
2210     // Output known-0 are known to be clear if zero in either the LHS | RHS.
2211     KnownZero |= KnownZero2;
2212     break;
2213   case ISD::OR:
2214     computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, DemandedElts,
2215                      Depth + 1);
2216     computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2217                      Depth + 1);
2218 
2219     // Output known-0 bits are only known if clear in both the LHS & RHS.
2220     KnownZero &= KnownZero2;
2221     // Output known-1 are known to be set if set in either the LHS | RHS.
2222     KnownOne |= KnownOne2;
2223     break;
2224   case ISD::XOR: {
2225     computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, DemandedElts,
2226                      Depth + 1);
2227     computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2228                      Depth + 1);
2229 
2230     // Output known-0 bits are known if clear or set in both the LHS & RHS.
2231     APInt KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
2232     // Output known-1 are known to be set if set in only one of the LHS, RHS.
2233     KnownOne = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
2234     KnownZero = KnownZeroOut;
2235     break;
2236   }
2237   case ISD::MUL: {
2238     computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, DemandedElts,
2239                      Depth + 1);
2240     computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2241                      Depth + 1);
2242 
2243     // If low bits are zero in either operand, output low known-0 bits.
2244     // Also compute a conservative estimate for high known-0 bits.
2245     // More trickiness is possible, but this is sufficient for the
2246     // interesting case of alignment computation.
2247     KnownOne.clearAllBits();
2248     unsigned TrailZ = KnownZero.countTrailingOnes() +
2249                       KnownZero2.countTrailingOnes();
2250     unsigned LeadZ =  std::max(KnownZero.countLeadingOnes() +
2251                                KnownZero2.countLeadingOnes(),
2252                                BitWidth) - BitWidth;
2253 
2254     TrailZ = std::min(TrailZ, BitWidth);
2255     LeadZ = std::min(LeadZ, BitWidth);
2256     KnownZero = APInt::getLowBitsSet(BitWidth, TrailZ) |
2257                 APInt::getHighBitsSet(BitWidth, LeadZ);
2258     break;
2259   }
2260   case ISD::UDIV: {
2261     // For the purposes of computing leading zeros we can conservatively
2262     // treat a udiv as a logical right shift by the power of 2 known to
2263     // be less than the denominator.
2264     computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2265                      Depth + 1);
2266     unsigned LeadZ = KnownZero2.countLeadingOnes();
2267 
2268     computeKnownBits(Op.getOperand(1), KnownZero2, KnownOne2, DemandedElts,
2269                      Depth + 1);
2270     unsigned RHSUnknownLeadingOnes = KnownOne2.countLeadingZeros();
2271     if (RHSUnknownLeadingOnes != BitWidth)
2272       LeadZ = std::min(BitWidth,
2273                        LeadZ + BitWidth - RHSUnknownLeadingOnes - 1);
2274 
2275     KnownZero = APInt::getHighBitsSet(BitWidth, LeadZ);
2276     break;
2277   }
2278   case ISD::SELECT:
2279     computeKnownBits(Op.getOperand(2), KnownZero, KnownOne, Depth+1);
2280     // If we don't know any bits, early out.
2281     if (!KnownOne && !KnownZero)
2282       break;
2283     computeKnownBits(Op.getOperand(1), KnownZero2, KnownOne2, Depth+1);
2284 
2285     // Only known if known in both the LHS and RHS.
2286     KnownOne &= KnownOne2;
2287     KnownZero &= KnownZero2;
2288     break;
2289   case ISD::SELECT_CC:
2290     computeKnownBits(Op.getOperand(3), KnownZero, KnownOne, Depth+1);
2291     // If we don't know any bits, early out.
2292     if (!KnownOne && !KnownZero)
2293       break;
2294     computeKnownBits(Op.getOperand(2), KnownZero2, KnownOne2, Depth+1);
2295 
2296     // Only known if known in both the LHS and RHS.
2297     KnownOne &= KnownOne2;
2298     KnownZero &= KnownZero2;
2299     break;
2300   case ISD::SADDO:
2301   case ISD::UADDO:
2302   case ISD::SSUBO:
2303   case ISD::USUBO:
2304   case ISD::SMULO:
2305   case ISD::UMULO:
2306     if (Op.getResNo() != 1)
2307       break;
2308     // The boolean result conforms to getBooleanContents.
2309     // If we know the result of a setcc has the top bits zero, use this info.
2310     // We know that we have an integer-based boolean since these operations
2311     // are only available for integer.
2312     if (TLI->getBooleanContents(Op.getValueType().isVector(), false) ==
2313             TargetLowering::ZeroOrOneBooleanContent &&
2314         BitWidth > 1)
2315       KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
2316     break;
2317   case ISD::SETCC:
2318     // If we know the result of a setcc has the top bits zero, use this info.
2319     if (TLI->getBooleanContents(Op.getOperand(0).getValueType()) ==
2320             TargetLowering::ZeroOrOneBooleanContent &&
2321         BitWidth > 1)
2322       KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
2323     break;
2324   case ISD::SHL:
2325     if (const APInt *ShAmt = getValidShiftAmountConstant(Op)) {
2326       computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2327                        Depth + 1);
2328       KnownZero = KnownZero << *ShAmt;
2329       KnownOne = KnownOne << *ShAmt;
2330       // Low bits are known zero.
2331       KnownZero |= APInt::getLowBitsSet(BitWidth, ShAmt->getZExtValue());
2332     }
2333     break;
2334   case ISD::SRL:
2335     if (const APInt *ShAmt = getValidShiftAmountConstant(Op)) {
2336       computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2337                        Depth + 1);
2338       KnownZero = KnownZero.lshr(*ShAmt);
2339       KnownOne  = KnownOne.lshr(*ShAmt);
2340       // High bits are known zero.
2341       APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt->getZExtValue());
2342       KnownZero |= HighBits;
2343     }
2344     break;
2345   case ISD::SRA:
2346     if (const APInt *ShAmt = getValidShiftAmountConstant(Op)) {
2347       computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2348                        Depth + 1);
2349       KnownZero = KnownZero.lshr(*ShAmt);
2350       KnownOne  = KnownOne.lshr(*ShAmt);
2351       // If we know the value of the sign bit, then we know it is copied across
2352       // the high bits by the shift amount.
2353       APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt->getZExtValue());
2354       APInt SignBit = APInt::getSignBit(BitWidth);
2355       SignBit = SignBit.lshr(*ShAmt);  // Adjust to where it is now in the mask.
2356       if (KnownZero.intersects(SignBit)) {
2357         KnownZero |= HighBits;  // New bits are known zero.
2358       } else if (KnownOne.intersects(SignBit)) {
2359         KnownOne  |= HighBits;  // New bits are known one.
2360       }
2361     }
2362     break;
2363   case ISD::SIGN_EXTEND_INREG: {
2364     EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2365     unsigned EBits = EVT.getScalarSizeInBits();
2366 
2367     // Sign extension.  Compute the demanded bits in the result that are not
2368     // present in the input.
2369     APInt NewBits = APInt::getHighBitsSet(BitWidth, BitWidth - EBits);
2370 
2371     APInt InSignBit = APInt::getSignBit(EBits);
2372     APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth, EBits);
2373 
2374     // If the sign extended bits are demanded, we know that the sign
2375     // bit is demanded.
2376     InSignBit = InSignBit.zext(BitWidth);
2377     if (NewBits.getBoolValue())
2378       InputDemandedBits |= InSignBit;
2379 
2380     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2381                      Depth + 1);
2382     KnownOne &= InputDemandedBits;
2383     KnownZero &= InputDemandedBits;
2384 
2385     // If the sign bit of the input is known set or clear, then we know the
2386     // top bits of the result.
2387     if (KnownZero.intersects(InSignBit)) {         // Input sign bit known clear
2388       KnownZero |= NewBits;
2389       KnownOne  &= ~NewBits;
2390     } else if (KnownOne.intersects(InSignBit)) {   // Input sign bit known set
2391       KnownOne  |= NewBits;
2392       KnownZero &= ~NewBits;
2393     } else {                              // Input sign bit unknown
2394       KnownZero &= ~NewBits;
2395       KnownOne  &= ~NewBits;
2396     }
2397     break;
2398   }
2399   case ISD::CTTZ:
2400   case ISD::CTTZ_ZERO_UNDEF:
2401   case ISD::CTLZ:
2402   case ISD::CTLZ_ZERO_UNDEF:
2403   case ISD::CTPOP: {
2404     unsigned LowBits = Log2_32(BitWidth)+1;
2405     KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - LowBits);
2406     KnownOne.clearAllBits();
2407     break;
2408   }
2409   case ISD::LOAD: {
2410     LoadSDNode *LD = cast<LoadSDNode>(Op);
2411     // If this is a ZEXTLoad and we are looking at the loaded value.
2412     if (ISD::isZEXTLoad(Op.getNode()) && Op.getResNo() == 0) {
2413       EVT VT = LD->getMemoryVT();
2414       unsigned MemBits = VT.getScalarSizeInBits();
2415       KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits);
2416     } else if (const MDNode *Ranges = LD->getRanges()) {
2417       if (LD->getExtensionType() == ISD::NON_EXTLOAD)
2418         computeKnownBitsFromRangeMetadata(*Ranges, KnownZero, KnownOne);
2419     }
2420     break;
2421   }
2422   case ISD::ZERO_EXTEND: {
2423     EVT InVT = Op.getOperand(0).getValueType();
2424     unsigned InBits = InVT.getScalarSizeInBits();
2425     APInt NewBits   = APInt::getHighBitsSet(BitWidth, BitWidth - InBits);
2426     KnownZero = KnownZero.trunc(InBits);
2427     KnownOne = KnownOne.trunc(InBits);
2428     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2429                      Depth + 1);
2430     KnownZero = KnownZero.zext(BitWidth);
2431     KnownOne = KnownOne.zext(BitWidth);
2432     KnownZero |= NewBits;
2433     break;
2434   }
2435   case ISD::SIGN_EXTEND: {
2436     EVT InVT = Op.getOperand(0).getValueType();
2437     unsigned InBits = InVT.getScalarSizeInBits();
2438 
2439     KnownZero = KnownZero.trunc(InBits);
2440     KnownOne = KnownOne.trunc(InBits);
2441     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2442                      Depth + 1);
2443 
2444     // If the sign bit is known to be zero or one, then sext will extend
2445     // it to the top bits, else it will just zext.
2446     KnownZero = KnownZero.sext(BitWidth);
2447     KnownOne = KnownOne.sext(BitWidth);
2448     break;
2449   }
2450   case ISD::ANY_EXTEND: {
2451     EVT InVT = Op.getOperand(0).getValueType();
2452     unsigned InBits = InVT.getScalarSizeInBits();
2453     KnownZero = KnownZero.trunc(InBits);
2454     KnownOne = KnownOne.trunc(InBits);
2455     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
2456     KnownZero = KnownZero.zext(BitWidth);
2457     KnownOne = KnownOne.zext(BitWidth);
2458     break;
2459   }
2460   case ISD::TRUNCATE: {
2461     EVT InVT = Op.getOperand(0).getValueType();
2462     unsigned InBits = InVT.getScalarSizeInBits();
2463     KnownZero = KnownZero.zext(InBits);
2464     KnownOne = KnownOne.zext(InBits);
2465     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2466                      Depth + 1);
2467     KnownZero = KnownZero.trunc(BitWidth);
2468     KnownOne = KnownOne.trunc(BitWidth);
2469     break;
2470   }
2471   case ISD::AssertZext: {
2472     EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2473     APInt InMask = APInt::getLowBitsSet(BitWidth, VT.getSizeInBits());
2474     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
2475     KnownZero |= (~InMask);
2476     KnownOne  &= (~KnownZero);
2477     break;
2478   }
2479   case ISD::FGETSIGN:
2480     // All bits are zero except the low bit.
2481     KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - 1);
2482     break;
2483 
2484   case ISD::SUB: {
2485     if (ConstantSDNode *CLHS = isConstOrConstSplat(Op.getOperand(0))) {
2486       // We know that the top bits of C-X are clear if X contains less bits
2487       // than C (i.e. no wrap-around can happen).  For example, 20-X is
2488       // positive if we can prove that X is >= 0 and < 16.
2489       if (CLHS->getAPIntValue().isNonNegative()) {
2490         unsigned NLZ = (CLHS->getAPIntValue()+1).countLeadingZeros();
2491         // NLZ can't be BitWidth with no sign bit
2492         APInt MaskV = APInt::getHighBitsSet(BitWidth, NLZ+1);
2493         computeKnownBits(Op.getOperand(1), KnownZero2, KnownOne2, DemandedElts,
2494                          Depth + 1);
2495 
2496         // If all of the MaskV bits are known to be zero, then we know the
2497         // output top bits are zero, because we now know that the output is
2498         // from [0-C].
2499         if ((KnownZero2 & MaskV) == MaskV) {
2500           unsigned NLZ2 = CLHS->getAPIntValue().countLeadingZeros();
2501           // Top bits known zero.
2502           KnownZero = APInt::getHighBitsSet(BitWidth, NLZ2);
2503         }
2504       }
2505     }
2506     LLVM_FALLTHROUGH;
2507   }
2508   case ISD::ADD:
2509   case ISD::ADDE: {
2510     // Output known-0 bits are known if clear or set in both the low clear bits
2511     // common to both LHS & RHS.  For example, 8+(X<<3) is known to have the
2512     // low 3 bits clear.
2513     // Output known-0 bits are also known if the top bits of each input are
2514     // known to be clear. For example, if one input has the top 10 bits clear
2515     // and the other has the top 8 bits clear, we know the top 7 bits of the
2516     // output must be clear.
2517     computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2518                      Depth + 1);
2519     unsigned KnownZeroHigh = KnownZero2.countLeadingOnes();
2520     unsigned KnownZeroLow = KnownZero2.countTrailingOnes();
2521 
2522     computeKnownBits(Op.getOperand(1), KnownZero2, KnownOne2, DemandedElts,
2523                      Depth + 1);
2524     KnownZeroHigh = std::min(KnownZeroHigh,
2525                              KnownZero2.countLeadingOnes());
2526     KnownZeroLow = std::min(KnownZeroLow,
2527                             KnownZero2.countTrailingOnes());
2528 
2529     if (Opcode == ISD::ADD) {
2530       KnownZero |= APInt::getLowBitsSet(BitWidth, KnownZeroLow);
2531       if (KnownZeroHigh > 1)
2532         KnownZero |= APInt::getHighBitsSet(BitWidth, KnownZeroHigh - 1);
2533       break;
2534     }
2535 
2536     // With ADDE, a carry bit may be added in, so we can only use this
2537     // information if we know (at least) that the low two bits are clear.  We
2538     // then return to the caller that the low bit is unknown but that other bits
2539     // are known zero.
2540     if (KnownZeroLow >= 2) // ADDE
2541       KnownZero |= APInt::getBitsSet(BitWidth, 1, KnownZeroLow);
2542     break;
2543   }
2544   case ISD::SREM:
2545     if (ConstantSDNode *Rem = isConstOrConstSplat(Op.getOperand(1))) {
2546       const APInt &RA = Rem->getAPIntValue().abs();
2547       if (RA.isPowerOf2()) {
2548         APInt LowBits = RA - 1;
2549         computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2550                          Depth + 1);
2551 
2552         // The low bits of the first operand are unchanged by the srem.
2553         KnownZero = KnownZero2 & LowBits;
2554         KnownOne = KnownOne2 & LowBits;
2555 
2556         // If the first operand is non-negative or has all low bits zero, then
2557         // the upper bits are all zero.
2558         if (KnownZero2[BitWidth-1] || ((KnownZero2 & LowBits) == LowBits))
2559           KnownZero |= ~LowBits;
2560 
2561         // If the first operand is negative and not all low bits are zero, then
2562         // the upper bits are all one.
2563         if (KnownOne2[BitWidth-1] && ((KnownOne2 & LowBits) != 0))
2564           KnownOne |= ~LowBits;
2565         assert((KnownZero & KnownOne) == 0&&"Bits known to be one AND zero?");
2566       }
2567     }
2568     break;
2569   case ISD::UREM: {
2570     if (ConstantSDNode *Rem = isConstOrConstSplat(Op.getOperand(1))) {
2571       const APInt &RA = Rem->getAPIntValue();
2572       if (RA.isPowerOf2()) {
2573         APInt LowBits = (RA - 1);
2574         computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2575                          Depth + 1);
2576 
2577         // The upper bits are all zero, the lower ones are unchanged.
2578         KnownZero = KnownZero2 | ~LowBits;
2579         KnownOne = KnownOne2 & LowBits;
2580         break;
2581       }
2582     }
2583 
2584     // Since the result is less than or equal to either operand, any leading
2585     // zero bits in either operand must also exist in the result.
2586     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2587                      Depth + 1);
2588     computeKnownBits(Op.getOperand(1), KnownZero2, KnownOne2, DemandedElts,
2589                      Depth + 1);
2590 
2591     uint32_t Leaders = std::max(KnownZero.countLeadingOnes(),
2592                                 KnownZero2.countLeadingOnes());
2593     KnownOne.clearAllBits();
2594     KnownZero = APInt::getHighBitsSet(BitWidth, Leaders);
2595     break;
2596   }
2597   case ISD::EXTRACT_ELEMENT: {
2598     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
2599     const unsigned Index = Op.getConstantOperandVal(1);
2600     const unsigned BitWidth = Op.getValueSizeInBits();
2601 
2602     // Remove low part of known bits mask
2603     KnownZero = KnownZero.getHiBits(KnownZero.getBitWidth() - Index * BitWidth);
2604     KnownOne = KnownOne.getHiBits(KnownOne.getBitWidth() - Index * BitWidth);
2605 
2606     // Remove high part of known bit mask
2607     KnownZero = KnownZero.trunc(BitWidth);
2608     KnownOne = KnownOne.trunc(BitWidth);
2609     break;
2610   }
2611   case ISD::EXTRACT_VECTOR_ELT: {
2612     SDValue InVec = Op.getOperand(0);
2613     SDValue EltNo = Op.getOperand(1);
2614     EVT VecVT = InVec.getValueType();
2615     const unsigned BitWidth = Op.getValueSizeInBits();
2616     const unsigned EltBitWidth = VecVT.getScalarSizeInBits();
2617     const unsigned NumSrcElts = VecVT.getVectorNumElements();
2618     // If BitWidth > EltBitWidth the value is anyext:ed. So we do not know
2619     // anything about the extended bits.
2620     if (BitWidth > EltBitWidth) {
2621       KnownZero = KnownZero.trunc(EltBitWidth);
2622       KnownOne = KnownOne.trunc(EltBitWidth);
2623     }
2624     ConstantSDNode *ConstEltNo = dyn_cast<ConstantSDNode>(EltNo);
2625     if (ConstEltNo && ConstEltNo->getAPIntValue().ult(NumSrcElts)) {
2626       // If we know the element index, just demand that vector element.
2627       unsigned Idx = ConstEltNo->getZExtValue();
2628       APInt DemandedElt = APInt::getOneBitSet(NumSrcElts, Idx);
2629       computeKnownBits(InVec, KnownZero, KnownOne, DemandedElt, Depth + 1);
2630     } else {
2631       // Unknown element index, so ignore DemandedElts and demand them all.
2632       computeKnownBits(InVec, KnownZero, KnownOne, Depth + 1);
2633     }
2634     if (BitWidth > EltBitWidth) {
2635       KnownZero = KnownZero.zext(BitWidth);
2636       KnownOne = KnownOne.zext(BitWidth);
2637     }
2638     break;
2639   }
2640   case ISD::INSERT_VECTOR_ELT: {
2641     SDValue InVec = Op.getOperand(0);
2642     SDValue InVal = Op.getOperand(1);
2643     SDValue EltNo = Op.getOperand(2);
2644 
2645     ConstantSDNode *CEltNo = dyn_cast<ConstantSDNode>(EltNo);
2646     if (CEltNo && CEltNo->getAPIntValue().ult(NumElts)) {
2647       // If we know the element index, split the demand between the
2648       // source vector and the inserted element.
2649       KnownZero = KnownOne = APInt::getAllOnesValue(BitWidth);
2650       unsigned EltIdx = CEltNo->getZExtValue();
2651 
2652       // If we demand the inserted element then add its common known bits.
2653       if (DemandedElts[EltIdx]) {
2654         computeKnownBits(InVal, KnownZero2, KnownOne2, Depth + 1);
2655         KnownOne &= KnownOne2.zextOrTrunc(KnownOne.getBitWidth());
2656         KnownZero &= KnownZero2.zextOrTrunc(KnownZero.getBitWidth());;
2657       }
2658 
2659       // If we demand the source vector then add its common known bits, ensuring
2660       // that we don't demand the inserted element.
2661       APInt VectorElts = DemandedElts & ~(APInt::getOneBitSet(NumElts, EltIdx));
2662       if (!!VectorElts) {
2663         computeKnownBits(InVec, KnownZero2, KnownOne2, VectorElts, Depth + 1);
2664         KnownOne &= KnownOne2;
2665         KnownZero &= KnownZero2;
2666       }
2667     } else {
2668       // Unknown element index, so ignore DemandedElts and demand them all.
2669       computeKnownBits(InVec, KnownZero, KnownOne, Depth + 1);
2670       computeKnownBits(InVal, KnownZero2, KnownOne2, Depth + 1);
2671       KnownOne &= KnownOne2.zextOrTrunc(KnownOne.getBitWidth());
2672       KnownZero &= KnownZero2.zextOrTrunc(KnownZero.getBitWidth());;
2673     }
2674     break;
2675   }
2676   case ISD::BITREVERSE: {
2677     computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2678                      Depth + 1);
2679     KnownZero = KnownZero2.reverseBits();
2680     KnownOne = KnownOne2.reverseBits();
2681     break;
2682   }
2683   case ISD::BSWAP: {
2684     computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, DemandedElts,
2685                      Depth + 1);
2686     KnownZero = KnownZero2.byteSwap();
2687     KnownOne = KnownOne2.byteSwap();
2688     break;
2689   }
2690   case ISD::SMIN:
2691   case ISD::SMAX:
2692   case ISD::UMIN:
2693   case ISD::UMAX: {
2694     computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, DemandedElts,
2695                      Depth + 1);
2696     // If we don't know any bits, early out.
2697     if (!KnownOne && !KnownZero)
2698       break;
2699     computeKnownBits(Op.getOperand(1), KnownZero2, KnownOne2, DemandedElts,
2700                      Depth + 1);
2701     KnownZero &= KnownZero2;
2702     KnownOne &= KnownOne2;
2703     break;
2704   }
2705   case ISD::FrameIndex:
2706   case ISD::TargetFrameIndex:
2707     if (unsigned Align = InferPtrAlignment(Op)) {
2708       // The low bits are known zero if the pointer is aligned.
2709       KnownZero = APInt::getLowBitsSet(BitWidth, Log2_32(Align));
2710       break;
2711     }
2712     break;
2713 
2714   default:
2715     if (Opcode < ISD::BUILTIN_OP_END)
2716       break;
2717     LLVM_FALLTHROUGH;
2718   case ISD::INTRINSIC_WO_CHAIN:
2719   case ISD::INTRINSIC_W_CHAIN:
2720   case ISD::INTRINSIC_VOID:
2721     // Allow the target to implement this method for its nodes.
2722     TLI->computeKnownBitsForTargetNode(Op, KnownZero, KnownOne, *this, Depth);
2723     break;
2724   }
2725 
2726   assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
2727 }
2728 
2729 bool SelectionDAG::isKnownToBeAPowerOfTwo(SDValue Val) const {
2730   EVT OpVT = Val.getValueType();
2731   unsigned BitWidth = OpVT.getScalarSizeInBits();
2732 
2733   // Is the constant a known power of 2?
2734   if (ConstantSDNode *Const = dyn_cast<ConstantSDNode>(Val))
2735     return Const->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2();
2736 
2737   // A left-shift of a constant one will have exactly one bit set because
2738   // shifting the bit off the end is undefined.
2739   if (Val.getOpcode() == ISD::SHL) {
2740     auto *C = dyn_cast<ConstantSDNode>(Val.getOperand(0));
2741     if (C && C->getAPIntValue() == 1)
2742       return true;
2743   }
2744 
2745   // Similarly, a logical right-shift of a constant sign-bit will have exactly
2746   // one bit set.
2747   if (Val.getOpcode() == ISD::SRL) {
2748     auto *C = dyn_cast<ConstantSDNode>(Val.getOperand(0));
2749     if (C && C->getAPIntValue().isSignBit())
2750       return true;
2751   }
2752 
2753   // Are all operands of a build vector constant powers of two?
2754   if (Val.getOpcode() == ISD::BUILD_VECTOR)
2755     if (llvm::all_of(Val->ops(), [BitWidth](SDValue E) {
2756           if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(E))
2757             return C->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2();
2758           return false;
2759         }))
2760       return true;
2761 
2762   // More could be done here, though the above checks are enough
2763   // to handle some common cases.
2764 
2765   // Fall back to computeKnownBits to catch other known cases.
2766   APInt KnownZero, KnownOne;
2767   computeKnownBits(Val, KnownZero, KnownOne);
2768   return (KnownZero.countPopulation() == BitWidth - 1) &&
2769          (KnownOne.countPopulation() == 1);
2770 }
2771 
2772 unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, unsigned Depth) const {
2773   EVT VT = Op.getValueType();
2774   assert(VT.isInteger() && "Invalid VT!");
2775   unsigned VTBits = VT.getScalarSizeInBits();
2776   unsigned Tmp, Tmp2;
2777   unsigned FirstAnswer = 1;
2778 
2779   if (Depth == 6)
2780     return 1;  // Limit search depth.
2781 
2782   switch (Op.getOpcode()) {
2783   default: break;
2784   case ISD::AssertSext:
2785     Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits();
2786     return VTBits-Tmp+1;
2787   case ISD::AssertZext:
2788     Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits();
2789     return VTBits-Tmp;
2790 
2791   case ISD::Constant: {
2792     const APInt &Val = cast<ConstantSDNode>(Op)->getAPIntValue();
2793     return Val.getNumSignBits();
2794   }
2795 
2796   case ISD::SIGN_EXTEND:
2797     Tmp = VTBits - Op.getOperand(0).getScalarValueSizeInBits();
2798     return ComputeNumSignBits(Op.getOperand(0), Depth+1) + Tmp;
2799 
2800   case ISD::SIGN_EXTEND_INREG:
2801     // Max of the input and what this extends.
2802     Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarSizeInBits();
2803     Tmp = VTBits-Tmp+1;
2804 
2805     Tmp2 = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2806     return std::max(Tmp, Tmp2);
2807 
2808   case ISD::SRA:
2809     Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2810     // SRA X, C   -> adds C sign bits.
2811     if (ConstantSDNode *C = isConstOrConstSplat(Op.getOperand(1))) {
2812       APInt ShiftVal = C->getAPIntValue();
2813       ShiftVal += Tmp;
2814       Tmp = ShiftVal.uge(VTBits) ? VTBits : ShiftVal.getZExtValue();
2815     }
2816     return Tmp;
2817   case ISD::SHL:
2818     if (ConstantSDNode *C = isConstOrConstSplat(Op.getOperand(1))) {
2819       // shl destroys sign bits.
2820       Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2821       if (C->getAPIntValue().uge(VTBits) ||      // Bad shift.
2822           C->getAPIntValue().uge(Tmp)) break;    // Shifted all sign bits out.
2823       return Tmp - C->getZExtValue();
2824     }
2825     break;
2826   case ISD::AND:
2827   case ISD::OR:
2828   case ISD::XOR:    // NOT is handled here.
2829     // Logical binary ops preserve the number of sign bits at the worst.
2830     Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2831     if (Tmp != 1) {
2832       Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2833       FirstAnswer = std::min(Tmp, Tmp2);
2834       // We computed what we know about the sign bits as our first
2835       // answer. Now proceed to the generic code that uses
2836       // computeKnownBits, and pick whichever answer is better.
2837     }
2838     break;
2839 
2840   case ISD::SELECT:
2841     Tmp = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2842     if (Tmp == 1) return 1;  // Early out.
2843     Tmp2 = ComputeNumSignBits(Op.getOperand(2), Depth+1);
2844     return std::min(Tmp, Tmp2);
2845   case ISD::SELECT_CC:
2846     Tmp = ComputeNumSignBits(Op.getOperand(2), Depth+1);
2847     if (Tmp == 1) return 1;  // Early out.
2848     Tmp2 = ComputeNumSignBits(Op.getOperand(3), Depth+1);
2849     return std::min(Tmp, Tmp2);
2850   case ISD::SMIN:
2851   case ISD::SMAX:
2852   case ISD::UMIN:
2853   case ISD::UMAX:
2854     Tmp = ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2855     if (Tmp == 1)
2856       return 1;  // Early out.
2857     Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth + 1);
2858     return std::min(Tmp, Tmp2);
2859   case ISD::SADDO:
2860   case ISD::UADDO:
2861   case ISD::SSUBO:
2862   case ISD::USUBO:
2863   case ISD::SMULO:
2864   case ISD::UMULO:
2865     if (Op.getResNo() != 1)
2866       break;
2867     // The boolean result conforms to getBooleanContents.  Fall through.
2868     // If setcc returns 0/-1, all bits are sign bits.
2869     // We know that we have an integer-based boolean since these operations
2870     // are only available for integer.
2871     if (TLI->getBooleanContents(Op.getValueType().isVector(), false) ==
2872         TargetLowering::ZeroOrNegativeOneBooleanContent)
2873       return VTBits;
2874     break;
2875   case ISD::SETCC:
2876     // If setcc returns 0/-1, all bits are sign bits.
2877     if (TLI->getBooleanContents(Op.getOperand(0).getValueType()) ==
2878         TargetLowering::ZeroOrNegativeOneBooleanContent)
2879       return VTBits;
2880     break;
2881   case ISD::ROTL:
2882   case ISD::ROTR:
2883     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2884       unsigned RotAmt = C->getZExtValue() & (VTBits-1);
2885 
2886       // Handle rotate right by N like a rotate left by 32-N.
2887       if (Op.getOpcode() == ISD::ROTR)
2888         RotAmt = (VTBits-RotAmt) & (VTBits-1);
2889 
2890       // If we aren't rotating out all of the known-in sign bits, return the
2891       // number that are left.  This handles rotl(sext(x), 1) for example.
2892       Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2893       if (Tmp > RotAmt+1) return Tmp-RotAmt;
2894     }
2895     break;
2896   case ISD::ADD:
2897     // Add can have at most one carry bit.  Thus we know that the output
2898     // is, at worst, one more bit than the inputs.
2899     Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2900     if (Tmp == 1) return 1;  // Early out.
2901 
2902     // Special case decrementing a value (ADD X, -1):
2903     if (ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
2904       if (CRHS->isAllOnesValue()) {
2905         APInt KnownZero, KnownOne;
2906         computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
2907 
2908         // If the input is known to be 0 or 1, the output is 0/-1, which is all
2909         // sign bits set.
2910         if ((KnownZero | APInt(VTBits, 1)).isAllOnesValue())
2911           return VTBits;
2912 
2913         // If we are subtracting one from a positive number, there is no carry
2914         // out of the result.
2915         if (KnownZero.isNegative())
2916           return Tmp;
2917       }
2918 
2919     Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2920     if (Tmp2 == 1) return 1;
2921     return std::min(Tmp, Tmp2)-1;
2922 
2923   case ISD::SUB:
2924     Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1);
2925     if (Tmp2 == 1) return 1;
2926 
2927     // Handle NEG.
2928     if (ConstantSDNode *CLHS = isConstOrConstSplat(Op.getOperand(0)))
2929       if (CLHS->isNullValue()) {
2930         APInt KnownZero, KnownOne;
2931         computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
2932         // If the input is known to be 0 or 1, the output is 0/-1, which is all
2933         // sign bits set.
2934         if ((KnownZero | APInt(VTBits, 1)).isAllOnesValue())
2935           return VTBits;
2936 
2937         // If the input is known to be positive (the sign bit is known clear),
2938         // the output of the NEG has the same number of sign bits as the input.
2939         if (KnownZero.isNegative())
2940           return Tmp2;
2941 
2942         // Otherwise, we treat this like a SUB.
2943       }
2944 
2945     // Sub can have at most one carry bit.  Thus we know that the output
2946     // is, at worst, one more bit than the inputs.
2947     Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2948     if (Tmp == 1) return 1;  // Early out.
2949     return std::min(Tmp, Tmp2)-1;
2950   case ISD::TRUNCATE: {
2951     // Check if the sign bits of source go down as far as the truncated value.
2952     unsigned NumSrcBits = Op.getOperand(0).getScalarValueSizeInBits();
2953     unsigned NumSrcSignBits = ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2954     if (NumSrcSignBits > (NumSrcBits - VTBits))
2955       return NumSrcSignBits - (NumSrcBits - VTBits);
2956     break;
2957   }
2958   case ISD::EXTRACT_ELEMENT: {
2959     const int KnownSign = ComputeNumSignBits(Op.getOperand(0), Depth+1);
2960     const int BitWidth = Op.getValueSizeInBits();
2961     const int Items = Op.getOperand(0).getValueSizeInBits() / BitWidth;
2962 
2963     // Get reverse index (starting from 1), Op1 value indexes elements from
2964     // little end. Sign starts at big end.
2965     const int rIndex = Items - 1 - Op.getConstantOperandVal(1);
2966 
2967     // If the sign portion ends in our element the subtraction gives correct
2968     // result. Otherwise it gives either negative or > bitwidth result
2969     return std::max(std::min(KnownSign - rIndex * BitWidth, BitWidth), 0);
2970   }
2971   case ISD::EXTRACT_VECTOR_ELT: {
2972     // At the moment we keep this simple and skip tracking the specific
2973     // element. This way we get the lowest common denominator for all elements
2974     // of the vector.
2975     // TODO: get information for given vector element
2976     const unsigned BitWidth = Op.getValueSizeInBits();
2977     const unsigned EltBitWidth = Op.getOperand(0).getScalarValueSizeInBits();
2978     // If BitWidth > EltBitWidth the value is anyext:ed, and we do not know
2979     // anything about sign bits. But if the sizes match we can derive knowledge
2980     // about sign bits from the vector operand.
2981     if (BitWidth == EltBitWidth)
2982       return ComputeNumSignBits(Op.getOperand(0), Depth+1);
2983     break;
2984   }
2985   case ISD::EXTRACT_SUBVECTOR:
2986     return ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2987   case ISD::CONCAT_VECTORS:
2988     // Determine the minimum number of sign bits across all input vectors.
2989     // Early out if the result is already 1.
2990     Tmp = ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2991     for (unsigned i = 1, e = Op.getNumOperands(); (i < e) && (Tmp > 1); ++i)
2992       Tmp = std::min(Tmp, ComputeNumSignBits(Op.getOperand(i), Depth + 1));
2993     return Tmp;
2994   }
2995 
2996   // If we are looking at the loaded value of the SDNode.
2997   if (Op.getResNo() == 0) {
2998     // Handle LOADX separately here. EXTLOAD case will fallthrough.
2999     if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Op)) {
3000       unsigned ExtType = LD->getExtensionType();
3001       switch (ExtType) {
3002         default: break;
3003         case ISD::SEXTLOAD:    // '17' bits known
3004           Tmp = LD->getMemoryVT().getScalarSizeInBits();
3005           return VTBits-Tmp+1;
3006         case ISD::ZEXTLOAD:    // '16' bits known
3007           Tmp = LD->getMemoryVT().getScalarSizeInBits();
3008           return VTBits-Tmp;
3009       }
3010     }
3011   }
3012 
3013   // Allow the target to implement this method for its nodes.
3014   if (Op.getOpcode() >= ISD::BUILTIN_OP_END ||
3015       Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
3016       Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
3017       Op.getOpcode() == ISD::INTRINSIC_VOID) {
3018     unsigned NumBits = TLI->ComputeNumSignBitsForTargetNode(Op, *this, Depth);
3019     if (NumBits > 1) FirstAnswer = std::max(FirstAnswer, NumBits);
3020   }
3021 
3022   // Finally, if we can prove that the top bits of the result are 0's or 1's,
3023   // use this information.
3024   APInt KnownZero, KnownOne;
3025   computeKnownBits(Op, KnownZero, KnownOne, Depth);
3026 
3027   APInt Mask;
3028   if (KnownZero.isNegative()) {        // sign bit is 0
3029     Mask = KnownZero;
3030   } else if (KnownOne.isNegative()) {  // sign bit is 1;
3031     Mask = KnownOne;
3032   } else {
3033     // Nothing known.
3034     return FirstAnswer;
3035   }
3036 
3037   // Okay, we know that the sign bit in Mask is set.  Use CLZ to determine
3038   // the number of identical bits in the top of the input value.
3039   Mask = ~Mask;
3040   Mask <<= Mask.getBitWidth()-VTBits;
3041   // Return # leading zeros.  We use 'min' here in case Val was zero before
3042   // shifting.  We don't want to return '64' as for an i32 "0".
3043   return std::max(FirstAnswer, std::min(VTBits, Mask.countLeadingZeros()));
3044 }
3045 
3046 bool SelectionDAG::isBaseWithConstantOffset(SDValue Op) const {
3047   if ((Op.getOpcode() != ISD::ADD && Op.getOpcode() != ISD::OR) ||
3048       !isa<ConstantSDNode>(Op.getOperand(1)))
3049     return false;
3050 
3051   if (Op.getOpcode() == ISD::OR &&
3052       !MaskedValueIsZero(Op.getOperand(0),
3053                      cast<ConstantSDNode>(Op.getOperand(1))->getAPIntValue()))
3054     return false;
3055 
3056   return true;
3057 }
3058 
3059 bool SelectionDAG::isKnownNeverNaN(SDValue Op) const {
3060   // If we're told that NaNs won't happen, assume they won't.
3061   if (getTarget().Options.NoNaNsFPMath)
3062     return true;
3063 
3064   // If the value is a constant, we can obviously see if it is a NaN or not.
3065   if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
3066     return !C->getValueAPF().isNaN();
3067 
3068   // TODO: Recognize more cases here.
3069 
3070   return false;
3071 }
3072 
3073 bool SelectionDAG::isKnownNeverZero(SDValue Op) const {
3074   // If the value is a constant, we can obviously see if it is a zero or not.
3075   if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
3076     return !C->isZero();
3077 
3078   // TODO: Recognize more cases here.
3079   switch (Op.getOpcode()) {
3080   default: break;
3081   case ISD::OR:
3082     if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
3083       return !C->isNullValue();
3084     break;
3085   }
3086 
3087   return false;
3088 }
3089 
3090 bool SelectionDAG::isEqualTo(SDValue A, SDValue B) const {
3091   // Check the obvious case.
3092   if (A == B) return true;
3093 
3094   // For for negative and positive zero.
3095   if (const ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A))
3096     if (const ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B))
3097       if (CA->isZero() && CB->isZero()) return true;
3098 
3099   // Otherwise they may not be equal.
3100   return false;
3101 }
3102 
3103 bool SelectionDAG::haveNoCommonBitsSet(SDValue A, SDValue B) const {
3104   assert(A.getValueType() == B.getValueType() &&
3105          "Values must have the same type");
3106   APInt AZero, AOne;
3107   APInt BZero, BOne;
3108   computeKnownBits(A, AZero, AOne);
3109   computeKnownBits(B, BZero, BOne);
3110   return (AZero | BZero).isAllOnesValue();
3111 }
3112 
3113 static SDValue FoldCONCAT_VECTORS(const SDLoc &DL, EVT VT,
3114                                   ArrayRef<SDValue> Ops,
3115                                   llvm::SelectionDAG &DAG) {
3116   assert(!Ops.empty() && "Can't concatenate an empty list of vectors!");
3117   assert(llvm::all_of(Ops,
3118                       [Ops](SDValue Op) {
3119                         return Ops[0].getValueType() == Op.getValueType();
3120                       }) &&
3121          "Concatenation of vectors with inconsistent value types!");
3122   assert((Ops.size() * Ops[0].getValueType().getVectorNumElements()) ==
3123              VT.getVectorNumElements() &&
3124          "Incorrect element count in vector concatenation!");
3125 
3126   if (Ops.size() == 1)
3127     return Ops[0];
3128 
3129   // Concat of UNDEFs is UNDEF.
3130   if (llvm::all_of(Ops, [](SDValue Op) { return Op.isUndef(); }))
3131     return DAG.getUNDEF(VT);
3132 
3133   // A CONCAT_VECTOR with all UNDEF/BUILD_VECTOR operands can be
3134   // simplified to one big BUILD_VECTOR.
3135   // FIXME: Add support for SCALAR_TO_VECTOR as well.
3136   EVT SVT = VT.getScalarType();
3137   SmallVector<SDValue, 16> Elts;
3138   for (SDValue Op : Ops) {
3139     EVT OpVT = Op.getValueType();
3140     if (Op.isUndef())
3141       Elts.append(OpVT.getVectorNumElements(), DAG.getUNDEF(SVT));
3142     else if (Op.getOpcode() == ISD::BUILD_VECTOR)
3143       Elts.append(Op->op_begin(), Op->op_end());
3144     else
3145       return SDValue();
3146   }
3147 
3148   // BUILD_VECTOR requires all inputs to be of the same type, find the
3149   // maximum type and extend them all.
3150   for (SDValue Op : Elts)
3151     SVT = (SVT.bitsLT(Op.getValueType()) ? Op.getValueType() : SVT);
3152 
3153   if (SVT.bitsGT(VT.getScalarType()))
3154     for (SDValue &Op : Elts)
3155       Op = DAG.getTargetLoweringInfo().isZExtFree(Op.getValueType(), SVT)
3156                ? DAG.getZExtOrTrunc(Op, DL, SVT)
3157                : DAG.getSExtOrTrunc(Op, DL, SVT);
3158 
3159   return DAG.getBuildVector(VT, DL, Elts);
3160 }
3161 
3162 /// Gets or creates the specified node.
3163 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT) {
3164   FoldingSetNodeID ID;
3165   AddNodeIDNode(ID, Opcode, getVTList(VT), None);
3166   void *IP = nullptr;
3167   if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP))
3168     return SDValue(E, 0);
3169 
3170   auto *N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(),
3171                               getVTList(VT));
3172   CSEMap.InsertNode(N, IP);
3173 
3174   InsertNode(N);
3175   return SDValue(N, 0);
3176 }
3177 
3178 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT,
3179                               SDValue Operand) {
3180   // Constant fold unary operations with an integer constant operand. Even
3181   // opaque constant will be folded, because the folding of unary operations
3182   // doesn't create new constants with different values. Nevertheless, the
3183   // opaque flag is preserved during folding to prevent future folding with
3184   // other constants.
3185   if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Operand)) {
3186     const APInt &Val = C->getAPIntValue();
3187     switch (Opcode) {
3188     default: break;
3189     case ISD::SIGN_EXTEND:
3190       return getConstant(Val.sextOrTrunc(VT.getSizeInBits()), DL, VT,
3191                          C->isTargetOpcode(), C->isOpaque());
3192     case ISD::ANY_EXTEND:
3193     case ISD::ZERO_EXTEND:
3194     case ISD::TRUNCATE:
3195       return getConstant(Val.zextOrTrunc(VT.getSizeInBits()), DL, VT,
3196                          C->isTargetOpcode(), C->isOpaque());
3197     case ISD::UINT_TO_FP:
3198     case ISD::SINT_TO_FP: {
3199       APFloat apf(EVTToAPFloatSemantics(VT),
3200                   APInt::getNullValue(VT.getSizeInBits()));
3201       (void)apf.convertFromAPInt(Val,
3202                                  Opcode==ISD::SINT_TO_FP,
3203                                  APFloat::rmNearestTiesToEven);
3204       return getConstantFP(apf, DL, VT);
3205     }
3206     case ISD::BITCAST:
3207       if (VT == MVT::f16 && C->getValueType(0) == MVT::i16)
3208         return getConstantFP(APFloat(APFloat::IEEEhalf(), Val), DL, VT);
3209       if (VT == MVT::f32 && C->getValueType(0) == MVT::i32)
3210         return getConstantFP(APFloat(APFloat::IEEEsingle(), Val), DL, VT);
3211       if (VT == MVT::f64 && C->getValueType(0) == MVT::i64)
3212         return getConstantFP(APFloat(APFloat::IEEEdouble(), Val), DL, VT);
3213       if (VT == MVT::f128 && C->getValueType(0) == MVT::i128)
3214         return getConstantFP(APFloat(APFloat::IEEEquad(), Val), DL, VT);
3215       break;
3216     case ISD::BITREVERSE:
3217       return getConstant(Val.reverseBits(), DL, VT, C->isTargetOpcode(),
3218                          C->isOpaque());
3219     case ISD::BSWAP:
3220       return getConstant(Val.byteSwap(), DL, VT, C->isTargetOpcode(),
3221                          C->isOpaque());
3222     case ISD::CTPOP:
3223       return getConstant(Val.countPopulation(), DL, VT, C->isTargetOpcode(),
3224                          C->isOpaque());
3225     case ISD::CTLZ:
3226     case ISD::CTLZ_ZERO_UNDEF:
3227       return getConstant(Val.countLeadingZeros(), DL, VT, C->isTargetOpcode(),
3228                          C->isOpaque());
3229     case ISD::CTTZ:
3230     case ISD::CTTZ_ZERO_UNDEF:
3231       return getConstant(Val.countTrailingZeros(), DL, VT, C->isTargetOpcode(),
3232                          C->isOpaque());
3233     }
3234   }
3235 
3236   // Constant fold unary operations with a floating point constant operand.
3237   if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Operand)) {
3238     APFloat V = C->getValueAPF();    // make copy
3239     switch (Opcode) {
3240     case ISD::FNEG:
3241       V.changeSign();
3242       return getConstantFP(V, DL, VT);
3243     case ISD::FABS:
3244       V.clearSign();
3245       return getConstantFP(V, DL, VT);
3246     case ISD::FCEIL: {
3247       APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardPositive);
3248       if (fs == APFloat::opOK || fs == APFloat::opInexact)
3249         return getConstantFP(V, DL, VT);
3250       break;
3251     }
3252     case ISD::FTRUNC: {
3253       APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardZero);
3254       if (fs == APFloat::opOK || fs == APFloat::opInexact)
3255         return getConstantFP(V, DL, VT);
3256       break;
3257     }
3258     case ISD::FFLOOR: {
3259       APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardNegative);
3260       if (fs == APFloat::opOK || fs == APFloat::opInexact)
3261         return getConstantFP(V, DL, VT);
3262       break;
3263     }
3264     case ISD::FP_EXTEND: {
3265       bool ignored;
3266       // This can return overflow, underflow, or inexact; we don't care.
3267       // FIXME need to be more flexible about rounding mode.
3268       (void)V.convert(EVTToAPFloatSemantics(VT),
3269                       APFloat::rmNearestTiesToEven, &ignored);
3270       return getConstantFP(V, DL, VT);
3271     }
3272     case ISD::FP_TO_SINT:
3273     case ISD::FP_TO_UINT: {
3274       integerPart x[2];
3275       bool ignored;
3276       static_assert(integerPartWidth >= 64, "APFloat parts too small!");
3277       // FIXME need to be more flexible about rounding mode.
3278       APFloat::opStatus s = V.convertToInteger(x, VT.getSizeInBits(),
3279                             Opcode==ISD::FP_TO_SINT,
3280                             APFloat::rmTowardZero, &ignored);
3281       if (s==APFloat::opInvalidOp)     // inexact is OK, in fact usual
3282         break;
3283       APInt api(VT.getSizeInBits(), x);
3284       return getConstant(api, DL, VT);
3285     }
3286     case ISD::BITCAST:
3287       if (VT == MVT::i16 && C->getValueType(0) == MVT::f16)
3288         return getConstant((uint16_t)V.bitcastToAPInt().getZExtValue(), DL, VT);
3289       else if (VT == MVT::i32 && C->getValueType(0) == MVT::f32)
3290         return getConstant((uint32_t)V.bitcastToAPInt().getZExtValue(), DL, VT);
3291       else if (VT == MVT::i64 && C->getValueType(0) == MVT::f64)
3292         return getConstant(V.bitcastToAPInt().getZExtValue(), DL, VT);
3293       break;
3294     }
3295   }
3296 
3297   // Constant fold unary operations with a vector integer or float operand.
3298   if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(Operand)) {
3299     if (BV->isConstant()) {
3300       switch (Opcode) {
3301       default:
3302         // FIXME: Entirely reasonable to perform folding of other unary
3303         // operations here as the need arises.
3304         break;
3305       case ISD::FNEG:
3306       case ISD::FABS:
3307       case ISD::FCEIL:
3308       case ISD::FTRUNC:
3309       case ISD::FFLOOR:
3310       case ISD::FP_EXTEND:
3311       case ISD::FP_TO_SINT:
3312       case ISD::FP_TO_UINT:
3313       case ISD::TRUNCATE:
3314       case ISD::UINT_TO_FP:
3315       case ISD::SINT_TO_FP:
3316       case ISD::BITREVERSE:
3317       case ISD::BSWAP:
3318       case ISD::CTLZ:
3319       case ISD::CTLZ_ZERO_UNDEF:
3320       case ISD::CTTZ:
3321       case ISD::CTTZ_ZERO_UNDEF:
3322       case ISD::CTPOP: {
3323         SDValue Ops = { Operand };
3324         if (SDValue Fold = FoldConstantVectorArithmetic(Opcode, DL, VT, Ops))
3325           return Fold;
3326       }
3327       }
3328     }
3329   }
3330 
3331   unsigned OpOpcode = Operand.getNode()->getOpcode();
3332   switch (Opcode) {
3333   case ISD::TokenFactor:
3334   case ISD::MERGE_VALUES:
3335   case ISD::CONCAT_VECTORS:
3336     return Operand;         // Factor, merge or concat of one node?  No need.
3337   case ISD::FP_ROUND: llvm_unreachable("Invalid method to make FP_ROUND node");
3338   case ISD::FP_EXTEND:
3339     assert(VT.isFloatingPoint() &&
3340            Operand.getValueType().isFloatingPoint() && "Invalid FP cast!");
3341     if (Operand.getValueType() == VT) return Operand;  // noop conversion.
3342     assert((!VT.isVector() ||
3343             VT.getVectorNumElements() ==
3344             Operand.getValueType().getVectorNumElements()) &&
3345            "Vector element count mismatch!");
3346     assert(Operand.getValueType().bitsLT(VT) &&
3347            "Invalid fpext node, dst < src!");
3348     if (Operand.isUndef())
3349       return getUNDEF(VT);
3350     break;
3351   case ISD::SIGN_EXTEND:
3352     assert(VT.isInteger() && Operand.getValueType().isInteger() &&
3353            "Invalid SIGN_EXTEND!");
3354     if (Operand.getValueType() == VT) return Operand;   // noop extension
3355     assert((!VT.isVector() ||
3356             VT.getVectorNumElements() ==
3357             Operand.getValueType().getVectorNumElements()) &&
3358            "Vector element count mismatch!");
3359     assert(Operand.getValueType().bitsLT(VT) &&
3360            "Invalid sext node, dst < src!");
3361     if (OpOpcode == ISD::SIGN_EXTEND || OpOpcode == ISD::ZERO_EXTEND)
3362       return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
3363     else if (OpOpcode == ISD::UNDEF)
3364       // sext(undef) = 0, because the top bits will all be the same.
3365       return getConstant(0, DL, VT);
3366     break;
3367   case ISD::ZERO_EXTEND:
3368     assert(VT.isInteger() && Operand.getValueType().isInteger() &&
3369            "Invalid ZERO_EXTEND!");
3370     if (Operand.getValueType() == VT) return Operand;   // noop extension
3371     assert((!VT.isVector() ||
3372             VT.getVectorNumElements() ==
3373             Operand.getValueType().getVectorNumElements()) &&
3374            "Vector element count mismatch!");
3375     assert(Operand.getValueType().bitsLT(VT) &&
3376            "Invalid zext node, dst < src!");
3377     if (OpOpcode == ISD::ZERO_EXTEND)   // (zext (zext x)) -> (zext x)
3378       return getNode(ISD::ZERO_EXTEND, DL, VT,
3379                      Operand.getNode()->getOperand(0));
3380     else if (OpOpcode == ISD::UNDEF)
3381       // zext(undef) = 0, because the top bits will be zero.
3382       return getConstant(0, DL, VT);
3383     break;
3384   case ISD::ANY_EXTEND:
3385     assert(VT.isInteger() && Operand.getValueType().isInteger() &&
3386            "Invalid ANY_EXTEND!");
3387     if (Operand.getValueType() == VT) return Operand;   // noop extension
3388     assert((!VT.isVector() ||
3389             VT.getVectorNumElements() ==
3390             Operand.getValueType().getVectorNumElements()) &&
3391            "Vector element count mismatch!");
3392     assert(Operand.getValueType().bitsLT(VT) &&
3393            "Invalid anyext node, dst < src!");
3394 
3395     if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND ||
3396         OpOpcode == ISD::ANY_EXTEND)
3397       // (ext (zext x)) -> (zext x)  and  (ext (sext x)) -> (sext x)
3398       return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
3399     else if (OpOpcode == ISD::UNDEF)
3400       return getUNDEF(VT);
3401 
3402     // (ext (trunx x)) -> x
3403     if (OpOpcode == ISD::TRUNCATE) {
3404       SDValue OpOp = Operand.getNode()->getOperand(0);
3405       if (OpOp.getValueType() == VT)
3406         return OpOp;
3407     }
3408     break;
3409   case ISD::TRUNCATE:
3410     assert(VT.isInteger() && Operand.getValueType().isInteger() &&
3411            "Invalid TRUNCATE!");
3412     if (Operand.getValueType() == VT) return Operand;   // noop truncate
3413     assert((!VT.isVector() ||
3414             VT.getVectorNumElements() ==
3415             Operand.getValueType().getVectorNumElements()) &&
3416            "Vector element count mismatch!");
3417     assert(Operand.getValueType().bitsGT(VT) &&
3418            "Invalid truncate node, src < dst!");
3419     if (OpOpcode == ISD::TRUNCATE)
3420       return getNode(ISD::TRUNCATE, DL, VT, Operand.getNode()->getOperand(0));
3421     if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND ||
3422         OpOpcode == ISD::ANY_EXTEND) {
3423       // If the source is smaller than the dest, we still need an extend.
3424       if (Operand.getNode()->getOperand(0).getValueType().getScalarType()
3425             .bitsLT(VT.getScalarType()))
3426         return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0));
3427       if (Operand.getNode()->getOperand(0).getValueType().bitsGT(VT))
3428         return getNode(ISD::TRUNCATE, DL, VT, Operand.getNode()->getOperand(0));
3429       return Operand.getNode()->getOperand(0);
3430     }
3431     if (OpOpcode == ISD::UNDEF)
3432       return getUNDEF(VT);
3433     break;
3434   case ISD::BSWAP:
3435     assert(VT.isInteger() && VT == Operand.getValueType() &&
3436            "Invalid BSWAP!");
3437     assert((VT.getScalarSizeInBits() % 16 == 0) &&
3438            "BSWAP types must be a multiple of 16 bits!");
3439     if (OpOpcode == ISD::UNDEF)
3440       return getUNDEF(VT);
3441     break;
3442   case ISD::BITREVERSE:
3443     assert(VT.isInteger() && VT == Operand.getValueType() &&
3444            "Invalid BITREVERSE!");
3445     if (OpOpcode == ISD::UNDEF)
3446       return getUNDEF(VT);
3447     break;
3448   case ISD::BITCAST:
3449     // Basic sanity checking.
3450     assert(VT.getSizeInBits() == Operand.getValueSizeInBits() &&
3451            "Cannot BITCAST between types of different sizes!");
3452     if (VT == Operand.getValueType()) return Operand;  // noop conversion.
3453     if (OpOpcode == ISD::BITCAST)  // bitconv(bitconv(x)) -> bitconv(x)
3454       return getNode(ISD::BITCAST, DL, VT, Operand.getOperand(0));
3455     if (OpOpcode == ISD::UNDEF)
3456       return getUNDEF(VT);
3457     break;
3458   case ISD::SCALAR_TO_VECTOR:
3459     assert(VT.isVector() && !Operand.getValueType().isVector() &&
3460            (VT.getVectorElementType() == Operand.getValueType() ||
3461             (VT.getVectorElementType().isInteger() &&
3462              Operand.getValueType().isInteger() &&
3463              VT.getVectorElementType().bitsLE(Operand.getValueType()))) &&
3464            "Illegal SCALAR_TO_VECTOR node!");
3465     if (OpOpcode == ISD::UNDEF)
3466       return getUNDEF(VT);
3467     // scalar_to_vector(extract_vector_elt V, 0) -> V, top bits are undefined.
3468     if (OpOpcode == ISD::EXTRACT_VECTOR_ELT &&
3469         isa<ConstantSDNode>(Operand.getOperand(1)) &&
3470         Operand.getConstantOperandVal(1) == 0 &&
3471         Operand.getOperand(0).getValueType() == VT)
3472       return Operand.getOperand(0);
3473     break;
3474   case ISD::FNEG:
3475     // -(X-Y) -> (Y-X) is unsafe because when X==Y, -0.0 != +0.0
3476     if (getTarget().Options.UnsafeFPMath && OpOpcode == ISD::FSUB)
3477       // FIXME: FNEG has no fast-math-flags to propagate; use the FSUB's flags?
3478       return getNode(ISD::FSUB, DL, VT, Operand.getNode()->getOperand(1),
3479                        Operand.getNode()->getOperand(0),
3480                        &cast<BinaryWithFlagsSDNode>(Operand.getNode())->Flags);
3481     if (OpOpcode == ISD::FNEG)  // --X -> X
3482       return Operand.getNode()->getOperand(0);
3483     break;
3484   case ISD::FABS:
3485     if (OpOpcode == ISD::FNEG)  // abs(-X) -> abs(X)
3486       return getNode(ISD::FABS, DL, VT, Operand.getNode()->getOperand(0));
3487     break;
3488   }
3489 
3490   SDNode *N;
3491   SDVTList VTs = getVTList(VT);
3492   SDValue Ops[] = {Operand};
3493   if (VT != MVT::Glue) { // Don't CSE flag producing nodes
3494     FoldingSetNodeID ID;
3495     AddNodeIDNode(ID, Opcode, VTs, Ops);
3496     void *IP = nullptr;
3497     if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP))
3498       return SDValue(E, 0);
3499 
3500     N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs);
3501     createOperands(N, Ops);
3502     CSEMap.InsertNode(N, IP);
3503   } else {
3504     N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs);
3505     createOperands(N, Ops);
3506   }
3507 
3508   InsertNode(N);
3509   return SDValue(N, 0);
3510 }
3511 
3512 static std::pair<APInt, bool> FoldValue(unsigned Opcode, const APInt &C1,
3513                                         const APInt &C2) {
3514   switch (Opcode) {
3515   case ISD::ADD:  return std::make_pair(C1 + C2, true);
3516   case ISD::SUB:  return std::make_pair(C1 - C2, true);
3517   case ISD::MUL:  return std::make_pair(C1 * C2, true);
3518   case ISD::AND:  return std::make_pair(C1 & C2, true);
3519   case ISD::OR:   return std::make_pair(C1 | C2, true);
3520   case ISD::XOR:  return std::make_pair(C1 ^ C2, true);
3521   case ISD::SHL:  return std::make_pair(C1 << C2, true);
3522   case ISD::SRL:  return std::make_pair(C1.lshr(C2), true);
3523   case ISD::SRA:  return std::make_pair(C1.ashr(C2), true);
3524   case ISD::ROTL: return std::make_pair(C1.rotl(C2), true);
3525   case ISD::ROTR: return std::make_pair(C1.rotr(C2), true);
3526   case ISD::SMIN: return std::make_pair(C1.sle(C2) ? C1 : C2, true);
3527   case ISD::SMAX: return std::make_pair(C1.sge(C2) ? C1 : C2, true);
3528   case ISD::UMIN: return std::make_pair(C1.ule(C2) ? C1 : C2, true);
3529   case ISD::UMAX: return std::make_pair(C1.uge(C2) ? C1 : C2, true);
3530   case ISD::UDIV:
3531     if (!C2.getBoolValue())
3532       break;
3533     return std::make_pair(C1.udiv(C2), true);
3534   case ISD::UREM:
3535     if (!C2.getBoolValue())
3536       break;
3537     return std::make_pair(C1.urem(C2), true);
3538   case ISD::SDIV:
3539     if (!C2.getBoolValue())
3540       break;
3541     return std::make_pair(C1.sdiv(C2), true);
3542   case ISD::SREM:
3543     if (!C2.getBoolValue())
3544       break;
3545     return std::make_pair(C1.srem(C2), true);
3546   }
3547   return std::make_pair(APInt(1, 0), false);
3548 }
3549 
3550 SDValue SelectionDAG::FoldConstantArithmetic(unsigned Opcode, const SDLoc &DL,
3551                                              EVT VT, const ConstantSDNode *Cst1,
3552                                              const ConstantSDNode *Cst2) {
3553   if (Cst1->isOpaque() || Cst2->isOpaque())
3554     return SDValue();
3555 
3556   std::pair<APInt, bool> Folded = FoldValue(Opcode, Cst1->getAPIntValue(),
3557                                             Cst2->getAPIntValue());
3558   if (!Folded.second)
3559     return SDValue();
3560   return getConstant(Folded.first, DL, VT);
3561 }
3562 
3563 SDValue SelectionDAG::FoldSymbolOffset(unsigned Opcode, EVT VT,
3564                                        const GlobalAddressSDNode *GA,
3565                                        const SDNode *N2) {
3566   if (GA->getOpcode() != ISD::GlobalAddress)
3567     return SDValue();
3568   if (!TLI->isOffsetFoldingLegal(GA))
3569     return SDValue();
3570   const ConstantSDNode *Cst2 = dyn_cast<ConstantSDNode>(N2);
3571   if (!Cst2)
3572     return SDValue();
3573   int64_t Offset = Cst2->getSExtValue();
3574   switch (Opcode) {
3575   case ISD::ADD: break;
3576   case ISD::SUB: Offset = -uint64_t(Offset); break;
3577   default: return SDValue();
3578   }
3579   return getGlobalAddress(GA->getGlobal(), SDLoc(Cst2), VT,
3580                           GA->getOffset() + uint64_t(Offset));
3581 }
3582 
3583 SDValue SelectionDAG::FoldConstantArithmetic(unsigned Opcode, const SDLoc &DL,
3584                                              EVT VT, SDNode *Cst1,
3585                                              SDNode *Cst2) {
3586   // If the opcode is a target-specific ISD node, there's nothing we can
3587   // do here and the operand rules may not line up with the below, so
3588   // bail early.
3589   if (Opcode >= ISD::BUILTIN_OP_END)
3590     return SDValue();
3591 
3592   // Handle the case of two scalars.
3593   if (const ConstantSDNode *Scalar1 = dyn_cast<ConstantSDNode>(Cst1)) {
3594     if (const ConstantSDNode *Scalar2 = dyn_cast<ConstantSDNode>(Cst2)) {
3595       SDValue Folded = FoldConstantArithmetic(Opcode, DL, VT, Scalar1, Scalar2);
3596       assert((!Folded || !VT.isVector()) &&
3597              "Can't fold vectors ops with scalar operands");
3598       return Folded;
3599     }
3600   }
3601 
3602   // fold (add Sym, c) -> Sym+c
3603   if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Cst1))
3604     return FoldSymbolOffset(Opcode, VT, GA, Cst2);
3605   if (isCommutativeBinOp(Opcode))
3606     if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Cst2))
3607       return FoldSymbolOffset(Opcode, VT, GA, Cst1);
3608 
3609   // For vectors extract each constant element into Inputs so we can constant
3610   // fold them individually.
3611   BuildVectorSDNode *BV1 = dyn_cast<BuildVectorSDNode>(Cst1);
3612   BuildVectorSDNode *BV2 = dyn_cast<BuildVectorSDNode>(Cst2);
3613   if (!BV1 || !BV2)
3614     return SDValue();
3615 
3616   assert(BV1->getNumOperands() == BV2->getNumOperands() && "Out of sync!");
3617 
3618   EVT SVT = VT.getScalarType();
3619   SmallVector<SDValue, 4> Outputs;
3620   for (unsigned I = 0, E = BV1->getNumOperands(); I != E; ++I) {
3621     SDValue V1 = BV1->getOperand(I);
3622     SDValue V2 = BV2->getOperand(I);
3623 
3624     // Avoid BUILD_VECTOR nodes that perform implicit truncation.
3625     // FIXME: This is valid and could be handled by truncation.
3626     if (V1->getValueType(0) != SVT || V2->getValueType(0) != SVT)
3627       return SDValue();
3628 
3629     // Fold one vector element.
3630     SDValue ScalarResult = getNode(Opcode, DL, SVT, V1, V2);
3631 
3632     // Scalar folding only succeeded if the result is a constant or UNDEF.
3633     if (!ScalarResult.isUndef() && ScalarResult.getOpcode() != ISD::Constant &&
3634         ScalarResult.getOpcode() != ISD::ConstantFP)
3635       return SDValue();
3636     Outputs.push_back(ScalarResult);
3637   }
3638 
3639   assert(VT.getVectorNumElements() == Outputs.size() &&
3640          "Vector size mismatch!");
3641 
3642   // We may have a vector type but a scalar result. Create a splat.
3643   Outputs.resize(VT.getVectorNumElements(), Outputs.back());
3644 
3645   // Build a big vector out of the scalar elements we generated.
3646   return getBuildVector(VT, SDLoc(), Outputs);
3647 }
3648 
3649 SDValue SelectionDAG::FoldConstantVectorArithmetic(unsigned Opcode,
3650                                                    const SDLoc &DL, EVT VT,
3651                                                    ArrayRef<SDValue> Ops,
3652                                                    const SDNodeFlags *Flags) {
3653   // If the opcode is a target-specific ISD node, there's nothing we can
3654   // do here and the operand rules may not line up with the below, so
3655   // bail early.
3656   if (Opcode >= ISD::BUILTIN_OP_END)
3657     return SDValue();
3658 
3659   // We can only fold vectors - maybe merge with FoldConstantArithmetic someday?
3660   if (!VT.isVector())
3661     return SDValue();
3662 
3663   unsigned NumElts = VT.getVectorNumElements();
3664 
3665   auto IsScalarOrSameVectorSize = [&](const SDValue &Op) {
3666     return !Op.getValueType().isVector() ||
3667            Op.getValueType().getVectorNumElements() == NumElts;
3668   };
3669 
3670   auto IsConstantBuildVectorOrUndef = [&](const SDValue &Op) {
3671     BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(Op);
3672     return (Op.isUndef()) || (Op.getOpcode() == ISD::CONDCODE) ||
3673            (BV && BV->isConstant());
3674   };
3675 
3676   // All operands must be vector types with the same number of elements as
3677   // the result type and must be either UNDEF or a build vector of constant
3678   // or UNDEF scalars.
3679   if (!all_of(Ops, IsConstantBuildVectorOrUndef) ||
3680       !all_of(Ops, IsScalarOrSameVectorSize))
3681     return SDValue();
3682 
3683   // If we are comparing vectors, then the result needs to be a i1 boolean
3684   // that is then sign-extended back to the legal result type.
3685   EVT SVT = (Opcode == ISD::SETCC ? MVT::i1 : VT.getScalarType());
3686 
3687   // Find legal integer scalar type for constant promotion and
3688   // ensure that its scalar size is at least as large as source.
3689   EVT LegalSVT = VT.getScalarType();
3690   if (LegalSVT.isInteger()) {
3691     LegalSVT = TLI->getTypeToTransformTo(*getContext(), LegalSVT);
3692     if (LegalSVT.bitsLT(VT.getScalarType()))
3693       return SDValue();
3694   }
3695 
3696   // Constant fold each scalar lane separately.
3697   SmallVector<SDValue, 4> ScalarResults;
3698   for (unsigned i = 0; i != NumElts; i++) {
3699     SmallVector<SDValue, 4> ScalarOps;
3700     for (SDValue Op : Ops) {
3701       EVT InSVT = Op.getValueType().getScalarType();
3702       BuildVectorSDNode *InBV = dyn_cast<BuildVectorSDNode>(Op);
3703       if (!InBV) {
3704         // We've checked that this is UNDEF or a constant of some kind.
3705         if (Op.isUndef())
3706           ScalarOps.push_back(getUNDEF(InSVT));
3707         else
3708           ScalarOps.push_back(Op);
3709         continue;
3710       }
3711 
3712       SDValue ScalarOp = InBV->getOperand(i);
3713       EVT ScalarVT = ScalarOp.getValueType();
3714 
3715       // Build vector (integer) scalar operands may need implicit
3716       // truncation - do this before constant folding.
3717       if (ScalarVT.isInteger() && ScalarVT.bitsGT(InSVT))
3718         ScalarOp = getNode(ISD::TRUNCATE, DL, InSVT, ScalarOp);
3719 
3720       ScalarOps.push_back(ScalarOp);
3721     }
3722 
3723     // Constant fold the scalar operands.
3724     SDValue ScalarResult = getNode(Opcode, DL, SVT, ScalarOps, Flags);
3725 
3726     // Legalize the (integer) scalar constant if necessary.
3727     if (LegalSVT != SVT)
3728       ScalarResult = getNode(ISD::SIGN_EXTEND, DL, LegalSVT, ScalarResult);
3729 
3730     // Scalar folding only succeeded if the result is a constant or UNDEF.
3731     if (!ScalarResult.isUndef() && ScalarResult.getOpcode() != ISD::Constant &&
3732         ScalarResult.getOpcode() != ISD::ConstantFP)
3733       return SDValue();
3734     ScalarResults.push_back(ScalarResult);
3735   }
3736 
3737   return getBuildVector(VT, DL, ScalarResults);
3738 }
3739 
3740 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT,
3741                               SDValue N1, SDValue N2,
3742                               const SDNodeFlags *Flags) {
3743   ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
3744   ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
3745   ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
3746   ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2);
3747 
3748   // Canonicalize constant to RHS if commutative.
3749   if (isCommutativeBinOp(Opcode)) {
3750     if (N1C && !N2C) {
3751       std::swap(N1C, N2C);
3752       std::swap(N1, N2);
3753     } else if (N1CFP && !N2CFP) {
3754       std::swap(N1CFP, N2CFP);
3755       std::swap(N1, N2);
3756     }
3757   }
3758 
3759   switch (Opcode) {
3760   default: break;
3761   case ISD::TokenFactor:
3762     assert(VT == MVT::Other && N1.getValueType() == MVT::Other &&
3763            N2.getValueType() == MVT::Other && "Invalid token factor!");
3764     // Fold trivial token factors.
3765     if (N1.getOpcode() == ISD::EntryToken) return N2;
3766     if (N2.getOpcode() == ISD::EntryToken) return N1;
3767     if (N1 == N2) return N1;
3768     break;
3769   case ISD::CONCAT_VECTORS: {
3770     // Attempt to fold CONCAT_VECTORS into BUILD_VECTOR or UNDEF.
3771     SDValue Ops[] = {N1, N2};
3772     if (SDValue V = FoldCONCAT_VECTORS(DL, VT, Ops, *this))
3773       return V;
3774     break;
3775   }
3776   case ISD::AND:
3777     assert(VT.isInteger() && "This operator does not apply to FP types!");
3778     assert(N1.getValueType() == N2.getValueType() &&
3779            N1.getValueType() == VT && "Binary operator types must match!");
3780     // (X & 0) -> 0.  This commonly occurs when legalizing i64 values, so it's
3781     // worth handling here.
3782     if (N2C && N2C->isNullValue())
3783       return N2;
3784     if (N2C && N2C->isAllOnesValue())  // X & -1 -> X
3785       return N1;
3786     break;
3787   case ISD::OR:
3788   case ISD::XOR:
3789   case ISD::ADD:
3790   case ISD::SUB:
3791     assert(VT.isInteger() && "This operator does not apply to FP types!");
3792     assert(N1.getValueType() == N2.getValueType() &&
3793            N1.getValueType() == VT && "Binary operator types must match!");
3794     // (X ^|+- 0) -> X.  This commonly occurs when legalizing i64 values, so
3795     // it's worth handling here.
3796     if (N2C && N2C->isNullValue())
3797       return N1;
3798     break;
3799   case ISD::UDIV:
3800   case ISD::UREM:
3801   case ISD::MULHU:
3802   case ISD::MULHS:
3803   case ISD::MUL:
3804   case ISD::SDIV:
3805   case ISD::SREM:
3806   case ISD::SMIN:
3807   case ISD::SMAX:
3808   case ISD::UMIN:
3809   case ISD::UMAX:
3810     assert(VT.isInteger() && "This operator does not apply to FP types!");
3811     assert(N1.getValueType() == N2.getValueType() &&
3812            N1.getValueType() == VT && "Binary operator types must match!");
3813     break;
3814   case ISD::FADD:
3815   case ISD::FSUB:
3816   case ISD::FMUL:
3817   case ISD::FDIV:
3818   case ISD::FREM:
3819     if (getTarget().Options.UnsafeFPMath) {
3820       if (Opcode == ISD::FADD) {
3821         // x+0 --> x
3822         if (N2CFP && N2CFP->getValueAPF().isZero())
3823           return N1;
3824       } else if (Opcode == ISD::FSUB) {
3825         // x-0 --> x
3826         if (N2CFP && N2CFP->getValueAPF().isZero())
3827           return N1;
3828       } else if (Opcode == ISD::FMUL) {
3829         // x*0 --> 0
3830         if (N2CFP && N2CFP->isZero())
3831           return N2;
3832         // x*1 --> x
3833         if (N2CFP && N2CFP->isExactlyValue(1.0))
3834           return N1;
3835       }
3836     }
3837     assert(VT.isFloatingPoint() && "This operator only applies to FP types!");
3838     assert(N1.getValueType() == N2.getValueType() &&
3839            N1.getValueType() == VT && "Binary operator types must match!");
3840     break;
3841   case ISD::FCOPYSIGN:   // N1 and result must match.  N1/N2 need not match.
3842     assert(N1.getValueType() == VT &&
3843            N1.getValueType().isFloatingPoint() &&
3844            N2.getValueType().isFloatingPoint() &&
3845            "Invalid FCOPYSIGN!");
3846     break;
3847   case ISD::SHL:
3848   case ISD::SRA:
3849   case ISD::SRL:
3850   case ISD::ROTL:
3851   case ISD::ROTR:
3852     assert(VT == N1.getValueType() &&
3853            "Shift operators return type must be the same as their first arg");
3854     assert(VT.isInteger() && N2.getValueType().isInteger() &&
3855            "Shifts only work on integers");
3856     assert((!VT.isVector() || VT == N2.getValueType()) &&
3857            "Vector shift amounts must be in the same as their first arg");
3858     // Verify that the shift amount VT is bit enough to hold valid shift
3859     // amounts.  This catches things like trying to shift an i1024 value by an
3860     // i8, which is easy to fall into in generic code that uses
3861     // TLI.getShiftAmount().
3862     assert(N2.getValueSizeInBits() >= Log2_32_Ceil(N1.getValueSizeInBits()) &&
3863            "Invalid use of small shift amount with oversized value!");
3864 
3865     // Always fold shifts of i1 values so the code generator doesn't need to
3866     // handle them.  Since we know the size of the shift has to be less than the
3867     // size of the value, the shift/rotate count is guaranteed to be zero.
3868     if (VT == MVT::i1)
3869       return N1;
3870     if (N2C && N2C->isNullValue())
3871       return N1;
3872     break;
3873   case ISD::FP_ROUND_INREG: {
3874     EVT EVT = cast<VTSDNode>(N2)->getVT();
3875     assert(VT == N1.getValueType() && "Not an inreg round!");
3876     assert(VT.isFloatingPoint() && EVT.isFloatingPoint() &&
3877            "Cannot FP_ROUND_INREG integer types");
3878     assert(EVT.isVector() == VT.isVector() &&
3879            "FP_ROUND_INREG type should be vector iff the operand "
3880            "type is vector!");
3881     assert((!EVT.isVector() ||
3882             EVT.getVectorNumElements() == VT.getVectorNumElements()) &&
3883            "Vector element counts must match in FP_ROUND_INREG");
3884     assert(EVT.bitsLE(VT) && "Not rounding down!");
3885     (void)EVT;
3886     if (cast<VTSDNode>(N2)->getVT() == VT) return N1;  // Not actually rounding.
3887     break;
3888   }
3889   case ISD::FP_ROUND:
3890     assert(VT.isFloatingPoint() &&
3891            N1.getValueType().isFloatingPoint() &&
3892            VT.bitsLE(N1.getValueType()) &&
3893            N2C && (N2C->getZExtValue() == 0 || N2C->getZExtValue() == 1) &&
3894            "Invalid FP_ROUND!");
3895     if (N1.getValueType() == VT) return N1;  // noop conversion.
3896     break;
3897   case ISD::AssertSext:
3898   case ISD::AssertZext: {
3899     EVT EVT = cast<VTSDNode>(N2)->getVT();
3900     assert(VT == N1.getValueType() && "Not an inreg extend!");
3901     assert(VT.isInteger() && EVT.isInteger() &&
3902            "Cannot *_EXTEND_INREG FP types");
3903     assert(!EVT.isVector() &&
3904            "AssertSExt/AssertZExt type should be the vector element type "
3905            "rather than the vector type!");
3906     assert(EVT.bitsLE(VT) && "Not extending!");
3907     if (VT == EVT) return N1; // noop assertion.
3908     break;
3909   }
3910   case ISD::SIGN_EXTEND_INREG: {
3911     EVT EVT = cast<VTSDNode>(N2)->getVT();
3912     assert(VT == N1.getValueType() && "Not an inreg extend!");
3913     assert(VT.isInteger() && EVT.isInteger() &&
3914            "Cannot *_EXTEND_INREG FP types");
3915     assert(EVT.isVector() == VT.isVector() &&
3916            "SIGN_EXTEND_INREG type should be vector iff the operand "
3917            "type is vector!");
3918     assert((!EVT.isVector() ||
3919             EVT.getVectorNumElements() == VT.getVectorNumElements()) &&
3920            "Vector element counts must match in SIGN_EXTEND_INREG");
3921     assert(EVT.bitsLE(VT) && "Not extending!");
3922     if (EVT == VT) return N1;  // Not actually extending
3923 
3924     auto SignExtendInReg = [&](APInt Val) {
3925       unsigned FromBits = EVT.getScalarSizeInBits();
3926       Val <<= Val.getBitWidth() - FromBits;
3927       Val = Val.ashr(Val.getBitWidth() - FromBits);
3928       return getConstant(Val, DL, VT.getScalarType());
3929     };
3930 
3931     if (N1C) {
3932       const APInt &Val = N1C->getAPIntValue();
3933       return SignExtendInReg(Val);
3934     }
3935     if (ISD::isBuildVectorOfConstantSDNodes(N1.getNode())) {
3936       SmallVector<SDValue, 8> Ops;
3937       for (int i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
3938         SDValue Op = N1.getOperand(i);
3939         if (Op.isUndef()) {
3940           Ops.push_back(getUNDEF(VT.getScalarType()));
3941           continue;
3942         }
3943         if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3944           APInt Val = C->getAPIntValue();
3945           Val = Val.zextOrTrunc(VT.getScalarSizeInBits());
3946           Ops.push_back(SignExtendInReg(Val));
3947           continue;
3948         }
3949         break;
3950       }
3951       if (Ops.size() == VT.getVectorNumElements())
3952         return getBuildVector(VT, DL, Ops);
3953     }
3954     break;
3955   }
3956   case ISD::EXTRACT_VECTOR_ELT:
3957     // EXTRACT_VECTOR_ELT of an UNDEF is an UNDEF.
3958     if (N1.isUndef())
3959       return getUNDEF(VT);
3960 
3961     // EXTRACT_VECTOR_ELT of out-of-bounds element is an UNDEF
3962     if (N2C && N2C->getZExtValue() >= N1.getValueType().getVectorNumElements())
3963       return getUNDEF(VT);
3964 
3965     // EXTRACT_VECTOR_ELT of CONCAT_VECTORS is often formed while lowering is
3966     // expanding copies of large vectors from registers.
3967     if (N2C &&
3968         N1.getOpcode() == ISD::CONCAT_VECTORS &&
3969         N1.getNumOperands() > 0) {
3970       unsigned Factor =
3971         N1.getOperand(0).getValueType().getVectorNumElements();
3972       return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT,
3973                      N1.getOperand(N2C->getZExtValue() / Factor),
3974                      getConstant(N2C->getZExtValue() % Factor, DL,
3975                                  N2.getValueType()));
3976     }
3977 
3978     // EXTRACT_VECTOR_ELT of BUILD_VECTOR is often formed while lowering is
3979     // expanding large vector constants.
3980     if (N2C && N1.getOpcode() == ISD::BUILD_VECTOR) {
3981       SDValue Elt = N1.getOperand(N2C->getZExtValue());
3982 
3983       if (VT != Elt.getValueType())
3984         // If the vector element type is not legal, the BUILD_VECTOR operands
3985         // are promoted and implicitly truncated, and the result implicitly
3986         // extended. Make that explicit here.
3987         Elt = getAnyExtOrTrunc(Elt, DL, VT);
3988 
3989       return Elt;
3990     }
3991 
3992     // EXTRACT_VECTOR_ELT of INSERT_VECTOR_ELT is often formed when vector
3993     // operations are lowered to scalars.
3994     if (N1.getOpcode() == ISD::INSERT_VECTOR_ELT) {
3995       // If the indices are the same, return the inserted element else
3996       // if the indices are known different, extract the element from
3997       // the original vector.
3998       SDValue N1Op2 = N1.getOperand(2);
3999       ConstantSDNode *N1Op2C = dyn_cast<ConstantSDNode>(N1Op2);
4000 
4001       if (N1Op2C && N2C) {
4002         if (N1Op2C->getZExtValue() == N2C->getZExtValue()) {
4003           if (VT == N1.getOperand(1).getValueType())
4004             return N1.getOperand(1);
4005           else
4006             return getSExtOrTrunc(N1.getOperand(1), DL, VT);
4007         }
4008 
4009         return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), N2);
4010       }
4011     }
4012     break;
4013   case ISD::EXTRACT_ELEMENT:
4014     assert(N2C && (unsigned)N2C->getZExtValue() < 2 && "Bad EXTRACT_ELEMENT!");
4015     assert(!N1.getValueType().isVector() && !VT.isVector() &&
4016            (N1.getValueType().isInteger() == VT.isInteger()) &&
4017            N1.getValueType() != VT &&
4018            "Wrong types for EXTRACT_ELEMENT!");
4019 
4020     // EXTRACT_ELEMENT of BUILD_PAIR is often formed while legalize is expanding
4021     // 64-bit integers into 32-bit parts.  Instead of building the extract of
4022     // the BUILD_PAIR, only to have legalize rip it apart, just do it now.
4023     if (N1.getOpcode() == ISD::BUILD_PAIR)
4024       return N1.getOperand(N2C->getZExtValue());
4025 
4026     // EXTRACT_ELEMENT of a constant int is also very common.
4027     if (N1C) {
4028       unsigned ElementSize = VT.getSizeInBits();
4029       unsigned Shift = ElementSize * N2C->getZExtValue();
4030       APInt ShiftedVal = N1C->getAPIntValue().lshr(Shift);
4031       return getConstant(ShiftedVal.trunc(ElementSize), DL, VT);
4032     }
4033     break;
4034   case ISD::EXTRACT_SUBVECTOR:
4035     if (VT.isSimple() && N1.getValueType().isSimple()) {
4036       assert(VT.isVector() && N1.getValueType().isVector() &&
4037              "Extract subvector VTs must be a vectors!");
4038       assert(VT.getVectorElementType() ==
4039              N1.getValueType().getVectorElementType() &&
4040              "Extract subvector VTs must have the same element type!");
4041       assert(VT.getSimpleVT() <= N1.getSimpleValueType() &&
4042              "Extract subvector must be from larger vector to smaller vector!");
4043 
4044       if (N2C) {
4045         assert((VT.getVectorNumElements() + N2C->getZExtValue()
4046                 <= N1.getValueType().getVectorNumElements())
4047                && "Extract subvector overflow!");
4048       }
4049 
4050       // Trivial extraction.
4051       if (VT.getSimpleVT() == N1.getSimpleValueType())
4052         return N1;
4053 
4054       // EXTRACT_SUBVECTOR of INSERT_SUBVECTOR is often created
4055       // during shuffle legalization.
4056       if (N1.getOpcode() == ISD::INSERT_SUBVECTOR && N2 == N1.getOperand(2) &&
4057           VT == N1.getOperand(1).getValueType())
4058         return N1.getOperand(1);
4059     }
4060     break;
4061   }
4062 
4063   // Perform trivial constant folding.
4064   if (SDValue SV =
4065           FoldConstantArithmetic(Opcode, DL, VT, N1.getNode(), N2.getNode()))
4066     return SV;
4067 
4068   // Constant fold FP operations.
4069   bool HasFPExceptions = TLI->hasFloatingPointExceptions();
4070   if (N1CFP) {
4071     if (N2CFP) {
4072       APFloat V1 = N1CFP->getValueAPF(), V2 = N2CFP->getValueAPF();
4073       APFloat::opStatus s;
4074       switch (Opcode) {
4075       case ISD::FADD:
4076         s = V1.add(V2, APFloat::rmNearestTiesToEven);
4077         if (!HasFPExceptions || s != APFloat::opInvalidOp)
4078           return getConstantFP(V1, DL, VT);
4079         break;
4080       case ISD::FSUB:
4081         s = V1.subtract(V2, APFloat::rmNearestTiesToEven);
4082         if (!HasFPExceptions || s!=APFloat::opInvalidOp)
4083           return getConstantFP(V1, DL, VT);
4084         break;
4085       case ISD::FMUL:
4086         s = V1.multiply(V2, APFloat::rmNearestTiesToEven);
4087         if (!HasFPExceptions || s!=APFloat::opInvalidOp)
4088           return getConstantFP(V1, DL, VT);
4089         break;
4090       case ISD::FDIV:
4091         s = V1.divide(V2, APFloat::rmNearestTiesToEven);
4092         if (!HasFPExceptions || (s!=APFloat::opInvalidOp &&
4093                                  s!=APFloat::opDivByZero)) {
4094           return getConstantFP(V1, DL, VT);
4095         }
4096         break;
4097       case ISD::FREM :
4098         s = V1.mod(V2);
4099         if (!HasFPExceptions || (s!=APFloat::opInvalidOp &&
4100                                  s!=APFloat::opDivByZero)) {
4101           return getConstantFP(V1, DL, VT);
4102         }
4103         break;
4104       case ISD::FCOPYSIGN:
4105         V1.copySign(V2);
4106         return getConstantFP(V1, DL, VT);
4107       default: break;
4108       }
4109     }
4110 
4111     if (Opcode == ISD::FP_ROUND) {
4112       APFloat V = N1CFP->getValueAPF();    // make copy
4113       bool ignored;
4114       // This can return overflow, underflow, or inexact; we don't care.
4115       // FIXME need to be more flexible about rounding mode.
4116       (void)V.convert(EVTToAPFloatSemantics(VT),
4117                       APFloat::rmNearestTiesToEven, &ignored);
4118       return getConstantFP(V, DL, VT);
4119     }
4120   }
4121 
4122   // Canonicalize an UNDEF to the RHS, even over a constant.
4123   if (N1.isUndef()) {
4124     if (isCommutativeBinOp(Opcode)) {
4125       std::swap(N1, N2);
4126     } else {
4127       switch (Opcode) {
4128       case ISD::FP_ROUND_INREG:
4129       case ISD::SIGN_EXTEND_INREG:
4130       case ISD::SUB:
4131       case ISD::FSUB:
4132       case ISD::FDIV:
4133       case ISD::FREM:
4134       case ISD::SRA:
4135         return N1;     // fold op(undef, arg2) -> undef
4136       case ISD::UDIV:
4137       case ISD::SDIV:
4138       case ISD::UREM:
4139       case ISD::SREM:
4140       case ISD::SRL:
4141       case ISD::SHL:
4142         if (!VT.isVector())
4143           return getConstant(0, DL, VT);    // fold op(undef, arg2) -> 0
4144         // For vectors, we can't easily build an all zero vector, just return
4145         // the LHS.
4146         return N2;
4147       }
4148     }
4149   }
4150 
4151   // Fold a bunch of operators when the RHS is undef.
4152   if (N2.isUndef()) {
4153     switch (Opcode) {
4154     case ISD::XOR:
4155       if (N1.isUndef())
4156         // Handle undef ^ undef -> 0 special case. This is a common
4157         // idiom (misuse).
4158         return getConstant(0, DL, VT);
4159       LLVM_FALLTHROUGH;
4160     case ISD::ADD:
4161     case ISD::ADDC:
4162     case ISD::ADDE:
4163     case ISD::SUB:
4164     case ISD::UDIV:
4165     case ISD::SDIV:
4166     case ISD::UREM:
4167     case ISD::SREM:
4168       return N2;       // fold op(arg1, undef) -> undef
4169     case ISD::FADD:
4170     case ISD::FSUB:
4171     case ISD::FMUL:
4172     case ISD::FDIV:
4173     case ISD::FREM:
4174       if (getTarget().Options.UnsafeFPMath)
4175         return N2;
4176       break;
4177     case ISD::MUL:
4178     case ISD::AND:
4179     case ISD::SRL:
4180     case ISD::SHL:
4181       if (!VT.isVector())
4182         return getConstant(0, DL, VT);  // fold op(arg1, undef) -> 0
4183       // For vectors, we can't easily build an all zero vector, just return
4184       // the LHS.
4185       return N1;
4186     case ISD::OR:
4187       if (!VT.isVector())
4188         return getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), DL, VT);
4189       // For vectors, we can't easily build an all one vector, just return
4190       // the LHS.
4191       return N1;
4192     case ISD::SRA:
4193       return N1;
4194     }
4195   }
4196 
4197   // Memoize this node if possible.
4198   SDNode *N;
4199   SDVTList VTs = getVTList(VT);
4200   if (VT != MVT::Glue) {
4201     SDValue Ops[] = {N1, N2};
4202     FoldingSetNodeID ID;
4203     AddNodeIDNode(ID, Opcode, VTs, Ops);
4204     void *IP = nullptr;
4205     if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) {
4206       if (Flags)
4207         E->intersectFlagsWith(Flags);
4208       return SDValue(E, 0);
4209     }
4210 
4211     N = GetBinarySDNode(Opcode, DL, VTs, N1, N2, Flags);
4212     CSEMap.InsertNode(N, IP);
4213   } else {
4214     N = GetBinarySDNode(Opcode, DL, VTs, N1, N2, Flags);
4215   }
4216 
4217   InsertNode(N);
4218   return SDValue(N, 0);
4219 }
4220 
4221 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT,
4222                               SDValue N1, SDValue N2, SDValue N3) {
4223   // Perform various simplifications.
4224   switch (Opcode) {
4225   case ISD::FMA: {
4226     ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
4227     ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2);
4228     ConstantFPSDNode *N3CFP = dyn_cast<ConstantFPSDNode>(N3);
4229     if (N1CFP && N2CFP && N3CFP) {
4230       APFloat  V1 = N1CFP->getValueAPF();
4231       const APFloat &V2 = N2CFP->getValueAPF();
4232       const APFloat &V3 = N3CFP->getValueAPF();
4233       APFloat::opStatus s =
4234         V1.fusedMultiplyAdd(V2, V3, APFloat::rmNearestTiesToEven);
4235       if (!TLI->hasFloatingPointExceptions() || s != APFloat::opInvalidOp)
4236         return getConstantFP(V1, DL, VT);
4237     }
4238     break;
4239   }
4240   case ISD::CONCAT_VECTORS: {
4241     // Attempt to fold CONCAT_VECTORS into BUILD_VECTOR or UNDEF.
4242     SDValue Ops[] = {N1, N2, N3};
4243     if (SDValue V = FoldCONCAT_VECTORS(DL, VT, Ops, *this))
4244       return V;
4245     break;
4246   }
4247   case ISD::SETCC: {
4248     // Use FoldSetCC to simplify SETCC's.
4249     if (SDValue V = FoldSetCC(VT, N1, N2, cast<CondCodeSDNode>(N3)->get(), DL))
4250       return V;
4251     // Vector constant folding.
4252     SDValue Ops[] = {N1, N2, N3};
4253     if (SDValue V = FoldConstantVectorArithmetic(Opcode, DL, VT, Ops))
4254       return V;
4255     break;
4256   }
4257   case ISD::SELECT:
4258     if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1)) {
4259      if (N1C->getZExtValue())
4260        return N2;             // select true, X, Y -> X
4261      return N3;             // select false, X, Y -> Y
4262     }
4263 
4264     if (N2 == N3) return N2;   // select C, X, X -> X
4265     break;
4266   case ISD::VECTOR_SHUFFLE:
4267     llvm_unreachable("should use getVectorShuffle constructor!");
4268   case ISD::INSERT_VECTOR_ELT: {
4269     ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3);
4270     // INSERT_VECTOR_ELT into out-of-bounds element is an UNDEF
4271     if (N3C && N3C->getZExtValue() >= N1.getValueType().getVectorNumElements())
4272       return getUNDEF(VT);
4273     break;
4274   }
4275   case ISD::INSERT_SUBVECTOR: {
4276     SDValue Index = N3;
4277     if (VT.isSimple() && N1.getValueType().isSimple()
4278         && N2.getValueType().isSimple()) {
4279       assert(VT.isVector() && N1.getValueType().isVector() &&
4280              N2.getValueType().isVector() &&
4281              "Insert subvector VTs must be a vectors");
4282       assert(VT == N1.getValueType() &&
4283              "Dest and insert subvector source types must match!");
4284       assert(N2.getSimpleValueType() <= N1.getSimpleValueType() &&
4285              "Insert subvector must be from smaller vector to larger vector!");
4286       if (isa<ConstantSDNode>(Index)) {
4287         assert((N2.getValueType().getVectorNumElements() +
4288                 cast<ConstantSDNode>(Index)->getZExtValue()
4289                 <= VT.getVectorNumElements())
4290                && "Insert subvector overflow!");
4291       }
4292 
4293       // Trivial insertion.
4294       if (VT.getSimpleVT() == N2.getSimpleValueType())
4295         return N2;
4296     }
4297     break;
4298   }
4299   case ISD::BITCAST:
4300     // Fold bit_convert nodes from a type to themselves.
4301     if (N1.getValueType() == VT)
4302       return N1;
4303     break;
4304   }
4305 
4306   // Memoize node if it doesn't produce a flag.
4307   SDNode *N;
4308   SDVTList VTs = getVTList(VT);
4309   SDValue Ops[] = {N1, N2, N3};
4310   if (VT != MVT::Glue) {
4311     FoldingSetNodeID ID;
4312     AddNodeIDNode(ID, Opcode, VTs, Ops);
4313     void *IP = nullptr;
4314     if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP))
4315       return SDValue(E, 0);
4316 
4317     N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs);
4318     createOperands(N, Ops);
4319     CSEMap.InsertNode(N, IP);
4320   } else {
4321     N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs);
4322     createOperands(N, Ops);
4323   }
4324 
4325   InsertNode(N);
4326   return SDValue(N, 0);
4327 }
4328 
4329 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT,
4330                               SDValue N1, SDValue N2, SDValue N3, SDValue N4) {
4331   SDValue Ops[] = { N1, N2, N3, N4 };
4332   return getNode(Opcode, DL, VT, Ops);
4333 }
4334 
4335 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT,
4336                               SDValue N1, SDValue N2, SDValue N3, SDValue N4,
4337                               SDValue N5) {
4338   SDValue Ops[] = { N1, N2, N3, N4, N5 };
4339   return getNode(Opcode, DL, VT, Ops);
4340 }
4341 
4342 /// getStackArgumentTokenFactor - Compute a TokenFactor to force all
4343 /// the incoming stack arguments to be loaded from the stack.
4344 SDValue SelectionDAG::getStackArgumentTokenFactor(SDValue Chain) {
4345   SmallVector<SDValue, 8> ArgChains;
4346 
4347   // Include the original chain at the beginning of the list. When this is
4348   // used by target LowerCall hooks, this helps legalize find the
4349   // CALLSEQ_BEGIN node.
4350   ArgChains.push_back(Chain);
4351 
4352   // Add a chain value for each stack argument.
4353   for (SDNode::use_iterator U = getEntryNode().getNode()->use_begin(),
4354        UE = getEntryNode().getNode()->use_end(); U != UE; ++U)
4355     if (LoadSDNode *L = dyn_cast<LoadSDNode>(*U))
4356       if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr()))
4357         if (FI->getIndex() < 0)
4358           ArgChains.push_back(SDValue(L, 1));
4359 
4360   // Build a tokenfactor for all the chains.
4361   return getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ArgChains);
4362 }
4363 
4364 /// getMemsetValue - Vectorized representation of the memset value
4365 /// operand.
4366 static SDValue getMemsetValue(SDValue Value, EVT VT, SelectionDAG &DAG,
4367                               const SDLoc &dl) {
4368   assert(!Value.isUndef());
4369 
4370   unsigned NumBits = VT.getScalarSizeInBits();
4371   if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4372     assert(C->getAPIntValue().getBitWidth() == 8);
4373     APInt Val = APInt::getSplat(NumBits, C->getAPIntValue());
4374     if (VT.isInteger())
4375       return DAG.getConstant(Val, dl, VT);
4376     return DAG.getConstantFP(APFloat(DAG.EVTToAPFloatSemantics(VT), Val), dl,
4377                              VT);
4378   }
4379 
4380   assert(Value.getValueType() == MVT::i8 && "memset with non-byte fill value?");
4381   EVT IntVT = VT.getScalarType();
4382   if (!IntVT.isInteger())
4383     IntVT = EVT::getIntegerVT(*DAG.getContext(), IntVT.getSizeInBits());
4384 
4385   Value = DAG.getNode(ISD::ZERO_EXTEND, dl, IntVT, Value);
4386   if (NumBits > 8) {
4387     // Use a multiplication with 0x010101... to extend the input to the
4388     // required length.
4389     APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01));
4390     Value = DAG.getNode(ISD::MUL, dl, IntVT, Value,
4391                         DAG.getConstant(Magic, dl, IntVT));
4392   }
4393 
4394   if (VT != Value.getValueType() && !VT.isInteger())
4395     Value = DAG.getBitcast(VT.getScalarType(), Value);
4396   if (VT != Value.getValueType())
4397     Value = DAG.getSplatBuildVector(VT, dl, Value);
4398 
4399   return Value;
4400 }
4401 
4402 /// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4403 /// used when a memcpy is turned into a memset when the source is a constant
4404 /// string ptr.
4405 static SDValue getMemsetStringVal(EVT VT, const SDLoc &dl, SelectionDAG &DAG,
4406                                   const TargetLowering &TLI, StringRef Str) {
4407   // Handle vector with all elements zero.
4408   if (Str.empty()) {
4409     if (VT.isInteger())
4410       return DAG.getConstant(0, dl, VT);
4411     else if (VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
4412       return DAG.getConstantFP(0.0, dl, VT);
4413     else if (VT.isVector()) {
4414       unsigned NumElts = VT.getVectorNumElements();
4415       MVT EltVT = (VT.getVectorElementType() == MVT::f32) ? MVT::i32 : MVT::i64;
4416       return DAG.getNode(ISD::BITCAST, dl, VT,
4417                          DAG.getConstant(0, dl,
4418                                          EVT::getVectorVT(*DAG.getContext(),
4419                                                           EltVT, NumElts)));
4420     } else
4421       llvm_unreachable("Expected type!");
4422   }
4423 
4424   assert(!VT.isVector() && "Can't handle vector type here!");
4425   unsigned NumVTBits = VT.getSizeInBits();
4426   unsigned NumVTBytes = NumVTBits / 8;
4427   unsigned NumBytes = std::min(NumVTBytes, unsigned(Str.size()));
4428 
4429   APInt Val(NumVTBits, 0);
4430   if (DAG.getDataLayout().isLittleEndian()) {
4431     for (unsigned i = 0; i != NumBytes; ++i)
4432       Val |= (uint64_t)(unsigned char)Str[i] << i*8;
4433   } else {
4434     for (unsigned i = 0; i != NumBytes; ++i)
4435       Val |= (uint64_t)(unsigned char)Str[i] << (NumVTBytes-i-1)*8;
4436   }
4437 
4438   // If the "cost" of materializing the integer immediate is less than the cost
4439   // of a load, then it is cost effective to turn the load into the immediate.
4440   Type *Ty = VT.getTypeForEVT(*DAG.getContext());
4441   if (TLI.shouldConvertConstantLoadToIntImm(Val, Ty))
4442     return DAG.getConstant(Val, dl, VT);
4443   return SDValue(nullptr, 0);
4444 }
4445 
4446 SDValue SelectionDAG::getMemBasePlusOffset(SDValue Base, unsigned Offset,
4447                                            const SDLoc &DL) {
4448   EVT VT = Base.getValueType();
4449   return getNode(ISD::ADD, DL, VT, Base, getConstant(Offset, DL, VT));
4450 }
4451 
4452 /// isMemSrcFromString - Returns true if memcpy source is a string constant.
4453 ///
4454 static bool isMemSrcFromString(SDValue Src, StringRef &Str) {
4455   uint64_t SrcDelta = 0;
4456   GlobalAddressSDNode *G = nullptr;
4457   if (Src.getOpcode() == ISD::GlobalAddress)
4458     G = cast<GlobalAddressSDNode>(Src);
4459   else if (Src.getOpcode() == ISD::ADD &&
4460            Src.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4461            Src.getOperand(1).getOpcode() == ISD::Constant) {
4462     G = cast<GlobalAddressSDNode>(Src.getOperand(0));
4463     SrcDelta = cast<ConstantSDNode>(Src.getOperand(1))->getZExtValue();
4464   }
4465   if (!G)
4466     return false;
4467 
4468   return getConstantStringInfo(G->getGlobal(), Str,
4469                                SrcDelta + G->getOffset(), false);
4470 }
4471 
4472 /// Determines the optimal series of memory ops to replace the memset / memcpy.
4473 /// Return true if the number of memory ops is below the threshold (Limit).
4474 /// It returns the types of the sequence of memory ops to perform
4475 /// memset / memcpy by reference.
4476 static bool FindOptimalMemOpLowering(std::vector<EVT> &MemOps,
4477                                      unsigned Limit, uint64_t Size,
4478                                      unsigned DstAlign, unsigned SrcAlign,
4479                                      bool IsMemset,
4480                                      bool ZeroMemset,
4481                                      bool MemcpyStrSrc,
4482                                      bool AllowOverlap,
4483                                      unsigned DstAS, unsigned SrcAS,
4484                                      SelectionDAG &DAG,
4485                                      const TargetLowering &TLI) {
4486   assert((SrcAlign == 0 || SrcAlign >= DstAlign) &&
4487          "Expecting memcpy / memset source to meet alignment requirement!");
4488   // If 'SrcAlign' is zero, that means the memory operation does not need to
4489   // load the value, i.e. memset or memcpy from constant string. Otherwise,
4490   // it's the inferred alignment of the source. 'DstAlign', on the other hand,
4491   // is the specified alignment of the memory operation. If it is zero, that
4492   // means it's possible to change the alignment of the destination.
4493   // 'MemcpyStrSrc' indicates whether the memcpy source is constant so it does
4494   // not need to be loaded.
4495   EVT VT = TLI.getOptimalMemOpType(Size, DstAlign, SrcAlign,
4496                                    IsMemset, ZeroMemset, MemcpyStrSrc,
4497                                    DAG.getMachineFunction());
4498 
4499   if (VT == MVT::Other) {
4500     if (DstAlign >= DAG.getDataLayout().getPointerPrefAlignment(DstAS) ||
4501         TLI.allowsMisalignedMemoryAccesses(VT, DstAS, DstAlign)) {
4502       VT = TLI.getPointerTy(DAG.getDataLayout(), DstAS);
4503     } else {
4504       switch (DstAlign & 7) {
4505       case 0:  VT = MVT::i64; break;
4506       case 4:  VT = MVT::i32; break;
4507       case 2:  VT = MVT::i16; break;
4508       default: VT = MVT::i8;  break;
4509       }
4510     }
4511 
4512     MVT LVT = MVT::i64;
4513     while (!TLI.isTypeLegal(LVT))
4514       LVT = (MVT::SimpleValueType)(LVT.SimpleTy - 1);
4515     assert(LVT.isInteger());
4516 
4517     if (VT.bitsGT(LVT))
4518       VT = LVT;
4519   }
4520 
4521   unsigned NumMemOps = 0;
4522   while (Size != 0) {
4523     unsigned VTSize = VT.getSizeInBits() / 8;
4524     while (VTSize > Size) {
4525       // For now, only use non-vector load / store's for the left-over pieces.
4526       EVT NewVT = VT;
4527       unsigned NewVTSize;
4528 
4529       bool Found = false;
4530       if (VT.isVector() || VT.isFloatingPoint()) {
4531         NewVT = (VT.getSizeInBits() > 64) ? MVT::i64 : MVT::i32;
4532         if (TLI.isOperationLegalOrCustom(ISD::STORE, NewVT) &&
4533             TLI.isSafeMemOpType(NewVT.getSimpleVT()))
4534           Found = true;
4535         else if (NewVT == MVT::i64 &&
4536                  TLI.isOperationLegalOrCustom(ISD::STORE, MVT::f64) &&
4537                  TLI.isSafeMemOpType(MVT::f64)) {
4538           // i64 is usually not legal on 32-bit targets, but f64 may be.
4539           NewVT = MVT::f64;
4540           Found = true;
4541         }
4542       }
4543 
4544       if (!Found) {
4545         do {
4546           NewVT = (MVT::SimpleValueType)(NewVT.getSimpleVT().SimpleTy - 1);
4547           if (NewVT == MVT::i8)
4548             break;
4549         } while (!TLI.isSafeMemOpType(NewVT.getSimpleVT()));
4550       }
4551       NewVTSize = NewVT.getSizeInBits() / 8;
4552 
4553       // If the new VT cannot cover all of the remaining bits, then consider
4554       // issuing a (or a pair of) unaligned and overlapping load / store.
4555       // FIXME: Only does this for 64-bit or more since we don't have proper
4556       // cost model for unaligned load / store.
4557       bool Fast;
4558       if (NumMemOps && AllowOverlap &&
4559           VTSize >= 8 && NewVTSize < Size &&
4560           TLI.allowsMisalignedMemoryAccesses(VT, DstAS, DstAlign, &Fast) && Fast)
4561         VTSize = Size;
4562       else {
4563         VT = NewVT;
4564         VTSize = NewVTSize;
4565       }
4566     }
4567 
4568     if (++NumMemOps > Limit)
4569       return false;
4570 
4571     MemOps.push_back(VT);
4572     Size -= VTSize;
4573   }
4574 
4575   return true;
4576 }
4577 
4578 static bool shouldLowerMemFuncForSize(const MachineFunction &MF) {
4579   // On Darwin, -Os means optimize for size without hurting performance, so
4580   // only really optimize for size when -Oz (MinSize) is used.
4581   if (MF.getTarget().getTargetTriple().isOSDarwin())
4582     return MF.getFunction()->optForMinSize();
4583   return MF.getFunction()->optForSize();
4584 }
4585 
4586 static SDValue getMemcpyLoadsAndStores(SelectionDAG &DAG, const SDLoc &dl,
4587                                        SDValue Chain, SDValue Dst, SDValue Src,
4588                                        uint64_t Size, unsigned Align,
4589                                        bool isVol, bool AlwaysInline,
4590                                        MachinePointerInfo DstPtrInfo,
4591                                        MachinePointerInfo SrcPtrInfo) {
4592   // Turn a memcpy of undef to nop.
4593   if (Src.isUndef())
4594     return Chain;
4595 
4596   // Expand memcpy to a series of load and store ops if the size operand falls
4597   // below a certain threshold.
4598   // TODO: In the AlwaysInline case, if the size is big then generate a loop
4599   // rather than maybe a humongous number of loads and stores.
4600   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4601   std::vector<EVT> MemOps;
4602   bool DstAlignCanChange = false;
4603   MachineFunction &MF = DAG.getMachineFunction();
4604   MachineFrameInfo &MFI = MF.getFrameInfo();
4605   bool OptSize = shouldLowerMemFuncForSize(MF);
4606   FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
4607   if (FI && !MFI.isFixedObjectIndex(FI->getIndex()))
4608     DstAlignCanChange = true;
4609   unsigned SrcAlign = DAG.InferPtrAlignment(Src);
4610   if (Align > SrcAlign)
4611     SrcAlign = Align;
4612   StringRef Str;
4613   bool CopyFromStr = isMemSrcFromString(Src, Str);
4614   bool isZeroStr = CopyFromStr && Str.empty();
4615   unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemcpy(OptSize);
4616 
4617   if (!FindOptimalMemOpLowering(MemOps, Limit, Size,
4618                                 (DstAlignCanChange ? 0 : Align),
4619                                 (isZeroStr ? 0 : SrcAlign),
4620                                 false, false, CopyFromStr, true,
4621                                 DstPtrInfo.getAddrSpace(),
4622                                 SrcPtrInfo.getAddrSpace(),
4623                                 DAG, TLI))
4624     return SDValue();
4625 
4626   if (DstAlignCanChange) {
4627     Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
4628     unsigned NewAlign = (unsigned)DAG.getDataLayout().getABITypeAlignment(Ty);
4629 
4630     // Don't promote to an alignment that would require dynamic stack
4631     // realignment.
4632     const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
4633     if (!TRI->needsStackRealignment(MF))
4634       while (NewAlign > Align &&
4635              DAG.getDataLayout().exceedsNaturalStackAlignment(NewAlign))
4636           NewAlign /= 2;
4637 
4638     if (NewAlign > Align) {
4639       // Give the stack frame object a larger alignment if needed.
4640       if (MFI.getObjectAlignment(FI->getIndex()) < NewAlign)
4641         MFI.setObjectAlignment(FI->getIndex(), NewAlign);
4642       Align = NewAlign;
4643     }
4644   }
4645 
4646   MachineMemOperand::Flags MMOFlags =
4647       isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone;
4648   SmallVector<SDValue, 8> OutChains;
4649   unsigned NumMemOps = MemOps.size();
4650   uint64_t SrcOff = 0, DstOff = 0;
4651   for (unsigned i = 0; i != NumMemOps; ++i) {
4652     EVT VT = MemOps[i];
4653     unsigned VTSize = VT.getSizeInBits() / 8;
4654     SDValue Value, Store;
4655 
4656     if (VTSize > Size) {
4657       // Issuing an unaligned load / store pair  that overlaps with the previous
4658       // pair. Adjust the offset accordingly.
4659       assert(i == NumMemOps-1 && i != 0);
4660       SrcOff -= VTSize - Size;
4661       DstOff -= VTSize - Size;
4662     }
4663 
4664     if (CopyFromStr &&
4665         (isZeroStr || (VT.isInteger() && !VT.isVector()))) {
4666       // It's unlikely a store of a vector immediate can be done in a single
4667       // instruction. It would require a load from a constantpool first.
4668       // We only handle zero vectors here.
4669       // FIXME: Handle other cases where store of vector immediate is done in
4670       // a single instruction.
4671       Value = getMemsetStringVal(VT, dl, DAG, TLI, Str.substr(SrcOff));
4672       if (Value.getNode())
4673         Store = DAG.getStore(Chain, dl, Value,
4674                              DAG.getMemBasePlusOffset(Dst, DstOff, dl),
4675                              DstPtrInfo.getWithOffset(DstOff), Align, MMOFlags);
4676     }
4677 
4678     if (!Store.getNode()) {
4679       // The type might not be legal for the target.  This should only happen
4680       // if the type is smaller than a legal type, as on PPC, so the right
4681       // thing to do is generate a LoadExt/StoreTrunc pair.  These simplify
4682       // to Load/Store if NVT==VT.
4683       // FIXME does the case above also need this?
4684       EVT NVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT);
4685       assert(NVT.bitsGE(VT));
4686       Value = DAG.getExtLoad(ISD::EXTLOAD, dl, NVT, Chain,
4687                              DAG.getMemBasePlusOffset(Src, SrcOff, dl),
4688                              SrcPtrInfo.getWithOffset(SrcOff), VT,
4689                              MinAlign(SrcAlign, SrcOff), MMOFlags);
4690       OutChains.push_back(Value.getValue(1));
4691       Store = DAG.getTruncStore(
4692           Chain, dl, Value, DAG.getMemBasePlusOffset(Dst, DstOff, dl),
4693           DstPtrInfo.getWithOffset(DstOff), VT, Align, MMOFlags);
4694     }
4695     OutChains.push_back(Store);
4696     SrcOff += VTSize;
4697     DstOff += VTSize;
4698     Size -= VTSize;
4699   }
4700 
4701   return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
4702 }
4703 
4704 static SDValue getMemmoveLoadsAndStores(SelectionDAG &DAG, const SDLoc &dl,
4705                                         SDValue Chain, SDValue Dst, SDValue Src,
4706                                         uint64_t Size, unsigned Align,
4707                                         bool isVol, bool AlwaysInline,
4708                                         MachinePointerInfo DstPtrInfo,
4709                                         MachinePointerInfo SrcPtrInfo) {
4710   // Turn a memmove of undef to nop.
4711   if (Src.isUndef())
4712     return Chain;
4713 
4714   // Expand memmove to a series of load and store ops if the size operand falls
4715   // below a certain threshold.
4716   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4717   std::vector<EVT> MemOps;
4718   bool DstAlignCanChange = false;
4719   MachineFunction &MF = DAG.getMachineFunction();
4720   MachineFrameInfo &MFI = MF.getFrameInfo();
4721   bool OptSize = shouldLowerMemFuncForSize(MF);
4722   FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
4723   if (FI && !MFI.isFixedObjectIndex(FI->getIndex()))
4724     DstAlignCanChange = true;
4725   unsigned SrcAlign = DAG.InferPtrAlignment(Src);
4726   if (Align > SrcAlign)
4727     SrcAlign = Align;
4728   unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemmove(OptSize);
4729 
4730   if (!FindOptimalMemOpLowering(MemOps, Limit, Size,
4731                                 (DstAlignCanChange ? 0 : Align), SrcAlign,
4732                                 false, false, false, false,
4733                                 DstPtrInfo.getAddrSpace(),
4734                                 SrcPtrInfo.getAddrSpace(),
4735                                 DAG, TLI))
4736     return SDValue();
4737 
4738   if (DstAlignCanChange) {
4739     Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
4740     unsigned NewAlign = (unsigned)DAG.getDataLayout().getABITypeAlignment(Ty);
4741     if (NewAlign > Align) {
4742       // Give the stack frame object a larger alignment if needed.
4743       if (MFI.getObjectAlignment(FI->getIndex()) < NewAlign)
4744         MFI.setObjectAlignment(FI->getIndex(), NewAlign);
4745       Align = NewAlign;
4746     }
4747   }
4748 
4749   MachineMemOperand::Flags MMOFlags =
4750       isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone;
4751   uint64_t SrcOff = 0, DstOff = 0;
4752   SmallVector<SDValue, 8> LoadValues;
4753   SmallVector<SDValue, 8> LoadChains;
4754   SmallVector<SDValue, 8> OutChains;
4755   unsigned NumMemOps = MemOps.size();
4756   for (unsigned i = 0; i < NumMemOps; i++) {
4757     EVT VT = MemOps[i];
4758     unsigned VTSize = VT.getSizeInBits() / 8;
4759     SDValue Value;
4760 
4761     Value =
4762         DAG.getLoad(VT, dl, Chain, DAG.getMemBasePlusOffset(Src, SrcOff, dl),
4763                     SrcPtrInfo.getWithOffset(SrcOff), SrcAlign, MMOFlags);
4764     LoadValues.push_back(Value);
4765     LoadChains.push_back(Value.getValue(1));
4766     SrcOff += VTSize;
4767   }
4768   Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
4769   OutChains.clear();
4770   for (unsigned i = 0; i < NumMemOps; i++) {
4771     EVT VT = MemOps[i];
4772     unsigned VTSize = VT.getSizeInBits() / 8;
4773     SDValue Store;
4774 
4775     Store = DAG.getStore(Chain, dl, LoadValues[i],
4776                          DAG.getMemBasePlusOffset(Dst, DstOff, dl),
4777                          DstPtrInfo.getWithOffset(DstOff), Align, MMOFlags);
4778     OutChains.push_back(Store);
4779     DstOff += VTSize;
4780   }
4781 
4782   return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
4783 }
4784 
4785 /// \brief Lower the call to 'memset' intrinsic function into a series of store
4786 /// operations.
4787 ///
4788 /// \param DAG Selection DAG where lowered code is placed.
4789 /// \param dl Link to corresponding IR location.
4790 /// \param Chain Control flow dependency.
4791 /// \param Dst Pointer to destination memory location.
4792 /// \param Src Value of byte to write into the memory.
4793 /// \param Size Number of bytes to write.
4794 /// \param Align Alignment of the destination in bytes.
4795 /// \param isVol True if destination is volatile.
4796 /// \param DstPtrInfo IR information on the memory pointer.
4797 /// \returns New head in the control flow, if lowering was successful, empty
4798 /// SDValue otherwise.
4799 ///
4800 /// The function tries to replace 'llvm.memset' intrinsic with several store
4801 /// operations and value calculation code. This is usually profitable for small
4802 /// memory size.
4803 static SDValue getMemsetStores(SelectionDAG &DAG, const SDLoc &dl,
4804                                SDValue Chain, SDValue Dst, SDValue Src,
4805                                uint64_t Size, unsigned Align, bool isVol,
4806                                MachinePointerInfo DstPtrInfo) {
4807   // Turn a memset of undef to nop.
4808   if (Src.isUndef())
4809     return Chain;
4810 
4811   // Expand memset to a series of load/store ops if the size operand
4812   // falls below a certain threshold.
4813   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4814   std::vector<EVT> MemOps;
4815   bool DstAlignCanChange = false;
4816   MachineFunction &MF = DAG.getMachineFunction();
4817   MachineFrameInfo &MFI = MF.getFrameInfo();
4818   bool OptSize = shouldLowerMemFuncForSize(MF);
4819   FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst);
4820   if (FI && !MFI.isFixedObjectIndex(FI->getIndex()))
4821     DstAlignCanChange = true;
4822   bool IsZeroVal =
4823     isa<ConstantSDNode>(Src) && cast<ConstantSDNode>(Src)->isNullValue();
4824   if (!FindOptimalMemOpLowering(MemOps, TLI.getMaxStoresPerMemset(OptSize),
4825                                 Size, (DstAlignCanChange ? 0 : Align), 0,
4826                                 true, IsZeroVal, false, true,
4827                                 DstPtrInfo.getAddrSpace(), ~0u,
4828                                 DAG, TLI))
4829     return SDValue();
4830 
4831   if (DstAlignCanChange) {
4832     Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext());
4833     unsigned NewAlign = (unsigned)DAG.getDataLayout().getABITypeAlignment(Ty);
4834     if (NewAlign > Align) {
4835       // Give the stack frame object a larger alignment if needed.
4836       if (MFI.getObjectAlignment(FI->getIndex()) < NewAlign)
4837         MFI.setObjectAlignment(FI->getIndex(), NewAlign);
4838       Align = NewAlign;
4839     }
4840   }
4841 
4842   SmallVector<SDValue, 8> OutChains;
4843   uint64_t DstOff = 0;
4844   unsigned NumMemOps = MemOps.size();
4845 
4846   // Find the largest store and generate the bit pattern for it.
4847   EVT LargestVT = MemOps[0];
4848   for (unsigned i = 1; i < NumMemOps; i++)
4849     if (MemOps[i].bitsGT(LargestVT))
4850       LargestVT = MemOps[i];
4851   SDValue MemSetValue = getMemsetValue(Src, LargestVT, DAG, dl);
4852 
4853   for (unsigned i = 0; i < NumMemOps; i++) {
4854     EVT VT = MemOps[i];
4855     unsigned VTSize = VT.getSizeInBits() / 8;
4856     if (VTSize > Size) {
4857       // Issuing an unaligned load / store pair  that overlaps with the previous
4858       // pair. Adjust the offset accordingly.
4859       assert(i == NumMemOps-1 && i != 0);
4860       DstOff -= VTSize - Size;
4861     }
4862 
4863     // If this store is smaller than the largest store see whether we can get
4864     // the smaller value for free with a truncate.
4865     SDValue Value = MemSetValue;
4866     if (VT.bitsLT(LargestVT)) {
4867       if (!LargestVT.isVector() && !VT.isVector() &&
4868           TLI.isTruncateFree(LargestVT, VT))
4869         Value = DAG.getNode(ISD::TRUNCATE, dl, VT, MemSetValue);
4870       else
4871         Value = getMemsetValue(Src, VT, DAG, dl);
4872     }
4873     assert(Value.getValueType() == VT && "Value with wrong type.");
4874     SDValue Store = DAG.getStore(
4875         Chain, dl, Value, DAG.getMemBasePlusOffset(Dst, DstOff, dl),
4876         DstPtrInfo.getWithOffset(DstOff), Align,
4877         isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone);
4878     OutChains.push_back(Store);
4879     DstOff += VT.getSizeInBits() / 8;
4880     Size -= VTSize;
4881   }
4882 
4883   return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
4884 }
4885 
4886 static void checkAddrSpaceIsValidForLibcall(const TargetLowering *TLI,
4887                                             unsigned AS) {
4888   // Lowering memcpy / memset / memmove intrinsics to calls is only valid if all
4889   // pointer operands can be losslessly bitcasted to pointers of address space 0
4890   if (AS != 0 && !TLI->isNoopAddrSpaceCast(AS, 0)) {
4891     report_fatal_error("cannot lower memory intrinsic in address space " +
4892                        Twine(AS));
4893   }
4894 }
4895 
4896 SDValue SelectionDAG::getMemcpy(SDValue Chain, const SDLoc &dl, SDValue Dst,
4897                                 SDValue Src, SDValue Size, unsigned Align,
4898                                 bool isVol, bool AlwaysInline, bool isTailCall,
4899                                 MachinePointerInfo DstPtrInfo,
4900                                 MachinePointerInfo SrcPtrInfo) {
4901   assert(Align && "The SDAG layer expects explicit alignment and reserves 0");
4902 
4903   // Check to see if we should lower the memcpy to loads and stores first.
4904   // For cases within the target-specified limits, this is the best choice.
4905   ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
4906   if (ConstantSize) {
4907     // Memcpy with size zero? Just return the original chain.
4908     if (ConstantSize->isNullValue())
4909       return Chain;
4910 
4911     SDValue Result = getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src,
4912                                              ConstantSize->getZExtValue(),Align,
4913                                 isVol, false, DstPtrInfo, SrcPtrInfo);
4914     if (Result.getNode())
4915       return Result;
4916   }
4917 
4918   // Then check to see if we should lower the memcpy with target-specific
4919   // code. If the target chooses to do this, this is the next best.
4920   if (TSI) {
4921     SDValue Result = TSI->EmitTargetCodeForMemcpy(
4922         *this, dl, Chain, Dst, Src, Size, Align, isVol, AlwaysInline,
4923         DstPtrInfo, SrcPtrInfo);
4924     if (Result.getNode())
4925       return Result;
4926   }
4927 
4928   // If we really need inline code and the target declined to provide it,
4929   // use a (potentially long) sequence of loads and stores.
4930   if (AlwaysInline) {
4931     assert(ConstantSize && "AlwaysInline requires a constant size!");
4932     return getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src,
4933                                    ConstantSize->getZExtValue(), Align, isVol,
4934                                    true, DstPtrInfo, SrcPtrInfo);
4935   }
4936 
4937   checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace());
4938   checkAddrSpaceIsValidForLibcall(TLI, SrcPtrInfo.getAddrSpace());
4939 
4940   // FIXME: If the memcpy is volatile (isVol), lowering it to a plain libc
4941   // memcpy is not guaranteed to be safe. libc memcpys aren't required to
4942   // respect volatile, so they may do things like read or write memory
4943   // beyond the given memory regions. But fixing this isn't easy, and most
4944   // people don't care.
4945 
4946   // Emit a library call.
4947   TargetLowering::ArgListTy Args;
4948   TargetLowering::ArgListEntry Entry;
4949   Entry.Ty = getDataLayout().getIntPtrType(*getContext());
4950   Entry.Node = Dst; Args.push_back(Entry);
4951   Entry.Node = Src; Args.push_back(Entry);
4952   Entry.Node = Size; Args.push_back(Entry);
4953   // FIXME: pass in SDLoc
4954   TargetLowering::CallLoweringInfo CLI(*this);
4955   CLI.setDebugLoc(dl)
4956       .setChain(Chain)
4957       .setCallee(TLI->getLibcallCallingConv(RTLIB::MEMCPY),
4958                  Dst.getValueType().getTypeForEVT(*getContext()),
4959                  getExternalSymbol(TLI->getLibcallName(RTLIB::MEMCPY),
4960                                    TLI->getPointerTy(getDataLayout())),
4961                  std::move(Args))
4962       .setDiscardResult()
4963       .setTailCall(isTailCall);
4964 
4965   std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI);
4966   return CallResult.second;
4967 }
4968 
4969 SDValue SelectionDAG::getMemmove(SDValue Chain, const SDLoc &dl, SDValue Dst,
4970                                  SDValue Src, SDValue Size, unsigned Align,
4971                                  bool isVol, bool isTailCall,
4972                                  MachinePointerInfo DstPtrInfo,
4973                                  MachinePointerInfo SrcPtrInfo) {
4974   assert(Align && "The SDAG layer expects explicit alignment and reserves 0");
4975 
4976   // Check to see if we should lower the memmove to loads and stores first.
4977   // For cases within the target-specified limits, this is the best choice.
4978   ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
4979   if (ConstantSize) {
4980     // Memmove with size zero? Just return the original chain.
4981     if (ConstantSize->isNullValue())
4982       return Chain;
4983 
4984     SDValue Result =
4985       getMemmoveLoadsAndStores(*this, dl, Chain, Dst, Src,
4986                                ConstantSize->getZExtValue(), Align, isVol,
4987                                false, DstPtrInfo, SrcPtrInfo);
4988     if (Result.getNode())
4989       return Result;
4990   }
4991 
4992   // Then check to see if we should lower the memmove with target-specific
4993   // code. If the target chooses to do this, this is the next best.
4994   if (TSI) {
4995     SDValue Result = TSI->EmitTargetCodeForMemmove(
4996         *this, dl, Chain, Dst, Src, Size, Align, isVol, DstPtrInfo, SrcPtrInfo);
4997     if (Result.getNode())
4998       return Result;
4999   }
5000 
5001   checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace());
5002   checkAddrSpaceIsValidForLibcall(TLI, SrcPtrInfo.getAddrSpace());
5003 
5004   // FIXME: If the memmove is volatile, lowering it to plain libc memmove may
5005   // not be safe.  See memcpy above for more details.
5006 
5007   // Emit a library call.
5008   TargetLowering::ArgListTy Args;
5009   TargetLowering::ArgListEntry Entry;
5010   Entry.Ty = getDataLayout().getIntPtrType(*getContext());
5011   Entry.Node = Dst; Args.push_back(Entry);
5012   Entry.Node = Src; Args.push_back(Entry);
5013   Entry.Node = Size; Args.push_back(Entry);
5014   // FIXME:  pass in SDLoc
5015   TargetLowering::CallLoweringInfo CLI(*this);
5016   CLI.setDebugLoc(dl)
5017       .setChain(Chain)
5018       .setCallee(TLI->getLibcallCallingConv(RTLIB::MEMMOVE),
5019                  Dst.getValueType().getTypeForEVT(*getContext()),
5020                  getExternalSymbol(TLI->getLibcallName(RTLIB::MEMMOVE),
5021                                    TLI->getPointerTy(getDataLayout())),
5022                  std::move(Args))
5023       .setDiscardResult()
5024       .setTailCall(isTailCall);
5025 
5026   std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI);
5027   return CallResult.second;
5028 }
5029 
5030 SDValue SelectionDAG::getMemset(SDValue Chain, const SDLoc &dl, SDValue Dst,
5031                                 SDValue Src, SDValue Size, unsigned Align,
5032                                 bool isVol, bool isTailCall,
5033                                 MachinePointerInfo DstPtrInfo) {
5034   assert(Align && "The SDAG layer expects explicit alignment and reserves 0");
5035 
5036   // Check to see if we should lower the memset to stores first.
5037   // For cases within the target-specified limits, this is the best choice.
5038   ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5039   if (ConstantSize) {
5040     // Memset with size zero? Just return the original chain.
5041     if (ConstantSize->isNullValue())
5042       return Chain;
5043 
5044     SDValue Result =
5045       getMemsetStores(*this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(),
5046                       Align, isVol, DstPtrInfo);
5047 
5048     if (Result.getNode())
5049       return Result;
5050   }
5051 
5052   // Then check to see if we should lower the memset with target-specific
5053   // code. If the target chooses to do this, this is the next best.
5054   if (TSI) {
5055     SDValue Result = TSI->EmitTargetCodeForMemset(
5056         *this, dl, Chain, Dst, Src, Size, Align, isVol, DstPtrInfo);
5057     if (Result.getNode())
5058       return Result;
5059   }
5060 
5061   checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace());
5062 
5063   // Emit a library call.
5064   Type *IntPtrTy = getDataLayout().getIntPtrType(*getContext());
5065   TargetLowering::ArgListTy Args;
5066   TargetLowering::ArgListEntry Entry;
5067   Entry.Node = Dst; Entry.Ty = IntPtrTy;
5068   Args.push_back(Entry);
5069   Entry.Node = Src;
5070   Entry.Ty = Src.getValueType().getTypeForEVT(*getContext());
5071   Args.push_back(Entry);
5072   Entry.Node = Size;
5073   Entry.Ty = IntPtrTy;
5074   Args.push_back(Entry);
5075 
5076   // FIXME: pass in SDLoc
5077   TargetLowering::CallLoweringInfo CLI(*this);
5078   CLI.setDebugLoc(dl)
5079       .setChain(Chain)
5080       .setCallee(TLI->getLibcallCallingConv(RTLIB::MEMSET),
5081                  Dst.getValueType().getTypeForEVT(*getContext()),
5082                  getExternalSymbol(TLI->getLibcallName(RTLIB::MEMSET),
5083                                    TLI->getPointerTy(getDataLayout())),
5084                  std::move(Args))
5085       .setDiscardResult()
5086       .setTailCall(isTailCall);
5087 
5088   std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI);
5089   return CallResult.second;
5090 }
5091 
5092 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT,
5093                                 SDVTList VTList, ArrayRef<SDValue> Ops,
5094                                 MachineMemOperand *MMO) {
5095   FoldingSetNodeID ID;
5096   ID.AddInteger(MemVT.getRawBits());
5097   AddNodeIDNode(ID, Opcode, VTList, Ops);
5098   ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5099   void* IP = nullptr;
5100   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5101     cast<AtomicSDNode>(E)->refineAlignment(MMO);
5102     return SDValue(E, 0);
5103   }
5104 
5105   auto *N = newSDNode<AtomicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(),
5106                                     VTList, MemVT, MMO);
5107   createOperands(N, Ops);
5108 
5109   CSEMap.InsertNode(N, IP);
5110   InsertNode(N);
5111   return SDValue(N, 0);
5112 }
5113 
5114 SDValue SelectionDAG::getAtomicCmpSwap(
5115     unsigned Opcode, const SDLoc &dl, EVT MemVT, SDVTList VTs, SDValue Chain,
5116     SDValue Ptr, SDValue Cmp, SDValue Swp, MachinePointerInfo PtrInfo,
5117     unsigned Alignment, AtomicOrdering SuccessOrdering,
5118     AtomicOrdering FailureOrdering, SynchronizationScope SynchScope) {
5119   assert(Opcode == ISD::ATOMIC_CMP_SWAP ||
5120          Opcode == ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
5121   assert(Cmp.getValueType() == Swp.getValueType() && "Invalid Atomic Op Types");
5122 
5123   if (Alignment == 0)  // Ensure that codegen never sees alignment 0
5124     Alignment = getEVTAlignment(MemVT);
5125 
5126   MachineFunction &MF = getMachineFunction();
5127 
5128   // FIXME: Volatile isn't really correct; we should keep track of atomic
5129   // orderings in the memoperand.
5130   auto Flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad |
5131                MachineMemOperand::MOStore;
5132   MachineMemOperand *MMO =
5133     MF.getMachineMemOperand(PtrInfo, Flags, MemVT.getStoreSize(), Alignment,
5134                             AAMDNodes(), nullptr, SynchScope, SuccessOrdering,
5135                             FailureOrdering);
5136 
5137   return getAtomicCmpSwap(Opcode, dl, MemVT, VTs, Chain, Ptr, Cmp, Swp, MMO);
5138 }
5139 
5140 SDValue SelectionDAG::getAtomicCmpSwap(unsigned Opcode, const SDLoc &dl,
5141                                        EVT MemVT, SDVTList VTs, SDValue Chain,
5142                                        SDValue Ptr, SDValue Cmp, SDValue Swp,
5143                                        MachineMemOperand *MMO) {
5144   assert(Opcode == ISD::ATOMIC_CMP_SWAP ||
5145          Opcode == ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
5146   assert(Cmp.getValueType() == Swp.getValueType() && "Invalid Atomic Op Types");
5147 
5148   SDValue Ops[] = {Chain, Ptr, Cmp, Swp};
5149   return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO);
5150 }
5151 
5152 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT,
5153                                 SDValue Chain, SDValue Ptr, SDValue Val,
5154                                 const Value *PtrVal, unsigned Alignment,
5155                                 AtomicOrdering Ordering,
5156                                 SynchronizationScope SynchScope) {
5157   if (Alignment == 0)  // Ensure that codegen never sees alignment 0
5158     Alignment = getEVTAlignment(MemVT);
5159 
5160   MachineFunction &MF = getMachineFunction();
5161   // An atomic store does not load. An atomic load does not store.
5162   // (An atomicrmw obviously both loads and stores.)
5163   // For now, atomics are considered to be volatile always, and they are
5164   // chained as such.
5165   // FIXME: Volatile isn't really correct; we should keep track of atomic
5166   // orderings in the memoperand.
5167   auto Flags = MachineMemOperand::MOVolatile;
5168   if (Opcode != ISD::ATOMIC_STORE)
5169     Flags |= MachineMemOperand::MOLoad;
5170   if (Opcode != ISD::ATOMIC_LOAD)
5171     Flags |= MachineMemOperand::MOStore;
5172 
5173   MachineMemOperand *MMO =
5174     MF.getMachineMemOperand(MachinePointerInfo(PtrVal), Flags,
5175                             MemVT.getStoreSize(), Alignment, AAMDNodes(),
5176                             nullptr, SynchScope, Ordering);
5177 
5178   return getAtomic(Opcode, dl, MemVT, Chain, Ptr, Val, MMO);
5179 }
5180 
5181 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT,
5182                                 SDValue Chain, SDValue Ptr, SDValue Val,
5183                                 MachineMemOperand *MMO) {
5184   assert((Opcode == ISD::ATOMIC_LOAD_ADD ||
5185           Opcode == ISD::ATOMIC_LOAD_SUB ||
5186           Opcode == ISD::ATOMIC_LOAD_AND ||
5187           Opcode == ISD::ATOMIC_LOAD_OR ||
5188           Opcode == ISD::ATOMIC_LOAD_XOR ||
5189           Opcode == ISD::ATOMIC_LOAD_NAND ||
5190           Opcode == ISD::ATOMIC_LOAD_MIN ||
5191           Opcode == ISD::ATOMIC_LOAD_MAX ||
5192           Opcode == ISD::ATOMIC_LOAD_UMIN ||
5193           Opcode == ISD::ATOMIC_LOAD_UMAX ||
5194           Opcode == ISD::ATOMIC_SWAP ||
5195           Opcode == ISD::ATOMIC_STORE) &&
5196          "Invalid Atomic Op");
5197 
5198   EVT VT = Val.getValueType();
5199 
5200   SDVTList VTs = Opcode == ISD::ATOMIC_STORE ? getVTList(MVT::Other) :
5201                                                getVTList(VT, MVT::Other);
5202   SDValue Ops[] = {Chain, Ptr, Val};
5203   return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO);
5204 }
5205 
5206 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT,
5207                                 EVT VT, SDValue Chain, SDValue Ptr,
5208                                 MachineMemOperand *MMO) {
5209   assert(Opcode == ISD::ATOMIC_LOAD && "Invalid Atomic Op");
5210 
5211   SDVTList VTs = getVTList(VT, MVT::Other);
5212   SDValue Ops[] = {Chain, Ptr};
5213   return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO);
5214 }
5215 
5216 /// getMergeValues - Create a MERGE_VALUES node from the given operands.
5217 SDValue SelectionDAG::getMergeValues(ArrayRef<SDValue> Ops, const SDLoc &dl) {
5218   if (Ops.size() == 1)
5219     return Ops[0];
5220 
5221   SmallVector<EVT, 4> VTs;
5222   VTs.reserve(Ops.size());
5223   for (unsigned i = 0; i < Ops.size(); ++i)
5224     VTs.push_back(Ops[i].getValueType());
5225   return getNode(ISD::MERGE_VALUES, dl, getVTList(VTs), Ops);
5226 }
5227 
5228 SDValue SelectionDAG::getMemIntrinsicNode(
5229     unsigned Opcode, const SDLoc &dl, SDVTList VTList, ArrayRef<SDValue> Ops,
5230     EVT MemVT, MachinePointerInfo PtrInfo, unsigned Align, bool Vol,
5231     bool ReadMem, bool WriteMem, unsigned Size) {
5232   if (Align == 0)  // Ensure that codegen never sees alignment 0
5233     Align = getEVTAlignment(MemVT);
5234 
5235   MachineFunction &MF = getMachineFunction();
5236   auto Flags = MachineMemOperand::MONone;
5237   if (WriteMem)
5238     Flags |= MachineMemOperand::MOStore;
5239   if (ReadMem)
5240     Flags |= MachineMemOperand::MOLoad;
5241   if (Vol)
5242     Flags |= MachineMemOperand::MOVolatile;
5243   if (!Size)
5244     Size = MemVT.getStoreSize();
5245   MachineMemOperand *MMO =
5246     MF.getMachineMemOperand(PtrInfo, Flags, Size, Align);
5247 
5248   return getMemIntrinsicNode(Opcode, dl, VTList, Ops, MemVT, MMO);
5249 }
5250 
5251 SDValue SelectionDAG::getMemIntrinsicNode(unsigned Opcode, const SDLoc &dl,
5252                                           SDVTList VTList,
5253                                           ArrayRef<SDValue> Ops, EVT MemVT,
5254                                           MachineMemOperand *MMO) {
5255   assert((Opcode == ISD::INTRINSIC_VOID ||
5256           Opcode == ISD::INTRINSIC_W_CHAIN ||
5257           Opcode == ISD::PREFETCH ||
5258           Opcode == ISD::LIFETIME_START ||
5259           Opcode == ISD::LIFETIME_END ||
5260           (Opcode <= INT_MAX &&
5261            (int)Opcode >= ISD::FIRST_TARGET_MEMORY_OPCODE)) &&
5262          "Opcode is not a memory-accessing opcode!");
5263 
5264   // Memoize the node unless it returns a flag.
5265   MemIntrinsicSDNode *N;
5266   if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) {
5267     FoldingSetNodeID ID;
5268     AddNodeIDNode(ID, Opcode, VTList, Ops);
5269     ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5270     void *IP = nullptr;
5271     if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5272       cast<MemIntrinsicSDNode>(E)->refineAlignment(MMO);
5273       return SDValue(E, 0);
5274     }
5275 
5276     N = newSDNode<MemIntrinsicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(),
5277                                       VTList, MemVT, MMO);
5278     createOperands(N, Ops);
5279 
5280   CSEMap.InsertNode(N, IP);
5281   } else {
5282     N = newSDNode<MemIntrinsicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(),
5283                                       VTList, MemVT, MMO);
5284     createOperands(N, Ops);
5285   }
5286   InsertNode(N);
5287   return SDValue(N, 0);
5288 }
5289 
5290 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a
5291 /// MachinePointerInfo record from it.  This is particularly useful because the
5292 /// code generator has many cases where it doesn't bother passing in a
5293 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst".
5294 static MachinePointerInfo InferPointerInfo(SelectionDAG &DAG, SDValue Ptr,
5295                                            int64_t Offset = 0) {
5296   // If this is FI+Offset, we can model it.
5297   if (const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr))
5298     return MachinePointerInfo::getFixedStack(DAG.getMachineFunction(),
5299                                              FI->getIndex(), Offset);
5300 
5301   // If this is (FI+Offset1)+Offset2, we can model it.
5302   if (Ptr.getOpcode() != ISD::ADD ||
5303       !isa<ConstantSDNode>(Ptr.getOperand(1)) ||
5304       !isa<FrameIndexSDNode>(Ptr.getOperand(0)))
5305     return MachinePointerInfo();
5306 
5307   int FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
5308   return MachinePointerInfo::getFixedStack(
5309       DAG.getMachineFunction(), FI,
5310       Offset + cast<ConstantSDNode>(Ptr.getOperand(1))->getSExtValue());
5311 }
5312 
5313 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a
5314 /// MachinePointerInfo record from it.  This is particularly useful because the
5315 /// code generator has many cases where it doesn't bother passing in a
5316 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst".
5317 static MachinePointerInfo InferPointerInfo(SelectionDAG &DAG, SDValue Ptr,
5318                                            SDValue OffsetOp) {
5319   // If the 'Offset' value isn't a constant, we can't handle this.
5320   if (ConstantSDNode *OffsetNode = dyn_cast<ConstantSDNode>(OffsetOp))
5321     return InferPointerInfo(DAG, Ptr, OffsetNode->getSExtValue());
5322   if (OffsetOp.isUndef())
5323     return InferPointerInfo(DAG, Ptr);
5324   return MachinePointerInfo();
5325 }
5326 
5327 SDValue SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType,
5328                               EVT VT, const SDLoc &dl, SDValue Chain,
5329                               SDValue Ptr, SDValue Offset,
5330                               MachinePointerInfo PtrInfo, EVT MemVT,
5331                               unsigned Alignment,
5332                               MachineMemOperand::Flags MMOFlags,
5333                               const AAMDNodes &AAInfo, const MDNode *Ranges) {
5334   assert(Chain.getValueType() == MVT::Other &&
5335         "Invalid chain type");
5336   if (Alignment == 0)  // Ensure that codegen never sees alignment 0
5337     Alignment = getEVTAlignment(MemVT);
5338 
5339   MMOFlags |= MachineMemOperand::MOLoad;
5340   assert((MMOFlags & MachineMemOperand::MOStore) == 0);
5341   // If we don't have a PtrInfo, infer the trivial frame index case to simplify
5342   // clients.
5343   if (PtrInfo.V.isNull())
5344     PtrInfo = InferPointerInfo(*this, Ptr, Offset);
5345 
5346   MachineFunction &MF = getMachineFunction();
5347   MachineMemOperand *MMO = MF.getMachineMemOperand(
5348       PtrInfo, MMOFlags, MemVT.getStoreSize(), Alignment, AAInfo, Ranges);
5349   return getLoad(AM, ExtType, VT, dl, Chain, Ptr, Offset, MemVT, MMO);
5350 }
5351 
5352 SDValue SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType,
5353                               EVT VT, const SDLoc &dl, SDValue Chain,
5354                               SDValue Ptr, SDValue Offset, EVT MemVT,
5355                               MachineMemOperand *MMO) {
5356   if (VT == MemVT) {
5357     ExtType = ISD::NON_EXTLOAD;
5358   } else if (ExtType == ISD::NON_EXTLOAD) {
5359     assert(VT == MemVT && "Non-extending load from different memory type!");
5360   } else {
5361     // Extending load.
5362     assert(MemVT.getScalarType().bitsLT(VT.getScalarType()) &&
5363            "Should only be an extending load, not truncating!");
5364     assert(VT.isInteger() == MemVT.isInteger() &&
5365            "Cannot convert from FP to Int or Int -> FP!");
5366     assert(VT.isVector() == MemVT.isVector() &&
5367            "Cannot use an ext load to convert to or from a vector!");
5368     assert((!VT.isVector() ||
5369             VT.getVectorNumElements() == MemVT.getVectorNumElements()) &&
5370            "Cannot use an ext load to change the number of vector elements!");
5371   }
5372 
5373   bool Indexed = AM != ISD::UNINDEXED;
5374   assert((Indexed || Offset.isUndef()) && "Unindexed load with an offset!");
5375 
5376   SDVTList VTs = Indexed ?
5377     getVTList(VT, Ptr.getValueType(), MVT::Other) : getVTList(VT, MVT::Other);
5378   SDValue Ops[] = { Chain, Ptr, Offset };
5379   FoldingSetNodeID ID;
5380   AddNodeIDNode(ID, ISD::LOAD, VTs, Ops);
5381   ID.AddInteger(MemVT.getRawBits());
5382   ID.AddInteger(getSyntheticNodeSubclassData<LoadSDNode>(
5383       dl.getIROrder(), VTs, AM, ExtType, MemVT, MMO));
5384   ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5385   void *IP = nullptr;
5386   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5387     cast<LoadSDNode>(E)->refineAlignment(MMO);
5388     return SDValue(E, 0);
5389   }
5390   auto *N = newSDNode<LoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM,
5391                                   ExtType, MemVT, MMO);
5392   createOperands(N, Ops);
5393 
5394   CSEMap.InsertNode(N, IP);
5395   InsertNode(N);
5396   return SDValue(N, 0);
5397 }
5398 
5399 SDValue SelectionDAG::getLoad(EVT VT, const SDLoc &dl, SDValue Chain,
5400                               SDValue Ptr, MachinePointerInfo PtrInfo,
5401                               unsigned Alignment,
5402                               MachineMemOperand::Flags MMOFlags,
5403                               const AAMDNodes &AAInfo, const MDNode *Ranges) {
5404   SDValue Undef = getUNDEF(Ptr.getValueType());
5405   return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef,
5406                  PtrInfo, VT, Alignment, MMOFlags, AAInfo, Ranges);
5407 }
5408 
5409 SDValue SelectionDAG::getLoad(EVT VT, const SDLoc &dl, SDValue Chain,
5410                               SDValue Ptr, MachineMemOperand *MMO) {
5411   SDValue Undef = getUNDEF(Ptr.getValueType());
5412   return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef,
5413                  VT, MMO);
5414 }
5415 
5416 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl,
5417                                  EVT VT, SDValue Chain, SDValue Ptr,
5418                                  MachinePointerInfo PtrInfo, EVT MemVT,
5419                                  unsigned Alignment,
5420                                  MachineMemOperand::Flags MMOFlags,
5421                                  const AAMDNodes &AAInfo) {
5422   SDValue Undef = getUNDEF(Ptr.getValueType());
5423   return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, PtrInfo,
5424                  MemVT, Alignment, MMOFlags, AAInfo);
5425 }
5426 
5427 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl,
5428                                  EVT VT, SDValue Chain, SDValue Ptr, EVT MemVT,
5429                                  MachineMemOperand *MMO) {
5430   SDValue Undef = getUNDEF(Ptr.getValueType());
5431   return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef,
5432                  MemVT, MMO);
5433 }
5434 
5435 SDValue SelectionDAG::getIndexedLoad(SDValue OrigLoad, const SDLoc &dl,
5436                                      SDValue Base, SDValue Offset,
5437                                      ISD::MemIndexedMode AM) {
5438   LoadSDNode *LD = cast<LoadSDNode>(OrigLoad);
5439   assert(LD->getOffset().isUndef() && "Load is already a indexed load!");
5440   // Don't propagate the invariant or dereferenceable flags.
5441   auto MMOFlags =
5442       LD->getMemOperand()->getFlags() &
5443       ~(MachineMemOperand::MOInvariant | MachineMemOperand::MODereferenceable);
5444   return getLoad(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl,
5445                  LD->getChain(), Base, Offset, LD->getPointerInfo(),
5446                  LD->getMemoryVT(), LD->getAlignment(), MMOFlags,
5447                  LD->getAAInfo());
5448 }
5449 
5450 SDValue SelectionDAG::getStore(SDValue Chain, const SDLoc &dl, SDValue Val,
5451                                SDValue Ptr, MachinePointerInfo PtrInfo,
5452                                unsigned Alignment,
5453                                MachineMemOperand::Flags MMOFlags,
5454                                const AAMDNodes &AAInfo) {
5455   assert(Chain.getValueType() == MVT::Other && "Invalid chain type");
5456   if (Alignment == 0)  // Ensure that codegen never sees alignment 0
5457     Alignment = getEVTAlignment(Val.getValueType());
5458 
5459   MMOFlags |= MachineMemOperand::MOStore;
5460   assert((MMOFlags & MachineMemOperand::MOLoad) == 0);
5461 
5462   if (PtrInfo.V.isNull())
5463     PtrInfo = InferPointerInfo(*this, Ptr);
5464 
5465   MachineFunction &MF = getMachineFunction();
5466   MachineMemOperand *MMO = MF.getMachineMemOperand(
5467       PtrInfo, MMOFlags, Val.getValueType().getStoreSize(), Alignment, AAInfo);
5468   return getStore(Chain, dl, Val, Ptr, MMO);
5469 }
5470 
5471 SDValue SelectionDAG::getStore(SDValue Chain, const SDLoc &dl, SDValue Val,
5472                                SDValue Ptr, MachineMemOperand *MMO) {
5473   assert(Chain.getValueType() == MVT::Other &&
5474         "Invalid chain type");
5475   EVT VT = Val.getValueType();
5476   SDVTList VTs = getVTList(MVT::Other);
5477   SDValue Undef = getUNDEF(Ptr.getValueType());
5478   SDValue Ops[] = { Chain, Val, Ptr, Undef };
5479   FoldingSetNodeID ID;
5480   AddNodeIDNode(ID, ISD::STORE, VTs, Ops);
5481   ID.AddInteger(VT.getRawBits());
5482   ID.AddInteger(getSyntheticNodeSubclassData<StoreSDNode>(
5483       dl.getIROrder(), VTs, ISD::UNINDEXED, false, VT, MMO));
5484   ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5485   void *IP = nullptr;
5486   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5487     cast<StoreSDNode>(E)->refineAlignment(MMO);
5488     return SDValue(E, 0);
5489   }
5490   auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs,
5491                                    ISD::UNINDEXED, false, VT, MMO);
5492   createOperands(N, Ops);
5493 
5494   CSEMap.InsertNode(N, IP);
5495   InsertNode(N);
5496   return SDValue(N, 0);
5497 }
5498 
5499 SDValue SelectionDAG::getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val,
5500                                     SDValue Ptr, MachinePointerInfo PtrInfo,
5501                                     EVT SVT, unsigned Alignment,
5502                                     MachineMemOperand::Flags MMOFlags,
5503                                     const AAMDNodes &AAInfo) {
5504   assert(Chain.getValueType() == MVT::Other &&
5505         "Invalid chain type");
5506   if (Alignment == 0)  // Ensure that codegen never sees alignment 0
5507     Alignment = getEVTAlignment(SVT);
5508 
5509   MMOFlags |= MachineMemOperand::MOStore;
5510   assert((MMOFlags & MachineMemOperand::MOLoad) == 0);
5511 
5512   if (PtrInfo.V.isNull())
5513     PtrInfo = InferPointerInfo(*this, Ptr);
5514 
5515   MachineFunction &MF = getMachineFunction();
5516   MachineMemOperand *MMO = MF.getMachineMemOperand(
5517       PtrInfo, MMOFlags, SVT.getStoreSize(), Alignment, AAInfo);
5518   return getTruncStore(Chain, dl, Val, Ptr, SVT, MMO);
5519 }
5520 
5521 SDValue SelectionDAG::getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val,
5522                                     SDValue Ptr, EVT SVT,
5523                                     MachineMemOperand *MMO) {
5524   EVT VT = Val.getValueType();
5525 
5526   assert(Chain.getValueType() == MVT::Other &&
5527         "Invalid chain type");
5528   if (VT == SVT)
5529     return getStore(Chain, dl, Val, Ptr, MMO);
5530 
5531   assert(SVT.getScalarType().bitsLT(VT.getScalarType()) &&
5532          "Should only be a truncating store, not extending!");
5533   assert(VT.isInteger() == SVT.isInteger() &&
5534          "Can't do FP-INT conversion!");
5535   assert(VT.isVector() == SVT.isVector() &&
5536          "Cannot use trunc store to convert to or from a vector!");
5537   assert((!VT.isVector() ||
5538           VT.getVectorNumElements() == SVT.getVectorNumElements()) &&
5539          "Cannot use trunc store to change the number of vector elements!");
5540 
5541   SDVTList VTs = getVTList(MVT::Other);
5542   SDValue Undef = getUNDEF(Ptr.getValueType());
5543   SDValue Ops[] = { Chain, Val, Ptr, Undef };
5544   FoldingSetNodeID ID;
5545   AddNodeIDNode(ID, ISD::STORE, VTs, Ops);
5546   ID.AddInteger(SVT.getRawBits());
5547   ID.AddInteger(getSyntheticNodeSubclassData<StoreSDNode>(
5548       dl.getIROrder(), VTs, ISD::UNINDEXED, true, SVT, MMO));
5549   ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5550   void *IP = nullptr;
5551   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5552     cast<StoreSDNode>(E)->refineAlignment(MMO);
5553     return SDValue(E, 0);
5554   }
5555   auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs,
5556                                    ISD::UNINDEXED, true, SVT, MMO);
5557   createOperands(N, Ops);
5558 
5559   CSEMap.InsertNode(N, IP);
5560   InsertNode(N);
5561   return SDValue(N, 0);
5562 }
5563 
5564 SDValue SelectionDAG::getIndexedStore(SDValue OrigStore, const SDLoc &dl,
5565                                       SDValue Base, SDValue Offset,
5566                                       ISD::MemIndexedMode AM) {
5567   StoreSDNode *ST = cast<StoreSDNode>(OrigStore);
5568   assert(ST->getOffset().isUndef() && "Store is already a indexed store!");
5569   SDVTList VTs = getVTList(Base.getValueType(), MVT::Other);
5570   SDValue Ops[] = { ST->getChain(), ST->getValue(), Base, Offset };
5571   FoldingSetNodeID ID;
5572   AddNodeIDNode(ID, ISD::STORE, VTs, Ops);
5573   ID.AddInteger(ST->getMemoryVT().getRawBits());
5574   ID.AddInteger(ST->getRawSubclassData());
5575   ID.AddInteger(ST->getPointerInfo().getAddrSpace());
5576   void *IP = nullptr;
5577   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP))
5578     return SDValue(E, 0);
5579 
5580   auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM,
5581                                    ST->isTruncatingStore(), ST->getMemoryVT(),
5582                                    ST->getMemOperand());
5583   createOperands(N, Ops);
5584 
5585   CSEMap.InsertNode(N, IP);
5586   InsertNode(N);
5587   return SDValue(N, 0);
5588 }
5589 
5590 SDValue SelectionDAG::getMaskedLoad(EVT VT, const SDLoc &dl, SDValue Chain,
5591                                     SDValue Ptr, SDValue Mask, SDValue Src0,
5592                                     EVT MemVT, MachineMemOperand *MMO,
5593                                     ISD::LoadExtType ExtTy, bool isExpanding) {
5594 
5595   SDVTList VTs = getVTList(VT, MVT::Other);
5596   SDValue Ops[] = { Chain, Ptr, Mask, Src0 };
5597   FoldingSetNodeID ID;
5598   AddNodeIDNode(ID, ISD::MLOAD, VTs, Ops);
5599   ID.AddInteger(VT.getRawBits());
5600   ID.AddInteger(getSyntheticNodeSubclassData<MaskedLoadSDNode>(
5601       dl.getIROrder(), VTs, ExtTy, isExpanding, MemVT, MMO));
5602   ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5603   void *IP = nullptr;
5604   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5605     cast<MaskedLoadSDNode>(E)->refineAlignment(MMO);
5606     return SDValue(E, 0);
5607   }
5608   auto *N = newSDNode<MaskedLoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs,
5609                                         ExtTy, isExpanding, MemVT, MMO);
5610   createOperands(N, Ops);
5611 
5612   CSEMap.InsertNode(N, IP);
5613   InsertNode(N);
5614   return SDValue(N, 0);
5615 }
5616 
5617 SDValue SelectionDAG::getMaskedStore(SDValue Chain, const SDLoc &dl,
5618                                      SDValue Val, SDValue Ptr, SDValue Mask,
5619                                      EVT MemVT, MachineMemOperand *MMO,
5620                                      bool IsTruncating, bool IsCompressing) {
5621   assert(Chain.getValueType() == MVT::Other &&
5622         "Invalid chain type");
5623   EVT VT = Val.getValueType();
5624   SDVTList VTs = getVTList(MVT::Other);
5625   SDValue Ops[] = { Chain, Ptr, Mask, Val };
5626   FoldingSetNodeID ID;
5627   AddNodeIDNode(ID, ISD::MSTORE, VTs, Ops);
5628   ID.AddInteger(VT.getRawBits());
5629   ID.AddInteger(getSyntheticNodeSubclassData<MaskedStoreSDNode>(
5630       dl.getIROrder(), VTs, IsTruncating, IsCompressing, MemVT, MMO));
5631   ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5632   void *IP = nullptr;
5633   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5634     cast<MaskedStoreSDNode>(E)->refineAlignment(MMO);
5635     return SDValue(E, 0);
5636   }
5637   auto *N = newSDNode<MaskedStoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs,
5638                                          IsTruncating, IsCompressing, MemVT, MMO);
5639   createOperands(N, Ops);
5640 
5641   CSEMap.InsertNode(N, IP);
5642   InsertNode(N);
5643   return SDValue(N, 0);
5644 }
5645 
5646 SDValue SelectionDAG::getMaskedGather(SDVTList VTs, EVT VT, const SDLoc &dl,
5647                                       ArrayRef<SDValue> Ops,
5648                                       MachineMemOperand *MMO) {
5649   assert(Ops.size() == 5 && "Incompatible number of operands");
5650 
5651   FoldingSetNodeID ID;
5652   AddNodeIDNode(ID, ISD::MGATHER, VTs, Ops);
5653   ID.AddInteger(VT.getRawBits());
5654   ID.AddInteger(getSyntheticNodeSubclassData<MaskedGatherSDNode>(
5655       dl.getIROrder(), VTs, VT, MMO));
5656   ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5657   void *IP = nullptr;
5658   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5659     cast<MaskedGatherSDNode>(E)->refineAlignment(MMO);
5660     return SDValue(E, 0);
5661   }
5662 
5663   auto *N = newSDNode<MaskedGatherSDNode>(dl.getIROrder(), dl.getDebugLoc(),
5664                                           VTs, VT, MMO);
5665   createOperands(N, Ops);
5666 
5667   assert(N->getValue().getValueType() == N->getValueType(0) &&
5668          "Incompatible type of the PassThru value in MaskedGatherSDNode");
5669   assert(N->getMask().getValueType().getVectorNumElements() ==
5670              N->getValueType(0).getVectorNumElements() &&
5671          "Vector width mismatch between mask and data");
5672   assert(N->getIndex().getValueType().getVectorNumElements() ==
5673              N->getValueType(0).getVectorNumElements() &&
5674          "Vector width mismatch between index and data");
5675 
5676   CSEMap.InsertNode(N, IP);
5677   InsertNode(N);
5678   return SDValue(N, 0);
5679 }
5680 
5681 SDValue SelectionDAG::getMaskedScatter(SDVTList VTs, EVT VT, const SDLoc &dl,
5682                                        ArrayRef<SDValue> Ops,
5683                                        MachineMemOperand *MMO) {
5684   assert(Ops.size() == 5 && "Incompatible number of operands");
5685 
5686   FoldingSetNodeID ID;
5687   AddNodeIDNode(ID, ISD::MSCATTER, VTs, Ops);
5688   ID.AddInteger(VT.getRawBits());
5689   ID.AddInteger(getSyntheticNodeSubclassData<MaskedScatterSDNode>(
5690       dl.getIROrder(), VTs, VT, MMO));
5691   ID.AddInteger(MMO->getPointerInfo().getAddrSpace());
5692   void *IP = nullptr;
5693   if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) {
5694     cast<MaskedScatterSDNode>(E)->refineAlignment(MMO);
5695     return SDValue(E, 0);
5696   }
5697   auto *N = newSDNode<MaskedScatterSDNode>(dl.getIROrder(), dl.getDebugLoc(),
5698                                            VTs, VT, MMO);
5699   createOperands(N, Ops);
5700 
5701   assert(N->getMask().getValueType().getVectorNumElements() ==
5702              N->getValue().getValueType().getVectorNumElements() &&
5703          "Vector width mismatch between mask and data");
5704   assert(N->getIndex().getValueType().getVectorNumElements() ==
5705              N->getValue().getValueType().getVectorNumElements() &&
5706          "Vector width mismatch between index and data");
5707 
5708   CSEMap.InsertNode(N, IP);
5709   InsertNode(N);
5710   return SDValue(N, 0);
5711 }
5712 
5713 SDValue SelectionDAG::getVAArg(EVT VT, const SDLoc &dl, SDValue Chain,
5714                                SDValue Ptr, SDValue SV, unsigned Align) {
5715   SDValue Ops[] = { Chain, Ptr, SV, getTargetConstant(Align, dl, MVT::i32) };
5716   return getNode(ISD::VAARG, dl, getVTList(VT, MVT::Other), Ops);
5717 }
5718 
5719 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT,
5720                               ArrayRef<SDUse> Ops) {
5721   switch (Ops.size()) {
5722   case 0: return getNode(Opcode, DL, VT);
5723   case 1: return getNode(Opcode, DL, VT, static_cast<const SDValue>(Ops[0]));
5724   case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]);
5725   case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]);
5726   default: break;
5727   }
5728 
5729   // Copy from an SDUse array into an SDValue array for use with
5730   // the regular getNode logic.
5731   SmallVector<SDValue, 8> NewOps(Ops.begin(), Ops.end());
5732   return getNode(Opcode, DL, VT, NewOps);
5733 }
5734 
5735 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT,
5736                               ArrayRef<SDValue> Ops, const SDNodeFlags *Flags) {
5737   unsigned NumOps = Ops.size();
5738   switch (NumOps) {
5739   case 0: return getNode(Opcode, DL, VT);
5740   case 1: return getNode(Opcode, DL, VT, Ops[0]);
5741   case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Flags);
5742   case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]);
5743   default: break;
5744   }
5745 
5746   switch (Opcode) {
5747   default: break;
5748   case ISD::CONCAT_VECTORS: {
5749     // Attempt to fold CONCAT_VECTORS into BUILD_VECTOR or UNDEF.
5750     if (SDValue V = FoldCONCAT_VECTORS(DL, VT, Ops, *this))
5751       return V;
5752     break;
5753   }
5754   case ISD::SELECT_CC: {
5755     assert(NumOps == 5 && "SELECT_CC takes 5 operands!");
5756     assert(Ops[0].getValueType() == Ops[1].getValueType() &&
5757            "LHS and RHS of condition must have same type!");
5758     assert(Ops[2].getValueType() == Ops[3].getValueType() &&
5759            "True and False arms of SelectCC must have same type!");
5760     assert(Ops[2].getValueType() == VT &&
5761            "select_cc node must be of same type as true and false value!");
5762     break;
5763   }
5764   case ISD::BR_CC: {
5765     assert(NumOps == 5 && "BR_CC takes 5 operands!");
5766     assert(Ops[2].getValueType() == Ops[3].getValueType() &&
5767            "LHS/RHS of comparison should match types!");
5768     break;
5769   }
5770   }
5771 
5772   // Memoize nodes.
5773   SDNode *N;
5774   SDVTList VTs = getVTList(VT);
5775 
5776   if (VT != MVT::Glue) {
5777     FoldingSetNodeID ID;
5778     AddNodeIDNode(ID, Opcode, VTs, Ops);
5779     void *IP = nullptr;
5780 
5781     if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP))
5782       return SDValue(E, 0);
5783 
5784     N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs);
5785     createOperands(N, Ops);
5786 
5787     CSEMap.InsertNode(N, IP);
5788   } else {
5789     N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs);
5790     createOperands(N, Ops);
5791   }
5792 
5793   InsertNode(N);
5794   return SDValue(N, 0);
5795 }
5796 
5797 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL,
5798                               ArrayRef<EVT> ResultTys, ArrayRef<SDValue> Ops) {
5799   return getNode(Opcode, DL, getVTList(ResultTys), Ops);
5800 }
5801 
5802 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList,
5803                               ArrayRef<SDValue> Ops) {
5804   if (VTList.NumVTs == 1)
5805     return getNode(Opcode, DL, VTList.VTs[0], Ops);
5806 
5807 #if 0
5808   switch (Opcode) {
5809   // FIXME: figure out how to safely handle things like
5810   // int foo(int x) { return 1 << (x & 255); }
5811   // int bar() { return foo(256); }
5812   case ISD::SRA_PARTS:
5813   case ISD::SRL_PARTS:
5814   case ISD::SHL_PARTS:
5815     if (N3.getOpcode() == ISD::SIGN_EXTEND_INREG &&
5816         cast<VTSDNode>(N3.getOperand(1))->getVT() != MVT::i1)
5817       return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0));
5818     else if (N3.getOpcode() == ISD::AND)
5819       if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(N3.getOperand(1))) {
5820         // If the and is only masking out bits that cannot effect the shift,
5821         // eliminate the and.
5822         unsigned NumBits = VT.getScalarSizeInBits()*2;
5823         if ((AndRHS->getValue() & (NumBits-1)) == NumBits-1)
5824           return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0));
5825       }
5826     break;
5827   }
5828 #endif
5829 
5830   // Memoize the node unless it returns a flag.
5831   SDNode *N;
5832   if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) {
5833     FoldingSetNodeID ID;
5834     AddNodeIDNode(ID, Opcode, VTList, Ops);
5835     void *IP = nullptr;
5836     if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP))
5837       return SDValue(E, 0);
5838 
5839     N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTList);
5840     createOperands(N, Ops);
5841     CSEMap.InsertNode(N, IP);
5842   } else {
5843     N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTList);
5844     createOperands(N, Ops);
5845   }
5846   InsertNode(N);
5847   return SDValue(N, 0);
5848 }
5849 
5850 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL,
5851                               SDVTList VTList) {
5852   return getNode(Opcode, DL, VTList, None);
5853 }
5854 
5855 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList,
5856                               SDValue N1) {
5857   SDValue Ops[] = { N1 };
5858   return getNode(Opcode, DL, VTList, Ops);
5859 }
5860 
5861 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList,
5862                               SDValue N1, SDValue N2) {
5863   SDValue Ops[] = { N1, N2 };
5864   return getNode(Opcode, DL, VTList, Ops);
5865 }
5866 
5867 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList,
5868                               SDValue N1, SDValue N2, SDValue N3) {
5869   SDValue Ops[] = { N1, N2, N3 };
5870   return getNode(Opcode, DL, VTList, Ops);
5871 }
5872 
5873 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList,
5874                               SDValue N1, SDValue N2, SDValue N3, SDValue N4) {
5875   SDValue Ops[] = { N1, N2, N3, N4 };
5876   return getNode(Opcode, DL, VTList, Ops);
5877 }
5878 
5879 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList,
5880                               SDValue N1, SDValue N2, SDValue N3, SDValue N4,
5881                               SDValue N5) {
5882   SDValue Ops[] = { N1, N2, N3, N4, N5 };
5883   return getNode(Opcode, DL, VTList, Ops);
5884 }
5885 
5886 SDVTList SelectionDAG::getVTList(EVT VT) {
5887   return makeVTList(SDNode::getValueTypeList(VT), 1);
5888 }
5889 
5890 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2) {
5891   FoldingSetNodeID ID;
5892   ID.AddInteger(2U);
5893   ID.AddInteger(VT1.getRawBits());
5894   ID.AddInteger(VT2.getRawBits());
5895 
5896   void *IP = nullptr;
5897   SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP);
5898   if (!Result) {
5899     EVT *Array = Allocator.Allocate<EVT>(2);
5900     Array[0] = VT1;
5901     Array[1] = VT2;
5902     Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 2);
5903     VTListMap.InsertNode(Result, IP);
5904   }
5905   return Result->getSDVTList();
5906 }
5907 
5908 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3) {
5909   FoldingSetNodeID ID;
5910   ID.AddInteger(3U);
5911   ID.AddInteger(VT1.getRawBits());
5912   ID.AddInteger(VT2.getRawBits());
5913   ID.AddInteger(VT3.getRawBits());
5914 
5915   void *IP = nullptr;
5916   SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP);
5917   if (!Result) {
5918     EVT *Array = Allocator.Allocate<EVT>(3);
5919     Array[0] = VT1;
5920     Array[1] = VT2;
5921     Array[2] = VT3;
5922     Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 3);
5923     VTListMap.InsertNode(Result, IP);
5924   }
5925   return Result->getSDVTList();
5926 }
5927 
5928 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3, EVT VT4) {
5929   FoldingSetNodeID ID;
5930   ID.AddInteger(4U);
5931   ID.AddInteger(VT1.getRawBits());
5932   ID.AddInteger(VT2.getRawBits());
5933   ID.AddInteger(VT3.getRawBits());
5934   ID.AddInteger(VT4.getRawBits());
5935 
5936   void *IP = nullptr;
5937   SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP);
5938   if (!Result) {
5939     EVT *Array = Allocator.Allocate<EVT>(4);
5940     Array[0] = VT1;
5941     Array[1] = VT2;
5942     Array[2] = VT3;
5943     Array[3] = VT4;
5944     Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 4);
5945     VTListMap.InsertNode(Result, IP);
5946   }
5947   return Result->getSDVTList();
5948 }
5949 
5950 SDVTList SelectionDAG::getVTList(ArrayRef<EVT> VTs) {
5951   unsigned NumVTs = VTs.size();
5952   FoldingSetNodeID ID;
5953   ID.AddInteger(NumVTs);
5954   for (unsigned index = 0; index < NumVTs; index++) {
5955     ID.AddInteger(VTs[index].getRawBits());
5956   }
5957 
5958   void *IP = nullptr;
5959   SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP);
5960   if (!Result) {
5961     EVT *Array = Allocator.Allocate<EVT>(NumVTs);
5962     std::copy(VTs.begin(), VTs.end(), Array);
5963     Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, NumVTs);
5964     VTListMap.InsertNode(Result, IP);
5965   }
5966   return Result->getSDVTList();
5967 }
5968 
5969 
5970 /// UpdateNodeOperands - *Mutate* the specified node in-place to have the
5971 /// specified operands.  If the resultant node already exists in the DAG,
5972 /// this does not modify the specified node, instead it returns the node that
5973 /// already exists.  If the resultant node does not exist in the DAG, the
5974 /// input node is returned.  As a degenerate case, if you specify the same
5975 /// input operands as the node already has, the input node is returned.
5976 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op) {
5977   assert(N->getNumOperands() == 1 && "Update with wrong number of operands");
5978 
5979   // Check to see if there is no change.
5980   if (Op == N->getOperand(0)) return N;
5981 
5982   // See if the modified node already exists.
5983   void *InsertPos = nullptr;
5984   if (SDNode *Existing = FindModifiedNodeSlot(N, Op, InsertPos))
5985     return Existing;
5986 
5987   // Nope it doesn't.  Remove the node from its current place in the maps.
5988   if (InsertPos)
5989     if (!RemoveNodeFromCSEMaps(N))
5990       InsertPos = nullptr;
5991 
5992   // Now we update the operands.
5993   N->OperandList[0].set(Op);
5994 
5995   // If this gets put into a CSE map, add it.
5996   if (InsertPos) CSEMap.InsertNode(N, InsertPos);
5997   return N;
5998 }
5999 
6000 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2) {
6001   assert(N->getNumOperands() == 2 && "Update with wrong number of operands");
6002 
6003   // Check to see if there is no change.
6004   if (Op1 == N->getOperand(0) && Op2 == N->getOperand(1))
6005     return N;   // No operands changed, just return the input node.
6006 
6007   // See if the modified node already exists.
6008   void *InsertPos = nullptr;
6009   if (SDNode *Existing = FindModifiedNodeSlot(N, Op1, Op2, InsertPos))
6010     return Existing;
6011 
6012   // Nope it doesn't.  Remove the node from its current place in the maps.
6013   if (InsertPos)
6014     if (!RemoveNodeFromCSEMaps(N))
6015       InsertPos = nullptr;
6016 
6017   // Now we update the operands.
6018   if (N->OperandList[0] != Op1)
6019     N->OperandList[0].set(Op1);
6020   if (N->OperandList[1] != Op2)
6021     N->OperandList[1].set(Op2);
6022 
6023   // If this gets put into a CSE map, add it.
6024   if (InsertPos) CSEMap.InsertNode(N, InsertPos);
6025   return N;
6026 }
6027 
6028 SDNode *SelectionDAG::
6029 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, SDValue Op3) {
6030   SDValue Ops[] = { Op1, Op2, Op3 };
6031   return UpdateNodeOperands(N, Ops);
6032 }
6033 
6034 SDNode *SelectionDAG::
6035 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2,
6036                    SDValue Op3, SDValue Op4) {
6037   SDValue Ops[] = { Op1, Op2, Op3, Op4 };
6038   return UpdateNodeOperands(N, Ops);
6039 }
6040 
6041 SDNode *SelectionDAG::
6042 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2,
6043                    SDValue Op3, SDValue Op4, SDValue Op5) {
6044   SDValue Ops[] = { Op1, Op2, Op3, Op4, Op5 };
6045   return UpdateNodeOperands(N, Ops);
6046 }
6047 
6048 SDNode *SelectionDAG::
6049 UpdateNodeOperands(SDNode *N, ArrayRef<SDValue> Ops) {
6050   unsigned NumOps = Ops.size();
6051   assert(N->getNumOperands() == NumOps &&
6052          "Update with wrong number of operands");
6053 
6054   // If no operands changed just return the input node.
6055   if (std::equal(Ops.begin(), Ops.end(), N->op_begin()))
6056     return N;
6057 
6058   // See if the modified node already exists.
6059   void *InsertPos = nullptr;
6060   if (SDNode *Existing = FindModifiedNodeSlot(N, Ops, InsertPos))
6061     return Existing;
6062 
6063   // Nope it doesn't.  Remove the node from its current place in the maps.
6064   if (InsertPos)
6065     if (!RemoveNodeFromCSEMaps(N))
6066       InsertPos = nullptr;
6067 
6068   // Now we update the operands.
6069   for (unsigned i = 0; i != NumOps; ++i)
6070     if (N->OperandList[i] != Ops[i])
6071       N->OperandList[i].set(Ops[i]);
6072 
6073   // If this gets put into a CSE map, add it.
6074   if (InsertPos) CSEMap.InsertNode(N, InsertPos);
6075   return N;
6076 }
6077 
6078 /// DropOperands - Release the operands and set this node to have
6079 /// zero operands.
6080 void SDNode::DropOperands() {
6081   // Unlike the code in MorphNodeTo that does this, we don't need to
6082   // watch for dead nodes here.
6083   for (op_iterator I = op_begin(), E = op_end(); I != E; ) {
6084     SDUse &Use = *I++;
6085     Use.set(SDValue());
6086   }
6087 }
6088 
6089 /// SelectNodeTo - These are wrappers around MorphNodeTo that accept a
6090 /// machine opcode.
6091 ///
6092 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6093                                    EVT VT) {
6094   SDVTList VTs = getVTList(VT);
6095   return SelectNodeTo(N, MachineOpc, VTs, None);
6096 }
6097 
6098 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6099                                    EVT VT, SDValue Op1) {
6100   SDVTList VTs = getVTList(VT);
6101   SDValue Ops[] = { Op1 };
6102   return SelectNodeTo(N, MachineOpc, VTs, Ops);
6103 }
6104 
6105 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6106                                    EVT VT, SDValue Op1,
6107                                    SDValue Op2) {
6108   SDVTList VTs = getVTList(VT);
6109   SDValue Ops[] = { Op1, Op2 };
6110   return SelectNodeTo(N, MachineOpc, VTs, Ops);
6111 }
6112 
6113 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6114                                    EVT VT, SDValue Op1,
6115                                    SDValue Op2, SDValue Op3) {
6116   SDVTList VTs = getVTList(VT);
6117   SDValue Ops[] = { Op1, Op2, Op3 };
6118   return SelectNodeTo(N, MachineOpc, VTs, Ops);
6119 }
6120 
6121 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6122                                    EVT VT, ArrayRef<SDValue> Ops) {
6123   SDVTList VTs = getVTList(VT);
6124   return SelectNodeTo(N, MachineOpc, VTs, Ops);
6125 }
6126 
6127 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6128                                    EVT VT1, EVT VT2, ArrayRef<SDValue> Ops) {
6129   SDVTList VTs = getVTList(VT1, VT2);
6130   return SelectNodeTo(N, MachineOpc, VTs, Ops);
6131 }
6132 
6133 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6134                                    EVT VT1, EVT VT2) {
6135   SDVTList VTs = getVTList(VT1, VT2);
6136   return SelectNodeTo(N, MachineOpc, VTs, None);
6137 }
6138 
6139 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6140                                    EVT VT1, EVT VT2, EVT VT3,
6141                                    ArrayRef<SDValue> Ops) {
6142   SDVTList VTs = getVTList(VT1, VT2, VT3);
6143   return SelectNodeTo(N, MachineOpc, VTs, Ops);
6144 }
6145 
6146 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6147                                    EVT VT1, EVT VT2,
6148                                    SDValue Op1, SDValue Op2) {
6149   SDVTList VTs = getVTList(VT1, VT2);
6150   SDValue Ops[] = { Op1, Op2 };
6151   return SelectNodeTo(N, MachineOpc, VTs, Ops);
6152 }
6153 
6154 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc,
6155                                    SDVTList VTs,ArrayRef<SDValue> Ops) {
6156   SDNode *New = MorphNodeTo(N, ~MachineOpc, VTs, Ops);
6157   // Reset the NodeID to -1.
6158   New->setNodeId(-1);
6159   if (New != N) {
6160     ReplaceAllUsesWith(N, New);
6161     RemoveDeadNode(N);
6162   }
6163   return New;
6164 }
6165 
6166 /// UpdateSDLocOnMergeSDNode - If the opt level is -O0 then it throws away
6167 /// the line number information on the merged node since it is not possible to
6168 /// preserve the information that operation is associated with multiple lines.
6169 /// This will make the debugger working better at -O0, were there is a higher
6170 /// probability having other instructions associated with that line.
6171 ///
6172 /// For IROrder, we keep the smaller of the two
6173 SDNode *SelectionDAG::UpdateSDLocOnMergeSDNode(SDNode *N, const SDLoc &OLoc) {
6174   DebugLoc NLoc = N->getDebugLoc();
6175   if (NLoc && OptLevel == CodeGenOpt::None && OLoc.getDebugLoc() != NLoc) {
6176     N->setDebugLoc(DebugLoc());
6177   }
6178   unsigned Order = std::min(N->getIROrder(), OLoc.getIROrder());
6179   N->setIROrder(Order);
6180   return N;
6181 }
6182 
6183 /// MorphNodeTo - This *mutates* the specified node to have the specified
6184 /// return type, opcode, and operands.
6185 ///
6186 /// Note that MorphNodeTo returns the resultant node.  If there is already a
6187 /// node of the specified opcode and operands, it returns that node instead of
6188 /// the current one.  Note that the SDLoc need not be the same.
6189 ///
6190 /// Using MorphNodeTo is faster than creating a new node and swapping it in
6191 /// with ReplaceAllUsesWith both because it often avoids allocating a new
6192 /// node, and because it doesn't require CSE recalculation for any of
6193 /// the node's users.
6194 ///
6195 /// However, note that MorphNodeTo recursively deletes dead nodes from the DAG.
6196 /// As a consequence it isn't appropriate to use from within the DAG combiner or
6197 /// the legalizer which maintain worklists that would need to be updated when
6198 /// deleting things.
6199 SDNode *SelectionDAG::MorphNodeTo(SDNode *N, unsigned Opc,
6200                                   SDVTList VTs, ArrayRef<SDValue> Ops) {
6201   // If an identical node already exists, use it.
6202   void *IP = nullptr;
6203   if (VTs.VTs[VTs.NumVTs-1] != MVT::Glue) {
6204     FoldingSetNodeID ID;
6205     AddNodeIDNode(ID, Opc, VTs, Ops);
6206     if (SDNode *ON = FindNodeOrInsertPos(ID, SDLoc(N), IP))
6207       return UpdateSDLocOnMergeSDNode(ON, SDLoc(N));
6208   }
6209 
6210   if (!RemoveNodeFromCSEMaps(N))
6211     IP = nullptr;
6212 
6213   // Start the morphing.
6214   N->NodeType = Opc;
6215   N->ValueList = VTs.VTs;
6216   N->NumValues = VTs.NumVTs;
6217 
6218   // Clear the operands list, updating used nodes to remove this from their
6219   // use list.  Keep track of any operands that become dead as a result.
6220   SmallPtrSet<SDNode*, 16> DeadNodeSet;
6221   for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) {
6222     SDUse &Use = *I++;
6223     SDNode *Used = Use.getNode();
6224     Use.set(SDValue());
6225     if (Used->use_empty())
6226       DeadNodeSet.insert(Used);
6227   }
6228 
6229   // For MachineNode, initialize the memory references information.
6230   if (MachineSDNode *MN = dyn_cast<MachineSDNode>(N))
6231     MN->setMemRefs(nullptr, nullptr);
6232 
6233   // Swap for an appropriately sized array from the recycler.
6234   removeOperands(N);
6235   createOperands(N, Ops);
6236 
6237   // Delete any nodes that are still dead after adding the uses for the
6238   // new operands.
6239   if (!DeadNodeSet.empty()) {
6240     SmallVector<SDNode *, 16> DeadNodes;
6241     for (SDNode *N : DeadNodeSet)
6242       if (N->use_empty())
6243         DeadNodes.push_back(N);
6244     RemoveDeadNodes(DeadNodes);
6245   }
6246 
6247   if (IP)
6248     CSEMap.InsertNode(N, IP);   // Memoize the new node.
6249   return N;
6250 }
6251 
6252 
6253 /// getMachineNode - These are used for target selectors to create a new node
6254 /// with specified return type(s), MachineInstr opcode, and operands.
6255 ///
6256 /// Note that getMachineNode returns the resultant node.  If there is already a
6257 /// node of the specified opcode and operands, it returns that node instead of
6258 /// the current one.
6259 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6260                                             EVT VT) {
6261   SDVTList VTs = getVTList(VT);
6262   return getMachineNode(Opcode, dl, VTs, None);
6263 }
6264 
6265 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6266                                             EVT VT, SDValue Op1) {
6267   SDVTList VTs = getVTList(VT);
6268   SDValue Ops[] = { Op1 };
6269   return getMachineNode(Opcode, dl, VTs, Ops);
6270 }
6271 
6272 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6273                                             EVT VT, SDValue Op1, SDValue Op2) {
6274   SDVTList VTs = getVTList(VT);
6275   SDValue Ops[] = { Op1, Op2 };
6276   return getMachineNode(Opcode, dl, VTs, Ops);
6277 }
6278 
6279 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6280                                             EVT VT, SDValue Op1, SDValue Op2,
6281                                             SDValue Op3) {
6282   SDVTList VTs = getVTList(VT);
6283   SDValue Ops[] = { Op1, Op2, Op3 };
6284   return getMachineNode(Opcode, dl, VTs, Ops);
6285 }
6286 
6287 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6288                                             EVT VT, ArrayRef<SDValue> Ops) {
6289   SDVTList VTs = getVTList(VT);
6290   return getMachineNode(Opcode, dl, VTs, Ops);
6291 }
6292 
6293 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6294                                             EVT VT1, EVT VT2, SDValue Op1,
6295                                             SDValue Op2) {
6296   SDVTList VTs = getVTList(VT1, VT2);
6297   SDValue Ops[] = { Op1, Op2 };
6298   return getMachineNode(Opcode, dl, VTs, Ops);
6299 }
6300 
6301 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6302                                             EVT VT1, EVT VT2, SDValue Op1,
6303                                             SDValue Op2, SDValue Op3) {
6304   SDVTList VTs = getVTList(VT1, VT2);
6305   SDValue Ops[] = { Op1, Op2, Op3 };
6306   return getMachineNode(Opcode, dl, VTs, Ops);
6307 }
6308 
6309 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6310                                             EVT VT1, EVT VT2,
6311                                             ArrayRef<SDValue> Ops) {
6312   SDVTList VTs = getVTList(VT1, VT2);
6313   return getMachineNode(Opcode, dl, VTs, Ops);
6314 }
6315 
6316 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6317                                             EVT VT1, EVT VT2, EVT VT3,
6318                                             SDValue Op1, SDValue Op2) {
6319   SDVTList VTs = getVTList(VT1, VT2, VT3);
6320   SDValue Ops[] = { Op1, Op2 };
6321   return getMachineNode(Opcode, dl, VTs, Ops);
6322 }
6323 
6324 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6325                                             EVT VT1, EVT VT2, EVT VT3,
6326                                             SDValue Op1, SDValue Op2,
6327                                             SDValue Op3) {
6328   SDVTList VTs = getVTList(VT1, VT2, VT3);
6329   SDValue Ops[] = { Op1, Op2, Op3 };
6330   return getMachineNode(Opcode, dl, VTs, Ops);
6331 }
6332 
6333 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6334                                             EVT VT1, EVT VT2, EVT VT3,
6335                                             ArrayRef<SDValue> Ops) {
6336   SDVTList VTs = getVTList(VT1, VT2, VT3);
6337   return getMachineNode(Opcode, dl, VTs, Ops);
6338 }
6339 
6340 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl,
6341                                             ArrayRef<EVT> ResultTys,
6342                                             ArrayRef<SDValue> Ops) {
6343   SDVTList VTs = getVTList(ResultTys);
6344   return getMachineNode(Opcode, dl, VTs, Ops);
6345 }
6346 
6347 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &DL,
6348                                             SDVTList VTs,
6349                                             ArrayRef<SDValue> Ops) {
6350   bool DoCSE = VTs.VTs[VTs.NumVTs-1] != MVT::Glue;
6351   MachineSDNode *N;
6352   void *IP = nullptr;
6353 
6354   if (DoCSE) {
6355     FoldingSetNodeID ID;
6356     AddNodeIDNode(ID, ~Opcode, VTs, Ops);
6357     IP = nullptr;
6358     if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) {
6359       return cast<MachineSDNode>(UpdateSDLocOnMergeSDNode(E, DL));
6360     }
6361   }
6362 
6363   // Allocate a new MachineSDNode.
6364   N = newSDNode<MachineSDNode>(~Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs);
6365   createOperands(N, Ops);
6366 
6367   if (DoCSE)
6368     CSEMap.InsertNode(N, IP);
6369 
6370   InsertNode(N);
6371   return N;
6372 }
6373 
6374 /// getTargetExtractSubreg - A convenience function for creating
6375 /// TargetOpcode::EXTRACT_SUBREG nodes.
6376 SDValue SelectionDAG::getTargetExtractSubreg(int SRIdx, const SDLoc &DL, EVT VT,
6377                                              SDValue Operand) {
6378   SDValue SRIdxVal = getTargetConstant(SRIdx, DL, MVT::i32);
6379   SDNode *Subreg = getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL,
6380                                   VT, Operand, SRIdxVal);
6381   return SDValue(Subreg, 0);
6382 }
6383 
6384 /// getTargetInsertSubreg - A convenience function for creating
6385 /// TargetOpcode::INSERT_SUBREG nodes.
6386 SDValue SelectionDAG::getTargetInsertSubreg(int SRIdx, const SDLoc &DL, EVT VT,
6387                                             SDValue Operand, SDValue Subreg) {
6388   SDValue SRIdxVal = getTargetConstant(SRIdx, DL, MVT::i32);
6389   SDNode *Result = getMachineNode(TargetOpcode::INSERT_SUBREG, DL,
6390                                   VT, Operand, Subreg, SRIdxVal);
6391   return SDValue(Result, 0);
6392 }
6393 
6394 /// getNodeIfExists - Get the specified node if it's already available, or
6395 /// else return NULL.
6396 SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList,
6397                                       ArrayRef<SDValue> Ops,
6398                                       const SDNodeFlags *Flags) {
6399   if (VTList.VTs[VTList.NumVTs - 1] != MVT::Glue) {
6400     FoldingSetNodeID ID;
6401     AddNodeIDNode(ID, Opcode, VTList, Ops);
6402     void *IP = nullptr;
6403     if (SDNode *E = FindNodeOrInsertPos(ID, SDLoc(), IP)) {
6404       if (Flags)
6405         E->intersectFlagsWith(Flags);
6406       return E;
6407     }
6408   }
6409   return nullptr;
6410 }
6411 
6412 /// getDbgValue - Creates a SDDbgValue node.
6413 ///
6414 /// SDNode
6415 SDDbgValue *SelectionDAG::getDbgValue(MDNode *Var, MDNode *Expr, SDNode *N,
6416                                       unsigned R, bool IsIndirect, uint64_t Off,
6417                                       const DebugLoc &DL, unsigned O) {
6418   assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
6419          "Expected inlined-at fields to agree");
6420   return new (DbgInfo->getAlloc())
6421       SDDbgValue(Var, Expr, N, R, IsIndirect, Off, DL, O);
6422 }
6423 
6424 /// Constant
6425 SDDbgValue *SelectionDAG::getConstantDbgValue(MDNode *Var, MDNode *Expr,
6426                                               const Value *C, uint64_t Off,
6427                                               const DebugLoc &DL, unsigned O) {
6428   assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
6429          "Expected inlined-at fields to agree");
6430   return new (DbgInfo->getAlloc()) SDDbgValue(Var, Expr, C, Off, DL, O);
6431 }
6432 
6433 /// FrameIndex
6434 SDDbgValue *SelectionDAG::getFrameIndexDbgValue(MDNode *Var, MDNode *Expr,
6435                                                 unsigned FI, uint64_t Off,
6436                                                 const DebugLoc &DL,
6437                                                 unsigned O) {
6438   assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
6439          "Expected inlined-at fields to agree");
6440   return new (DbgInfo->getAlloc()) SDDbgValue(Var, Expr, FI, Off, DL, O);
6441 }
6442 
6443 namespace {
6444 
6445 /// RAUWUpdateListener - Helper for ReplaceAllUsesWith - When the node
6446 /// pointed to by a use iterator is deleted, increment the use iterator
6447 /// so that it doesn't dangle.
6448 ///
6449 class RAUWUpdateListener : public SelectionDAG::DAGUpdateListener {
6450   SDNode::use_iterator &UI;
6451   SDNode::use_iterator &UE;
6452 
6453   void NodeDeleted(SDNode *N, SDNode *E) override {
6454     // Increment the iterator as needed.
6455     while (UI != UE && N == *UI)
6456       ++UI;
6457   }
6458 
6459 public:
6460   RAUWUpdateListener(SelectionDAG &d,
6461                      SDNode::use_iterator &ui,
6462                      SDNode::use_iterator &ue)
6463     : SelectionDAG::DAGUpdateListener(d), UI(ui), UE(ue) {}
6464 };
6465 
6466 }
6467 
6468 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
6469 /// This can cause recursive merging of nodes in the DAG.
6470 ///
6471 /// This version assumes From has a single result value.
6472 ///
6473 void SelectionDAG::ReplaceAllUsesWith(SDValue FromN, SDValue To) {
6474   SDNode *From = FromN.getNode();
6475   assert(From->getNumValues() == 1 && FromN.getResNo() == 0 &&
6476          "Cannot replace with this method!");
6477   assert(From != To.getNode() && "Cannot replace uses of with self");
6478 
6479   // Preserve Debug Values
6480   TransferDbgValues(FromN, To);
6481 
6482   // Iterate over all the existing uses of From. New uses will be added
6483   // to the beginning of the use list, which we avoid visiting.
6484   // This specifically avoids visiting uses of From that arise while the
6485   // replacement is happening, because any such uses would be the result
6486   // of CSE: If an existing node looks like From after one of its operands
6487   // is replaced by To, we don't want to replace of all its users with To
6488   // too. See PR3018 for more info.
6489   SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
6490   RAUWUpdateListener Listener(*this, UI, UE);
6491   while (UI != UE) {
6492     SDNode *User = *UI;
6493 
6494     // This node is about to morph, remove its old self from the CSE maps.
6495     RemoveNodeFromCSEMaps(User);
6496 
6497     // A user can appear in a use list multiple times, and when this
6498     // happens the uses are usually next to each other in the list.
6499     // To help reduce the number of CSE recomputations, process all
6500     // the uses of this user that we can find this way.
6501     do {
6502       SDUse &Use = UI.getUse();
6503       ++UI;
6504       Use.set(To);
6505     } while (UI != UE && *UI == User);
6506 
6507     // Now that we have modified User, add it back to the CSE maps.  If it
6508     // already exists there, recursively merge the results together.
6509     AddModifiedNodeToCSEMaps(User);
6510   }
6511 
6512 
6513   // If we just RAUW'd the root, take note.
6514   if (FromN == getRoot())
6515     setRoot(To);
6516 }
6517 
6518 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
6519 /// This can cause recursive merging of nodes in the DAG.
6520 ///
6521 /// This version assumes that for each value of From, there is a
6522 /// corresponding value in To in the same position with the same type.
6523 ///
6524 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, SDNode *To) {
6525 #ifndef NDEBUG
6526   for (unsigned i = 0, e = From->getNumValues(); i != e; ++i)
6527     assert((!From->hasAnyUseOfValue(i) ||
6528             From->getValueType(i) == To->getValueType(i)) &&
6529            "Cannot use this version of ReplaceAllUsesWith!");
6530 #endif
6531 
6532   // Handle the trivial case.
6533   if (From == To)
6534     return;
6535 
6536   // Preserve Debug Info. Only do this if there's a use.
6537   for (unsigned i = 0, e = From->getNumValues(); i != e; ++i)
6538     if (From->hasAnyUseOfValue(i)) {
6539       assert((i < To->getNumValues()) && "Invalid To location");
6540       TransferDbgValues(SDValue(From, i), SDValue(To, i));
6541     }
6542 
6543   // Iterate over just the existing users of From. See the comments in
6544   // the ReplaceAllUsesWith above.
6545   SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
6546   RAUWUpdateListener Listener(*this, UI, UE);
6547   while (UI != UE) {
6548     SDNode *User = *UI;
6549 
6550     // This node is about to morph, remove its old self from the CSE maps.
6551     RemoveNodeFromCSEMaps(User);
6552 
6553     // A user can appear in a use list multiple times, and when this
6554     // happens the uses are usually next to each other in the list.
6555     // To help reduce the number of CSE recomputations, process all
6556     // the uses of this user that we can find this way.
6557     do {
6558       SDUse &Use = UI.getUse();
6559       ++UI;
6560       Use.setNode(To);
6561     } while (UI != UE && *UI == User);
6562 
6563     // Now that we have modified User, add it back to the CSE maps.  If it
6564     // already exists there, recursively merge the results together.
6565     AddModifiedNodeToCSEMaps(User);
6566   }
6567 
6568   // If we just RAUW'd the root, take note.
6569   if (From == getRoot().getNode())
6570     setRoot(SDValue(To, getRoot().getResNo()));
6571 }
6572 
6573 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead.
6574 /// This can cause recursive merging of nodes in the DAG.
6575 ///
6576 /// This version can replace From with any result values.  To must match the
6577 /// number and types of values returned by From.
6578 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, const SDValue *To) {
6579   if (From->getNumValues() == 1)  // Handle the simple case efficiently.
6580     return ReplaceAllUsesWith(SDValue(From, 0), To[0]);
6581 
6582   // Preserve Debug Info.
6583   for (unsigned i = 0, e = From->getNumValues(); i != e; ++i)
6584     TransferDbgValues(SDValue(From, i), *To);
6585 
6586   // Iterate over just the existing users of From. See the comments in
6587   // the ReplaceAllUsesWith above.
6588   SDNode::use_iterator UI = From->use_begin(), UE = From->use_end();
6589   RAUWUpdateListener Listener(*this, UI, UE);
6590   while (UI != UE) {
6591     SDNode *User = *UI;
6592 
6593     // This node is about to morph, remove its old self from the CSE maps.
6594     RemoveNodeFromCSEMaps(User);
6595 
6596     // A user can appear in a use list multiple times, and when this
6597     // happens the uses are usually next to each other in the list.
6598     // To help reduce the number of CSE recomputations, process all
6599     // the uses of this user that we can find this way.
6600     do {
6601       SDUse &Use = UI.getUse();
6602       const SDValue &ToOp = To[Use.getResNo()];
6603       ++UI;
6604       Use.set(ToOp);
6605     } while (UI != UE && *UI == User);
6606 
6607     // Now that we have modified User, add it back to the CSE maps.  If it
6608     // already exists there, recursively merge the results together.
6609     AddModifiedNodeToCSEMaps(User);
6610   }
6611 
6612   // If we just RAUW'd the root, take note.
6613   if (From == getRoot().getNode())
6614     setRoot(SDValue(To[getRoot().getResNo()]));
6615 }
6616 
6617 /// ReplaceAllUsesOfValueWith - Replace any uses of From with To, leaving
6618 /// uses of other values produced by From.getNode() alone.  The Deleted
6619 /// vector is handled the same way as for ReplaceAllUsesWith.
6620 void SelectionDAG::ReplaceAllUsesOfValueWith(SDValue From, SDValue To){
6621   // Handle the really simple, really trivial case efficiently.
6622   if (From == To) return;
6623 
6624   // Handle the simple, trivial, case efficiently.
6625   if (From.getNode()->getNumValues() == 1) {
6626     ReplaceAllUsesWith(From, To);
6627     return;
6628   }
6629 
6630   // Preserve Debug Info.
6631   TransferDbgValues(From, To);
6632 
6633   // Iterate over just the existing users of From. See the comments in
6634   // the ReplaceAllUsesWith above.
6635   SDNode::use_iterator UI = From.getNode()->use_begin(),
6636                        UE = From.getNode()->use_end();
6637   RAUWUpdateListener Listener(*this, UI, UE);
6638   while (UI != UE) {
6639     SDNode *User = *UI;
6640     bool UserRemovedFromCSEMaps = false;
6641 
6642     // A user can appear in a use list multiple times, and when this
6643     // happens the uses are usually next to each other in the list.
6644     // To help reduce the number of CSE recomputations, process all
6645     // the uses of this user that we can find this way.
6646     do {
6647       SDUse &Use = UI.getUse();
6648 
6649       // Skip uses of different values from the same node.
6650       if (Use.getResNo() != From.getResNo()) {
6651         ++UI;
6652         continue;
6653       }
6654 
6655       // If this node hasn't been modified yet, it's still in the CSE maps,
6656       // so remove its old self from the CSE maps.
6657       if (!UserRemovedFromCSEMaps) {
6658         RemoveNodeFromCSEMaps(User);
6659         UserRemovedFromCSEMaps = true;
6660       }
6661 
6662       ++UI;
6663       Use.set(To);
6664     } while (UI != UE && *UI == User);
6665 
6666     // We are iterating over all uses of the From node, so if a use
6667     // doesn't use the specific value, no changes are made.
6668     if (!UserRemovedFromCSEMaps)
6669       continue;
6670 
6671     // Now that we have modified User, add it back to the CSE maps.  If it
6672     // already exists there, recursively merge the results together.
6673     AddModifiedNodeToCSEMaps(User);
6674   }
6675 
6676   // If we just RAUW'd the root, take note.
6677   if (From == getRoot())
6678     setRoot(To);
6679 }
6680 
6681 namespace {
6682   /// UseMemo - This class is used by SelectionDAG::ReplaceAllUsesOfValuesWith
6683   /// to record information about a use.
6684   struct UseMemo {
6685     SDNode *User;
6686     unsigned Index;
6687     SDUse *Use;
6688   };
6689 
6690   /// operator< - Sort Memos by User.
6691   bool operator<(const UseMemo &L, const UseMemo &R) {
6692     return (intptr_t)L.User < (intptr_t)R.User;
6693   }
6694 }
6695 
6696 /// ReplaceAllUsesOfValuesWith - Replace any uses of From with To, leaving
6697 /// uses of other values produced by From.getNode() alone.  The same value
6698 /// may appear in both the From and To list.  The Deleted vector is
6699 /// handled the same way as for ReplaceAllUsesWith.
6700 void SelectionDAG::ReplaceAllUsesOfValuesWith(const SDValue *From,
6701                                               const SDValue *To,
6702                                               unsigned Num){
6703   // Handle the simple, trivial case efficiently.
6704   if (Num == 1)
6705     return ReplaceAllUsesOfValueWith(*From, *To);
6706 
6707   TransferDbgValues(*From, *To);
6708 
6709   // Read up all the uses and make records of them. This helps
6710   // processing new uses that are introduced during the
6711   // replacement process.
6712   SmallVector<UseMemo, 4> Uses;
6713   for (unsigned i = 0; i != Num; ++i) {
6714     unsigned FromResNo = From[i].getResNo();
6715     SDNode *FromNode = From[i].getNode();
6716     for (SDNode::use_iterator UI = FromNode->use_begin(),
6717          E = FromNode->use_end(); UI != E; ++UI) {
6718       SDUse &Use = UI.getUse();
6719       if (Use.getResNo() == FromResNo) {
6720         UseMemo Memo = { *UI, i, &Use };
6721         Uses.push_back(Memo);
6722       }
6723     }
6724   }
6725 
6726   // Sort the uses, so that all the uses from a given User are together.
6727   std::sort(Uses.begin(), Uses.end());
6728 
6729   for (unsigned UseIndex = 0, UseIndexEnd = Uses.size();
6730        UseIndex != UseIndexEnd; ) {
6731     // We know that this user uses some value of From.  If it is the right
6732     // value, update it.
6733     SDNode *User = Uses[UseIndex].User;
6734 
6735     // This node is about to morph, remove its old self from the CSE maps.
6736     RemoveNodeFromCSEMaps(User);
6737 
6738     // The Uses array is sorted, so all the uses for a given User
6739     // are next to each other in the list.
6740     // To help reduce the number of CSE recomputations, process all
6741     // the uses of this user that we can find this way.
6742     do {
6743       unsigned i = Uses[UseIndex].Index;
6744       SDUse &Use = *Uses[UseIndex].Use;
6745       ++UseIndex;
6746 
6747       Use.set(To[i]);
6748     } while (UseIndex != UseIndexEnd && Uses[UseIndex].User == User);
6749 
6750     // Now that we have modified User, add it back to the CSE maps.  If it
6751     // already exists there, recursively merge the results together.
6752     AddModifiedNodeToCSEMaps(User);
6753   }
6754 }
6755 
6756 /// AssignTopologicalOrder - Assign a unique node id for each node in the DAG
6757 /// based on their topological order. It returns the maximum id and a vector
6758 /// of the SDNodes* in assigned order by reference.
6759 unsigned SelectionDAG::AssignTopologicalOrder() {
6760 
6761   unsigned DAGSize = 0;
6762 
6763   // SortedPos tracks the progress of the algorithm. Nodes before it are
6764   // sorted, nodes after it are unsorted. When the algorithm completes
6765   // it is at the end of the list.
6766   allnodes_iterator SortedPos = allnodes_begin();
6767 
6768   // Visit all the nodes. Move nodes with no operands to the front of
6769   // the list immediately. Annotate nodes that do have operands with their
6770   // operand count. Before we do this, the Node Id fields of the nodes
6771   // may contain arbitrary values. After, the Node Id fields for nodes
6772   // before SortedPos will contain the topological sort index, and the
6773   // Node Id fields for nodes At SortedPos and after will contain the
6774   // count of outstanding operands.
6775   for (allnodes_iterator I = allnodes_begin(),E = allnodes_end(); I != E; ) {
6776     SDNode *N = &*I++;
6777     checkForCycles(N, this);
6778     unsigned Degree = N->getNumOperands();
6779     if (Degree == 0) {
6780       // A node with no uses, add it to the result array immediately.
6781       N->setNodeId(DAGSize++);
6782       allnodes_iterator Q(N);
6783       if (Q != SortedPos)
6784         SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(Q));
6785       assert(SortedPos != AllNodes.end() && "Overran node list");
6786       ++SortedPos;
6787     } else {
6788       // Temporarily use the Node Id as scratch space for the degree count.
6789       N->setNodeId(Degree);
6790     }
6791   }
6792 
6793   // Visit all the nodes. As we iterate, move nodes into sorted order,
6794   // such that by the time the end is reached all nodes will be sorted.
6795   for (SDNode &Node : allnodes()) {
6796     SDNode *N = &Node;
6797     checkForCycles(N, this);
6798     // N is in sorted position, so all its uses have one less operand
6799     // that needs to be sorted.
6800     for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
6801          UI != UE; ++UI) {
6802       SDNode *P = *UI;
6803       unsigned Degree = P->getNodeId();
6804       assert(Degree != 0 && "Invalid node degree");
6805       --Degree;
6806       if (Degree == 0) {
6807         // All of P's operands are sorted, so P may sorted now.
6808         P->setNodeId(DAGSize++);
6809         if (P->getIterator() != SortedPos)
6810           SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(P));
6811         assert(SortedPos != AllNodes.end() && "Overran node list");
6812         ++SortedPos;
6813       } else {
6814         // Update P's outstanding operand count.
6815         P->setNodeId(Degree);
6816       }
6817     }
6818     if (Node.getIterator() == SortedPos) {
6819 #ifndef NDEBUG
6820       allnodes_iterator I(N);
6821       SDNode *S = &*++I;
6822       dbgs() << "Overran sorted position:\n";
6823       S->dumprFull(this); dbgs() << "\n";
6824       dbgs() << "Checking if this is due to cycles\n";
6825       checkForCycles(this, true);
6826 #endif
6827       llvm_unreachable(nullptr);
6828     }
6829   }
6830 
6831   assert(SortedPos == AllNodes.end() &&
6832          "Topological sort incomplete!");
6833   assert(AllNodes.front().getOpcode() == ISD::EntryToken &&
6834          "First node in topological sort is not the entry token!");
6835   assert(AllNodes.front().getNodeId() == 0 &&
6836          "First node in topological sort has non-zero id!");
6837   assert(AllNodes.front().getNumOperands() == 0 &&
6838          "First node in topological sort has operands!");
6839   assert(AllNodes.back().getNodeId() == (int)DAGSize-1 &&
6840          "Last node in topologic sort has unexpected id!");
6841   assert(AllNodes.back().use_empty() &&
6842          "Last node in topologic sort has users!");
6843   assert(DAGSize == allnodes_size() && "Node count mismatch!");
6844   return DAGSize;
6845 }
6846 
6847 /// AddDbgValue - Add a dbg_value SDNode. If SD is non-null that means the
6848 /// value is produced by SD.
6849 void SelectionDAG::AddDbgValue(SDDbgValue *DB, SDNode *SD, bool isParameter) {
6850   if (SD) {
6851     assert(DbgInfo->getSDDbgValues(SD).empty() || SD->getHasDebugValue());
6852     SD->setHasDebugValue(true);
6853   }
6854   DbgInfo->add(DB, SD, isParameter);
6855 }
6856 
6857 /// TransferDbgValues - Transfer SDDbgValues. Called in replace nodes.
6858 void SelectionDAG::TransferDbgValues(SDValue From, SDValue To) {
6859   if (From == To || !From.getNode()->getHasDebugValue())
6860     return;
6861   SDNode *FromNode = From.getNode();
6862   SDNode *ToNode = To.getNode();
6863   ArrayRef<SDDbgValue *> DVs = GetDbgValues(FromNode);
6864   SmallVector<SDDbgValue *, 2> ClonedDVs;
6865   for (ArrayRef<SDDbgValue *>::iterator I = DVs.begin(), E = DVs.end();
6866        I != E; ++I) {
6867     SDDbgValue *Dbg = *I;
6868     // Only add Dbgvalues attached to same ResNo.
6869     if (Dbg->getKind() == SDDbgValue::SDNODE &&
6870         Dbg->getSDNode() == From.getNode() &&
6871         Dbg->getResNo() == From.getResNo() && !Dbg->isInvalidated()) {
6872       assert(FromNode != ToNode &&
6873              "Should not transfer Debug Values intranode");
6874       SDDbgValue *Clone =
6875           getDbgValue(Dbg->getVariable(), Dbg->getExpression(), ToNode,
6876                       To.getResNo(), Dbg->isIndirect(), Dbg->getOffset(),
6877                       Dbg->getDebugLoc(), Dbg->getOrder());
6878       ClonedDVs.push_back(Clone);
6879       Dbg->setIsInvalidated();
6880     }
6881   }
6882   for (SDDbgValue *I : ClonedDVs)
6883     AddDbgValue(I, ToNode, false);
6884 }
6885 
6886 //===----------------------------------------------------------------------===//
6887 //                              SDNode Class
6888 //===----------------------------------------------------------------------===//
6889 
6890 bool llvm::isNullConstant(SDValue V) {
6891   ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V);
6892   return Const != nullptr && Const->isNullValue();
6893 }
6894 
6895 bool llvm::isNullFPConstant(SDValue V) {
6896   ConstantFPSDNode *Const = dyn_cast<ConstantFPSDNode>(V);
6897   return Const != nullptr && Const->isZero() && !Const->isNegative();
6898 }
6899 
6900 bool llvm::isAllOnesConstant(SDValue V) {
6901   ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V);
6902   return Const != nullptr && Const->isAllOnesValue();
6903 }
6904 
6905 bool llvm::isOneConstant(SDValue V) {
6906   ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V);
6907   return Const != nullptr && Const->isOne();
6908 }
6909 
6910 bool llvm::isBitwiseNot(SDValue V) {
6911   return V.getOpcode() == ISD::XOR && isAllOnesConstant(V.getOperand(1));
6912 }
6913 
6914 ConstantSDNode *llvm::isConstOrConstSplat(SDValue N) {
6915   if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N))
6916     return CN;
6917 
6918   if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) {
6919     BitVector UndefElements;
6920     ConstantSDNode *CN = BV->getConstantSplatNode(&UndefElements);
6921 
6922     // BuildVectors can truncate their operands. Ignore that case here.
6923     // FIXME: We blindly ignore splats which include undef which is overly
6924     // pessimistic.
6925     if (CN && UndefElements.none() &&
6926         CN->getValueType(0) == N.getValueType().getScalarType())
6927       return CN;
6928   }
6929 
6930   return nullptr;
6931 }
6932 
6933 ConstantFPSDNode *llvm::isConstOrConstSplatFP(SDValue N) {
6934   if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N))
6935     return CN;
6936 
6937   if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) {
6938     BitVector UndefElements;
6939     ConstantFPSDNode *CN = BV->getConstantFPSplatNode(&UndefElements);
6940 
6941     if (CN && UndefElements.none())
6942       return CN;
6943   }
6944 
6945   return nullptr;
6946 }
6947 
6948 HandleSDNode::~HandleSDNode() {
6949   DropOperands();
6950 }
6951 
6952 GlobalAddressSDNode::GlobalAddressSDNode(unsigned Opc, unsigned Order,
6953                                          const DebugLoc &DL,
6954                                          const GlobalValue *GA, EVT VT,
6955                                          int64_t o, unsigned char TF)
6956     : SDNode(Opc, Order, DL, getSDVTList(VT)), Offset(o), TargetFlags(TF) {
6957   TheGlobal = GA;
6958 }
6959 
6960 AddrSpaceCastSDNode::AddrSpaceCastSDNode(unsigned Order, const DebugLoc &dl,
6961                                          EVT VT, unsigned SrcAS,
6962                                          unsigned DestAS)
6963     : SDNode(ISD::ADDRSPACECAST, Order, dl, getSDVTList(VT)),
6964       SrcAddrSpace(SrcAS), DestAddrSpace(DestAS) {}
6965 
6966 MemSDNode::MemSDNode(unsigned Opc, unsigned Order, const DebugLoc &dl,
6967                      SDVTList VTs, EVT memvt, MachineMemOperand *mmo)
6968     : SDNode(Opc, Order, dl, VTs), MemoryVT(memvt), MMO(mmo) {
6969   MemSDNodeBits.IsVolatile = MMO->isVolatile();
6970   MemSDNodeBits.IsNonTemporal = MMO->isNonTemporal();
6971   MemSDNodeBits.IsDereferenceable = MMO->isDereferenceable();
6972   MemSDNodeBits.IsInvariant = MMO->isInvariant();
6973 
6974   // We check here that the size of the memory operand fits within the size of
6975   // the MMO. This is because the MMO might indicate only a possible address
6976   // range instead of specifying the affected memory addresses precisely.
6977   assert(memvt.getStoreSize() <= MMO->getSize() && "Size mismatch!");
6978 }
6979 
6980 /// Profile - Gather unique data for the node.
6981 ///
6982 void SDNode::Profile(FoldingSetNodeID &ID) const {
6983   AddNodeIDNode(ID, this);
6984 }
6985 
6986 namespace {
6987   struct EVTArray {
6988     std::vector<EVT> VTs;
6989 
6990     EVTArray() {
6991       VTs.reserve(MVT::LAST_VALUETYPE);
6992       for (unsigned i = 0; i < MVT::LAST_VALUETYPE; ++i)
6993         VTs.push_back(MVT((MVT::SimpleValueType)i));
6994     }
6995   };
6996 }
6997 
6998 static ManagedStatic<std::set<EVT, EVT::compareRawBits> > EVTs;
6999 static ManagedStatic<EVTArray> SimpleVTArray;
7000 static ManagedStatic<sys::SmartMutex<true> > VTMutex;
7001 
7002 /// getValueTypeList - Return a pointer to the specified value type.
7003 ///
7004 const EVT *SDNode::getValueTypeList(EVT VT) {
7005   if (VT.isExtended()) {
7006     sys::SmartScopedLock<true> Lock(*VTMutex);
7007     return &(*EVTs->insert(VT).first);
7008   } else {
7009     assert(VT.getSimpleVT() < MVT::LAST_VALUETYPE &&
7010            "Value type out of range!");
7011     return &SimpleVTArray->VTs[VT.getSimpleVT().SimpleTy];
7012   }
7013 }
7014 
7015 /// hasNUsesOfValue - Return true if there are exactly NUSES uses of the
7016 /// indicated value.  This method ignores uses of other values defined by this
7017 /// operation.
7018 bool SDNode::hasNUsesOfValue(unsigned NUses, unsigned Value) const {
7019   assert(Value < getNumValues() && "Bad value!");
7020 
7021   // TODO: Only iterate over uses of a given value of the node
7022   for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) {
7023     if (UI.getUse().getResNo() == Value) {
7024       if (NUses == 0)
7025         return false;
7026       --NUses;
7027     }
7028   }
7029 
7030   // Found exactly the right number of uses?
7031   return NUses == 0;
7032 }
7033 
7034 
7035 /// hasAnyUseOfValue - Return true if there are any use of the indicated
7036 /// value. This method ignores uses of other values defined by this operation.
7037 bool SDNode::hasAnyUseOfValue(unsigned Value) const {
7038   assert(Value < getNumValues() && "Bad value!");
7039 
7040   for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI)
7041     if (UI.getUse().getResNo() == Value)
7042       return true;
7043 
7044   return false;
7045 }
7046 
7047 
7048 /// isOnlyUserOf - Return true if this node is the only use of N.
7049 ///
7050 bool SDNode::isOnlyUserOf(const SDNode *N) const {
7051   bool Seen = false;
7052   for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
7053     SDNode *User = *I;
7054     if (User == this)
7055       Seen = true;
7056     else
7057       return false;
7058   }
7059 
7060   return Seen;
7061 }
7062 
7063 /// isOperand - Return true if this node is an operand of N.
7064 ///
7065 bool SDValue::isOperandOf(const SDNode *N) const {
7066   for (const SDValue &Op : N->op_values())
7067     if (*this == Op)
7068       return true;
7069   return false;
7070 }
7071 
7072 bool SDNode::isOperandOf(const SDNode *N) const {
7073   for (const SDValue &Op : N->op_values())
7074     if (this == Op.getNode())
7075       return true;
7076   return false;
7077 }
7078 
7079 /// reachesChainWithoutSideEffects - Return true if this operand (which must
7080 /// be a chain) reaches the specified operand without crossing any
7081 /// side-effecting instructions on any chain path.  In practice, this looks
7082 /// through token factors and non-volatile loads.  In order to remain efficient,
7083 /// this only looks a couple of nodes in, it does not do an exhaustive search.
7084 bool SDValue::reachesChainWithoutSideEffects(SDValue Dest,
7085                                                unsigned Depth) const {
7086   if (*this == Dest) return true;
7087 
7088   // Don't search too deeply, we just want to be able to see through
7089   // TokenFactor's etc.
7090   if (Depth == 0) return false;
7091 
7092   // If this is a token factor, all inputs to the TF happen in parallel.  If any
7093   // of the operands of the TF does not reach dest, then we cannot do the xform.
7094   if (getOpcode() == ISD::TokenFactor) {
7095     for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
7096       if (!getOperand(i).reachesChainWithoutSideEffects(Dest, Depth-1))
7097         return false;
7098     return true;
7099   }
7100 
7101   // Loads don't have side effects, look through them.
7102   if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(*this)) {
7103     if (!Ld->isVolatile())
7104       return Ld->getChain().reachesChainWithoutSideEffects(Dest, Depth-1);
7105   }
7106   return false;
7107 }
7108 
7109 bool SDNode::hasPredecessor(const SDNode *N) const {
7110   SmallPtrSet<const SDNode *, 32> Visited;
7111   SmallVector<const SDNode *, 16> Worklist;
7112   Worklist.push_back(this);
7113   return hasPredecessorHelper(N, Visited, Worklist);
7114 }
7115 
7116 uint64_t SDNode::getConstantOperandVal(unsigned Num) const {
7117   assert(Num < NumOperands && "Invalid child # of SDNode!");
7118   return cast<ConstantSDNode>(OperandList[Num])->getZExtValue();
7119 }
7120 
7121 const SDNodeFlags *SDNode::getFlags() const {
7122   if (auto *FlagsNode = dyn_cast<BinaryWithFlagsSDNode>(this))
7123     return &FlagsNode->Flags;
7124   return nullptr;
7125 }
7126 
7127 void SDNode::intersectFlagsWith(const SDNodeFlags *Flags) {
7128   if (auto *FlagsNode = dyn_cast<BinaryWithFlagsSDNode>(this))
7129     FlagsNode->Flags.intersectWith(Flags);
7130 }
7131 
7132 SDValue SelectionDAG::UnrollVectorOp(SDNode *N, unsigned ResNE) {
7133   assert(N->getNumValues() == 1 &&
7134          "Can't unroll a vector with multiple results!");
7135 
7136   EVT VT = N->getValueType(0);
7137   unsigned NE = VT.getVectorNumElements();
7138   EVT EltVT = VT.getVectorElementType();
7139   SDLoc dl(N);
7140 
7141   SmallVector<SDValue, 8> Scalars;
7142   SmallVector<SDValue, 4> Operands(N->getNumOperands());
7143 
7144   // If ResNE is 0, fully unroll the vector op.
7145   if (ResNE == 0)
7146     ResNE = NE;
7147   else if (NE > ResNE)
7148     NE = ResNE;
7149 
7150   unsigned i;
7151   for (i= 0; i != NE; ++i) {
7152     for (unsigned j = 0, e = N->getNumOperands(); j != e; ++j) {
7153       SDValue Operand = N->getOperand(j);
7154       EVT OperandVT = Operand.getValueType();
7155       if (OperandVT.isVector()) {
7156         // A vector operand; extract a single element.
7157         EVT OperandEltVT = OperandVT.getVectorElementType();
7158         Operands[j] =
7159             getNode(ISD::EXTRACT_VECTOR_ELT, dl, OperandEltVT, Operand,
7160                     getConstant(i, dl, TLI->getVectorIdxTy(getDataLayout())));
7161       } else {
7162         // A scalar operand; just use it as is.
7163         Operands[j] = Operand;
7164       }
7165     }
7166 
7167     switch (N->getOpcode()) {
7168     default: {
7169       Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands,
7170                                 N->getFlags()));
7171       break;
7172     }
7173     case ISD::VSELECT:
7174       Scalars.push_back(getNode(ISD::SELECT, dl, EltVT, Operands));
7175       break;
7176     case ISD::SHL:
7177     case ISD::SRA:
7178     case ISD::SRL:
7179     case ISD::ROTL:
7180     case ISD::ROTR:
7181       Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands[0],
7182                                getShiftAmountOperand(Operands[0].getValueType(),
7183                                                      Operands[1])));
7184       break;
7185     case ISD::SIGN_EXTEND_INREG:
7186     case ISD::FP_ROUND_INREG: {
7187       EVT ExtVT = cast<VTSDNode>(Operands[1])->getVT().getVectorElementType();
7188       Scalars.push_back(getNode(N->getOpcode(), dl, EltVT,
7189                                 Operands[0],
7190                                 getValueType(ExtVT)));
7191     }
7192     }
7193   }
7194 
7195   for (; i < ResNE; ++i)
7196     Scalars.push_back(getUNDEF(EltVT));
7197 
7198   EVT VecVT = EVT::getVectorVT(*getContext(), EltVT, ResNE);
7199   return getBuildVector(VecVT, dl, Scalars);
7200 }
7201 
7202 bool SelectionDAG::areNonVolatileConsecutiveLoads(LoadSDNode *LD,
7203                                                   LoadSDNode *Base,
7204                                                   unsigned Bytes,
7205                                                   int Dist) const {
7206   if (LD->isVolatile() || Base->isVolatile())
7207     return false;
7208   if (LD->isIndexed() || Base->isIndexed())
7209     return false;
7210   if (LD->getChain() != Base->getChain())
7211     return false;
7212   EVT VT = LD->getValueType(0);
7213   if (VT.getSizeInBits() / 8 != Bytes)
7214     return false;
7215 
7216   SDValue Loc = LD->getOperand(1);
7217   SDValue BaseLoc = Base->getOperand(1);
7218   if (Loc.getOpcode() == ISD::FrameIndex) {
7219     if (BaseLoc.getOpcode() != ISD::FrameIndex)
7220       return false;
7221     const MachineFrameInfo &MFI = getMachineFunction().getFrameInfo();
7222     int FI  = cast<FrameIndexSDNode>(Loc)->getIndex();
7223     int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7224     int FS  = MFI.getObjectSize(FI);
7225     int BFS = MFI.getObjectSize(BFI);
7226     if (FS != BFS || FS != (int)Bytes) return false;
7227     return MFI.getObjectOffset(FI) == (MFI.getObjectOffset(BFI) + Dist*Bytes);
7228   }
7229 
7230   // Handle X + C.
7231   if (isBaseWithConstantOffset(Loc)) {
7232     int64_t LocOffset = cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue();
7233     if (Loc.getOperand(0) == BaseLoc) {
7234       // If the base location is a simple address with no offset itself, then
7235       // the second load's first add operand should be the base address.
7236       if (LocOffset == Dist * (int)Bytes)
7237         return true;
7238     } else if (isBaseWithConstantOffset(BaseLoc)) {
7239       // The base location itself has an offset, so subtract that value from the
7240       // second load's offset before comparing to distance * size.
7241       int64_t BOffset =
7242         cast<ConstantSDNode>(BaseLoc.getOperand(1))->getSExtValue();
7243       if (Loc.getOperand(0) == BaseLoc.getOperand(0)) {
7244         if ((LocOffset - BOffset) == Dist * (int)Bytes)
7245           return true;
7246       }
7247     }
7248   }
7249   const GlobalValue *GV1 = nullptr;
7250   const GlobalValue *GV2 = nullptr;
7251   int64_t Offset1 = 0;
7252   int64_t Offset2 = 0;
7253   bool isGA1 = TLI->isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7254   bool isGA2 = TLI->isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7255   if (isGA1 && isGA2 && GV1 == GV2)
7256     return Offset1 == (Offset2 + Dist*Bytes);
7257   return false;
7258 }
7259 
7260 
7261 /// InferPtrAlignment - Infer alignment of a load / store address. Return 0 if
7262 /// it cannot be inferred.
7263 unsigned SelectionDAG::InferPtrAlignment(SDValue Ptr) const {
7264   // If this is a GlobalAddress + cst, return the alignment.
7265   const GlobalValue *GV;
7266   int64_t GVOffset = 0;
7267   if (TLI->isGAPlusOffset(Ptr.getNode(), GV, GVOffset)) {
7268     unsigned PtrWidth = getDataLayout().getPointerTypeSizeInBits(GV->getType());
7269     APInt KnownZero(PtrWidth, 0), KnownOne(PtrWidth, 0);
7270     llvm::computeKnownBits(const_cast<GlobalValue *>(GV), KnownZero, KnownOne,
7271                            getDataLayout());
7272     unsigned AlignBits = KnownZero.countTrailingOnes();
7273     unsigned Align = AlignBits ? 1 << std::min(31U, AlignBits) : 0;
7274     if (Align)
7275       return MinAlign(Align, GVOffset);
7276   }
7277 
7278   // If this is a direct reference to a stack slot, use information about the
7279   // stack slot's alignment.
7280   int FrameIdx = 1 << 31;
7281   int64_t FrameOffset = 0;
7282   if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) {
7283     FrameIdx = FI->getIndex();
7284   } else if (isBaseWithConstantOffset(Ptr) &&
7285              isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
7286     // Handle FI+Cst
7287     FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
7288     FrameOffset = Ptr.getConstantOperandVal(1);
7289   }
7290 
7291   if (FrameIdx != (1 << 31)) {
7292     const MachineFrameInfo &MFI = getMachineFunction().getFrameInfo();
7293     unsigned FIInfoAlign = MinAlign(MFI.getObjectAlignment(FrameIdx),
7294                                     FrameOffset);
7295     return FIInfoAlign;
7296   }
7297 
7298   return 0;
7299 }
7300 
7301 /// GetSplitDestVTs - Compute the VTs needed for the low/hi parts of a type
7302 /// which is split (or expanded) into two not necessarily identical pieces.
7303 std::pair<EVT, EVT> SelectionDAG::GetSplitDestVTs(const EVT &VT) const {
7304   // Currently all types are split in half.
7305   EVT LoVT, HiVT;
7306   if (!VT.isVector()) {
7307     LoVT = HiVT = TLI->getTypeToTransformTo(*getContext(), VT);
7308   } else {
7309     unsigned NumElements = VT.getVectorNumElements();
7310     assert(!(NumElements & 1) && "Splitting vector, but not in half!");
7311     LoVT = HiVT = EVT::getVectorVT(*getContext(), VT.getVectorElementType(),
7312                                    NumElements/2);
7313   }
7314   return std::make_pair(LoVT, HiVT);
7315 }
7316 
7317 /// SplitVector - Split the vector with EXTRACT_SUBVECTOR and return the
7318 /// low/high part.
7319 std::pair<SDValue, SDValue>
7320 SelectionDAG::SplitVector(const SDValue &N, const SDLoc &DL, const EVT &LoVT,
7321                           const EVT &HiVT) {
7322   assert(LoVT.getVectorNumElements() + HiVT.getVectorNumElements() <=
7323          N.getValueType().getVectorNumElements() &&
7324          "More vector elements requested than available!");
7325   SDValue Lo, Hi;
7326   Lo = getNode(ISD::EXTRACT_SUBVECTOR, DL, LoVT, N,
7327                getConstant(0, DL, TLI->getVectorIdxTy(getDataLayout())));
7328   Hi = getNode(ISD::EXTRACT_SUBVECTOR, DL, HiVT, N,
7329                getConstant(LoVT.getVectorNumElements(), DL,
7330                            TLI->getVectorIdxTy(getDataLayout())));
7331   return std::make_pair(Lo, Hi);
7332 }
7333 
7334 void SelectionDAG::ExtractVectorElements(SDValue Op,
7335                                          SmallVectorImpl<SDValue> &Args,
7336                                          unsigned Start, unsigned Count) {
7337   EVT VT = Op.getValueType();
7338   if (Count == 0)
7339     Count = VT.getVectorNumElements();
7340 
7341   EVT EltVT = VT.getVectorElementType();
7342   EVT IdxTy = TLI->getVectorIdxTy(getDataLayout());
7343   SDLoc SL(Op);
7344   for (unsigned i = Start, e = Start + Count; i != e; ++i) {
7345     Args.push_back(getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
7346                            Op, getConstant(i, SL, IdxTy)));
7347   }
7348 }
7349 
7350 // getAddressSpace - Return the address space this GlobalAddress belongs to.
7351 unsigned GlobalAddressSDNode::getAddressSpace() const {
7352   return getGlobal()->getType()->getAddressSpace();
7353 }
7354 
7355 
7356 Type *ConstantPoolSDNode::getType() const {
7357   if (isMachineConstantPoolEntry())
7358     return Val.MachineCPVal->getType();
7359   return Val.ConstVal->getType();
7360 }
7361 
7362 bool BuildVectorSDNode::isConstantSplat(APInt &SplatValue,
7363                                         APInt &SplatUndef,
7364                                         unsigned &SplatBitSize,
7365                                         bool &HasAnyUndefs,
7366                                         unsigned MinSplatBits,
7367                                         bool isBigEndian) const {
7368   EVT VT = getValueType(0);
7369   assert(VT.isVector() && "Expected a vector type");
7370   unsigned sz = VT.getSizeInBits();
7371   if (MinSplatBits > sz)
7372     return false;
7373 
7374   SplatValue = APInt(sz, 0);
7375   SplatUndef = APInt(sz, 0);
7376 
7377   // Get the bits.  Bits with undefined values (when the corresponding element
7378   // of the vector is an ISD::UNDEF value) are set in SplatUndef and cleared
7379   // in SplatValue.  If any of the values are not constant, give up and return
7380   // false.
7381   unsigned int nOps = getNumOperands();
7382   assert(nOps > 0 && "isConstantSplat has 0-size build vector");
7383   unsigned EltBitSize = VT.getScalarSizeInBits();
7384 
7385   for (unsigned j = 0; j < nOps; ++j) {
7386     unsigned i = isBigEndian ? nOps-1-j : j;
7387     SDValue OpVal = getOperand(i);
7388     unsigned BitPos = j * EltBitSize;
7389 
7390     if (OpVal.isUndef())
7391       SplatUndef |= APInt::getBitsSet(sz, BitPos, BitPos + EltBitSize);
7392     else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal))
7393       SplatValue |= CN->getAPIntValue().zextOrTrunc(EltBitSize).
7394                     zextOrTrunc(sz) << BitPos;
7395     else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal))
7396       SplatValue |= CN->getValueAPF().bitcastToAPInt().zextOrTrunc(sz) <<BitPos;
7397      else
7398       return false;
7399   }
7400 
7401   // The build_vector is all constants or undefs.  Find the smallest element
7402   // size that splats the vector.
7403 
7404   HasAnyUndefs = (SplatUndef != 0);
7405   while (sz > 8) {
7406 
7407     unsigned HalfSize = sz / 2;
7408     APInt HighValue = SplatValue.lshr(HalfSize).trunc(HalfSize);
7409     APInt LowValue = SplatValue.trunc(HalfSize);
7410     APInt HighUndef = SplatUndef.lshr(HalfSize).trunc(HalfSize);
7411     APInt LowUndef = SplatUndef.trunc(HalfSize);
7412 
7413     // If the two halves do not match (ignoring undef bits), stop here.
7414     if ((HighValue & ~LowUndef) != (LowValue & ~HighUndef) ||
7415         MinSplatBits > HalfSize)
7416       break;
7417 
7418     SplatValue = HighValue | LowValue;
7419     SplatUndef = HighUndef & LowUndef;
7420 
7421     sz = HalfSize;
7422   }
7423 
7424   SplatBitSize = sz;
7425   return true;
7426 }
7427 
7428 SDValue BuildVectorSDNode::getSplatValue(BitVector *UndefElements) const {
7429   if (UndefElements) {
7430     UndefElements->clear();
7431     UndefElements->resize(getNumOperands());
7432   }
7433   SDValue Splatted;
7434   for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
7435     SDValue Op = getOperand(i);
7436     if (Op.isUndef()) {
7437       if (UndefElements)
7438         (*UndefElements)[i] = true;
7439     } else if (!Splatted) {
7440       Splatted = Op;
7441     } else if (Splatted != Op) {
7442       return SDValue();
7443     }
7444   }
7445 
7446   if (!Splatted) {
7447     assert(getOperand(0).isUndef() &&
7448            "Can only have a splat without a constant for all undefs.");
7449     return getOperand(0);
7450   }
7451 
7452   return Splatted;
7453 }
7454 
7455 ConstantSDNode *
7456 BuildVectorSDNode::getConstantSplatNode(BitVector *UndefElements) const {
7457   return dyn_cast_or_null<ConstantSDNode>(getSplatValue(UndefElements));
7458 }
7459 
7460 ConstantFPSDNode *
7461 BuildVectorSDNode::getConstantFPSplatNode(BitVector *UndefElements) const {
7462   return dyn_cast_or_null<ConstantFPSDNode>(getSplatValue(UndefElements));
7463 }
7464 
7465 int32_t
7466 BuildVectorSDNode::getConstantFPSplatPow2ToLog2Int(BitVector *UndefElements,
7467                                                    uint32_t BitWidth) const {
7468   if (ConstantFPSDNode *CN =
7469           dyn_cast_or_null<ConstantFPSDNode>(getSplatValue(UndefElements))) {
7470     bool IsExact;
7471     APSInt IntVal(BitWidth);
7472     const APFloat &APF = CN->getValueAPF();
7473     if (APF.convertToInteger(IntVal, APFloat::rmTowardZero, &IsExact) !=
7474             APFloat::opOK ||
7475         !IsExact)
7476       return -1;
7477 
7478     return IntVal.exactLogBase2();
7479   }
7480   return -1;
7481 }
7482 
7483 bool BuildVectorSDNode::isConstant() const {
7484   for (const SDValue &Op : op_values()) {
7485     unsigned Opc = Op.getOpcode();
7486     if (Opc != ISD::UNDEF && Opc != ISD::Constant && Opc != ISD::ConstantFP)
7487       return false;
7488   }
7489   return true;
7490 }
7491 
7492 bool ShuffleVectorSDNode::isSplatMask(const int *Mask, EVT VT) {
7493   // Find the first non-undef value in the shuffle mask.
7494   unsigned i, e;
7495   for (i = 0, e = VT.getVectorNumElements(); i != e && Mask[i] < 0; ++i)
7496     /* search */;
7497 
7498   assert(i != e && "VECTOR_SHUFFLE node with all undef indices!");
7499 
7500   // Make sure all remaining elements are either undef or the same as the first
7501   // non-undef value.
7502   for (int Idx = Mask[i]; i != e; ++i)
7503     if (Mask[i] >= 0 && Mask[i] != Idx)
7504       return false;
7505   return true;
7506 }
7507 
7508 // \brief Returns the SDNode if it is a constant integer BuildVector
7509 // or constant integer.
7510 SDNode *SelectionDAG::isConstantIntBuildVectorOrConstantInt(SDValue N) {
7511   if (isa<ConstantSDNode>(N))
7512     return N.getNode();
7513   if (ISD::isBuildVectorOfConstantSDNodes(N.getNode()))
7514     return N.getNode();
7515   // Treat a GlobalAddress supporting constant offset folding as a
7516   // constant integer.
7517   if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N))
7518     if (GA->getOpcode() == ISD::GlobalAddress &&
7519         TLI->isOffsetFoldingLegal(GA))
7520       return GA;
7521   return nullptr;
7522 }
7523 
7524 SDNode *SelectionDAG::isConstantFPBuildVectorOrConstantFP(SDValue N) {
7525   if (isa<ConstantFPSDNode>(N))
7526     return N.getNode();
7527 
7528   if (ISD::isBuildVectorOfConstantFPSDNodes(N.getNode()))
7529     return N.getNode();
7530 
7531   return nullptr;
7532 }
7533 
7534 #ifndef NDEBUG
7535 static void checkForCyclesHelper(const SDNode *N,
7536                                  SmallPtrSetImpl<const SDNode*> &Visited,
7537                                  SmallPtrSetImpl<const SDNode*> &Checked,
7538                                  const llvm::SelectionDAG *DAG) {
7539   // If this node has already been checked, don't check it again.
7540   if (Checked.count(N))
7541     return;
7542 
7543   // If a node has already been visited on this depth-first walk, reject it as
7544   // a cycle.
7545   if (!Visited.insert(N).second) {
7546     errs() << "Detected cycle in SelectionDAG\n";
7547     dbgs() << "Offending node:\n";
7548     N->dumprFull(DAG); dbgs() << "\n";
7549     abort();
7550   }
7551 
7552   for (const SDValue &Op : N->op_values())
7553     checkForCyclesHelper(Op.getNode(), Visited, Checked, DAG);
7554 
7555   Checked.insert(N);
7556   Visited.erase(N);
7557 }
7558 #endif
7559 
7560 void llvm::checkForCycles(const llvm::SDNode *N,
7561                           const llvm::SelectionDAG *DAG,
7562                           bool force) {
7563 #ifndef NDEBUG
7564   bool check = force;
7565 #ifdef EXPENSIVE_CHECKS
7566   check = true;
7567 #endif  // EXPENSIVE_CHECKS
7568   if (check) {
7569     assert(N && "Checking nonexistent SDNode");
7570     SmallPtrSet<const SDNode*, 32> visited;
7571     SmallPtrSet<const SDNode*, 32> checked;
7572     checkForCyclesHelper(N, visited, checked, DAG);
7573   }
7574 #endif  // !NDEBUG
7575 }
7576 
7577 void llvm::checkForCycles(const llvm::SelectionDAG *DAG, bool force) {
7578   checkForCycles(DAG->getRoot().getNode(), DAG, force);
7579 }
7580