1 //===- SelectionDAG.cpp - Implement the SelectionDAG data structures ------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements the SelectionDAG class. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "llvm/CodeGen/SelectionDAG.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/APSInt.h" 18 #include "llvm/ADT/ArrayRef.h" 19 #include "llvm/ADT/BitVector.h" 20 #include "llvm/ADT/FoldingSet.h" 21 #include "llvm/ADT/None.h" 22 #include "llvm/ADT/STLExtras.h" 23 #include "llvm/ADT/SmallPtrSet.h" 24 #include "llvm/ADT/SmallVector.h" 25 #include "llvm/ADT/Triple.h" 26 #include "llvm/ADT/Twine.h" 27 #include "llvm/Analysis/BlockFrequencyInfo.h" 28 #include "llvm/Analysis/MemoryLocation.h" 29 #include "llvm/Analysis/ProfileSummaryInfo.h" 30 #include "llvm/Analysis/ValueTracking.h" 31 #include "llvm/CodeGen/Analysis.h" 32 #include "llvm/CodeGen/FunctionLoweringInfo.h" 33 #include "llvm/CodeGen/ISDOpcodes.h" 34 #include "llvm/CodeGen/MachineBasicBlock.h" 35 #include "llvm/CodeGen/MachineConstantPool.h" 36 #include "llvm/CodeGen/MachineFrameInfo.h" 37 #include "llvm/CodeGen/MachineFunction.h" 38 #include "llvm/CodeGen/MachineMemOperand.h" 39 #include "llvm/CodeGen/RuntimeLibcalls.h" 40 #include "llvm/CodeGen/SelectionDAGAddressAnalysis.h" 41 #include "llvm/CodeGen/SelectionDAGNodes.h" 42 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 43 #include "llvm/CodeGen/TargetFrameLowering.h" 44 #include "llvm/CodeGen/TargetLowering.h" 45 #include "llvm/CodeGen/TargetRegisterInfo.h" 46 #include "llvm/CodeGen/TargetSubtargetInfo.h" 47 #include "llvm/CodeGen/ValueTypes.h" 48 #include "llvm/IR/Constant.h" 49 #include "llvm/IR/Constants.h" 50 #include "llvm/IR/DataLayout.h" 51 #include "llvm/IR/DebugInfoMetadata.h" 52 #include "llvm/IR/DebugLoc.h" 53 #include "llvm/IR/DerivedTypes.h" 54 #include "llvm/IR/Function.h" 55 #include "llvm/IR/GlobalValue.h" 56 #include "llvm/IR/Metadata.h" 57 #include "llvm/IR/Type.h" 58 #include "llvm/IR/Value.h" 59 #include "llvm/Support/Casting.h" 60 #include "llvm/Support/CodeGen.h" 61 #include "llvm/Support/Compiler.h" 62 #include "llvm/Support/Debug.h" 63 #include "llvm/Support/ErrorHandling.h" 64 #include "llvm/Support/KnownBits.h" 65 #include "llvm/Support/MachineValueType.h" 66 #include "llvm/Support/ManagedStatic.h" 67 #include "llvm/Support/MathExtras.h" 68 #include "llvm/Support/Mutex.h" 69 #include "llvm/Support/raw_ostream.h" 70 #include "llvm/Target/TargetMachine.h" 71 #include "llvm/Target/TargetOptions.h" 72 #include "llvm/Transforms/Utils/SizeOpts.h" 73 #include <algorithm> 74 #include <cassert> 75 #include <cstdint> 76 #include <cstdlib> 77 #include <limits> 78 #include <set> 79 #include <string> 80 #include <utility> 81 #include <vector> 82 83 using namespace llvm; 84 85 /// makeVTList - Return an instance of the SDVTList struct initialized with the 86 /// specified members. 87 static SDVTList makeVTList(const EVT *VTs, unsigned NumVTs) { 88 SDVTList Res = {VTs, NumVTs}; 89 return Res; 90 } 91 92 // Default null implementations of the callbacks. 93 void SelectionDAG::DAGUpdateListener::NodeDeleted(SDNode*, SDNode*) {} 94 void SelectionDAG::DAGUpdateListener::NodeUpdated(SDNode*) {} 95 void SelectionDAG::DAGUpdateListener::NodeInserted(SDNode *) {} 96 97 void SelectionDAG::DAGNodeDeletedListener::anchor() {} 98 99 #define DEBUG_TYPE "selectiondag" 100 101 static cl::opt<bool> EnableMemCpyDAGOpt("enable-memcpy-dag-opt", 102 cl::Hidden, cl::init(true), 103 cl::desc("Gang up loads and stores generated by inlining of memcpy")); 104 105 static cl::opt<int> MaxLdStGlue("ldstmemcpy-glue-max", 106 cl::desc("Number limit for gluing ld/st of memcpy."), 107 cl::Hidden, cl::init(0)); 108 109 static void NewSDValueDbgMsg(SDValue V, StringRef Msg, SelectionDAG *G) { 110 LLVM_DEBUG(dbgs() << Msg; V.getNode()->dump(G);); 111 } 112 113 //===----------------------------------------------------------------------===// 114 // ConstantFPSDNode Class 115 //===----------------------------------------------------------------------===// 116 117 /// isExactlyValue - We don't rely on operator== working on double values, as 118 /// it returns true for things that are clearly not equal, like -0.0 and 0.0. 119 /// As such, this method can be used to do an exact bit-for-bit comparison of 120 /// two floating point values. 121 bool ConstantFPSDNode::isExactlyValue(const APFloat& V) const { 122 return getValueAPF().bitwiseIsEqual(V); 123 } 124 125 bool ConstantFPSDNode::isValueValidForType(EVT VT, 126 const APFloat& Val) { 127 assert(VT.isFloatingPoint() && "Can only convert between FP types"); 128 129 // convert modifies in place, so make a copy. 130 APFloat Val2 = APFloat(Val); 131 bool losesInfo; 132 (void) Val2.convert(SelectionDAG::EVTToAPFloatSemantics(VT), 133 APFloat::rmNearestTiesToEven, 134 &losesInfo); 135 return !losesInfo; 136 } 137 138 //===----------------------------------------------------------------------===// 139 // ISD Namespace 140 //===----------------------------------------------------------------------===// 141 142 bool ISD::isConstantSplatVector(const SDNode *N, APInt &SplatVal) { 143 if (N->getOpcode() == ISD::SPLAT_VECTOR) { 144 unsigned EltSize = 145 N->getValueType(0).getVectorElementType().getSizeInBits(); 146 if (auto *Op0 = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 147 SplatVal = Op0->getAPIntValue().truncOrSelf(EltSize); 148 return true; 149 } 150 if (auto *Op0 = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) { 151 SplatVal = Op0->getValueAPF().bitcastToAPInt().truncOrSelf(EltSize); 152 return true; 153 } 154 } 155 156 auto *BV = dyn_cast<BuildVectorSDNode>(N); 157 if (!BV) 158 return false; 159 160 APInt SplatUndef; 161 unsigned SplatBitSize; 162 bool HasUndefs; 163 unsigned EltSize = N->getValueType(0).getVectorElementType().getSizeInBits(); 164 return BV->isConstantSplat(SplatVal, SplatUndef, SplatBitSize, HasUndefs, 165 EltSize) && 166 EltSize == SplatBitSize; 167 } 168 169 // FIXME: AllOnes and AllZeros duplicate a lot of code. Could these be 170 // specializations of the more general isConstantSplatVector()? 171 172 bool ISD::isConstantSplatVectorAllOnes(const SDNode *N, bool BuildVectorOnly) { 173 // Look through a bit convert. 174 while (N->getOpcode() == ISD::BITCAST) 175 N = N->getOperand(0).getNode(); 176 177 if (!BuildVectorOnly && N->getOpcode() == ISD::SPLAT_VECTOR) { 178 APInt SplatVal; 179 return isConstantSplatVector(N, SplatVal) && SplatVal.isAllOnes(); 180 } 181 182 if (N->getOpcode() != ISD::BUILD_VECTOR) return false; 183 184 unsigned i = 0, e = N->getNumOperands(); 185 186 // Skip over all of the undef values. 187 while (i != e && N->getOperand(i).isUndef()) 188 ++i; 189 190 // Do not accept an all-undef vector. 191 if (i == e) return false; 192 193 // Do not accept build_vectors that aren't all constants or which have non-~0 194 // elements. We have to be a bit careful here, as the type of the constant 195 // may not be the same as the type of the vector elements due to type 196 // legalization (the elements are promoted to a legal type for the target and 197 // a vector of a type may be legal when the base element type is not). 198 // We only want to check enough bits to cover the vector elements, because 199 // we care if the resultant vector is all ones, not whether the individual 200 // constants are. 201 SDValue NotZero = N->getOperand(i); 202 unsigned EltSize = N->getValueType(0).getScalarSizeInBits(); 203 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(NotZero)) { 204 if (CN->getAPIntValue().countTrailingOnes() < EltSize) 205 return false; 206 } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(NotZero)) { 207 if (CFPN->getValueAPF().bitcastToAPInt().countTrailingOnes() < EltSize) 208 return false; 209 } else 210 return false; 211 212 // Okay, we have at least one ~0 value, check to see if the rest match or are 213 // undefs. Even with the above element type twiddling, this should be OK, as 214 // the same type legalization should have applied to all the elements. 215 for (++i; i != e; ++i) 216 if (N->getOperand(i) != NotZero && !N->getOperand(i).isUndef()) 217 return false; 218 return true; 219 } 220 221 bool ISD::isConstantSplatVectorAllZeros(const SDNode *N, bool BuildVectorOnly) { 222 // Look through a bit convert. 223 while (N->getOpcode() == ISD::BITCAST) 224 N = N->getOperand(0).getNode(); 225 226 if (!BuildVectorOnly && N->getOpcode() == ISD::SPLAT_VECTOR) { 227 APInt SplatVal; 228 return isConstantSplatVector(N, SplatVal) && SplatVal.isZero(); 229 } 230 231 if (N->getOpcode() != ISD::BUILD_VECTOR) return false; 232 233 bool IsAllUndef = true; 234 for (const SDValue &Op : N->op_values()) { 235 if (Op.isUndef()) 236 continue; 237 IsAllUndef = false; 238 // Do not accept build_vectors that aren't all constants or which have non-0 239 // elements. We have to be a bit careful here, as the type of the constant 240 // may not be the same as the type of the vector elements due to type 241 // legalization (the elements are promoted to a legal type for the target 242 // and a vector of a type may be legal when the base element type is not). 243 // We only want to check enough bits to cover the vector elements, because 244 // we care if the resultant vector is all zeros, not whether the individual 245 // constants are. 246 unsigned EltSize = N->getValueType(0).getScalarSizeInBits(); 247 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op)) { 248 if (CN->getAPIntValue().countTrailingZeros() < EltSize) 249 return false; 250 } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(Op)) { 251 if (CFPN->getValueAPF().bitcastToAPInt().countTrailingZeros() < EltSize) 252 return false; 253 } else 254 return false; 255 } 256 257 // Do not accept an all-undef vector. 258 if (IsAllUndef) 259 return false; 260 return true; 261 } 262 263 bool ISD::isBuildVectorAllOnes(const SDNode *N) { 264 return isConstantSplatVectorAllOnes(N, /*BuildVectorOnly*/ true); 265 } 266 267 bool ISD::isBuildVectorAllZeros(const SDNode *N) { 268 return isConstantSplatVectorAllZeros(N, /*BuildVectorOnly*/ true); 269 } 270 271 bool ISD::isBuildVectorOfConstantSDNodes(const SDNode *N) { 272 if (N->getOpcode() != ISD::BUILD_VECTOR) 273 return false; 274 275 for (const SDValue &Op : N->op_values()) { 276 if (Op.isUndef()) 277 continue; 278 if (!isa<ConstantSDNode>(Op)) 279 return false; 280 } 281 return true; 282 } 283 284 bool ISD::isBuildVectorOfConstantFPSDNodes(const SDNode *N) { 285 if (N->getOpcode() != ISD::BUILD_VECTOR) 286 return false; 287 288 for (const SDValue &Op : N->op_values()) { 289 if (Op.isUndef()) 290 continue; 291 if (!isa<ConstantFPSDNode>(Op)) 292 return false; 293 } 294 return true; 295 } 296 297 bool ISD::allOperandsUndef(const SDNode *N) { 298 // Return false if the node has no operands. 299 // This is "logically inconsistent" with the definition of "all" but 300 // is probably the desired behavior. 301 if (N->getNumOperands() == 0) 302 return false; 303 return all_of(N->op_values(), [](SDValue Op) { return Op.isUndef(); }); 304 } 305 306 bool ISD::matchUnaryPredicate(SDValue Op, 307 std::function<bool(ConstantSDNode *)> Match, 308 bool AllowUndefs) { 309 // FIXME: Add support for scalar UNDEF cases? 310 if (auto *Cst = dyn_cast<ConstantSDNode>(Op)) 311 return Match(Cst); 312 313 // FIXME: Add support for vector UNDEF cases? 314 if (ISD::BUILD_VECTOR != Op.getOpcode() && 315 ISD::SPLAT_VECTOR != Op.getOpcode()) 316 return false; 317 318 EVT SVT = Op.getValueType().getScalarType(); 319 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) { 320 if (AllowUndefs && Op.getOperand(i).isUndef()) { 321 if (!Match(nullptr)) 322 return false; 323 continue; 324 } 325 326 auto *Cst = dyn_cast<ConstantSDNode>(Op.getOperand(i)); 327 if (!Cst || Cst->getValueType(0) != SVT || !Match(Cst)) 328 return false; 329 } 330 return true; 331 } 332 333 bool ISD::matchBinaryPredicate( 334 SDValue LHS, SDValue RHS, 335 std::function<bool(ConstantSDNode *, ConstantSDNode *)> Match, 336 bool AllowUndefs, bool AllowTypeMismatch) { 337 if (!AllowTypeMismatch && LHS.getValueType() != RHS.getValueType()) 338 return false; 339 340 // TODO: Add support for scalar UNDEF cases? 341 if (auto *LHSCst = dyn_cast<ConstantSDNode>(LHS)) 342 if (auto *RHSCst = dyn_cast<ConstantSDNode>(RHS)) 343 return Match(LHSCst, RHSCst); 344 345 // TODO: Add support for vector UNDEF cases? 346 if (LHS.getOpcode() != RHS.getOpcode() || 347 (LHS.getOpcode() != ISD::BUILD_VECTOR && 348 LHS.getOpcode() != ISD::SPLAT_VECTOR)) 349 return false; 350 351 EVT SVT = LHS.getValueType().getScalarType(); 352 for (unsigned i = 0, e = LHS.getNumOperands(); i != e; ++i) { 353 SDValue LHSOp = LHS.getOperand(i); 354 SDValue RHSOp = RHS.getOperand(i); 355 bool LHSUndef = AllowUndefs && LHSOp.isUndef(); 356 bool RHSUndef = AllowUndefs && RHSOp.isUndef(); 357 auto *LHSCst = dyn_cast<ConstantSDNode>(LHSOp); 358 auto *RHSCst = dyn_cast<ConstantSDNode>(RHSOp); 359 if ((!LHSCst && !LHSUndef) || (!RHSCst && !RHSUndef)) 360 return false; 361 if (!AllowTypeMismatch && (LHSOp.getValueType() != SVT || 362 LHSOp.getValueType() != RHSOp.getValueType())) 363 return false; 364 if (!Match(LHSCst, RHSCst)) 365 return false; 366 } 367 return true; 368 } 369 370 ISD::NodeType ISD::getVecReduceBaseOpcode(unsigned VecReduceOpcode) { 371 switch (VecReduceOpcode) { 372 default: 373 llvm_unreachable("Expected VECREDUCE opcode"); 374 case ISD::VECREDUCE_FADD: 375 case ISD::VECREDUCE_SEQ_FADD: 376 case ISD::VP_REDUCE_FADD: 377 case ISD::VP_REDUCE_SEQ_FADD: 378 return ISD::FADD; 379 case ISD::VECREDUCE_FMUL: 380 case ISD::VECREDUCE_SEQ_FMUL: 381 case ISD::VP_REDUCE_FMUL: 382 case ISD::VP_REDUCE_SEQ_FMUL: 383 return ISD::FMUL; 384 case ISD::VECREDUCE_ADD: 385 case ISD::VP_REDUCE_ADD: 386 return ISD::ADD; 387 case ISD::VECREDUCE_MUL: 388 case ISD::VP_REDUCE_MUL: 389 return ISD::MUL; 390 case ISD::VECREDUCE_AND: 391 case ISD::VP_REDUCE_AND: 392 return ISD::AND; 393 case ISD::VECREDUCE_OR: 394 case ISD::VP_REDUCE_OR: 395 return ISD::OR; 396 case ISD::VECREDUCE_XOR: 397 case ISD::VP_REDUCE_XOR: 398 return ISD::XOR; 399 case ISD::VECREDUCE_SMAX: 400 case ISD::VP_REDUCE_SMAX: 401 return ISD::SMAX; 402 case ISD::VECREDUCE_SMIN: 403 case ISD::VP_REDUCE_SMIN: 404 return ISD::SMIN; 405 case ISD::VECREDUCE_UMAX: 406 case ISD::VP_REDUCE_UMAX: 407 return ISD::UMAX; 408 case ISD::VECREDUCE_UMIN: 409 case ISD::VP_REDUCE_UMIN: 410 return ISD::UMIN; 411 case ISD::VECREDUCE_FMAX: 412 case ISD::VP_REDUCE_FMAX: 413 return ISD::FMAXNUM; 414 case ISD::VECREDUCE_FMIN: 415 case ISD::VP_REDUCE_FMIN: 416 return ISD::FMINNUM; 417 } 418 } 419 420 bool ISD::isVPOpcode(unsigned Opcode) { 421 switch (Opcode) { 422 default: 423 return false; 424 #define BEGIN_REGISTER_VP_SDNODE(VPSD, ...) \ 425 case ISD::VPSD: \ 426 return true; 427 #include "llvm/IR/VPIntrinsics.def" 428 } 429 } 430 431 bool ISD::isVPBinaryOp(unsigned Opcode) { 432 switch (Opcode) { 433 default: 434 break; 435 #define BEGIN_REGISTER_VP_SDNODE(VPSD, ...) case ISD::VPSD: 436 #define VP_PROPERTY_BINARYOP return true; 437 #define END_REGISTER_VP_SDNODE(VPSD) break; 438 #include "llvm/IR/VPIntrinsics.def" 439 } 440 return false; 441 } 442 443 bool ISD::isVPReduction(unsigned Opcode) { 444 switch (Opcode) { 445 default: 446 break; 447 #define BEGIN_REGISTER_VP_SDNODE(VPSD, ...) case ISD::VPSD: 448 #define VP_PROPERTY_REDUCTION(STARTPOS, ...) return true; 449 #define END_REGISTER_VP_SDNODE(VPSD) break; 450 #include "llvm/IR/VPIntrinsics.def" 451 } 452 return false; 453 } 454 455 /// The operand position of the vector mask. 456 Optional<unsigned> ISD::getVPMaskIdx(unsigned Opcode) { 457 switch (Opcode) { 458 default: 459 return None; 460 #define BEGIN_REGISTER_VP_SDNODE(VPSD, LEGALPOS, TDNAME, MASKPOS, ...) \ 461 case ISD::VPSD: \ 462 return MASKPOS; 463 #include "llvm/IR/VPIntrinsics.def" 464 } 465 } 466 467 /// The operand position of the explicit vector length parameter. 468 Optional<unsigned> ISD::getVPExplicitVectorLengthIdx(unsigned Opcode) { 469 switch (Opcode) { 470 default: 471 return None; 472 #define BEGIN_REGISTER_VP_SDNODE(VPSD, LEGALPOS, TDNAME, MASKPOS, EVLPOS) \ 473 case ISD::VPSD: \ 474 return EVLPOS; 475 #include "llvm/IR/VPIntrinsics.def" 476 } 477 } 478 479 ISD::NodeType ISD::getExtForLoadExtType(bool IsFP, ISD::LoadExtType ExtType) { 480 switch (ExtType) { 481 case ISD::EXTLOAD: 482 return IsFP ? ISD::FP_EXTEND : ISD::ANY_EXTEND; 483 case ISD::SEXTLOAD: 484 return ISD::SIGN_EXTEND; 485 case ISD::ZEXTLOAD: 486 return ISD::ZERO_EXTEND; 487 default: 488 break; 489 } 490 491 llvm_unreachable("Invalid LoadExtType"); 492 } 493 494 ISD::CondCode ISD::getSetCCSwappedOperands(ISD::CondCode Operation) { 495 // To perform this operation, we just need to swap the L and G bits of the 496 // operation. 497 unsigned OldL = (Operation >> 2) & 1; 498 unsigned OldG = (Operation >> 1) & 1; 499 return ISD::CondCode((Operation & ~6) | // Keep the N, U, E bits 500 (OldL << 1) | // New G bit 501 (OldG << 2)); // New L bit. 502 } 503 504 static ISD::CondCode getSetCCInverseImpl(ISD::CondCode Op, bool isIntegerLike) { 505 unsigned Operation = Op; 506 if (isIntegerLike) 507 Operation ^= 7; // Flip L, G, E bits, but not U. 508 else 509 Operation ^= 15; // Flip all of the condition bits. 510 511 if (Operation > ISD::SETTRUE2) 512 Operation &= ~8; // Don't let N and U bits get set. 513 514 return ISD::CondCode(Operation); 515 } 516 517 ISD::CondCode ISD::getSetCCInverse(ISD::CondCode Op, EVT Type) { 518 return getSetCCInverseImpl(Op, Type.isInteger()); 519 } 520 521 ISD::CondCode ISD::GlobalISel::getSetCCInverse(ISD::CondCode Op, 522 bool isIntegerLike) { 523 return getSetCCInverseImpl(Op, isIntegerLike); 524 } 525 526 /// For an integer comparison, return 1 if the comparison is a signed operation 527 /// and 2 if the result is an unsigned comparison. Return zero if the operation 528 /// does not depend on the sign of the input (setne and seteq). 529 static int isSignedOp(ISD::CondCode Opcode) { 530 switch (Opcode) { 531 default: llvm_unreachable("Illegal integer setcc operation!"); 532 case ISD::SETEQ: 533 case ISD::SETNE: return 0; 534 case ISD::SETLT: 535 case ISD::SETLE: 536 case ISD::SETGT: 537 case ISD::SETGE: return 1; 538 case ISD::SETULT: 539 case ISD::SETULE: 540 case ISD::SETUGT: 541 case ISD::SETUGE: return 2; 542 } 543 } 544 545 ISD::CondCode ISD::getSetCCOrOperation(ISD::CondCode Op1, ISD::CondCode Op2, 546 EVT Type) { 547 bool IsInteger = Type.isInteger(); 548 if (IsInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3) 549 // Cannot fold a signed integer setcc with an unsigned integer setcc. 550 return ISD::SETCC_INVALID; 551 552 unsigned Op = Op1 | Op2; // Combine all of the condition bits. 553 554 // If the N and U bits get set, then the resultant comparison DOES suddenly 555 // care about orderedness, and it is true when ordered. 556 if (Op > ISD::SETTRUE2) 557 Op &= ~16; // Clear the U bit if the N bit is set. 558 559 // Canonicalize illegal integer setcc's. 560 if (IsInteger && Op == ISD::SETUNE) // e.g. SETUGT | SETULT 561 Op = ISD::SETNE; 562 563 return ISD::CondCode(Op); 564 } 565 566 ISD::CondCode ISD::getSetCCAndOperation(ISD::CondCode Op1, ISD::CondCode Op2, 567 EVT Type) { 568 bool IsInteger = Type.isInteger(); 569 if (IsInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3) 570 // Cannot fold a signed setcc with an unsigned setcc. 571 return ISD::SETCC_INVALID; 572 573 // Combine all of the condition bits. 574 ISD::CondCode Result = ISD::CondCode(Op1 & Op2); 575 576 // Canonicalize illegal integer setcc's. 577 if (IsInteger) { 578 switch (Result) { 579 default: break; 580 case ISD::SETUO : Result = ISD::SETFALSE; break; // SETUGT & SETULT 581 case ISD::SETOEQ: // SETEQ & SETU[LG]E 582 case ISD::SETUEQ: Result = ISD::SETEQ ; break; // SETUGE & SETULE 583 case ISD::SETOLT: Result = ISD::SETULT ; break; // SETULT & SETNE 584 case ISD::SETOGT: Result = ISD::SETUGT ; break; // SETUGT & SETNE 585 } 586 } 587 588 return Result; 589 } 590 591 //===----------------------------------------------------------------------===// 592 // SDNode Profile Support 593 //===----------------------------------------------------------------------===// 594 595 /// AddNodeIDOpcode - Add the node opcode to the NodeID data. 596 static void AddNodeIDOpcode(FoldingSetNodeID &ID, unsigned OpC) { 597 ID.AddInteger(OpC); 598 } 599 600 /// AddNodeIDValueTypes - Value type lists are intern'd so we can represent them 601 /// solely with their pointer. 602 static void AddNodeIDValueTypes(FoldingSetNodeID &ID, SDVTList VTList) { 603 ID.AddPointer(VTList.VTs); 604 } 605 606 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data. 607 static void AddNodeIDOperands(FoldingSetNodeID &ID, 608 ArrayRef<SDValue> Ops) { 609 for (auto& Op : Ops) { 610 ID.AddPointer(Op.getNode()); 611 ID.AddInteger(Op.getResNo()); 612 } 613 } 614 615 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data. 616 static void AddNodeIDOperands(FoldingSetNodeID &ID, 617 ArrayRef<SDUse> Ops) { 618 for (auto& Op : Ops) { 619 ID.AddPointer(Op.getNode()); 620 ID.AddInteger(Op.getResNo()); 621 } 622 } 623 624 static void AddNodeIDNode(FoldingSetNodeID &ID, unsigned short OpC, 625 SDVTList VTList, ArrayRef<SDValue> OpList) { 626 AddNodeIDOpcode(ID, OpC); 627 AddNodeIDValueTypes(ID, VTList); 628 AddNodeIDOperands(ID, OpList); 629 } 630 631 /// If this is an SDNode with special info, add this info to the NodeID data. 632 static void AddNodeIDCustom(FoldingSetNodeID &ID, const SDNode *N) { 633 switch (N->getOpcode()) { 634 case ISD::TargetExternalSymbol: 635 case ISD::ExternalSymbol: 636 case ISD::MCSymbol: 637 llvm_unreachable("Should only be used on nodes with operands"); 638 default: break; // Normal nodes don't need extra info. 639 case ISD::TargetConstant: 640 case ISD::Constant: { 641 const ConstantSDNode *C = cast<ConstantSDNode>(N); 642 ID.AddPointer(C->getConstantIntValue()); 643 ID.AddBoolean(C->isOpaque()); 644 break; 645 } 646 case ISD::TargetConstantFP: 647 case ISD::ConstantFP: 648 ID.AddPointer(cast<ConstantFPSDNode>(N)->getConstantFPValue()); 649 break; 650 case ISD::TargetGlobalAddress: 651 case ISD::GlobalAddress: 652 case ISD::TargetGlobalTLSAddress: 653 case ISD::GlobalTLSAddress: { 654 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N); 655 ID.AddPointer(GA->getGlobal()); 656 ID.AddInteger(GA->getOffset()); 657 ID.AddInteger(GA->getTargetFlags()); 658 break; 659 } 660 case ISD::BasicBlock: 661 ID.AddPointer(cast<BasicBlockSDNode>(N)->getBasicBlock()); 662 break; 663 case ISD::Register: 664 ID.AddInteger(cast<RegisterSDNode>(N)->getReg()); 665 break; 666 case ISD::RegisterMask: 667 ID.AddPointer(cast<RegisterMaskSDNode>(N)->getRegMask()); 668 break; 669 case ISD::SRCVALUE: 670 ID.AddPointer(cast<SrcValueSDNode>(N)->getValue()); 671 break; 672 case ISD::FrameIndex: 673 case ISD::TargetFrameIndex: 674 ID.AddInteger(cast<FrameIndexSDNode>(N)->getIndex()); 675 break; 676 case ISD::LIFETIME_START: 677 case ISD::LIFETIME_END: 678 if (cast<LifetimeSDNode>(N)->hasOffset()) { 679 ID.AddInteger(cast<LifetimeSDNode>(N)->getSize()); 680 ID.AddInteger(cast<LifetimeSDNode>(N)->getOffset()); 681 } 682 break; 683 case ISD::PSEUDO_PROBE: 684 ID.AddInteger(cast<PseudoProbeSDNode>(N)->getGuid()); 685 ID.AddInteger(cast<PseudoProbeSDNode>(N)->getIndex()); 686 ID.AddInteger(cast<PseudoProbeSDNode>(N)->getAttributes()); 687 break; 688 case ISD::JumpTable: 689 case ISD::TargetJumpTable: 690 ID.AddInteger(cast<JumpTableSDNode>(N)->getIndex()); 691 ID.AddInteger(cast<JumpTableSDNode>(N)->getTargetFlags()); 692 break; 693 case ISD::ConstantPool: 694 case ISD::TargetConstantPool: { 695 const ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N); 696 ID.AddInteger(CP->getAlign().value()); 697 ID.AddInteger(CP->getOffset()); 698 if (CP->isMachineConstantPoolEntry()) 699 CP->getMachineCPVal()->addSelectionDAGCSEId(ID); 700 else 701 ID.AddPointer(CP->getConstVal()); 702 ID.AddInteger(CP->getTargetFlags()); 703 break; 704 } 705 case ISD::TargetIndex: { 706 const TargetIndexSDNode *TI = cast<TargetIndexSDNode>(N); 707 ID.AddInteger(TI->getIndex()); 708 ID.AddInteger(TI->getOffset()); 709 ID.AddInteger(TI->getTargetFlags()); 710 break; 711 } 712 case ISD::LOAD: { 713 const LoadSDNode *LD = cast<LoadSDNode>(N); 714 ID.AddInteger(LD->getMemoryVT().getRawBits()); 715 ID.AddInteger(LD->getRawSubclassData()); 716 ID.AddInteger(LD->getPointerInfo().getAddrSpace()); 717 break; 718 } 719 case ISD::STORE: { 720 const StoreSDNode *ST = cast<StoreSDNode>(N); 721 ID.AddInteger(ST->getMemoryVT().getRawBits()); 722 ID.AddInteger(ST->getRawSubclassData()); 723 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 724 break; 725 } 726 case ISD::VP_LOAD: { 727 const VPLoadSDNode *ELD = cast<VPLoadSDNode>(N); 728 ID.AddInteger(ELD->getMemoryVT().getRawBits()); 729 ID.AddInteger(ELD->getRawSubclassData()); 730 ID.AddInteger(ELD->getPointerInfo().getAddrSpace()); 731 break; 732 } 733 case ISD::VP_STORE: { 734 const VPStoreSDNode *EST = cast<VPStoreSDNode>(N); 735 ID.AddInteger(EST->getMemoryVT().getRawBits()); 736 ID.AddInteger(EST->getRawSubclassData()); 737 ID.AddInteger(EST->getPointerInfo().getAddrSpace()); 738 break; 739 } 740 case ISD::VP_GATHER: { 741 const VPGatherSDNode *EG = cast<VPGatherSDNode>(N); 742 ID.AddInteger(EG->getMemoryVT().getRawBits()); 743 ID.AddInteger(EG->getRawSubclassData()); 744 ID.AddInteger(EG->getPointerInfo().getAddrSpace()); 745 break; 746 } 747 case ISD::VP_SCATTER: { 748 const VPScatterSDNode *ES = cast<VPScatterSDNode>(N); 749 ID.AddInteger(ES->getMemoryVT().getRawBits()); 750 ID.AddInteger(ES->getRawSubclassData()); 751 ID.AddInteger(ES->getPointerInfo().getAddrSpace()); 752 break; 753 } 754 case ISD::MLOAD: { 755 const MaskedLoadSDNode *MLD = cast<MaskedLoadSDNode>(N); 756 ID.AddInteger(MLD->getMemoryVT().getRawBits()); 757 ID.AddInteger(MLD->getRawSubclassData()); 758 ID.AddInteger(MLD->getPointerInfo().getAddrSpace()); 759 break; 760 } 761 case ISD::MSTORE: { 762 const MaskedStoreSDNode *MST = cast<MaskedStoreSDNode>(N); 763 ID.AddInteger(MST->getMemoryVT().getRawBits()); 764 ID.AddInteger(MST->getRawSubclassData()); 765 ID.AddInteger(MST->getPointerInfo().getAddrSpace()); 766 break; 767 } 768 case ISD::MGATHER: { 769 const MaskedGatherSDNode *MG = cast<MaskedGatherSDNode>(N); 770 ID.AddInteger(MG->getMemoryVT().getRawBits()); 771 ID.AddInteger(MG->getRawSubclassData()); 772 ID.AddInteger(MG->getPointerInfo().getAddrSpace()); 773 break; 774 } 775 case ISD::MSCATTER: { 776 const MaskedScatterSDNode *MS = cast<MaskedScatterSDNode>(N); 777 ID.AddInteger(MS->getMemoryVT().getRawBits()); 778 ID.AddInteger(MS->getRawSubclassData()); 779 ID.AddInteger(MS->getPointerInfo().getAddrSpace()); 780 break; 781 } 782 case ISD::ATOMIC_CMP_SWAP: 783 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: 784 case ISD::ATOMIC_SWAP: 785 case ISD::ATOMIC_LOAD_ADD: 786 case ISD::ATOMIC_LOAD_SUB: 787 case ISD::ATOMIC_LOAD_AND: 788 case ISD::ATOMIC_LOAD_CLR: 789 case ISD::ATOMIC_LOAD_OR: 790 case ISD::ATOMIC_LOAD_XOR: 791 case ISD::ATOMIC_LOAD_NAND: 792 case ISD::ATOMIC_LOAD_MIN: 793 case ISD::ATOMIC_LOAD_MAX: 794 case ISD::ATOMIC_LOAD_UMIN: 795 case ISD::ATOMIC_LOAD_UMAX: 796 case ISD::ATOMIC_LOAD: 797 case ISD::ATOMIC_STORE: { 798 const AtomicSDNode *AT = cast<AtomicSDNode>(N); 799 ID.AddInteger(AT->getMemoryVT().getRawBits()); 800 ID.AddInteger(AT->getRawSubclassData()); 801 ID.AddInteger(AT->getPointerInfo().getAddrSpace()); 802 break; 803 } 804 case ISD::PREFETCH: { 805 const MemSDNode *PF = cast<MemSDNode>(N); 806 ID.AddInteger(PF->getPointerInfo().getAddrSpace()); 807 break; 808 } 809 case ISD::VECTOR_SHUFFLE: { 810 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); 811 for (unsigned i = 0, e = N->getValueType(0).getVectorNumElements(); 812 i != e; ++i) 813 ID.AddInteger(SVN->getMaskElt(i)); 814 break; 815 } 816 case ISD::TargetBlockAddress: 817 case ISD::BlockAddress: { 818 const BlockAddressSDNode *BA = cast<BlockAddressSDNode>(N); 819 ID.AddPointer(BA->getBlockAddress()); 820 ID.AddInteger(BA->getOffset()); 821 ID.AddInteger(BA->getTargetFlags()); 822 break; 823 } 824 } // end switch (N->getOpcode()) 825 826 // Target specific memory nodes could also have address spaces to check. 827 if (N->isTargetMemoryOpcode()) 828 ID.AddInteger(cast<MemSDNode>(N)->getPointerInfo().getAddrSpace()); 829 } 830 831 /// AddNodeIDNode - Generic routine for adding a nodes info to the NodeID 832 /// data. 833 static void AddNodeIDNode(FoldingSetNodeID &ID, const SDNode *N) { 834 AddNodeIDOpcode(ID, N->getOpcode()); 835 // Add the return value info. 836 AddNodeIDValueTypes(ID, N->getVTList()); 837 // Add the operand info. 838 AddNodeIDOperands(ID, N->ops()); 839 840 // Handle SDNode leafs with special info. 841 AddNodeIDCustom(ID, N); 842 } 843 844 //===----------------------------------------------------------------------===// 845 // SelectionDAG Class 846 //===----------------------------------------------------------------------===// 847 848 /// doNotCSE - Return true if CSE should not be performed for this node. 849 static bool doNotCSE(SDNode *N) { 850 if (N->getValueType(0) == MVT::Glue) 851 return true; // Never CSE anything that produces a flag. 852 853 switch (N->getOpcode()) { 854 default: break; 855 case ISD::HANDLENODE: 856 case ISD::EH_LABEL: 857 return true; // Never CSE these nodes. 858 } 859 860 // Check that remaining values produced are not flags. 861 for (unsigned i = 1, e = N->getNumValues(); i != e; ++i) 862 if (N->getValueType(i) == MVT::Glue) 863 return true; // Never CSE anything that produces a flag. 864 865 return false; 866 } 867 868 /// RemoveDeadNodes - This method deletes all unreachable nodes in the 869 /// SelectionDAG. 870 void SelectionDAG::RemoveDeadNodes() { 871 // Create a dummy node (which is not added to allnodes), that adds a reference 872 // to the root node, preventing it from being deleted. 873 HandleSDNode Dummy(getRoot()); 874 875 SmallVector<SDNode*, 128> DeadNodes; 876 877 // Add all obviously-dead nodes to the DeadNodes worklist. 878 for (SDNode &Node : allnodes()) 879 if (Node.use_empty()) 880 DeadNodes.push_back(&Node); 881 882 RemoveDeadNodes(DeadNodes); 883 884 // If the root changed (e.g. it was a dead load, update the root). 885 setRoot(Dummy.getValue()); 886 } 887 888 /// RemoveDeadNodes - This method deletes the unreachable nodes in the 889 /// given list, and any nodes that become unreachable as a result. 890 void SelectionDAG::RemoveDeadNodes(SmallVectorImpl<SDNode *> &DeadNodes) { 891 892 // Process the worklist, deleting the nodes and adding their uses to the 893 // worklist. 894 while (!DeadNodes.empty()) { 895 SDNode *N = DeadNodes.pop_back_val(); 896 // Skip to next node if we've already managed to delete the node. This could 897 // happen if replacing a node causes a node previously added to the node to 898 // be deleted. 899 if (N->getOpcode() == ISD::DELETED_NODE) 900 continue; 901 902 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 903 DUL->NodeDeleted(N, nullptr); 904 905 // Take the node out of the appropriate CSE map. 906 RemoveNodeFromCSEMaps(N); 907 908 // Next, brutally remove the operand list. This is safe to do, as there are 909 // no cycles in the graph. 910 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) { 911 SDUse &Use = *I++; 912 SDNode *Operand = Use.getNode(); 913 Use.set(SDValue()); 914 915 // Now that we removed this operand, see if there are no uses of it left. 916 if (Operand->use_empty()) 917 DeadNodes.push_back(Operand); 918 } 919 920 DeallocateNode(N); 921 } 922 } 923 924 void SelectionDAG::RemoveDeadNode(SDNode *N){ 925 SmallVector<SDNode*, 16> DeadNodes(1, N); 926 927 // Create a dummy node that adds a reference to the root node, preventing 928 // it from being deleted. (This matters if the root is an operand of the 929 // dead node.) 930 HandleSDNode Dummy(getRoot()); 931 932 RemoveDeadNodes(DeadNodes); 933 } 934 935 void SelectionDAG::DeleteNode(SDNode *N) { 936 // First take this out of the appropriate CSE map. 937 RemoveNodeFromCSEMaps(N); 938 939 // Finally, remove uses due to operands of this node, remove from the 940 // AllNodes list, and delete the node. 941 DeleteNodeNotInCSEMaps(N); 942 } 943 944 void SelectionDAG::DeleteNodeNotInCSEMaps(SDNode *N) { 945 assert(N->getIterator() != AllNodes.begin() && 946 "Cannot delete the entry node!"); 947 assert(N->use_empty() && "Cannot delete a node that is not dead!"); 948 949 // Drop all of the operands and decrement used node's use counts. 950 N->DropOperands(); 951 952 DeallocateNode(N); 953 } 954 955 void SDDbgInfo::add(SDDbgValue *V, bool isParameter) { 956 assert(!(V->isVariadic() && isParameter)); 957 if (isParameter) 958 ByvalParmDbgValues.push_back(V); 959 else 960 DbgValues.push_back(V); 961 for (const SDNode *Node : V->getSDNodes()) 962 if (Node) 963 DbgValMap[Node].push_back(V); 964 } 965 966 void SDDbgInfo::erase(const SDNode *Node) { 967 DbgValMapType::iterator I = DbgValMap.find(Node); 968 if (I == DbgValMap.end()) 969 return; 970 for (auto &Val: I->second) 971 Val->setIsInvalidated(); 972 DbgValMap.erase(I); 973 } 974 975 void SelectionDAG::DeallocateNode(SDNode *N) { 976 // If we have operands, deallocate them. 977 removeOperands(N); 978 979 NodeAllocator.Deallocate(AllNodes.remove(N)); 980 981 // Set the opcode to DELETED_NODE to help catch bugs when node 982 // memory is reallocated. 983 // FIXME: There are places in SDag that have grown a dependency on the opcode 984 // value in the released node. 985 __asan_unpoison_memory_region(&N->NodeType, sizeof(N->NodeType)); 986 N->NodeType = ISD::DELETED_NODE; 987 988 // If any of the SDDbgValue nodes refer to this SDNode, invalidate 989 // them and forget about that node. 990 DbgInfo->erase(N); 991 } 992 993 #ifndef NDEBUG 994 /// VerifySDNode - Check the given SDNode. Aborts if it is invalid. 995 static void VerifySDNode(SDNode *N) { 996 switch (N->getOpcode()) { 997 default: 998 break; 999 case ISD::BUILD_PAIR: { 1000 EVT VT = N->getValueType(0); 1001 assert(N->getNumValues() == 1 && "Too many results!"); 1002 assert(!VT.isVector() && (VT.isInteger() || VT.isFloatingPoint()) && 1003 "Wrong return type!"); 1004 assert(N->getNumOperands() == 2 && "Wrong number of operands!"); 1005 assert(N->getOperand(0).getValueType() == N->getOperand(1).getValueType() && 1006 "Mismatched operand types!"); 1007 assert(N->getOperand(0).getValueType().isInteger() == VT.isInteger() && 1008 "Wrong operand type!"); 1009 assert(VT.getSizeInBits() == 2 * N->getOperand(0).getValueSizeInBits() && 1010 "Wrong return type size"); 1011 break; 1012 } 1013 case ISD::BUILD_VECTOR: { 1014 assert(N->getNumValues() == 1 && "Too many results!"); 1015 assert(N->getValueType(0).isVector() && "Wrong return type!"); 1016 assert(N->getNumOperands() == N->getValueType(0).getVectorNumElements() && 1017 "Wrong number of operands!"); 1018 EVT EltVT = N->getValueType(0).getVectorElementType(); 1019 for (const SDUse &Op : N->ops()) { 1020 assert((Op.getValueType() == EltVT || 1021 (EltVT.isInteger() && Op.getValueType().isInteger() && 1022 EltVT.bitsLE(Op.getValueType()))) && 1023 "Wrong operand type!"); 1024 assert(Op.getValueType() == N->getOperand(0).getValueType() && 1025 "Operands must all have the same type"); 1026 } 1027 break; 1028 } 1029 } 1030 } 1031 #endif // NDEBUG 1032 1033 /// Insert a newly allocated node into the DAG. 1034 /// 1035 /// Handles insertion into the all nodes list and CSE map, as well as 1036 /// verification and other common operations when a new node is allocated. 1037 void SelectionDAG::InsertNode(SDNode *N) { 1038 AllNodes.push_back(N); 1039 #ifndef NDEBUG 1040 N->PersistentId = NextPersistentId++; 1041 VerifySDNode(N); 1042 #endif 1043 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 1044 DUL->NodeInserted(N); 1045 } 1046 1047 /// RemoveNodeFromCSEMaps - Take the specified node out of the CSE map that 1048 /// correspond to it. This is useful when we're about to delete or repurpose 1049 /// the node. We don't want future request for structurally identical nodes 1050 /// to return N anymore. 1051 bool SelectionDAG::RemoveNodeFromCSEMaps(SDNode *N) { 1052 bool Erased = false; 1053 switch (N->getOpcode()) { 1054 case ISD::HANDLENODE: return false; // noop. 1055 case ISD::CONDCODE: 1056 assert(CondCodeNodes[cast<CondCodeSDNode>(N)->get()] && 1057 "Cond code doesn't exist!"); 1058 Erased = CondCodeNodes[cast<CondCodeSDNode>(N)->get()] != nullptr; 1059 CondCodeNodes[cast<CondCodeSDNode>(N)->get()] = nullptr; 1060 break; 1061 case ISD::ExternalSymbol: 1062 Erased = ExternalSymbols.erase(cast<ExternalSymbolSDNode>(N)->getSymbol()); 1063 break; 1064 case ISD::TargetExternalSymbol: { 1065 ExternalSymbolSDNode *ESN = cast<ExternalSymbolSDNode>(N); 1066 Erased = TargetExternalSymbols.erase(std::pair<std::string, unsigned>( 1067 ESN->getSymbol(), ESN->getTargetFlags())); 1068 break; 1069 } 1070 case ISD::MCSymbol: { 1071 auto *MCSN = cast<MCSymbolSDNode>(N); 1072 Erased = MCSymbols.erase(MCSN->getMCSymbol()); 1073 break; 1074 } 1075 case ISD::VALUETYPE: { 1076 EVT VT = cast<VTSDNode>(N)->getVT(); 1077 if (VT.isExtended()) { 1078 Erased = ExtendedValueTypeNodes.erase(VT); 1079 } else { 1080 Erased = ValueTypeNodes[VT.getSimpleVT().SimpleTy] != nullptr; 1081 ValueTypeNodes[VT.getSimpleVT().SimpleTy] = nullptr; 1082 } 1083 break; 1084 } 1085 default: 1086 // Remove it from the CSE Map. 1087 assert(N->getOpcode() != ISD::DELETED_NODE && "DELETED_NODE in CSEMap!"); 1088 assert(N->getOpcode() != ISD::EntryToken && "EntryToken in CSEMap!"); 1089 Erased = CSEMap.RemoveNode(N); 1090 break; 1091 } 1092 #ifndef NDEBUG 1093 // Verify that the node was actually in one of the CSE maps, unless it has a 1094 // flag result (which cannot be CSE'd) or is one of the special cases that are 1095 // not subject to CSE. 1096 if (!Erased && N->getValueType(N->getNumValues()-1) != MVT::Glue && 1097 !N->isMachineOpcode() && !doNotCSE(N)) { 1098 N->dump(this); 1099 dbgs() << "\n"; 1100 llvm_unreachable("Node is not in map!"); 1101 } 1102 #endif 1103 return Erased; 1104 } 1105 1106 /// AddModifiedNodeToCSEMaps - The specified node has been removed from the CSE 1107 /// maps and modified in place. Add it back to the CSE maps, unless an identical 1108 /// node already exists, in which case transfer all its users to the existing 1109 /// node. This transfer can potentially trigger recursive merging. 1110 void 1111 SelectionDAG::AddModifiedNodeToCSEMaps(SDNode *N) { 1112 // For node types that aren't CSE'd, just act as if no identical node 1113 // already exists. 1114 if (!doNotCSE(N)) { 1115 SDNode *Existing = CSEMap.GetOrInsertNode(N); 1116 if (Existing != N) { 1117 // If there was already an existing matching node, use ReplaceAllUsesWith 1118 // to replace the dead one with the existing one. This can cause 1119 // recursive merging of other unrelated nodes down the line. 1120 ReplaceAllUsesWith(N, Existing); 1121 1122 // N is now dead. Inform the listeners and delete it. 1123 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 1124 DUL->NodeDeleted(N, Existing); 1125 DeleteNodeNotInCSEMaps(N); 1126 return; 1127 } 1128 } 1129 1130 // If the node doesn't already exist, we updated it. Inform listeners. 1131 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 1132 DUL->NodeUpdated(N); 1133 } 1134 1135 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 1136 /// were replaced with those specified. If this node is never memoized, 1137 /// return null, otherwise return a pointer to the slot it would take. If a 1138 /// node already exists with these operands, the slot will be non-null. 1139 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, SDValue Op, 1140 void *&InsertPos) { 1141 if (doNotCSE(N)) 1142 return nullptr; 1143 1144 SDValue Ops[] = { Op }; 1145 FoldingSetNodeID ID; 1146 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 1147 AddNodeIDCustom(ID, N); 1148 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 1149 if (Node) 1150 Node->intersectFlagsWith(N->getFlags()); 1151 return Node; 1152 } 1153 1154 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 1155 /// were replaced with those specified. If this node is never memoized, 1156 /// return null, otherwise return a pointer to the slot it would take. If a 1157 /// node already exists with these operands, the slot will be non-null. 1158 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, 1159 SDValue Op1, SDValue Op2, 1160 void *&InsertPos) { 1161 if (doNotCSE(N)) 1162 return nullptr; 1163 1164 SDValue Ops[] = { Op1, Op2 }; 1165 FoldingSetNodeID ID; 1166 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 1167 AddNodeIDCustom(ID, N); 1168 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 1169 if (Node) 1170 Node->intersectFlagsWith(N->getFlags()); 1171 return Node; 1172 } 1173 1174 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 1175 /// were replaced with those specified. If this node is never memoized, 1176 /// return null, otherwise return a pointer to the slot it would take. If a 1177 /// node already exists with these operands, the slot will be non-null. 1178 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, ArrayRef<SDValue> Ops, 1179 void *&InsertPos) { 1180 if (doNotCSE(N)) 1181 return nullptr; 1182 1183 FoldingSetNodeID ID; 1184 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops); 1185 AddNodeIDCustom(ID, N); 1186 SDNode *Node = FindNodeOrInsertPos(ID, SDLoc(N), InsertPos); 1187 if (Node) 1188 Node->intersectFlagsWith(N->getFlags()); 1189 return Node; 1190 } 1191 1192 Align SelectionDAG::getEVTAlign(EVT VT) const { 1193 Type *Ty = VT == MVT::iPTR ? 1194 PointerType::get(Type::getInt8Ty(*getContext()), 0) : 1195 VT.getTypeForEVT(*getContext()); 1196 1197 return getDataLayout().getABITypeAlign(Ty); 1198 } 1199 1200 // EntryNode could meaningfully have debug info if we can find it... 1201 SelectionDAG::SelectionDAG(const TargetMachine &tm, CodeGenOpt::Level OL) 1202 : TM(tm), OptLevel(OL), 1203 EntryNode(ISD::EntryToken, 0, DebugLoc(), getVTList(MVT::Other)), 1204 Root(getEntryNode()) { 1205 InsertNode(&EntryNode); 1206 DbgInfo = new SDDbgInfo(); 1207 } 1208 1209 void SelectionDAG::init(MachineFunction &NewMF, 1210 OptimizationRemarkEmitter &NewORE, 1211 Pass *PassPtr, const TargetLibraryInfo *LibraryInfo, 1212 LegacyDivergenceAnalysis * Divergence, 1213 ProfileSummaryInfo *PSIin, 1214 BlockFrequencyInfo *BFIin) { 1215 MF = &NewMF; 1216 SDAGISelPass = PassPtr; 1217 ORE = &NewORE; 1218 TLI = getSubtarget().getTargetLowering(); 1219 TSI = getSubtarget().getSelectionDAGInfo(); 1220 LibInfo = LibraryInfo; 1221 Context = &MF->getFunction().getContext(); 1222 DA = Divergence; 1223 PSI = PSIin; 1224 BFI = BFIin; 1225 } 1226 1227 SelectionDAG::~SelectionDAG() { 1228 assert(!UpdateListeners && "Dangling registered DAGUpdateListeners"); 1229 allnodes_clear(); 1230 OperandRecycler.clear(OperandAllocator); 1231 delete DbgInfo; 1232 } 1233 1234 bool SelectionDAG::shouldOptForSize() const { 1235 return MF->getFunction().hasOptSize() || 1236 llvm::shouldOptimizeForSize(FLI->MBB->getBasicBlock(), PSI, BFI); 1237 } 1238 1239 void SelectionDAG::allnodes_clear() { 1240 assert(&*AllNodes.begin() == &EntryNode); 1241 AllNodes.remove(AllNodes.begin()); 1242 while (!AllNodes.empty()) 1243 DeallocateNode(&AllNodes.front()); 1244 #ifndef NDEBUG 1245 NextPersistentId = 0; 1246 #endif 1247 } 1248 1249 SDNode *SelectionDAG::FindNodeOrInsertPos(const FoldingSetNodeID &ID, 1250 void *&InsertPos) { 1251 SDNode *N = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 1252 if (N) { 1253 switch (N->getOpcode()) { 1254 default: break; 1255 case ISD::Constant: 1256 case ISD::ConstantFP: 1257 llvm_unreachable("Querying for Constant and ConstantFP nodes requires " 1258 "debug location. Use another overload."); 1259 } 1260 } 1261 return N; 1262 } 1263 1264 SDNode *SelectionDAG::FindNodeOrInsertPos(const FoldingSetNodeID &ID, 1265 const SDLoc &DL, void *&InsertPos) { 1266 SDNode *N = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 1267 if (N) { 1268 switch (N->getOpcode()) { 1269 case ISD::Constant: 1270 case ISD::ConstantFP: 1271 // Erase debug location from the node if the node is used at several 1272 // different places. Do not propagate one location to all uses as it 1273 // will cause a worse single stepping debugging experience. 1274 if (N->getDebugLoc() != DL.getDebugLoc()) 1275 N->setDebugLoc(DebugLoc()); 1276 break; 1277 default: 1278 // When the node's point of use is located earlier in the instruction 1279 // sequence than its prior point of use, update its debug info to the 1280 // earlier location. 1281 if (DL.getIROrder() && DL.getIROrder() < N->getIROrder()) 1282 N->setDebugLoc(DL.getDebugLoc()); 1283 break; 1284 } 1285 } 1286 return N; 1287 } 1288 1289 void SelectionDAG::clear() { 1290 allnodes_clear(); 1291 OperandRecycler.clear(OperandAllocator); 1292 OperandAllocator.Reset(); 1293 CSEMap.clear(); 1294 1295 ExtendedValueTypeNodes.clear(); 1296 ExternalSymbols.clear(); 1297 TargetExternalSymbols.clear(); 1298 MCSymbols.clear(); 1299 SDCallSiteDbgInfo.clear(); 1300 std::fill(CondCodeNodes.begin(), CondCodeNodes.end(), 1301 static_cast<CondCodeSDNode*>(nullptr)); 1302 std::fill(ValueTypeNodes.begin(), ValueTypeNodes.end(), 1303 static_cast<SDNode*>(nullptr)); 1304 1305 EntryNode.UseList = nullptr; 1306 InsertNode(&EntryNode); 1307 Root = getEntryNode(); 1308 DbgInfo->clear(); 1309 } 1310 1311 SDValue SelectionDAG::getFPExtendOrRound(SDValue Op, const SDLoc &DL, EVT VT) { 1312 return VT.bitsGT(Op.getValueType()) 1313 ? getNode(ISD::FP_EXTEND, DL, VT, Op) 1314 : getNode(ISD::FP_ROUND, DL, VT, Op, getIntPtrConstant(0, DL)); 1315 } 1316 1317 std::pair<SDValue, SDValue> 1318 SelectionDAG::getStrictFPExtendOrRound(SDValue Op, SDValue Chain, 1319 const SDLoc &DL, EVT VT) { 1320 assert(!VT.bitsEq(Op.getValueType()) && 1321 "Strict no-op FP extend/round not allowed."); 1322 SDValue Res = 1323 VT.bitsGT(Op.getValueType()) 1324 ? getNode(ISD::STRICT_FP_EXTEND, DL, {VT, MVT::Other}, {Chain, Op}) 1325 : getNode(ISD::STRICT_FP_ROUND, DL, {VT, MVT::Other}, 1326 {Chain, Op, getIntPtrConstant(0, DL)}); 1327 1328 return std::pair<SDValue, SDValue>(Res, SDValue(Res.getNode(), 1)); 1329 } 1330 1331 SDValue SelectionDAG::getAnyExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1332 return VT.bitsGT(Op.getValueType()) ? 1333 getNode(ISD::ANY_EXTEND, DL, VT, Op) : 1334 getNode(ISD::TRUNCATE, DL, VT, Op); 1335 } 1336 1337 SDValue SelectionDAG::getSExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1338 return VT.bitsGT(Op.getValueType()) ? 1339 getNode(ISD::SIGN_EXTEND, DL, VT, Op) : 1340 getNode(ISD::TRUNCATE, DL, VT, Op); 1341 } 1342 1343 SDValue SelectionDAG::getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1344 return VT.bitsGT(Op.getValueType()) ? 1345 getNode(ISD::ZERO_EXTEND, DL, VT, Op) : 1346 getNode(ISD::TRUNCATE, DL, VT, Op); 1347 } 1348 1349 SDValue SelectionDAG::getBoolExtOrTrunc(SDValue Op, const SDLoc &SL, EVT VT, 1350 EVT OpVT) { 1351 if (VT.bitsLE(Op.getValueType())) 1352 return getNode(ISD::TRUNCATE, SL, VT, Op); 1353 1354 TargetLowering::BooleanContent BType = TLI->getBooleanContents(OpVT); 1355 return getNode(TLI->getExtendForContent(BType), SL, VT, Op); 1356 } 1357 1358 SDValue SelectionDAG::getZeroExtendInReg(SDValue Op, const SDLoc &DL, EVT VT) { 1359 EVT OpVT = Op.getValueType(); 1360 assert(VT.isInteger() && OpVT.isInteger() && 1361 "Cannot getZeroExtendInReg FP types"); 1362 assert(VT.isVector() == OpVT.isVector() && 1363 "getZeroExtendInReg type should be vector iff the operand " 1364 "type is vector!"); 1365 assert((!VT.isVector() || 1366 VT.getVectorElementCount() == OpVT.getVectorElementCount()) && 1367 "Vector element counts must match in getZeroExtendInReg"); 1368 assert(VT.bitsLE(OpVT) && "Not extending!"); 1369 if (OpVT == VT) 1370 return Op; 1371 APInt Imm = APInt::getLowBitsSet(OpVT.getScalarSizeInBits(), 1372 VT.getScalarSizeInBits()); 1373 return getNode(ISD::AND, DL, OpVT, Op, getConstant(Imm, DL, OpVT)); 1374 } 1375 1376 SDValue SelectionDAG::getPtrExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT) { 1377 // Only unsigned pointer semantics are supported right now. In the future this 1378 // might delegate to TLI to check pointer signedness. 1379 return getZExtOrTrunc(Op, DL, VT); 1380 } 1381 1382 SDValue SelectionDAG::getPtrExtendInReg(SDValue Op, const SDLoc &DL, EVT VT) { 1383 // Only unsigned pointer semantics are supported right now. In the future this 1384 // might delegate to TLI to check pointer signedness. 1385 return getZeroExtendInReg(Op, DL, VT); 1386 } 1387 1388 /// getNOT - Create a bitwise NOT operation as (XOR Val, -1). 1389 SDValue SelectionDAG::getNOT(const SDLoc &DL, SDValue Val, EVT VT) { 1390 return getNode(ISD::XOR, DL, VT, Val, getAllOnesConstant(DL, VT)); 1391 } 1392 1393 SDValue SelectionDAG::getLogicalNOT(const SDLoc &DL, SDValue Val, EVT VT) { 1394 SDValue TrueValue = getBoolConstant(true, DL, VT, VT); 1395 return getNode(ISD::XOR, DL, VT, Val, TrueValue); 1396 } 1397 1398 SDValue SelectionDAG::getBoolConstant(bool V, const SDLoc &DL, EVT VT, 1399 EVT OpVT) { 1400 if (!V) 1401 return getConstant(0, DL, VT); 1402 1403 switch (TLI->getBooleanContents(OpVT)) { 1404 case TargetLowering::ZeroOrOneBooleanContent: 1405 case TargetLowering::UndefinedBooleanContent: 1406 return getConstant(1, DL, VT); 1407 case TargetLowering::ZeroOrNegativeOneBooleanContent: 1408 return getAllOnesConstant(DL, VT); 1409 } 1410 llvm_unreachable("Unexpected boolean content enum!"); 1411 } 1412 1413 SDValue SelectionDAG::getConstant(uint64_t Val, const SDLoc &DL, EVT VT, 1414 bool isT, bool isO) { 1415 EVT EltVT = VT.getScalarType(); 1416 assert((EltVT.getSizeInBits() >= 64 || 1417 (uint64_t)((int64_t)Val >> EltVT.getSizeInBits()) + 1 < 2) && 1418 "getConstant with a uint64_t value that doesn't fit in the type!"); 1419 return getConstant(APInt(EltVT.getSizeInBits(), Val), DL, VT, isT, isO); 1420 } 1421 1422 SDValue SelectionDAG::getConstant(const APInt &Val, const SDLoc &DL, EVT VT, 1423 bool isT, bool isO) { 1424 return getConstant(*ConstantInt::get(*Context, Val), DL, VT, isT, isO); 1425 } 1426 1427 SDValue SelectionDAG::getConstant(const ConstantInt &Val, const SDLoc &DL, 1428 EVT VT, bool isT, bool isO) { 1429 assert(VT.isInteger() && "Cannot create FP integer constant!"); 1430 1431 EVT EltVT = VT.getScalarType(); 1432 const ConstantInt *Elt = &Val; 1433 1434 // In some cases the vector type is legal but the element type is illegal and 1435 // needs to be promoted, for example v8i8 on ARM. In this case, promote the 1436 // inserted value (the type does not need to match the vector element type). 1437 // Any extra bits introduced will be truncated away. 1438 if (VT.isVector() && TLI->getTypeAction(*getContext(), EltVT) == 1439 TargetLowering::TypePromoteInteger) { 1440 EltVT = TLI->getTypeToTransformTo(*getContext(), EltVT); 1441 APInt NewVal = Elt->getValue().zextOrTrunc(EltVT.getSizeInBits()); 1442 Elt = ConstantInt::get(*getContext(), NewVal); 1443 } 1444 // In other cases the element type is illegal and needs to be expanded, for 1445 // example v2i64 on MIPS32. In this case, find the nearest legal type, split 1446 // the value into n parts and use a vector type with n-times the elements. 1447 // Then bitcast to the type requested. 1448 // Legalizing constants too early makes the DAGCombiner's job harder so we 1449 // only legalize if the DAG tells us we must produce legal types. 1450 else if (NewNodesMustHaveLegalTypes && VT.isVector() && 1451 TLI->getTypeAction(*getContext(), EltVT) == 1452 TargetLowering::TypeExpandInteger) { 1453 const APInt &NewVal = Elt->getValue(); 1454 EVT ViaEltVT = TLI->getTypeToTransformTo(*getContext(), EltVT); 1455 unsigned ViaEltSizeInBits = ViaEltVT.getSizeInBits(); 1456 1457 // For scalable vectors, try to use a SPLAT_VECTOR_PARTS node. 1458 if (VT.isScalableVector()) { 1459 assert(EltVT.getSizeInBits() % ViaEltSizeInBits == 0 && 1460 "Can only handle an even split!"); 1461 unsigned Parts = EltVT.getSizeInBits() / ViaEltSizeInBits; 1462 1463 SmallVector<SDValue, 2> ScalarParts; 1464 for (unsigned i = 0; i != Parts; ++i) 1465 ScalarParts.push_back(getConstant( 1466 NewVal.extractBits(ViaEltSizeInBits, i * ViaEltSizeInBits), DL, 1467 ViaEltVT, isT, isO)); 1468 1469 return getNode(ISD::SPLAT_VECTOR_PARTS, DL, VT, ScalarParts); 1470 } 1471 1472 unsigned ViaVecNumElts = VT.getSizeInBits() / ViaEltSizeInBits; 1473 EVT ViaVecVT = EVT::getVectorVT(*getContext(), ViaEltVT, ViaVecNumElts); 1474 1475 // Check the temporary vector is the correct size. If this fails then 1476 // getTypeToTransformTo() probably returned a type whose size (in bits) 1477 // isn't a power-of-2 factor of the requested type size. 1478 assert(ViaVecVT.getSizeInBits() == VT.getSizeInBits()); 1479 1480 SmallVector<SDValue, 2> EltParts; 1481 for (unsigned i = 0; i < ViaVecNumElts / VT.getVectorNumElements(); ++i) 1482 EltParts.push_back(getConstant( 1483 NewVal.extractBits(ViaEltSizeInBits, i * ViaEltSizeInBits), DL, 1484 ViaEltVT, isT, isO)); 1485 1486 // EltParts is currently in little endian order. If we actually want 1487 // big-endian order then reverse it now. 1488 if (getDataLayout().isBigEndian()) 1489 std::reverse(EltParts.begin(), EltParts.end()); 1490 1491 // The elements must be reversed when the element order is different 1492 // to the endianness of the elements (because the BITCAST is itself a 1493 // vector shuffle in this situation). However, we do not need any code to 1494 // perform this reversal because getConstant() is producing a vector 1495 // splat. 1496 // This situation occurs in MIPS MSA. 1497 1498 SmallVector<SDValue, 8> Ops; 1499 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) 1500 llvm::append_range(Ops, EltParts); 1501 1502 SDValue V = 1503 getNode(ISD::BITCAST, DL, VT, getBuildVector(ViaVecVT, DL, Ops)); 1504 return V; 1505 } 1506 1507 assert(Elt->getBitWidth() == EltVT.getSizeInBits() && 1508 "APInt size does not match type size!"); 1509 unsigned Opc = isT ? ISD::TargetConstant : ISD::Constant; 1510 FoldingSetNodeID ID; 1511 AddNodeIDNode(ID, Opc, getVTList(EltVT), None); 1512 ID.AddPointer(Elt); 1513 ID.AddBoolean(isO); 1514 void *IP = nullptr; 1515 SDNode *N = nullptr; 1516 if ((N = FindNodeOrInsertPos(ID, DL, IP))) 1517 if (!VT.isVector()) 1518 return SDValue(N, 0); 1519 1520 if (!N) { 1521 N = newSDNode<ConstantSDNode>(isT, isO, Elt, EltVT); 1522 CSEMap.InsertNode(N, IP); 1523 InsertNode(N); 1524 NewSDValueDbgMsg(SDValue(N, 0), "Creating constant: ", this); 1525 } 1526 1527 SDValue Result(N, 0); 1528 if (VT.isScalableVector()) 1529 Result = getSplatVector(VT, DL, Result); 1530 else if (VT.isVector()) 1531 Result = getSplatBuildVector(VT, DL, Result); 1532 1533 return Result; 1534 } 1535 1536 SDValue SelectionDAG::getIntPtrConstant(uint64_t Val, const SDLoc &DL, 1537 bool isTarget) { 1538 return getConstant(Val, DL, TLI->getPointerTy(getDataLayout()), isTarget); 1539 } 1540 1541 SDValue SelectionDAG::getShiftAmountConstant(uint64_t Val, EVT VT, 1542 const SDLoc &DL, bool LegalTypes) { 1543 assert(VT.isInteger() && "Shift amount is not an integer type!"); 1544 EVT ShiftVT = TLI->getShiftAmountTy(VT, getDataLayout(), LegalTypes); 1545 return getConstant(Val, DL, ShiftVT); 1546 } 1547 1548 SDValue SelectionDAG::getVectorIdxConstant(uint64_t Val, const SDLoc &DL, 1549 bool isTarget) { 1550 return getConstant(Val, DL, TLI->getVectorIdxTy(getDataLayout()), isTarget); 1551 } 1552 1553 SDValue SelectionDAG::getConstantFP(const APFloat &V, const SDLoc &DL, EVT VT, 1554 bool isTarget) { 1555 return getConstantFP(*ConstantFP::get(*getContext(), V), DL, VT, isTarget); 1556 } 1557 1558 SDValue SelectionDAG::getConstantFP(const ConstantFP &V, const SDLoc &DL, 1559 EVT VT, bool isTarget) { 1560 assert(VT.isFloatingPoint() && "Cannot create integer FP constant!"); 1561 1562 EVT EltVT = VT.getScalarType(); 1563 1564 // Do the map lookup using the actual bit pattern for the floating point 1565 // value, so that we don't have problems with 0.0 comparing equal to -0.0, and 1566 // we don't have issues with SNANs. 1567 unsigned Opc = isTarget ? ISD::TargetConstantFP : ISD::ConstantFP; 1568 FoldingSetNodeID ID; 1569 AddNodeIDNode(ID, Opc, getVTList(EltVT), None); 1570 ID.AddPointer(&V); 1571 void *IP = nullptr; 1572 SDNode *N = nullptr; 1573 if ((N = FindNodeOrInsertPos(ID, DL, IP))) 1574 if (!VT.isVector()) 1575 return SDValue(N, 0); 1576 1577 if (!N) { 1578 N = newSDNode<ConstantFPSDNode>(isTarget, &V, EltVT); 1579 CSEMap.InsertNode(N, IP); 1580 InsertNode(N); 1581 } 1582 1583 SDValue Result(N, 0); 1584 if (VT.isScalableVector()) 1585 Result = getSplatVector(VT, DL, Result); 1586 else if (VT.isVector()) 1587 Result = getSplatBuildVector(VT, DL, Result); 1588 NewSDValueDbgMsg(Result, "Creating fp constant: ", this); 1589 return Result; 1590 } 1591 1592 SDValue SelectionDAG::getConstantFP(double Val, const SDLoc &DL, EVT VT, 1593 bool isTarget) { 1594 EVT EltVT = VT.getScalarType(); 1595 if (EltVT == MVT::f32) 1596 return getConstantFP(APFloat((float)Val), DL, VT, isTarget); 1597 if (EltVT == MVT::f64) 1598 return getConstantFP(APFloat(Val), DL, VT, isTarget); 1599 if (EltVT == MVT::f80 || EltVT == MVT::f128 || EltVT == MVT::ppcf128 || 1600 EltVT == MVT::f16 || EltVT == MVT::bf16) { 1601 bool Ignored; 1602 APFloat APF = APFloat(Val); 1603 APF.convert(EVTToAPFloatSemantics(EltVT), APFloat::rmNearestTiesToEven, 1604 &Ignored); 1605 return getConstantFP(APF, DL, VT, isTarget); 1606 } 1607 llvm_unreachable("Unsupported type in getConstantFP"); 1608 } 1609 1610 SDValue SelectionDAG::getGlobalAddress(const GlobalValue *GV, const SDLoc &DL, 1611 EVT VT, int64_t Offset, bool isTargetGA, 1612 unsigned TargetFlags) { 1613 assert((TargetFlags == 0 || isTargetGA) && 1614 "Cannot set target flags on target-independent globals"); 1615 1616 // Truncate (with sign-extension) the offset value to the pointer size. 1617 unsigned BitWidth = getDataLayout().getPointerTypeSizeInBits(GV->getType()); 1618 if (BitWidth < 64) 1619 Offset = SignExtend64(Offset, BitWidth); 1620 1621 unsigned Opc; 1622 if (GV->isThreadLocal()) 1623 Opc = isTargetGA ? ISD::TargetGlobalTLSAddress : ISD::GlobalTLSAddress; 1624 else 1625 Opc = isTargetGA ? ISD::TargetGlobalAddress : ISD::GlobalAddress; 1626 1627 FoldingSetNodeID ID; 1628 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1629 ID.AddPointer(GV); 1630 ID.AddInteger(Offset); 1631 ID.AddInteger(TargetFlags); 1632 void *IP = nullptr; 1633 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 1634 return SDValue(E, 0); 1635 1636 auto *N = newSDNode<GlobalAddressSDNode>( 1637 Opc, DL.getIROrder(), DL.getDebugLoc(), GV, VT, Offset, TargetFlags); 1638 CSEMap.InsertNode(N, IP); 1639 InsertNode(N); 1640 return SDValue(N, 0); 1641 } 1642 1643 SDValue SelectionDAG::getFrameIndex(int FI, EVT VT, bool isTarget) { 1644 unsigned Opc = isTarget ? ISD::TargetFrameIndex : ISD::FrameIndex; 1645 FoldingSetNodeID ID; 1646 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1647 ID.AddInteger(FI); 1648 void *IP = nullptr; 1649 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1650 return SDValue(E, 0); 1651 1652 auto *N = newSDNode<FrameIndexSDNode>(FI, VT, isTarget); 1653 CSEMap.InsertNode(N, IP); 1654 InsertNode(N); 1655 return SDValue(N, 0); 1656 } 1657 1658 SDValue SelectionDAG::getJumpTable(int JTI, EVT VT, bool isTarget, 1659 unsigned TargetFlags) { 1660 assert((TargetFlags == 0 || isTarget) && 1661 "Cannot set target flags on target-independent jump tables"); 1662 unsigned Opc = isTarget ? ISD::TargetJumpTable : ISD::JumpTable; 1663 FoldingSetNodeID ID; 1664 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1665 ID.AddInteger(JTI); 1666 ID.AddInteger(TargetFlags); 1667 void *IP = nullptr; 1668 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1669 return SDValue(E, 0); 1670 1671 auto *N = newSDNode<JumpTableSDNode>(JTI, VT, isTarget, TargetFlags); 1672 CSEMap.InsertNode(N, IP); 1673 InsertNode(N); 1674 return SDValue(N, 0); 1675 } 1676 1677 SDValue SelectionDAG::getConstantPool(const Constant *C, EVT VT, 1678 MaybeAlign Alignment, int Offset, 1679 bool isTarget, unsigned TargetFlags) { 1680 assert((TargetFlags == 0 || isTarget) && 1681 "Cannot set target flags on target-independent globals"); 1682 if (!Alignment) 1683 Alignment = shouldOptForSize() 1684 ? getDataLayout().getABITypeAlign(C->getType()) 1685 : getDataLayout().getPrefTypeAlign(C->getType()); 1686 unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool; 1687 FoldingSetNodeID ID; 1688 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1689 ID.AddInteger(Alignment->value()); 1690 ID.AddInteger(Offset); 1691 ID.AddPointer(C); 1692 ID.AddInteger(TargetFlags); 1693 void *IP = nullptr; 1694 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1695 return SDValue(E, 0); 1696 1697 auto *N = newSDNode<ConstantPoolSDNode>(isTarget, C, VT, Offset, *Alignment, 1698 TargetFlags); 1699 CSEMap.InsertNode(N, IP); 1700 InsertNode(N); 1701 SDValue V = SDValue(N, 0); 1702 NewSDValueDbgMsg(V, "Creating new constant pool: ", this); 1703 return V; 1704 } 1705 1706 SDValue SelectionDAG::getConstantPool(MachineConstantPoolValue *C, EVT VT, 1707 MaybeAlign Alignment, int Offset, 1708 bool isTarget, unsigned TargetFlags) { 1709 assert((TargetFlags == 0 || isTarget) && 1710 "Cannot set target flags on target-independent globals"); 1711 if (!Alignment) 1712 Alignment = getDataLayout().getPrefTypeAlign(C->getType()); 1713 unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool; 1714 FoldingSetNodeID ID; 1715 AddNodeIDNode(ID, Opc, getVTList(VT), None); 1716 ID.AddInteger(Alignment->value()); 1717 ID.AddInteger(Offset); 1718 C->addSelectionDAGCSEId(ID); 1719 ID.AddInteger(TargetFlags); 1720 void *IP = nullptr; 1721 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1722 return SDValue(E, 0); 1723 1724 auto *N = newSDNode<ConstantPoolSDNode>(isTarget, C, VT, Offset, *Alignment, 1725 TargetFlags); 1726 CSEMap.InsertNode(N, IP); 1727 InsertNode(N); 1728 return SDValue(N, 0); 1729 } 1730 1731 SDValue SelectionDAG::getTargetIndex(int Index, EVT VT, int64_t Offset, 1732 unsigned TargetFlags) { 1733 FoldingSetNodeID ID; 1734 AddNodeIDNode(ID, ISD::TargetIndex, getVTList(VT), None); 1735 ID.AddInteger(Index); 1736 ID.AddInteger(Offset); 1737 ID.AddInteger(TargetFlags); 1738 void *IP = nullptr; 1739 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1740 return SDValue(E, 0); 1741 1742 auto *N = newSDNode<TargetIndexSDNode>(Index, VT, Offset, TargetFlags); 1743 CSEMap.InsertNode(N, IP); 1744 InsertNode(N); 1745 return SDValue(N, 0); 1746 } 1747 1748 SDValue SelectionDAG::getBasicBlock(MachineBasicBlock *MBB) { 1749 FoldingSetNodeID ID; 1750 AddNodeIDNode(ID, ISD::BasicBlock, getVTList(MVT::Other), None); 1751 ID.AddPointer(MBB); 1752 void *IP = nullptr; 1753 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 1754 return SDValue(E, 0); 1755 1756 auto *N = newSDNode<BasicBlockSDNode>(MBB); 1757 CSEMap.InsertNode(N, IP); 1758 InsertNode(N); 1759 return SDValue(N, 0); 1760 } 1761 1762 SDValue SelectionDAG::getValueType(EVT VT) { 1763 if (VT.isSimple() && (unsigned)VT.getSimpleVT().SimpleTy >= 1764 ValueTypeNodes.size()) 1765 ValueTypeNodes.resize(VT.getSimpleVT().SimpleTy+1); 1766 1767 SDNode *&N = VT.isExtended() ? 1768 ExtendedValueTypeNodes[VT] : ValueTypeNodes[VT.getSimpleVT().SimpleTy]; 1769 1770 if (N) return SDValue(N, 0); 1771 N = newSDNode<VTSDNode>(VT); 1772 InsertNode(N); 1773 return SDValue(N, 0); 1774 } 1775 1776 SDValue SelectionDAG::getExternalSymbol(const char *Sym, EVT VT) { 1777 SDNode *&N = ExternalSymbols[Sym]; 1778 if (N) return SDValue(N, 0); 1779 N = newSDNode<ExternalSymbolSDNode>(false, Sym, 0, VT); 1780 InsertNode(N); 1781 return SDValue(N, 0); 1782 } 1783 1784 SDValue SelectionDAG::getMCSymbol(MCSymbol *Sym, EVT VT) { 1785 SDNode *&N = MCSymbols[Sym]; 1786 if (N) 1787 return SDValue(N, 0); 1788 N = newSDNode<MCSymbolSDNode>(Sym, VT); 1789 InsertNode(N); 1790 return SDValue(N, 0); 1791 } 1792 1793 SDValue SelectionDAG::getTargetExternalSymbol(const char *Sym, EVT VT, 1794 unsigned TargetFlags) { 1795 SDNode *&N = 1796 TargetExternalSymbols[std::pair<std::string, unsigned>(Sym, TargetFlags)]; 1797 if (N) return SDValue(N, 0); 1798 N = newSDNode<ExternalSymbolSDNode>(true, Sym, TargetFlags, VT); 1799 InsertNode(N); 1800 return SDValue(N, 0); 1801 } 1802 1803 SDValue SelectionDAG::getCondCode(ISD::CondCode Cond) { 1804 if ((unsigned)Cond >= CondCodeNodes.size()) 1805 CondCodeNodes.resize(Cond+1); 1806 1807 if (!CondCodeNodes[Cond]) { 1808 auto *N = newSDNode<CondCodeSDNode>(Cond); 1809 CondCodeNodes[Cond] = N; 1810 InsertNode(N); 1811 } 1812 1813 return SDValue(CondCodeNodes[Cond], 0); 1814 } 1815 1816 SDValue SelectionDAG::getStepVector(const SDLoc &DL, EVT ResVT) { 1817 APInt One(ResVT.getScalarSizeInBits(), 1); 1818 return getStepVector(DL, ResVT, One); 1819 } 1820 1821 SDValue SelectionDAG::getStepVector(const SDLoc &DL, EVT ResVT, APInt StepVal) { 1822 assert(ResVT.getScalarSizeInBits() == StepVal.getBitWidth()); 1823 if (ResVT.isScalableVector()) 1824 return getNode( 1825 ISD::STEP_VECTOR, DL, ResVT, 1826 getTargetConstant(StepVal, DL, ResVT.getVectorElementType())); 1827 1828 SmallVector<SDValue, 16> OpsStepConstants; 1829 for (uint64_t i = 0; i < ResVT.getVectorNumElements(); i++) 1830 OpsStepConstants.push_back( 1831 getConstant(StepVal * i, DL, ResVT.getVectorElementType())); 1832 return getBuildVector(ResVT, DL, OpsStepConstants); 1833 } 1834 1835 /// Swaps the values of N1 and N2. Swaps all indices in the shuffle mask M that 1836 /// point at N1 to point at N2 and indices that point at N2 to point at N1. 1837 static void commuteShuffle(SDValue &N1, SDValue &N2, MutableArrayRef<int> M) { 1838 std::swap(N1, N2); 1839 ShuffleVectorSDNode::commuteMask(M); 1840 } 1841 1842 SDValue SelectionDAG::getVectorShuffle(EVT VT, const SDLoc &dl, SDValue N1, 1843 SDValue N2, ArrayRef<int> Mask) { 1844 assert(VT.getVectorNumElements() == Mask.size() && 1845 "Must have the same number of vector elements as mask elements!"); 1846 assert(VT == N1.getValueType() && VT == N2.getValueType() && 1847 "Invalid VECTOR_SHUFFLE"); 1848 1849 // Canonicalize shuffle undef, undef -> undef 1850 if (N1.isUndef() && N2.isUndef()) 1851 return getUNDEF(VT); 1852 1853 // Validate that all indices in Mask are within the range of the elements 1854 // input to the shuffle. 1855 int NElts = Mask.size(); 1856 assert(llvm::all_of(Mask, 1857 [&](int M) { return M < (NElts * 2) && M >= -1; }) && 1858 "Index out of range"); 1859 1860 // Copy the mask so we can do any needed cleanup. 1861 SmallVector<int, 8> MaskVec(Mask.begin(), Mask.end()); 1862 1863 // Canonicalize shuffle v, v -> v, undef 1864 if (N1 == N2) { 1865 N2 = getUNDEF(VT); 1866 for (int i = 0; i != NElts; ++i) 1867 if (MaskVec[i] >= NElts) MaskVec[i] -= NElts; 1868 } 1869 1870 // Canonicalize shuffle undef, v -> v, undef. Commute the shuffle mask. 1871 if (N1.isUndef()) 1872 commuteShuffle(N1, N2, MaskVec); 1873 1874 if (TLI->hasVectorBlend()) { 1875 // If shuffling a splat, try to blend the splat instead. We do this here so 1876 // that even when this arises during lowering we don't have to re-handle it. 1877 auto BlendSplat = [&](BuildVectorSDNode *BV, int Offset) { 1878 BitVector UndefElements; 1879 SDValue Splat = BV->getSplatValue(&UndefElements); 1880 if (!Splat) 1881 return; 1882 1883 for (int i = 0; i < NElts; ++i) { 1884 if (MaskVec[i] < Offset || MaskVec[i] >= (Offset + NElts)) 1885 continue; 1886 1887 // If this input comes from undef, mark it as such. 1888 if (UndefElements[MaskVec[i] - Offset]) { 1889 MaskVec[i] = -1; 1890 continue; 1891 } 1892 1893 // If we can blend a non-undef lane, use that instead. 1894 if (!UndefElements[i]) 1895 MaskVec[i] = i + Offset; 1896 } 1897 }; 1898 if (auto *N1BV = dyn_cast<BuildVectorSDNode>(N1)) 1899 BlendSplat(N1BV, 0); 1900 if (auto *N2BV = dyn_cast<BuildVectorSDNode>(N2)) 1901 BlendSplat(N2BV, NElts); 1902 } 1903 1904 // Canonicalize all index into lhs, -> shuffle lhs, undef 1905 // Canonicalize all index into rhs, -> shuffle rhs, undef 1906 bool AllLHS = true, AllRHS = true; 1907 bool N2Undef = N2.isUndef(); 1908 for (int i = 0; i != NElts; ++i) { 1909 if (MaskVec[i] >= NElts) { 1910 if (N2Undef) 1911 MaskVec[i] = -1; 1912 else 1913 AllLHS = false; 1914 } else if (MaskVec[i] >= 0) { 1915 AllRHS = false; 1916 } 1917 } 1918 if (AllLHS && AllRHS) 1919 return getUNDEF(VT); 1920 if (AllLHS && !N2Undef) 1921 N2 = getUNDEF(VT); 1922 if (AllRHS) { 1923 N1 = getUNDEF(VT); 1924 commuteShuffle(N1, N2, MaskVec); 1925 } 1926 // Reset our undef status after accounting for the mask. 1927 N2Undef = N2.isUndef(); 1928 // Re-check whether both sides ended up undef. 1929 if (N1.isUndef() && N2Undef) 1930 return getUNDEF(VT); 1931 1932 // If Identity shuffle return that node. 1933 bool Identity = true, AllSame = true; 1934 for (int i = 0; i != NElts; ++i) { 1935 if (MaskVec[i] >= 0 && MaskVec[i] != i) Identity = false; 1936 if (MaskVec[i] != MaskVec[0]) AllSame = false; 1937 } 1938 if (Identity && NElts) 1939 return N1; 1940 1941 // Shuffling a constant splat doesn't change the result. 1942 if (N2Undef) { 1943 SDValue V = N1; 1944 1945 // Look through any bitcasts. We check that these don't change the number 1946 // (and size) of elements and just changes their types. 1947 while (V.getOpcode() == ISD::BITCAST) 1948 V = V->getOperand(0); 1949 1950 // A splat should always show up as a build vector node. 1951 if (auto *BV = dyn_cast<BuildVectorSDNode>(V)) { 1952 BitVector UndefElements; 1953 SDValue Splat = BV->getSplatValue(&UndefElements); 1954 // If this is a splat of an undef, shuffling it is also undef. 1955 if (Splat && Splat.isUndef()) 1956 return getUNDEF(VT); 1957 1958 bool SameNumElts = 1959 V.getValueType().getVectorNumElements() == VT.getVectorNumElements(); 1960 1961 // We only have a splat which can skip shuffles if there is a splatted 1962 // value and no undef lanes rearranged by the shuffle. 1963 if (Splat && UndefElements.none()) { 1964 // Splat of <x, x, ..., x>, return <x, x, ..., x>, provided that the 1965 // number of elements match or the value splatted is a zero constant. 1966 if (SameNumElts) 1967 return N1; 1968 if (auto *C = dyn_cast<ConstantSDNode>(Splat)) 1969 if (C->isZero()) 1970 return N1; 1971 } 1972 1973 // If the shuffle itself creates a splat, build the vector directly. 1974 if (AllSame && SameNumElts) { 1975 EVT BuildVT = BV->getValueType(0); 1976 const SDValue &Splatted = BV->getOperand(MaskVec[0]); 1977 SDValue NewBV = getSplatBuildVector(BuildVT, dl, Splatted); 1978 1979 // We may have jumped through bitcasts, so the type of the 1980 // BUILD_VECTOR may not match the type of the shuffle. 1981 if (BuildVT != VT) 1982 NewBV = getNode(ISD::BITCAST, dl, VT, NewBV); 1983 return NewBV; 1984 } 1985 } 1986 } 1987 1988 FoldingSetNodeID ID; 1989 SDValue Ops[2] = { N1, N2 }; 1990 AddNodeIDNode(ID, ISD::VECTOR_SHUFFLE, getVTList(VT), Ops); 1991 for (int i = 0; i != NElts; ++i) 1992 ID.AddInteger(MaskVec[i]); 1993 1994 void* IP = nullptr; 1995 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 1996 return SDValue(E, 0); 1997 1998 // Allocate the mask array for the node out of the BumpPtrAllocator, since 1999 // SDNode doesn't have access to it. This memory will be "leaked" when 2000 // the node is deallocated, but recovered when the NodeAllocator is released. 2001 int *MaskAlloc = OperandAllocator.Allocate<int>(NElts); 2002 llvm::copy(MaskVec, MaskAlloc); 2003 2004 auto *N = newSDNode<ShuffleVectorSDNode>(VT, dl.getIROrder(), 2005 dl.getDebugLoc(), MaskAlloc); 2006 createOperands(N, Ops); 2007 2008 CSEMap.InsertNode(N, IP); 2009 InsertNode(N); 2010 SDValue V = SDValue(N, 0); 2011 NewSDValueDbgMsg(V, "Creating new node: ", this); 2012 return V; 2013 } 2014 2015 SDValue SelectionDAG::getCommutedVectorShuffle(const ShuffleVectorSDNode &SV) { 2016 EVT VT = SV.getValueType(0); 2017 SmallVector<int, 8> MaskVec(SV.getMask().begin(), SV.getMask().end()); 2018 ShuffleVectorSDNode::commuteMask(MaskVec); 2019 2020 SDValue Op0 = SV.getOperand(0); 2021 SDValue Op1 = SV.getOperand(1); 2022 return getVectorShuffle(VT, SDLoc(&SV), Op1, Op0, MaskVec); 2023 } 2024 2025 SDValue SelectionDAG::getRegister(unsigned RegNo, EVT VT) { 2026 FoldingSetNodeID ID; 2027 AddNodeIDNode(ID, ISD::Register, getVTList(VT), None); 2028 ID.AddInteger(RegNo); 2029 void *IP = nullptr; 2030 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2031 return SDValue(E, 0); 2032 2033 auto *N = newSDNode<RegisterSDNode>(RegNo, VT); 2034 N->SDNodeBits.IsDivergent = TLI->isSDNodeSourceOfDivergence(N, FLI, DA); 2035 CSEMap.InsertNode(N, IP); 2036 InsertNode(N); 2037 return SDValue(N, 0); 2038 } 2039 2040 SDValue SelectionDAG::getRegisterMask(const uint32_t *RegMask) { 2041 FoldingSetNodeID ID; 2042 AddNodeIDNode(ID, ISD::RegisterMask, getVTList(MVT::Untyped), None); 2043 ID.AddPointer(RegMask); 2044 void *IP = nullptr; 2045 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2046 return SDValue(E, 0); 2047 2048 auto *N = newSDNode<RegisterMaskSDNode>(RegMask); 2049 CSEMap.InsertNode(N, IP); 2050 InsertNode(N); 2051 return SDValue(N, 0); 2052 } 2053 2054 SDValue SelectionDAG::getEHLabel(const SDLoc &dl, SDValue Root, 2055 MCSymbol *Label) { 2056 return getLabelNode(ISD::EH_LABEL, dl, Root, Label); 2057 } 2058 2059 SDValue SelectionDAG::getLabelNode(unsigned Opcode, const SDLoc &dl, 2060 SDValue Root, MCSymbol *Label) { 2061 FoldingSetNodeID ID; 2062 SDValue Ops[] = { Root }; 2063 AddNodeIDNode(ID, Opcode, getVTList(MVT::Other), Ops); 2064 ID.AddPointer(Label); 2065 void *IP = nullptr; 2066 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2067 return SDValue(E, 0); 2068 2069 auto *N = 2070 newSDNode<LabelSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), Label); 2071 createOperands(N, Ops); 2072 2073 CSEMap.InsertNode(N, IP); 2074 InsertNode(N); 2075 return SDValue(N, 0); 2076 } 2077 2078 SDValue SelectionDAG::getBlockAddress(const BlockAddress *BA, EVT VT, 2079 int64_t Offset, bool isTarget, 2080 unsigned TargetFlags) { 2081 unsigned Opc = isTarget ? ISD::TargetBlockAddress : ISD::BlockAddress; 2082 2083 FoldingSetNodeID ID; 2084 AddNodeIDNode(ID, Opc, getVTList(VT), None); 2085 ID.AddPointer(BA); 2086 ID.AddInteger(Offset); 2087 ID.AddInteger(TargetFlags); 2088 void *IP = nullptr; 2089 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2090 return SDValue(E, 0); 2091 2092 auto *N = newSDNode<BlockAddressSDNode>(Opc, VT, BA, Offset, TargetFlags); 2093 CSEMap.InsertNode(N, IP); 2094 InsertNode(N); 2095 return SDValue(N, 0); 2096 } 2097 2098 SDValue SelectionDAG::getSrcValue(const Value *V) { 2099 FoldingSetNodeID ID; 2100 AddNodeIDNode(ID, ISD::SRCVALUE, getVTList(MVT::Other), None); 2101 ID.AddPointer(V); 2102 2103 void *IP = nullptr; 2104 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2105 return SDValue(E, 0); 2106 2107 auto *N = newSDNode<SrcValueSDNode>(V); 2108 CSEMap.InsertNode(N, IP); 2109 InsertNode(N); 2110 return SDValue(N, 0); 2111 } 2112 2113 SDValue SelectionDAG::getMDNode(const MDNode *MD) { 2114 FoldingSetNodeID ID; 2115 AddNodeIDNode(ID, ISD::MDNODE_SDNODE, getVTList(MVT::Other), None); 2116 ID.AddPointer(MD); 2117 2118 void *IP = nullptr; 2119 if (SDNode *E = FindNodeOrInsertPos(ID, IP)) 2120 return SDValue(E, 0); 2121 2122 auto *N = newSDNode<MDNodeSDNode>(MD); 2123 CSEMap.InsertNode(N, IP); 2124 InsertNode(N); 2125 return SDValue(N, 0); 2126 } 2127 2128 SDValue SelectionDAG::getBitcast(EVT VT, SDValue V) { 2129 if (VT == V.getValueType()) 2130 return V; 2131 2132 return getNode(ISD::BITCAST, SDLoc(V), VT, V); 2133 } 2134 2135 SDValue SelectionDAG::getAddrSpaceCast(const SDLoc &dl, EVT VT, SDValue Ptr, 2136 unsigned SrcAS, unsigned DestAS) { 2137 SDValue Ops[] = {Ptr}; 2138 FoldingSetNodeID ID; 2139 AddNodeIDNode(ID, ISD::ADDRSPACECAST, getVTList(VT), Ops); 2140 ID.AddInteger(SrcAS); 2141 ID.AddInteger(DestAS); 2142 2143 void *IP = nullptr; 2144 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 2145 return SDValue(E, 0); 2146 2147 auto *N = newSDNode<AddrSpaceCastSDNode>(dl.getIROrder(), dl.getDebugLoc(), 2148 VT, SrcAS, DestAS); 2149 createOperands(N, Ops); 2150 2151 CSEMap.InsertNode(N, IP); 2152 InsertNode(N); 2153 return SDValue(N, 0); 2154 } 2155 2156 SDValue SelectionDAG::getFreeze(SDValue V) { 2157 return getNode(ISD::FREEZE, SDLoc(V), V.getValueType(), V); 2158 } 2159 2160 /// getShiftAmountOperand - Return the specified value casted to 2161 /// the target's desired shift amount type. 2162 SDValue SelectionDAG::getShiftAmountOperand(EVT LHSTy, SDValue Op) { 2163 EVT OpTy = Op.getValueType(); 2164 EVT ShTy = TLI->getShiftAmountTy(LHSTy, getDataLayout()); 2165 if (OpTy == ShTy || OpTy.isVector()) return Op; 2166 2167 return getZExtOrTrunc(Op, SDLoc(Op), ShTy); 2168 } 2169 2170 SDValue SelectionDAG::expandVAArg(SDNode *Node) { 2171 SDLoc dl(Node); 2172 const TargetLowering &TLI = getTargetLoweringInfo(); 2173 const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue(); 2174 EVT VT = Node->getValueType(0); 2175 SDValue Tmp1 = Node->getOperand(0); 2176 SDValue Tmp2 = Node->getOperand(1); 2177 const MaybeAlign MA(Node->getConstantOperandVal(3)); 2178 2179 SDValue VAListLoad = getLoad(TLI.getPointerTy(getDataLayout()), dl, Tmp1, 2180 Tmp2, MachinePointerInfo(V)); 2181 SDValue VAList = VAListLoad; 2182 2183 if (MA && *MA > TLI.getMinStackArgumentAlignment()) { 2184 VAList = getNode(ISD::ADD, dl, VAList.getValueType(), VAList, 2185 getConstant(MA->value() - 1, dl, VAList.getValueType())); 2186 2187 VAList = 2188 getNode(ISD::AND, dl, VAList.getValueType(), VAList, 2189 getConstant(-(int64_t)MA->value(), dl, VAList.getValueType())); 2190 } 2191 2192 // Increment the pointer, VAList, to the next vaarg 2193 Tmp1 = getNode(ISD::ADD, dl, VAList.getValueType(), VAList, 2194 getConstant(getDataLayout().getTypeAllocSize( 2195 VT.getTypeForEVT(*getContext())), 2196 dl, VAList.getValueType())); 2197 // Store the incremented VAList to the legalized pointer 2198 Tmp1 = 2199 getStore(VAListLoad.getValue(1), dl, Tmp1, Tmp2, MachinePointerInfo(V)); 2200 // Load the actual argument out of the pointer VAList 2201 return getLoad(VT, dl, Tmp1, VAList, MachinePointerInfo()); 2202 } 2203 2204 SDValue SelectionDAG::expandVACopy(SDNode *Node) { 2205 SDLoc dl(Node); 2206 const TargetLowering &TLI = getTargetLoweringInfo(); 2207 // This defaults to loading a pointer from the input and storing it to the 2208 // output, returning the chain. 2209 const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue(); 2210 const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue(); 2211 SDValue Tmp1 = 2212 getLoad(TLI.getPointerTy(getDataLayout()), dl, Node->getOperand(0), 2213 Node->getOperand(2), MachinePointerInfo(VS)); 2214 return getStore(Tmp1.getValue(1), dl, Tmp1, Node->getOperand(1), 2215 MachinePointerInfo(VD)); 2216 } 2217 2218 Align SelectionDAG::getReducedAlign(EVT VT, bool UseABI) { 2219 const DataLayout &DL = getDataLayout(); 2220 Type *Ty = VT.getTypeForEVT(*getContext()); 2221 Align RedAlign = UseABI ? DL.getABITypeAlign(Ty) : DL.getPrefTypeAlign(Ty); 2222 2223 if (TLI->isTypeLegal(VT) || !VT.isVector()) 2224 return RedAlign; 2225 2226 const TargetFrameLowering *TFI = MF->getSubtarget().getFrameLowering(); 2227 const Align StackAlign = TFI->getStackAlign(); 2228 2229 // See if we can choose a smaller ABI alignment in cases where it's an 2230 // illegal vector type that will get broken down. 2231 if (RedAlign > StackAlign) { 2232 EVT IntermediateVT; 2233 MVT RegisterVT; 2234 unsigned NumIntermediates; 2235 TLI->getVectorTypeBreakdown(*getContext(), VT, IntermediateVT, 2236 NumIntermediates, RegisterVT); 2237 Ty = IntermediateVT.getTypeForEVT(*getContext()); 2238 Align RedAlign2 = UseABI ? DL.getABITypeAlign(Ty) : DL.getPrefTypeAlign(Ty); 2239 if (RedAlign2 < RedAlign) 2240 RedAlign = RedAlign2; 2241 } 2242 2243 return RedAlign; 2244 } 2245 2246 SDValue SelectionDAG::CreateStackTemporary(TypeSize Bytes, Align Alignment) { 2247 MachineFrameInfo &MFI = MF->getFrameInfo(); 2248 const TargetFrameLowering *TFI = MF->getSubtarget().getFrameLowering(); 2249 int StackID = 0; 2250 if (Bytes.isScalable()) 2251 StackID = TFI->getStackIDForScalableVectors(); 2252 // The stack id gives an indication of whether the object is scalable or 2253 // not, so it's safe to pass in the minimum size here. 2254 int FrameIdx = MFI.CreateStackObject(Bytes.getKnownMinSize(), Alignment, 2255 false, nullptr, StackID); 2256 return getFrameIndex(FrameIdx, TLI->getFrameIndexTy(getDataLayout())); 2257 } 2258 2259 SDValue SelectionDAG::CreateStackTemporary(EVT VT, unsigned minAlign) { 2260 Type *Ty = VT.getTypeForEVT(*getContext()); 2261 Align StackAlign = 2262 std::max(getDataLayout().getPrefTypeAlign(Ty), Align(minAlign)); 2263 return CreateStackTemporary(VT.getStoreSize(), StackAlign); 2264 } 2265 2266 SDValue SelectionDAG::CreateStackTemporary(EVT VT1, EVT VT2) { 2267 TypeSize VT1Size = VT1.getStoreSize(); 2268 TypeSize VT2Size = VT2.getStoreSize(); 2269 assert(VT1Size.isScalable() == VT2Size.isScalable() && 2270 "Don't know how to choose the maximum size when creating a stack " 2271 "temporary"); 2272 TypeSize Bytes = 2273 VT1Size.getKnownMinSize() > VT2Size.getKnownMinSize() ? VT1Size : VT2Size; 2274 2275 Type *Ty1 = VT1.getTypeForEVT(*getContext()); 2276 Type *Ty2 = VT2.getTypeForEVT(*getContext()); 2277 const DataLayout &DL = getDataLayout(); 2278 Align Align = std::max(DL.getPrefTypeAlign(Ty1), DL.getPrefTypeAlign(Ty2)); 2279 return CreateStackTemporary(Bytes, Align); 2280 } 2281 2282 SDValue SelectionDAG::FoldSetCC(EVT VT, SDValue N1, SDValue N2, 2283 ISD::CondCode Cond, const SDLoc &dl) { 2284 EVT OpVT = N1.getValueType(); 2285 2286 // These setcc operations always fold. 2287 switch (Cond) { 2288 default: break; 2289 case ISD::SETFALSE: 2290 case ISD::SETFALSE2: return getBoolConstant(false, dl, VT, OpVT); 2291 case ISD::SETTRUE: 2292 case ISD::SETTRUE2: return getBoolConstant(true, dl, VT, OpVT); 2293 2294 case ISD::SETOEQ: 2295 case ISD::SETOGT: 2296 case ISD::SETOGE: 2297 case ISD::SETOLT: 2298 case ISD::SETOLE: 2299 case ISD::SETONE: 2300 case ISD::SETO: 2301 case ISD::SETUO: 2302 case ISD::SETUEQ: 2303 case ISD::SETUNE: 2304 assert(!OpVT.isInteger() && "Illegal setcc for integer!"); 2305 break; 2306 } 2307 2308 if (OpVT.isInteger()) { 2309 // For EQ and NE, we can always pick a value for the undef to make the 2310 // predicate pass or fail, so we can return undef. 2311 // Matches behavior in llvm::ConstantFoldCompareInstruction. 2312 // icmp eq/ne X, undef -> undef. 2313 if ((N1.isUndef() || N2.isUndef()) && 2314 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) 2315 return getUNDEF(VT); 2316 2317 // If both operands are undef, we can return undef for int comparison. 2318 // icmp undef, undef -> undef. 2319 if (N1.isUndef() && N2.isUndef()) 2320 return getUNDEF(VT); 2321 2322 // icmp X, X -> true/false 2323 // icmp X, undef -> true/false because undef could be X. 2324 if (N1 == N2) 2325 return getBoolConstant(ISD::isTrueWhenEqual(Cond), dl, VT, OpVT); 2326 } 2327 2328 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2)) { 2329 const APInt &C2 = N2C->getAPIntValue(); 2330 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1)) { 2331 const APInt &C1 = N1C->getAPIntValue(); 2332 2333 return getBoolConstant(ICmpInst::compare(C1, C2, getICmpCondCode(Cond)), 2334 dl, VT, OpVT); 2335 } 2336 } 2337 2338 auto *N1CFP = dyn_cast<ConstantFPSDNode>(N1); 2339 auto *N2CFP = dyn_cast<ConstantFPSDNode>(N2); 2340 2341 if (N1CFP && N2CFP) { 2342 APFloat::cmpResult R = N1CFP->getValueAPF().compare(N2CFP->getValueAPF()); 2343 switch (Cond) { 2344 default: break; 2345 case ISD::SETEQ: if (R==APFloat::cmpUnordered) 2346 return getUNDEF(VT); 2347 LLVM_FALLTHROUGH; 2348 case ISD::SETOEQ: return getBoolConstant(R==APFloat::cmpEqual, dl, VT, 2349 OpVT); 2350 case ISD::SETNE: if (R==APFloat::cmpUnordered) 2351 return getUNDEF(VT); 2352 LLVM_FALLTHROUGH; 2353 case ISD::SETONE: return getBoolConstant(R==APFloat::cmpGreaterThan || 2354 R==APFloat::cmpLessThan, dl, VT, 2355 OpVT); 2356 case ISD::SETLT: if (R==APFloat::cmpUnordered) 2357 return getUNDEF(VT); 2358 LLVM_FALLTHROUGH; 2359 case ISD::SETOLT: return getBoolConstant(R==APFloat::cmpLessThan, dl, VT, 2360 OpVT); 2361 case ISD::SETGT: if (R==APFloat::cmpUnordered) 2362 return getUNDEF(VT); 2363 LLVM_FALLTHROUGH; 2364 case ISD::SETOGT: return getBoolConstant(R==APFloat::cmpGreaterThan, dl, 2365 VT, OpVT); 2366 case ISD::SETLE: if (R==APFloat::cmpUnordered) 2367 return getUNDEF(VT); 2368 LLVM_FALLTHROUGH; 2369 case ISD::SETOLE: return getBoolConstant(R==APFloat::cmpLessThan || 2370 R==APFloat::cmpEqual, dl, VT, 2371 OpVT); 2372 case ISD::SETGE: if (R==APFloat::cmpUnordered) 2373 return getUNDEF(VT); 2374 LLVM_FALLTHROUGH; 2375 case ISD::SETOGE: return getBoolConstant(R==APFloat::cmpGreaterThan || 2376 R==APFloat::cmpEqual, dl, VT, OpVT); 2377 case ISD::SETO: return getBoolConstant(R!=APFloat::cmpUnordered, dl, VT, 2378 OpVT); 2379 case ISD::SETUO: return getBoolConstant(R==APFloat::cmpUnordered, dl, VT, 2380 OpVT); 2381 case ISD::SETUEQ: return getBoolConstant(R==APFloat::cmpUnordered || 2382 R==APFloat::cmpEqual, dl, VT, 2383 OpVT); 2384 case ISD::SETUNE: return getBoolConstant(R!=APFloat::cmpEqual, dl, VT, 2385 OpVT); 2386 case ISD::SETULT: return getBoolConstant(R==APFloat::cmpUnordered || 2387 R==APFloat::cmpLessThan, dl, VT, 2388 OpVT); 2389 case ISD::SETUGT: return getBoolConstant(R==APFloat::cmpGreaterThan || 2390 R==APFloat::cmpUnordered, dl, VT, 2391 OpVT); 2392 case ISD::SETULE: return getBoolConstant(R!=APFloat::cmpGreaterThan, dl, 2393 VT, OpVT); 2394 case ISD::SETUGE: return getBoolConstant(R!=APFloat::cmpLessThan, dl, VT, 2395 OpVT); 2396 } 2397 } else if (N1CFP && OpVT.isSimple() && !N2.isUndef()) { 2398 // Ensure that the constant occurs on the RHS. 2399 ISD::CondCode SwappedCond = ISD::getSetCCSwappedOperands(Cond); 2400 if (!TLI->isCondCodeLegal(SwappedCond, OpVT.getSimpleVT())) 2401 return SDValue(); 2402 return getSetCC(dl, VT, N2, N1, SwappedCond); 2403 } else if ((N2CFP && N2CFP->getValueAPF().isNaN()) || 2404 (OpVT.isFloatingPoint() && (N1.isUndef() || N2.isUndef()))) { 2405 // If an operand is known to be a nan (or undef that could be a nan), we can 2406 // fold it. 2407 // Choosing NaN for the undef will always make unordered comparison succeed 2408 // and ordered comparison fails. 2409 // Matches behavior in llvm::ConstantFoldCompareInstruction. 2410 switch (ISD::getUnorderedFlavor(Cond)) { 2411 default: 2412 llvm_unreachable("Unknown flavor!"); 2413 case 0: // Known false. 2414 return getBoolConstant(false, dl, VT, OpVT); 2415 case 1: // Known true. 2416 return getBoolConstant(true, dl, VT, OpVT); 2417 case 2: // Undefined. 2418 return getUNDEF(VT); 2419 } 2420 } 2421 2422 // Could not fold it. 2423 return SDValue(); 2424 } 2425 2426 /// See if the specified operand can be simplified with the knowledge that only 2427 /// the bits specified by DemandedBits are used. 2428 /// TODO: really we should be making this into the DAG equivalent of 2429 /// SimplifyMultipleUseDemandedBits and not generate any new nodes. 2430 SDValue SelectionDAG::GetDemandedBits(SDValue V, const APInt &DemandedBits) { 2431 EVT VT = V.getValueType(); 2432 2433 if (VT.isScalableVector()) 2434 return SDValue(); 2435 2436 APInt DemandedElts = VT.isVector() 2437 ? APInt::getAllOnes(VT.getVectorNumElements()) 2438 : APInt(1, 1); 2439 return GetDemandedBits(V, DemandedBits, DemandedElts); 2440 } 2441 2442 /// See if the specified operand can be simplified with the knowledge that only 2443 /// the bits specified by DemandedBits are used in the elements specified by 2444 /// DemandedElts. 2445 /// TODO: really we should be making this into the DAG equivalent of 2446 /// SimplifyMultipleUseDemandedBits and not generate any new nodes. 2447 SDValue SelectionDAG::GetDemandedBits(SDValue V, const APInt &DemandedBits, 2448 const APInt &DemandedElts) { 2449 switch (V.getOpcode()) { 2450 default: 2451 return TLI->SimplifyMultipleUseDemandedBits(V, DemandedBits, DemandedElts, 2452 *this, 0); 2453 case ISD::Constant: { 2454 const APInt &CVal = cast<ConstantSDNode>(V)->getAPIntValue(); 2455 APInt NewVal = CVal & DemandedBits; 2456 if (NewVal != CVal) 2457 return getConstant(NewVal, SDLoc(V), V.getValueType()); 2458 break; 2459 } 2460 case ISD::SRL: 2461 // Only look at single-use SRLs. 2462 if (!V.getNode()->hasOneUse()) 2463 break; 2464 if (auto *RHSC = dyn_cast<ConstantSDNode>(V.getOperand(1))) { 2465 // See if we can recursively simplify the LHS. 2466 unsigned Amt = RHSC->getZExtValue(); 2467 2468 // Watch out for shift count overflow though. 2469 if (Amt >= DemandedBits.getBitWidth()) 2470 break; 2471 APInt SrcDemandedBits = DemandedBits << Amt; 2472 if (SDValue SimplifyLHS = 2473 GetDemandedBits(V.getOperand(0), SrcDemandedBits)) 2474 return getNode(ISD::SRL, SDLoc(V), V.getValueType(), SimplifyLHS, 2475 V.getOperand(1)); 2476 } 2477 break; 2478 } 2479 return SDValue(); 2480 } 2481 2482 /// SignBitIsZero - Return true if the sign bit of Op is known to be zero. We 2483 /// use this predicate to simplify operations downstream. 2484 bool SelectionDAG::SignBitIsZero(SDValue Op, unsigned Depth) const { 2485 unsigned BitWidth = Op.getScalarValueSizeInBits(); 2486 return MaskedValueIsZero(Op, APInt::getSignMask(BitWidth), Depth); 2487 } 2488 2489 /// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero. We use 2490 /// this predicate to simplify operations downstream. Mask is known to be zero 2491 /// for bits that V cannot have. 2492 bool SelectionDAG::MaskedValueIsZero(SDValue V, const APInt &Mask, 2493 unsigned Depth) const { 2494 return Mask.isSubsetOf(computeKnownBits(V, Depth).Zero); 2495 } 2496 2497 /// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero in 2498 /// DemandedElts. We use this predicate to simplify operations downstream. 2499 /// Mask is known to be zero for bits that V cannot have. 2500 bool SelectionDAG::MaskedValueIsZero(SDValue V, const APInt &Mask, 2501 const APInt &DemandedElts, 2502 unsigned Depth) const { 2503 return Mask.isSubsetOf(computeKnownBits(V, DemandedElts, Depth).Zero); 2504 } 2505 2506 /// MaskedValueIsAllOnes - Return true if '(Op & Mask) == Mask'. 2507 bool SelectionDAG::MaskedValueIsAllOnes(SDValue V, const APInt &Mask, 2508 unsigned Depth) const { 2509 return Mask.isSubsetOf(computeKnownBits(V, Depth).One); 2510 } 2511 2512 /// isSplatValue - Return true if the vector V has the same value 2513 /// across all DemandedElts. For scalable vectors it does not make 2514 /// sense to specify which elements are demanded or undefined, therefore 2515 /// they are simply ignored. 2516 bool SelectionDAG::isSplatValue(SDValue V, const APInt &DemandedElts, 2517 APInt &UndefElts, unsigned Depth) const { 2518 unsigned Opcode = V.getOpcode(); 2519 EVT VT = V.getValueType(); 2520 assert(VT.isVector() && "Vector type expected"); 2521 2522 if (!VT.isScalableVector() && !DemandedElts) 2523 return false; // No demanded elts, better to assume we don't know anything. 2524 2525 if (Depth >= MaxRecursionDepth) 2526 return false; // Limit search depth. 2527 2528 // Deal with some common cases here that work for both fixed and scalable 2529 // vector types. 2530 switch (Opcode) { 2531 case ISD::SPLAT_VECTOR: 2532 UndefElts = V.getOperand(0).isUndef() 2533 ? APInt::getAllOnes(DemandedElts.getBitWidth()) 2534 : APInt(DemandedElts.getBitWidth(), 0); 2535 return true; 2536 case ISD::ADD: 2537 case ISD::SUB: 2538 case ISD::AND: 2539 case ISD::XOR: 2540 case ISD::OR: { 2541 APInt UndefLHS, UndefRHS; 2542 SDValue LHS = V.getOperand(0); 2543 SDValue RHS = V.getOperand(1); 2544 if (isSplatValue(LHS, DemandedElts, UndefLHS, Depth + 1) && 2545 isSplatValue(RHS, DemandedElts, UndefRHS, Depth + 1)) { 2546 UndefElts = UndefLHS | UndefRHS; 2547 return true; 2548 } 2549 return false; 2550 } 2551 case ISD::ABS: 2552 case ISD::TRUNCATE: 2553 case ISD::SIGN_EXTEND: 2554 case ISD::ZERO_EXTEND: 2555 return isSplatValue(V.getOperand(0), DemandedElts, UndefElts, Depth + 1); 2556 default: 2557 if (Opcode >= ISD::BUILTIN_OP_END || Opcode == ISD::INTRINSIC_WO_CHAIN || 2558 Opcode == ISD::INTRINSIC_W_CHAIN || Opcode == ISD::INTRINSIC_VOID) 2559 return TLI->isSplatValueForTargetNode(V, DemandedElts, UndefElts, Depth); 2560 break; 2561 } 2562 2563 // We don't support other cases than those above for scalable vectors at 2564 // the moment. 2565 if (VT.isScalableVector()) 2566 return false; 2567 2568 unsigned NumElts = VT.getVectorNumElements(); 2569 assert(NumElts == DemandedElts.getBitWidth() && "Vector size mismatch"); 2570 UndefElts = APInt::getZero(NumElts); 2571 2572 switch (Opcode) { 2573 case ISD::BUILD_VECTOR: { 2574 SDValue Scl; 2575 for (unsigned i = 0; i != NumElts; ++i) { 2576 SDValue Op = V.getOperand(i); 2577 if (Op.isUndef()) { 2578 UndefElts.setBit(i); 2579 continue; 2580 } 2581 if (!DemandedElts[i]) 2582 continue; 2583 if (Scl && Scl != Op) 2584 return false; 2585 Scl = Op; 2586 } 2587 return true; 2588 } 2589 case ISD::VECTOR_SHUFFLE: { 2590 // Check if this is a shuffle node doing a splat. 2591 // TODO: Do we need to handle shuffle(splat, undef, mask)? 2592 int SplatIndex = -1; 2593 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(V)->getMask(); 2594 for (int i = 0; i != (int)NumElts; ++i) { 2595 int M = Mask[i]; 2596 if (M < 0) { 2597 UndefElts.setBit(i); 2598 continue; 2599 } 2600 if (!DemandedElts[i]) 2601 continue; 2602 if (0 <= SplatIndex && SplatIndex != M) 2603 return false; 2604 SplatIndex = M; 2605 } 2606 return true; 2607 } 2608 case ISD::EXTRACT_SUBVECTOR: { 2609 // Offset the demanded elts by the subvector index. 2610 SDValue Src = V.getOperand(0); 2611 // We don't support scalable vectors at the moment. 2612 if (Src.getValueType().isScalableVector()) 2613 return false; 2614 uint64_t Idx = V.getConstantOperandVal(1); 2615 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2616 APInt UndefSrcElts; 2617 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 2618 if (isSplatValue(Src, DemandedSrcElts, UndefSrcElts, Depth + 1)) { 2619 UndefElts = UndefSrcElts.extractBits(NumElts, Idx); 2620 return true; 2621 } 2622 break; 2623 } 2624 case ISD::ANY_EXTEND_VECTOR_INREG: 2625 case ISD::SIGN_EXTEND_VECTOR_INREG: 2626 case ISD::ZERO_EXTEND_VECTOR_INREG: { 2627 // Widen the demanded elts by the src element count. 2628 SDValue Src = V.getOperand(0); 2629 // We don't support scalable vectors at the moment. 2630 if (Src.getValueType().isScalableVector()) 2631 return false; 2632 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2633 APInt UndefSrcElts; 2634 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts); 2635 if (isSplatValue(Src, DemandedSrcElts, UndefSrcElts, Depth + 1)) { 2636 UndefElts = UndefSrcElts.truncOrSelf(NumElts); 2637 return true; 2638 } 2639 break; 2640 } 2641 } 2642 2643 return false; 2644 } 2645 2646 /// Helper wrapper to main isSplatValue function. 2647 bool SelectionDAG::isSplatValue(SDValue V, bool AllowUndefs) const { 2648 EVT VT = V.getValueType(); 2649 assert(VT.isVector() && "Vector type expected"); 2650 2651 APInt UndefElts; 2652 APInt DemandedElts; 2653 2654 // For now we don't support this with scalable vectors. 2655 if (!VT.isScalableVector()) 2656 DemandedElts = APInt::getAllOnes(VT.getVectorNumElements()); 2657 return isSplatValue(V, DemandedElts, UndefElts) && 2658 (AllowUndefs || !UndefElts); 2659 } 2660 2661 SDValue SelectionDAG::getSplatSourceVector(SDValue V, int &SplatIdx) { 2662 V = peekThroughExtractSubvectors(V); 2663 2664 EVT VT = V.getValueType(); 2665 unsigned Opcode = V.getOpcode(); 2666 switch (Opcode) { 2667 default: { 2668 APInt UndefElts; 2669 APInt DemandedElts; 2670 2671 if (!VT.isScalableVector()) 2672 DemandedElts = APInt::getAllOnes(VT.getVectorNumElements()); 2673 2674 if (isSplatValue(V, DemandedElts, UndefElts)) { 2675 if (VT.isScalableVector()) { 2676 // DemandedElts and UndefElts are ignored for scalable vectors, since 2677 // the only supported cases are SPLAT_VECTOR nodes. 2678 SplatIdx = 0; 2679 } else { 2680 // Handle case where all demanded elements are UNDEF. 2681 if (DemandedElts.isSubsetOf(UndefElts)) { 2682 SplatIdx = 0; 2683 return getUNDEF(VT); 2684 } 2685 SplatIdx = (UndefElts & DemandedElts).countTrailingOnes(); 2686 } 2687 return V; 2688 } 2689 break; 2690 } 2691 case ISD::SPLAT_VECTOR: 2692 SplatIdx = 0; 2693 return V; 2694 case ISD::VECTOR_SHUFFLE: { 2695 if (VT.isScalableVector()) 2696 return SDValue(); 2697 2698 // Check if this is a shuffle node doing a splat. 2699 // TODO - remove this and rely purely on SelectionDAG::isSplatValue, 2700 // getTargetVShiftNode currently struggles without the splat source. 2701 auto *SVN = cast<ShuffleVectorSDNode>(V); 2702 if (!SVN->isSplat()) 2703 break; 2704 int Idx = SVN->getSplatIndex(); 2705 int NumElts = V.getValueType().getVectorNumElements(); 2706 SplatIdx = Idx % NumElts; 2707 return V.getOperand(Idx / NumElts); 2708 } 2709 } 2710 2711 return SDValue(); 2712 } 2713 2714 SDValue SelectionDAG::getSplatValue(SDValue V, bool LegalTypes) { 2715 int SplatIdx; 2716 if (SDValue SrcVector = getSplatSourceVector(V, SplatIdx)) { 2717 EVT SVT = SrcVector.getValueType().getScalarType(); 2718 EVT LegalSVT = SVT; 2719 if (LegalTypes && !TLI->isTypeLegal(SVT)) { 2720 if (!SVT.isInteger()) 2721 return SDValue(); 2722 LegalSVT = TLI->getTypeToTransformTo(*getContext(), LegalSVT); 2723 if (LegalSVT.bitsLT(SVT)) 2724 return SDValue(); 2725 } 2726 return getNode(ISD::EXTRACT_VECTOR_ELT, SDLoc(V), LegalSVT, SrcVector, 2727 getVectorIdxConstant(SplatIdx, SDLoc(V))); 2728 } 2729 return SDValue(); 2730 } 2731 2732 const APInt * 2733 SelectionDAG::getValidShiftAmountConstant(SDValue V, 2734 const APInt &DemandedElts) const { 2735 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2736 V.getOpcode() == ISD::SRA) && 2737 "Unknown shift node"); 2738 unsigned BitWidth = V.getScalarValueSizeInBits(); 2739 if (ConstantSDNode *SA = isConstOrConstSplat(V.getOperand(1), DemandedElts)) { 2740 // Shifting more than the bitwidth is not valid. 2741 const APInt &ShAmt = SA->getAPIntValue(); 2742 if (ShAmt.ult(BitWidth)) 2743 return &ShAmt; 2744 } 2745 return nullptr; 2746 } 2747 2748 const APInt *SelectionDAG::getValidMinimumShiftAmountConstant( 2749 SDValue V, const APInt &DemandedElts) const { 2750 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2751 V.getOpcode() == ISD::SRA) && 2752 "Unknown shift node"); 2753 if (const APInt *ValidAmt = getValidShiftAmountConstant(V, DemandedElts)) 2754 return ValidAmt; 2755 unsigned BitWidth = V.getScalarValueSizeInBits(); 2756 auto *BV = dyn_cast<BuildVectorSDNode>(V.getOperand(1)); 2757 if (!BV) 2758 return nullptr; 2759 const APInt *MinShAmt = nullptr; 2760 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) { 2761 if (!DemandedElts[i]) 2762 continue; 2763 auto *SA = dyn_cast<ConstantSDNode>(BV->getOperand(i)); 2764 if (!SA) 2765 return nullptr; 2766 // Shifting more than the bitwidth is not valid. 2767 const APInt &ShAmt = SA->getAPIntValue(); 2768 if (ShAmt.uge(BitWidth)) 2769 return nullptr; 2770 if (MinShAmt && MinShAmt->ule(ShAmt)) 2771 continue; 2772 MinShAmt = &ShAmt; 2773 } 2774 return MinShAmt; 2775 } 2776 2777 const APInt *SelectionDAG::getValidMaximumShiftAmountConstant( 2778 SDValue V, const APInt &DemandedElts) const { 2779 assert((V.getOpcode() == ISD::SHL || V.getOpcode() == ISD::SRL || 2780 V.getOpcode() == ISD::SRA) && 2781 "Unknown shift node"); 2782 if (const APInt *ValidAmt = getValidShiftAmountConstant(V, DemandedElts)) 2783 return ValidAmt; 2784 unsigned BitWidth = V.getScalarValueSizeInBits(); 2785 auto *BV = dyn_cast<BuildVectorSDNode>(V.getOperand(1)); 2786 if (!BV) 2787 return nullptr; 2788 const APInt *MaxShAmt = nullptr; 2789 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) { 2790 if (!DemandedElts[i]) 2791 continue; 2792 auto *SA = dyn_cast<ConstantSDNode>(BV->getOperand(i)); 2793 if (!SA) 2794 return nullptr; 2795 // Shifting more than the bitwidth is not valid. 2796 const APInt &ShAmt = SA->getAPIntValue(); 2797 if (ShAmt.uge(BitWidth)) 2798 return nullptr; 2799 if (MaxShAmt && MaxShAmt->uge(ShAmt)) 2800 continue; 2801 MaxShAmt = &ShAmt; 2802 } 2803 return MaxShAmt; 2804 } 2805 2806 /// Determine which bits of Op are known to be either zero or one and return 2807 /// them in Known. For vectors, the known bits are those that are shared by 2808 /// every vector element. 2809 KnownBits SelectionDAG::computeKnownBits(SDValue Op, unsigned Depth) const { 2810 EVT VT = Op.getValueType(); 2811 2812 // TOOD: Until we have a plan for how to represent demanded elements for 2813 // scalable vectors, we can just bail out for now. 2814 if (Op.getValueType().isScalableVector()) { 2815 unsigned BitWidth = Op.getScalarValueSizeInBits(); 2816 return KnownBits(BitWidth); 2817 } 2818 2819 APInt DemandedElts = VT.isVector() 2820 ? APInt::getAllOnes(VT.getVectorNumElements()) 2821 : APInt(1, 1); 2822 return computeKnownBits(Op, DemandedElts, Depth); 2823 } 2824 2825 /// Determine which bits of Op are known to be either zero or one and return 2826 /// them in Known. The DemandedElts argument allows us to only collect the known 2827 /// bits that are shared by the requested vector elements. 2828 KnownBits SelectionDAG::computeKnownBits(SDValue Op, const APInt &DemandedElts, 2829 unsigned Depth) const { 2830 unsigned BitWidth = Op.getScalarValueSizeInBits(); 2831 2832 KnownBits Known(BitWidth); // Don't know anything. 2833 2834 // TOOD: Until we have a plan for how to represent demanded elements for 2835 // scalable vectors, we can just bail out for now. 2836 if (Op.getValueType().isScalableVector()) 2837 return Known; 2838 2839 if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 2840 // We know all of the bits for a constant! 2841 return KnownBits::makeConstant(C->getAPIntValue()); 2842 } 2843 if (auto *C = dyn_cast<ConstantFPSDNode>(Op)) { 2844 // We know all of the bits for a constant fp! 2845 return KnownBits::makeConstant(C->getValueAPF().bitcastToAPInt()); 2846 } 2847 2848 if (Depth >= MaxRecursionDepth) 2849 return Known; // Limit search depth. 2850 2851 KnownBits Known2; 2852 unsigned NumElts = DemandedElts.getBitWidth(); 2853 assert((!Op.getValueType().isVector() || 2854 NumElts == Op.getValueType().getVectorNumElements()) && 2855 "Unexpected vector size"); 2856 2857 if (!DemandedElts) 2858 return Known; // No demanded elts, better to assume we don't know anything. 2859 2860 unsigned Opcode = Op.getOpcode(); 2861 switch (Opcode) { 2862 case ISD::BUILD_VECTOR: 2863 // Collect the known bits that are shared by every demanded vector element. 2864 Known.Zero.setAllBits(); Known.One.setAllBits(); 2865 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) { 2866 if (!DemandedElts[i]) 2867 continue; 2868 2869 SDValue SrcOp = Op.getOperand(i); 2870 Known2 = computeKnownBits(SrcOp, Depth + 1); 2871 2872 // BUILD_VECTOR can implicitly truncate sources, we must handle this. 2873 if (SrcOp.getValueSizeInBits() != BitWidth) { 2874 assert(SrcOp.getValueSizeInBits() > BitWidth && 2875 "Expected BUILD_VECTOR implicit truncation"); 2876 Known2 = Known2.trunc(BitWidth); 2877 } 2878 2879 // Known bits are the values that are shared by every demanded element. 2880 Known = KnownBits::commonBits(Known, Known2); 2881 2882 // If we don't know any bits, early out. 2883 if (Known.isUnknown()) 2884 break; 2885 } 2886 break; 2887 case ISD::VECTOR_SHUFFLE: { 2888 // Collect the known bits that are shared by every vector element referenced 2889 // by the shuffle. 2890 APInt DemandedLHS(NumElts, 0), DemandedRHS(NumElts, 0); 2891 Known.Zero.setAllBits(); Known.One.setAllBits(); 2892 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op); 2893 assert(NumElts == SVN->getMask().size() && "Unexpected vector size"); 2894 for (unsigned i = 0; i != NumElts; ++i) { 2895 if (!DemandedElts[i]) 2896 continue; 2897 2898 int M = SVN->getMaskElt(i); 2899 if (M < 0) { 2900 // For UNDEF elements, we don't know anything about the common state of 2901 // the shuffle result. 2902 Known.resetAll(); 2903 DemandedLHS.clearAllBits(); 2904 DemandedRHS.clearAllBits(); 2905 break; 2906 } 2907 2908 if ((unsigned)M < NumElts) 2909 DemandedLHS.setBit((unsigned)M % NumElts); 2910 else 2911 DemandedRHS.setBit((unsigned)M % NumElts); 2912 } 2913 // Known bits are the values that are shared by every demanded element. 2914 if (!!DemandedLHS) { 2915 SDValue LHS = Op.getOperand(0); 2916 Known2 = computeKnownBits(LHS, DemandedLHS, Depth + 1); 2917 Known = KnownBits::commonBits(Known, Known2); 2918 } 2919 // If we don't know any bits, early out. 2920 if (Known.isUnknown()) 2921 break; 2922 if (!!DemandedRHS) { 2923 SDValue RHS = Op.getOperand(1); 2924 Known2 = computeKnownBits(RHS, DemandedRHS, Depth + 1); 2925 Known = KnownBits::commonBits(Known, Known2); 2926 } 2927 break; 2928 } 2929 case ISD::CONCAT_VECTORS: { 2930 // Split DemandedElts and test each of the demanded subvectors. 2931 Known.Zero.setAllBits(); Known.One.setAllBits(); 2932 EVT SubVectorVT = Op.getOperand(0).getValueType(); 2933 unsigned NumSubVectorElts = SubVectorVT.getVectorNumElements(); 2934 unsigned NumSubVectors = Op.getNumOperands(); 2935 for (unsigned i = 0; i != NumSubVectors; ++i) { 2936 APInt DemandedSub = 2937 DemandedElts.extractBits(NumSubVectorElts, i * NumSubVectorElts); 2938 if (!!DemandedSub) { 2939 SDValue Sub = Op.getOperand(i); 2940 Known2 = computeKnownBits(Sub, DemandedSub, Depth + 1); 2941 Known = KnownBits::commonBits(Known, Known2); 2942 } 2943 // If we don't know any bits, early out. 2944 if (Known.isUnknown()) 2945 break; 2946 } 2947 break; 2948 } 2949 case ISD::INSERT_SUBVECTOR: { 2950 // Demand any elements from the subvector and the remainder from the src its 2951 // inserted into. 2952 SDValue Src = Op.getOperand(0); 2953 SDValue Sub = Op.getOperand(1); 2954 uint64_t Idx = Op.getConstantOperandVal(2); 2955 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 2956 APInt DemandedSubElts = DemandedElts.extractBits(NumSubElts, Idx); 2957 APInt DemandedSrcElts = DemandedElts; 2958 DemandedSrcElts.insertBits(APInt::getZero(NumSubElts), Idx); 2959 2960 Known.One.setAllBits(); 2961 Known.Zero.setAllBits(); 2962 if (!!DemandedSubElts) { 2963 Known = computeKnownBits(Sub, DemandedSubElts, Depth + 1); 2964 if (Known.isUnknown()) 2965 break; // early-out. 2966 } 2967 if (!!DemandedSrcElts) { 2968 Known2 = computeKnownBits(Src, DemandedSrcElts, Depth + 1); 2969 Known = KnownBits::commonBits(Known, Known2); 2970 } 2971 break; 2972 } 2973 case ISD::EXTRACT_SUBVECTOR: { 2974 // Offset the demanded elts by the subvector index. 2975 SDValue Src = Op.getOperand(0); 2976 // Bail until we can represent demanded elements for scalable vectors. 2977 if (Src.getValueType().isScalableVector()) 2978 break; 2979 uint64_t Idx = Op.getConstantOperandVal(1); 2980 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2981 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 2982 Known = computeKnownBits(Src, DemandedSrcElts, Depth + 1); 2983 break; 2984 } 2985 case ISD::SCALAR_TO_VECTOR: { 2986 // We know about scalar_to_vector as much as we know about it source, 2987 // which becomes the first element of otherwise unknown vector. 2988 if (DemandedElts != 1) 2989 break; 2990 2991 SDValue N0 = Op.getOperand(0); 2992 Known = computeKnownBits(N0, Depth + 1); 2993 if (N0.getValueSizeInBits() != BitWidth) 2994 Known = Known.trunc(BitWidth); 2995 2996 break; 2997 } 2998 case ISD::BITCAST: { 2999 SDValue N0 = Op.getOperand(0); 3000 EVT SubVT = N0.getValueType(); 3001 unsigned SubBitWidth = SubVT.getScalarSizeInBits(); 3002 3003 // Ignore bitcasts from unsupported types. 3004 if (!(SubVT.isInteger() || SubVT.isFloatingPoint())) 3005 break; 3006 3007 // Fast handling of 'identity' bitcasts. 3008 if (BitWidth == SubBitWidth) { 3009 Known = computeKnownBits(N0, DemandedElts, Depth + 1); 3010 break; 3011 } 3012 3013 bool IsLE = getDataLayout().isLittleEndian(); 3014 3015 // Bitcast 'small element' vector to 'large element' scalar/vector. 3016 if ((BitWidth % SubBitWidth) == 0) { 3017 assert(N0.getValueType().isVector() && "Expected bitcast from vector"); 3018 3019 // Collect known bits for the (larger) output by collecting the known 3020 // bits from each set of sub elements and shift these into place. 3021 // We need to separately call computeKnownBits for each set of 3022 // sub elements as the knownbits for each is likely to be different. 3023 unsigned SubScale = BitWidth / SubBitWidth; 3024 APInt SubDemandedElts(NumElts * SubScale, 0); 3025 for (unsigned i = 0; i != NumElts; ++i) 3026 if (DemandedElts[i]) 3027 SubDemandedElts.setBit(i * SubScale); 3028 3029 for (unsigned i = 0; i != SubScale; ++i) { 3030 Known2 = computeKnownBits(N0, SubDemandedElts.shl(i), 3031 Depth + 1); 3032 unsigned Shifts = IsLE ? i : SubScale - 1 - i; 3033 Known.insertBits(Known2, SubBitWidth * Shifts); 3034 } 3035 } 3036 3037 // Bitcast 'large element' scalar/vector to 'small element' vector. 3038 if ((SubBitWidth % BitWidth) == 0) { 3039 assert(Op.getValueType().isVector() && "Expected bitcast to vector"); 3040 3041 // Collect known bits for the (smaller) output by collecting the known 3042 // bits from the overlapping larger input elements and extracting the 3043 // sub sections we actually care about. 3044 unsigned SubScale = SubBitWidth / BitWidth; 3045 APInt SubDemandedElts = 3046 APIntOps::ScaleBitMask(DemandedElts, NumElts / SubScale); 3047 Known2 = computeKnownBits(N0, SubDemandedElts, Depth + 1); 3048 3049 Known.Zero.setAllBits(); Known.One.setAllBits(); 3050 for (unsigned i = 0; i != NumElts; ++i) 3051 if (DemandedElts[i]) { 3052 unsigned Shifts = IsLE ? i : NumElts - 1 - i; 3053 unsigned Offset = (Shifts % SubScale) * BitWidth; 3054 Known = KnownBits::commonBits(Known, 3055 Known2.extractBits(BitWidth, Offset)); 3056 // If we don't know any bits, early out. 3057 if (Known.isUnknown()) 3058 break; 3059 } 3060 } 3061 break; 3062 } 3063 case ISD::AND: 3064 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3065 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3066 3067 Known &= Known2; 3068 break; 3069 case ISD::OR: 3070 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3071 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3072 3073 Known |= Known2; 3074 break; 3075 case ISD::XOR: 3076 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3077 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3078 3079 Known ^= Known2; 3080 break; 3081 case ISD::MUL: { 3082 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3083 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3084 bool SelfMultiply = Op.getOperand(0) == Op.getOperand(1); 3085 SelfMultiply &= isGuaranteedNotToBeUndefOrPoison( 3086 Op.getOperand(0), DemandedElts, false, Depth + 1); 3087 Known = KnownBits::mul(Known, Known2, SelfMultiply); 3088 break; 3089 } 3090 case ISD::MULHU: { 3091 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3092 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3093 Known = KnownBits::mulhu(Known, Known2); 3094 break; 3095 } 3096 case ISD::MULHS: { 3097 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3098 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3099 Known = KnownBits::mulhs(Known, Known2); 3100 break; 3101 } 3102 case ISD::UMUL_LOHI: { 3103 assert((Op.getResNo() == 0 || Op.getResNo() == 1) && "Unknown result"); 3104 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3105 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3106 bool SelfMultiply = Op.getOperand(0) == Op.getOperand(1); 3107 if (Op.getResNo() == 0) 3108 Known = KnownBits::mul(Known, Known2, SelfMultiply); 3109 else 3110 Known = KnownBits::mulhu(Known, Known2); 3111 break; 3112 } 3113 case ISD::SMUL_LOHI: { 3114 assert((Op.getResNo() == 0 || Op.getResNo() == 1) && "Unknown result"); 3115 Known = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3116 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3117 bool SelfMultiply = Op.getOperand(0) == Op.getOperand(1); 3118 if (Op.getResNo() == 0) 3119 Known = KnownBits::mul(Known, Known2, SelfMultiply); 3120 else 3121 Known = KnownBits::mulhs(Known, Known2); 3122 break; 3123 } 3124 case ISD::UDIV: { 3125 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3126 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3127 Known = KnownBits::udiv(Known, Known2); 3128 break; 3129 } 3130 case ISD::SELECT: 3131 case ISD::VSELECT: 3132 Known = computeKnownBits(Op.getOperand(2), DemandedElts, Depth+1); 3133 // If we don't know any bits, early out. 3134 if (Known.isUnknown()) 3135 break; 3136 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth+1); 3137 3138 // Only known if known in both the LHS and RHS. 3139 Known = KnownBits::commonBits(Known, Known2); 3140 break; 3141 case ISD::SELECT_CC: 3142 Known = computeKnownBits(Op.getOperand(3), DemandedElts, Depth+1); 3143 // If we don't know any bits, early out. 3144 if (Known.isUnknown()) 3145 break; 3146 Known2 = computeKnownBits(Op.getOperand(2), DemandedElts, Depth+1); 3147 3148 // Only known if known in both the LHS and RHS. 3149 Known = KnownBits::commonBits(Known, Known2); 3150 break; 3151 case ISD::SMULO: 3152 case ISD::UMULO: 3153 if (Op.getResNo() != 1) 3154 break; 3155 // The boolean result conforms to getBooleanContents. 3156 // If we know the result of a setcc has the top bits zero, use this info. 3157 // We know that we have an integer-based boolean since these operations 3158 // are only available for integer. 3159 if (TLI->getBooleanContents(Op.getValueType().isVector(), false) == 3160 TargetLowering::ZeroOrOneBooleanContent && 3161 BitWidth > 1) 3162 Known.Zero.setBitsFrom(1); 3163 break; 3164 case ISD::SETCC: 3165 case ISD::STRICT_FSETCC: 3166 case ISD::STRICT_FSETCCS: { 3167 unsigned OpNo = Op->isStrictFPOpcode() ? 1 : 0; 3168 // If we know the result of a setcc has the top bits zero, use this info. 3169 if (TLI->getBooleanContents(Op.getOperand(OpNo).getValueType()) == 3170 TargetLowering::ZeroOrOneBooleanContent && 3171 BitWidth > 1) 3172 Known.Zero.setBitsFrom(1); 3173 break; 3174 } 3175 case ISD::SHL: 3176 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3177 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3178 Known = KnownBits::shl(Known, Known2); 3179 3180 // Minimum shift low bits are known zero. 3181 if (const APInt *ShMinAmt = 3182 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 3183 Known.Zero.setLowBits(ShMinAmt->getZExtValue()); 3184 break; 3185 case ISD::SRL: 3186 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3187 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3188 Known = KnownBits::lshr(Known, Known2); 3189 3190 // Minimum shift high bits are known zero. 3191 if (const APInt *ShMinAmt = 3192 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 3193 Known.Zero.setHighBits(ShMinAmt->getZExtValue()); 3194 break; 3195 case ISD::SRA: 3196 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3197 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3198 Known = KnownBits::ashr(Known, Known2); 3199 // TODO: Add minimum shift high known sign bits. 3200 break; 3201 case ISD::FSHL: 3202 case ISD::FSHR: 3203 if (ConstantSDNode *C = isConstOrConstSplat(Op.getOperand(2), DemandedElts)) { 3204 unsigned Amt = C->getAPIntValue().urem(BitWidth); 3205 3206 // For fshl, 0-shift returns the 1st arg. 3207 // For fshr, 0-shift returns the 2nd arg. 3208 if (Amt == 0) { 3209 Known = computeKnownBits(Op.getOperand(Opcode == ISD::FSHL ? 0 : 1), 3210 DemandedElts, Depth + 1); 3211 break; 3212 } 3213 3214 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 3215 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 3216 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3217 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3218 if (Opcode == ISD::FSHL) { 3219 Known.One <<= Amt; 3220 Known.Zero <<= Amt; 3221 Known2.One.lshrInPlace(BitWidth - Amt); 3222 Known2.Zero.lshrInPlace(BitWidth - Amt); 3223 } else { 3224 Known.One <<= BitWidth - Amt; 3225 Known.Zero <<= BitWidth - Amt; 3226 Known2.One.lshrInPlace(Amt); 3227 Known2.Zero.lshrInPlace(Amt); 3228 } 3229 Known.One |= Known2.One; 3230 Known.Zero |= Known2.Zero; 3231 } 3232 break; 3233 case ISD::SIGN_EXTEND_INREG: { 3234 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3235 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 3236 Known = Known.sextInReg(EVT.getScalarSizeInBits()); 3237 break; 3238 } 3239 case ISD::CTTZ: 3240 case ISD::CTTZ_ZERO_UNDEF: { 3241 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3242 // If we have a known 1, its position is our upper bound. 3243 unsigned PossibleTZ = Known2.countMaxTrailingZeros(); 3244 unsigned LowBits = Log2_32(PossibleTZ) + 1; 3245 Known.Zero.setBitsFrom(LowBits); 3246 break; 3247 } 3248 case ISD::CTLZ: 3249 case ISD::CTLZ_ZERO_UNDEF: { 3250 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3251 // If we have a known 1, its position is our upper bound. 3252 unsigned PossibleLZ = Known2.countMaxLeadingZeros(); 3253 unsigned LowBits = Log2_32(PossibleLZ) + 1; 3254 Known.Zero.setBitsFrom(LowBits); 3255 break; 3256 } 3257 case ISD::CTPOP: { 3258 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3259 // If we know some of the bits are zero, they can't be one. 3260 unsigned PossibleOnes = Known2.countMaxPopulation(); 3261 Known.Zero.setBitsFrom(Log2_32(PossibleOnes) + 1); 3262 break; 3263 } 3264 case ISD::PARITY: { 3265 // Parity returns 0 everywhere but the LSB. 3266 Known.Zero.setBitsFrom(1); 3267 break; 3268 } 3269 case ISD::LOAD: { 3270 LoadSDNode *LD = cast<LoadSDNode>(Op); 3271 const Constant *Cst = TLI->getTargetConstantFromLoad(LD); 3272 if (ISD::isNON_EXTLoad(LD) && Cst) { 3273 // Determine any common known bits from the loaded constant pool value. 3274 Type *CstTy = Cst->getType(); 3275 if ((NumElts * BitWidth) == CstTy->getPrimitiveSizeInBits()) { 3276 // If its a vector splat, then we can (quickly) reuse the scalar path. 3277 // NOTE: We assume all elements match and none are UNDEF. 3278 if (CstTy->isVectorTy()) { 3279 if (const Constant *Splat = Cst->getSplatValue()) { 3280 Cst = Splat; 3281 CstTy = Cst->getType(); 3282 } 3283 } 3284 // TODO - do we need to handle different bitwidths? 3285 if (CstTy->isVectorTy() && BitWidth == CstTy->getScalarSizeInBits()) { 3286 // Iterate across all vector elements finding common known bits. 3287 Known.One.setAllBits(); 3288 Known.Zero.setAllBits(); 3289 for (unsigned i = 0; i != NumElts; ++i) { 3290 if (!DemandedElts[i]) 3291 continue; 3292 if (Constant *Elt = Cst->getAggregateElement(i)) { 3293 if (auto *CInt = dyn_cast<ConstantInt>(Elt)) { 3294 const APInt &Value = CInt->getValue(); 3295 Known.One &= Value; 3296 Known.Zero &= ~Value; 3297 continue; 3298 } 3299 if (auto *CFP = dyn_cast<ConstantFP>(Elt)) { 3300 APInt Value = CFP->getValueAPF().bitcastToAPInt(); 3301 Known.One &= Value; 3302 Known.Zero &= ~Value; 3303 continue; 3304 } 3305 } 3306 Known.One.clearAllBits(); 3307 Known.Zero.clearAllBits(); 3308 break; 3309 } 3310 } else if (BitWidth == CstTy->getPrimitiveSizeInBits()) { 3311 if (auto *CInt = dyn_cast<ConstantInt>(Cst)) { 3312 Known = KnownBits::makeConstant(CInt->getValue()); 3313 } else if (auto *CFP = dyn_cast<ConstantFP>(Cst)) { 3314 Known = 3315 KnownBits::makeConstant(CFP->getValueAPF().bitcastToAPInt()); 3316 } 3317 } 3318 } 3319 } else if (ISD::isZEXTLoad(Op.getNode()) && Op.getResNo() == 0) { 3320 // If this is a ZEXTLoad and we are looking at the loaded value. 3321 EVT VT = LD->getMemoryVT(); 3322 unsigned MemBits = VT.getScalarSizeInBits(); 3323 Known.Zero.setBitsFrom(MemBits); 3324 } else if (const MDNode *Ranges = LD->getRanges()) { 3325 if (LD->getExtensionType() == ISD::NON_EXTLOAD) 3326 computeKnownBitsFromRangeMetadata(*Ranges, Known); 3327 } 3328 break; 3329 } 3330 case ISD::ZERO_EXTEND_VECTOR_INREG: { 3331 EVT InVT = Op.getOperand(0).getValueType(); 3332 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3333 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3334 Known = Known.zext(BitWidth); 3335 break; 3336 } 3337 case ISD::ZERO_EXTEND: { 3338 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3339 Known = Known.zext(BitWidth); 3340 break; 3341 } 3342 case ISD::SIGN_EXTEND_VECTOR_INREG: { 3343 EVT InVT = Op.getOperand(0).getValueType(); 3344 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3345 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3346 // If the sign bit is known to be zero or one, then sext will extend 3347 // it to the top bits, else it will just zext. 3348 Known = Known.sext(BitWidth); 3349 break; 3350 } 3351 case ISD::SIGN_EXTEND: { 3352 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3353 // If the sign bit is known to be zero or one, then sext will extend 3354 // it to the top bits, else it will just zext. 3355 Known = Known.sext(BitWidth); 3356 break; 3357 } 3358 case ISD::ANY_EXTEND_VECTOR_INREG: { 3359 EVT InVT = Op.getOperand(0).getValueType(); 3360 APInt InDemandedElts = DemandedElts.zextOrSelf(InVT.getVectorNumElements()); 3361 Known = computeKnownBits(Op.getOperand(0), InDemandedElts, Depth + 1); 3362 Known = Known.anyext(BitWidth); 3363 break; 3364 } 3365 case ISD::ANY_EXTEND: { 3366 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3367 Known = Known.anyext(BitWidth); 3368 break; 3369 } 3370 case ISD::TRUNCATE: { 3371 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3372 Known = Known.trunc(BitWidth); 3373 break; 3374 } 3375 case ISD::AssertZext: { 3376 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 3377 APInt InMask = APInt::getLowBitsSet(BitWidth, VT.getSizeInBits()); 3378 Known = computeKnownBits(Op.getOperand(0), Depth+1); 3379 Known.Zero |= (~InMask); 3380 Known.One &= (~Known.Zero); 3381 break; 3382 } 3383 case ISD::AssertAlign: { 3384 unsigned LogOfAlign = Log2(cast<AssertAlignSDNode>(Op)->getAlign()); 3385 assert(LogOfAlign != 0); 3386 3387 // TODO: Should use maximum with source 3388 // If a node is guaranteed to be aligned, set low zero bits accordingly as 3389 // well as clearing one bits. 3390 Known.Zero.setLowBits(LogOfAlign); 3391 Known.One.clearLowBits(LogOfAlign); 3392 break; 3393 } 3394 case ISD::FGETSIGN: 3395 // All bits are zero except the low bit. 3396 Known.Zero.setBitsFrom(1); 3397 break; 3398 case ISD::USUBO: 3399 case ISD::SSUBO: 3400 if (Op.getResNo() == 1) { 3401 // If we know the result of a setcc has the top bits zero, use this info. 3402 if (TLI->getBooleanContents(Op.getOperand(0).getValueType()) == 3403 TargetLowering::ZeroOrOneBooleanContent && 3404 BitWidth > 1) 3405 Known.Zero.setBitsFrom(1); 3406 break; 3407 } 3408 LLVM_FALLTHROUGH; 3409 case ISD::SUB: 3410 case ISD::SUBC: { 3411 assert(Op.getResNo() == 0 && 3412 "We only compute knownbits for the difference here."); 3413 3414 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3415 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3416 Known = KnownBits::computeForAddSub(/* Add */ false, /* NSW */ false, 3417 Known, Known2); 3418 break; 3419 } 3420 case ISD::UADDO: 3421 case ISD::SADDO: 3422 case ISD::ADDCARRY: 3423 if (Op.getResNo() == 1) { 3424 // If we know the result of a setcc has the top bits zero, use this info. 3425 if (TLI->getBooleanContents(Op.getOperand(0).getValueType()) == 3426 TargetLowering::ZeroOrOneBooleanContent && 3427 BitWidth > 1) 3428 Known.Zero.setBitsFrom(1); 3429 break; 3430 } 3431 LLVM_FALLTHROUGH; 3432 case ISD::ADD: 3433 case ISD::ADDC: 3434 case ISD::ADDE: { 3435 assert(Op.getResNo() == 0 && "We only compute knownbits for the sum here."); 3436 3437 // With ADDE and ADDCARRY, a carry bit may be added in. 3438 KnownBits Carry(1); 3439 if (Opcode == ISD::ADDE) 3440 // Can't track carry from glue, set carry to unknown. 3441 Carry.resetAll(); 3442 else if (Opcode == ISD::ADDCARRY) 3443 // TODO: Compute known bits for the carry operand. Not sure if it is worth 3444 // the trouble (how often will we find a known carry bit). And I haven't 3445 // tested this very much yet, but something like this might work: 3446 // Carry = computeKnownBits(Op.getOperand(2), DemandedElts, Depth + 1); 3447 // Carry = Carry.zextOrTrunc(1, false); 3448 Carry.resetAll(); 3449 else 3450 Carry.setAllZero(); 3451 3452 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3453 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3454 Known = KnownBits::computeForAddCarry(Known, Known2, Carry); 3455 break; 3456 } 3457 case ISD::SREM: { 3458 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3459 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3460 Known = KnownBits::srem(Known, Known2); 3461 break; 3462 } 3463 case ISD::UREM: { 3464 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3465 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3466 Known = KnownBits::urem(Known, Known2); 3467 break; 3468 } 3469 case ISD::EXTRACT_ELEMENT: { 3470 Known = computeKnownBits(Op.getOperand(0), Depth+1); 3471 const unsigned Index = Op.getConstantOperandVal(1); 3472 const unsigned EltBitWidth = Op.getValueSizeInBits(); 3473 3474 // Remove low part of known bits mask 3475 Known.Zero = Known.Zero.getHiBits(Known.getBitWidth() - Index * EltBitWidth); 3476 Known.One = Known.One.getHiBits(Known.getBitWidth() - Index * EltBitWidth); 3477 3478 // Remove high part of known bit mask 3479 Known = Known.trunc(EltBitWidth); 3480 break; 3481 } 3482 case ISD::EXTRACT_VECTOR_ELT: { 3483 SDValue InVec = Op.getOperand(0); 3484 SDValue EltNo = Op.getOperand(1); 3485 EVT VecVT = InVec.getValueType(); 3486 // computeKnownBits not yet implemented for scalable vectors. 3487 if (VecVT.isScalableVector()) 3488 break; 3489 const unsigned EltBitWidth = VecVT.getScalarSizeInBits(); 3490 const unsigned NumSrcElts = VecVT.getVectorNumElements(); 3491 3492 // If BitWidth > EltBitWidth the value is anyext:ed. So we do not know 3493 // anything about the extended bits. 3494 if (BitWidth > EltBitWidth) 3495 Known = Known.trunc(EltBitWidth); 3496 3497 // If we know the element index, just demand that vector element, else for 3498 // an unknown element index, ignore DemandedElts and demand them all. 3499 APInt DemandedSrcElts = APInt::getAllOnes(NumSrcElts); 3500 auto *ConstEltNo = dyn_cast<ConstantSDNode>(EltNo); 3501 if (ConstEltNo && ConstEltNo->getAPIntValue().ult(NumSrcElts)) 3502 DemandedSrcElts = 3503 APInt::getOneBitSet(NumSrcElts, ConstEltNo->getZExtValue()); 3504 3505 Known = computeKnownBits(InVec, DemandedSrcElts, Depth + 1); 3506 if (BitWidth > EltBitWidth) 3507 Known = Known.anyext(BitWidth); 3508 break; 3509 } 3510 case ISD::INSERT_VECTOR_ELT: { 3511 // If we know the element index, split the demand between the 3512 // source vector and the inserted element, otherwise assume we need 3513 // the original demanded vector elements and the value. 3514 SDValue InVec = Op.getOperand(0); 3515 SDValue InVal = Op.getOperand(1); 3516 SDValue EltNo = Op.getOperand(2); 3517 bool DemandedVal = true; 3518 APInt DemandedVecElts = DemandedElts; 3519 auto *CEltNo = dyn_cast<ConstantSDNode>(EltNo); 3520 if (CEltNo && CEltNo->getAPIntValue().ult(NumElts)) { 3521 unsigned EltIdx = CEltNo->getZExtValue(); 3522 DemandedVal = !!DemandedElts[EltIdx]; 3523 DemandedVecElts.clearBit(EltIdx); 3524 } 3525 Known.One.setAllBits(); 3526 Known.Zero.setAllBits(); 3527 if (DemandedVal) { 3528 Known2 = computeKnownBits(InVal, Depth + 1); 3529 Known = KnownBits::commonBits(Known, Known2.zextOrTrunc(BitWidth)); 3530 } 3531 if (!!DemandedVecElts) { 3532 Known2 = computeKnownBits(InVec, DemandedVecElts, Depth + 1); 3533 Known = KnownBits::commonBits(Known, Known2); 3534 } 3535 break; 3536 } 3537 case ISD::BITREVERSE: { 3538 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3539 Known = Known2.reverseBits(); 3540 break; 3541 } 3542 case ISD::BSWAP: { 3543 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3544 Known = Known2.byteSwap(); 3545 break; 3546 } 3547 case ISD::ABS: { 3548 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3549 Known = Known2.abs(); 3550 break; 3551 } 3552 case ISD::USUBSAT: { 3553 // The result of usubsat will never be larger than the LHS. 3554 Known2 = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3555 Known.Zero.setHighBits(Known2.countMinLeadingZeros()); 3556 break; 3557 } 3558 case ISD::UMIN: { 3559 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3560 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3561 Known = KnownBits::umin(Known, Known2); 3562 break; 3563 } 3564 case ISD::UMAX: { 3565 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3566 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3567 Known = KnownBits::umax(Known, Known2); 3568 break; 3569 } 3570 case ISD::SMIN: 3571 case ISD::SMAX: { 3572 // If we have a clamp pattern, we know that the number of sign bits will be 3573 // the minimum of the clamp min/max range. 3574 bool IsMax = (Opcode == ISD::SMAX); 3575 ConstantSDNode *CstLow = nullptr, *CstHigh = nullptr; 3576 if ((CstLow = isConstOrConstSplat(Op.getOperand(1), DemandedElts))) 3577 if (Op.getOperand(0).getOpcode() == (IsMax ? ISD::SMIN : ISD::SMAX)) 3578 CstHigh = 3579 isConstOrConstSplat(Op.getOperand(0).getOperand(1), DemandedElts); 3580 if (CstLow && CstHigh) { 3581 if (!IsMax) 3582 std::swap(CstLow, CstHigh); 3583 3584 const APInt &ValueLow = CstLow->getAPIntValue(); 3585 const APInt &ValueHigh = CstHigh->getAPIntValue(); 3586 if (ValueLow.sle(ValueHigh)) { 3587 unsigned LowSignBits = ValueLow.getNumSignBits(); 3588 unsigned HighSignBits = ValueHigh.getNumSignBits(); 3589 unsigned MinSignBits = std::min(LowSignBits, HighSignBits); 3590 if (ValueLow.isNegative() && ValueHigh.isNegative()) { 3591 Known.One.setHighBits(MinSignBits); 3592 break; 3593 } 3594 if (ValueLow.isNonNegative() && ValueHigh.isNonNegative()) { 3595 Known.Zero.setHighBits(MinSignBits); 3596 break; 3597 } 3598 } 3599 } 3600 3601 Known = computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 3602 Known2 = computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 3603 if (IsMax) 3604 Known = KnownBits::smax(Known, Known2); 3605 else 3606 Known = KnownBits::smin(Known, Known2); 3607 break; 3608 } 3609 case ISD::FP_TO_UINT_SAT: { 3610 // FP_TO_UINT_SAT produces an unsigned value that fits in the saturating VT. 3611 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 3612 Known.Zero |= APInt::getBitsSetFrom(BitWidth, VT.getScalarSizeInBits()); 3613 break; 3614 } 3615 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: 3616 if (Op.getResNo() == 1) { 3617 // The boolean result conforms to getBooleanContents. 3618 // If we know the result of a setcc has the top bits zero, use this info. 3619 // We know that we have an integer-based boolean since these operations 3620 // are only available for integer. 3621 if (TLI->getBooleanContents(Op.getValueType().isVector(), false) == 3622 TargetLowering::ZeroOrOneBooleanContent && 3623 BitWidth > 1) 3624 Known.Zero.setBitsFrom(1); 3625 break; 3626 } 3627 LLVM_FALLTHROUGH; 3628 case ISD::ATOMIC_CMP_SWAP: 3629 case ISD::ATOMIC_SWAP: 3630 case ISD::ATOMIC_LOAD_ADD: 3631 case ISD::ATOMIC_LOAD_SUB: 3632 case ISD::ATOMIC_LOAD_AND: 3633 case ISD::ATOMIC_LOAD_CLR: 3634 case ISD::ATOMIC_LOAD_OR: 3635 case ISD::ATOMIC_LOAD_XOR: 3636 case ISD::ATOMIC_LOAD_NAND: 3637 case ISD::ATOMIC_LOAD_MIN: 3638 case ISD::ATOMIC_LOAD_MAX: 3639 case ISD::ATOMIC_LOAD_UMIN: 3640 case ISD::ATOMIC_LOAD_UMAX: 3641 case ISD::ATOMIC_LOAD: { 3642 unsigned MemBits = 3643 cast<AtomicSDNode>(Op)->getMemoryVT().getScalarSizeInBits(); 3644 // If we are looking at the loaded value. 3645 if (Op.getResNo() == 0) { 3646 if (TLI->getExtendForAtomicOps() == ISD::ZERO_EXTEND) 3647 Known.Zero.setBitsFrom(MemBits); 3648 } 3649 break; 3650 } 3651 case ISD::FrameIndex: 3652 case ISD::TargetFrameIndex: 3653 TLI->computeKnownBitsForFrameIndex(cast<FrameIndexSDNode>(Op)->getIndex(), 3654 Known, getMachineFunction()); 3655 break; 3656 3657 default: 3658 if (Opcode < ISD::BUILTIN_OP_END) 3659 break; 3660 LLVM_FALLTHROUGH; 3661 case ISD::INTRINSIC_WO_CHAIN: 3662 case ISD::INTRINSIC_W_CHAIN: 3663 case ISD::INTRINSIC_VOID: 3664 // Allow the target to implement this method for its nodes. 3665 TLI->computeKnownBitsForTargetNode(Op, Known, DemandedElts, *this, Depth); 3666 break; 3667 } 3668 3669 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 3670 return Known; 3671 } 3672 3673 SelectionDAG::OverflowKind SelectionDAG::computeOverflowKind(SDValue N0, 3674 SDValue N1) const { 3675 // X + 0 never overflow 3676 if (isNullConstant(N1)) 3677 return OFK_Never; 3678 3679 KnownBits N1Known = computeKnownBits(N1); 3680 if (N1Known.Zero.getBoolValue()) { 3681 KnownBits N0Known = computeKnownBits(N0); 3682 3683 bool overflow; 3684 (void)N0Known.getMaxValue().uadd_ov(N1Known.getMaxValue(), overflow); 3685 if (!overflow) 3686 return OFK_Never; 3687 } 3688 3689 // mulhi + 1 never overflow 3690 if (N0.getOpcode() == ISD::UMUL_LOHI && N0.getResNo() == 1 && 3691 (N1Known.getMaxValue() & 0x01) == N1Known.getMaxValue()) 3692 return OFK_Never; 3693 3694 if (N1.getOpcode() == ISD::UMUL_LOHI && N1.getResNo() == 1) { 3695 KnownBits N0Known = computeKnownBits(N0); 3696 3697 if ((N0Known.getMaxValue() & 0x01) == N0Known.getMaxValue()) 3698 return OFK_Never; 3699 } 3700 3701 return OFK_Sometime; 3702 } 3703 3704 bool SelectionDAG::isKnownToBeAPowerOfTwo(SDValue Val) const { 3705 EVT OpVT = Val.getValueType(); 3706 unsigned BitWidth = OpVT.getScalarSizeInBits(); 3707 3708 // Is the constant a known power of 2? 3709 if (ConstantSDNode *Const = dyn_cast<ConstantSDNode>(Val)) 3710 return Const->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2(); 3711 3712 // A left-shift of a constant one will have exactly one bit set because 3713 // shifting the bit off the end is undefined. 3714 if (Val.getOpcode() == ISD::SHL) { 3715 auto *C = isConstOrConstSplat(Val.getOperand(0)); 3716 if (C && C->getAPIntValue() == 1) 3717 return true; 3718 } 3719 3720 // Similarly, a logical right-shift of a constant sign-bit will have exactly 3721 // one bit set. 3722 if (Val.getOpcode() == ISD::SRL) { 3723 auto *C = isConstOrConstSplat(Val.getOperand(0)); 3724 if (C && C->getAPIntValue().isSignMask()) 3725 return true; 3726 } 3727 3728 // Are all operands of a build vector constant powers of two? 3729 if (Val.getOpcode() == ISD::BUILD_VECTOR) 3730 if (llvm::all_of(Val->ops(), [BitWidth](SDValue E) { 3731 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(E)) 3732 return C->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2(); 3733 return false; 3734 })) 3735 return true; 3736 3737 // Is the operand of a splat vector a constant power of two? 3738 if (Val.getOpcode() == ISD::SPLAT_VECTOR) 3739 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val->getOperand(0))) 3740 if (C->getAPIntValue().zextOrTrunc(BitWidth).isPowerOf2()) 3741 return true; 3742 3743 // More could be done here, though the above checks are enough 3744 // to handle some common cases. 3745 3746 // Fall back to computeKnownBits to catch other known cases. 3747 KnownBits Known = computeKnownBits(Val); 3748 return (Known.countMaxPopulation() == 1) && (Known.countMinPopulation() == 1); 3749 } 3750 3751 unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, unsigned Depth) const { 3752 EVT VT = Op.getValueType(); 3753 3754 // TODO: Assume we don't know anything for now. 3755 if (VT.isScalableVector()) 3756 return 1; 3757 3758 APInt DemandedElts = VT.isVector() 3759 ? APInt::getAllOnes(VT.getVectorNumElements()) 3760 : APInt(1, 1); 3761 return ComputeNumSignBits(Op, DemandedElts, Depth); 3762 } 3763 3764 unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, const APInt &DemandedElts, 3765 unsigned Depth) const { 3766 EVT VT = Op.getValueType(); 3767 assert((VT.isInteger() || VT.isFloatingPoint()) && "Invalid VT!"); 3768 unsigned VTBits = VT.getScalarSizeInBits(); 3769 unsigned NumElts = DemandedElts.getBitWidth(); 3770 unsigned Tmp, Tmp2; 3771 unsigned FirstAnswer = 1; 3772 3773 if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 3774 const APInt &Val = C->getAPIntValue(); 3775 return Val.getNumSignBits(); 3776 } 3777 3778 if (Depth >= MaxRecursionDepth) 3779 return 1; // Limit search depth. 3780 3781 if (!DemandedElts || VT.isScalableVector()) 3782 return 1; // No demanded elts, better to assume we don't know anything. 3783 3784 unsigned Opcode = Op.getOpcode(); 3785 switch (Opcode) { 3786 default: break; 3787 case ISD::AssertSext: 3788 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits(); 3789 return VTBits-Tmp+1; 3790 case ISD::AssertZext: 3791 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits(); 3792 return VTBits-Tmp; 3793 3794 case ISD::BUILD_VECTOR: 3795 Tmp = VTBits; 3796 for (unsigned i = 0, e = Op.getNumOperands(); (i < e) && (Tmp > 1); ++i) { 3797 if (!DemandedElts[i]) 3798 continue; 3799 3800 SDValue SrcOp = Op.getOperand(i); 3801 Tmp2 = ComputeNumSignBits(SrcOp, Depth + 1); 3802 3803 // BUILD_VECTOR can implicitly truncate sources, we must handle this. 3804 if (SrcOp.getValueSizeInBits() != VTBits) { 3805 assert(SrcOp.getValueSizeInBits() > VTBits && 3806 "Expected BUILD_VECTOR implicit truncation"); 3807 unsigned ExtraBits = SrcOp.getValueSizeInBits() - VTBits; 3808 Tmp2 = (Tmp2 > ExtraBits ? Tmp2 - ExtraBits : 1); 3809 } 3810 Tmp = std::min(Tmp, Tmp2); 3811 } 3812 return Tmp; 3813 3814 case ISD::VECTOR_SHUFFLE: { 3815 // Collect the minimum number of sign bits that are shared by every vector 3816 // element referenced by the shuffle. 3817 APInt DemandedLHS(NumElts, 0), DemandedRHS(NumElts, 0); 3818 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op); 3819 assert(NumElts == SVN->getMask().size() && "Unexpected vector size"); 3820 for (unsigned i = 0; i != NumElts; ++i) { 3821 int M = SVN->getMaskElt(i); 3822 if (!DemandedElts[i]) 3823 continue; 3824 // For UNDEF elements, we don't know anything about the common state of 3825 // the shuffle result. 3826 if (M < 0) 3827 return 1; 3828 if ((unsigned)M < NumElts) 3829 DemandedLHS.setBit((unsigned)M % NumElts); 3830 else 3831 DemandedRHS.setBit((unsigned)M % NumElts); 3832 } 3833 Tmp = std::numeric_limits<unsigned>::max(); 3834 if (!!DemandedLHS) 3835 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedLHS, Depth + 1); 3836 if (!!DemandedRHS) { 3837 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedRHS, Depth + 1); 3838 Tmp = std::min(Tmp, Tmp2); 3839 } 3840 // If we don't know anything, early out and try computeKnownBits fall-back. 3841 if (Tmp == 1) 3842 break; 3843 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 3844 return Tmp; 3845 } 3846 3847 case ISD::BITCAST: { 3848 SDValue N0 = Op.getOperand(0); 3849 EVT SrcVT = N0.getValueType(); 3850 unsigned SrcBits = SrcVT.getScalarSizeInBits(); 3851 3852 // Ignore bitcasts from unsupported types.. 3853 if (!(SrcVT.isInteger() || SrcVT.isFloatingPoint())) 3854 break; 3855 3856 // Fast handling of 'identity' bitcasts. 3857 if (VTBits == SrcBits) 3858 return ComputeNumSignBits(N0, DemandedElts, Depth + 1); 3859 3860 bool IsLE = getDataLayout().isLittleEndian(); 3861 3862 // Bitcast 'large element' scalar/vector to 'small element' vector. 3863 if ((SrcBits % VTBits) == 0) { 3864 assert(VT.isVector() && "Expected bitcast to vector"); 3865 3866 unsigned Scale = SrcBits / VTBits; 3867 APInt SrcDemandedElts = 3868 APIntOps::ScaleBitMask(DemandedElts, NumElts / Scale); 3869 3870 // Fast case - sign splat can be simply split across the small elements. 3871 Tmp = ComputeNumSignBits(N0, SrcDemandedElts, Depth + 1); 3872 if (Tmp == SrcBits) 3873 return VTBits; 3874 3875 // Slow case - determine how far the sign extends into each sub-element. 3876 Tmp2 = VTBits; 3877 for (unsigned i = 0; i != NumElts; ++i) 3878 if (DemandedElts[i]) { 3879 unsigned SubOffset = i % Scale; 3880 SubOffset = (IsLE ? ((Scale - 1) - SubOffset) : SubOffset); 3881 SubOffset = SubOffset * VTBits; 3882 if (Tmp <= SubOffset) 3883 return 1; 3884 Tmp2 = std::min(Tmp2, Tmp - SubOffset); 3885 } 3886 return Tmp2; 3887 } 3888 break; 3889 } 3890 3891 case ISD::FP_TO_SINT_SAT: 3892 // FP_TO_SINT_SAT produces a signed value that fits in the saturating VT. 3893 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarSizeInBits(); 3894 return VTBits - Tmp + 1; 3895 case ISD::SIGN_EXTEND: 3896 Tmp = VTBits - Op.getOperand(0).getScalarValueSizeInBits(); 3897 return ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1) + Tmp; 3898 case ISD::SIGN_EXTEND_INREG: 3899 // Max of the input and what this extends. 3900 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarSizeInBits(); 3901 Tmp = VTBits-Tmp+1; 3902 Tmp2 = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1); 3903 return std::max(Tmp, Tmp2); 3904 case ISD::SIGN_EXTEND_VECTOR_INREG: { 3905 SDValue Src = Op.getOperand(0); 3906 EVT SrcVT = Src.getValueType(); 3907 APInt DemandedSrcElts = DemandedElts.zextOrSelf(SrcVT.getVectorNumElements()); 3908 Tmp = VTBits - SrcVT.getScalarSizeInBits(); 3909 return ComputeNumSignBits(Src, DemandedSrcElts, Depth+1) + Tmp; 3910 } 3911 case ISD::SRA: 3912 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3913 // SRA X, C -> adds C sign bits. 3914 if (const APInt *ShAmt = 3915 getValidMinimumShiftAmountConstant(Op, DemandedElts)) 3916 Tmp = std::min<uint64_t>(Tmp + ShAmt->getZExtValue(), VTBits); 3917 return Tmp; 3918 case ISD::SHL: 3919 if (const APInt *ShAmt = 3920 getValidMaximumShiftAmountConstant(Op, DemandedElts)) { 3921 // shl destroys sign bits, ensure it doesn't shift out all sign bits. 3922 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3923 if (ShAmt->ult(Tmp)) 3924 return Tmp - ShAmt->getZExtValue(); 3925 } 3926 break; 3927 case ISD::AND: 3928 case ISD::OR: 3929 case ISD::XOR: // NOT is handled here. 3930 // Logical binary ops preserve the number of sign bits at the worst. 3931 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth+1); 3932 if (Tmp != 1) { 3933 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth+1); 3934 FirstAnswer = std::min(Tmp, Tmp2); 3935 // We computed what we know about the sign bits as our first 3936 // answer. Now proceed to the generic code that uses 3937 // computeKnownBits, and pick whichever answer is better. 3938 } 3939 break; 3940 3941 case ISD::SELECT: 3942 case ISD::VSELECT: 3943 Tmp = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth+1); 3944 if (Tmp == 1) return 1; // Early out. 3945 Tmp2 = ComputeNumSignBits(Op.getOperand(2), DemandedElts, Depth+1); 3946 return std::min(Tmp, Tmp2); 3947 case ISD::SELECT_CC: 3948 Tmp = ComputeNumSignBits(Op.getOperand(2), DemandedElts, Depth+1); 3949 if (Tmp == 1) return 1; // Early out. 3950 Tmp2 = ComputeNumSignBits(Op.getOperand(3), DemandedElts, Depth+1); 3951 return std::min(Tmp, Tmp2); 3952 3953 case ISD::SMIN: 3954 case ISD::SMAX: { 3955 // If we have a clamp pattern, we know that the number of sign bits will be 3956 // the minimum of the clamp min/max range. 3957 bool IsMax = (Opcode == ISD::SMAX); 3958 ConstantSDNode *CstLow = nullptr, *CstHigh = nullptr; 3959 if ((CstLow = isConstOrConstSplat(Op.getOperand(1), DemandedElts))) 3960 if (Op.getOperand(0).getOpcode() == (IsMax ? ISD::SMIN : ISD::SMAX)) 3961 CstHigh = 3962 isConstOrConstSplat(Op.getOperand(0).getOperand(1), DemandedElts); 3963 if (CstLow && CstHigh) { 3964 if (!IsMax) 3965 std::swap(CstLow, CstHigh); 3966 if (CstLow->getAPIntValue().sle(CstHigh->getAPIntValue())) { 3967 Tmp = CstLow->getAPIntValue().getNumSignBits(); 3968 Tmp2 = CstHigh->getAPIntValue().getNumSignBits(); 3969 return std::min(Tmp, Tmp2); 3970 } 3971 } 3972 3973 // Fallback - just get the minimum number of sign bits of the operands. 3974 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3975 if (Tmp == 1) 3976 return 1; // Early out. 3977 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 3978 return std::min(Tmp, Tmp2); 3979 } 3980 case ISD::UMIN: 3981 case ISD::UMAX: 3982 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 3983 if (Tmp == 1) 3984 return 1; // Early out. 3985 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 3986 return std::min(Tmp, Tmp2); 3987 case ISD::SADDO: 3988 case ISD::UADDO: 3989 case ISD::SSUBO: 3990 case ISD::USUBO: 3991 case ISD::SMULO: 3992 case ISD::UMULO: 3993 if (Op.getResNo() != 1) 3994 break; 3995 // The boolean result conforms to getBooleanContents. Fall through. 3996 // If setcc returns 0/-1, all bits are sign bits. 3997 // We know that we have an integer-based boolean since these operations 3998 // are only available for integer. 3999 if (TLI->getBooleanContents(VT.isVector(), false) == 4000 TargetLowering::ZeroOrNegativeOneBooleanContent) 4001 return VTBits; 4002 break; 4003 case ISD::SETCC: 4004 case ISD::STRICT_FSETCC: 4005 case ISD::STRICT_FSETCCS: { 4006 unsigned OpNo = Op->isStrictFPOpcode() ? 1 : 0; 4007 // If setcc returns 0/-1, all bits are sign bits. 4008 if (TLI->getBooleanContents(Op.getOperand(OpNo).getValueType()) == 4009 TargetLowering::ZeroOrNegativeOneBooleanContent) 4010 return VTBits; 4011 break; 4012 } 4013 case ISD::ROTL: 4014 case ISD::ROTR: 4015 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 4016 4017 // If we're rotating an 0/-1 value, then it stays an 0/-1 value. 4018 if (Tmp == VTBits) 4019 return VTBits; 4020 4021 if (ConstantSDNode *C = 4022 isConstOrConstSplat(Op.getOperand(1), DemandedElts)) { 4023 unsigned RotAmt = C->getAPIntValue().urem(VTBits); 4024 4025 // Handle rotate right by N like a rotate left by 32-N. 4026 if (Opcode == ISD::ROTR) 4027 RotAmt = (VTBits - RotAmt) % VTBits; 4028 4029 // If we aren't rotating out all of the known-in sign bits, return the 4030 // number that are left. This handles rotl(sext(x), 1) for example. 4031 if (Tmp > (RotAmt + 1)) return (Tmp - RotAmt); 4032 } 4033 break; 4034 case ISD::ADD: 4035 case ISD::ADDC: 4036 // Add can have at most one carry bit. Thus we know that the output 4037 // is, at worst, one more bit than the inputs. 4038 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 4039 if (Tmp == 1) return 1; // Early out. 4040 4041 // Special case decrementing a value (ADD X, -1): 4042 if (ConstantSDNode *CRHS = 4043 isConstOrConstSplat(Op.getOperand(1), DemandedElts)) 4044 if (CRHS->isAllOnes()) { 4045 KnownBits Known = 4046 computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 4047 4048 // If the input is known to be 0 or 1, the output is 0/-1, which is all 4049 // sign bits set. 4050 if ((Known.Zero | 1).isAllOnes()) 4051 return VTBits; 4052 4053 // If we are subtracting one from a positive number, there is no carry 4054 // out of the result. 4055 if (Known.isNonNegative()) 4056 return Tmp; 4057 } 4058 4059 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 4060 if (Tmp2 == 1) return 1; // Early out. 4061 return std::min(Tmp, Tmp2) - 1; 4062 case ISD::SUB: 4063 Tmp2 = ComputeNumSignBits(Op.getOperand(1), DemandedElts, Depth + 1); 4064 if (Tmp2 == 1) return 1; // Early out. 4065 4066 // Handle NEG. 4067 if (ConstantSDNode *CLHS = 4068 isConstOrConstSplat(Op.getOperand(0), DemandedElts)) 4069 if (CLHS->isZero()) { 4070 KnownBits Known = 4071 computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 4072 // If the input is known to be 0 or 1, the output is 0/-1, which is all 4073 // sign bits set. 4074 if ((Known.Zero | 1).isAllOnes()) 4075 return VTBits; 4076 4077 // If the input is known to be positive (the sign bit is known clear), 4078 // the output of the NEG has the same number of sign bits as the input. 4079 if (Known.isNonNegative()) 4080 return Tmp2; 4081 4082 // Otherwise, we treat this like a SUB. 4083 } 4084 4085 // Sub can have at most one carry bit. Thus we know that the output 4086 // is, at worst, one more bit than the inputs. 4087 Tmp = ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 4088 if (Tmp == 1) return 1; // Early out. 4089 return std::min(Tmp, Tmp2) - 1; 4090 case ISD::MUL: { 4091 // The output of the Mul can be at most twice the valid bits in the inputs. 4092 unsigned SignBitsOp0 = ComputeNumSignBits(Op.getOperand(0), Depth + 1); 4093 if (SignBitsOp0 == 1) 4094 break; 4095 unsigned SignBitsOp1 = ComputeNumSignBits(Op.getOperand(1), Depth + 1); 4096 if (SignBitsOp1 == 1) 4097 break; 4098 unsigned OutValidBits = 4099 (VTBits - SignBitsOp0 + 1) + (VTBits - SignBitsOp1 + 1); 4100 return OutValidBits > VTBits ? 1 : VTBits - OutValidBits + 1; 4101 } 4102 case ISD::SREM: 4103 // The sign bit is the LHS's sign bit, except when the result of the 4104 // remainder is zero. The magnitude of the result should be less than or 4105 // equal to the magnitude of the LHS. Therefore, the result should have 4106 // at least as many sign bits as the left hand side. 4107 return ComputeNumSignBits(Op.getOperand(0), DemandedElts, Depth + 1); 4108 case ISD::TRUNCATE: { 4109 // Check if the sign bits of source go down as far as the truncated value. 4110 unsigned NumSrcBits = Op.getOperand(0).getScalarValueSizeInBits(); 4111 unsigned NumSrcSignBits = ComputeNumSignBits(Op.getOperand(0), Depth + 1); 4112 if (NumSrcSignBits > (NumSrcBits - VTBits)) 4113 return NumSrcSignBits - (NumSrcBits - VTBits); 4114 break; 4115 } 4116 case ISD::EXTRACT_ELEMENT: { 4117 const int KnownSign = ComputeNumSignBits(Op.getOperand(0), Depth+1); 4118 const int BitWidth = Op.getValueSizeInBits(); 4119 const int Items = Op.getOperand(0).getValueSizeInBits() / BitWidth; 4120 4121 // Get reverse index (starting from 1), Op1 value indexes elements from 4122 // little end. Sign starts at big end. 4123 const int rIndex = Items - 1 - Op.getConstantOperandVal(1); 4124 4125 // If the sign portion ends in our element the subtraction gives correct 4126 // result. Otherwise it gives either negative or > bitwidth result 4127 return std::max(std::min(KnownSign - rIndex * BitWidth, BitWidth), 0); 4128 } 4129 case ISD::INSERT_VECTOR_ELT: { 4130 // If we know the element index, split the demand between the 4131 // source vector and the inserted element, otherwise assume we need 4132 // the original demanded vector elements and the value. 4133 SDValue InVec = Op.getOperand(0); 4134 SDValue InVal = Op.getOperand(1); 4135 SDValue EltNo = Op.getOperand(2); 4136 bool DemandedVal = true; 4137 APInt DemandedVecElts = DemandedElts; 4138 auto *CEltNo = dyn_cast<ConstantSDNode>(EltNo); 4139 if (CEltNo && CEltNo->getAPIntValue().ult(NumElts)) { 4140 unsigned EltIdx = CEltNo->getZExtValue(); 4141 DemandedVal = !!DemandedElts[EltIdx]; 4142 DemandedVecElts.clearBit(EltIdx); 4143 } 4144 Tmp = std::numeric_limits<unsigned>::max(); 4145 if (DemandedVal) { 4146 // TODO - handle implicit truncation of inserted elements. 4147 if (InVal.getScalarValueSizeInBits() != VTBits) 4148 break; 4149 Tmp2 = ComputeNumSignBits(InVal, Depth + 1); 4150 Tmp = std::min(Tmp, Tmp2); 4151 } 4152 if (!!DemandedVecElts) { 4153 Tmp2 = ComputeNumSignBits(InVec, DemandedVecElts, Depth + 1); 4154 Tmp = std::min(Tmp, Tmp2); 4155 } 4156 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 4157 return Tmp; 4158 } 4159 case ISD::EXTRACT_VECTOR_ELT: { 4160 SDValue InVec = Op.getOperand(0); 4161 SDValue EltNo = Op.getOperand(1); 4162 EVT VecVT = InVec.getValueType(); 4163 // ComputeNumSignBits not yet implemented for scalable vectors. 4164 if (VecVT.isScalableVector()) 4165 break; 4166 const unsigned BitWidth = Op.getValueSizeInBits(); 4167 const unsigned EltBitWidth = Op.getOperand(0).getScalarValueSizeInBits(); 4168 const unsigned NumSrcElts = VecVT.getVectorNumElements(); 4169 4170 // If BitWidth > EltBitWidth the value is anyext:ed, and we do not know 4171 // anything about sign bits. But if the sizes match we can derive knowledge 4172 // about sign bits from the vector operand. 4173 if (BitWidth != EltBitWidth) 4174 break; 4175 4176 // If we know the element index, just demand that vector element, else for 4177 // an unknown element index, ignore DemandedElts and demand them all. 4178 APInt DemandedSrcElts = APInt::getAllOnes(NumSrcElts); 4179 auto *ConstEltNo = dyn_cast<ConstantSDNode>(EltNo); 4180 if (ConstEltNo && ConstEltNo->getAPIntValue().ult(NumSrcElts)) 4181 DemandedSrcElts = 4182 APInt::getOneBitSet(NumSrcElts, ConstEltNo->getZExtValue()); 4183 4184 return ComputeNumSignBits(InVec, DemandedSrcElts, Depth + 1); 4185 } 4186 case ISD::EXTRACT_SUBVECTOR: { 4187 // Offset the demanded elts by the subvector index. 4188 SDValue Src = Op.getOperand(0); 4189 // Bail until we can represent demanded elements for scalable vectors. 4190 if (Src.getValueType().isScalableVector()) 4191 break; 4192 uint64_t Idx = Op.getConstantOperandVal(1); 4193 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 4194 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 4195 return ComputeNumSignBits(Src, DemandedSrcElts, Depth + 1); 4196 } 4197 case ISD::CONCAT_VECTORS: { 4198 // Determine the minimum number of sign bits across all demanded 4199 // elts of the input vectors. Early out if the result is already 1. 4200 Tmp = std::numeric_limits<unsigned>::max(); 4201 EVT SubVectorVT = Op.getOperand(0).getValueType(); 4202 unsigned NumSubVectorElts = SubVectorVT.getVectorNumElements(); 4203 unsigned NumSubVectors = Op.getNumOperands(); 4204 for (unsigned i = 0; (i < NumSubVectors) && (Tmp > 1); ++i) { 4205 APInt DemandedSub = 4206 DemandedElts.extractBits(NumSubVectorElts, i * NumSubVectorElts); 4207 if (!DemandedSub) 4208 continue; 4209 Tmp2 = ComputeNumSignBits(Op.getOperand(i), DemandedSub, Depth + 1); 4210 Tmp = std::min(Tmp, Tmp2); 4211 } 4212 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 4213 return Tmp; 4214 } 4215 case ISD::INSERT_SUBVECTOR: { 4216 // Demand any elements from the subvector and the remainder from the src its 4217 // inserted into. 4218 SDValue Src = Op.getOperand(0); 4219 SDValue Sub = Op.getOperand(1); 4220 uint64_t Idx = Op.getConstantOperandVal(2); 4221 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 4222 APInt DemandedSubElts = DemandedElts.extractBits(NumSubElts, Idx); 4223 APInt DemandedSrcElts = DemandedElts; 4224 DemandedSrcElts.insertBits(APInt::getZero(NumSubElts), Idx); 4225 4226 Tmp = std::numeric_limits<unsigned>::max(); 4227 if (!!DemandedSubElts) { 4228 Tmp = ComputeNumSignBits(Sub, DemandedSubElts, Depth + 1); 4229 if (Tmp == 1) 4230 return 1; // early-out 4231 } 4232 if (!!DemandedSrcElts) { 4233 Tmp2 = ComputeNumSignBits(Src, DemandedSrcElts, Depth + 1); 4234 Tmp = std::min(Tmp, Tmp2); 4235 } 4236 assert(Tmp <= VTBits && "Failed to determine minimum sign bits"); 4237 return Tmp; 4238 } 4239 case ISD::ATOMIC_CMP_SWAP: 4240 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: 4241 case ISD::ATOMIC_SWAP: 4242 case ISD::ATOMIC_LOAD_ADD: 4243 case ISD::ATOMIC_LOAD_SUB: 4244 case ISD::ATOMIC_LOAD_AND: 4245 case ISD::ATOMIC_LOAD_CLR: 4246 case ISD::ATOMIC_LOAD_OR: 4247 case ISD::ATOMIC_LOAD_XOR: 4248 case ISD::ATOMIC_LOAD_NAND: 4249 case ISD::ATOMIC_LOAD_MIN: 4250 case ISD::ATOMIC_LOAD_MAX: 4251 case ISD::ATOMIC_LOAD_UMIN: 4252 case ISD::ATOMIC_LOAD_UMAX: 4253 case ISD::ATOMIC_LOAD: { 4254 Tmp = cast<AtomicSDNode>(Op)->getMemoryVT().getScalarSizeInBits(); 4255 // If we are looking at the loaded value. 4256 if (Op.getResNo() == 0) { 4257 if (Tmp == VTBits) 4258 return 1; // early-out 4259 if (TLI->getExtendForAtomicOps() == ISD::SIGN_EXTEND) 4260 return VTBits - Tmp + 1; 4261 if (TLI->getExtendForAtomicOps() == ISD::ZERO_EXTEND) 4262 return VTBits - Tmp; 4263 } 4264 break; 4265 } 4266 } 4267 4268 // If we are looking at the loaded value of the SDNode. 4269 if (Op.getResNo() == 0) { 4270 // Handle LOADX separately here. EXTLOAD case will fallthrough. 4271 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Op)) { 4272 unsigned ExtType = LD->getExtensionType(); 4273 switch (ExtType) { 4274 default: break; 4275 case ISD::SEXTLOAD: // e.g. i16->i32 = '17' bits known. 4276 Tmp = LD->getMemoryVT().getScalarSizeInBits(); 4277 return VTBits - Tmp + 1; 4278 case ISD::ZEXTLOAD: // e.g. i16->i32 = '16' bits known. 4279 Tmp = LD->getMemoryVT().getScalarSizeInBits(); 4280 return VTBits - Tmp; 4281 case ISD::NON_EXTLOAD: 4282 if (const Constant *Cst = TLI->getTargetConstantFromLoad(LD)) { 4283 // We only need to handle vectors - computeKnownBits should handle 4284 // scalar cases. 4285 Type *CstTy = Cst->getType(); 4286 if (CstTy->isVectorTy() && 4287 (NumElts * VTBits) == CstTy->getPrimitiveSizeInBits() && 4288 VTBits == CstTy->getScalarSizeInBits()) { 4289 Tmp = VTBits; 4290 for (unsigned i = 0; i != NumElts; ++i) { 4291 if (!DemandedElts[i]) 4292 continue; 4293 if (Constant *Elt = Cst->getAggregateElement(i)) { 4294 if (auto *CInt = dyn_cast<ConstantInt>(Elt)) { 4295 const APInt &Value = CInt->getValue(); 4296 Tmp = std::min(Tmp, Value.getNumSignBits()); 4297 continue; 4298 } 4299 if (auto *CFP = dyn_cast<ConstantFP>(Elt)) { 4300 APInt Value = CFP->getValueAPF().bitcastToAPInt(); 4301 Tmp = std::min(Tmp, Value.getNumSignBits()); 4302 continue; 4303 } 4304 } 4305 // Unknown type. Conservatively assume no bits match sign bit. 4306 return 1; 4307 } 4308 return Tmp; 4309 } 4310 } 4311 break; 4312 } 4313 } 4314 } 4315 4316 // Allow the target to implement this method for its nodes. 4317 if (Opcode >= ISD::BUILTIN_OP_END || 4318 Opcode == ISD::INTRINSIC_WO_CHAIN || 4319 Opcode == ISD::INTRINSIC_W_CHAIN || 4320 Opcode == ISD::INTRINSIC_VOID) { 4321 unsigned NumBits = 4322 TLI->ComputeNumSignBitsForTargetNode(Op, DemandedElts, *this, Depth); 4323 if (NumBits > 1) 4324 FirstAnswer = std::max(FirstAnswer, NumBits); 4325 } 4326 4327 // Finally, if we can prove that the top bits of the result are 0's or 1's, 4328 // use this information. 4329 KnownBits Known = computeKnownBits(Op, DemandedElts, Depth); 4330 return std::max(FirstAnswer, Known.countMinSignBits()); 4331 } 4332 4333 unsigned SelectionDAG::ComputeMaxSignificantBits(SDValue Op, 4334 unsigned Depth) const { 4335 unsigned SignBits = ComputeNumSignBits(Op, Depth); 4336 return Op.getScalarValueSizeInBits() - SignBits + 1; 4337 } 4338 4339 unsigned SelectionDAG::ComputeMaxSignificantBits(SDValue Op, 4340 const APInt &DemandedElts, 4341 unsigned Depth) const { 4342 unsigned SignBits = ComputeNumSignBits(Op, DemandedElts, Depth); 4343 return Op.getScalarValueSizeInBits() - SignBits + 1; 4344 } 4345 4346 bool SelectionDAG::isGuaranteedNotToBeUndefOrPoison(SDValue Op, bool PoisonOnly, 4347 unsigned Depth) const { 4348 // Early out for FREEZE. 4349 if (Op.getOpcode() == ISD::FREEZE) 4350 return true; 4351 4352 // TODO: Assume we don't know anything for now. 4353 EVT VT = Op.getValueType(); 4354 if (VT.isScalableVector()) 4355 return false; 4356 4357 APInt DemandedElts = VT.isVector() 4358 ? APInt::getAllOnes(VT.getVectorNumElements()) 4359 : APInt(1, 1); 4360 return isGuaranteedNotToBeUndefOrPoison(Op, DemandedElts, PoisonOnly, Depth); 4361 } 4362 4363 bool SelectionDAG::isGuaranteedNotToBeUndefOrPoison(SDValue Op, 4364 const APInt &DemandedElts, 4365 bool PoisonOnly, 4366 unsigned Depth) const { 4367 unsigned Opcode = Op.getOpcode(); 4368 4369 // Early out for FREEZE. 4370 if (Opcode == ISD::FREEZE) 4371 return true; 4372 4373 if (Depth >= MaxRecursionDepth) 4374 return false; // Limit search depth. 4375 4376 if (isIntOrFPConstant(Op)) 4377 return true; 4378 4379 switch (Opcode) { 4380 case ISD::UNDEF: 4381 return PoisonOnly; 4382 4383 case ISD::BUILD_VECTOR: 4384 // NOTE: BUILD_VECTOR has implicit truncation of wider scalar elements - 4385 // this shouldn't affect the result. 4386 for (unsigned i = 0, e = Op.getNumOperands(); i < e; ++i) { 4387 if (!DemandedElts[i]) 4388 continue; 4389 if (!isGuaranteedNotToBeUndefOrPoison(Op.getOperand(i), PoisonOnly, 4390 Depth + 1)) 4391 return false; 4392 } 4393 return true; 4394 4395 // TODO: Search for noundef attributes from library functions. 4396 4397 // TODO: Pointers dereferenced by ISD::LOAD/STORE ops are noundef. 4398 4399 default: 4400 // Allow the target to implement this method for its nodes. 4401 if (Opcode >= ISD::BUILTIN_OP_END || Opcode == ISD::INTRINSIC_WO_CHAIN || 4402 Opcode == ISD::INTRINSIC_W_CHAIN || Opcode == ISD::INTRINSIC_VOID) 4403 return TLI->isGuaranteedNotToBeUndefOrPoisonForTargetNode( 4404 Op, DemandedElts, *this, PoisonOnly, Depth); 4405 break; 4406 } 4407 4408 return false; 4409 } 4410 4411 bool SelectionDAG::isBaseWithConstantOffset(SDValue Op) const { 4412 if ((Op.getOpcode() != ISD::ADD && Op.getOpcode() != ISD::OR) || 4413 !isa<ConstantSDNode>(Op.getOperand(1))) 4414 return false; 4415 4416 if (Op.getOpcode() == ISD::OR && 4417 !MaskedValueIsZero(Op.getOperand(0), Op.getConstantOperandAPInt(1))) 4418 return false; 4419 4420 return true; 4421 } 4422 4423 bool SelectionDAG::isKnownNeverNaN(SDValue Op, bool SNaN, unsigned Depth) const { 4424 // If we're told that NaNs won't happen, assume they won't. 4425 if (getTarget().Options.NoNaNsFPMath || Op->getFlags().hasNoNaNs()) 4426 return true; 4427 4428 if (Depth >= MaxRecursionDepth) 4429 return false; // Limit search depth. 4430 4431 // TODO: Handle vectors. 4432 // If the value is a constant, we can obviously see if it is a NaN or not. 4433 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op)) { 4434 return !C->getValueAPF().isNaN() || 4435 (SNaN && !C->getValueAPF().isSignaling()); 4436 } 4437 4438 unsigned Opcode = Op.getOpcode(); 4439 switch (Opcode) { 4440 case ISD::FADD: 4441 case ISD::FSUB: 4442 case ISD::FMUL: 4443 case ISD::FDIV: 4444 case ISD::FREM: 4445 case ISD::FSIN: 4446 case ISD::FCOS: { 4447 if (SNaN) 4448 return true; 4449 // TODO: Need isKnownNeverInfinity 4450 return false; 4451 } 4452 case ISD::FCANONICALIZE: 4453 case ISD::FEXP: 4454 case ISD::FEXP2: 4455 case ISD::FTRUNC: 4456 case ISD::FFLOOR: 4457 case ISD::FCEIL: 4458 case ISD::FROUND: 4459 case ISD::FROUNDEVEN: 4460 case ISD::FRINT: 4461 case ISD::FNEARBYINT: { 4462 if (SNaN) 4463 return true; 4464 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4465 } 4466 case ISD::FABS: 4467 case ISD::FNEG: 4468 case ISD::FCOPYSIGN: { 4469 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4470 } 4471 case ISD::SELECT: 4472 return isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) && 4473 isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1); 4474 case ISD::FP_EXTEND: 4475 case ISD::FP_ROUND: { 4476 if (SNaN) 4477 return true; 4478 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4479 } 4480 case ISD::SINT_TO_FP: 4481 case ISD::UINT_TO_FP: 4482 return true; 4483 case ISD::FMA: 4484 case ISD::FMAD: { 4485 if (SNaN) 4486 return true; 4487 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) && 4488 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) && 4489 isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1); 4490 } 4491 case ISD::FSQRT: // Need is known positive 4492 case ISD::FLOG: 4493 case ISD::FLOG2: 4494 case ISD::FLOG10: 4495 case ISD::FPOWI: 4496 case ISD::FPOW: { 4497 if (SNaN) 4498 return true; 4499 // TODO: Refine on operand 4500 return false; 4501 } 4502 case ISD::FMINNUM: 4503 case ISD::FMAXNUM: { 4504 // Only one needs to be known not-nan, since it will be returned if the 4505 // other ends up being one. 4506 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) || 4507 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1); 4508 } 4509 case ISD::FMINNUM_IEEE: 4510 case ISD::FMAXNUM_IEEE: { 4511 if (SNaN) 4512 return true; 4513 // This can return a NaN if either operand is an sNaN, or if both operands 4514 // are NaN. 4515 return (isKnownNeverNaN(Op.getOperand(0), false, Depth + 1) && 4516 isKnownNeverSNaN(Op.getOperand(1), Depth + 1)) || 4517 (isKnownNeverNaN(Op.getOperand(1), false, Depth + 1) && 4518 isKnownNeverSNaN(Op.getOperand(0), Depth + 1)); 4519 } 4520 case ISD::FMINIMUM: 4521 case ISD::FMAXIMUM: { 4522 // TODO: Does this quiet or return the origina NaN as-is? 4523 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) && 4524 isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1); 4525 } 4526 case ISD::EXTRACT_VECTOR_ELT: { 4527 return isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1); 4528 } 4529 default: 4530 if (Opcode >= ISD::BUILTIN_OP_END || 4531 Opcode == ISD::INTRINSIC_WO_CHAIN || 4532 Opcode == ISD::INTRINSIC_W_CHAIN || 4533 Opcode == ISD::INTRINSIC_VOID) { 4534 return TLI->isKnownNeverNaNForTargetNode(Op, *this, SNaN, Depth); 4535 } 4536 4537 return false; 4538 } 4539 } 4540 4541 bool SelectionDAG::isKnownNeverZeroFloat(SDValue Op) const { 4542 assert(Op.getValueType().isFloatingPoint() && 4543 "Floating point type expected"); 4544 4545 // If the value is a constant, we can obviously see if it is a zero or not. 4546 // TODO: Add BuildVector support. 4547 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op)) 4548 return !C->isZero(); 4549 return false; 4550 } 4551 4552 bool SelectionDAG::isKnownNeverZero(SDValue Op) const { 4553 assert(!Op.getValueType().isFloatingPoint() && 4554 "Floating point types unsupported - use isKnownNeverZeroFloat"); 4555 4556 // If the value is a constant, we can obviously see if it is a zero or not. 4557 if (ISD::matchUnaryPredicate(Op, 4558 [](ConstantSDNode *C) { return !C->isZero(); })) 4559 return true; 4560 4561 // TODO: Recognize more cases here. 4562 switch (Op.getOpcode()) { 4563 default: break; 4564 case ISD::OR: 4565 if (isKnownNeverZero(Op.getOperand(1)) || 4566 isKnownNeverZero(Op.getOperand(0))) 4567 return true; 4568 break; 4569 } 4570 4571 return false; 4572 } 4573 4574 bool SelectionDAG::isEqualTo(SDValue A, SDValue B) const { 4575 // Check the obvious case. 4576 if (A == B) return true; 4577 4578 // For for negative and positive zero. 4579 if (const ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A)) 4580 if (const ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B)) 4581 if (CA->isZero() && CB->isZero()) return true; 4582 4583 // Otherwise they may not be equal. 4584 return false; 4585 } 4586 4587 // FIXME: unify with llvm::haveNoCommonBitsSet. 4588 bool SelectionDAG::haveNoCommonBitsSet(SDValue A, SDValue B) const { 4589 assert(A.getValueType() == B.getValueType() && 4590 "Values must have the same type"); 4591 // Match masked merge pattern (X & ~M) op (Y & M) 4592 if (A->getOpcode() == ISD::AND && B->getOpcode() == ISD::AND) { 4593 auto MatchNoCommonBitsPattern = [&](SDValue NotM, SDValue And) { 4594 if (isBitwiseNot(NotM, true)) { 4595 SDValue NotOperand = NotM->getOperand(0); 4596 return NotOperand == And->getOperand(0) || 4597 NotOperand == And->getOperand(1); 4598 } 4599 return false; 4600 }; 4601 if (MatchNoCommonBitsPattern(A->getOperand(0), B) || 4602 MatchNoCommonBitsPattern(A->getOperand(1), B) || 4603 MatchNoCommonBitsPattern(B->getOperand(0), A) || 4604 MatchNoCommonBitsPattern(B->getOperand(1), A)) 4605 return true; 4606 } 4607 return KnownBits::haveNoCommonBitsSet(computeKnownBits(A), 4608 computeKnownBits(B)); 4609 } 4610 4611 static SDValue FoldSTEP_VECTOR(const SDLoc &DL, EVT VT, SDValue Step, 4612 SelectionDAG &DAG) { 4613 if (cast<ConstantSDNode>(Step)->isZero()) 4614 return DAG.getConstant(0, DL, VT); 4615 4616 return SDValue(); 4617 } 4618 4619 static SDValue FoldBUILD_VECTOR(const SDLoc &DL, EVT VT, 4620 ArrayRef<SDValue> Ops, 4621 SelectionDAG &DAG) { 4622 int NumOps = Ops.size(); 4623 assert(NumOps != 0 && "Can't build an empty vector!"); 4624 assert(!VT.isScalableVector() && 4625 "BUILD_VECTOR cannot be used with scalable types"); 4626 assert(VT.getVectorNumElements() == (unsigned)NumOps && 4627 "Incorrect element count in BUILD_VECTOR!"); 4628 4629 // BUILD_VECTOR of UNDEFs is UNDEF. 4630 if (llvm::all_of(Ops, [](SDValue Op) { return Op.isUndef(); })) 4631 return DAG.getUNDEF(VT); 4632 4633 // BUILD_VECTOR of seq extract/insert from the same vector + type is Identity. 4634 SDValue IdentitySrc; 4635 bool IsIdentity = true; 4636 for (int i = 0; i != NumOps; ++i) { 4637 if (Ops[i].getOpcode() != ISD::EXTRACT_VECTOR_ELT || 4638 Ops[i].getOperand(0).getValueType() != VT || 4639 (IdentitySrc && Ops[i].getOperand(0) != IdentitySrc) || 4640 !isa<ConstantSDNode>(Ops[i].getOperand(1)) || 4641 cast<ConstantSDNode>(Ops[i].getOperand(1))->getAPIntValue() != i) { 4642 IsIdentity = false; 4643 break; 4644 } 4645 IdentitySrc = Ops[i].getOperand(0); 4646 } 4647 if (IsIdentity) 4648 return IdentitySrc; 4649 4650 return SDValue(); 4651 } 4652 4653 /// Try to simplify vector concatenation to an input value, undef, or build 4654 /// vector. 4655 static SDValue foldCONCAT_VECTORS(const SDLoc &DL, EVT VT, 4656 ArrayRef<SDValue> Ops, 4657 SelectionDAG &DAG) { 4658 assert(!Ops.empty() && "Can't concatenate an empty list of vectors!"); 4659 assert(llvm::all_of(Ops, 4660 [Ops](SDValue Op) { 4661 return Ops[0].getValueType() == Op.getValueType(); 4662 }) && 4663 "Concatenation of vectors with inconsistent value types!"); 4664 assert((Ops[0].getValueType().getVectorElementCount() * Ops.size()) == 4665 VT.getVectorElementCount() && 4666 "Incorrect element count in vector concatenation!"); 4667 4668 if (Ops.size() == 1) 4669 return Ops[0]; 4670 4671 // Concat of UNDEFs is UNDEF. 4672 if (llvm::all_of(Ops, [](SDValue Op) { return Op.isUndef(); })) 4673 return DAG.getUNDEF(VT); 4674 4675 // Scan the operands and look for extract operations from a single source 4676 // that correspond to insertion at the same location via this concatenation: 4677 // concat (extract X, 0*subvec_elts), (extract X, 1*subvec_elts), ... 4678 SDValue IdentitySrc; 4679 bool IsIdentity = true; 4680 for (unsigned i = 0, e = Ops.size(); i != e; ++i) { 4681 SDValue Op = Ops[i]; 4682 unsigned IdentityIndex = i * Op.getValueType().getVectorMinNumElements(); 4683 if (Op.getOpcode() != ISD::EXTRACT_SUBVECTOR || 4684 Op.getOperand(0).getValueType() != VT || 4685 (IdentitySrc && Op.getOperand(0) != IdentitySrc) || 4686 Op.getConstantOperandVal(1) != IdentityIndex) { 4687 IsIdentity = false; 4688 break; 4689 } 4690 assert((!IdentitySrc || IdentitySrc == Op.getOperand(0)) && 4691 "Unexpected identity source vector for concat of extracts"); 4692 IdentitySrc = Op.getOperand(0); 4693 } 4694 if (IsIdentity) { 4695 assert(IdentitySrc && "Failed to set source vector of extracts"); 4696 return IdentitySrc; 4697 } 4698 4699 // The code below this point is only designed to work for fixed width 4700 // vectors, so we bail out for now. 4701 if (VT.isScalableVector()) 4702 return SDValue(); 4703 4704 // A CONCAT_VECTOR with all UNDEF/BUILD_VECTOR operands can be 4705 // simplified to one big BUILD_VECTOR. 4706 // FIXME: Add support for SCALAR_TO_VECTOR as well. 4707 EVT SVT = VT.getScalarType(); 4708 SmallVector<SDValue, 16> Elts; 4709 for (SDValue Op : Ops) { 4710 EVT OpVT = Op.getValueType(); 4711 if (Op.isUndef()) 4712 Elts.append(OpVT.getVectorNumElements(), DAG.getUNDEF(SVT)); 4713 else if (Op.getOpcode() == ISD::BUILD_VECTOR) 4714 Elts.append(Op->op_begin(), Op->op_end()); 4715 else 4716 return SDValue(); 4717 } 4718 4719 // BUILD_VECTOR requires all inputs to be of the same type, find the 4720 // maximum type and extend them all. 4721 for (SDValue Op : Elts) 4722 SVT = (SVT.bitsLT(Op.getValueType()) ? Op.getValueType() : SVT); 4723 4724 if (SVT.bitsGT(VT.getScalarType())) { 4725 for (SDValue &Op : Elts) { 4726 if (Op.isUndef()) 4727 Op = DAG.getUNDEF(SVT); 4728 else 4729 Op = DAG.getTargetLoweringInfo().isZExtFree(Op.getValueType(), SVT) 4730 ? DAG.getZExtOrTrunc(Op, DL, SVT) 4731 : DAG.getSExtOrTrunc(Op, DL, SVT); 4732 } 4733 } 4734 4735 SDValue V = DAG.getBuildVector(VT, DL, Elts); 4736 NewSDValueDbgMsg(V, "New node fold concat vectors: ", &DAG); 4737 return V; 4738 } 4739 4740 /// Gets or creates the specified node. 4741 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT) { 4742 FoldingSetNodeID ID; 4743 AddNodeIDNode(ID, Opcode, getVTList(VT), None); 4744 void *IP = nullptr; 4745 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 4746 return SDValue(E, 0); 4747 4748 auto *N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), 4749 getVTList(VT)); 4750 CSEMap.InsertNode(N, IP); 4751 4752 InsertNode(N); 4753 SDValue V = SDValue(N, 0); 4754 NewSDValueDbgMsg(V, "Creating new node: ", this); 4755 return V; 4756 } 4757 4758 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 4759 SDValue Operand) { 4760 SDNodeFlags Flags; 4761 if (Inserter) 4762 Flags = Inserter->getFlags(); 4763 return getNode(Opcode, DL, VT, Operand, Flags); 4764 } 4765 4766 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 4767 SDValue Operand, const SDNodeFlags Flags) { 4768 assert(Operand.getOpcode() != ISD::DELETED_NODE && 4769 "Operand is DELETED_NODE!"); 4770 // Constant fold unary operations with an integer constant operand. Even 4771 // opaque constant will be folded, because the folding of unary operations 4772 // doesn't create new constants with different values. Nevertheless, the 4773 // opaque flag is preserved during folding to prevent future folding with 4774 // other constants. 4775 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Operand)) { 4776 const APInt &Val = C->getAPIntValue(); 4777 switch (Opcode) { 4778 default: break; 4779 case ISD::SIGN_EXTEND: 4780 return getConstant(Val.sextOrTrunc(VT.getSizeInBits()), DL, VT, 4781 C->isTargetOpcode(), C->isOpaque()); 4782 case ISD::TRUNCATE: 4783 if (C->isOpaque()) 4784 break; 4785 LLVM_FALLTHROUGH; 4786 case ISD::ZERO_EXTEND: 4787 return getConstant(Val.zextOrTrunc(VT.getSizeInBits()), DL, VT, 4788 C->isTargetOpcode(), C->isOpaque()); 4789 case ISD::ANY_EXTEND: 4790 // Some targets like RISCV prefer to sign extend some types. 4791 if (TLI->isSExtCheaperThanZExt(Operand.getValueType(), VT)) 4792 return getConstant(Val.sextOrTrunc(VT.getSizeInBits()), DL, VT, 4793 C->isTargetOpcode(), C->isOpaque()); 4794 return getConstant(Val.zextOrTrunc(VT.getSizeInBits()), DL, VT, 4795 C->isTargetOpcode(), C->isOpaque()); 4796 case ISD::UINT_TO_FP: 4797 case ISD::SINT_TO_FP: { 4798 APFloat apf(EVTToAPFloatSemantics(VT), 4799 APInt::getZero(VT.getSizeInBits())); 4800 (void)apf.convertFromAPInt(Val, 4801 Opcode==ISD::SINT_TO_FP, 4802 APFloat::rmNearestTiesToEven); 4803 return getConstantFP(apf, DL, VT); 4804 } 4805 case ISD::BITCAST: 4806 if (VT == MVT::f16 && C->getValueType(0) == MVT::i16) 4807 return getConstantFP(APFloat(APFloat::IEEEhalf(), Val), DL, VT); 4808 if (VT == MVT::f32 && C->getValueType(0) == MVT::i32) 4809 return getConstantFP(APFloat(APFloat::IEEEsingle(), Val), DL, VT); 4810 if (VT == MVT::f64 && C->getValueType(0) == MVT::i64) 4811 return getConstantFP(APFloat(APFloat::IEEEdouble(), Val), DL, VT); 4812 if (VT == MVT::f128 && C->getValueType(0) == MVT::i128) 4813 return getConstantFP(APFloat(APFloat::IEEEquad(), Val), DL, VT); 4814 break; 4815 case ISD::ABS: 4816 return getConstant(Val.abs(), DL, VT, C->isTargetOpcode(), 4817 C->isOpaque()); 4818 case ISD::BITREVERSE: 4819 return getConstant(Val.reverseBits(), DL, VT, C->isTargetOpcode(), 4820 C->isOpaque()); 4821 case ISD::BSWAP: 4822 return getConstant(Val.byteSwap(), DL, VT, C->isTargetOpcode(), 4823 C->isOpaque()); 4824 case ISD::CTPOP: 4825 return getConstant(Val.countPopulation(), DL, VT, C->isTargetOpcode(), 4826 C->isOpaque()); 4827 case ISD::CTLZ: 4828 case ISD::CTLZ_ZERO_UNDEF: 4829 return getConstant(Val.countLeadingZeros(), DL, VT, C->isTargetOpcode(), 4830 C->isOpaque()); 4831 case ISD::CTTZ: 4832 case ISD::CTTZ_ZERO_UNDEF: 4833 return getConstant(Val.countTrailingZeros(), DL, VT, C->isTargetOpcode(), 4834 C->isOpaque()); 4835 case ISD::FP16_TO_FP: { 4836 bool Ignored; 4837 APFloat FPV(APFloat::IEEEhalf(), 4838 (Val.getBitWidth() == 16) ? Val : Val.trunc(16)); 4839 4840 // This can return overflow, underflow, or inexact; we don't care. 4841 // FIXME need to be more flexible about rounding mode. 4842 (void)FPV.convert(EVTToAPFloatSemantics(VT), 4843 APFloat::rmNearestTiesToEven, &Ignored); 4844 return getConstantFP(FPV, DL, VT); 4845 } 4846 case ISD::STEP_VECTOR: { 4847 if (SDValue V = FoldSTEP_VECTOR(DL, VT, Operand, *this)) 4848 return V; 4849 break; 4850 } 4851 } 4852 } 4853 4854 // Constant fold unary operations with a floating point constant operand. 4855 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Operand)) { 4856 APFloat V = C->getValueAPF(); // make copy 4857 switch (Opcode) { 4858 case ISD::FNEG: 4859 V.changeSign(); 4860 return getConstantFP(V, DL, VT); 4861 case ISD::FABS: 4862 V.clearSign(); 4863 return getConstantFP(V, DL, VT); 4864 case ISD::FCEIL: { 4865 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardPositive); 4866 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4867 return getConstantFP(V, DL, VT); 4868 break; 4869 } 4870 case ISD::FTRUNC: { 4871 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardZero); 4872 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4873 return getConstantFP(V, DL, VT); 4874 break; 4875 } 4876 case ISD::FFLOOR: { 4877 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardNegative); 4878 if (fs == APFloat::opOK || fs == APFloat::opInexact) 4879 return getConstantFP(V, DL, VT); 4880 break; 4881 } 4882 case ISD::FP_EXTEND: { 4883 bool ignored; 4884 // This can return overflow, underflow, or inexact; we don't care. 4885 // FIXME need to be more flexible about rounding mode. 4886 (void)V.convert(EVTToAPFloatSemantics(VT), 4887 APFloat::rmNearestTiesToEven, &ignored); 4888 return getConstantFP(V, DL, VT); 4889 } 4890 case ISD::FP_TO_SINT: 4891 case ISD::FP_TO_UINT: { 4892 bool ignored; 4893 APSInt IntVal(VT.getSizeInBits(), Opcode == ISD::FP_TO_UINT); 4894 // FIXME need to be more flexible about rounding mode. 4895 APFloat::opStatus s = 4896 V.convertToInteger(IntVal, APFloat::rmTowardZero, &ignored); 4897 if (s == APFloat::opInvalidOp) // inexact is OK, in fact usual 4898 break; 4899 return getConstant(IntVal, DL, VT); 4900 } 4901 case ISD::BITCAST: 4902 if (VT == MVT::i16 && C->getValueType(0) == MVT::f16) 4903 return getConstant((uint16_t)V.bitcastToAPInt().getZExtValue(), DL, VT); 4904 if (VT == MVT::i16 && C->getValueType(0) == MVT::bf16) 4905 return getConstant((uint16_t)V.bitcastToAPInt().getZExtValue(), DL, VT); 4906 if (VT == MVT::i32 && C->getValueType(0) == MVT::f32) 4907 return getConstant((uint32_t)V.bitcastToAPInt().getZExtValue(), DL, VT); 4908 if (VT == MVT::i64 && C->getValueType(0) == MVT::f64) 4909 return getConstant(V.bitcastToAPInt().getZExtValue(), DL, VT); 4910 break; 4911 case ISD::FP_TO_FP16: { 4912 bool Ignored; 4913 // This can return overflow, underflow, or inexact; we don't care. 4914 // FIXME need to be more flexible about rounding mode. 4915 (void)V.convert(APFloat::IEEEhalf(), 4916 APFloat::rmNearestTiesToEven, &Ignored); 4917 return getConstant(V.bitcastToAPInt().getZExtValue(), DL, VT); 4918 } 4919 } 4920 } 4921 4922 // Constant fold unary operations with a vector integer or float operand. 4923 switch (Opcode) { 4924 default: 4925 // FIXME: Entirely reasonable to perform folding of other unary 4926 // operations here as the need arises. 4927 break; 4928 case ISD::FNEG: 4929 case ISD::FABS: 4930 case ISD::FCEIL: 4931 case ISD::FTRUNC: 4932 case ISD::FFLOOR: 4933 case ISD::FP_EXTEND: 4934 case ISD::FP_TO_SINT: 4935 case ISD::FP_TO_UINT: 4936 case ISD::TRUNCATE: 4937 case ISD::ANY_EXTEND: 4938 case ISD::ZERO_EXTEND: 4939 case ISD::SIGN_EXTEND: 4940 case ISD::UINT_TO_FP: 4941 case ISD::SINT_TO_FP: 4942 case ISD::ABS: 4943 case ISD::BITREVERSE: 4944 case ISD::BSWAP: 4945 case ISD::CTLZ: 4946 case ISD::CTLZ_ZERO_UNDEF: 4947 case ISD::CTTZ: 4948 case ISD::CTTZ_ZERO_UNDEF: 4949 case ISD::CTPOP: { 4950 SDValue Ops = {Operand}; 4951 if (SDValue Fold = FoldConstantArithmetic(Opcode, DL, VT, Ops)) 4952 return Fold; 4953 } 4954 } 4955 4956 unsigned OpOpcode = Operand.getNode()->getOpcode(); 4957 switch (Opcode) { 4958 case ISD::STEP_VECTOR: 4959 assert(VT.isScalableVector() && 4960 "STEP_VECTOR can only be used with scalable types"); 4961 assert(OpOpcode == ISD::TargetConstant && 4962 VT.getVectorElementType() == Operand.getValueType() && 4963 "Unexpected step operand"); 4964 break; 4965 case ISD::FREEZE: 4966 assert(VT == Operand.getValueType() && "Unexpected VT!"); 4967 break; 4968 case ISD::TokenFactor: 4969 case ISD::MERGE_VALUES: 4970 case ISD::CONCAT_VECTORS: 4971 return Operand; // Factor, merge or concat of one node? No need. 4972 case ISD::BUILD_VECTOR: { 4973 // Attempt to simplify BUILD_VECTOR. 4974 SDValue Ops[] = {Operand}; 4975 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 4976 return V; 4977 break; 4978 } 4979 case ISD::FP_ROUND: llvm_unreachable("Invalid method to make FP_ROUND node"); 4980 case ISD::FP_EXTEND: 4981 assert(VT.isFloatingPoint() && 4982 Operand.getValueType().isFloatingPoint() && "Invalid FP cast!"); 4983 if (Operand.getValueType() == VT) return Operand; // noop conversion. 4984 assert((!VT.isVector() || 4985 VT.getVectorElementCount() == 4986 Operand.getValueType().getVectorElementCount()) && 4987 "Vector element count mismatch!"); 4988 assert(Operand.getValueType().bitsLT(VT) && 4989 "Invalid fpext node, dst < src!"); 4990 if (Operand.isUndef()) 4991 return getUNDEF(VT); 4992 break; 4993 case ISD::FP_TO_SINT: 4994 case ISD::FP_TO_UINT: 4995 if (Operand.isUndef()) 4996 return getUNDEF(VT); 4997 break; 4998 case ISD::SINT_TO_FP: 4999 case ISD::UINT_TO_FP: 5000 // [us]itofp(undef) = 0, because the result value is bounded. 5001 if (Operand.isUndef()) 5002 return getConstantFP(0.0, DL, VT); 5003 break; 5004 case ISD::SIGN_EXTEND: 5005 assert(VT.isInteger() && Operand.getValueType().isInteger() && 5006 "Invalid SIGN_EXTEND!"); 5007 assert(VT.isVector() == Operand.getValueType().isVector() && 5008 "SIGN_EXTEND result type type should be vector iff the operand " 5009 "type is vector!"); 5010 if (Operand.getValueType() == VT) return Operand; // noop extension 5011 assert((!VT.isVector() || 5012 VT.getVectorElementCount() == 5013 Operand.getValueType().getVectorElementCount()) && 5014 "Vector element count mismatch!"); 5015 assert(Operand.getValueType().bitsLT(VT) && 5016 "Invalid sext node, dst < src!"); 5017 if (OpOpcode == ISD::SIGN_EXTEND || OpOpcode == ISD::ZERO_EXTEND) 5018 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 5019 if (OpOpcode == ISD::UNDEF) 5020 // sext(undef) = 0, because the top bits will all be the same. 5021 return getConstant(0, DL, VT); 5022 break; 5023 case ISD::ZERO_EXTEND: 5024 assert(VT.isInteger() && Operand.getValueType().isInteger() && 5025 "Invalid ZERO_EXTEND!"); 5026 assert(VT.isVector() == Operand.getValueType().isVector() && 5027 "ZERO_EXTEND result type type should be vector iff the operand " 5028 "type is vector!"); 5029 if (Operand.getValueType() == VT) return Operand; // noop extension 5030 assert((!VT.isVector() || 5031 VT.getVectorElementCount() == 5032 Operand.getValueType().getVectorElementCount()) && 5033 "Vector element count mismatch!"); 5034 assert(Operand.getValueType().bitsLT(VT) && 5035 "Invalid zext node, dst < src!"); 5036 if (OpOpcode == ISD::ZERO_EXTEND) // (zext (zext x)) -> (zext x) 5037 return getNode(ISD::ZERO_EXTEND, DL, VT, Operand.getOperand(0)); 5038 if (OpOpcode == ISD::UNDEF) 5039 // zext(undef) = 0, because the top bits will be zero. 5040 return getConstant(0, DL, VT); 5041 break; 5042 case ISD::ANY_EXTEND: 5043 assert(VT.isInteger() && Operand.getValueType().isInteger() && 5044 "Invalid ANY_EXTEND!"); 5045 assert(VT.isVector() == Operand.getValueType().isVector() && 5046 "ANY_EXTEND result type type should be vector iff the operand " 5047 "type is vector!"); 5048 if (Operand.getValueType() == VT) return Operand; // noop extension 5049 assert((!VT.isVector() || 5050 VT.getVectorElementCount() == 5051 Operand.getValueType().getVectorElementCount()) && 5052 "Vector element count mismatch!"); 5053 assert(Operand.getValueType().bitsLT(VT) && 5054 "Invalid anyext node, dst < src!"); 5055 5056 if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND || 5057 OpOpcode == ISD::ANY_EXTEND) 5058 // (ext (zext x)) -> (zext x) and (ext (sext x)) -> (sext x) 5059 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 5060 if (OpOpcode == ISD::UNDEF) 5061 return getUNDEF(VT); 5062 5063 // (ext (trunc x)) -> x 5064 if (OpOpcode == ISD::TRUNCATE) { 5065 SDValue OpOp = Operand.getOperand(0); 5066 if (OpOp.getValueType() == VT) { 5067 transferDbgValues(Operand, OpOp); 5068 return OpOp; 5069 } 5070 } 5071 break; 5072 case ISD::TRUNCATE: 5073 assert(VT.isInteger() && Operand.getValueType().isInteger() && 5074 "Invalid TRUNCATE!"); 5075 assert(VT.isVector() == Operand.getValueType().isVector() && 5076 "TRUNCATE result type type should be vector iff the operand " 5077 "type is vector!"); 5078 if (Operand.getValueType() == VT) return Operand; // noop truncate 5079 assert((!VT.isVector() || 5080 VT.getVectorElementCount() == 5081 Operand.getValueType().getVectorElementCount()) && 5082 "Vector element count mismatch!"); 5083 assert(Operand.getValueType().bitsGT(VT) && 5084 "Invalid truncate node, src < dst!"); 5085 if (OpOpcode == ISD::TRUNCATE) 5086 return getNode(ISD::TRUNCATE, DL, VT, Operand.getOperand(0)); 5087 if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND || 5088 OpOpcode == ISD::ANY_EXTEND) { 5089 // If the source is smaller than the dest, we still need an extend. 5090 if (Operand.getOperand(0).getValueType().getScalarType() 5091 .bitsLT(VT.getScalarType())) 5092 return getNode(OpOpcode, DL, VT, Operand.getOperand(0)); 5093 if (Operand.getOperand(0).getValueType().bitsGT(VT)) 5094 return getNode(ISD::TRUNCATE, DL, VT, Operand.getOperand(0)); 5095 return Operand.getOperand(0); 5096 } 5097 if (OpOpcode == ISD::UNDEF) 5098 return getUNDEF(VT); 5099 if (OpOpcode == ISD::VSCALE && !NewNodesMustHaveLegalTypes) 5100 return getVScale(DL, VT, Operand.getConstantOperandAPInt(0)); 5101 break; 5102 case ISD::ANY_EXTEND_VECTOR_INREG: 5103 case ISD::ZERO_EXTEND_VECTOR_INREG: 5104 case ISD::SIGN_EXTEND_VECTOR_INREG: 5105 assert(VT.isVector() && "This DAG node is restricted to vector types."); 5106 assert(Operand.getValueType().bitsLE(VT) && 5107 "The input must be the same size or smaller than the result."); 5108 assert(VT.getVectorMinNumElements() < 5109 Operand.getValueType().getVectorMinNumElements() && 5110 "The destination vector type must have fewer lanes than the input."); 5111 break; 5112 case ISD::ABS: 5113 assert(VT.isInteger() && VT == Operand.getValueType() && 5114 "Invalid ABS!"); 5115 if (OpOpcode == ISD::UNDEF) 5116 return getUNDEF(VT); 5117 break; 5118 case ISD::BSWAP: 5119 assert(VT.isInteger() && VT == Operand.getValueType() && 5120 "Invalid BSWAP!"); 5121 assert((VT.getScalarSizeInBits() % 16 == 0) && 5122 "BSWAP types must be a multiple of 16 bits!"); 5123 if (OpOpcode == ISD::UNDEF) 5124 return getUNDEF(VT); 5125 // bswap(bswap(X)) -> X. 5126 if (OpOpcode == ISD::BSWAP) 5127 return Operand.getOperand(0); 5128 break; 5129 case ISD::BITREVERSE: 5130 assert(VT.isInteger() && VT == Operand.getValueType() && 5131 "Invalid BITREVERSE!"); 5132 if (OpOpcode == ISD::UNDEF) 5133 return getUNDEF(VT); 5134 break; 5135 case ISD::BITCAST: 5136 assert(VT.getSizeInBits() == Operand.getValueSizeInBits() && 5137 "Cannot BITCAST between types of different sizes!"); 5138 if (VT == Operand.getValueType()) return Operand; // noop conversion. 5139 if (OpOpcode == ISD::BITCAST) // bitconv(bitconv(x)) -> bitconv(x) 5140 return getNode(ISD::BITCAST, DL, VT, Operand.getOperand(0)); 5141 if (OpOpcode == ISD::UNDEF) 5142 return getUNDEF(VT); 5143 break; 5144 case ISD::SCALAR_TO_VECTOR: 5145 assert(VT.isVector() && !Operand.getValueType().isVector() && 5146 (VT.getVectorElementType() == Operand.getValueType() || 5147 (VT.getVectorElementType().isInteger() && 5148 Operand.getValueType().isInteger() && 5149 VT.getVectorElementType().bitsLE(Operand.getValueType()))) && 5150 "Illegal SCALAR_TO_VECTOR node!"); 5151 if (OpOpcode == ISD::UNDEF) 5152 return getUNDEF(VT); 5153 // scalar_to_vector(extract_vector_elt V, 0) -> V, top bits are undefined. 5154 if (OpOpcode == ISD::EXTRACT_VECTOR_ELT && 5155 isa<ConstantSDNode>(Operand.getOperand(1)) && 5156 Operand.getConstantOperandVal(1) == 0 && 5157 Operand.getOperand(0).getValueType() == VT) 5158 return Operand.getOperand(0); 5159 break; 5160 case ISD::FNEG: 5161 // Negation of an unknown bag of bits is still completely undefined. 5162 if (OpOpcode == ISD::UNDEF) 5163 return getUNDEF(VT); 5164 5165 if (OpOpcode == ISD::FNEG) // --X -> X 5166 return Operand.getOperand(0); 5167 break; 5168 case ISD::FABS: 5169 if (OpOpcode == ISD::FNEG) // abs(-X) -> abs(X) 5170 return getNode(ISD::FABS, DL, VT, Operand.getOperand(0)); 5171 break; 5172 case ISD::VSCALE: 5173 assert(VT == Operand.getValueType() && "Unexpected VT!"); 5174 break; 5175 case ISD::CTPOP: 5176 if (Operand.getValueType().getScalarType() == MVT::i1) 5177 return Operand; 5178 break; 5179 case ISD::CTLZ: 5180 case ISD::CTTZ: 5181 if (Operand.getValueType().getScalarType() == MVT::i1) 5182 return getNOT(DL, Operand, Operand.getValueType()); 5183 break; 5184 case ISD::VECREDUCE_SMIN: 5185 case ISD::VECREDUCE_UMAX: 5186 if (Operand.getValueType().getScalarType() == MVT::i1) 5187 return getNode(ISD::VECREDUCE_OR, DL, VT, Operand); 5188 break; 5189 case ISD::VECREDUCE_SMAX: 5190 case ISD::VECREDUCE_UMIN: 5191 if (Operand.getValueType().getScalarType() == MVT::i1) 5192 return getNode(ISD::VECREDUCE_AND, DL, VT, Operand); 5193 break; 5194 } 5195 5196 SDNode *N; 5197 SDVTList VTs = getVTList(VT); 5198 SDValue Ops[] = {Operand}; 5199 if (VT != MVT::Glue) { // Don't CSE flag producing nodes 5200 FoldingSetNodeID ID; 5201 AddNodeIDNode(ID, Opcode, VTs, Ops); 5202 void *IP = nullptr; 5203 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 5204 E->intersectFlagsWith(Flags); 5205 return SDValue(E, 0); 5206 } 5207 5208 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 5209 N->setFlags(Flags); 5210 createOperands(N, Ops); 5211 CSEMap.InsertNode(N, IP); 5212 } else { 5213 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 5214 createOperands(N, Ops); 5215 } 5216 5217 InsertNode(N); 5218 SDValue V = SDValue(N, 0); 5219 NewSDValueDbgMsg(V, "Creating new node: ", this); 5220 return V; 5221 } 5222 5223 static llvm::Optional<APInt> FoldValue(unsigned Opcode, const APInt &C1, 5224 const APInt &C2) { 5225 switch (Opcode) { 5226 case ISD::ADD: return C1 + C2; 5227 case ISD::SUB: return C1 - C2; 5228 case ISD::MUL: return C1 * C2; 5229 case ISD::AND: return C1 & C2; 5230 case ISD::OR: return C1 | C2; 5231 case ISD::XOR: return C1 ^ C2; 5232 case ISD::SHL: return C1 << C2; 5233 case ISD::SRL: return C1.lshr(C2); 5234 case ISD::SRA: return C1.ashr(C2); 5235 case ISD::ROTL: return C1.rotl(C2); 5236 case ISD::ROTR: return C1.rotr(C2); 5237 case ISD::SMIN: return C1.sle(C2) ? C1 : C2; 5238 case ISD::SMAX: return C1.sge(C2) ? C1 : C2; 5239 case ISD::UMIN: return C1.ule(C2) ? C1 : C2; 5240 case ISD::UMAX: return C1.uge(C2) ? C1 : C2; 5241 case ISD::SADDSAT: return C1.sadd_sat(C2); 5242 case ISD::UADDSAT: return C1.uadd_sat(C2); 5243 case ISD::SSUBSAT: return C1.ssub_sat(C2); 5244 case ISD::USUBSAT: return C1.usub_sat(C2); 5245 case ISD::UDIV: 5246 if (!C2.getBoolValue()) 5247 break; 5248 return C1.udiv(C2); 5249 case ISD::UREM: 5250 if (!C2.getBoolValue()) 5251 break; 5252 return C1.urem(C2); 5253 case ISD::SDIV: 5254 if (!C2.getBoolValue()) 5255 break; 5256 return C1.sdiv(C2); 5257 case ISD::SREM: 5258 if (!C2.getBoolValue()) 5259 break; 5260 return C1.srem(C2); 5261 case ISD::MULHS: { 5262 unsigned FullWidth = C1.getBitWidth() * 2; 5263 APInt C1Ext = C1.sext(FullWidth); 5264 APInt C2Ext = C2.sext(FullWidth); 5265 return (C1Ext * C2Ext).extractBits(C1.getBitWidth(), C1.getBitWidth()); 5266 } 5267 case ISD::MULHU: { 5268 unsigned FullWidth = C1.getBitWidth() * 2; 5269 APInt C1Ext = C1.zext(FullWidth); 5270 APInt C2Ext = C2.zext(FullWidth); 5271 return (C1Ext * C2Ext).extractBits(C1.getBitWidth(), C1.getBitWidth()); 5272 } 5273 } 5274 return llvm::None; 5275 } 5276 5277 SDValue SelectionDAG::FoldSymbolOffset(unsigned Opcode, EVT VT, 5278 const GlobalAddressSDNode *GA, 5279 const SDNode *N2) { 5280 if (GA->getOpcode() != ISD::GlobalAddress) 5281 return SDValue(); 5282 if (!TLI->isOffsetFoldingLegal(GA)) 5283 return SDValue(); 5284 auto *C2 = dyn_cast<ConstantSDNode>(N2); 5285 if (!C2) 5286 return SDValue(); 5287 int64_t Offset = C2->getSExtValue(); 5288 switch (Opcode) { 5289 case ISD::ADD: break; 5290 case ISD::SUB: Offset = -uint64_t(Offset); break; 5291 default: return SDValue(); 5292 } 5293 return getGlobalAddress(GA->getGlobal(), SDLoc(C2), VT, 5294 GA->getOffset() + uint64_t(Offset)); 5295 } 5296 5297 bool SelectionDAG::isUndef(unsigned Opcode, ArrayRef<SDValue> Ops) { 5298 switch (Opcode) { 5299 case ISD::SDIV: 5300 case ISD::UDIV: 5301 case ISD::SREM: 5302 case ISD::UREM: { 5303 // If a divisor is zero/undef or any element of a divisor vector is 5304 // zero/undef, the whole op is undef. 5305 assert(Ops.size() == 2 && "Div/rem should have 2 operands"); 5306 SDValue Divisor = Ops[1]; 5307 if (Divisor.isUndef() || isNullConstant(Divisor)) 5308 return true; 5309 5310 return ISD::isBuildVectorOfConstantSDNodes(Divisor.getNode()) && 5311 llvm::any_of(Divisor->op_values(), 5312 [](SDValue V) { return V.isUndef() || 5313 isNullConstant(V); }); 5314 // TODO: Handle signed overflow. 5315 } 5316 // TODO: Handle oversized shifts. 5317 default: 5318 return false; 5319 } 5320 } 5321 5322 SDValue SelectionDAG::FoldConstantArithmetic(unsigned Opcode, const SDLoc &DL, 5323 EVT VT, ArrayRef<SDValue> Ops) { 5324 // If the opcode is a target-specific ISD node, there's nothing we can 5325 // do here and the operand rules may not line up with the below, so 5326 // bail early. 5327 // We can't create a scalar CONCAT_VECTORS so skip it. It will break 5328 // for concats involving SPLAT_VECTOR. Concats of BUILD_VECTORS are handled by 5329 // foldCONCAT_VECTORS in getNode before this is called. 5330 if (Opcode >= ISD::BUILTIN_OP_END || Opcode == ISD::CONCAT_VECTORS) 5331 return SDValue(); 5332 5333 unsigned NumOps = Ops.size(); 5334 if (NumOps == 0) 5335 return SDValue(); 5336 5337 if (isUndef(Opcode, Ops)) 5338 return getUNDEF(VT); 5339 5340 // Handle binops special cases. 5341 if (NumOps == 2) { 5342 if (SDValue CFP = foldConstantFPMath(Opcode, DL, VT, Ops[0], Ops[1])) 5343 return CFP; 5344 5345 if (auto *C1 = dyn_cast<ConstantSDNode>(Ops[0])) { 5346 if (auto *C2 = dyn_cast<ConstantSDNode>(Ops[1])) { 5347 if (C1->isOpaque() || C2->isOpaque()) 5348 return SDValue(); 5349 5350 Optional<APInt> FoldAttempt = 5351 FoldValue(Opcode, C1->getAPIntValue(), C2->getAPIntValue()); 5352 if (!FoldAttempt) 5353 return SDValue(); 5354 5355 SDValue Folded = getConstant(FoldAttempt.getValue(), DL, VT); 5356 assert((!Folded || !VT.isVector()) && 5357 "Can't fold vectors ops with scalar operands"); 5358 return Folded; 5359 } 5360 } 5361 5362 // fold (add Sym, c) -> Sym+c 5363 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Ops[0])) 5364 return FoldSymbolOffset(Opcode, VT, GA, Ops[1].getNode()); 5365 if (TLI->isCommutativeBinOp(Opcode)) 5366 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Ops[1])) 5367 return FoldSymbolOffset(Opcode, VT, GA, Ops[0].getNode()); 5368 } 5369 5370 // This is for vector folding only from here on. 5371 if (!VT.isVector()) 5372 return SDValue(); 5373 5374 ElementCount NumElts = VT.getVectorElementCount(); 5375 5376 // See if we can fold through bitcasted integer ops. 5377 // TODO: Can we handle undef elements? 5378 if (NumOps == 2 && VT.isFixedLengthVector() && VT.isInteger() && 5379 Ops[0].getValueType() == VT && Ops[1].getValueType() == VT && 5380 Ops[0].getOpcode() == ISD::BITCAST && 5381 Ops[1].getOpcode() == ISD::BITCAST) { 5382 SDValue N1 = peekThroughBitcasts(Ops[0]); 5383 SDValue N2 = peekThroughBitcasts(Ops[1]); 5384 auto *BV1 = dyn_cast<BuildVectorSDNode>(N1); 5385 auto *BV2 = dyn_cast<BuildVectorSDNode>(N2); 5386 EVT BVVT = N1.getValueType(); 5387 if (BV1 && BV2 && BVVT.isInteger() && BVVT == N2.getValueType()) { 5388 bool IsLE = getDataLayout().isLittleEndian(); 5389 unsigned EltBits = VT.getScalarSizeInBits(); 5390 SmallVector<APInt> RawBits1, RawBits2; 5391 BitVector UndefElts1, UndefElts2; 5392 if (BV1->getConstantRawBits(IsLE, EltBits, RawBits1, UndefElts1) && 5393 BV2->getConstantRawBits(IsLE, EltBits, RawBits2, UndefElts2) && 5394 UndefElts1.none() && UndefElts2.none()) { 5395 SmallVector<APInt> RawBits; 5396 for (unsigned I = 0, E = NumElts.getFixedValue(); I != E; ++I) { 5397 Optional<APInt> Fold = FoldValue(Opcode, RawBits1[I], RawBits2[I]); 5398 if (!Fold) 5399 break; 5400 RawBits.push_back(Fold.getValue()); 5401 } 5402 if (RawBits.size() == NumElts.getFixedValue()) { 5403 // We have constant folded, but we need to cast this again back to 5404 // the original (possibly legalized) type. 5405 SmallVector<APInt> DstBits; 5406 BitVector DstUndefs; 5407 BuildVectorSDNode::recastRawBits(IsLE, BVVT.getScalarSizeInBits(), 5408 DstBits, RawBits, DstUndefs, 5409 BitVector(RawBits.size(), false)); 5410 EVT BVEltVT = BV1->getOperand(0).getValueType(); 5411 unsigned BVEltBits = BVEltVT.getSizeInBits(); 5412 SmallVector<SDValue> Ops(DstBits.size(), getUNDEF(BVEltVT)); 5413 for (unsigned I = 0, E = DstBits.size(); I != E; ++I) { 5414 if (DstUndefs[I]) 5415 continue; 5416 Ops[I] = getConstant(DstBits[I].sextOrSelf(BVEltBits), DL, BVEltVT); 5417 } 5418 return getBitcast(VT, getBuildVector(BVVT, DL, Ops)); 5419 } 5420 } 5421 } 5422 } 5423 5424 // Fold (mul step_vector(C0), C1) to (step_vector(C0 * C1)). 5425 // (shl step_vector(C0), C1) -> (step_vector(C0 << C1)) 5426 if ((Opcode == ISD::MUL || Opcode == ISD::SHL) && 5427 Ops[0].getOpcode() == ISD::STEP_VECTOR) { 5428 APInt RHSVal; 5429 if (ISD::isConstantSplatVector(Ops[1].getNode(), RHSVal)) { 5430 APInt NewStep = Opcode == ISD::MUL 5431 ? Ops[0].getConstantOperandAPInt(0) * RHSVal 5432 : Ops[0].getConstantOperandAPInt(0) << RHSVal; 5433 return getStepVector(DL, VT, NewStep); 5434 } 5435 } 5436 5437 auto IsScalarOrSameVectorSize = [NumElts](const SDValue &Op) { 5438 return !Op.getValueType().isVector() || 5439 Op.getValueType().getVectorElementCount() == NumElts; 5440 }; 5441 5442 auto IsBuildVectorSplatVectorOrUndef = [](const SDValue &Op) { 5443 return Op.isUndef() || Op.getOpcode() == ISD::CONDCODE || 5444 Op.getOpcode() == ISD::BUILD_VECTOR || 5445 Op.getOpcode() == ISD::SPLAT_VECTOR; 5446 }; 5447 5448 // All operands must be vector types with the same number of elements as 5449 // the result type and must be either UNDEF or a build/splat vector 5450 // or UNDEF scalars. 5451 if (!llvm::all_of(Ops, IsBuildVectorSplatVectorOrUndef) || 5452 !llvm::all_of(Ops, IsScalarOrSameVectorSize)) 5453 return SDValue(); 5454 5455 // If we are comparing vectors, then the result needs to be a i1 boolean 5456 // that is then sign-extended back to the legal result type. 5457 EVT SVT = (Opcode == ISD::SETCC ? MVT::i1 : VT.getScalarType()); 5458 5459 // Find legal integer scalar type for constant promotion and 5460 // ensure that its scalar size is at least as large as source. 5461 EVT LegalSVT = VT.getScalarType(); 5462 if (NewNodesMustHaveLegalTypes && LegalSVT.isInteger()) { 5463 LegalSVT = TLI->getTypeToTransformTo(*getContext(), LegalSVT); 5464 if (LegalSVT.bitsLT(VT.getScalarType())) 5465 return SDValue(); 5466 } 5467 5468 // For scalable vector types we know we're dealing with SPLAT_VECTORs. We 5469 // only have one operand to check. For fixed-length vector types we may have 5470 // a combination of BUILD_VECTOR and SPLAT_VECTOR. 5471 unsigned NumVectorElts = NumElts.isScalable() ? 1 : NumElts.getFixedValue(); 5472 5473 // Constant fold each scalar lane separately. 5474 SmallVector<SDValue, 4> ScalarResults; 5475 for (unsigned I = 0; I != NumVectorElts; I++) { 5476 SmallVector<SDValue, 4> ScalarOps; 5477 for (SDValue Op : Ops) { 5478 EVT InSVT = Op.getValueType().getScalarType(); 5479 if (Op.getOpcode() != ISD::BUILD_VECTOR && 5480 Op.getOpcode() != ISD::SPLAT_VECTOR) { 5481 if (Op.isUndef()) 5482 ScalarOps.push_back(getUNDEF(InSVT)); 5483 else 5484 ScalarOps.push_back(Op); 5485 continue; 5486 } 5487 5488 SDValue ScalarOp = 5489 Op.getOperand(Op.getOpcode() == ISD::SPLAT_VECTOR ? 0 : I); 5490 EVT ScalarVT = ScalarOp.getValueType(); 5491 5492 // Build vector (integer) scalar operands may need implicit 5493 // truncation - do this before constant folding. 5494 if (ScalarVT.isInteger() && ScalarVT.bitsGT(InSVT)) 5495 ScalarOp = getNode(ISD::TRUNCATE, DL, InSVT, ScalarOp); 5496 5497 ScalarOps.push_back(ScalarOp); 5498 } 5499 5500 // Constant fold the scalar operands. 5501 SDValue ScalarResult = getNode(Opcode, DL, SVT, ScalarOps); 5502 5503 // Legalize the (integer) scalar constant if necessary. 5504 if (LegalSVT != SVT) 5505 ScalarResult = getNode(ISD::SIGN_EXTEND, DL, LegalSVT, ScalarResult); 5506 5507 // Scalar folding only succeeded if the result is a constant or UNDEF. 5508 if (!ScalarResult.isUndef() && ScalarResult.getOpcode() != ISD::Constant && 5509 ScalarResult.getOpcode() != ISD::ConstantFP) 5510 return SDValue(); 5511 ScalarResults.push_back(ScalarResult); 5512 } 5513 5514 SDValue V = NumElts.isScalable() ? getSplatVector(VT, DL, ScalarResults[0]) 5515 : getBuildVector(VT, DL, ScalarResults); 5516 NewSDValueDbgMsg(V, "New node fold constant vector: ", this); 5517 return V; 5518 } 5519 5520 SDValue SelectionDAG::foldConstantFPMath(unsigned Opcode, const SDLoc &DL, 5521 EVT VT, SDValue N1, SDValue N2) { 5522 // TODO: We don't do any constant folding for strict FP opcodes here, but we 5523 // should. That will require dealing with a potentially non-default 5524 // rounding mode, checking the "opStatus" return value from the APFloat 5525 // math calculations, and possibly other variations. 5526 ConstantFPSDNode *N1CFP = isConstOrConstSplatFP(N1, /*AllowUndefs*/ false); 5527 ConstantFPSDNode *N2CFP = isConstOrConstSplatFP(N2, /*AllowUndefs*/ false); 5528 if (N1CFP && N2CFP) { 5529 APFloat C1 = N1CFP->getValueAPF(); // make copy 5530 const APFloat &C2 = N2CFP->getValueAPF(); 5531 switch (Opcode) { 5532 case ISD::FADD: 5533 C1.add(C2, APFloat::rmNearestTiesToEven); 5534 return getConstantFP(C1, DL, VT); 5535 case ISD::FSUB: 5536 C1.subtract(C2, APFloat::rmNearestTiesToEven); 5537 return getConstantFP(C1, DL, VT); 5538 case ISD::FMUL: 5539 C1.multiply(C2, APFloat::rmNearestTiesToEven); 5540 return getConstantFP(C1, DL, VT); 5541 case ISD::FDIV: 5542 C1.divide(C2, APFloat::rmNearestTiesToEven); 5543 return getConstantFP(C1, DL, VT); 5544 case ISD::FREM: 5545 C1.mod(C2); 5546 return getConstantFP(C1, DL, VT); 5547 case ISD::FCOPYSIGN: 5548 C1.copySign(C2); 5549 return getConstantFP(C1, DL, VT); 5550 case ISD::FMINNUM: 5551 return getConstantFP(minnum(C1, C2), DL, VT); 5552 case ISD::FMAXNUM: 5553 return getConstantFP(maxnum(C1, C2), DL, VT); 5554 case ISD::FMINIMUM: 5555 return getConstantFP(minimum(C1, C2), DL, VT); 5556 case ISD::FMAXIMUM: 5557 return getConstantFP(maximum(C1, C2), DL, VT); 5558 default: break; 5559 } 5560 } 5561 if (N1CFP && Opcode == ISD::FP_ROUND) { 5562 APFloat C1 = N1CFP->getValueAPF(); // make copy 5563 bool Unused; 5564 // This can return overflow, underflow, or inexact; we don't care. 5565 // FIXME need to be more flexible about rounding mode. 5566 (void) C1.convert(EVTToAPFloatSemantics(VT), APFloat::rmNearestTiesToEven, 5567 &Unused); 5568 return getConstantFP(C1, DL, VT); 5569 } 5570 5571 switch (Opcode) { 5572 case ISD::FSUB: 5573 // -0.0 - undef --> undef (consistent with "fneg undef") 5574 if (ConstantFPSDNode *N1C = isConstOrConstSplatFP(N1, /*AllowUndefs*/ true)) 5575 if (N1C && N1C->getValueAPF().isNegZero() && N2.isUndef()) 5576 return getUNDEF(VT); 5577 LLVM_FALLTHROUGH; 5578 5579 case ISD::FADD: 5580 case ISD::FMUL: 5581 case ISD::FDIV: 5582 case ISD::FREM: 5583 // If both operands are undef, the result is undef. If 1 operand is undef, 5584 // the result is NaN. This should match the behavior of the IR optimizer. 5585 if (N1.isUndef() && N2.isUndef()) 5586 return getUNDEF(VT); 5587 if (N1.isUndef() || N2.isUndef()) 5588 return getConstantFP(APFloat::getNaN(EVTToAPFloatSemantics(VT)), DL, VT); 5589 } 5590 return SDValue(); 5591 } 5592 5593 SDValue SelectionDAG::getAssertAlign(const SDLoc &DL, SDValue Val, Align A) { 5594 assert(Val.getValueType().isInteger() && "Invalid AssertAlign!"); 5595 5596 // There's no need to assert on a byte-aligned pointer. All pointers are at 5597 // least byte aligned. 5598 if (A == Align(1)) 5599 return Val; 5600 5601 FoldingSetNodeID ID; 5602 AddNodeIDNode(ID, ISD::AssertAlign, getVTList(Val.getValueType()), {Val}); 5603 ID.AddInteger(A.value()); 5604 5605 void *IP = nullptr; 5606 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 5607 return SDValue(E, 0); 5608 5609 auto *N = newSDNode<AssertAlignSDNode>(DL.getIROrder(), DL.getDebugLoc(), 5610 Val.getValueType(), A); 5611 createOperands(N, {Val}); 5612 5613 CSEMap.InsertNode(N, IP); 5614 InsertNode(N); 5615 5616 SDValue V(N, 0); 5617 NewSDValueDbgMsg(V, "Creating new node: ", this); 5618 return V; 5619 } 5620 5621 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 5622 SDValue N1, SDValue N2) { 5623 SDNodeFlags Flags; 5624 if (Inserter) 5625 Flags = Inserter->getFlags(); 5626 return getNode(Opcode, DL, VT, N1, N2, Flags); 5627 } 5628 5629 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 5630 SDValue N1, SDValue N2, const SDNodeFlags Flags) { 5631 assert(N1.getOpcode() != ISD::DELETED_NODE && 5632 N2.getOpcode() != ISD::DELETED_NODE && 5633 "Operand is DELETED_NODE!"); 5634 // Canonicalize constant to RHS if commutative. 5635 if (TLI->isCommutativeBinOp(Opcode)) { 5636 bool IsN1C = isConstantIntBuildVectorOrConstantInt(N1); 5637 bool IsN2C = isConstantIntBuildVectorOrConstantInt(N2); 5638 bool IsN1CFP = isConstantFPBuildVectorOrConstantFP(N1); 5639 bool IsN2CFP = isConstantFPBuildVectorOrConstantFP(N2); 5640 if ((IsN1C && !IsN2C) || (IsN1CFP && !IsN2CFP)) 5641 std::swap(N1, N2); 5642 } 5643 5644 auto *N1C = dyn_cast<ConstantSDNode>(N1); 5645 auto *N2C = dyn_cast<ConstantSDNode>(N2); 5646 5647 // Don't allow undefs in vector splats - we might be returning N2 when folding 5648 // to zero etc. 5649 ConstantSDNode *N2CV = 5650 isConstOrConstSplat(N2, /*AllowUndefs*/ false, /*AllowTruncation*/ true); 5651 5652 switch (Opcode) { 5653 default: break; 5654 case ISD::TokenFactor: 5655 assert(VT == MVT::Other && N1.getValueType() == MVT::Other && 5656 N2.getValueType() == MVT::Other && "Invalid token factor!"); 5657 // Fold trivial token factors. 5658 if (N1.getOpcode() == ISD::EntryToken) return N2; 5659 if (N2.getOpcode() == ISD::EntryToken) return N1; 5660 if (N1 == N2) return N1; 5661 break; 5662 case ISD::BUILD_VECTOR: { 5663 // Attempt to simplify BUILD_VECTOR. 5664 SDValue Ops[] = {N1, N2}; 5665 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 5666 return V; 5667 break; 5668 } 5669 case ISD::CONCAT_VECTORS: { 5670 SDValue Ops[] = {N1, N2}; 5671 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 5672 return V; 5673 break; 5674 } 5675 case ISD::AND: 5676 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5677 assert(N1.getValueType() == N2.getValueType() && 5678 N1.getValueType() == VT && "Binary operator types must match!"); 5679 // (X & 0) -> 0. This commonly occurs when legalizing i64 values, so it's 5680 // worth handling here. 5681 if (N2CV && N2CV->isZero()) 5682 return N2; 5683 if (N2CV && N2CV->isAllOnes()) // X & -1 -> X 5684 return N1; 5685 break; 5686 case ISD::OR: 5687 case ISD::XOR: 5688 case ISD::ADD: 5689 case ISD::SUB: 5690 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5691 assert(N1.getValueType() == N2.getValueType() && 5692 N1.getValueType() == VT && "Binary operator types must match!"); 5693 // (X ^|+- 0) -> X. This commonly occurs when legalizing i64 values, so 5694 // it's worth handling here. 5695 if (N2CV && N2CV->isZero()) 5696 return N1; 5697 if ((Opcode == ISD::ADD || Opcode == ISD::SUB) && VT.isVector() && 5698 VT.getVectorElementType() == MVT::i1) 5699 return getNode(ISD::XOR, DL, VT, N1, N2); 5700 break; 5701 case ISD::MUL: 5702 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5703 assert(N1.getValueType() == N2.getValueType() && 5704 N1.getValueType() == VT && "Binary operator types must match!"); 5705 if (VT.isVector() && VT.getVectorElementType() == MVT::i1) 5706 return getNode(ISD::AND, DL, VT, N1, N2); 5707 if (N2C && (N1.getOpcode() == ISD::VSCALE) && Flags.hasNoSignedWrap()) { 5708 const APInt &MulImm = N1->getConstantOperandAPInt(0); 5709 const APInt &N2CImm = N2C->getAPIntValue(); 5710 return getVScale(DL, VT, MulImm * N2CImm); 5711 } 5712 break; 5713 case ISD::UDIV: 5714 case ISD::UREM: 5715 case ISD::MULHU: 5716 case ISD::MULHS: 5717 case ISD::SDIV: 5718 case ISD::SREM: 5719 case ISD::SADDSAT: 5720 case ISD::SSUBSAT: 5721 case ISD::UADDSAT: 5722 case ISD::USUBSAT: 5723 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5724 assert(N1.getValueType() == N2.getValueType() && 5725 N1.getValueType() == VT && "Binary operator types must match!"); 5726 if (VT.isVector() && VT.getVectorElementType() == MVT::i1) { 5727 // fold (add_sat x, y) -> (or x, y) for bool types. 5728 if (Opcode == ISD::SADDSAT || Opcode == ISD::UADDSAT) 5729 return getNode(ISD::OR, DL, VT, N1, N2); 5730 // fold (sub_sat x, y) -> (and x, ~y) for bool types. 5731 if (Opcode == ISD::SSUBSAT || Opcode == ISD::USUBSAT) 5732 return getNode(ISD::AND, DL, VT, N1, getNOT(DL, N2, VT)); 5733 } 5734 break; 5735 case ISD::SMIN: 5736 case ISD::UMAX: 5737 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5738 assert(N1.getValueType() == N2.getValueType() && 5739 N1.getValueType() == VT && "Binary operator types must match!"); 5740 if (VT.isVector() && VT.getVectorElementType() == MVT::i1) 5741 return getNode(ISD::OR, DL, VT, N1, N2); 5742 break; 5743 case ISD::SMAX: 5744 case ISD::UMIN: 5745 assert(VT.isInteger() && "This operator does not apply to FP types!"); 5746 assert(N1.getValueType() == N2.getValueType() && 5747 N1.getValueType() == VT && "Binary operator types must match!"); 5748 if (VT.isVector() && VT.getVectorElementType() == MVT::i1) 5749 return getNode(ISD::AND, DL, VT, N1, N2); 5750 break; 5751 case ISD::FADD: 5752 case ISD::FSUB: 5753 case ISD::FMUL: 5754 case ISD::FDIV: 5755 case ISD::FREM: 5756 assert(VT.isFloatingPoint() && "This operator only applies to FP types!"); 5757 assert(N1.getValueType() == N2.getValueType() && 5758 N1.getValueType() == VT && "Binary operator types must match!"); 5759 if (SDValue V = simplifyFPBinop(Opcode, N1, N2, Flags)) 5760 return V; 5761 break; 5762 case ISD::FCOPYSIGN: // N1 and result must match. N1/N2 need not match. 5763 assert(N1.getValueType() == VT && 5764 N1.getValueType().isFloatingPoint() && 5765 N2.getValueType().isFloatingPoint() && 5766 "Invalid FCOPYSIGN!"); 5767 break; 5768 case ISD::SHL: 5769 if (N2C && (N1.getOpcode() == ISD::VSCALE) && Flags.hasNoSignedWrap()) { 5770 const APInt &MulImm = N1->getConstantOperandAPInt(0); 5771 const APInt &ShiftImm = N2C->getAPIntValue(); 5772 return getVScale(DL, VT, MulImm << ShiftImm); 5773 } 5774 LLVM_FALLTHROUGH; 5775 case ISD::SRA: 5776 case ISD::SRL: 5777 if (SDValue V = simplifyShift(N1, N2)) 5778 return V; 5779 LLVM_FALLTHROUGH; 5780 case ISD::ROTL: 5781 case ISD::ROTR: 5782 assert(VT == N1.getValueType() && 5783 "Shift operators return type must be the same as their first arg"); 5784 assert(VT.isInteger() && N2.getValueType().isInteger() && 5785 "Shifts only work on integers"); 5786 assert((!VT.isVector() || VT == N2.getValueType()) && 5787 "Vector shift amounts must be in the same as their first arg"); 5788 // Verify that the shift amount VT is big enough to hold valid shift 5789 // amounts. This catches things like trying to shift an i1024 value by an 5790 // i8, which is easy to fall into in generic code that uses 5791 // TLI.getShiftAmount(). 5792 assert(N2.getValueType().getScalarSizeInBits() >= 5793 Log2_32_Ceil(VT.getScalarSizeInBits()) && 5794 "Invalid use of small shift amount with oversized value!"); 5795 5796 // Always fold shifts of i1 values so the code generator doesn't need to 5797 // handle them. Since we know the size of the shift has to be less than the 5798 // size of the value, the shift/rotate count is guaranteed to be zero. 5799 if (VT == MVT::i1) 5800 return N1; 5801 if (N2CV && N2CV->isZero()) 5802 return N1; 5803 break; 5804 case ISD::FP_ROUND: 5805 assert(VT.isFloatingPoint() && 5806 N1.getValueType().isFloatingPoint() && 5807 VT.bitsLE(N1.getValueType()) && 5808 N2C && (N2C->getZExtValue() == 0 || N2C->getZExtValue() == 1) && 5809 "Invalid FP_ROUND!"); 5810 if (N1.getValueType() == VT) return N1; // noop conversion. 5811 break; 5812 case ISD::AssertSext: 5813 case ISD::AssertZext: { 5814 EVT EVT = cast<VTSDNode>(N2)->getVT(); 5815 assert(VT == N1.getValueType() && "Not an inreg extend!"); 5816 assert(VT.isInteger() && EVT.isInteger() && 5817 "Cannot *_EXTEND_INREG FP types"); 5818 assert(!EVT.isVector() && 5819 "AssertSExt/AssertZExt type should be the vector element type " 5820 "rather than the vector type!"); 5821 assert(EVT.bitsLE(VT.getScalarType()) && "Not extending!"); 5822 if (VT.getScalarType() == EVT) return N1; // noop assertion. 5823 break; 5824 } 5825 case ISD::SIGN_EXTEND_INREG: { 5826 EVT EVT = cast<VTSDNode>(N2)->getVT(); 5827 assert(VT == N1.getValueType() && "Not an inreg extend!"); 5828 assert(VT.isInteger() && EVT.isInteger() && 5829 "Cannot *_EXTEND_INREG FP types"); 5830 assert(EVT.isVector() == VT.isVector() && 5831 "SIGN_EXTEND_INREG type should be vector iff the operand " 5832 "type is vector!"); 5833 assert((!EVT.isVector() || 5834 EVT.getVectorElementCount() == VT.getVectorElementCount()) && 5835 "Vector element counts must match in SIGN_EXTEND_INREG"); 5836 assert(EVT.bitsLE(VT) && "Not extending!"); 5837 if (EVT == VT) return N1; // Not actually extending 5838 5839 auto SignExtendInReg = [&](APInt Val, llvm::EVT ConstantVT) { 5840 unsigned FromBits = EVT.getScalarSizeInBits(); 5841 Val <<= Val.getBitWidth() - FromBits; 5842 Val.ashrInPlace(Val.getBitWidth() - FromBits); 5843 return getConstant(Val, DL, ConstantVT); 5844 }; 5845 5846 if (N1C) { 5847 const APInt &Val = N1C->getAPIntValue(); 5848 return SignExtendInReg(Val, VT); 5849 } 5850 5851 if (ISD::isBuildVectorOfConstantSDNodes(N1.getNode())) { 5852 SmallVector<SDValue, 8> Ops; 5853 llvm::EVT OpVT = N1.getOperand(0).getValueType(); 5854 for (int i = 0, e = VT.getVectorNumElements(); i != e; ++i) { 5855 SDValue Op = N1.getOperand(i); 5856 if (Op.isUndef()) { 5857 Ops.push_back(getUNDEF(OpVT)); 5858 continue; 5859 } 5860 ConstantSDNode *C = cast<ConstantSDNode>(Op); 5861 APInt Val = C->getAPIntValue(); 5862 Ops.push_back(SignExtendInReg(Val, OpVT)); 5863 } 5864 return getBuildVector(VT, DL, Ops); 5865 } 5866 break; 5867 } 5868 case ISD::FP_TO_SINT_SAT: 5869 case ISD::FP_TO_UINT_SAT: { 5870 assert(VT.isInteger() && cast<VTSDNode>(N2)->getVT().isInteger() && 5871 N1.getValueType().isFloatingPoint() && "Invalid FP_TO_*INT_SAT"); 5872 assert(N1.getValueType().isVector() == VT.isVector() && 5873 "FP_TO_*INT_SAT type should be vector iff the operand type is " 5874 "vector!"); 5875 assert((!VT.isVector() || VT.getVectorNumElements() == 5876 N1.getValueType().getVectorNumElements()) && 5877 "Vector element counts must match in FP_TO_*INT_SAT"); 5878 assert(!cast<VTSDNode>(N2)->getVT().isVector() && 5879 "Type to saturate to must be a scalar."); 5880 assert(cast<VTSDNode>(N2)->getVT().bitsLE(VT.getScalarType()) && 5881 "Not extending!"); 5882 break; 5883 } 5884 case ISD::EXTRACT_VECTOR_ELT: 5885 assert(VT.getSizeInBits() >= N1.getValueType().getScalarSizeInBits() && 5886 "The result of EXTRACT_VECTOR_ELT must be at least as wide as the \ 5887 element type of the vector."); 5888 5889 // Extract from an undefined value or using an undefined index is undefined. 5890 if (N1.isUndef() || N2.isUndef()) 5891 return getUNDEF(VT); 5892 5893 // EXTRACT_VECTOR_ELT of out-of-bounds element is an UNDEF for fixed length 5894 // vectors. For scalable vectors we will provide appropriate support for 5895 // dealing with arbitrary indices. 5896 if (N2C && N1.getValueType().isFixedLengthVector() && 5897 N2C->getAPIntValue().uge(N1.getValueType().getVectorNumElements())) 5898 return getUNDEF(VT); 5899 5900 // EXTRACT_VECTOR_ELT of CONCAT_VECTORS is often formed while lowering is 5901 // expanding copies of large vectors from registers. This only works for 5902 // fixed length vectors, since we need to know the exact number of 5903 // elements. 5904 if (N2C && N1.getOperand(0).getValueType().isFixedLengthVector() && 5905 N1.getOpcode() == ISD::CONCAT_VECTORS && N1.getNumOperands() > 0) { 5906 unsigned Factor = 5907 N1.getOperand(0).getValueType().getVectorNumElements(); 5908 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, 5909 N1.getOperand(N2C->getZExtValue() / Factor), 5910 getVectorIdxConstant(N2C->getZExtValue() % Factor, DL)); 5911 } 5912 5913 // EXTRACT_VECTOR_ELT of BUILD_VECTOR or SPLAT_VECTOR is often formed while 5914 // lowering is expanding large vector constants. 5915 if (N2C && (N1.getOpcode() == ISD::BUILD_VECTOR || 5916 N1.getOpcode() == ISD::SPLAT_VECTOR)) { 5917 assert((N1.getOpcode() != ISD::BUILD_VECTOR || 5918 N1.getValueType().isFixedLengthVector()) && 5919 "BUILD_VECTOR used for scalable vectors"); 5920 unsigned Index = 5921 N1.getOpcode() == ISD::BUILD_VECTOR ? N2C->getZExtValue() : 0; 5922 SDValue Elt = N1.getOperand(Index); 5923 5924 if (VT != Elt.getValueType()) 5925 // If the vector element type is not legal, the BUILD_VECTOR operands 5926 // are promoted and implicitly truncated, and the result implicitly 5927 // extended. Make that explicit here. 5928 Elt = getAnyExtOrTrunc(Elt, DL, VT); 5929 5930 return Elt; 5931 } 5932 5933 // EXTRACT_VECTOR_ELT of INSERT_VECTOR_ELT is often formed when vector 5934 // operations are lowered to scalars. 5935 if (N1.getOpcode() == ISD::INSERT_VECTOR_ELT) { 5936 // If the indices are the same, return the inserted element else 5937 // if the indices are known different, extract the element from 5938 // the original vector. 5939 SDValue N1Op2 = N1.getOperand(2); 5940 ConstantSDNode *N1Op2C = dyn_cast<ConstantSDNode>(N1Op2); 5941 5942 if (N1Op2C && N2C) { 5943 if (N1Op2C->getZExtValue() == N2C->getZExtValue()) { 5944 if (VT == N1.getOperand(1).getValueType()) 5945 return N1.getOperand(1); 5946 return getSExtOrTrunc(N1.getOperand(1), DL, VT); 5947 } 5948 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), N2); 5949 } 5950 } 5951 5952 // EXTRACT_VECTOR_ELT of v1iX EXTRACT_SUBVECTOR could be formed 5953 // when vector types are scalarized and v1iX is legal. 5954 // vextract (v1iX extract_subvector(vNiX, Idx)) -> vextract(vNiX,Idx). 5955 // Here we are completely ignoring the extract element index (N2), 5956 // which is fine for fixed width vectors, since any index other than 0 5957 // is undefined anyway. However, this cannot be ignored for scalable 5958 // vectors - in theory we could support this, but we don't want to do this 5959 // without a profitability check. 5960 if (N1.getOpcode() == ISD::EXTRACT_SUBVECTOR && 5961 N1.getValueType().isFixedLengthVector() && 5962 N1.getValueType().getVectorNumElements() == 1) { 5963 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), 5964 N1.getOperand(1)); 5965 } 5966 break; 5967 case ISD::EXTRACT_ELEMENT: 5968 assert(N2C && (unsigned)N2C->getZExtValue() < 2 && "Bad EXTRACT_ELEMENT!"); 5969 assert(!N1.getValueType().isVector() && !VT.isVector() && 5970 (N1.getValueType().isInteger() == VT.isInteger()) && 5971 N1.getValueType() != VT && 5972 "Wrong types for EXTRACT_ELEMENT!"); 5973 5974 // EXTRACT_ELEMENT of BUILD_PAIR is often formed while legalize is expanding 5975 // 64-bit integers into 32-bit parts. Instead of building the extract of 5976 // the BUILD_PAIR, only to have legalize rip it apart, just do it now. 5977 if (N1.getOpcode() == ISD::BUILD_PAIR) 5978 return N1.getOperand(N2C->getZExtValue()); 5979 5980 // EXTRACT_ELEMENT of a constant int is also very common. 5981 if (N1C) { 5982 unsigned ElementSize = VT.getSizeInBits(); 5983 unsigned Shift = ElementSize * N2C->getZExtValue(); 5984 const APInt &Val = N1C->getAPIntValue(); 5985 return getConstant(Val.extractBits(ElementSize, Shift), DL, VT); 5986 } 5987 break; 5988 case ISD::EXTRACT_SUBVECTOR: { 5989 EVT N1VT = N1.getValueType(); 5990 assert(VT.isVector() && N1VT.isVector() && 5991 "Extract subvector VTs must be vectors!"); 5992 assert(VT.getVectorElementType() == N1VT.getVectorElementType() && 5993 "Extract subvector VTs must have the same element type!"); 5994 assert((VT.isFixedLengthVector() || N1VT.isScalableVector()) && 5995 "Cannot extract a scalable vector from a fixed length vector!"); 5996 assert((VT.isScalableVector() != N1VT.isScalableVector() || 5997 VT.getVectorMinNumElements() <= N1VT.getVectorMinNumElements()) && 5998 "Extract subvector must be from larger vector to smaller vector!"); 5999 assert(N2C && "Extract subvector index must be a constant"); 6000 assert((VT.isScalableVector() != N1VT.isScalableVector() || 6001 (VT.getVectorMinNumElements() + N2C->getZExtValue()) <= 6002 N1VT.getVectorMinNumElements()) && 6003 "Extract subvector overflow!"); 6004 assert(N2C->getAPIntValue().getBitWidth() == 6005 TLI->getVectorIdxTy(getDataLayout()).getFixedSizeInBits() && 6006 "Constant index for EXTRACT_SUBVECTOR has an invalid size"); 6007 6008 // Trivial extraction. 6009 if (VT == N1VT) 6010 return N1; 6011 6012 // EXTRACT_SUBVECTOR of an UNDEF is an UNDEF. 6013 if (N1.isUndef()) 6014 return getUNDEF(VT); 6015 6016 // EXTRACT_SUBVECTOR of CONCAT_VECTOR can be simplified if the pieces of 6017 // the concat have the same type as the extract. 6018 if (N1.getOpcode() == ISD::CONCAT_VECTORS && N1.getNumOperands() > 0 && 6019 VT == N1.getOperand(0).getValueType()) { 6020 unsigned Factor = VT.getVectorMinNumElements(); 6021 return N1.getOperand(N2C->getZExtValue() / Factor); 6022 } 6023 6024 // EXTRACT_SUBVECTOR of INSERT_SUBVECTOR is often created 6025 // during shuffle legalization. 6026 if (N1.getOpcode() == ISD::INSERT_SUBVECTOR && N2 == N1.getOperand(2) && 6027 VT == N1.getOperand(1).getValueType()) 6028 return N1.getOperand(1); 6029 break; 6030 } 6031 } 6032 6033 // Perform trivial constant folding. 6034 if (SDValue SV = FoldConstantArithmetic(Opcode, DL, VT, {N1, N2})) 6035 return SV; 6036 6037 // Canonicalize an UNDEF to the RHS, even over a constant. 6038 if (N1.isUndef()) { 6039 if (TLI->isCommutativeBinOp(Opcode)) { 6040 std::swap(N1, N2); 6041 } else { 6042 switch (Opcode) { 6043 case ISD::SIGN_EXTEND_INREG: 6044 case ISD::SUB: 6045 return getUNDEF(VT); // fold op(undef, arg2) -> undef 6046 case ISD::UDIV: 6047 case ISD::SDIV: 6048 case ISD::UREM: 6049 case ISD::SREM: 6050 case ISD::SSUBSAT: 6051 case ISD::USUBSAT: 6052 return getConstant(0, DL, VT); // fold op(undef, arg2) -> 0 6053 } 6054 } 6055 } 6056 6057 // Fold a bunch of operators when the RHS is undef. 6058 if (N2.isUndef()) { 6059 switch (Opcode) { 6060 case ISD::XOR: 6061 if (N1.isUndef()) 6062 // Handle undef ^ undef -> 0 special case. This is a common 6063 // idiom (misuse). 6064 return getConstant(0, DL, VT); 6065 LLVM_FALLTHROUGH; 6066 case ISD::ADD: 6067 case ISD::SUB: 6068 case ISD::UDIV: 6069 case ISD::SDIV: 6070 case ISD::UREM: 6071 case ISD::SREM: 6072 return getUNDEF(VT); // fold op(arg1, undef) -> undef 6073 case ISD::MUL: 6074 case ISD::AND: 6075 case ISD::SSUBSAT: 6076 case ISD::USUBSAT: 6077 return getConstant(0, DL, VT); // fold op(arg1, undef) -> 0 6078 case ISD::OR: 6079 case ISD::SADDSAT: 6080 case ISD::UADDSAT: 6081 return getAllOnesConstant(DL, VT); 6082 } 6083 } 6084 6085 // Memoize this node if possible. 6086 SDNode *N; 6087 SDVTList VTs = getVTList(VT); 6088 SDValue Ops[] = {N1, N2}; 6089 if (VT != MVT::Glue) { 6090 FoldingSetNodeID ID; 6091 AddNodeIDNode(ID, Opcode, VTs, Ops); 6092 void *IP = nullptr; 6093 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 6094 E->intersectFlagsWith(Flags); 6095 return SDValue(E, 0); 6096 } 6097 6098 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 6099 N->setFlags(Flags); 6100 createOperands(N, Ops); 6101 CSEMap.InsertNode(N, IP); 6102 } else { 6103 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 6104 createOperands(N, Ops); 6105 } 6106 6107 InsertNode(N); 6108 SDValue V = SDValue(N, 0); 6109 NewSDValueDbgMsg(V, "Creating new node: ", this); 6110 return V; 6111 } 6112 6113 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 6114 SDValue N1, SDValue N2, SDValue N3) { 6115 SDNodeFlags Flags; 6116 if (Inserter) 6117 Flags = Inserter->getFlags(); 6118 return getNode(Opcode, DL, VT, N1, N2, N3, Flags); 6119 } 6120 6121 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 6122 SDValue N1, SDValue N2, SDValue N3, 6123 const SDNodeFlags Flags) { 6124 assert(N1.getOpcode() != ISD::DELETED_NODE && 6125 N2.getOpcode() != ISD::DELETED_NODE && 6126 N3.getOpcode() != ISD::DELETED_NODE && 6127 "Operand is DELETED_NODE!"); 6128 // Perform various simplifications. 6129 switch (Opcode) { 6130 case ISD::FMA: { 6131 assert(VT.isFloatingPoint() && "This operator only applies to FP types!"); 6132 assert(N1.getValueType() == VT && N2.getValueType() == VT && 6133 N3.getValueType() == VT && "FMA types must match!"); 6134 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1); 6135 ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2); 6136 ConstantFPSDNode *N3CFP = dyn_cast<ConstantFPSDNode>(N3); 6137 if (N1CFP && N2CFP && N3CFP) { 6138 APFloat V1 = N1CFP->getValueAPF(); 6139 const APFloat &V2 = N2CFP->getValueAPF(); 6140 const APFloat &V3 = N3CFP->getValueAPF(); 6141 V1.fusedMultiplyAdd(V2, V3, APFloat::rmNearestTiesToEven); 6142 return getConstantFP(V1, DL, VT); 6143 } 6144 break; 6145 } 6146 case ISD::BUILD_VECTOR: { 6147 // Attempt to simplify BUILD_VECTOR. 6148 SDValue Ops[] = {N1, N2, N3}; 6149 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 6150 return V; 6151 break; 6152 } 6153 case ISD::CONCAT_VECTORS: { 6154 SDValue Ops[] = {N1, N2, N3}; 6155 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 6156 return V; 6157 break; 6158 } 6159 case ISD::SETCC: { 6160 assert(VT.isInteger() && "SETCC result type must be an integer!"); 6161 assert(N1.getValueType() == N2.getValueType() && 6162 "SETCC operands must have the same type!"); 6163 assert(VT.isVector() == N1.getValueType().isVector() && 6164 "SETCC type should be vector iff the operand type is vector!"); 6165 assert((!VT.isVector() || VT.getVectorElementCount() == 6166 N1.getValueType().getVectorElementCount()) && 6167 "SETCC vector element counts must match!"); 6168 // Use FoldSetCC to simplify SETCC's. 6169 if (SDValue V = FoldSetCC(VT, N1, N2, cast<CondCodeSDNode>(N3)->get(), DL)) 6170 return V; 6171 // Vector constant folding. 6172 SDValue Ops[] = {N1, N2, N3}; 6173 if (SDValue V = FoldConstantArithmetic(Opcode, DL, VT, Ops)) { 6174 NewSDValueDbgMsg(V, "New node vector constant folding: ", this); 6175 return V; 6176 } 6177 break; 6178 } 6179 case ISD::SELECT: 6180 case ISD::VSELECT: 6181 if (SDValue V = simplifySelect(N1, N2, N3)) 6182 return V; 6183 break; 6184 case ISD::VECTOR_SHUFFLE: 6185 llvm_unreachable("should use getVectorShuffle constructor!"); 6186 case ISD::VECTOR_SPLICE: { 6187 if (cast<ConstantSDNode>(N3)->isNullValue()) 6188 return N1; 6189 break; 6190 } 6191 case ISD::INSERT_VECTOR_ELT: { 6192 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3); 6193 // INSERT_VECTOR_ELT into out-of-bounds element is an UNDEF, except 6194 // for scalable vectors where we will generate appropriate code to 6195 // deal with out-of-bounds cases correctly. 6196 if (N3C && N1.getValueType().isFixedLengthVector() && 6197 N3C->getZExtValue() >= N1.getValueType().getVectorNumElements()) 6198 return getUNDEF(VT); 6199 6200 // Undefined index can be assumed out-of-bounds, so that's UNDEF too. 6201 if (N3.isUndef()) 6202 return getUNDEF(VT); 6203 6204 // If the inserted element is an UNDEF, just use the input vector. 6205 if (N2.isUndef()) 6206 return N1; 6207 6208 break; 6209 } 6210 case ISD::INSERT_SUBVECTOR: { 6211 // Inserting undef into undef is still undef. 6212 if (N1.isUndef() && N2.isUndef()) 6213 return getUNDEF(VT); 6214 6215 EVT N2VT = N2.getValueType(); 6216 assert(VT == N1.getValueType() && 6217 "Dest and insert subvector source types must match!"); 6218 assert(VT.isVector() && N2VT.isVector() && 6219 "Insert subvector VTs must be vectors!"); 6220 assert((VT.isScalableVector() || N2VT.isFixedLengthVector()) && 6221 "Cannot insert a scalable vector into a fixed length vector!"); 6222 assert((VT.isScalableVector() != N2VT.isScalableVector() || 6223 VT.getVectorMinNumElements() >= N2VT.getVectorMinNumElements()) && 6224 "Insert subvector must be from smaller vector to larger vector!"); 6225 assert(isa<ConstantSDNode>(N3) && 6226 "Insert subvector index must be constant"); 6227 assert((VT.isScalableVector() != N2VT.isScalableVector() || 6228 (N2VT.getVectorMinNumElements() + 6229 cast<ConstantSDNode>(N3)->getZExtValue()) <= 6230 VT.getVectorMinNumElements()) && 6231 "Insert subvector overflow!"); 6232 assert(cast<ConstantSDNode>(N3)->getAPIntValue().getBitWidth() == 6233 TLI->getVectorIdxTy(getDataLayout()).getFixedSizeInBits() && 6234 "Constant index for INSERT_SUBVECTOR has an invalid size"); 6235 6236 // Trivial insertion. 6237 if (VT == N2VT) 6238 return N2; 6239 6240 // If this is an insert of an extracted vector into an undef vector, we 6241 // can just use the input to the extract. 6242 if (N1.isUndef() && N2.getOpcode() == ISD::EXTRACT_SUBVECTOR && 6243 N2.getOperand(1) == N3 && N2.getOperand(0).getValueType() == VT) 6244 return N2.getOperand(0); 6245 break; 6246 } 6247 case ISD::BITCAST: 6248 // Fold bit_convert nodes from a type to themselves. 6249 if (N1.getValueType() == VT) 6250 return N1; 6251 break; 6252 } 6253 6254 // Memoize node if it doesn't produce a flag. 6255 SDNode *N; 6256 SDVTList VTs = getVTList(VT); 6257 SDValue Ops[] = {N1, N2, N3}; 6258 if (VT != MVT::Glue) { 6259 FoldingSetNodeID ID; 6260 AddNodeIDNode(ID, Opcode, VTs, Ops); 6261 void *IP = nullptr; 6262 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 6263 E->intersectFlagsWith(Flags); 6264 return SDValue(E, 0); 6265 } 6266 6267 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 6268 N->setFlags(Flags); 6269 createOperands(N, Ops); 6270 CSEMap.InsertNode(N, IP); 6271 } else { 6272 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 6273 createOperands(N, Ops); 6274 } 6275 6276 InsertNode(N); 6277 SDValue V = SDValue(N, 0); 6278 NewSDValueDbgMsg(V, "Creating new node: ", this); 6279 return V; 6280 } 6281 6282 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 6283 SDValue N1, SDValue N2, SDValue N3, SDValue N4) { 6284 SDValue Ops[] = { N1, N2, N3, N4 }; 6285 return getNode(Opcode, DL, VT, Ops); 6286 } 6287 6288 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 6289 SDValue N1, SDValue N2, SDValue N3, SDValue N4, 6290 SDValue N5) { 6291 SDValue Ops[] = { N1, N2, N3, N4, N5 }; 6292 return getNode(Opcode, DL, VT, Ops); 6293 } 6294 6295 /// getStackArgumentTokenFactor - Compute a TokenFactor to force all 6296 /// the incoming stack arguments to be loaded from the stack. 6297 SDValue SelectionDAG::getStackArgumentTokenFactor(SDValue Chain) { 6298 SmallVector<SDValue, 8> ArgChains; 6299 6300 // Include the original chain at the beginning of the list. When this is 6301 // used by target LowerCall hooks, this helps legalize find the 6302 // CALLSEQ_BEGIN node. 6303 ArgChains.push_back(Chain); 6304 6305 // Add a chain value for each stack argument. 6306 for (SDNode *U : getEntryNode().getNode()->uses()) 6307 if (LoadSDNode *L = dyn_cast<LoadSDNode>(U)) 6308 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr())) 6309 if (FI->getIndex() < 0) 6310 ArgChains.push_back(SDValue(L, 1)); 6311 6312 // Build a tokenfactor for all the chains. 6313 return getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ArgChains); 6314 } 6315 6316 /// getMemsetValue - Vectorized representation of the memset value 6317 /// operand. 6318 static SDValue getMemsetValue(SDValue Value, EVT VT, SelectionDAG &DAG, 6319 const SDLoc &dl) { 6320 assert(!Value.isUndef()); 6321 6322 unsigned NumBits = VT.getScalarSizeInBits(); 6323 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) { 6324 assert(C->getAPIntValue().getBitWidth() == 8); 6325 APInt Val = APInt::getSplat(NumBits, C->getAPIntValue()); 6326 if (VT.isInteger()) { 6327 bool IsOpaque = VT.getSizeInBits() > 64 || 6328 !DAG.getTargetLoweringInfo().isLegalStoreImmediate(C->getSExtValue()); 6329 return DAG.getConstant(Val, dl, VT, false, IsOpaque); 6330 } 6331 return DAG.getConstantFP(APFloat(DAG.EVTToAPFloatSemantics(VT), Val), dl, 6332 VT); 6333 } 6334 6335 assert(Value.getValueType() == MVT::i8 && "memset with non-byte fill value?"); 6336 EVT IntVT = VT.getScalarType(); 6337 if (!IntVT.isInteger()) 6338 IntVT = EVT::getIntegerVT(*DAG.getContext(), IntVT.getSizeInBits()); 6339 6340 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, IntVT, Value); 6341 if (NumBits > 8) { 6342 // Use a multiplication with 0x010101... to extend the input to the 6343 // required length. 6344 APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01)); 6345 Value = DAG.getNode(ISD::MUL, dl, IntVT, Value, 6346 DAG.getConstant(Magic, dl, IntVT)); 6347 } 6348 6349 if (VT != Value.getValueType() && !VT.isInteger()) 6350 Value = DAG.getBitcast(VT.getScalarType(), Value); 6351 if (VT != Value.getValueType()) 6352 Value = DAG.getSplatBuildVector(VT, dl, Value); 6353 6354 return Value; 6355 } 6356 6357 /// getMemsetStringVal - Similar to getMemsetValue. Except this is only 6358 /// used when a memcpy is turned into a memset when the source is a constant 6359 /// string ptr. 6360 static SDValue getMemsetStringVal(EVT VT, const SDLoc &dl, SelectionDAG &DAG, 6361 const TargetLowering &TLI, 6362 const ConstantDataArraySlice &Slice) { 6363 // Handle vector with all elements zero. 6364 if (Slice.Array == nullptr) { 6365 if (VT.isInteger()) 6366 return DAG.getConstant(0, dl, VT); 6367 if (VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128) 6368 return DAG.getConstantFP(0.0, dl, VT); 6369 if (VT.isVector()) { 6370 unsigned NumElts = VT.getVectorNumElements(); 6371 MVT EltVT = (VT.getVectorElementType() == MVT::f32) ? MVT::i32 : MVT::i64; 6372 return DAG.getNode(ISD::BITCAST, dl, VT, 6373 DAG.getConstant(0, dl, 6374 EVT::getVectorVT(*DAG.getContext(), 6375 EltVT, NumElts))); 6376 } 6377 llvm_unreachable("Expected type!"); 6378 } 6379 6380 assert(!VT.isVector() && "Can't handle vector type here!"); 6381 unsigned NumVTBits = VT.getSizeInBits(); 6382 unsigned NumVTBytes = NumVTBits / 8; 6383 unsigned NumBytes = std::min(NumVTBytes, unsigned(Slice.Length)); 6384 6385 APInt Val(NumVTBits, 0); 6386 if (DAG.getDataLayout().isLittleEndian()) { 6387 for (unsigned i = 0; i != NumBytes; ++i) 6388 Val |= (uint64_t)(unsigned char)Slice[i] << i*8; 6389 } else { 6390 for (unsigned i = 0; i != NumBytes; ++i) 6391 Val |= (uint64_t)(unsigned char)Slice[i] << (NumVTBytes-i-1)*8; 6392 } 6393 6394 // If the "cost" of materializing the integer immediate is less than the cost 6395 // of a load, then it is cost effective to turn the load into the immediate. 6396 Type *Ty = VT.getTypeForEVT(*DAG.getContext()); 6397 if (TLI.shouldConvertConstantLoadToIntImm(Val, Ty)) 6398 return DAG.getConstant(Val, dl, VT); 6399 return SDValue(); 6400 } 6401 6402 SDValue SelectionDAG::getMemBasePlusOffset(SDValue Base, TypeSize Offset, 6403 const SDLoc &DL, 6404 const SDNodeFlags Flags) { 6405 EVT VT = Base.getValueType(); 6406 SDValue Index; 6407 6408 if (Offset.isScalable()) 6409 Index = getVScale(DL, Base.getValueType(), 6410 APInt(Base.getValueSizeInBits().getFixedSize(), 6411 Offset.getKnownMinSize())); 6412 else 6413 Index = getConstant(Offset.getFixedSize(), DL, VT); 6414 6415 return getMemBasePlusOffset(Base, Index, DL, Flags); 6416 } 6417 6418 SDValue SelectionDAG::getMemBasePlusOffset(SDValue Ptr, SDValue Offset, 6419 const SDLoc &DL, 6420 const SDNodeFlags Flags) { 6421 assert(Offset.getValueType().isInteger()); 6422 EVT BasePtrVT = Ptr.getValueType(); 6423 return getNode(ISD::ADD, DL, BasePtrVT, Ptr, Offset, Flags); 6424 } 6425 6426 /// Returns true if memcpy source is constant data. 6427 static bool isMemSrcFromConstant(SDValue Src, ConstantDataArraySlice &Slice) { 6428 uint64_t SrcDelta = 0; 6429 GlobalAddressSDNode *G = nullptr; 6430 if (Src.getOpcode() == ISD::GlobalAddress) 6431 G = cast<GlobalAddressSDNode>(Src); 6432 else if (Src.getOpcode() == ISD::ADD && 6433 Src.getOperand(0).getOpcode() == ISD::GlobalAddress && 6434 Src.getOperand(1).getOpcode() == ISD::Constant) { 6435 G = cast<GlobalAddressSDNode>(Src.getOperand(0)); 6436 SrcDelta = cast<ConstantSDNode>(Src.getOperand(1))->getZExtValue(); 6437 } 6438 if (!G) 6439 return false; 6440 6441 return getConstantDataArrayInfo(G->getGlobal(), Slice, 8, 6442 SrcDelta + G->getOffset()); 6443 } 6444 6445 static bool shouldLowerMemFuncForSize(const MachineFunction &MF, 6446 SelectionDAG &DAG) { 6447 // On Darwin, -Os means optimize for size without hurting performance, so 6448 // only really optimize for size when -Oz (MinSize) is used. 6449 if (MF.getTarget().getTargetTriple().isOSDarwin()) 6450 return MF.getFunction().hasMinSize(); 6451 return DAG.shouldOptForSize(); 6452 } 6453 6454 static void chainLoadsAndStoresForMemcpy(SelectionDAG &DAG, const SDLoc &dl, 6455 SmallVector<SDValue, 32> &OutChains, unsigned From, 6456 unsigned To, SmallVector<SDValue, 16> &OutLoadChains, 6457 SmallVector<SDValue, 16> &OutStoreChains) { 6458 assert(OutLoadChains.size() && "Missing loads in memcpy inlining"); 6459 assert(OutStoreChains.size() && "Missing stores in memcpy inlining"); 6460 SmallVector<SDValue, 16> GluedLoadChains; 6461 for (unsigned i = From; i < To; ++i) { 6462 OutChains.push_back(OutLoadChains[i]); 6463 GluedLoadChains.push_back(OutLoadChains[i]); 6464 } 6465 6466 // Chain for all loads. 6467 SDValue LoadToken = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 6468 GluedLoadChains); 6469 6470 for (unsigned i = From; i < To; ++i) { 6471 StoreSDNode *ST = dyn_cast<StoreSDNode>(OutStoreChains[i]); 6472 SDValue NewStore = DAG.getTruncStore(LoadToken, dl, ST->getValue(), 6473 ST->getBasePtr(), ST->getMemoryVT(), 6474 ST->getMemOperand()); 6475 OutChains.push_back(NewStore); 6476 } 6477 } 6478 6479 static SDValue getMemcpyLoadsAndStores(SelectionDAG &DAG, const SDLoc &dl, 6480 SDValue Chain, SDValue Dst, SDValue Src, 6481 uint64_t Size, Align Alignment, 6482 bool isVol, bool AlwaysInline, 6483 MachinePointerInfo DstPtrInfo, 6484 MachinePointerInfo SrcPtrInfo, 6485 const AAMDNodes &AAInfo) { 6486 // Turn a memcpy of undef to nop. 6487 // FIXME: We need to honor volatile even is Src is undef. 6488 if (Src.isUndef()) 6489 return Chain; 6490 6491 // Expand memcpy to a series of load and store ops if the size operand falls 6492 // below a certain threshold. 6493 // TODO: In the AlwaysInline case, if the size is big then generate a loop 6494 // rather than maybe a humongous number of loads and stores. 6495 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6496 const DataLayout &DL = DAG.getDataLayout(); 6497 LLVMContext &C = *DAG.getContext(); 6498 std::vector<EVT> MemOps; 6499 bool DstAlignCanChange = false; 6500 MachineFunction &MF = DAG.getMachineFunction(); 6501 MachineFrameInfo &MFI = MF.getFrameInfo(); 6502 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 6503 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 6504 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 6505 DstAlignCanChange = true; 6506 MaybeAlign SrcAlign = DAG.InferPtrAlign(Src); 6507 if (!SrcAlign || Alignment > *SrcAlign) 6508 SrcAlign = Alignment; 6509 assert(SrcAlign && "SrcAlign must be set"); 6510 ConstantDataArraySlice Slice; 6511 // If marked as volatile, perform a copy even when marked as constant. 6512 bool CopyFromConstant = !isVol && isMemSrcFromConstant(Src, Slice); 6513 bool isZeroConstant = CopyFromConstant && Slice.Array == nullptr; 6514 unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemcpy(OptSize); 6515 const MemOp Op = isZeroConstant 6516 ? MemOp::Set(Size, DstAlignCanChange, Alignment, 6517 /*IsZeroMemset*/ true, isVol) 6518 : MemOp::Copy(Size, DstAlignCanChange, Alignment, 6519 *SrcAlign, isVol, CopyFromConstant); 6520 if (!TLI.findOptimalMemOpLowering( 6521 MemOps, Limit, Op, DstPtrInfo.getAddrSpace(), 6522 SrcPtrInfo.getAddrSpace(), MF.getFunction().getAttributes())) 6523 return SDValue(); 6524 6525 if (DstAlignCanChange) { 6526 Type *Ty = MemOps[0].getTypeForEVT(C); 6527 Align NewAlign = DL.getABITypeAlign(Ty); 6528 6529 // Don't promote to an alignment that would require dynamic stack 6530 // realignment. 6531 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 6532 if (!TRI->hasStackRealignment(MF)) 6533 while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) 6534 NewAlign = NewAlign / 2; 6535 6536 if (NewAlign > Alignment) { 6537 // Give the stack frame object a larger alignment if needed. 6538 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 6539 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 6540 Alignment = NewAlign; 6541 } 6542 } 6543 6544 // Prepare AAInfo for loads/stores after lowering this memcpy. 6545 AAMDNodes NewAAInfo = AAInfo; 6546 NewAAInfo.TBAA = NewAAInfo.TBAAStruct = nullptr; 6547 6548 MachineMemOperand::Flags MMOFlags = 6549 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone; 6550 SmallVector<SDValue, 16> OutLoadChains; 6551 SmallVector<SDValue, 16> OutStoreChains; 6552 SmallVector<SDValue, 32> OutChains; 6553 unsigned NumMemOps = MemOps.size(); 6554 uint64_t SrcOff = 0, DstOff = 0; 6555 for (unsigned i = 0; i != NumMemOps; ++i) { 6556 EVT VT = MemOps[i]; 6557 unsigned VTSize = VT.getSizeInBits() / 8; 6558 SDValue Value, Store; 6559 6560 if (VTSize > Size) { 6561 // Issuing an unaligned load / store pair that overlaps with the previous 6562 // pair. Adjust the offset accordingly. 6563 assert(i == NumMemOps-1 && i != 0); 6564 SrcOff -= VTSize - Size; 6565 DstOff -= VTSize - Size; 6566 } 6567 6568 if (CopyFromConstant && 6569 (isZeroConstant || (VT.isInteger() && !VT.isVector()))) { 6570 // It's unlikely a store of a vector immediate can be done in a single 6571 // instruction. It would require a load from a constantpool first. 6572 // We only handle zero vectors here. 6573 // FIXME: Handle other cases where store of vector immediate is done in 6574 // a single instruction. 6575 ConstantDataArraySlice SubSlice; 6576 if (SrcOff < Slice.Length) { 6577 SubSlice = Slice; 6578 SubSlice.move(SrcOff); 6579 } else { 6580 // This is an out-of-bounds access and hence UB. Pretend we read zero. 6581 SubSlice.Array = nullptr; 6582 SubSlice.Offset = 0; 6583 SubSlice.Length = VTSize; 6584 } 6585 Value = getMemsetStringVal(VT, dl, DAG, TLI, SubSlice); 6586 if (Value.getNode()) { 6587 Store = DAG.getStore( 6588 Chain, dl, Value, 6589 DAG.getMemBasePlusOffset(Dst, TypeSize::Fixed(DstOff), dl), 6590 DstPtrInfo.getWithOffset(DstOff), Alignment, MMOFlags, NewAAInfo); 6591 OutChains.push_back(Store); 6592 } 6593 } 6594 6595 if (!Store.getNode()) { 6596 // The type might not be legal for the target. This should only happen 6597 // if the type is smaller than a legal type, as on PPC, so the right 6598 // thing to do is generate a LoadExt/StoreTrunc pair. These simplify 6599 // to Load/Store if NVT==VT. 6600 // FIXME does the case above also need this? 6601 EVT NVT = TLI.getTypeToTransformTo(C, VT); 6602 assert(NVT.bitsGE(VT)); 6603 6604 bool isDereferenceable = 6605 SrcPtrInfo.getWithOffset(SrcOff).isDereferenceable(VTSize, C, DL); 6606 MachineMemOperand::Flags SrcMMOFlags = MMOFlags; 6607 if (isDereferenceable) 6608 SrcMMOFlags |= MachineMemOperand::MODereferenceable; 6609 6610 Value = DAG.getExtLoad( 6611 ISD::EXTLOAD, dl, NVT, Chain, 6612 DAG.getMemBasePlusOffset(Src, TypeSize::Fixed(SrcOff), dl), 6613 SrcPtrInfo.getWithOffset(SrcOff), VT, 6614 commonAlignment(*SrcAlign, SrcOff), SrcMMOFlags, NewAAInfo); 6615 OutLoadChains.push_back(Value.getValue(1)); 6616 6617 Store = DAG.getTruncStore( 6618 Chain, dl, Value, 6619 DAG.getMemBasePlusOffset(Dst, TypeSize::Fixed(DstOff), dl), 6620 DstPtrInfo.getWithOffset(DstOff), VT, Alignment, MMOFlags, NewAAInfo); 6621 OutStoreChains.push_back(Store); 6622 } 6623 SrcOff += VTSize; 6624 DstOff += VTSize; 6625 Size -= VTSize; 6626 } 6627 6628 unsigned GluedLdStLimit = MaxLdStGlue == 0 ? 6629 TLI.getMaxGluedStoresPerMemcpy() : MaxLdStGlue; 6630 unsigned NumLdStInMemcpy = OutStoreChains.size(); 6631 6632 if (NumLdStInMemcpy) { 6633 // It may be that memcpy might be converted to memset if it's memcpy 6634 // of constants. In such a case, we won't have loads and stores, but 6635 // just stores. In the absence of loads, there is nothing to gang up. 6636 if ((GluedLdStLimit <= 1) || !EnableMemCpyDAGOpt) { 6637 // If target does not care, just leave as it. 6638 for (unsigned i = 0; i < NumLdStInMemcpy; ++i) { 6639 OutChains.push_back(OutLoadChains[i]); 6640 OutChains.push_back(OutStoreChains[i]); 6641 } 6642 } else { 6643 // Ld/St less than/equal limit set by target. 6644 if (NumLdStInMemcpy <= GluedLdStLimit) { 6645 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, 0, 6646 NumLdStInMemcpy, OutLoadChains, 6647 OutStoreChains); 6648 } else { 6649 unsigned NumberLdChain = NumLdStInMemcpy / GluedLdStLimit; 6650 unsigned RemainingLdStInMemcpy = NumLdStInMemcpy % GluedLdStLimit; 6651 unsigned GlueIter = 0; 6652 6653 for (unsigned cnt = 0; cnt < NumberLdChain; ++cnt) { 6654 unsigned IndexFrom = NumLdStInMemcpy - GlueIter - GluedLdStLimit; 6655 unsigned IndexTo = NumLdStInMemcpy - GlueIter; 6656 6657 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, IndexFrom, IndexTo, 6658 OutLoadChains, OutStoreChains); 6659 GlueIter += GluedLdStLimit; 6660 } 6661 6662 // Residual ld/st. 6663 if (RemainingLdStInMemcpy) { 6664 chainLoadsAndStoresForMemcpy(DAG, dl, OutChains, 0, 6665 RemainingLdStInMemcpy, OutLoadChains, 6666 OutStoreChains); 6667 } 6668 } 6669 } 6670 } 6671 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6672 } 6673 6674 static SDValue getMemmoveLoadsAndStores(SelectionDAG &DAG, const SDLoc &dl, 6675 SDValue Chain, SDValue Dst, SDValue Src, 6676 uint64_t Size, Align Alignment, 6677 bool isVol, bool AlwaysInline, 6678 MachinePointerInfo DstPtrInfo, 6679 MachinePointerInfo SrcPtrInfo, 6680 const AAMDNodes &AAInfo) { 6681 // Turn a memmove of undef to nop. 6682 // FIXME: We need to honor volatile even is Src is undef. 6683 if (Src.isUndef()) 6684 return Chain; 6685 6686 // Expand memmove to a series of load and store ops if the size operand falls 6687 // below a certain threshold. 6688 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6689 const DataLayout &DL = DAG.getDataLayout(); 6690 LLVMContext &C = *DAG.getContext(); 6691 std::vector<EVT> MemOps; 6692 bool DstAlignCanChange = false; 6693 MachineFunction &MF = DAG.getMachineFunction(); 6694 MachineFrameInfo &MFI = MF.getFrameInfo(); 6695 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 6696 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 6697 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 6698 DstAlignCanChange = true; 6699 MaybeAlign SrcAlign = DAG.InferPtrAlign(Src); 6700 if (!SrcAlign || Alignment > *SrcAlign) 6701 SrcAlign = Alignment; 6702 assert(SrcAlign && "SrcAlign must be set"); 6703 unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemmove(OptSize); 6704 if (!TLI.findOptimalMemOpLowering( 6705 MemOps, Limit, 6706 MemOp::Copy(Size, DstAlignCanChange, Alignment, *SrcAlign, 6707 /*IsVolatile*/ true), 6708 DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), 6709 MF.getFunction().getAttributes())) 6710 return SDValue(); 6711 6712 if (DstAlignCanChange) { 6713 Type *Ty = MemOps[0].getTypeForEVT(C); 6714 Align NewAlign = DL.getABITypeAlign(Ty); 6715 if (NewAlign > Alignment) { 6716 // Give the stack frame object a larger alignment if needed. 6717 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 6718 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 6719 Alignment = NewAlign; 6720 } 6721 } 6722 6723 // Prepare AAInfo for loads/stores after lowering this memmove. 6724 AAMDNodes NewAAInfo = AAInfo; 6725 NewAAInfo.TBAA = NewAAInfo.TBAAStruct = nullptr; 6726 6727 MachineMemOperand::Flags MMOFlags = 6728 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone; 6729 uint64_t SrcOff = 0, DstOff = 0; 6730 SmallVector<SDValue, 8> LoadValues; 6731 SmallVector<SDValue, 8> LoadChains; 6732 SmallVector<SDValue, 8> OutChains; 6733 unsigned NumMemOps = MemOps.size(); 6734 for (unsigned i = 0; i < NumMemOps; i++) { 6735 EVT VT = MemOps[i]; 6736 unsigned VTSize = VT.getSizeInBits() / 8; 6737 SDValue Value; 6738 6739 bool isDereferenceable = 6740 SrcPtrInfo.getWithOffset(SrcOff).isDereferenceable(VTSize, C, DL); 6741 MachineMemOperand::Flags SrcMMOFlags = MMOFlags; 6742 if (isDereferenceable) 6743 SrcMMOFlags |= MachineMemOperand::MODereferenceable; 6744 6745 Value = DAG.getLoad( 6746 VT, dl, Chain, 6747 DAG.getMemBasePlusOffset(Src, TypeSize::Fixed(SrcOff), dl), 6748 SrcPtrInfo.getWithOffset(SrcOff), *SrcAlign, SrcMMOFlags, NewAAInfo); 6749 LoadValues.push_back(Value); 6750 LoadChains.push_back(Value.getValue(1)); 6751 SrcOff += VTSize; 6752 } 6753 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains); 6754 OutChains.clear(); 6755 for (unsigned i = 0; i < NumMemOps; i++) { 6756 EVT VT = MemOps[i]; 6757 unsigned VTSize = VT.getSizeInBits() / 8; 6758 SDValue Store; 6759 6760 Store = DAG.getStore( 6761 Chain, dl, LoadValues[i], 6762 DAG.getMemBasePlusOffset(Dst, TypeSize::Fixed(DstOff), dl), 6763 DstPtrInfo.getWithOffset(DstOff), Alignment, MMOFlags, NewAAInfo); 6764 OutChains.push_back(Store); 6765 DstOff += VTSize; 6766 } 6767 6768 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6769 } 6770 6771 /// Lower the call to 'memset' intrinsic function into a series of store 6772 /// operations. 6773 /// 6774 /// \param DAG Selection DAG where lowered code is placed. 6775 /// \param dl Link to corresponding IR location. 6776 /// \param Chain Control flow dependency. 6777 /// \param Dst Pointer to destination memory location. 6778 /// \param Src Value of byte to write into the memory. 6779 /// \param Size Number of bytes to write. 6780 /// \param Alignment Alignment of the destination in bytes. 6781 /// \param isVol True if destination is volatile. 6782 /// \param DstPtrInfo IR information on the memory pointer. 6783 /// \returns New head in the control flow, if lowering was successful, empty 6784 /// SDValue otherwise. 6785 /// 6786 /// The function tries to replace 'llvm.memset' intrinsic with several store 6787 /// operations and value calculation code. This is usually profitable for small 6788 /// memory size. 6789 static SDValue getMemsetStores(SelectionDAG &DAG, const SDLoc &dl, 6790 SDValue Chain, SDValue Dst, SDValue Src, 6791 uint64_t Size, Align Alignment, bool isVol, 6792 MachinePointerInfo DstPtrInfo, 6793 const AAMDNodes &AAInfo) { 6794 // Turn a memset of undef to nop. 6795 // FIXME: We need to honor volatile even is Src is undef. 6796 if (Src.isUndef()) 6797 return Chain; 6798 6799 // Expand memset to a series of load/store ops if the size operand 6800 // falls below a certain threshold. 6801 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6802 std::vector<EVT> MemOps; 6803 bool DstAlignCanChange = false; 6804 MachineFunction &MF = DAG.getMachineFunction(); 6805 MachineFrameInfo &MFI = MF.getFrameInfo(); 6806 bool OptSize = shouldLowerMemFuncForSize(MF, DAG); 6807 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 6808 if (FI && !MFI.isFixedObjectIndex(FI->getIndex())) 6809 DstAlignCanChange = true; 6810 bool IsZeroVal = 6811 isa<ConstantSDNode>(Src) && cast<ConstantSDNode>(Src)->isZero(); 6812 if (!TLI.findOptimalMemOpLowering( 6813 MemOps, TLI.getMaxStoresPerMemset(OptSize), 6814 MemOp::Set(Size, DstAlignCanChange, Alignment, IsZeroVal, isVol), 6815 DstPtrInfo.getAddrSpace(), ~0u, MF.getFunction().getAttributes())) 6816 return SDValue(); 6817 6818 if (DstAlignCanChange) { 6819 Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext()); 6820 Align NewAlign = DAG.getDataLayout().getABITypeAlign(Ty); 6821 if (NewAlign > Alignment) { 6822 // Give the stack frame object a larger alignment if needed. 6823 if (MFI.getObjectAlign(FI->getIndex()) < NewAlign) 6824 MFI.setObjectAlignment(FI->getIndex(), NewAlign); 6825 Alignment = NewAlign; 6826 } 6827 } 6828 6829 SmallVector<SDValue, 8> OutChains; 6830 uint64_t DstOff = 0; 6831 unsigned NumMemOps = MemOps.size(); 6832 6833 // Find the largest store and generate the bit pattern for it. 6834 EVT LargestVT = MemOps[0]; 6835 for (unsigned i = 1; i < NumMemOps; i++) 6836 if (MemOps[i].bitsGT(LargestVT)) 6837 LargestVT = MemOps[i]; 6838 SDValue MemSetValue = getMemsetValue(Src, LargestVT, DAG, dl); 6839 6840 // Prepare AAInfo for loads/stores after lowering this memset. 6841 AAMDNodes NewAAInfo = AAInfo; 6842 NewAAInfo.TBAA = NewAAInfo.TBAAStruct = nullptr; 6843 6844 for (unsigned i = 0; i < NumMemOps; i++) { 6845 EVT VT = MemOps[i]; 6846 unsigned VTSize = VT.getSizeInBits() / 8; 6847 if (VTSize > Size) { 6848 // Issuing an unaligned load / store pair that overlaps with the previous 6849 // pair. Adjust the offset accordingly. 6850 assert(i == NumMemOps-1 && i != 0); 6851 DstOff -= VTSize - Size; 6852 } 6853 6854 // If this store is smaller than the largest store see whether we can get 6855 // the smaller value for free with a truncate. 6856 SDValue Value = MemSetValue; 6857 if (VT.bitsLT(LargestVT)) { 6858 if (!LargestVT.isVector() && !VT.isVector() && 6859 TLI.isTruncateFree(LargestVT, VT)) 6860 Value = DAG.getNode(ISD::TRUNCATE, dl, VT, MemSetValue); 6861 else 6862 Value = getMemsetValue(Src, VT, DAG, dl); 6863 } 6864 assert(Value.getValueType() == VT && "Value with wrong type."); 6865 SDValue Store = DAG.getStore( 6866 Chain, dl, Value, 6867 DAG.getMemBasePlusOffset(Dst, TypeSize::Fixed(DstOff), dl), 6868 DstPtrInfo.getWithOffset(DstOff), Alignment, 6869 isVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone, 6870 NewAAInfo); 6871 OutChains.push_back(Store); 6872 DstOff += VT.getSizeInBits() / 8; 6873 Size -= VTSize; 6874 } 6875 6876 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains); 6877 } 6878 6879 static void checkAddrSpaceIsValidForLibcall(const TargetLowering *TLI, 6880 unsigned AS) { 6881 // Lowering memcpy / memset / memmove intrinsics to calls is only valid if all 6882 // pointer operands can be losslessly bitcasted to pointers of address space 0 6883 if (AS != 0 && !TLI->getTargetMachine().isNoopAddrSpaceCast(AS, 0)) { 6884 report_fatal_error("cannot lower memory intrinsic in address space " + 6885 Twine(AS)); 6886 } 6887 } 6888 6889 SDValue SelectionDAG::getMemcpy(SDValue Chain, const SDLoc &dl, SDValue Dst, 6890 SDValue Src, SDValue Size, Align Alignment, 6891 bool isVol, bool AlwaysInline, bool isTailCall, 6892 MachinePointerInfo DstPtrInfo, 6893 MachinePointerInfo SrcPtrInfo, 6894 const AAMDNodes &AAInfo) { 6895 // Check to see if we should lower the memcpy to loads and stores first. 6896 // For cases within the target-specified limits, this is the best choice. 6897 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 6898 if (ConstantSize) { 6899 // Memcpy with size zero? Just return the original chain. 6900 if (ConstantSize->isZero()) 6901 return Chain; 6902 6903 SDValue Result = getMemcpyLoadsAndStores( 6904 *this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(), Alignment, 6905 isVol, false, DstPtrInfo, SrcPtrInfo, AAInfo); 6906 if (Result.getNode()) 6907 return Result; 6908 } 6909 6910 // Then check to see if we should lower the memcpy with target-specific 6911 // code. If the target chooses to do this, this is the next best. 6912 if (TSI) { 6913 SDValue Result = TSI->EmitTargetCodeForMemcpy( 6914 *this, dl, Chain, Dst, Src, Size, Alignment, isVol, AlwaysInline, 6915 DstPtrInfo, SrcPtrInfo); 6916 if (Result.getNode()) 6917 return Result; 6918 } 6919 6920 // If we really need inline code and the target declined to provide it, 6921 // use a (potentially long) sequence of loads and stores. 6922 if (AlwaysInline) { 6923 assert(ConstantSize && "AlwaysInline requires a constant size!"); 6924 return getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src, 6925 ConstantSize->getZExtValue(), Alignment, 6926 isVol, true, DstPtrInfo, SrcPtrInfo, AAInfo); 6927 } 6928 6929 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 6930 checkAddrSpaceIsValidForLibcall(TLI, SrcPtrInfo.getAddrSpace()); 6931 6932 // FIXME: If the memcpy is volatile (isVol), lowering it to a plain libc 6933 // memcpy is not guaranteed to be safe. libc memcpys aren't required to 6934 // respect volatile, so they may do things like read or write memory 6935 // beyond the given memory regions. But fixing this isn't easy, and most 6936 // people don't care. 6937 6938 // Emit a library call. 6939 TargetLowering::ArgListTy Args; 6940 TargetLowering::ArgListEntry Entry; 6941 Entry.Ty = Type::getInt8PtrTy(*getContext()); 6942 Entry.Node = Dst; Args.push_back(Entry); 6943 Entry.Node = Src; Args.push_back(Entry); 6944 6945 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6946 Entry.Node = Size; Args.push_back(Entry); 6947 // FIXME: pass in SDLoc 6948 TargetLowering::CallLoweringInfo CLI(*this); 6949 CLI.setDebugLoc(dl) 6950 .setChain(Chain) 6951 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMCPY), 6952 Dst.getValueType().getTypeForEVT(*getContext()), 6953 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMCPY), 6954 TLI->getPointerTy(getDataLayout())), 6955 std::move(Args)) 6956 .setDiscardResult() 6957 .setTailCall(isTailCall); 6958 6959 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 6960 return CallResult.second; 6961 } 6962 6963 SDValue SelectionDAG::getAtomicMemcpy(SDValue Chain, const SDLoc &dl, 6964 SDValue Dst, unsigned DstAlign, 6965 SDValue Src, unsigned SrcAlign, 6966 SDValue Size, Type *SizeTy, 6967 unsigned ElemSz, bool isTailCall, 6968 MachinePointerInfo DstPtrInfo, 6969 MachinePointerInfo SrcPtrInfo) { 6970 // Emit a library call. 6971 TargetLowering::ArgListTy Args; 6972 TargetLowering::ArgListEntry Entry; 6973 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 6974 Entry.Node = Dst; 6975 Args.push_back(Entry); 6976 6977 Entry.Node = Src; 6978 Args.push_back(Entry); 6979 6980 Entry.Ty = SizeTy; 6981 Entry.Node = Size; 6982 Args.push_back(Entry); 6983 6984 RTLIB::Libcall LibraryCall = 6985 RTLIB::getMEMCPY_ELEMENT_UNORDERED_ATOMIC(ElemSz); 6986 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 6987 report_fatal_error("Unsupported element size"); 6988 6989 TargetLowering::CallLoweringInfo CLI(*this); 6990 CLI.setDebugLoc(dl) 6991 .setChain(Chain) 6992 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 6993 Type::getVoidTy(*getContext()), 6994 getExternalSymbol(TLI->getLibcallName(LibraryCall), 6995 TLI->getPointerTy(getDataLayout())), 6996 std::move(Args)) 6997 .setDiscardResult() 6998 .setTailCall(isTailCall); 6999 7000 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 7001 return CallResult.second; 7002 } 7003 7004 SDValue SelectionDAG::getMemmove(SDValue Chain, const SDLoc &dl, SDValue Dst, 7005 SDValue Src, SDValue Size, Align Alignment, 7006 bool isVol, bool isTailCall, 7007 MachinePointerInfo DstPtrInfo, 7008 MachinePointerInfo SrcPtrInfo, 7009 const AAMDNodes &AAInfo) { 7010 // Check to see if we should lower the memmove to loads and stores first. 7011 // For cases within the target-specified limits, this is the best choice. 7012 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 7013 if (ConstantSize) { 7014 // Memmove with size zero? Just return the original chain. 7015 if (ConstantSize->isZero()) 7016 return Chain; 7017 7018 SDValue Result = getMemmoveLoadsAndStores( 7019 *this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(), Alignment, 7020 isVol, false, DstPtrInfo, SrcPtrInfo, AAInfo); 7021 if (Result.getNode()) 7022 return Result; 7023 } 7024 7025 // Then check to see if we should lower the memmove with target-specific 7026 // code. If the target chooses to do this, this is the next best. 7027 if (TSI) { 7028 SDValue Result = 7029 TSI->EmitTargetCodeForMemmove(*this, dl, Chain, Dst, Src, Size, 7030 Alignment, isVol, DstPtrInfo, SrcPtrInfo); 7031 if (Result.getNode()) 7032 return Result; 7033 } 7034 7035 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 7036 checkAddrSpaceIsValidForLibcall(TLI, SrcPtrInfo.getAddrSpace()); 7037 7038 // FIXME: If the memmove is volatile, lowering it to plain libc memmove may 7039 // not be safe. See memcpy above for more details. 7040 7041 // Emit a library call. 7042 TargetLowering::ArgListTy Args; 7043 TargetLowering::ArgListEntry Entry; 7044 Entry.Ty = Type::getInt8PtrTy(*getContext()); 7045 Entry.Node = Dst; Args.push_back(Entry); 7046 Entry.Node = Src; Args.push_back(Entry); 7047 7048 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 7049 Entry.Node = Size; Args.push_back(Entry); 7050 // FIXME: pass in SDLoc 7051 TargetLowering::CallLoweringInfo CLI(*this); 7052 CLI.setDebugLoc(dl) 7053 .setChain(Chain) 7054 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMMOVE), 7055 Dst.getValueType().getTypeForEVT(*getContext()), 7056 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMMOVE), 7057 TLI->getPointerTy(getDataLayout())), 7058 std::move(Args)) 7059 .setDiscardResult() 7060 .setTailCall(isTailCall); 7061 7062 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 7063 return CallResult.second; 7064 } 7065 7066 SDValue SelectionDAG::getAtomicMemmove(SDValue Chain, const SDLoc &dl, 7067 SDValue Dst, unsigned DstAlign, 7068 SDValue Src, unsigned SrcAlign, 7069 SDValue Size, Type *SizeTy, 7070 unsigned ElemSz, bool isTailCall, 7071 MachinePointerInfo DstPtrInfo, 7072 MachinePointerInfo SrcPtrInfo) { 7073 // Emit a library call. 7074 TargetLowering::ArgListTy Args; 7075 TargetLowering::ArgListEntry Entry; 7076 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 7077 Entry.Node = Dst; 7078 Args.push_back(Entry); 7079 7080 Entry.Node = Src; 7081 Args.push_back(Entry); 7082 7083 Entry.Ty = SizeTy; 7084 Entry.Node = Size; 7085 Args.push_back(Entry); 7086 7087 RTLIB::Libcall LibraryCall = 7088 RTLIB::getMEMMOVE_ELEMENT_UNORDERED_ATOMIC(ElemSz); 7089 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 7090 report_fatal_error("Unsupported element size"); 7091 7092 TargetLowering::CallLoweringInfo CLI(*this); 7093 CLI.setDebugLoc(dl) 7094 .setChain(Chain) 7095 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 7096 Type::getVoidTy(*getContext()), 7097 getExternalSymbol(TLI->getLibcallName(LibraryCall), 7098 TLI->getPointerTy(getDataLayout())), 7099 std::move(Args)) 7100 .setDiscardResult() 7101 .setTailCall(isTailCall); 7102 7103 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 7104 return CallResult.second; 7105 } 7106 7107 SDValue SelectionDAG::getMemset(SDValue Chain, const SDLoc &dl, SDValue Dst, 7108 SDValue Src, SDValue Size, Align Alignment, 7109 bool isVol, bool isTailCall, 7110 MachinePointerInfo DstPtrInfo, 7111 const AAMDNodes &AAInfo) { 7112 // Check to see if we should lower the memset to stores first. 7113 // For cases within the target-specified limits, this is the best choice. 7114 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 7115 if (ConstantSize) { 7116 // Memset with size zero? Just return the original chain. 7117 if (ConstantSize->isZero()) 7118 return Chain; 7119 7120 SDValue Result = getMemsetStores(*this, dl, Chain, Dst, Src, 7121 ConstantSize->getZExtValue(), Alignment, 7122 isVol, DstPtrInfo, AAInfo); 7123 7124 if (Result.getNode()) 7125 return Result; 7126 } 7127 7128 // Then check to see if we should lower the memset with target-specific 7129 // code. If the target chooses to do this, this is the next best. 7130 if (TSI) { 7131 SDValue Result = TSI->EmitTargetCodeForMemset( 7132 *this, dl, Chain, Dst, Src, Size, Alignment, isVol, DstPtrInfo); 7133 if (Result.getNode()) 7134 return Result; 7135 } 7136 7137 checkAddrSpaceIsValidForLibcall(TLI, DstPtrInfo.getAddrSpace()); 7138 7139 // Emit a library call. 7140 TargetLowering::ArgListTy Args; 7141 TargetLowering::ArgListEntry Entry; 7142 Entry.Node = Dst; Entry.Ty = Type::getInt8PtrTy(*getContext()); 7143 Args.push_back(Entry); 7144 Entry.Node = Src; 7145 Entry.Ty = Src.getValueType().getTypeForEVT(*getContext()); 7146 Args.push_back(Entry); 7147 Entry.Node = Size; 7148 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 7149 Args.push_back(Entry); 7150 7151 // FIXME: pass in SDLoc 7152 TargetLowering::CallLoweringInfo CLI(*this); 7153 CLI.setDebugLoc(dl) 7154 .setChain(Chain) 7155 .setLibCallee(TLI->getLibcallCallingConv(RTLIB::MEMSET), 7156 Dst.getValueType().getTypeForEVT(*getContext()), 7157 getExternalSymbol(TLI->getLibcallName(RTLIB::MEMSET), 7158 TLI->getPointerTy(getDataLayout())), 7159 std::move(Args)) 7160 .setDiscardResult() 7161 .setTailCall(isTailCall); 7162 7163 std::pair<SDValue,SDValue> CallResult = TLI->LowerCallTo(CLI); 7164 return CallResult.second; 7165 } 7166 7167 SDValue SelectionDAG::getAtomicMemset(SDValue Chain, const SDLoc &dl, 7168 SDValue Dst, unsigned DstAlign, 7169 SDValue Value, SDValue Size, Type *SizeTy, 7170 unsigned ElemSz, bool isTailCall, 7171 MachinePointerInfo DstPtrInfo) { 7172 // Emit a library call. 7173 TargetLowering::ArgListTy Args; 7174 TargetLowering::ArgListEntry Entry; 7175 Entry.Ty = getDataLayout().getIntPtrType(*getContext()); 7176 Entry.Node = Dst; 7177 Args.push_back(Entry); 7178 7179 Entry.Ty = Type::getInt8Ty(*getContext()); 7180 Entry.Node = Value; 7181 Args.push_back(Entry); 7182 7183 Entry.Ty = SizeTy; 7184 Entry.Node = Size; 7185 Args.push_back(Entry); 7186 7187 RTLIB::Libcall LibraryCall = 7188 RTLIB::getMEMSET_ELEMENT_UNORDERED_ATOMIC(ElemSz); 7189 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 7190 report_fatal_error("Unsupported element size"); 7191 7192 TargetLowering::CallLoweringInfo CLI(*this); 7193 CLI.setDebugLoc(dl) 7194 .setChain(Chain) 7195 .setLibCallee(TLI->getLibcallCallingConv(LibraryCall), 7196 Type::getVoidTy(*getContext()), 7197 getExternalSymbol(TLI->getLibcallName(LibraryCall), 7198 TLI->getPointerTy(getDataLayout())), 7199 std::move(Args)) 7200 .setDiscardResult() 7201 .setTailCall(isTailCall); 7202 7203 std::pair<SDValue, SDValue> CallResult = TLI->LowerCallTo(CLI); 7204 return CallResult.second; 7205 } 7206 7207 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 7208 SDVTList VTList, ArrayRef<SDValue> Ops, 7209 MachineMemOperand *MMO) { 7210 FoldingSetNodeID ID; 7211 ID.AddInteger(MemVT.getRawBits()); 7212 AddNodeIDNode(ID, Opcode, VTList, Ops); 7213 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7214 void* IP = nullptr; 7215 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7216 cast<AtomicSDNode>(E)->refineAlignment(MMO); 7217 return SDValue(E, 0); 7218 } 7219 7220 auto *N = newSDNode<AtomicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 7221 VTList, MemVT, MMO); 7222 createOperands(N, Ops); 7223 7224 CSEMap.InsertNode(N, IP); 7225 InsertNode(N); 7226 return SDValue(N, 0); 7227 } 7228 7229 SDValue SelectionDAG::getAtomicCmpSwap(unsigned Opcode, const SDLoc &dl, 7230 EVT MemVT, SDVTList VTs, SDValue Chain, 7231 SDValue Ptr, SDValue Cmp, SDValue Swp, 7232 MachineMemOperand *MMO) { 7233 assert(Opcode == ISD::ATOMIC_CMP_SWAP || 7234 Opcode == ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS); 7235 assert(Cmp.getValueType() == Swp.getValueType() && "Invalid Atomic Op Types"); 7236 7237 SDValue Ops[] = {Chain, Ptr, Cmp, Swp}; 7238 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 7239 } 7240 7241 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 7242 SDValue Chain, SDValue Ptr, SDValue Val, 7243 MachineMemOperand *MMO) { 7244 assert((Opcode == ISD::ATOMIC_LOAD_ADD || 7245 Opcode == ISD::ATOMIC_LOAD_SUB || 7246 Opcode == ISD::ATOMIC_LOAD_AND || 7247 Opcode == ISD::ATOMIC_LOAD_CLR || 7248 Opcode == ISD::ATOMIC_LOAD_OR || 7249 Opcode == ISD::ATOMIC_LOAD_XOR || 7250 Opcode == ISD::ATOMIC_LOAD_NAND || 7251 Opcode == ISD::ATOMIC_LOAD_MIN || 7252 Opcode == ISD::ATOMIC_LOAD_MAX || 7253 Opcode == ISD::ATOMIC_LOAD_UMIN || 7254 Opcode == ISD::ATOMIC_LOAD_UMAX || 7255 Opcode == ISD::ATOMIC_LOAD_FADD || 7256 Opcode == ISD::ATOMIC_LOAD_FSUB || 7257 Opcode == ISD::ATOMIC_SWAP || 7258 Opcode == ISD::ATOMIC_STORE) && 7259 "Invalid Atomic Op"); 7260 7261 EVT VT = Val.getValueType(); 7262 7263 SDVTList VTs = Opcode == ISD::ATOMIC_STORE ? getVTList(MVT::Other) : 7264 getVTList(VT, MVT::Other); 7265 SDValue Ops[] = {Chain, Ptr, Val}; 7266 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 7267 } 7268 7269 SDValue SelectionDAG::getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, 7270 EVT VT, SDValue Chain, SDValue Ptr, 7271 MachineMemOperand *MMO) { 7272 assert(Opcode == ISD::ATOMIC_LOAD && "Invalid Atomic Op"); 7273 7274 SDVTList VTs = getVTList(VT, MVT::Other); 7275 SDValue Ops[] = {Chain, Ptr}; 7276 return getAtomic(Opcode, dl, MemVT, VTs, Ops, MMO); 7277 } 7278 7279 /// getMergeValues - Create a MERGE_VALUES node from the given operands. 7280 SDValue SelectionDAG::getMergeValues(ArrayRef<SDValue> Ops, const SDLoc &dl) { 7281 if (Ops.size() == 1) 7282 return Ops[0]; 7283 7284 SmallVector<EVT, 4> VTs; 7285 VTs.reserve(Ops.size()); 7286 for (const SDValue &Op : Ops) 7287 VTs.push_back(Op.getValueType()); 7288 return getNode(ISD::MERGE_VALUES, dl, getVTList(VTs), Ops); 7289 } 7290 7291 SDValue SelectionDAG::getMemIntrinsicNode( 7292 unsigned Opcode, const SDLoc &dl, SDVTList VTList, ArrayRef<SDValue> Ops, 7293 EVT MemVT, MachinePointerInfo PtrInfo, Align Alignment, 7294 MachineMemOperand::Flags Flags, uint64_t Size, const AAMDNodes &AAInfo) { 7295 if (!Size && MemVT.isScalableVector()) 7296 Size = MemoryLocation::UnknownSize; 7297 else if (!Size) 7298 Size = MemVT.getStoreSize(); 7299 7300 MachineFunction &MF = getMachineFunction(); 7301 MachineMemOperand *MMO = 7302 MF.getMachineMemOperand(PtrInfo, Flags, Size, Alignment, AAInfo); 7303 7304 return getMemIntrinsicNode(Opcode, dl, VTList, Ops, MemVT, MMO); 7305 } 7306 7307 SDValue SelectionDAG::getMemIntrinsicNode(unsigned Opcode, const SDLoc &dl, 7308 SDVTList VTList, 7309 ArrayRef<SDValue> Ops, EVT MemVT, 7310 MachineMemOperand *MMO) { 7311 assert((Opcode == ISD::INTRINSIC_VOID || 7312 Opcode == ISD::INTRINSIC_W_CHAIN || 7313 Opcode == ISD::PREFETCH || 7314 ((int)Opcode <= std::numeric_limits<int>::max() && 7315 (int)Opcode >= ISD::FIRST_TARGET_MEMORY_OPCODE)) && 7316 "Opcode is not a memory-accessing opcode!"); 7317 7318 // Memoize the node unless it returns a flag. 7319 MemIntrinsicSDNode *N; 7320 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 7321 FoldingSetNodeID ID; 7322 AddNodeIDNode(ID, Opcode, VTList, Ops); 7323 ID.AddInteger(getSyntheticNodeSubclassData<MemIntrinsicSDNode>( 7324 Opcode, dl.getIROrder(), VTList, MemVT, MMO)); 7325 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7326 void *IP = nullptr; 7327 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7328 cast<MemIntrinsicSDNode>(E)->refineAlignment(MMO); 7329 return SDValue(E, 0); 7330 } 7331 7332 N = newSDNode<MemIntrinsicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 7333 VTList, MemVT, MMO); 7334 createOperands(N, Ops); 7335 7336 CSEMap.InsertNode(N, IP); 7337 } else { 7338 N = newSDNode<MemIntrinsicSDNode>(Opcode, dl.getIROrder(), dl.getDebugLoc(), 7339 VTList, MemVT, MMO); 7340 createOperands(N, Ops); 7341 } 7342 InsertNode(N); 7343 SDValue V(N, 0); 7344 NewSDValueDbgMsg(V, "Creating new node: ", this); 7345 return V; 7346 } 7347 7348 SDValue SelectionDAG::getLifetimeNode(bool IsStart, const SDLoc &dl, 7349 SDValue Chain, int FrameIndex, 7350 int64_t Size, int64_t Offset) { 7351 const unsigned Opcode = IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END; 7352 const auto VTs = getVTList(MVT::Other); 7353 SDValue Ops[2] = { 7354 Chain, 7355 getFrameIndex(FrameIndex, 7356 getTargetLoweringInfo().getFrameIndexTy(getDataLayout()), 7357 true)}; 7358 7359 FoldingSetNodeID ID; 7360 AddNodeIDNode(ID, Opcode, VTs, Ops); 7361 ID.AddInteger(FrameIndex); 7362 ID.AddInteger(Size); 7363 ID.AddInteger(Offset); 7364 void *IP = nullptr; 7365 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 7366 return SDValue(E, 0); 7367 7368 LifetimeSDNode *N = newSDNode<LifetimeSDNode>( 7369 Opcode, dl.getIROrder(), dl.getDebugLoc(), VTs, Size, Offset); 7370 createOperands(N, Ops); 7371 CSEMap.InsertNode(N, IP); 7372 InsertNode(N); 7373 SDValue V(N, 0); 7374 NewSDValueDbgMsg(V, "Creating new node: ", this); 7375 return V; 7376 } 7377 7378 SDValue SelectionDAG::getPseudoProbeNode(const SDLoc &Dl, SDValue Chain, 7379 uint64_t Guid, uint64_t Index, 7380 uint32_t Attr) { 7381 const unsigned Opcode = ISD::PSEUDO_PROBE; 7382 const auto VTs = getVTList(MVT::Other); 7383 SDValue Ops[] = {Chain}; 7384 FoldingSetNodeID ID; 7385 AddNodeIDNode(ID, Opcode, VTs, Ops); 7386 ID.AddInteger(Guid); 7387 ID.AddInteger(Index); 7388 void *IP = nullptr; 7389 if (SDNode *E = FindNodeOrInsertPos(ID, Dl, IP)) 7390 return SDValue(E, 0); 7391 7392 auto *N = newSDNode<PseudoProbeSDNode>( 7393 Opcode, Dl.getIROrder(), Dl.getDebugLoc(), VTs, Guid, Index, Attr); 7394 createOperands(N, Ops); 7395 CSEMap.InsertNode(N, IP); 7396 InsertNode(N); 7397 SDValue V(N, 0); 7398 NewSDValueDbgMsg(V, "Creating new node: ", this); 7399 return V; 7400 } 7401 7402 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a 7403 /// MachinePointerInfo record from it. This is particularly useful because the 7404 /// code generator has many cases where it doesn't bother passing in a 7405 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst". 7406 static MachinePointerInfo InferPointerInfo(const MachinePointerInfo &Info, 7407 SelectionDAG &DAG, SDValue Ptr, 7408 int64_t Offset = 0) { 7409 // If this is FI+Offset, we can model it. 7410 if (const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) 7411 return MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), 7412 FI->getIndex(), Offset); 7413 7414 // If this is (FI+Offset1)+Offset2, we can model it. 7415 if (Ptr.getOpcode() != ISD::ADD || 7416 !isa<ConstantSDNode>(Ptr.getOperand(1)) || 7417 !isa<FrameIndexSDNode>(Ptr.getOperand(0))) 7418 return Info; 7419 7420 int FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); 7421 return MachinePointerInfo::getFixedStack( 7422 DAG.getMachineFunction(), FI, 7423 Offset + cast<ConstantSDNode>(Ptr.getOperand(1))->getSExtValue()); 7424 } 7425 7426 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a 7427 /// MachinePointerInfo record from it. This is particularly useful because the 7428 /// code generator has many cases where it doesn't bother passing in a 7429 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst". 7430 static MachinePointerInfo InferPointerInfo(const MachinePointerInfo &Info, 7431 SelectionDAG &DAG, SDValue Ptr, 7432 SDValue OffsetOp) { 7433 // If the 'Offset' value isn't a constant, we can't handle this. 7434 if (ConstantSDNode *OffsetNode = dyn_cast<ConstantSDNode>(OffsetOp)) 7435 return InferPointerInfo(Info, DAG, Ptr, OffsetNode->getSExtValue()); 7436 if (OffsetOp.isUndef()) 7437 return InferPointerInfo(Info, DAG, Ptr); 7438 return Info; 7439 } 7440 7441 SDValue SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, 7442 EVT VT, const SDLoc &dl, SDValue Chain, 7443 SDValue Ptr, SDValue Offset, 7444 MachinePointerInfo PtrInfo, EVT MemVT, 7445 Align Alignment, 7446 MachineMemOperand::Flags MMOFlags, 7447 const AAMDNodes &AAInfo, const MDNode *Ranges) { 7448 assert(Chain.getValueType() == MVT::Other && 7449 "Invalid chain type"); 7450 7451 MMOFlags |= MachineMemOperand::MOLoad; 7452 assert((MMOFlags & MachineMemOperand::MOStore) == 0); 7453 // If we don't have a PtrInfo, infer the trivial frame index case to simplify 7454 // clients. 7455 if (PtrInfo.V.isNull()) 7456 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr, Offset); 7457 7458 uint64_t Size = MemoryLocation::getSizeOrUnknown(MemVT.getStoreSize()); 7459 MachineFunction &MF = getMachineFunction(); 7460 MachineMemOperand *MMO = MF.getMachineMemOperand(PtrInfo, MMOFlags, Size, 7461 Alignment, AAInfo, Ranges); 7462 return getLoad(AM, ExtType, VT, dl, Chain, Ptr, Offset, MemVT, MMO); 7463 } 7464 7465 SDValue SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, 7466 EVT VT, const SDLoc &dl, SDValue Chain, 7467 SDValue Ptr, SDValue Offset, EVT MemVT, 7468 MachineMemOperand *MMO) { 7469 if (VT == MemVT) { 7470 ExtType = ISD::NON_EXTLOAD; 7471 } else if (ExtType == ISD::NON_EXTLOAD) { 7472 assert(VT == MemVT && "Non-extending load from different memory type!"); 7473 } else { 7474 // Extending load. 7475 assert(MemVT.getScalarType().bitsLT(VT.getScalarType()) && 7476 "Should only be an extending load, not truncating!"); 7477 assert(VT.isInteger() == MemVT.isInteger() && 7478 "Cannot convert from FP to Int or Int -> FP!"); 7479 assert(VT.isVector() == MemVT.isVector() && 7480 "Cannot use an ext load to convert to or from a vector!"); 7481 assert((!VT.isVector() || 7482 VT.getVectorElementCount() == MemVT.getVectorElementCount()) && 7483 "Cannot use an ext load to change the number of vector elements!"); 7484 } 7485 7486 bool Indexed = AM != ISD::UNINDEXED; 7487 assert((Indexed || Offset.isUndef()) && "Unindexed load with an offset!"); 7488 7489 SDVTList VTs = Indexed ? 7490 getVTList(VT, Ptr.getValueType(), MVT::Other) : getVTList(VT, MVT::Other); 7491 SDValue Ops[] = { Chain, Ptr, Offset }; 7492 FoldingSetNodeID ID; 7493 AddNodeIDNode(ID, ISD::LOAD, VTs, Ops); 7494 ID.AddInteger(MemVT.getRawBits()); 7495 ID.AddInteger(getSyntheticNodeSubclassData<LoadSDNode>( 7496 dl.getIROrder(), VTs, AM, ExtType, MemVT, MMO)); 7497 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7498 void *IP = nullptr; 7499 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7500 cast<LoadSDNode>(E)->refineAlignment(MMO); 7501 return SDValue(E, 0); 7502 } 7503 auto *N = newSDNode<LoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7504 ExtType, MemVT, MMO); 7505 createOperands(N, Ops); 7506 7507 CSEMap.InsertNode(N, IP); 7508 InsertNode(N); 7509 SDValue V(N, 0); 7510 NewSDValueDbgMsg(V, "Creating new node: ", this); 7511 return V; 7512 } 7513 7514 SDValue SelectionDAG::getLoad(EVT VT, const SDLoc &dl, SDValue Chain, 7515 SDValue Ptr, MachinePointerInfo PtrInfo, 7516 MaybeAlign Alignment, 7517 MachineMemOperand::Flags MMOFlags, 7518 const AAMDNodes &AAInfo, const MDNode *Ranges) { 7519 SDValue Undef = getUNDEF(Ptr.getValueType()); 7520 return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 7521 PtrInfo, VT, Alignment, MMOFlags, AAInfo, Ranges); 7522 } 7523 7524 SDValue SelectionDAG::getLoad(EVT VT, const SDLoc &dl, SDValue Chain, 7525 SDValue Ptr, MachineMemOperand *MMO) { 7526 SDValue Undef = getUNDEF(Ptr.getValueType()); 7527 return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 7528 VT, MMO); 7529 } 7530 7531 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, 7532 EVT VT, SDValue Chain, SDValue Ptr, 7533 MachinePointerInfo PtrInfo, EVT MemVT, 7534 MaybeAlign Alignment, 7535 MachineMemOperand::Flags MMOFlags, 7536 const AAMDNodes &AAInfo) { 7537 SDValue Undef = getUNDEF(Ptr.getValueType()); 7538 return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, PtrInfo, 7539 MemVT, Alignment, MMOFlags, AAInfo); 7540 } 7541 7542 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, 7543 EVT VT, SDValue Chain, SDValue Ptr, EVT MemVT, 7544 MachineMemOperand *MMO) { 7545 SDValue Undef = getUNDEF(Ptr.getValueType()); 7546 return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, 7547 MemVT, MMO); 7548 } 7549 7550 SDValue SelectionDAG::getIndexedLoad(SDValue OrigLoad, const SDLoc &dl, 7551 SDValue Base, SDValue Offset, 7552 ISD::MemIndexedMode AM) { 7553 LoadSDNode *LD = cast<LoadSDNode>(OrigLoad); 7554 assert(LD->getOffset().isUndef() && "Load is already a indexed load!"); 7555 // Don't propagate the invariant or dereferenceable flags. 7556 auto MMOFlags = 7557 LD->getMemOperand()->getFlags() & 7558 ~(MachineMemOperand::MOInvariant | MachineMemOperand::MODereferenceable); 7559 return getLoad(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl, 7560 LD->getChain(), Base, Offset, LD->getPointerInfo(), 7561 LD->getMemoryVT(), LD->getAlign(), MMOFlags, LD->getAAInfo()); 7562 } 7563 7564 SDValue SelectionDAG::getStore(SDValue Chain, const SDLoc &dl, SDValue Val, 7565 SDValue Ptr, MachinePointerInfo PtrInfo, 7566 Align Alignment, 7567 MachineMemOperand::Flags MMOFlags, 7568 const AAMDNodes &AAInfo) { 7569 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7570 7571 MMOFlags |= MachineMemOperand::MOStore; 7572 assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 7573 7574 if (PtrInfo.V.isNull()) 7575 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr); 7576 7577 MachineFunction &MF = getMachineFunction(); 7578 uint64_t Size = 7579 MemoryLocation::getSizeOrUnknown(Val.getValueType().getStoreSize()); 7580 MachineMemOperand *MMO = 7581 MF.getMachineMemOperand(PtrInfo, MMOFlags, Size, Alignment, AAInfo); 7582 return getStore(Chain, dl, Val, Ptr, MMO); 7583 } 7584 7585 SDValue SelectionDAG::getStore(SDValue Chain, const SDLoc &dl, SDValue Val, 7586 SDValue Ptr, MachineMemOperand *MMO) { 7587 assert(Chain.getValueType() == MVT::Other && 7588 "Invalid chain type"); 7589 EVT VT = Val.getValueType(); 7590 SDVTList VTs = getVTList(MVT::Other); 7591 SDValue Undef = getUNDEF(Ptr.getValueType()); 7592 SDValue Ops[] = { Chain, Val, Ptr, Undef }; 7593 FoldingSetNodeID ID; 7594 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 7595 ID.AddInteger(VT.getRawBits()); 7596 ID.AddInteger(getSyntheticNodeSubclassData<StoreSDNode>( 7597 dl.getIROrder(), VTs, ISD::UNINDEXED, false, VT, MMO)); 7598 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7599 void *IP = nullptr; 7600 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7601 cast<StoreSDNode>(E)->refineAlignment(MMO); 7602 return SDValue(E, 0); 7603 } 7604 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7605 ISD::UNINDEXED, false, VT, MMO); 7606 createOperands(N, Ops); 7607 7608 CSEMap.InsertNode(N, IP); 7609 InsertNode(N); 7610 SDValue V(N, 0); 7611 NewSDValueDbgMsg(V, "Creating new node: ", this); 7612 return V; 7613 } 7614 7615 SDValue SelectionDAG::getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, 7616 SDValue Ptr, MachinePointerInfo PtrInfo, 7617 EVT SVT, Align Alignment, 7618 MachineMemOperand::Flags MMOFlags, 7619 const AAMDNodes &AAInfo) { 7620 assert(Chain.getValueType() == MVT::Other && 7621 "Invalid chain type"); 7622 7623 MMOFlags |= MachineMemOperand::MOStore; 7624 assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 7625 7626 if (PtrInfo.V.isNull()) 7627 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr); 7628 7629 MachineFunction &MF = getMachineFunction(); 7630 MachineMemOperand *MMO = MF.getMachineMemOperand( 7631 PtrInfo, MMOFlags, MemoryLocation::getSizeOrUnknown(SVT.getStoreSize()), 7632 Alignment, AAInfo); 7633 return getTruncStore(Chain, dl, Val, Ptr, SVT, MMO); 7634 } 7635 7636 SDValue SelectionDAG::getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, 7637 SDValue Ptr, EVT SVT, 7638 MachineMemOperand *MMO) { 7639 EVT VT = Val.getValueType(); 7640 7641 assert(Chain.getValueType() == MVT::Other && 7642 "Invalid chain type"); 7643 if (VT == SVT) 7644 return getStore(Chain, dl, Val, Ptr, MMO); 7645 7646 assert(SVT.getScalarType().bitsLT(VT.getScalarType()) && 7647 "Should only be a truncating store, not extending!"); 7648 assert(VT.isInteger() == SVT.isInteger() && 7649 "Can't do FP-INT conversion!"); 7650 assert(VT.isVector() == SVT.isVector() && 7651 "Cannot use trunc store to convert to or from a vector!"); 7652 assert((!VT.isVector() || 7653 VT.getVectorElementCount() == SVT.getVectorElementCount()) && 7654 "Cannot use trunc store to change the number of vector elements!"); 7655 7656 SDVTList VTs = getVTList(MVT::Other); 7657 SDValue Undef = getUNDEF(Ptr.getValueType()); 7658 SDValue Ops[] = { Chain, Val, Ptr, Undef }; 7659 FoldingSetNodeID ID; 7660 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 7661 ID.AddInteger(SVT.getRawBits()); 7662 ID.AddInteger(getSyntheticNodeSubclassData<StoreSDNode>( 7663 dl.getIROrder(), VTs, ISD::UNINDEXED, true, SVT, MMO)); 7664 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7665 void *IP = nullptr; 7666 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7667 cast<StoreSDNode>(E)->refineAlignment(MMO); 7668 return SDValue(E, 0); 7669 } 7670 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7671 ISD::UNINDEXED, true, SVT, MMO); 7672 createOperands(N, Ops); 7673 7674 CSEMap.InsertNode(N, IP); 7675 InsertNode(N); 7676 SDValue V(N, 0); 7677 NewSDValueDbgMsg(V, "Creating new node: ", this); 7678 return V; 7679 } 7680 7681 SDValue SelectionDAG::getIndexedStore(SDValue OrigStore, const SDLoc &dl, 7682 SDValue Base, SDValue Offset, 7683 ISD::MemIndexedMode AM) { 7684 StoreSDNode *ST = cast<StoreSDNode>(OrigStore); 7685 assert(ST->getOffset().isUndef() && "Store is already a indexed store!"); 7686 SDVTList VTs = getVTList(Base.getValueType(), MVT::Other); 7687 SDValue Ops[] = { ST->getChain(), ST->getValue(), Base, Offset }; 7688 FoldingSetNodeID ID; 7689 AddNodeIDNode(ID, ISD::STORE, VTs, Ops); 7690 ID.AddInteger(ST->getMemoryVT().getRawBits()); 7691 ID.AddInteger(ST->getRawSubclassData()); 7692 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 7693 void *IP = nullptr; 7694 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 7695 return SDValue(E, 0); 7696 7697 auto *N = newSDNode<StoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7698 ST->isTruncatingStore(), ST->getMemoryVT(), 7699 ST->getMemOperand()); 7700 createOperands(N, Ops); 7701 7702 CSEMap.InsertNode(N, IP); 7703 InsertNode(N); 7704 SDValue V(N, 0); 7705 NewSDValueDbgMsg(V, "Creating new node: ", this); 7706 return V; 7707 } 7708 7709 SDValue SelectionDAG::getLoadVP( 7710 ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, EVT VT, const SDLoc &dl, 7711 SDValue Chain, SDValue Ptr, SDValue Offset, SDValue Mask, SDValue EVL, 7712 MachinePointerInfo PtrInfo, EVT MemVT, Align Alignment, 7713 MachineMemOperand::Flags MMOFlags, const AAMDNodes &AAInfo, 7714 const MDNode *Ranges, bool IsExpanding) { 7715 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7716 7717 MMOFlags |= MachineMemOperand::MOLoad; 7718 assert((MMOFlags & MachineMemOperand::MOStore) == 0); 7719 // If we don't have a PtrInfo, infer the trivial frame index case to simplify 7720 // clients. 7721 if (PtrInfo.V.isNull()) 7722 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr, Offset); 7723 7724 uint64_t Size = MemoryLocation::getSizeOrUnknown(MemVT.getStoreSize()); 7725 MachineFunction &MF = getMachineFunction(); 7726 MachineMemOperand *MMO = MF.getMachineMemOperand(PtrInfo, MMOFlags, Size, 7727 Alignment, AAInfo, Ranges); 7728 return getLoadVP(AM, ExtType, VT, dl, Chain, Ptr, Offset, Mask, EVL, MemVT, 7729 MMO, IsExpanding); 7730 } 7731 7732 SDValue SelectionDAG::getLoadVP(ISD::MemIndexedMode AM, 7733 ISD::LoadExtType ExtType, EVT VT, 7734 const SDLoc &dl, SDValue Chain, SDValue Ptr, 7735 SDValue Offset, SDValue Mask, SDValue EVL, 7736 EVT MemVT, MachineMemOperand *MMO, 7737 bool IsExpanding) { 7738 bool Indexed = AM != ISD::UNINDEXED; 7739 assert((Indexed || Offset.isUndef()) && "Unindexed load with an offset!"); 7740 7741 SDVTList VTs = Indexed ? getVTList(VT, Ptr.getValueType(), MVT::Other) 7742 : getVTList(VT, MVT::Other); 7743 SDValue Ops[] = {Chain, Ptr, Offset, Mask, EVL}; 7744 FoldingSetNodeID ID; 7745 AddNodeIDNode(ID, ISD::VP_LOAD, VTs, Ops); 7746 ID.AddInteger(VT.getRawBits()); 7747 ID.AddInteger(getSyntheticNodeSubclassData<VPLoadSDNode>( 7748 dl.getIROrder(), VTs, AM, ExtType, IsExpanding, MemVT, MMO)); 7749 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7750 void *IP = nullptr; 7751 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7752 cast<VPLoadSDNode>(E)->refineAlignment(MMO); 7753 return SDValue(E, 0); 7754 } 7755 auto *N = newSDNode<VPLoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7756 ExtType, IsExpanding, MemVT, MMO); 7757 createOperands(N, Ops); 7758 7759 CSEMap.InsertNode(N, IP); 7760 InsertNode(N); 7761 SDValue V(N, 0); 7762 NewSDValueDbgMsg(V, "Creating new node: ", this); 7763 return V; 7764 } 7765 7766 SDValue SelectionDAG::getLoadVP(EVT VT, const SDLoc &dl, SDValue Chain, 7767 SDValue Ptr, SDValue Mask, SDValue EVL, 7768 MachinePointerInfo PtrInfo, 7769 MaybeAlign Alignment, 7770 MachineMemOperand::Flags MMOFlags, 7771 const AAMDNodes &AAInfo, const MDNode *Ranges, 7772 bool IsExpanding) { 7773 SDValue Undef = getUNDEF(Ptr.getValueType()); 7774 return getLoadVP(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 7775 Mask, EVL, PtrInfo, VT, Alignment, MMOFlags, AAInfo, Ranges, 7776 IsExpanding); 7777 } 7778 7779 SDValue SelectionDAG::getLoadVP(EVT VT, const SDLoc &dl, SDValue Chain, 7780 SDValue Ptr, SDValue Mask, SDValue EVL, 7781 MachineMemOperand *MMO, bool IsExpanding) { 7782 SDValue Undef = getUNDEF(Ptr.getValueType()); 7783 return getLoadVP(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 7784 Mask, EVL, VT, MMO, IsExpanding); 7785 } 7786 7787 SDValue SelectionDAG::getExtLoadVP(ISD::LoadExtType ExtType, const SDLoc &dl, 7788 EVT VT, SDValue Chain, SDValue Ptr, 7789 SDValue Mask, SDValue EVL, 7790 MachinePointerInfo PtrInfo, EVT MemVT, 7791 MaybeAlign Alignment, 7792 MachineMemOperand::Flags MMOFlags, 7793 const AAMDNodes &AAInfo, bool IsExpanding) { 7794 SDValue Undef = getUNDEF(Ptr.getValueType()); 7795 return getLoadVP(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, Mask, 7796 EVL, PtrInfo, MemVT, Alignment, MMOFlags, AAInfo, nullptr, 7797 IsExpanding); 7798 } 7799 7800 SDValue SelectionDAG::getExtLoadVP(ISD::LoadExtType ExtType, const SDLoc &dl, 7801 EVT VT, SDValue Chain, SDValue Ptr, 7802 SDValue Mask, SDValue EVL, EVT MemVT, 7803 MachineMemOperand *MMO, bool IsExpanding) { 7804 SDValue Undef = getUNDEF(Ptr.getValueType()); 7805 return getLoadVP(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, Mask, 7806 EVL, MemVT, MMO, IsExpanding); 7807 } 7808 7809 SDValue SelectionDAG::getIndexedLoadVP(SDValue OrigLoad, const SDLoc &dl, 7810 SDValue Base, SDValue Offset, 7811 ISD::MemIndexedMode AM) { 7812 auto *LD = cast<VPLoadSDNode>(OrigLoad); 7813 assert(LD->getOffset().isUndef() && "Load is already a indexed load!"); 7814 // Don't propagate the invariant or dereferenceable flags. 7815 auto MMOFlags = 7816 LD->getMemOperand()->getFlags() & 7817 ~(MachineMemOperand::MOInvariant | MachineMemOperand::MODereferenceable); 7818 return getLoadVP(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl, 7819 LD->getChain(), Base, Offset, LD->getMask(), 7820 LD->getVectorLength(), LD->getPointerInfo(), 7821 LD->getMemoryVT(), LD->getAlign(), MMOFlags, LD->getAAInfo(), 7822 nullptr, LD->isExpandingLoad()); 7823 } 7824 7825 SDValue SelectionDAG::getStoreVP(SDValue Chain, const SDLoc &dl, SDValue Val, 7826 SDValue Ptr, SDValue Offset, SDValue Mask, 7827 SDValue EVL, EVT MemVT, MachineMemOperand *MMO, 7828 ISD::MemIndexedMode AM, bool IsTruncating, 7829 bool IsCompressing) { 7830 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7831 bool Indexed = AM != ISD::UNINDEXED; 7832 assert((Indexed || Offset.isUndef()) && "Unindexed vp_store with an offset!"); 7833 SDVTList VTs = Indexed ? getVTList(Ptr.getValueType(), MVT::Other) 7834 : getVTList(MVT::Other); 7835 SDValue Ops[] = {Chain, Val, Ptr, Offset, Mask, EVL}; 7836 FoldingSetNodeID ID; 7837 AddNodeIDNode(ID, ISD::VP_STORE, VTs, Ops); 7838 ID.AddInteger(MemVT.getRawBits()); 7839 ID.AddInteger(getSyntheticNodeSubclassData<VPStoreSDNode>( 7840 dl.getIROrder(), VTs, AM, IsTruncating, IsCompressing, MemVT, MMO)); 7841 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7842 void *IP = nullptr; 7843 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7844 cast<VPStoreSDNode>(E)->refineAlignment(MMO); 7845 return SDValue(E, 0); 7846 } 7847 auto *N = newSDNode<VPStoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 7848 IsTruncating, IsCompressing, MemVT, MMO); 7849 createOperands(N, Ops); 7850 7851 CSEMap.InsertNode(N, IP); 7852 InsertNode(N); 7853 SDValue V(N, 0); 7854 NewSDValueDbgMsg(V, "Creating new node: ", this); 7855 return V; 7856 } 7857 7858 SDValue SelectionDAG::getTruncStoreVP(SDValue Chain, const SDLoc &dl, 7859 SDValue Val, SDValue Ptr, SDValue Mask, 7860 SDValue EVL, MachinePointerInfo PtrInfo, 7861 EVT SVT, Align Alignment, 7862 MachineMemOperand::Flags MMOFlags, 7863 const AAMDNodes &AAInfo, 7864 bool IsCompressing) { 7865 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7866 7867 MMOFlags |= MachineMemOperand::MOStore; 7868 assert((MMOFlags & MachineMemOperand::MOLoad) == 0); 7869 7870 if (PtrInfo.V.isNull()) 7871 PtrInfo = InferPointerInfo(PtrInfo, *this, Ptr); 7872 7873 MachineFunction &MF = getMachineFunction(); 7874 MachineMemOperand *MMO = MF.getMachineMemOperand( 7875 PtrInfo, MMOFlags, MemoryLocation::getSizeOrUnknown(SVT.getStoreSize()), 7876 Alignment, AAInfo); 7877 return getTruncStoreVP(Chain, dl, Val, Ptr, Mask, EVL, SVT, MMO, 7878 IsCompressing); 7879 } 7880 7881 SDValue SelectionDAG::getTruncStoreVP(SDValue Chain, const SDLoc &dl, 7882 SDValue Val, SDValue Ptr, SDValue Mask, 7883 SDValue EVL, EVT SVT, 7884 MachineMemOperand *MMO, 7885 bool IsCompressing) { 7886 EVT VT = Val.getValueType(); 7887 7888 assert(Chain.getValueType() == MVT::Other && "Invalid chain type"); 7889 if (VT == SVT) 7890 return getStoreVP(Chain, dl, Val, Ptr, getUNDEF(Ptr.getValueType()), Mask, 7891 EVL, VT, MMO, ISD::UNINDEXED, 7892 /*IsTruncating*/ false, IsCompressing); 7893 7894 assert(SVT.getScalarType().bitsLT(VT.getScalarType()) && 7895 "Should only be a truncating store, not extending!"); 7896 assert(VT.isInteger() == SVT.isInteger() && "Can't do FP-INT conversion!"); 7897 assert(VT.isVector() == SVT.isVector() && 7898 "Cannot use trunc store to convert to or from a vector!"); 7899 assert((!VT.isVector() || 7900 VT.getVectorElementCount() == SVT.getVectorElementCount()) && 7901 "Cannot use trunc store to change the number of vector elements!"); 7902 7903 SDVTList VTs = getVTList(MVT::Other); 7904 SDValue Undef = getUNDEF(Ptr.getValueType()); 7905 SDValue Ops[] = {Chain, Val, Ptr, Undef, Mask, EVL}; 7906 FoldingSetNodeID ID; 7907 AddNodeIDNode(ID, ISD::VP_STORE, VTs, Ops); 7908 ID.AddInteger(SVT.getRawBits()); 7909 ID.AddInteger(getSyntheticNodeSubclassData<VPStoreSDNode>( 7910 dl.getIROrder(), VTs, ISD::UNINDEXED, true, IsCompressing, SVT, MMO)); 7911 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7912 void *IP = nullptr; 7913 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7914 cast<VPStoreSDNode>(E)->refineAlignment(MMO); 7915 return SDValue(E, 0); 7916 } 7917 auto *N = 7918 newSDNode<VPStoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7919 ISD::UNINDEXED, true, IsCompressing, SVT, MMO); 7920 createOperands(N, Ops); 7921 7922 CSEMap.InsertNode(N, IP); 7923 InsertNode(N); 7924 SDValue V(N, 0); 7925 NewSDValueDbgMsg(V, "Creating new node: ", this); 7926 return V; 7927 } 7928 7929 SDValue SelectionDAG::getIndexedStoreVP(SDValue OrigStore, const SDLoc &dl, 7930 SDValue Base, SDValue Offset, 7931 ISD::MemIndexedMode AM) { 7932 auto *ST = cast<VPStoreSDNode>(OrigStore); 7933 assert(ST->getOffset().isUndef() && "Store is already an indexed store!"); 7934 SDVTList VTs = getVTList(Base.getValueType(), MVT::Other); 7935 SDValue Ops[] = {ST->getChain(), ST->getValue(), Base, 7936 Offset, ST->getMask(), ST->getVectorLength()}; 7937 FoldingSetNodeID ID; 7938 AddNodeIDNode(ID, ISD::VP_STORE, VTs, Ops); 7939 ID.AddInteger(ST->getMemoryVT().getRawBits()); 7940 ID.AddInteger(ST->getRawSubclassData()); 7941 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 7942 void *IP = nullptr; 7943 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) 7944 return SDValue(E, 0); 7945 7946 auto *N = newSDNode<VPStoreSDNode>( 7947 dl.getIROrder(), dl.getDebugLoc(), VTs, AM, ST->isTruncatingStore(), 7948 ST->isCompressingStore(), ST->getMemoryVT(), ST->getMemOperand()); 7949 createOperands(N, Ops); 7950 7951 CSEMap.InsertNode(N, IP); 7952 InsertNode(N); 7953 SDValue V(N, 0); 7954 NewSDValueDbgMsg(V, "Creating new node: ", this); 7955 return V; 7956 } 7957 7958 SDValue SelectionDAG::getGatherVP(SDVTList VTs, EVT VT, const SDLoc &dl, 7959 ArrayRef<SDValue> Ops, MachineMemOperand *MMO, 7960 ISD::MemIndexType IndexType) { 7961 assert(Ops.size() == 6 && "Incompatible number of operands"); 7962 7963 FoldingSetNodeID ID; 7964 AddNodeIDNode(ID, ISD::VP_GATHER, VTs, Ops); 7965 ID.AddInteger(VT.getRawBits()); 7966 ID.AddInteger(getSyntheticNodeSubclassData<VPGatherSDNode>( 7967 dl.getIROrder(), VTs, VT, MMO, IndexType)); 7968 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 7969 void *IP = nullptr; 7970 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 7971 cast<VPGatherSDNode>(E)->refineAlignment(MMO); 7972 return SDValue(E, 0); 7973 } 7974 7975 auto *N = newSDNode<VPGatherSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 7976 VT, MMO, IndexType); 7977 createOperands(N, Ops); 7978 7979 assert(N->getMask().getValueType().getVectorElementCount() == 7980 N->getValueType(0).getVectorElementCount() && 7981 "Vector width mismatch between mask and data"); 7982 assert(N->getIndex().getValueType().getVectorElementCount().isScalable() == 7983 N->getValueType(0).getVectorElementCount().isScalable() && 7984 "Scalable flags of index and data do not match"); 7985 assert(ElementCount::isKnownGE( 7986 N->getIndex().getValueType().getVectorElementCount(), 7987 N->getValueType(0).getVectorElementCount()) && 7988 "Vector width mismatch between index and data"); 7989 assert(isa<ConstantSDNode>(N->getScale()) && 7990 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 7991 "Scale should be a constant power of 2"); 7992 7993 CSEMap.InsertNode(N, IP); 7994 InsertNode(N); 7995 SDValue V(N, 0); 7996 NewSDValueDbgMsg(V, "Creating new node: ", this); 7997 return V; 7998 } 7999 8000 SDValue SelectionDAG::getScatterVP(SDVTList VTs, EVT VT, const SDLoc &dl, 8001 ArrayRef<SDValue> Ops, 8002 MachineMemOperand *MMO, 8003 ISD::MemIndexType IndexType) { 8004 assert(Ops.size() == 7 && "Incompatible number of operands"); 8005 8006 FoldingSetNodeID ID; 8007 AddNodeIDNode(ID, ISD::VP_SCATTER, VTs, Ops); 8008 ID.AddInteger(VT.getRawBits()); 8009 ID.AddInteger(getSyntheticNodeSubclassData<VPScatterSDNode>( 8010 dl.getIROrder(), VTs, VT, MMO, IndexType)); 8011 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8012 void *IP = nullptr; 8013 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8014 cast<VPScatterSDNode>(E)->refineAlignment(MMO); 8015 return SDValue(E, 0); 8016 } 8017 auto *N = newSDNode<VPScatterSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 8018 VT, MMO, IndexType); 8019 createOperands(N, Ops); 8020 8021 assert(N->getMask().getValueType().getVectorElementCount() == 8022 N->getValue().getValueType().getVectorElementCount() && 8023 "Vector width mismatch between mask and data"); 8024 assert( 8025 N->getIndex().getValueType().getVectorElementCount().isScalable() == 8026 N->getValue().getValueType().getVectorElementCount().isScalable() && 8027 "Scalable flags of index and data do not match"); 8028 assert(ElementCount::isKnownGE( 8029 N->getIndex().getValueType().getVectorElementCount(), 8030 N->getValue().getValueType().getVectorElementCount()) && 8031 "Vector width mismatch between index and data"); 8032 assert(isa<ConstantSDNode>(N->getScale()) && 8033 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 8034 "Scale should be a constant power of 2"); 8035 8036 CSEMap.InsertNode(N, IP); 8037 InsertNode(N); 8038 SDValue V(N, 0); 8039 NewSDValueDbgMsg(V, "Creating new node: ", this); 8040 return V; 8041 } 8042 8043 SDValue SelectionDAG::getMaskedLoad(EVT VT, const SDLoc &dl, SDValue Chain, 8044 SDValue Base, SDValue Offset, SDValue Mask, 8045 SDValue PassThru, EVT MemVT, 8046 MachineMemOperand *MMO, 8047 ISD::MemIndexedMode AM, 8048 ISD::LoadExtType ExtTy, bool isExpanding) { 8049 bool Indexed = AM != ISD::UNINDEXED; 8050 assert((Indexed || Offset.isUndef()) && 8051 "Unindexed masked load with an offset!"); 8052 SDVTList VTs = Indexed ? getVTList(VT, Base.getValueType(), MVT::Other) 8053 : getVTList(VT, MVT::Other); 8054 SDValue Ops[] = {Chain, Base, Offset, Mask, PassThru}; 8055 FoldingSetNodeID ID; 8056 AddNodeIDNode(ID, ISD::MLOAD, VTs, Ops); 8057 ID.AddInteger(MemVT.getRawBits()); 8058 ID.AddInteger(getSyntheticNodeSubclassData<MaskedLoadSDNode>( 8059 dl.getIROrder(), VTs, AM, ExtTy, isExpanding, MemVT, MMO)); 8060 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8061 void *IP = nullptr; 8062 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8063 cast<MaskedLoadSDNode>(E)->refineAlignment(MMO); 8064 return SDValue(E, 0); 8065 } 8066 auto *N = newSDNode<MaskedLoadSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, 8067 AM, ExtTy, isExpanding, MemVT, MMO); 8068 createOperands(N, Ops); 8069 8070 CSEMap.InsertNode(N, IP); 8071 InsertNode(N); 8072 SDValue V(N, 0); 8073 NewSDValueDbgMsg(V, "Creating new node: ", this); 8074 return V; 8075 } 8076 8077 SDValue SelectionDAG::getIndexedMaskedLoad(SDValue OrigLoad, const SDLoc &dl, 8078 SDValue Base, SDValue Offset, 8079 ISD::MemIndexedMode AM) { 8080 MaskedLoadSDNode *LD = cast<MaskedLoadSDNode>(OrigLoad); 8081 assert(LD->getOffset().isUndef() && "Masked load is already a indexed load!"); 8082 return getMaskedLoad(OrigLoad.getValueType(), dl, LD->getChain(), Base, 8083 Offset, LD->getMask(), LD->getPassThru(), 8084 LD->getMemoryVT(), LD->getMemOperand(), AM, 8085 LD->getExtensionType(), LD->isExpandingLoad()); 8086 } 8087 8088 SDValue SelectionDAG::getMaskedStore(SDValue Chain, const SDLoc &dl, 8089 SDValue Val, SDValue Base, SDValue Offset, 8090 SDValue Mask, EVT MemVT, 8091 MachineMemOperand *MMO, 8092 ISD::MemIndexedMode AM, bool IsTruncating, 8093 bool IsCompressing) { 8094 assert(Chain.getValueType() == MVT::Other && 8095 "Invalid chain type"); 8096 bool Indexed = AM != ISD::UNINDEXED; 8097 assert((Indexed || Offset.isUndef()) && 8098 "Unindexed masked store with an offset!"); 8099 SDVTList VTs = Indexed ? getVTList(Base.getValueType(), MVT::Other) 8100 : getVTList(MVT::Other); 8101 SDValue Ops[] = {Chain, Val, Base, Offset, Mask}; 8102 FoldingSetNodeID ID; 8103 AddNodeIDNode(ID, ISD::MSTORE, VTs, Ops); 8104 ID.AddInteger(MemVT.getRawBits()); 8105 ID.AddInteger(getSyntheticNodeSubclassData<MaskedStoreSDNode>( 8106 dl.getIROrder(), VTs, AM, IsTruncating, IsCompressing, MemVT, MMO)); 8107 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8108 void *IP = nullptr; 8109 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8110 cast<MaskedStoreSDNode>(E)->refineAlignment(MMO); 8111 return SDValue(E, 0); 8112 } 8113 auto *N = 8114 newSDNode<MaskedStoreSDNode>(dl.getIROrder(), dl.getDebugLoc(), VTs, AM, 8115 IsTruncating, IsCompressing, MemVT, MMO); 8116 createOperands(N, Ops); 8117 8118 CSEMap.InsertNode(N, IP); 8119 InsertNode(N); 8120 SDValue V(N, 0); 8121 NewSDValueDbgMsg(V, "Creating new node: ", this); 8122 return V; 8123 } 8124 8125 SDValue SelectionDAG::getIndexedMaskedStore(SDValue OrigStore, const SDLoc &dl, 8126 SDValue Base, SDValue Offset, 8127 ISD::MemIndexedMode AM) { 8128 MaskedStoreSDNode *ST = cast<MaskedStoreSDNode>(OrigStore); 8129 assert(ST->getOffset().isUndef() && 8130 "Masked store is already a indexed store!"); 8131 return getMaskedStore(ST->getChain(), dl, ST->getValue(), Base, Offset, 8132 ST->getMask(), ST->getMemoryVT(), ST->getMemOperand(), 8133 AM, ST->isTruncatingStore(), ST->isCompressingStore()); 8134 } 8135 8136 SDValue SelectionDAG::getMaskedGather(SDVTList VTs, EVT MemVT, const SDLoc &dl, 8137 ArrayRef<SDValue> Ops, 8138 MachineMemOperand *MMO, 8139 ISD::MemIndexType IndexType, 8140 ISD::LoadExtType ExtTy) { 8141 assert(Ops.size() == 6 && "Incompatible number of operands"); 8142 8143 FoldingSetNodeID ID; 8144 AddNodeIDNode(ID, ISD::MGATHER, VTs, Ops); 8145 ID.AddInteger(MemVT.getRawBits()); 8146 ID.AddInteger(getSyntheticNodeSubclassData<MaskedGatherSDNode>( 8147 dl.getIROrder(), VTs, MemVT, MMO, IndexType, ExtTy)); 8148 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8149 void *IP = nullptr; 8150 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8151 cast<MaskedGatherSDNode>(E)->refineAlignment(MMO); 8152 return SDValue(E, 0); 8153 } 8154 8155 IndexType = TLI->getCanonicalIndexType(IndexType, MemVT, Ops[4]); 8156 auto *N = newSDNode<MaskedGatherSDNode>(dl.getIROrder(), dl.getDebugLoc(), 8157 VTs, MemVT, MMO, IndexType, ExtTy); 8158 createOperands(N, Ops); 8159 8160 assert(N->getPassThru().getValueType() == N->getValueType(0) && 8161 "Incompatible type of the PassThru value in MaskedGatherSDNode"); 8162 assert(N->getMask().getValueType().getVectorElementCount() == 8163 N->getValueType(0).getVectorElementCount() && 8164 "Vector width mismatch between mask and data"); 8165 assert(N->getIndex().getValueType().getVectorElementCount().isScalable() == 8166 N->getValueType(0).getVectorElementCount().isScalable() && 8167 "Scalable flags of index and data do not match"); 8168 assert(ElementCount::isKnownGE( 8169 N->getIndex().getValueType().getVectorElementCount(), 8170 N->getValueType(0).getVectorElementCount()) && 8171 "Vector width mismatch between index and data"); 8172 assert(isa<ConstantSDNode>(N->getScale()) && 8173 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 8174 "Scale should be a constant power of 2"); 8175 8176 CSEMap.InsertNode(N, IP); 8177 InsertNode(N); 8178 SDValue V(N, 0); 8179 NewSDValueDbgMsg(V, "Creating new node: ", this); 8180 return V; 8181 } 8182 8183 SDValue SelectionDAG::getMaskedScatter(SDVTList VTs, EVT MemVT, const SDLoc &dl, 8184 ArrayRef<SDValue> Ops, 8185 MachineMemOperand *MMO, 8186 ISD::MemIndexType IndexType, 8187 bool IsTrunc) { 8188 assert(Ops.size() == 6 && "Incompatible number of operands"); 8189 8190 FoldingSetNodeID ID; 8191 AddNodeIDNode(ID, ISD::MSCATTER, VTs, Ops); 8192 ID.AddInteger(MemVT.getRawBits()); 8193 ID.AddInteger(getSyntheticNodeSubclassData<MaskedScatterSDNode>( 8194 dl.getIROrder(), VTs, MemVT, MMO, IndexType, IsTrunc)); 8195 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 8196 void *IP = nullptr; 8197 if (SDNode *E = FindNodeOrInsertPos(ID, dl, IP)) { 8198 cast<MaskedScatterSDNode>(E)->refineAlignment(MMO); 8199 return SDValue(E, 0); 8200 } 8201 8202 IndexType = TLI->getCanonicalIndexType(IndexType, MemVT, Ops[4]); 8203 auto *N = newSDNode<MaskedScatterSDNode>(dl.getIROrder(), dl.getDebugLoc(), 8204 VTs, MemVT, MMO, IndexType, IsTrunc); 8205 createOperands(N, Ops); 8206 8207 assert(N->getMask().getValueType().getVectorElementCount() == 8208 N->getValue().getValueType().getVectorElementCount() && 8209 "Vector width mismatch between mask and data"); 8210 assert( 8211 N->getIndex().getValueType().getVectorElementCount().isScalable() == 8212 N->getValue().getValueType().getVectorElementCount().isScalable() && 8213 "Scalable flags of index and data do not match"); 8214 assert(ElementCount::isKnownGE( 8215 N->getIndex().getValueType().getVectorElementCount(), 8216 N->getValue().getValueType().getVectorElementCount()) && 8217 "Vector width mismatch between index and data"); 8218 assert(isa<ConstantSDNode>(N->getScale()) && 8219 cast<ConstantSDNode>(N->getScale())->getAPIntValue().isPowerOf2() && 8220 "Scale should be a constant power of 2"); 8221 8222 CSEMap.InsertNode(N, IP); 8223 InsertNode(N); 8224 SDValue V(N, 0); 8225 NewSDValueDbgMsg(V, "Creating new node: ", this); 8226 return V; 8227 } 8228 8229 SDValue SelectionDAG::simplifySelect(SDValue Cond, SDValue T, SDValue F) { 8230 // select undef, T, F --> T (if T is a constant), otherwise F 8231 // select, ?, undef, F --> F 8232 // select, ?, T, undef --> T 8233 if (Cond.isUndef()) 8234 return isConstantValueOfAnyType(T) ? T : F; 8235 if (T.isUndef()) 8236 return F; 8237 if (F.isUndef()) 8238 return T; 8239 8240 // select true, T, F --> T 8241 // select false, T, F --> F 8242 if (auto *CondC = dyn_cast<ConstantSDNode>(Cond)) 8243 return CondC->isZero() ? F : T; 8244 8245 // TODO: This should simplify VSELECT with constant condition using something 8246 // like this (but check boolean contents to be complete?): 8247 // if (ISD::isBuildVectorAllOnes(Cond.getNode())) 8248 // return T; 8249 // if (ISD::isBuildVectorAllZeros(Cond.getNode())) 8250 // return F; 8251 8252 // select ?, T, T --> T 8253 if (T == F) 8254 return T; 8255 8256 return SDValue(); 8257 } 8258 8259 SDValue SelectionDAG::simplifyShift(SDValue X, SDValue Y) { 8260 // shift undef, Y --> 0 (can always assume that the undef value is 0) 8261 if (X.isUndef()) 8262 return getConstant(0, SDLoc(X.getNode()), X.getValueType()); 8263 // shift X, undef --> undef (because it may shift by the bitwidth) 8264 if (Y.isUndef()) 8265 return getUNDEF(X.getValueType()); 8266 8267 // shift 0, Y --> 0 8268 // shift X, 0 --> X 8269 if (isNullOrNullSplat(X) || isNullOrNullSplat(Y)) 8270 return X; 8271 8272 // shift X, C >= bitwidth(X) --> undef 8273 // All vector elements must be too big (or undef) to avoid partial undefs. 8274 auto isShiftTooBig = [X](ConstantSDNode *Val) { 8275 return !Val || Val->getAPIntValue().uge(X.getScalarValueSizeInBits()); 8276 }; 8277 if (ISD::matchUnaryPredicate(Y, isShiftTooBig, true)) 8278 return getUNDEF(X.getValueType()); 8279 8280 return SDValue(); 8281 } 8282 8283 SDValue SelectionDAG::simplifyFPBinop(unsigned Opcode, SDValue X, SDValue Y, 8284 SDNodeFlags Flags) { 8285 // If this operation has 'nnan' or 'ninf' and at least 1 disallowed operand 8286 // (an undef operand can be chosen to be Nan/Inf), then the result of this 8287 // operation is poison. That result can be relaxed to undef. 8288 ConstantFPSDNode *XC = isConstOrConstSplatFP(X, /* AllowUndefs */ true); 8289 ConstantFPSDNode *YC = isConstOrConstSplatFP(Y, /* AllowUndefs */ true); 8290 bool HasNan = (XC && XC->getValueAPF().isNaN()) || 8291 (YC && YC->getValueAPF().isNaN()); 8292 bool HasInf = (XC && XC->getValueAPF().isInfinity()) || 8293 (YC && YC->getValueAPF().isInfinity()); 8294 8295 if (Flags.hasNoNaNs() && (HasNan || X.isUndef() || Y.isUndef())) 8296 return getUNDEF(X.getValueType()); 8297 8298 if (Flags.hasNoInfs() && (HasInf || X.isUndef() || Y.isUndef())) 8299 return getUNDEF(X.getValueType()); 8300 8301 if (!YC) 8302 return SDValue(); 8303 8304 // X + -0.0 --> X 8305 if (Opcode == ISD::FADD) 8306 if (YC->getValueAPF().isNegZero()) 8307 return X; 8308 8309 // X - +0.0 --> X 8310 if (Opcode == ISD::FSUB) 8311 if (YC->getValueAPF().isPosZero()) 8312 return X; 8313 8314 // X * 1.0 --> X 8315 // X / 1.0 --> X 8316 if (Opcode == ISD::FMUL || Opcode == ISD::FDIV) 8317 if (YC->getValueAPF().isExactlyValue(1.0)) 8318 return X; 8319 8320 // X * 0.0 --> 0.0 8321 if (Opcode == ISD::FMUL && Flags.hasNoNaNs() && Flags.hasNoSignedZeros()) 8322 if (YC->getValueAPF().isZero()) 8323 return getConstantFP(0.0, SDLoc(Y), Y.getValueType()); 8324 8325 return SDValue(); 8326 } 8327 8328 SDValue SelectionDAG::getVAArg(EVT VT, const SDLoc &dl, SDValue Chain, 8329 SDValue Ptr, SDValue SV, unsigned Align) { 8330 SDValue Ops[] = { Chain, Ptr, SV, getTargetConstant(Align, dl, MVT::i32) }; 8331 return getNode(ISD::VAARG, dl, getVTList(VT, MVT::Other), Ops); 8332 } 8333 8334 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 8335 ArrayRef<SDUse> Ops) { 8336 switch (Ops.size()) { 8337 case 0: return getNode(Opcode, DL, VT); 8338 case 1: return getNode(Opcode, DL, VT, static_cast<const SDValue>(Ops[0])); 8339 case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]); 8340 case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]); 8341 default: break; 8342 } 8343 8344 // Copy from an SDUse array into an SDValue array for use with 8345 // the regular getNode logic. 8346 SmallVector<SDValue, 8> NewOps(Ops.begin(), Ops.end()); 8347 return getNode(Opcode, DL, VT, NewOps); 8348 } 8349 8350 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 8351 ArrayRef<SDValue> Ops) { 8352 SDNodeFlags Flags; 8353 if (Inserter) 8354 Flags = Inserter->getFlags(); 8355 return getNode(Opcode, DL, VT, Ops, Flags); 8356 } 8357 8358 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, EVT VT, 8359 ArrayRef<SDValue> Ops, const SDNodeFlags Flags) { 8360 unsigned NumOps = Ops.size(); 8361 switch (NumOps) { 8362 case 0: return getNode(Opcode, DL, VT); 8363 case 1: return getNode(Opcode, DL, VT, Ops[0], Flags); 8364 case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Flags); 8365 case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2], Flags); 8366 default: break; 8367 } 8368 8369 #ifndef NDEBUG 8370 for (auto &Op : Ops) 8371 assert(Op.getOpcode() != ISD::DELETED_NODE && 8372 "Operand is DELETED_NODE!"); 8373 #endif 8374 8375 switch (Opcode) { 8376 default: break; 8377 case ISD::BUILD_VECTOR: 8378 // Attempt to simplify BUILD_VECTOR. 8379 if (SDValue V = FoldBUILD_VECTOR(DL, VT, Ops, *this)) 8380 return V; 8381 break; 8382 case ISD::CONCAT_VECTORS: 8383 if (SDValue V = foldCONCAT_VECTORS(DL, VT, Ops, *this)) 8384 return V; 8385 break; 8386 case ISD::SELECT_CC: 8387 assert(NumOps == 5 && "SELECT_CC takes 5 operands!"); 8388 assert(Ops[0].getValueType() == Ops[1].getValueType() && 8389 "LHS and RHS of condition must have same type!"); 8390 assert(Ops[2].getValueType() == Ops[3].getValueType() && 8391 "True and False arms of SelectCC must have same type!"); 8392 assert(Ops[2].getValueType() == VT && 8393 "select_cc node must be of same type as true and false value!"); 8394 break; 8395 case ISD::BR_CC: 8396 assert(NumOps == 5 && "BR_CC takes 5 operands!"); 8397 assert(Ops[2].getValueType() == Ops[3].getValueType() && 8398 "LHS/RHS of comparison should match types!"); 8399 break; 8400 } 8401 8402 // Memoize nodes. 8403 SDNode *N; 8404 SDVTList VTs = getVTList(VT); 8405 8406 if (VT != MVT::Glue) { 8407 FoldingSetNodeID ID; 8408 AddNodeIDNode(ID, Opcode, VTs, Ops); 8409 void *IP = nullptr; 8410 8411 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 8412 return SDValue(E, 0); 8413 8414 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 8415 createOperands(N, Ops); 8416 8417 CSEMap.InsertNode(N, IP); 8418 } else { 8419 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 8420 createOperands(N, Ops); 8421 } 8422 8423 N->setFlags(Flags); 8424 InsertNode(N); 8425 SDValue V(N, 0); 8426 NewSDValueDbgMsg(V, "Creating new node: ", this); 8427 return V; 8428 } 8429 8430 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, 8431 ArrayRef<EVT> ResultTys, ArrayRef<SDValue> Ops) { 8432 return getNode(Opcode, DL, getVTList(ResultTys), Ops); 8433 } 8434 8435 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8436 ArrayRef<SDValue> Ops) { 8437 SDNodeFlags Flags; 8438 if (Inserter) 8439 Flags = Inserter->getFlags(); 8440 return getNode(Opcode, DL, VTList, Ops, Flags); 8441 } 8442 8443 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8444 ArrayRef<SDValue> Ops, const SDNodeFlags Flags) { 8445 if (VTList.NumVTs == 1) 8446 return getNode(Opcode, DL, VTList.VTs[0], Ops); 8447 8448 #ifndef NDEBUG 8449 for (auto &Op : Ops) 8450 assert(Op.getOpcode() != ISD::DELETED_NODE && 8451 "Operand is DELETED_NODE!"); 8452 #endif 8453 8454 switch (Opcode) { 8455 case ISD::STRICT_FP_EXTEND: 8456 assert(VTList.NumVTs == 2 && Ops.size() == 2 && 8457 "Invalid STRICT_FP_EXTEND!"); 8458 assert(VTList.VTs[0].isFloatingPoint() && 8459 Ops[1].getValueType().isFloatingPoint() && "Invalid FP cast!"); 8460 assert(VTList.VTs[0].isVector() == Ops[1].getValueType().isVector() && 8461 "STRICT_FP_EXTEND result type should be vector iff the operand " 8462 "type is vector!"); 8463 assert((!VTList.VTs[0].isVector() || 8464 VTList.VTs[0].getVectorNumElements() == 8465 Ops[1].getValueType().getVectorNumElements()) && 8466 "Vector element count mismatch!"); 8467 assert(Ops[1].getValueType().bitsLT(VTList.VTs[0]) && 8468 "Invalid fpext node, dst <= src!"); 8469 break; 8470 case ISD::STRICT_FP_ROUND: 8471 assert(VTList.NumVTs == 2 && Ops.size() == 3 && "Invalid STRICT_FP_ROUND!"); 8472 assert(VTList.VTs[0].isVector() == Ops[1].getValueType().isVector() && 8473 "STRICT_FP_ROUND result type should be vector iff the operand " 8474 "type is vector!"); 8475 assert((!VTList.VTs[0].isVector() || 8476 VTList.VTs[0].getVectorNumElements() == 8477 Ops[1].getValueType().getVectorNumElements()) && 8478 "Vector element count mismatch!"); 8479 assert(VTList.VTs[0].isFloatingPoint() && 8480 Ops[1].getValueType().isFloatingPoint() && 8481 VTList.VTs[0].bitsLT(Ops[1].getValueType()) && 8482 isa<ConstantSDNode>(Ops[2]) && 8483 (cast<ConstantSDNode>(Ops[2])->getZExtValue() == 0 || 8484 cast<ConstantSDNode>(Ops[2])->getZExtValue() == 1) && 8485 "Invalid STRICT_FP_ROUND!"); 8486 break; 8487 #if 0 8488 // FIXME: figure out how to safely handle things like 8489 // int foo(int x) { return 1 << (x & 255); } 8490 // int bar() { return foo(256); } 8491 case ISD::SRA_PARTS: 8492 case ISD::SRL_PARTS: 8493 case ISD::SHL_PARTS: 8494 if (N3.getOpcode() == ISD::SIGN_EXTEND_INREG && 8495 cast<VTSDNode>(N3.getOperand(1))->getVT() != MVT::i1) 8496 return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0)); 8497 else if (N3.getOpcode() == ISD::AND) 8498 if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(N3.getOperand(1))) { 8499 // If the and is only masking out bits that cannot effect the shift, 8500 // eliminate the and. 8501 unsigned NumBits = VT.getScalarSizeInBits()*2; 8502 if ((AndRHS->getValue() & (NumBits-1)) == NumBits-1) 8503 return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0)); 8504 } 8505 break; 8506 #endif 8507 } 8508 8509 // Memoize the node unless it returns a flag. 8510 SDNode *N; 8511 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 8512 FoldingSetNodeID ID; 8513 AddNodeIDNode(ID, Opcode, VTList, Ops); 8514 void *IP = nullptr; 8515 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) 8516 return SDValue(E, 0); 8517 8518 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTList); 8519 createOperands(N, Ops); 8520 CSEMap.InsertNode(N, IP); 8521 } else { 8522 N = newSDNode<SDNode>(Opcode, DL.getIROrder(), DL.getDebugLoc(), VTList); 8523 createOperands(N, Ops); 8524 } 8525 8526 N->setFlags(Flags); 8527 InsertNode(N); 8528 SDValue V(N, 0); 8529 NewSDValueDbgMsg(V, "Creating new node: ", this); 8530 return V; 8531 } 8532 8533 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, 8534 SDVTList VTList) { 8535 return getNode(Opcode, DL, VTList, None); 8536 } 8537 8538 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8539 SDValue N1) { 8540 SDValue Ops[] = { N1 }; 8541 return getNode(Opcode, DL, VTList, Ops); 8542 } 8543 8544 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8545 SDValue N1, SDValue N2) { 8546 SDValue Ops[] = { N1, N2 }; 8547 return getNode(Opcode, DL, VTList, Ops); 8548 } 8549 8550 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8551 SDValue N1, SDValue N2, SDValue N3) { 8552 SDValue Ops[] = { N1, N2, N3 }; 8553 return getNode(Opcode, DL, VTList, Ops); 8554 } 8555 8556 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8557 SDValue N1, SDValue N2, SDValue N3, SDValue N4) { 8558 SDValue Ops[] = { N1, N2, N3, N4 }; 8559 return getNode(Opcode, DL, VTList, Ops); 8560 } 8561 8562 SDValue SelectionDAG::getNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList, 8563 SDValue N1, SDValue N2, SDValue N3, SDValue N4, 8564 SDValue N5) { 8565 SDValue Ops[] = { N1, N2, N3, N4, N5 }; 8566 return getNode(Opcode, DL, VTList, Ops); 8567 } 8568 8569 SDVTList SelectionDAG::getVTList(EVT VT) { 8570 return makeVTList(SDNode::getValueTypeList(VT), 1); 8571 } 8572 8573 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2) { 8574 FoldingSetNodeID ID; 8575 ID.AddInteger(2U); 8576 ID.AddInteger(VT1.getRawBits()); 8577 ID.AddInteger(VT2.getRawBits()); 8578 8579 void *IP = nullptr; 8580 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 8581 if (!Result) { 8582 EVT *Array = Allocator.Allocate<EVT>(2); 8583 Array[0] = VT1; 8584 Array[1] = VT2; 8585 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 2); 8586 VTListMap.InsertNode(Result, IP); 8587 } 8588 return Result->getSDVTList(); 8589 } 8590 8591 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3) { 8592 FoldingSetNodeID ID; 8593 ID.AddInteger(3U); 8594 ID.AddInteger(VT1.getRawBits()); 8595 ID.AddInteger(VT2.getRawBits()); 8596 ID.AddInteger(VT3.getRawBits()); 8597 8598 void *IP = nullptr; 8599 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 8600 if (!Result) { 8601 EVT *Array = Allocator.Allocate<EVT>(3); 8602 Array[0] = VT1; 8603 Array[1] = VT2; 8604 Array[2] = VT3; 8605 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 3); 8606 VTListMap.InsertNode(Result, IP); 8607 } 8608 return Result->getSDVTList(); 8609 } 8610 8611 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3, EVT VT4) { 8612 FoldingSetNodeID ID; 8613 ID.AddInteger(4U); 8614 ID.AddInteger(VT1.getRawBits()); 8615 ID.AddInteger(VT2.getRawBits()); 8616 ID.AddInteger(VT3.getRawBits()); 8617 ID.AddInteger(VT4.getRawBits()); 8618 8619 void *IP = nullptr; 8620 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 8621 if (!Result) { 8622 EVT *Array = Allocator.Allocate<EVT>(4); 8623 Array[0] = VT1; 8624 Array[1] = VT2; 8625 Array[2] = VT3; 8626 Array[3] = VT4; 8627 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, 4); 8628 VTListMap.InsertNode(Result, IP); 8629 } 8630 return Result->getSDVTList(); 8631 } 8632 8633 SDVTList SelectionDAG::getVTList(ArrayRef<EVT> VTs) { 8634 unsigned NumVTs = VTs.size(); 8635 FoldingSetNodeID ID; 8636 ID.AddInteger(NumVTs); 8637 for (unsigned index = 0; index < NumVTs; index++) { 8638 ID.AddInteger(VTs[index].getRawBits()); 8639 } 8640 8641 void *IP = nullptr; 8642 SDVTListNode *Result = VTListMap.FindNodeOrInsertPos(ID, IP); 8643 if (!Result) { 8644 EVT *Array = Allocator.Allocate<EVT>(NumVTs); 8645 llvm::copy(VTs, Array); 8646 Result = new (Allocator) SDVTListNode(ID.Intern(Allocator), Array, NumVTs); 8647 VTListMap.InsertNode(Result, IP); 8648 } 8649 return Result->getSDVTList(); 8650 } 8651 8652 8653 /// UpdateNodeOperands - *Mutate* the specified node in-place to have the 8654 /// specified operands. If the resultant node already exists in the DAG, 8655 /// this does not modify the specified node, instead it returns the node that 8656 /// already exists. If the resultant node does not exist in the DAG, the 8657 /// input node is returned. As a degenerate case, if you specify the same 8658 /// input operands as the node already has, the input node is returned. 8659 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op) { 8660 assert(N->getNumOperands() == 1 && "Update with wrong number of operands"); 8661 8662 // Check to see if there is no change. 8663 if (Op == N->getOperand(0)) return N; 8664 8665 // See if the modified node already exists. 8666 void *InsertPos = nullptr; 8667 if (SDNode *Existing = FindModifiedNodeSlot(N, Op, InsertPos)) 8668 return Existing; 8669 8670 // Nope it doesn't. Remove the node from its current place in the maps. 8671 if (InsertPos) 8672 if (!RemoveNodeFromCSEMaps(N)) 8673 InsertPos = nullptr; 8674 8675 // Now we update the operands. 8676 N->OperandList[0].set(Op); 8677 8678 updateDivergence(N); 8679 // If this gets put into a CSE map, add it. 8680 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 8681 return N; 8682 } 8683 8684 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2) { 8685 assert(N->getNumOperands() == 2 && "Update with wrong number of operands"); 8686 8687 // Check to see if there is no change. 8688 if (Op1 == N->getOperand(0) && Op2 == N->getOperand(1)) 8689 return N; // No operands changed, just return the input node. 8690 8691 // See if the modified node already exists. 8692 void *InsertPos = nullptr; 8693 if (SDNode *Existing = FindModifiedNodeSlot(N, Op1, Op2, InsertPos)) 8694 return Existing; 8695 8696 // Nope it doesn't. Remove the node from its current place in the maps. 8697 if (InsertPos) 8698 if (!RemoveNodeFromCSEMaps(N)) 8699 InsertPos = nullptr; 8700 8701 // Now we update the operands. 8702 if (N->OperandList[0] != Op1) 8703 N->OperandList[0].set(Op1); 8704 if (N->OperandList[1] != Op2) 8705 N->OperandList[1].set(Op2); 8706 8707 updateDivergence(N); 8708 // If this gets put into a CSE map, add it. 8709 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 8710 return N; 8711 } 8712 8713 SDNode *SelectionDAG:: 8714 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, SDValue Op3) { 8715 SDValue Ops[] = { Op1, Op2, Op3 }; 8716 return UpdateNodeOperands(N, Ops); 8717 } 8718 8719 SDNode *SelectionDAG:: 8720 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, 8721 SDValue Op3, SDValue Op4) { 8722 SDValue Ops[] = { Op1, Op2, Op3, Op4 }; 8723 return UpdateNodeOperands(N, Ops); 8724 } 8725 8726 SDNode *SelectionDAG:: 8727 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, 8728 SDValue Op3, SDValue Op4, SDValue Op5) { 8729 SDValue Ops[] = { Op1, Op2, Op3, Op4, Op5 }; 8730 return UpdateNodeOperands(N, Ops); 8731 } 8732 8733 SDNode *SelectionDAG:: 8734 UpdateNodeOperands(SDNode *N, ArrayRef<SDValue> Ops) { 8735 unsigned NumOps = Ops.size(); 8736 assert(N->getNumOperands() == NumOps && 8737 "Update with wrong number of operands"); 8738 8739 // If no operands changed just return the input node. 8740 if (std::equal(Ops.begin(), Ops.end(), N->op_begin())) 8741 return N; 8742 8743 // See if the modified node already exists. 8744 void *InsertPos = nullptr; 8745 if (SDNode *Existing = FindModifiedNodeSlot(N, Ops, InsertPos)) 8746 return Existing; 8747 8748 // Nope it doesn't. Remove the node from its current place in the maps. 8749 if (InsertPos) 8750 if (!RemoveNodeFromCSEMaps(N)) 8751 InsertPos = nullptr; 8752 8753 // Now we update the operands. 8754 for (unsigned i = 0; i != NumOps; ++i) 8755 if (N->OperandList[i] != Ops[i]) 8756 N->OperandList[i].set(Ops[i]); 8757 8758 updateDivergence(N); 8759 // If this gets put into a CSE map, add it. 8760 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 8761 return N; 8762 } 8763 8764 /// DropOperands - Release the operands and set this node to have 8765 /// zero operands. 8766 void SDNode::DropOperands() { 8767 // Unlike the code in MorphNodeTo that does this, we don't need to 8768 // watch for dead nodes here. 8769 for (op_iterator I = op_begin(), E = op_end(); I != E; ) { 8770 SDUse &Use = *I++; 8771 Use.set(SDValue()); 8772 } 8773 } 8774 8775 void SelectionDAG::setNodeMemRefs(MachineSDNode *N, 8776 ArrayRef<MachineMemOperand *> NewMemRefs) { 8777 if (NewMemRefs.empty()) { 8778 N->clearMemRefs(); 8779 return; 8780 } 8781 8782 // Check if we can avoid allocating by storing a single reference directly. 8783 if (NewMemRefs.size() == 1) { 8784 N->MemRefs = NewMemRefs[0]; 8785 N->NumMemRefs = 1; 8786 return; 8787 } 8788 8789 MachineMemOperand **MemRefsBuffer = 8790 Allocator.template Allocate<MachineMemOperand *>(NewMemRefs.size()); 8791 llvm::copy(NewMemRefs, MemRefsBuffer); 8792 N->MemRefs = MemRefsBuffer; 8793 N->NumMemRefs = static_cast<int>(NewMemRefs.size()); 8794 } 8795 8796 /// SelectNodeTo - These are wrappers around MorphNodeTo that accept a 8797 /// machine opcode. 8798 /// 8799 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8800 EVT VT) { 8801 SDVTList VTs = getVTList(VT); 8802 return SelectNodeTo(N, MachineOpc, VTs, None); 8803 } 8804 8805 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8806 EVT VT, SDValue Op1) { 8807 SDVTList VTs = getVTList(VT); 8808 SDValue Ops[] = { Op1 }; 8809 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8810 } 8811 8812 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8813 EVT VT, SDValue Op1, 8814 SDValue Op2) { 8815 SDVTList VTs = getVTList(VT); 8816 SDValue Ops[] = { Op1, Op2 }; 8817 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8818 } 8819 8820 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8821 EVT VT, SDValue Op1, 8822 SDValue Op2, SDValue Op3) { 8823 SDVTList VTs = getVTList(VT); 8824 SDValue Ops[] = { Op1, Op2, Op3 }; 8825 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8826 } 8827 8828 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8829 EVT VT, ArrayRef<SDValue> Ops) { 8830 SDVTList VTs = getVTList(VT); 8831 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8832 } 8833 8834 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8835 EVT VT1, EVT VT2, ArrayRef<SDValue> Ops) { 8836 SDVTList VTs = getVTList(VT1, VT2); 8837 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8838 } 8839 8840 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8841 EVT VT1, EVT VT2) { 8842 SDVTList VTs = getVTList(VT1, VT2); 8843 return SelectNodeTo(N, MachineOpc, VTs, None); 8844 } 8845 8846 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8847 EVT VT1, EVT VT2, EVT VT3, 8848 ArrayRef<SDValue> Ops) { 8849 SDVTList VTs = getVTList(VT1, VT2, VT3); 8850 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8851 } 8852 8853 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8854 EVT VT1, EVT VT2, 8855 SDValue Op1, SDValue Op2) { 8856 SDVTList VTs = getVTList(VT1, VT2); 8857 SDValue Ops[] = { Op1, Op2 }; 8858 return SelectNodeTo(N, MachineOpc, VTs, Ops); 8859 } 8860 8861 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 8862 SDVTList VTs,ArrayRef<SDValue> Ops) { 8863 SDNode *New = MorphNodeTo(N, ~MachineOpc, VTs, Ops); 8864 // Reset the NodeID to -1. 8865 New->setNodeId(-1); 8866 if (New != N) { 8867 ReplaceAllUsesWith(N, New); 8868 RemoveDeadNode(N); 8869 } 8870 return New; 8871 } 8872 8873 /// UpdateSDLocOnMergeSDNode - If the opt level is -O0 then it throws away 8874 /// the line number information on the merged node since it is not possible to 8875 /// preserve the information that operation is associated with multiple lines. 8876 /// This will make the debugger working better at -O0, were there is a higher 8877 /// probability having other instructions associated with that line. 8878 /// 8879 /// For IROrder, we keep the smaller of the two 8880 SDNode *SelectionDAG::UpdateSDLocOnMergeSDNode(SDNode *N, const SDLoc &OLoc) { 8881 DebugLoc NLoc = N->getDebugLoc(); 8882 if (NLoc && OptLevel == CodeGenOpt::None && OLoc.getDebugLoc() != NLoc) { 8883 N->setDebugLoc(DebugLoc()); 8884 } 8885 unsigned Order = std::min(N->getIROrder(), OLoc.getIROrder()); 8886 N->setIROrder(Order); 8887 return N; 8888 } 8889 8890 /// MorphNodeTo - This *mutates* the specified node to have the specified 8891 /// return type, opcode, and operands. 8892 /// 8893 /// Note that MorphNodeTo returns the resultant node. If there is already a 8894 /// node of the specified opcode and operands, it returns that node instead of 8895 /// the current one. Note that the SDLoc need not be the same. 8896 /// 8897 /// Using MorphNodeTo is faster than creating a new node and swapping it in 8898 /// with ReplaceAllUsesWith both because it often avoids allocating a new 8899 /// node, and because it doesn't require CSE recalculation for any of 8900 /// the node's users. 8901 /// 8902 /// However, note that MorphNodeTo recursively deletes dead nodes from the DAG. 8903 /// As a consequence it isn't appropriate to use from within the DAG combiner or 8904 /// the legalizer which maintain worklists that would need to be updated when 8905 /// deleting things. 8906 SDNode *SelectionDAG::MorphNodeTo(SDNode *N, unsigned Opc, 8907 SDVTList VTs, ArrayRef<SDValue> Ops) { 8908 // If an identical node already exists, use it. 8909 void *IP = nullptr; 8910 if (VTs.VTs[VTs.NumVTs-1] != MVT::Glue) { 8911 FoldingSetNodeID ID; 8912 AddNodeIDNode(ID, Opc, VTs, Ops); 8913 if (SDNode *ON = FindNodeOrInsertPos(ID, SDLoc(N), IP)) 8914 return UpdateSDLocOnMergeSDNode(ON, SDLoc(N)); 8915 } 8916 8917 if (!RemoveNodeFromCSEMaps(N)) 8918 IP = nullptr; 8919 8920 // Start the morphing. 8921 N->NodeType = Opc; 8922 N->ValueList = VTs.VTs; 8923 N->NumValues = VTs.NumVTs; 8924 8925 // Clear the operands list, updating used nodes to remove this from their 8926 // use list. Keep track of any operands that become dead as a result. 8927 SmallPtrSet<SDNode*, 16> DeadNodeSet; 8928 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) { 8929 SDUse &Use = *I++; 8930 SDNode *Used = Use.getNode(); 8931 Use.set(SDValue()); 8932 if (Used->use_empty()) 8933 DeadNodeSet.insert(Used); 8934 } 8935 8936 // For MachineNode, initialize the memory references information. 8937 if (MachineSDNode *MN = dyn_cast<MachineSDNode>(N)) 8938 MN->clearMemRefs(); 8939 8940 // Swap for an appropriately sized array from the recycler. 8941 removeOperands(N); 8942 createOperands(N, Ops); 8943 8944 // Delete any nodes that are still dead after adding the uses for the 8945 // new operands. 8946 if (!DeadNodeSet.empty()) { 8947 SmallVector<SDNode *, 16> DeadNodes; 8948 for (SDNode *N : DeadNodeSet) 8949 if (N->use_empty()) 8950 DeadNodes.push_back(N); 8951 RemoveDeadNodes(DeadNodes); 8952 } 8953 8954 if (IP) 8955 CSEMap.InsertNode(N, IP); // Memoize the new node. 8956 return N; 8957 } 8958 8959 SDNode* SelectionDAG::mutateStrictFPToFP(SDNode *Node) { 8960 unsigned OrigOpc = Node->getOpcode(); 8961 unsigned NewOpc; 8962 switch (OrigOpc) { 8963 default: 8964 llvm_unreachable("mutateStrictFPToFP called with unexpected opcode!"); 8965 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 8966 case ISD::STRICT_##DAGN: NewOpc = ISD::DAGN; break; 8967 #define CMP_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 8968 case ISD::STRICT_##DAGN: NewOpc = ISD::SETCC; break; 8969 #include "llvm/IR/ConstrainedOps.def" 8970 } 8971 8972 assert(Node->getNumValues() == 2 && "Unexpected number of results!"); 8973 8974 // We're taking this node out of the chain, so we need to re-link things. 8975 SDValue InputChain = Node->getOperand(0); 8976 SDValue OutputChain = SDValue(Node, 1); 8977 ReplaceAllUsesOfValueWith(OutputChain, InputChain); 8978 8979 SmallVector<SDValue, 3> Ops; 8980 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) 8981 Ops.push_back(Node->getOperand(i)); 8982 8983 SDVTList VTs = getVTList(Node->getValueType(0)); 8984 SDNode *Res = MorphNodeTo(Node, NewOpc, VTs, Ops); 8985 8986 // MorphNodeTo can operate in two ways: if an existing node with the 8987 // specified operands exists, it can just return it. Otherwise, it 8988 // updates the node in place to have the requested operands. 8989 if (Res == Node) { 8990 // If we updated the node in place, reset the node ID. To the isel, 8991 // this should be just like a newly allocated machine node. 8992 Res->setNodeId(-1); 8993 } else { 8994 ReplaceAllUsesWith(Node, Res); 8995 RemoveDeadNode(Node); 8996 } 8997 8998 return Res; 8999 } 9000 9001 /// getMachineNode - These are used for target selectors to create a new node 9002 /// with specified return type(s), MachineInstr opcode, and operands. 9003 /// 9004 /// Note that getMachineNode returns the resultant node. If there is already a 9005 /// node of the specified opcode and operands, it returns that node instead of 9006 /// the current one. 9007 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9008 EVT VT) { 9009 SDVTList VTs = getVTList(VT); 9010 return getMachineNode(Opcode, dl, VTs, None); 9011 } 9012 9013 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9014 EVT VT, SDValue Op1) { 9015 SDVTList VTs = getVTList(VT); 9016 SDValue Ops[] = { Op1 }; 9017 return getMachineNode(Opcode, dl, VTs, Ops); 9018 } 9019 9020 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9021 EVT VT, SDValue Op1, SDValue Op2) { 9022 SDVTList VTs = getVTList(VT); 9023 SDValue Ops[] = { Op1, Op2 }; 9024 return getMachineNode(Opcode, dl, VTs, Ops); 9025 } 9026 9027 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9028 EVT VT, SDValue Op1, SDValue Op2, 9029 SDValue Op3) { 9030 SDVTList VTs = getVTList(VT); 9031 SDValue Ops[] = { Op1, Op2, Op3 }; 9032 return getMachineNode(Opcode, dl, VTs, Ops); 9033 } 9034 9035 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9036 EVT VT, ArrayRef<SDValue> Ops) { 9037 SDVTList VTs = getVTList(VT); 9038 return getMachineNode(Opcode, dl, VTs, Ops); 9039 } 9040 9041 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9042 EVT VT1, EVT VT2, SDValue Op1, 9043 SDValue Op2) { 9044 SDVTList VTs = getVTList(VT1, VT2); 9045 SDValue Ops[] = { Op1, Op2 }; 9046 return getMachineNode(Opcode, dl, VTs, Ops); 9047 } 9048 9049 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9050 EVT VT1, EVT VT2, SDValue Op1, 9051 SDValue Op2, SDValue Op3) { 9052 SDVTList VTs = getVTList(VT1, VT2); 9053 SDValue Ops[] = { Op1, Op2, Op3 }; 9054 return getMachineNode(Opcode, dl, VTs, Ops); 9055 } 9056 9057 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9058 EVT VT1, EVT VT2, 9059 ArrayRef<SDValue> Ops) { 9060 SDVTList VTs = getVTList(VT1, VT2); 9061 return getMachineNode(Opcode, dl, VTs, Ops); 9062 } 9063 9064 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9065 EVT VT1, EVT VT2, EVT VT3, 9066 SDValue Op1, SDValue Op2) { 9067 SDVTList VTs = getVTList(VT1, VT2, VT3); 9068 SDValue Ops[] = { Op1, Op2 }; 9069 return getMachineNode(Opcode, dl, VTs, Ops); 9070 } 9071 9072 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9073 EVT VT1, EVT VT2, EVT VT3, 9074 SDValue Op1, SDValue Op2, 9075 SDValue Op3) { 9076 SDVTList VTs = getVTList(VT1, VT2, VT3); 9077 SDValue Ops[] = { Op1, Op2, Op3 }; 9078 return getMachineNode(Opcode, dl, VTs, Ops); 9079 } 9080 9081 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9082 EVT VT1, EVT VT2, EVT VT3, 9083 ArrayRef<SDValue> Ops) { 9084 SDVTList VTs = getVTList(VT1, VT2, VT3); 9085 return getMachineNode(Opcode, dl, VTs, Ops); 9086 } 9087 9088 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &dl, 9089 ArrayRef<EVT> ResultTys, 9090 ArrayRef<SDValue> Ops) { 9091 SDVTList VTs = getVTList(ResultTys); 9092 return getMachineNode(Opcode, dl, VTs, Ops); 9093 } 9094 9095 MachineSDNode *SelectionDAG::getMachineNode(unsigned Opcode, const SDLoc &DL, 9096 SDVTList VTs, 9097 ArrayRef<SDValue> Ops) { 9098 bool DoCSE = VTs.VTs[VTs.NumVTs-1] != MVT::Glue; 9099 MachineSDNode *N; 9100 void *IP = nullptr; 9101 9102 if (DoCSE) { 9103 FoldingSetNodeID ID; 9104 AddNodeIDNode(ID, ~Opcode, VTs, Ops); 9105 IP = nullptr; 9106 if (SDNode *E = FindNodeOrInsertPos(ID, DL, IP)) { 9107 return cast<MachineSDNode>(UpdateSDLocOnMergeSDNode(E, DL)); 9108 } 9109 } 9110 9111 // Allocate a new MachineSDNode. 9112 N = newSDNode<MachineSDNode>(~Opcode, DL.getIROrder(), DL.getDebugLoc(), VTs); 9113 createOperands(N, Ops); 9114 9115 if (DoCSE) 9116 CSEMap.InsertNode(N, IP); 9117 9118 InsertNode(N); 9119 NewSDValueDbgMsg(SDValue(N, 0), "Creating new machine node: ", this); 9120 return N; 9121 } 9122 9123 /// getTargetExtractSubreg - A convenience function for creating 9124 /// TargetOpcode::EXTRACT_SUBREG nodes. 9125 SDValue SelectionDAG::getTargetExtractSubreg(int SRIdx, const SDLoc &DL, EVT VT, 9126 SDValue Operand) { 9127 SDValue SRIdxVal = getTargetConstant(SRIdx, DL, MVT::i32); 9128 SDNode *Subreg = getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, 9129 VT, Operand, SRIdxVal); 9130 return SDValue(Subreg, 0); 9131 } 9132 9133 /// getTargetInsertSubreg - A convenience function for creating 9134 /// TargetOpcode::INSERT_SUBREG nodes. 9135 SDValue SelectionDAG::getTargetInsertSubreg(int SRIdx, const SDLoc &DL, EVT VT, 9136 SDValue Operand, SDValue Subreg) { 9137 SDValue SRIdxVal = getTargetConstant(SRIdx, DL, MVT::i32); 9138 SDNode *Result = getMachineNode(TargetOpcode::INSERT_SUBREG, DL, 9139 VT, Operand, Subreg, SRIdxVal); 9140 return SDValue(Result, 0); 9141 } 9142 9143 /// getNodeIfExists - Get the specified node if it's already available, or 9144 /// else return NULL. 9145 SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList, 9146 ArrayRef<SDValue> Ops) { 9147 SDNodeFlags Flags; 9148 if (Inserter) 9149 Flags = Inserter->getFlags(); 9150 return getNodeIfExists(Opcode, VTList, Ops, Flags); 9151 } 9152 9153 SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList, 9154 ArrayRef<SDValue> Ops, 9155 const SDNodeFlags Flags) { 9156 if (VTList.VTs[VTList.NumVTs - 1] != MVT::Glue) { 9157 FoldingSetNodeID ID; 9158 AddNodeIDNode(ID, Opcode, VTList, Ops); 9159 void *IP = nullptr; 9160 if (SDNode *E = FindNodeOrInsertPos(ID, SDLoc(), IP)) { 9161 E->intersectFlagsWith(Flags); 9162 return E; 9163 } 9164 } 9165 return nullptr; 9166 } 9167 9168 /// doesNodeExist - Check if a node exists without modifying its flags. 9169 bool SelectionDAG::doesNodeExist(unsigned Opcode, SDVTList VTList, 9170 ArrayRef<SDValue> Ops) { 9171 if (VTList.VTs[VTList.NumVTs - 1] != MVT::Glue) { 9172 FoldingSetNodeID ID; 9173 AddNodeIDNode(ID, Opcode, VTList, Ops); 9174 void *IP = nullptr; 9175 if (FindNodeOrInsertPos(ID, SDLoc(), IP)) 9176 return true; 9177 } 9178 return false; 9179 } 9180 9181 /// getDbgValue - Creates a SDDbgValue node. 9182 /// 9183 /// SDNode 9184 SDDbgValue *SelectionDAG::getDbgValue(DIVariable *Var, DIExpression *Expr, 9185 SDNode *N, unsigned R, bool IsIndirect, 9186 const DebugLoc &DL, unsigned O) { 9187 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9188 "Expected inlined-at fields to agree"); 9189 return new (DbgInfo->getAlloc()) 9190 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, SDDbgOperand::fromNode(N, R), 9191 {}, IsIndirect, DL, O, 9192 /*IsVariadic=*/false); 9193 } 9194 9195 /// Constant 9196 SDDbgValue *SelectionDAG::getConstantDbgValue(DIVariable *Var, 9197 DIExpression *Expr, 9198 const Value *C, 9199 const DebugLoc &DL, unsigned O) { 9200 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9201 "Expected inlined-at fields to agree"); 9202 return new (DbgInfo->getAlloc()) 9203 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, SDDbgOperand::fromConst(C), {}, 9204 /*IsIndirect=*/false, DL, O, 9205 /*IsVariadic=*/false); 9206 } 9207 9208 /// FrameIndex 9209 SDDbgValue *SelectionDAG::getFrameIndexDbgValue(DIVariable *Var, 9210 DIExpression *Expr, unsigned FI, 9211 bool IsIndirect, 9212 const DebugLoc &DL, 9213 unsigned O) { 9214 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9215 "Expected inlined-at fields to agree"); 9216 return getFrameIndexDbgValue(Var, Expr, FI, {}, IsIndirect, DL, O); 9217 } 9218 9219 /// FrameIndex with dependencies 9220 SDDbgValue *SelectionDAG::getFrameIndexDbgValue(DIVariable *Var, 9221 DIExpression *Expr, unsigned FI, 9222 ArrayRef<SDNode *> Dependencies, 9223 bool IsIndirect, 9224 const DebugLoc &DL, 9225 unsigned O) { 9226 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9227 "Expected inlined-at fields to agree"); 9228 return new (DbgInfo->getAlloc()) 9229 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, SDDbgOperand::fromFrameIdx(FI), 9230 Dependencies, IsIndirect, DL, O, 9231 /*IsVariadic=*/false); 9232 } 9233 9234 /// VReg 9235 SDDbgValue *SelectionDAG::getVRegDbgValue(DIVariable *Var, DIExpression *Expr, 9236 unsigned VReg, bool IsIndirect, 9237 const DebugLoc &DL, unsigned O) { 9238 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9239 "Expected inlined-at fields to agree"); 9240 return new (DbgInfo->getAlloc()) 9241 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, SDDbgOperand::fromVReg(VReg), 9242 {}, IsIndirect, DL, O, 9243 /*IsVariadic=*/false); 9244 } 9245 9246 SDDbgValue *SelectionDAG::getDbgValueList(DIVariable *Var, DIExpression *Expr, 9247 ArrayRef<SDDbgOperand> Locs, 9248 ArrayRef<SDNode *> Dependencies, 9249 bool IsIndirect, const DebugLoc &DL, 9250 unsigned O, bool IsVariadic) { 9251 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && 9252 "Expected inlined-at fields to agree"); 9253 return new (DbgInfo->getAlloc()) 9254 SDDbgValue(DbgInfo->getAlloc(), Var, Expr, Locs, Dependencies, IsIndirect, 9255 DL, O, IsVariadic); 9256 } 9257 9258 void SelectionDAG::transferDbgValues(SDValue From, SDValue To, 9259 unsigned OffsetInBits, unsigned SizeInBits, 9260 bool InvalidateDbg) { 9261 SDNode *FromNode = From.getNode(); 9262 SDNode *ToNode = To.getNode(); 9263 assert(FromNode && ToNode && "Can't modify dbg values"); 9264 9265 // PR35338 9266 // TODO: assert(From != To && "Redundant dbg value transfer"); 9267 // TODO: assert(FromNode != ToNode && "Intranode dbg value transfer"); 9268 if (From == To || FromNode == ToNode) 9269 return; 9270 9271 if (!FromNode->getHasDebugValue()) 9272 return; 9273 9274 SDDbgOperand FromLocOp = 9275 SDDbgOperand::fromNode(From.getNode(), From.getResNo()); 9276 SDDbgOperand ToLocOp = SDDbgOperand::fromNode(To.getNode(), To.getResNo()); 9277 9278 SmallVector<SDDbgValue *, 2> ClonedDVs; 9279 for (SDDbgValue *Dbg : GetDbgValues(FromNode)) { 9280 if (Dbg->isInvalidated()) 9281 continue; 9282 9283 // TODO: assert(!Dbg->isInvalidated() && "Transfer of invalid dbg value"); 9284 9285 // Create a new location ops vector that is equal to the old vector, but 9286 // with each instance of FromLocOp replaced with ToLocOp. 9287 bool Changed = false; 9288 auto NewLocOps = Dbg->copyLocationOps(); 9289 std::replace_if( 9290 NewLocOps.begin(), NewLocOps.end(), 9291 [&Changed, FromLocOp](const SDDbgOperand &Op) { 9292 bool Match = Op == FromLocOp; 9293 Changed |= Match; 9294 return Match; 9295 }, 9296 ToLocOp); 9297 // Ignore this SDDbgValue if we didn't find a matching location. 9298 if (!Changed) 9299 continue; 9300 9301 DIVariable *Var = Dbg->getVariable(); 9302 auto *Expr = Dbg->getExpression(); 9303 // If a fragment is requested, update the expression. 9304 if (SizeInBits) { 9305 // When splitting a larger (e.g., sign-extended) value whose 9306 // lower bits are described with an SDDbgValue, do not attempt 9307 // to transfer the SDDbgValue to the upper bits. 9308 if (auto FI = Expr->getFragmentInfo()) 9309 if (OffsetInBits + SizeInBits > FI->SizeInBits) 9310 continue; 9311 auto Fragment = DIExpression::createFragmentExpression(Expr, OffsetInBits, 9312 SizeInBits); 9313 if (!Fragment) 9314 continue; 9315 Expr = *Fragment; 9316 } 9317 9318 auto AdditionalDependencies = Dbg->getAdditionalDependencies(); 9319 // Clone the SDDbgValue and move it to To. 9320 SDDbgValue *Clone = getDbgValueList( 9321 Var, Expr, NewLocOps, AdditionalDependencies, Dbg->isIndirect(), 9322 Dbg->getDebugLoc(), std::max(ToNode->getIROrder(), Dbg->getOrder()), 9323 Dbg->isVariadic()); 9324 ClonedDVs.push_back(Clone); 9325 9326 if (InvalidateDbg) { 9327 // Invalidate value and indicate the SDDbgValue should not be emitted. 9328 Dbg->setIsInvalidated(); 9329 Dbg->setIsEmitted(); 9330 } 9331 } 9332 9333 for (SDDbgValue *Dbg : ClonedDVs) { 9334 assert(is_contained(Dbg->getSDNodes(), ToNode) && 9335 "Transferred DbgValues should depend on the new SDNode"); 9336 AddDbgValue(Dbg, false); 9337 } 9338 } 9339 9340 void SelectionDAG::salvageDebugInfo(SDNode &N) { 9341 if (!N.getHasDebugValue()) 9342 return; 9343 9344 SmallVector<SDDbgValue *, 2> ClonedDVs; 9345 for (auto DV : GetDbgValues(&N)) { 9346 if (DV->isInvalidated()) 9347 continue; 9348 switch (N.getOpcode()) { 9349 default: 9350 break; 9351 case ISD::ADD: 9352 SDValue N0 = N.getOperand(0); 9353 SDValue N1 = N.getOperand(1); 9354 if (!isConstantIntBuildVectorOrConstantInt(N0) && 9355 isConstantIntBuildVectorOrConstantInt(N1)) { 9356 uint64_t Offset = N.getConstantOperandVal(1); 9357 9358 // Rewrite an ADD constant node into a DIExpression. Since we are 9359 // performing arithmetic to compute the variable's *value* in the 9360 // DIExpression, we need to mark the expression with a 9361 // DW_OP_stack_value. 9362 auto *DIExpr = DV->getExpression(); 9363 auto NewLocOps = DV->copyLocationOps(); 9364 bool Changed = false; 9365 for (size_t i = 0; i < NewLocOps.size(); ++i) { 9366 // We're not given a ResNo to compare against because the whole 9367 // node is going away. We know that any ISD::ADD only has one 9368 // result, so we can assume any node match is using the result. 9369 if (NewLocOps[i].getKind() != SDDbgOperand::SDNODE || 9370 NewLocOps[i].getSDNode() != &N) 9371 continue; 9372 NewLocOps[i] = SDDbgOperand::fromNode(N0.getNode(), N0.getResNo()); 9373 SmallVector<uint64_t, 3> ExprOps; 9374 DIExpression::appendOffset(ExprOps, Offset); 9375 DIExpr = DIExpression::appendOpsToArg(DIExpr, ExprOps, i, true); 9376 Changed = true; 9377 } 9378 (void)Changed; 9379 assert(Changed && "Salvage target doesn't use N"); 9380 9381 auto AdditionalDependencies = DV->getAdditionalDependencies(); 9382 SDDbgValue *Clone = getDbgValueList(DV->getVariable(), DIExpr, 9383 NewLocOps, AdditionalDependencies, 9384 DV->isIndirect(), DV->getDebugLoc(), 9385 DV->getOrder(), DV->isVariadic()); 9386 ClonedDVs.push_back(Clone); 9387 DV->setIsInvalidated(); 9388 DV->setIsEmitted(); 9389 LLVM_DEBUG(dbgs() << "SALVAGE: Rewriting"; 9390 N0.getNode()->dumprFull(this); 9391 dbgs() << " into " << *DIExpr << '\n'); 9392 } 9393 } 9394 } 9395 9396 for (SDDbgValue *Dbg : ClonedDVs) { 9397 assert(!Dbg->getSDNodes().empty() && 9398 "Salvaged DbgValue should depend on a new SDNode"); 9399 AddDbgValue(Dbg, false); 9400 } 9401 } 9402 9403 /// Creates a SDDbgLabel node. 9404 SDDbgLabel *SelectionDAG::getDbgLabel(DILabel *Label, 9405 const DebugLoc &DL, unsigned O) { 9406 assert(cast<DILabel>(Label)->isValidLocationForIntrinsic(DL) && 9407 "Expected inlined-at fields to agree"); 9408 return new (DbgInfo->getAlloc()) SDDbgLabel(Label, DL, O); 9409 } 9410 9411 namespace { 9412 9413 /// RAUWUpdateListener - Helper for ReplaceAllUsesWith - When the node 9414 /// pointed to by a use iterator is deleted, increment the use iterator 9415 /// so that it doesn't dangle. 9416 /// 9417 class RAUWUpdateListener : public SelectionDAG::DAGUpdateListener { 9418 SDNode::use_iterator &UI; 9419 SDNode::use_iterator &UE; 9420 9421 void NodeDeleted(SDNode *N, SDNode *E) override { 9422 // Increment the iterator as needed. 9423 while (UI != UE && N == *UI) 9424 ++UI; 9425 } 9426 9427 public: 9428 RAUWUpdateListener(SelectionDAG &d, 9429 SDNode::use_iterator &ui, 9430 SDNode::use_iterator &ue) 9431 : SelectionDAG::DAGUpdateListener(d), UI(ui), UE(ue) {} 9432 }; 9433 9434 } // end anonymous namespace 9435 9436 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 9437 /// This can cause recursive merging of nodes in the DAG. 9438 /// 9439 /// This version assumes From has a single result value. 9440 /// 9441 void SelectionDAG::ReplaceAllUsesWith(SDValue FromN, SDValue To) { 9442 SDNode *From = FromN.getNode(); 9443 assert(From->getNumValues() == 1 && FromN.getResNo() == 0 && 9444 "Cannot replace with this method!"); 9445 assert(From != To.getNode() && "Cannot replace uses of with self"); 9446 9447 // Preserve Debug Values 9448 transferDbgValues(FromN, To); 9449 9450 // Iterate over all the existing uses of From. New uses will be added 9451 // to the beginning of the use list, which we avoid visiting. 9452 // This specifically avoids visiting uses of From that arise while the 9453 // replacement is happening, because any such uses would be the result 9454 // of CSE: If an existing node looks like From after one of its operands 9455 // is replaced by To, we don't want to replace of all its users with To 9456 // too. See PR3018 for more info. 9457 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 9458 RAUWUpdateListener Listener(*this, UI, UE); 9459 while (UI != UE) { 9460 SDNode *User = *UI; 9461 9462 // This node is about to morph, remove its old self from the CSE maps. 9463 RemoveNodeFromCSEMaps(User); 9464 9465 // A user can appear in a use list multiple times, and when this 9466 // happens the uses are usually next to each other in the list. 9467 // To help reduce the number of CSE recomputations, process all 9468 // the uses of this user that we can find this way. 9469 do { 9470 SDUse &Use = UI.getUse(); 9471 ++UI; 9472 Use.set(To); 9473 if (To->isDivergent() != From->isDivergent()) 9474 updateDivergence(User); 9475 } while (UI != UE && *UI == User); 9476 // Now that we have modified User, add it back to the CSE maps. If it 9477 // already exists there, recursively merge the results together. 9478 AddModifiedNodeToCSEMaps(User); 9479 } 9480 9481 // If we just RAUW'd the root, take note. 9482 if (FromN == getRoot()) 9483 setRoot(To); 9484 } 9485 9486 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 9487 /// This can cause recursive merging of nodes in the DAG. 9488 /// 9489 /// This version assumes that for each value of From, there is a 9490 /// corresponding value in To in the same position with the same type. 9491 /// 9492 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, SDNode *To) { 9493 #ifndef NDEBUG 9494 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 9495 assert((!From->hasAnyUseOfValue(i) || 9496 From->getValueType(i) == To->getValueType(i)) && 9497 "Cannot use this version of ReplaceAllUsesWith!"); 9498 #endif 9499 9500 // Handle the trivial case. 9501 if (From == To) 9502 return; 9503 9504 // Preserve Debug Info. Only do this if there's a use. 9505 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 9506 if (From->hasAnyUseOfValue(i)) { 9507 assert((i < To->getNumValues()) && "Invalid To location"); 9508 transferDbgValues(SDValue(From, i), SDValue(To, i)); 9509 } 9510 9511 // Iterate over just the existing users of From. See the comments in 9512 // the ReplaceAllUsesWith above. 9513 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 9514 RAUWUpdateListener Listener(*this, UI, UE); 9515 while (UI != UE) { 9516 SDNode *User = *UI; 9517 9518 // This node is about to morph, remove its old self from the CSE maps. 9519 RemoveNodeFromCSEMaps(User); 9520 9521 // A user can appear in a use list multiple times, and when this 9522 // happens the uses are usually next to each other in the list. 9523 // To help reduce the number of CSE recomputations, process all 9524 // the uses of this user that we can find this way. 9525 do { 9526 SDUse &Use = UI.getUse(); 9527 ++UI; 9528 Use.setNode(To); 9529 if (To->isDivergent() != From->isDivergent()) 9530 updateDivergence(User); 9531 } while (UI != UE && *UI == User); 9532 9533 // Now that we have modified User, add it back to the CSE maps. If it 9534 // already exists there, recursively merge the results together. 9535 AddModifiedNodeToCSEMaps(User); 9536 } 9537 9538 // If we just RAUW'd the root, take note. 9539 if (From == getRoot().getNode()) 9540 setRoot(SDValue(To, getRoot().getResNo())); 9541 } 9542 9543 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 9544 /// This can cause recursive merging of nodes in the DAG. 9545 /// 9546 /// This version can replace From with any result values. To must match the 9547 /// number and types of values returned by From. 9548 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, const SDValue *To) { 9549 if (From->getNumValues() == 1) // Handle the simple case efficiently. 9550 return ReplaceAllUsesWith(SDValue(From, 0), To[0]); 9551 9552 // Preserve Debug Info. 9553 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 9554 transferDbgValues(SDValue(From, i), To[i]); 9555 9556 // Iterate over just the existing users of From. See the comments in 9557 // the ReplaceAllUsesWith above. 9558 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 9559 RAUWUpdateListener Listener(*this, UI, UE); 9560 while (UI != UE) { 9561 SDNode *User = *UI; 9562 9563 // This node is about to morph, remove its old self from the CSE maps. 9564 RemoveNodeFromCSEMaps(User); 9565 9566 // A user can appear in a use list multiple times, and when this happens the 9567 // uses are usually next to each other in the list. To help reduce the 9568 // number of CSE and divergence recomputations, process all the uses of this 9569 // user that we can find this way. 9570 bool To_IsDivergent = false; 9571 do { 9572 SDUse &Use = UI.getUse(); 9573 const SDValue &ToOp = To[Use.getResNo()]; 9574 ++UI; 9575 Use.set(ToOp); 9576 To_IsDivergent |= ToOp->isDivergent(); 9577 } while (UI != UE && *UI == User); 9578 9579 if (To_IsDivergent != From->isDivergent()) 9580 updateDivergence(User); 9581 9582 // Now that we have modified User, add it back to the CSE maps. If it 9583 // already exists there, recursively merge the results together. 9584 AddModifiedNodeToCSEMaps(User); 9585 } 9586 9587 // If we just RAUW'd the root, take note. 9588 if (From == getRoot().getNode()) 9589 setRoot(SDValue(To[getRoot().getResNo()])); 9590 } 9591 9592 /// ReplaceAllUsesOfValueWith - Replace any uses of From with To, leaving 9593 /// uses of other values produced by From.getNode() alone. The Deleted 9594 /// vector is handled the same way as for ReplaceAllUsesWith. 9595 void SelectionDAG::ReplaceAllUsesOfValueWith(SDValue From, SDValue To){ 9596 // Handle the really simple, really trivial case efficiently. 9597 if (From == To) return; 9598 9599 // Handle the simple, trivial, case efficiently. 9600 if (From.getNode()->getNumValues() == 1) { 9601 ReplaceAllUsesWith(From, To); 9602 return; 9603 } 9604 9605 // Preserve Debug Info. 9606 transferDbgValues(From, To); 9607 9608 // Iterate over just the existing users of From. See the comments in 9609 // the ReplaceAllUsesWith above. 9610 SDNode::use_iterator UI = From.getNode()->use_begin(), 9611 UE = From.getNode()->use_end(); 9612 RAUWUpdateListener Listener(*this, UI, UE); 9613 while (UI != UE) { 9614 SDNode *User = *UI; 9615 bool UserRemovedFromCSEMaps = false; 9616 9617 // A user can appear in a use list multiple times, and when this 9618 // happens the uses are usually next to each other in the list. 9619 // To help reduce the number of CSE recomputations, process all 9620 // the uses of this user that we can find this way. 9621 do { 9622 SDUse &Use = UI.getUse(); 9623 9624 // Skip uses of different values from the same node. 9625 if (Use.getResNo() != From.getResNo()) { 9626 ++UI; 9627 continue; 9628 } 9629 9630 // If this node hasn't been modified yet, it's still in the CSE maps, 9631 // so remove its old self from the CSE maps. 9632 if (!UserRemovedFromCSEMaps) { 9633 RemoveNodeFromCSEMaps(User); 9634 UserRemovedFromCSEMaps = true; 9635 } 9636 9637 ++UI; 9638 Use.set(To); 9639 if (To->isDivergent() != From->isDivergent()) 9640 updateDivergence(User); 9641 } while (UI != UE && *UI == User); 9642 // We are iterating over all uses of the From node, so if a use 9643 // doesn't use the specific value, no changes are made. 9644 if (!UserRemovedFromCSEMaps) 9645 continue; 9646 9647 // Now that we have modified User, add it back to the CSE maps. If it 9648 // already exists there, recursively merge the results together. 9649 AddModifiedNodeToCSEMaps(User); 9650 } 9651 9652 // If we just RAUW'd the root, take note. 9653 if (From == getRoot()) 9654 setRoot(To); 9655 } 9656 9657 namespace { 9658 9659 /// UseMemo - This class is used by SelectionDAG::ReplaceAllUsesOfValuesWith 9660 /// to record information about a use. 9661 struct UseMemo { 9662 SDNode *User; 9663 unsigned Index; 9664 SDUse *Use; 9665 }; 9666 9667 /// operator< - Sort Memos by User. 9668 bool operator<(const UseMemo &L, const UseMemo &R) { 9669 return (intptr_t)L.User < (intptr_t)R.User; 9670 } 9671 9672 } // end anonymous namespace 9673 9674 bool SelectionDAG::calculateDivergence(SDNode *N) { 9675 if (TLI->isSDNodeAlwaysUniform(N)) { 9676 assert(!TLI->isSDNodeSourceOfDivergence(N, FLI, DA) && 9677 "Conflicting divergence information!"); 9678 return false; 9679 } 9680 if (TLI->isSDNodeSourceOfDivergence(N, FLI, DA)) 9681 return true; 9682 for (auto &Op : N->ops()) { 9683 if (Op.Val.getValueType() != MVT::Other && Op.getNode()->isDivergent()) 9684 return true; 9685 } 9686 return false; 9687 } 9688 9689 void SelectionDAG::updateDivergence(SDNode *N) { 9690 SmallVector<SDNode *, 16> Worklist(1, N); 9691 do { 9692 N = Worklist.pop_back_val(); 9693 bool IsDivergent = calculateDivergence(N); 9694 if (N->SDNodeBits.IsDivergent != IsDivergent) { 9695 N->SDNodeBits.IsDivergent = IsDivergent; 9696 llvm::append_range(Worklist, N->uses()); 9697 } 9698 } while (!Worklist.empty()); 9699 } 9700 9701 void SelectionDAG::CreateTopologicalOrder(std::vector<SDNode *> &Order) { 9702 DenseMap<SDNode *, unsigned> Degree; 9703 Order.reserve(AllNodes.size()); 9704 for (auto &N : allnodes()) { 9705 unsigned NOps = N.getNumOperands(); 9706 Degree[&N] = NOps; 9707 if (0 == NOps) 9708 Order.push_back(&N); 9709 } 9710 for (size_t I = 0; I != Order.size(); ++I) { 9711 SDNode *N = Order[I]; 9712 for (auto U : N->uses()) { 9713 unsigned &UnsortedOps = Degree[U]; 9714 if (0 == --UnsortedOps) 9715 Order.push_back(U); 9716 } 9717 } 9718 } 9719 9720 #ifndef NDEBUG 9721 void SelectionDAG::VerifyDAGDivergence() { 9722 std::vector<SDNode *> TopoOrder; 9723 CreateTopologicalOrder(TopoOrder); 9724 for (auto *N : TopoOrder) { 9725 assert(calculateDivergence(N) == N->isDivergent() && 9726 "Divergence bit inconsistency detected"); 9727 } 9728 } 9729 #endif 9730 9731 /// ReplaceAllUsesOfValuesWith - Replace any uses of From with To, leaving 9732 /// uses of other values produced by From.getNode() alone. The same value 9733 /// may appear in both the From and To list. The Deleted vector is 9734 /// handled the same way as for ReplaceAllUsesWith. 9735 void SelectionDAG::ReplaceAllUsesOfValuesWith(const SDValue *From, 9736 const SDValue *To, 9737 unsigned Num){ 9738 // Handle the simple, trivial case efficiently. 9739 if (Num == 1) 9740 return ReplaceAllUsesOfValueWith(*From, *To); 9741 9742 transferDbgValues(*From, *To); 9743 9744 // Read up all the uses and make records of them. This helps 9745 // processing new uses that are introduced during the 9746 // replacement process. 9747 SmallVector<UseMemo, 4> Uses; 9748 for (unsigned i = 0; i != Num; ++i) { 9749 unsigned FromResNo = From[i].getResNo(); 9750 SDNode *FromNode = From[i].getNode(); 9751 for (SDNode::use_iterator UI = FromNode->use_begin(), 9752 E = FromNode->use_end(); UI != E; ++UI) { 9753 SDUse &Use = UI.getUse(); 9754 if (Use.getResNo() == FromResNo) { 9755 UseMemo Memo = { *UI, i, &Use }; 9756 Uses.push_back(Memo); 9757 } 9758 } 9759 } 9760 9761 // Sort the uses, so that all the uses from a given User are together. 9762 llvm::sort(Uses); 9763 9764 for (unsigned UseIndex = 0, UseIndexEnd = Uses.size(); 9765 UseIndex != UseIndexEnd; ) { 9766 // We know that this user uses some value of From. If it is the right 9767 // value, update it. 9768 SDNode *User = Uses[UseIndex].User; 9769 9770 // This node is about to morph, remove its old self from the CSE maps. 9771 RemoveNodeFromCSEMaps(User); 9772 9773 // The Uses array is sorted, so all the uses for a given User 9774 // are next to each other in the list. 9775 // To help reduce the number of CSE recomputations, process all 9776 // the uses of this user that we can find this way. 9777 do { 9778 unsigned i = Uses[UseIndex].Index; 9779 SDUse &Use = *Uses[UseIndex].Use; 9780 ++UseIndex; 9781 9782 Use.set(To[i]); 9783 } while (UseIndex != UseIndexEnd && Uses[UseIndex].User == User); 9784 9785 // Now that we have modified User, add it back to the CSE maps. If it 9786 // already exists there, recursively merge the results together. 9787 AddModifiedNodeToCSEMaps(User); 9788 } 9789 } 9790 9791 /// AssignTopologicalOrder - Assign a unique node id for each node in the DAG 9792 /// based on their topological order. It returns the maximum id and a vector 9793 /// of the SDNodes* in assigned order by reference. 9794 unsigned SelectionDAG::AssignTopologicalOrder() { 9795 unsigned DAGSize = 0; 9796 9797 // SortedPos tracks the progress of the algorithm. Nodes before it are 9798 // sorted, nodes after it are unsorted. When the algorithm completes 9799 // it is at the end of the list. 9800 allnodes_iterator SortedPos = allnodes_begin(); 9801 9802 // Visit all the nodes. Move nodes with no operands to the front of 9803 // the list immediately. Annotate nodes that do have operands with their 9804 // operand count. Before we do this, the Node Id fields of the nodes 9805 // may contain arbitrary values. After, the Node Id fields for nodes 9806 // before SortedPos will contain the topological sort index, and the 9807 // Node Id fields for nodes At SortedPos and after will contain the 9808 // count of outstanding operands. 9809 for (SDNode &N : llvm::make_early_inc_range(allnodes())) { 9810 checkForCycles(&N, this); 9811 unsigned Degree = N.getNumOperands(); 9812 if (Degree == 0) { 9813 // A node with no uses, add it to the result array immediately. 9814 N.setNodeId(DAGSize++); 9815 allnodes_iterator Q(&N); 9816 if (Q != SortedPos) 9817 SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(Q)); 9818 assert(SortedPos != AllNodes.end() && "Overran node list"); 9819 ++SortedPos; 9820 } else { 9821 // Temporarily use the Node Id as scratch space for the degree count. 9822 N.setNodeId(Degree); 9823 } 9824 } 9825 9826 // Visit all the nodes. As we iterate, move nodes into sorted order, 9827 // such that by the time the end is reached all nodes will be sorted. 9828 for (SDNode &Node : allnodes()) { 9829 SDNode *N = &Node; 9830 checkForCycles(N, this); 9831 // N is in sorted position, so all its uses have one less operand 9832 // that needs to be sorted. 9833 for (SDNode *P : N->uses()) { 9834 unsigned Degree = P->getNodeId(); 9835 assert(Degree != 0 && "Invalid node degree"); 9836 --Degree; 9837 if (Degree == 0) { 9838 // All of P's operands are sorted, so P may sorted now. 9839 P->setNodeId(DAGSize++); 9840 if (P->getIterator() != SortedPos) 9841 SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(P)); 9842 assert(SortedPos != AllNodes.end() && "Overran node list"); 9843 ++SortedPos; 9844 } else { 9845 // Update P's outstanding operand count. 9846 P->setNodeId(Degree); 9847 } 9848 } 9849 if (Node.getIterator() == SortedPos) { 9850 #ifndef NDEBUG 9851 allnodes_iterator I(N); 9852 SDNode *S = &*++I; 9853 dbgs() << "Overran sorted position:\n"; 9854 S->dumprFull(this); dbgs() << "\n"; 9855 dbgs() << "Checking if this is due to cycles\n"; 9856 checkForCycles(this, true); 9857 #endif 9858 llvm_unreachable(nullptr); 9859 } 9860 } 9861 9862 assert(SortedPos == AllNodes.end() && 9863 "Topological sort incomplete!"); 9864 assert(AllNodes.front().getOpcode() == ISD::EntryToken && 9865 "First node in topological sort is not the entry token!"); 9866 assert(AllNodes.front().getNodeId() == 0 && 9867 "First node in topological sort has non-zero id!"); 9868 assert(AllNodes.front().getNumOperands() == 0 && 9869 "First node in topological sort has operands!"); 9870 assert(AllNodes.back().getNodeId() == (int)DAGSize-1 && 9871 "Last node in topologic sort has unexpected id!"); 9872 assert(AllNodes.back().use_empty() && 9873 "Last node in topologic sort has users!"); 9874 assert(DAGSize == allnodes_size() && "Node count mismatch!"); 9875 return DAGSize; 9876 } 9877 9878 /// AddDbgValue - Add a dbg_value SDNode. If SD is non-null that means the 9879 /// value is produced by SD. 9880 void SelectionDAG::AddDbgValue(SDDbgValue *DB, bool isParameter) { 9881 for (SDNode *SD : DB->getSDNodes()) { 9882 if (!SD) 9883 continue; 9884 assert(DbgInfo->getSDDbgValues(SD).empty() || SD->getHasDebugValue()); 9885 SD->setHasDebugValue(true); 9886 } 9887 DbgInfo->add(DB, isParameter); 9888 } 9889 9890 void SelectionDAG::AddDbgLabel(SDDbgLabel *DB) { DbgInfo->add(DB); } 9891 9892 SDValue SelectionDAG::makeEquivalentMemoryOrdering(SDValue OldChain, 9893 SDValue NewMemOpChain) { 9894 assert(isa<MemSDNode>(NewMemOpChain) && "Expected a memop node"); 9895 assert(NewMemOpChain.getValueType() == MVT::Other && "Expected a token VT"); 9896 // The new memory operation must have the same position as the old load in 9897 // terms of memory dependency. Create a TokenFactor for the old load and new 9898 // memory operation and update uses of the old load's output chain to use that 9899 // TokenFactor. 9900 if (OldChain == NewMemOpChain || OldChain.use_empty()) 9901 return NewMemOpChain; 9902 9903 SDValue TokenFactor = getNode(ISD::TokenFactor, SDLoc(OldChain), MVT::Other, 9904 OldChain, NewMemOpChain); 9905 ReplaceAllUsesOfValueWith(OldChain, TokenFactor); 9906 UpdateNodeOperands(TokenFactor.getNode(), OldChain, NewMemOpChain); 9907 return TokenFactor; 9908 } 9909 9910 SDValue SelectionDAG::makeEquivalentMemoryOrdering(LoadSDNode *OldLoad, 9911 SDValue NewMemOp) { 9912 assert(isa<MemSDNode>(NewMemOp.getNode()) && "Expected a memop node"); 9913 SDValue OldChain = SDValue(OldLoad, 1); 9914 SDValue NewMemOpChain = NewMemOp.getValue(1); 9915 return makeEquivalentMemoryOrdering(OldChain, NewMemOpChain); 9916 } 9917 9918 SDValue SelectionDAG::getSymbolFunctionGlobalAddress(SDValue Op, 9919 Function **OutFunction) { 9920 assert(isa<ExternalSymbolSDNode>(Op) && "Node should be an ExternalSymbol"); 9921 9922 auto *Symbol = cast<ExternalSymbolSDNode>(Op)->getSymbol(); 9923 auto *Module = MF->getFunction().getParent(); 9924 auto *Function = Module->getFunction(Symbol); 9925 9926 if (OutFunction != nullptr) 9927 *OutFunction = Function; 9928 9929 if (Function != nullptr) { 9930 auto PtrTy = TLI->getPointerTy(getDataLayout(), Function->getAddressSpace()); 9931 return getGlobalAddress(Function, SDLoc(Op), PtrTy); 9932 } 9933 9934 std::string ErrorStr; 9935 raw_string_ostream ErrorFormatter(ErrorStr); 9936 ErrorFormatter << "Undefined external symbol "; 9937 ErrorFormatter << '"' << Symbol << '"'; 9938 report_fatal_error(Twine(ErrorFormatter.str())); 9939 } 9940 9941 //===----------------------------------------------------------------------===// 9942 // SDNode Class 9943 //===----------------------------------------------------------------------===// 9944 9945 bool llvm::isNullConstant(SDValue V) { 9946 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 9947 return Const != nullptr && Const->isZero(); 9948 } 9949 9950 bool llvm::isNullFPConstant(SDValue V) { 9951 ConstantFPSDNode *Const = dyn_cast<ConstantFPSDNode>(V); 9952 return Const != nullptr && Const->isZero() && !Const->isNegative(); 9953 } 9954 9955 bool llvm::isAllOnesConstant(SDValue V) { 9956 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 9957 return Const != nullptr && Const->isAllOnes(); 9958 } 9959 9960 bool llvm::isOneConstant(SDValue V) { 9961 ConstantSDNode *Const = dyn_cast<ConstantSDNode>(V); 9962 return Const != nullptr && Const->isOne(); 9963 } 9964 9965 SDValue llvm::peekThroughBitcasts(SDValue V) { 9966 while (V.getOpcode() == ISD::BITCAST) 9967 V = V.getOperand(0); 9968 return V; 9969 } 9970 9971 SDValue llvm::peekThroughOneUseBitcasts(SDValue V) { 9972 while (V.getOpcode() == ISD::BITCAST && V.getOperand(0).hasOneUse()) 9973 V = V.getOperand(0); 9974 return V; 9975 } 9976 9977 SDValue llvm::peekThroughExtractSubvectors(SDValue V) { 9978 while (V.getOpcode() == ISD::EXTRACT_SUBVECTOR) 9979 V = V.getOperand(0); 9980 return V; 9981 } 9982 9983 bool llvm::isBitwiseNot(SDValue V, bool AllowUndefs) { 9984 if (V.getOpcode() != ISD::XOR) 9985 return false; 9986 V = peekThroughBitcasts(V.getOperand(1)); 9987 unsigned NumBits = V.getScalarValueSizeInBits(); 9988 ConstantSDNode *C = 9989 isConstOrConstSplat(V, AllowUndefs, /*AllowTruncation*/ true); 9990 return C && (C->getAPIntValue().countTrailingOnes() >= NumBits); 9991 } 9992 9993 ConstantSDNode *llvm::isConstOrConstSplat(SDValue N, bool AllowUndefs, 9994 bool AllowTruncation) { 9995 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) 9996 return CN; 9997 9998 // SplatVectors can truncate their operands. Ignore that case here unless 9999 // AllowTruncation is set. 10000 if (N->getOpcode() == ISD::SPLAT_VECTOR) { 10001 EVT VecEltVT = N->getValueType(0).getVectorElementType(); 10002 if (auto *CN = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 10003 EVT CVT = CN->getValueType(0); 10004 assert(CVT.bitsGE(VecEltVT) && "Illegal splat_vector element extension"); 10005 if (AllowTruncation || CVT == VecEltVT) 10006 return CN; 10007 } 10008 } 10009 10010 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 10011 BitVector UndefElements; 10012 ConstantSDNode *CN = BV->getConstantSplatNode(&UndefElements); 10013 10014 // BuildVectors can truncate their operands. Ignore that case here unless 10015 // AllowTruncation is set. 10016 if (CN && (UndefElements.none() || AllowUndefs)) { 10017 EVT CVT = CN->getValueType(0); 10018 EVT NSVT = N.getValueType().getScalarType(); 10019 assert(CVT.bitsGE(NSVT) && "Illegal build vector element extension"); 10020 if (AllowTruncation || (CVT == NSVT)) 10021 return CN; 10022 } 10023 } 10024 10025 return nullptr; 10026 } 10027 10028 ConstantSDNode *llvm::isConstOrConstSplat(SDValue N, const APInt &DemandedElts, 10029 bool AllowUndefs, 10030 bool AllowTruncation) { 10031 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) 10032 return CN; 10033 10034 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 10035 BitVector UndefElements; 10036 ConstantSDNode *CN = BV->getConstantSplatNode(DemandedElts, &UndefElements); 10037 10038 // BuildVectors can truncate their operands. Ignore that case here unless 10039 // AllowTruncation is set. 10040 if (CN && (UndefElements.none() || AllowUndefs)) { 10041 EVT CVT = CN->getValueType(0); 10042 EVT NSVT = N.getValueType().getScalarType(); 10043 assert(CVT.bitsGE(NSVT) && "Illegal build vector element extension"); 10044 if (AllowTruncation || (CVT == NSVT)) 10045 return CN; 10046 } 10047 } 10048 10049 return nullptr; 10050 } 10051 10052 ConstantFPSDNode *llvm::isConstOrConstSplatFP(SDValue N, bool AllowUndefs) { 10053 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) 10054 return CN; 10055 10056 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 10057 BitVector UndefElements; 10058 ConstantFPSDNode *CN = BV->getConstantFPSplatNode(&UndefElements); 10059 if (CN && (UndefElements.none() || AllowUndefs)) 10060 return CN; 10061 } 10062 10063 if (N.getOpcode() == ISD::SPLAT_VECTOR) 10064 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N.getOperand(0))) 10065 return CN; 10066 10067 return nullptr; 10068 } 10069 10070 ConstantFPSDNode *llvm::isConstOrConstSplatFP(SDValue N, 10071 const APInt &DemandedElts, 10072 bool AllowUndefs) { 10073 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) 10074 return CN; 10075 10076 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N)) { 10077 BitVector UndefElements; 10078 ConstantFPSDNode *CN = 10079 BV->getConstantFPSplatNode(DemandedElts, &UndefElements); 10080 if (CN && (UndefElements.none() || AllowUndefs)) 10081 return CN; 10082 } 10083 10084 return nullptr; 10085 } 10086 10087 bool llvm::isNullOrNullSplat(SDValue N, bool AllowUndefs) { 10088 // TODO: may want to use peekThroughBitcast() here. 10089 ConstantSDNode *C = 10090 isConstOrConstSplat(N, AllowUndefs, /*AllowTruncation=*/true); 10091 return C && C->isZero(); 10092 } 10093 10094 bool llvm::isOneOrOneSplat(SDValue N, bool AllowUndefs) { 10095 // TODO: may want to use peekThroughBitcast() here. 10096 unsigned BitWidth = N.getScalarValueSizeInBits(); 10097 ConstantSDNode *C = isConstOrConstSplat(N, AllowUndefs); 10098 return C && C->isOne() && C->getValueSizeInBits(0) == BitWidth; 10099 } 10100 10101 bool llvm::isAllOnesOrAllOnesSplat(SDValue N, bool AllowUndefs) { 10102 N = peekThroughBitcasts(N); 10103 unsigned BitWidth = N.getScalarValueSizeInBits(); 10104 ConstantSDNode *C = isConstOrConstSplat(N, AllowUndefs); 10105 return C && C->isAllOnes() && C->getValueSizeInBits(0) == BitWidth; 10106 } 10107 10108 HandleSDNode::~HandleSDNode() { 10109 DropOperands(); 10110 } 10111 10112 GlobalAddressSDNode::GlobalAddressSDNode(unsigned Opc, unsigned Order, 10113 const DebugLoc &DL, 10114 const GlobalValue *GA, EVT VT, 10115 int64_t o, unsigned TF) 10116 : SDNode(Opc, Order, DL, getSDVTList(VT)), Offset(o), TargetFlags(TF) { 10117 TheGlobal = GA; 10118 } 10119 10120 AddrSpaceCastSDNode::AddrSpaceCastSDNode(unsigned Order, const DebugLoc &dl, 10121 EVT VT, unsigned SrcAS, 10122 unsigned DestAS) 10123 : SDNode(ISD::ADDRSPACECAST, Order, dl, getSDVTList(VT)), 10124 SrcAddrSpace(SrcAS), DestAddrSpace(DestAS) {} 10125 10126 MemSDNode::MemSDNode(unsigned Opc, unsigned Order, const DebugLoc &dl, 10127 SDVTList VTs, EVT memvt, MachineMemOperand *mmo) 10128 : SDNode(Opc, Order, dl, VTs), MemoryVT(memvt), MMO(mmo) { 10129 MemSDNodeBits.IsVolatile = MMO->isVolatile(); 10130 MemSDNodeBits.IsNonTemporal = MMO->isNonTemporal(); 10131 MemSDNodeBits.IsDereferenceable = MMO->isDereferenceable(); 10132 MemSDNodeBits.IsInvariant = MMO->isInvariant(); 10133 10134 // We check here that the size of the memory operand fits within the size of 10135 // the MMO. This is because the MMO might indicate only a possible address 10136 // range instead of specifying the affected memory addresses precisely. 10137 // TODO: Make MachineMemOperands aware of scalable vectors. 10138 assert(memvt.getStoreSize().getKnownMinSize() <= MMO->getSize() && 10139 "Size mismatch!"); 10140 } 10141 10142 /// Profile - Gather unique data for the node. 10143 /// 10144 void SDNode::Profile(FoldingSetNodeID &ID) const { 10145 AddNodeIDNode(ID, this); 10146 } 10147 10148 namespace { 10149 10150 struct EVTArray { 10151 std::vector<EVT> VTs; 10152 10153 EVTArray() { 10154 VTs.reserve(MVT::VALUETYPE_SIZE); 10155 for (unsigned i = 0; i < MVT::VALUETYPE_SIZE; ++i) 10156 VTs.push_back(MVT((MVT::SimpleValueType)i)); 10157 } 10158 }; 10159 10160 } // end anonymous namespace 10161 10162 static ManagedStatic<std::set<EVT, EVT::compareRawBits>> EVTs; 10163 static ManagedStatic<EVTArray> SimpleVTArray; 10164 static ManagedStatic<sys::SmartMutex<true>> VTMutex; 10165 10166 /// getValueTypeList - Return a pointer to the specified value type. 10167 /// 10168 const EVT *SDNode::getValueTypeList(EVT VT) { 10169 if (VT.isExtended()) { 10170 sys::SmartScopedLock<true> Lock(*VTMutex); 10171 return &(*EVTs->insert(VT).first); 10172 } 10173 assert(VT.getSimpleVT() < MVT::VALUETYPE_SIZE && "Value type out of range!"); 10174 return &SimpleVTArray->VTs[VT.getSimpleVT().SimpleTy]; 10175 } 10176 10177 /// hasNUsesOfValue - Return true if there are exactly NUSES uses of the 10178 /// indicated value. This method ignores uses of other values defined by this 10179 /// operation. 10180 bool SDNode::hasNUsesOfValue(unsigned NUses, unsigned Value) const { 10181 assert(Value < getNumValues() && "Bad value!"); 10182 10183 // TODO: Only iterate over uses of a given value of the node 10184 for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) { 10185 if (UI.getUse().getResNo() == Value) { 10186 if (NUses == 0) 10187 return false; 10188 --NUses; 10189 } 10190 } 10191 10192 // Found exactly the right number of uses? 10193 return NUses == 0; 10194 } 10195 10196 /// hasAnyUseOfValue - Return true if there are any use of the indicated 10197 /// value. This method ignores uses of other values defined by this operation. 10198 bool SDNode::hasAnyUseOfValue(unsigned Value) const { 10199 assert(Value < getNumValues() && "Bad value!"); 10200 10201 for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) 10202 if (UI.getUse().getResNo() == Value) 10203 return true; 10204 10205 return false; 10206 } 10207 10208 /// isOnlyUserOf - Return true if this node is the only use of N. 10209 bool SDNode::isOnlyUserOf(const SDNode *N) const { 10210 bool Seen = false; 10211 for (const SDNode *User : N->uses()) { 10212 if (User == this) 10213 Seen = true; 10214 else 10215 return false; 10216 } 10217 10218 return Seen; 10219 } 10220 10221 /// Return true if the only users of N are contained in Nodes. 10222 bool SDNode::areOnlyUsersOf(ArrayRef<const SDNode *> Nodes, const SDNode *N) { 10223 bool Seen = false; 10224 for (const SDNode *User : N->uses()) { 10225 if (llvm::is_contained(Nodes, User)) 10226 Seen = true; 10227 else 10228 return false; 10229 } 10230 10231 return Seen; 10232 } 10233 10234 /// isOperand - Return true if this node is an operand of N. 10235 bool SDValue::isOperandOf(const SDNode *N) const { 10236 return is_contained(N->op_values(), *this); 10237 } 10238 10239 bool SDNode::isOperandOf(const SDNode *N) const { 10240 return any_of(N->op_values(), 10241 [this](SDValue Op) { return this == Op.getNode(); }); 10242 } 10243 10244 /// reachesChainWithoutSideEffects - Return true if this operand (which must 10245 /// be a chain) reaches the specified operand without crossing any 10246 /// side-effecting instructions on any chain path. In practice, this looks 10247 /// through token factors and non-volatile loads. In order to remain efficient, 10248 /// this only looks a couple of nodes in, it does not do an exhaustive search. 10249 /// 10250 /// Note that we only need to examine chains when we're searching for 10251 /// side-effects; SelectionDAG requires that all side-effects are represented 10252 /// by chains, even if another operand would force a specific ordering. This 10253 /// constraint is necessary to allow transformations like splitting loads. 10254 bool SDValue::reachesChainWithoutSideEffects(SDValue Dest, 10255 unsigned Depth) const { 10256 if (*this == Dest) return true; 10257 10258 // Don't search too deeply, we just want to be able to see through 10259 // TokenFactor's etc. 10260 if (Depth == 0) return false; 10261 10262 // If this is a token factor, all inputs to the TF happen in parallel. 10263 if (getOpcode() == ISD::TokenFactor) { 10264 // First, try a shallow search. 10265 if (is_contained((*this)->ops(), Dest)) { 10266 // We found the chain we want as an operand of this TokenFactor. 10267 // Essentially, we reach the chain without side-effects if we could 10268 // serialize the TokenFactor into a simple chain of operations with 10269 // Dest as the last operation. This is automatically true if the 10270 // chain has one use: there are no other ordering constraints. 10271 // If the chain has more than one use, we give up: some other 10272 // use of Dest might force a side-effect between Dest and the current 10273 // node. 10274 if (Dest.hasOneUse()) 10275 return true; 10276 } 10277 // Next, try a deep search: check whether every operand of the TokenFactor 10278 // reaches Dest. 10279 return llvm::all_of((*this)->ops(), [=](SDValue Op) { 10280 return Op.reachesChainWithoutSideEffects(Dest, Depth - 1); 10281 }); 10282 } 10283 10284 // Loads don't have side effects, look through them. 10285 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(*this)) { 10286 if (Ld->isUnordered()) 10287 return Ld->getChain().reachesChainWithoutSideEffects(Dest, Depth-1); 10288 } 10289 return false; 10290 } 10291 10292 bool SDNode::hasPredecessor(const SDNode *N) const { 10293 SmallPtrSet<const SDNode *, 32> Visited; 10294 SmallVector<const SDNode *, 16> Worklist; 10295 Worklist.push_back(this); 10296 return hasPredecessorHelper(N, Visited, Worklist); 10297 } 10298 10299 void SDNode::intersectFlagsWith(const SDNodeFlags Flags) { 10300 this->Flags.intersectWith(Flags); 10301 } 10302 10303 SDValue 10304 SelectionDAG::matchBinOpReduction(SDNode *Extract, ISD::NodeType &BinOp, 10305 ArrayRef<ISD::NodeType> CandidateBinOps, 10306 bool AllowPartials) { 10307 // The pattern must end in an extract from index 0. 10308 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT || 10309 !isNullConstant(Extract->getOperand(1))) 10310 return SDValue(); 10311 10312 // Match against one of the candidate binary ops. 10313 SDValue Op = Extract->getOperand(0); 10314 if (llvm::none_of(CandidateBinOps, [Op](ISD::NodeType BinOp) { 10315 return Op.getOpcode() == unsigned(BinOp); 10316 })) 10317 return SDValue(); 10318 10319 // Floating-point reductions may require relaxed constraints on the final step 10320 // of the reduction because they may reorder intermediate operations. 10321 unsigned CandidateBinOp = Op.getOpcode(); 10322 if (Op.getValueType().isFloatingPoint()) { 10323 SDNodeFlags Flags = Op->getFlags(); 10324 switch (CandidateBinOp) { 10325 case ISD::FADD: 10326 if (!Flags.hasNoSignedZeros() || !Flags.hasAllowReassociation()) 10327 return SDValue(); 10328 break; 10329 default: 10330 llvm_unreachable("Unhandled FP opcode for binop reduction"); 10331 } 10332 } 10333 10334 // Matching failed - attempt to see if we did enough stages that a partial 10335 // reduction from a subvector is possible. 10336 auto PartialReduction = [&](SDValue Op, unsigned NumSubElts) { 10337 if (!AllowPartials || !Op) 10338 return SDValue(); 10339 EVT OpVT = Op.getValueType(); 10340 EVT OpSVT = OpVT.getScalarType(); 10341 EVT SubVT = EVT::getVectorVT(*getContext(), OpSVT, NumSubElts); 10342 if (!TLI->isExtractSubvectorCheap(SubVT, OpVT, 0)) 10343 return SDValue(); 10344 BinOp = (ISD::NodeType)CandidateBinOp; 10345 return getNode(ISD::EXTRACT_SUBVECTOR, SDLoc(Op), SubVT, Op, 10346 getVectorIdxConstant(0, SDLoc(Op))); 10347 }; 10348 10349 // At each stage, we're looking for something that looks like: 10350 // %s = shufflevector <8 x i32> %op, <8 x i32> undef, 10351 // <8 x i32> <i32 2, i32 3, i32 undef, i32 undef, 10352 // i32 undef, i32 undef, i32 undef, i32 undef> 10353 // %a = binop <8 x i32> %op, %s 10354 // Where the mask changes according to the stage. E.g. for a 3-stage pyramid, 10355 // we expect something like: 10356 // <4,5,6,7,u,u,u,u> 10357 // <2,3,u,u,u,u,u,u> 10358 // <1,u,u,u,u,u,u,u> 10359 // While a partial reduction match would be: 10360 // <2,3,u,u,u,u,u,u> 10361 // <1,u,u,u,u,u,u,u> 10362 unsigned Stages = Log2_32(Op.getValueType().getVectorNumElements()); 10363 SDValue PrevOp; 10364 for (unsigned i = 0; i < Stages; ++i) { 10365 unsigned MaskEnd = (1 << i); 10366 10367 if (Op.getOpcode() != CandidateBinOp) 10368 return PartialReduction(PrevOp, MaskEnd); 10369 10370 SDValue Op0 = Op.getOperand(0); 10371 SDValue Op1 = Op.getOperand(1); 10372 10373 ShuffleVectorSDNode *Shuffle = dyn_cast<ShuffleVectorSDNode>(Op0); 10374 if (Shuffle) { 10375 Op = Op1; 10376 } else { 10377 Shuffle = dyn_cast<ShuffleVectorSDNode>(Op1); 10378 Op = Op0; 10379 } 10380 10381 // The first operand of the shuffle should be the same as the other operand 10382 // of the binop. 10383 if (!Shuffle || Shuffle->getOperand(0) != Op) 10384 return PartialReduction(PrevOp, MaskEnd); 10385 10386 // Verify the shuffle has the expected (at this stage of the pyramid) mask. 10387 for (int Index = 0; Index < (int)MaskEnd; ++Index) 10388 if (Shuffle->getMaskElt(Index) != (int)(MaskEnd + Index)) 10389 return PartialReduction(PrevOp, MaskEnd); 10390 10391 PrevOp = Op; 10392 } 10393 10394 // Handle subvector reductions, which tend to appear after the shuffle 10395 // reduction stages. 10396 while (Op.getOpcode() == CandidateBinOp) { 10397 unsigned NumElts = Op.getValueType().getVectorNumElements(); 10398 SDValue Op0 = Op.getOperand(0); 10399 SDValue Op1 = Op.getOperand(1); 10400 if (Op0.getOpcode() != ISD::EXTRACT_SUBVECTOR || 10401 Op1.getOpcode() != ISD::EXTRACT_SUBVECTOR || 10402 Op0.getOperand(0) != Op1.getOperand(0)) 10403 break; 10404 SDValue Src = Op0.getOperand(0); 10405 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 10406 if (NumSrcElts != (2 * NumElts)) 10407 break; 10408 if (!(Op0.getConstantOperandAPInt(1) == 0 && 10409 Op1.getConstantOperandAPInt(1) == NumElts) && 10410 !(Op1.getConstantOperandAPInt(1) == 0 && 10411 Op0.getConstantOperandAPInt(1) == NumElts)) 10412 break; 10413 Op = Src; 10414 } 10415 10416 BinOp = (ISD::NodeType)CandidateBinOp; 10417 return Op; 10418 } 10419 10420 SDValue SelectionDAG::UnrollVectorOp(SDNode *N, unsigned ResNE) { 10421 assert(N->getNumValues() == 1 && 10422 "Can't unroll a vector with multiple results!"); 10423 10424 EVT VT = N->getValueType(0); 10425 unsigned NE = VT.getVectorNumElements(); 10426 EVT EltVT = VT.getVectorElementType(); 10427 SDLoc dl(N); 10428 10429 SmallVector<SDValue, 8> Scalars; 10430 SmallVector<SDValue, 4> Operands(N->getNumOperands()); 10431 10432 // If ResNE is 0, fully unroll the vector op. 10433 if (ResNE == 0) 10434 ResNE = NE; 10435 else if (NE > ResNE) 10436 NE = ResNE; 10437 10438 unsigned i; 10439 for (i= 0; i != NE; ++i) { 10440 for (unsigned j = 0, e = N->getNumOperands(); j != e; ++j) { 10441 SDValue Operand = N->getOperand(j); 10442 EVT OperandVT = Operand.getValueType(); 10443 if (OperandVT.isVector()) { 10444 // A vector operand; extract a single element. 10445 EVT OperandEltVT = OperandVT.getVectorElementType(); 10446 Operands[j] = getNode(ISD::EXTRACT_VECTOR_ELT, dl, OperandEltVT, 10447 Operand, getVectorIdxConstant(i, dl)); 10448 } else { 10449 // A scalar operand; just use it as is. 10450 Operands[j] = Operand; 10451 } 10452 } 10453 10454 switch (N->getOpcode()) { 10455 default: { 10456 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands, 10457 N->getFlags())); 10458 break; 10459 } 10460 case ISD::VSELECT: 10461 Scalars.push_back(getNode(ISD::SELECT, dl, EltVT, Operands)); 10462 break; 10463 case ISD::SHL: 10464 case ISD::SRA: 10465 case ISD::SRL: 10466 case ISD::ROTL: 10467 case ISD::ROTR: 10468 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands[0], 10469 getShiftAmountOperand(Operands[0].getValueType(), 10470 Operands[1]))); 10471 break; 10472 case ISD::SIGN_EXTEND_INREG: { 10473 EVT ExtVT = cast<VTSDNode>(Operands[1])->getVT().getVectorElementType(); 10474 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, 10475 Operands[0], 10476 getValueType(ExtVT))); 10477 } 10478 } 10479 } 10480 10481 for (; i < ResNE; ++i) 10482 Scalars.push_back(getUNDEF(EltVT)); 10483 10484 EVT VecVT = EVT::getVectorVT(*getContext(), EltVT, ResNE); 10485 return getBuildVector(VecVT, dl, Scalars); 10486 } 10487 10488 std::pair<SDValue, SDValue> SelectionDAG::UnrollVectorOverflowOp( 10489 SDNode *N, unsigned ResNE) { 10490 unsigned Opcode = N->getOpcode(); 10491 assert((Opcode == ISD::UADDO || Opcode == ISD::SADDO || 10492 Opcode == ISD::USUBO || Opcode == ISD::SSUBO || 10493 Opcode == ISD::UMULO || Opcode == ISD::SMULO) && 10494 "Expected an overflow opcode"); 10495 10496 EVT ResVT = N->getValueType(0); 10497 EVT OvVT = N->getValueType(1); 10498 EVT ResEltVT = ResVT.getVectorElementType(); 10499 EVT OvEltVT = OvVT.getVectorElementType(); 10500 SDLoc dl(N); 10501 10502 // If ResNE is 0, fully unroll the vector op. 10503 unsigned NE = ResVT.getVectorNumElements(); 10504 if (ResNE == 0) 10505 ResNE = NE; 10506 else if (NE > ResNE) 10507 NE = ResNE; 10508 10509 SmallVector<SDValue, 8> LHSScalars; 10510 SmallVector<SDValue, 8> RHSScalars; 10511 ExtractVectorElements(N->getOperand(0), LHSScalars, 0, NE); 10512 ExtractVectorElements(N->getOperand(1), RHSScalars, 0, NE); 10513 10514 EVT SVT = TLI->getSetCCResultType(getDataLayout(), *getContext(), ResEltVT); 10515 SDVTList VTs = getVTList(ResEltVT, SVT); 10516 SmallVector<SDValue, 8> ResScalars; 10517 SmallVector<SDValue, 8> OvScalars; 10518 for (unsigned i = 0; i < NE; ++i) { 10519 SDValue Res = getNode(Opcode, dl, VTs, LHSScalars[i], RHSScalars[i]); 10520 SDValue Ov = 10521 getSelect(dl, OvEltVT, Res.getValue(1), 10522 getBoolConstant(true, dl, OvEltVT, ResVT), 10523 getConstant(0, dl, OvEltVT)); 10524 10525 ResScalars.push_back(Res); 10526 OvScalars.push_back(Ov); 10527 } 10528 10529 ResScalars.append(ResNE - NE, getUNDEF(ResEltVT)); 10530 OvScalars.append(ResNE - NE, getUNDEF(OvEltVT)); 10531 10532 EVT NewResVT = EVT::getVectorVT(*getContext(), ResEltVT, ResNE); 10533 EVT NewOvVT = EVT::getVectorVT(*getContext(), OvEltVT, ResNE); 10534 return std::make_pair(getBuildVector(NewResVT, dl, ResScalars), 10535 getBuildVector(NewOvVT, dl, OvScalars)); 10536 } 10537 10538 bool SelectionDAG::areNonVolatileConsecutiveLoads(LoadSDNode *LD, 10539 LoadSDNode *Base, 10540 unsigned Bytes, 10541 int Dist) const { 10542 if (LD->isVolatile() || Base->isVolatile()) 10543 return false; 10544 // TODO: probably too restrictive for atomics, revisit 10545 if (!LD->isSimple()) 10546 return false; 10547 if (LD->isIndexed() || Base->isIndexed()) 10548 return false; 10549 if (LD->getChain() != Base->getChain()) 10550 return false; 10551 EVT VT = LD->getValueType(0); 10552 if (VT.getSizeInBits() / 8 != Bytes) 10553 return false; 10554 10555 auto BaseLocDecomp = BaseIndexOffset::match(Base, *this); 10556 auto LocDecomp = BaseIndexOffset::match(LD, *this); 10557 10558 int64_t Offset = 0; 10559 if (BaseLocDecomp.equalBaseIndex(LocDecomp, *this, Offset)) 10560 return (Dist * Bytes == Offset); 10561 return false; 10562 } 10563 10564 /// InferPtrAlignment - Infer alignment of a load / store address. Return None 10565 /// if it cannot be inferred. 10566 MaybeAlign SelectionDAG::InferPtrAlign(SDValue Ptr) const { 10567 // If this is a GlobalAddress + cst, return the alignment. 10568 const GlobalValue *GV = nullptr; 10569 int64_t GVOffset = 0; 10570 if (TLI->isGAPlusOffset(Ptr.getNode(), GV, GVOffset)) { 10571 unsigned PtrWidth = getDataLayout().getPointerTypeSizeInBits(GV->getType()); 10572 KnownBits Known(PtrWidth); 10573 llvm::computeKnownBits(GV, Known, getDataLayout()); 10574 unsigned AlignBits = Known.countMinTrailingZeros(); 10575 if (AlignBits) 10576 return commonAlignment(Align(1ull << std::min(31U, AlignBits)), GVOffset); 10577 } 10578 10579 // If this is a direct reference to a stack slot, use information about the 10580 // stack slot's alignment. 10581 int FrameIdx = INT_MIN; 10582 int64_t FrameOffset = 0; 10583 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) { 10584 FrameIdx = FI->getIndex(); 10585 } else if (isBaseWithConstantOffset(Ptr) && 10586 isa<FrameIndexSDNode>(Ptr.getOperand(0))) { 10587 // Handle FI+Cst 10588 FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); 10589 FrameOffset = Ptr.getConstantOperandVal(1); 10590 } 10591 10592 if (FrameIdx != INT_MIN) { 10593 const MachineFrameInfo &MFI = getMachineFunction().getFrameInfo(); 10594 return commonAlignment(MFI.getObjectAlign(FrameIdx), FrameOffset); 10595 } 10596 10597 return None; 10598 } 10599 10600 /// GetSplitDestVTs - Compute the VTs needed for the low/hi parts of a type 10601 /// which is split (or expanded) into two not necessarily identical pieces. 10602 std::pair<EVT, EVT> SelectionDAG::GetSplitDestVTs(const EVT &VT) const { 10603 // Currently all types are split in half. 10604 EVT LoVT, HiVT; 10605 if (!VT.isVector()) 10606 LoVT = HiVT = TLI->getTypeToTransformTo(*getContext(), VT); 10607 else 10608 LoVT = HiVT = VT.getHalfNumVectorElementsVT(*getContext()); 10609 10610 return std::make_pair(LoVT, HiVT); 10611 } 10612 10613 /// GetDependentSplitDestVTs - Compute the VTs needed for the low/hi parts of a 10614 /// type, dependent on an enveloping VT that has been split into two identical 10615 /// pieces. Sets the HiIsEmpty flag when hi type has zero storage size. 10616 std::pair<EVT, EVT> 10617 SelectionDAG::GetDependentSplitDestVTs(const EVT &VT, const EVT &EnvVT, 10618 bool *HiIsEmpty) const { 10619 EVT EltTp = VT.getVectorElementType(); 10620 // Examples: 10621 // custom VL=8 with enveloping VL=8/8 yields 8/0 (hi empty) 10622 // custom VL=9 with enveloping VL=8/8 yields 8/1 10623 // custom VL=10 with enveloping VL=8/8 yields 8/2 10624 // etc. 10625 ElementCount VTNumElts = VT.getVectorElementCount(); 10626 ElementCount EnvNumElts = EnvVT.getVectorElementCount(); 10627 assert(VTNumElts.isScalable() == EnvNumElts.isScalable() && 10628 "Mixing fixed width and scalable vectors when enveloping a type"); 10629 EVT LoVT, HiVT; 10630 if (VTNumElts.getKnownMinValue() > EnvNumElts.getKnownMinValue()) { 10631 LoVT = EVT::getVectorVT(*getContext(), EltTp, EnvNumElts); 10632 HiVT = EVT::getVectorVT(*getContext(), EltTp, VTNumElts - EnvNumElts); 10633 *HiIsEmpty = false; 10634 } else { 10635 // Flag that hi type has zero storage size, but return split envelop type 10636 // (this would be easier if vector types with zero elements were allowed). 10637 LoVT = EVT::getVectorVT(*getContext(), EltTp, VTNumElts); 10638 HiVT = EVT::getVectorVT(*getContext(), EltTp, EnvNumElts); 10639 *HiIsEmpty = true; 10640 } 10641 return std::make_pair(LoVT, HiVT); 10642 } 10643 10644 /// SplitVector - Split the vector with EXTRACT_SUBVECTOR and return the 10645 /// low/high part. 10646 std::pair<SDValue, SDValue> 10647 SelectionDAG::SplitVector(const SDValue &N, const SDLoc &DL, const EVT &LoVT, 10648 const EVT &HiVT) { 10649 assert(LoVT.isScalableVector() == HiVT.isScalableVector() && 10650 LoVT.isScalableVector() == N.getValueType().isScalableVector() && 10651 "Splitting vector with an invalid mixture of fixed and scalable " 10652 "vector types"); 10653 assert(LoVT.getVectorMinNumElements() + HiVT.getVectorMinNumElements() <= 10654 N.getValueType().getVectorMinNumElements() && 10655 "More vector elements requested than available!"); 10656 SDValue Lo, Hi; 10657 Lo = 10658 getNode(ISD::EXTRACT_SUBVECTOR, DL, LoVT, N, getVectorIdxConstant(0, DL)); 10659 // For scalable vectors it is safe to use LoVT.getVectorMinNumElements() 10660 // (rather than having to use ElementCount), because EXTRACT_SUBVECTOR scales 10661 // IDX with the runtime scaling factor of the result vector type. For 10662 // fixed-width result vectors, that runtime scaling factor is 1. 10663 Hi = getNode(ISD::EXTRACT_SUBVECTOR, DL, HiVT, N, 10664 getVectorIdxConstant(LoVT.getVectorMinNumElements(), DL)); 10665 return std::make_pair(Lo, Hi); 10666 } 10667 10668 std::pair<SDValue, SDValue> SelectionDAG::SplitEVL(SDValue N, EVT VecVT, 10669 const SDLoc &DL) { 10670 // Split the vector length parameter. 10671 // %evl -> umin(%evl, %halfnumelts) and usubsat(%evl - %halfnumelts). 10672 EVT VT = N.getValueType(); 10673 assert(VecVT.getVectorElementCount().isKnownEven() && 10674 "Expecting the mask to be an evenly-sized vector"); 10675 unsigned HalfMinNumElts = VecVT.getVectorMinNumElements() / 2; 10676 SDValue HalfNumElts = 10677 VecVT.isFixedLengthVector() 10678 ? getConstant(HalfMinNumElts, DL, VT) 10679 : getVScale(DL, VT, APInt(VT.getScalarSizeInBits(), HalfMinNumElts)); 10680 SDValue Lo = getNode(ISD::UMIN, DL, VT, N, HalfNumElts); 10681 SDValue Hi = getNode(ISD::USUBSAT, DL, VT, N, HalfNumElts); 10682 return std::make_pair(Lo, Hi); 10683 } 10684 10685 /// Widen the vector up to the next power of two using INSERT_SUBVECTOR. 10686 SDValue SelectionDAG::WidenVector(const SDValue &N, const SDLoc &DL) { 10687 EVT VT = N.getValueType(); 10688 EVT WideVT = EVT::getVectorVT(*getContext(), VT.getVectorElementType(), 10689 NextPowerOf2(VT.getVectorNumElements())); 10690 return getNode(ISD::INSERT_SUBVECTOR, DL, WideVT, getUNDEF(WideVT), N, 10691 getVectorIdxConstant(0, DL)); 10692 } 10693 10694 void SelectionDAG::ExtractVectorElements(SDValue Op, 10695 SmallVectorImpl<SDValue> &Args, 10696 unsigned Start, unsigned Count, 10697 EVT EltVT) { 10698 EVT VT = Op.getValueType(); 10699 if (Count == 0) 10700 Count = VT.getVectorNumElements(); 10701 if (EltVT == EVT()) 10702 EltVT = VT.getVectorElementType(); 10703 SDLoc SL(Op); 10704 for (unsigned i = Start, e = Start + Count; i != e; ++i) { 10705 Args.push_back(getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT, Op, 10706 getVectorIdxConstant(i, SL))); 10707 } 10708 } 10709 10710 // getAddressSpace - Return the address space this GlobalAddress belongs to. 10711 unsigned GlobalAddressSDNode::getAddressSpace() const { 10712 return getGlobal()->getType()->getAddressSpace(); 10713 } 10714 10715 Type *ConstantPoolSDNode::getType() const { 10716 if (isMachineConstantPoolEntry()) 10717 return Val.MachineCPVal->getType(); 10718 return Val.ConstVal->getType(); 10719 } 10720 10721 bool BuildVectorSDNode::isConstantSplat(APInt &SplatValue, APInt &SplatUndef, 10722 unsigned &SplatBitSize, 10723 bool &HasAnyUndefs, 10724 unsigned MinSplatBits, 10725 bool IsBigEndian) const { 10726 EVT VT = getValueType(0); 10727 assert(VT.isVector() && "Expected a vector type"); 10728 unsigned VecWidth = VT.getSizeInBits(); 10729 if (MinSplatBits > VecWidth) 10730 return false; 10731 10732 // FIXME: The widths are based on this node's type, but build vectors can 10733 // truncate their operands. 10734 SplatValue = APInt(VecWidth, 0); 10735 SplatUndef = APInt(VecWidth, 0); 10736 10737 // Get the bits. Bits with undefined values (when the corresponding element 10738 // of the vector is an ISD::UNDEF value) are set in SplatUndef and cleared 10739 // in SplatValue. If any of the values are not constant, give up and return 10740 // false. 10741 unsigned int NumOps = getNumOperands(); 10742 assert(NumOps > 0 && "isConstantSplat has 0-size build vector"); 10743 unsigned EltWidth = VT.getScalarSizeInBits(); 10744 10745 for (unsigned j = 0; j < NumOps; ++j) { 10746 unsigned i = IsBigEndian ? NumOps - 1 - j : j; 10747 SDValue OpVal = getOperand(i); 10748 unsigned BitPos = j * EltWidth; 10749 10750 if (OpVal.isUndef()) 10751 SplatUndef.setBits(BitPos, BitPos + EltWidth); 10752 else if (auto *CN = dyn_cast<ConstantSDNode>(OpVal)) 10753 SplatValue.insertBits(CN->getAPIntValue().zextOrTrunc(EltWidth), BitPos); 10754 else if (auto *CN = dyn_cast<ConstantFPSDNode>(OpVal)) 10755 SplatValue.insertBits(CN->getValueAPF().bitcastToAPInt(), BitPos); 10756 else 10757 return false; 10758 } 10759 10760 // The build_vector is all constants or undefs. Find the smallest element 10761 // size that splats the vector. 10762 HasAnyUndefs = (SplatUndef != 0); 10763 10764 // FIXME: This does not work for vectors with elements less than 8 bits. 10765 while (VecWidth > 8) { 10766 unsigned HalfSize = VecWidth / 2; 10767 APInt HighValue = SplatValue.extractBits(HalfSize, HalfSize); 10768 APInt LowValue = SplatValue.extractBits(HalfSize, 0); 10769 APInt HighUndef = SplatUndef.extractBits(HalfSize, HalfSize); 10770 APInt LowUndef = SplatUndef.extractBits(HalfSize, 0); 10771 10772 // If the two halves do not match (ignoring undef bits), stop here. 10773 if ((HighValue & ~LowUndef) != (LowValue & ~HighUndef) || 10774 MinSplatBits > HalfSize) 10775 break; 10776 10777 SplatValue = HighValue | LowValue; 10778 SplatUndef = HighUndef & LowUndef; 10779 10780 VecWidth = HalfSize; 10781 } 10782 10783 SplatBitSize = VecWidth; 10784 return true; 10785 } 10786 10787 SDValue BuildVectorSDNode::getSplatValue(const APInt &DemandedElts, 10788 BitVector *UndefElements) const { 10789 unsigned NumOps = getNumOperands(); 10790 if (UndefElements) { 10791 UndefElements->clear(); 10792 UndefElements->resize(NumOps); 10793 } 10794 assert(NumOps == DemandedElts.getBitWidth() && "Unexpected vector size"); 10795 if (!DemandedElts) 10796 return SDValue(); 10797 SDValue Splatted; 10798 for (unsigned i = 0; i != NumOps; ++i) { 10799 if (!DemandedElts[i]) 10800 continue; 10801 SDValue Op = getOperand(i); 10802 if (Op.isUndef()) { 10803 if (UndefElements) 10804 (*UndefElements)[i] = true; 10805 } else if (!Splatted) { 10806 Splatted = Op; 10807 } else if (Splatted != Op) { 10808 return SDValue(); 10809 } 10810 } 10811 10812 if (!Splatted) { 10813 unsigned FirstDemandedIdx = DemandedElts.countTrailingZeros(); 10814 assert(getOperand(FirstDemandedIdx).isUndef() && 10815 "Can only have a splat without a constant for all undefs."); 10816 return getOperand(FirstDemandedIdx); 10817 } 10818 10819 return Splatted; 10820 } 10821 10822 SDValue BuildVectorSDNode::getSplatValue(BitVector *UndefElements) const { 10823 APInt DemandedElts = APInt::getAllOnes(getNumOperands()); 10824 return getSplatValue(DemandedElts, UndefElements); 10825 } 10826 10827 bool BuildVectorSDNode::getRepeatedSequence(const APInt &DemandedElts, 10828 SmallVectorImpl<SDValue> &Sequence, 10829 BitVector *UndefElements) const { 10830 unsigned NumOps = getNumOperands(); 10831 Sequence.clear(); 10832 if (UndefElements) { 10833 UndefElements->clear(); 10834 UndefElements->resize(NumOps); 10835 } 10836 assert(NumOps == DemandedElts.getBitWidth() && "Unexpected vector size"); 10837 if (!DemandedElts || NumOps < 2 || !isPowerOf2_32(NumOps)) 10838 return false; 10839 10840 // Set the undefs even if we don't find a sequence (like getSplatValue). 10841 if (UndefElements) 10842 for (unsigned I = 0; I != NumOps; ++I) 10843 if (DemandedElts[I] && getOperand(I).isUndef()) 10844 (*UndefElements)[I] = true; 10845 10846 // Iteratively widen the sequence length looking for repetitions. 10847 for (unsigned SeqLen = 1; SeqLen < NumOps; SeqLen *= 2) { 10848 Sequence.append(SeqLen, SDValue()); 10849 for (unsigned I = 0; I != NumOps; ++I) { 10850 if (!DemandedElts[I]) 10851 continue; 10852 SDValue &SeqOp = Sequence[I % SeqLen]; 10853 SDValue Op = getOperand(I); 10854 if (Op.isUndef()) { 10855 if (!SeqOp) 10856 SeqOp = Op; 10857 continue; 10858 } 10859 if (SeqOp && !SeqOp.isUndef() && SeqOp != Op) { 10860 Sequence.clear(); 10861 break; 10862 } 10863 SeqOp = Op; 10864 } 10865 if (!Sequence.empty()) 10866 return true; 10867 } 10868 10869 assert(Sequence.empty() && "Failed to empty non-repeating sequence pattern"); 10870 return false; 10871 } 10872 10873 bool BuildVectorSDNode::getRepeatedSequence(SmallVectorImpl<SDValue> &Sequence, 10874 BitVector *UndefElements) const { 10875 APInt DemandedElts = APInt::getAllOnes(getNumOperands()); 10876 return getRepeatedSequence(DemandedElts, Sequence, UndefElements); 10877 } 10878 10879 ConstantSDNode * 10880 BuildVectorSDNode::getConstantSplatNode(const APInt &DemandedElts, 10881 BitVector *UndefElements) const { 10882 return dyn_cast_or_null<ConstantSDNode>( 10883 getSplatValue(DemandedElts, UndefElements)); 10884 } 10885 10886 ConstantSDNode * 10887 BuildVectorSDNode::getConstantSplatNode(BitVector *UndefElements) const { 10888 return dyn_cast_or_null<ConstantSDNode>(getSplatValue(UndefElements)); 10889 } 10890 10891 ConstantFPSDNode * 10892 BuildVectorSDNode::getConstantFPSplatNode(const APInt &DemandedElts, 10893 BitVector *UndefElements) const { 10894 return dyn_cast_or_null<ConstantFPSDNode>( 10895 getSplatValue(DemandedElts, UndefElements)); 10896 } 10897 10898 ConstantFPSDNode * 10899 BuildVectorSDNode::getConstantFPSplatNode(BitVector *UndefElements) const { 10900 return dyn_cast_or_null<ConstantFPSDNode>(getSplatValue(UndefElements)); 10901 } 10902 10903 int32_t 10904 BuildVectorSDNode::getConstantFPSplatPow2ToLog2Int(BitVector *UndefElements, 10905 uint32_t BitWidth) const { 10906 if (ConstantFPSDNode *CN = 10907 dyn_cast_or_null<ConstantFPSDNode>(getSplatValue(UndefElements))) { 10908 bool IsExact; 10909 APSInt IntVal(BitWidth); 10910 const APFloat &APF = CN->getValueAPF(); 10911 if (APF.convertToInteger(IntVal, APFloat::rmTowardZero, &IsExact) != 10912 APFloat::opOK || 10913 !IsExact) 10914 return -1; 10915 10916 return IntVal.exactLogBase2(); 10917 } 10918 return -1; 10919 } 10920 10921 bool BuildVectorSDNode::getConstantRawBits( 10922 bool IsLittleEndian, unsigned DstEltSizeInBits, 10923 SmallVectorImpl<APInt> &RawBitElements, BitVector &UndefElements) const { 10924 // Early-out if this contains anything but Undef/Constant/ConstantFP. 10925 if (!isConstant()) 10926 return false; 10927 10928 unsigned NumSrcOps = getNumOperands(); 10929 unsigned SrcEltSizeInBits = getValueType(0).getScalarSizeInBits(); 10930 assert(((NumSrcOps * SrcEltSizeInBits) % DstEltSizeInBits) == 0 && 10931 "Invalid bitcast scale"); 10932 10933 // Extract raw src bits. 10934 SmallVector<APInt> SrcBitElements(NumSrcOps, 10935 APInt::getNullValue(SrcEltSizeInBits)); 10936 BitVector SrcUndeElements(NumSrcOps, false); 10937 10938 for (unsigned I = 0; I != NumSrcOps; ++I) { 10939 SDValue Op = getOperand(I); 10940 if (Op.isUndef()) { 10941 SrcUndeElements.set(I); 10942 continue; 10943 } 10944 auto *CInt = dyn_cast<ConstantSDNode>(Op); 10945 auto *CFP = dyn_cast<ConstantFPSDNode>(Op); 10946 assert((CInt || CFP) && "Unknown constant"); 10947 SrcBitElements[I] = 10948 CInt ? CInt->getAPIntValue().truncOrSelf(SrcEltSizeInBits) 10949 : CFP->getValueAPF().bitcastToAPInt(); 10950 } 10951 10952 // Recast to dst width. 10953 recastRawBits(IsLittleEndian, DstEltSizeInBits, RawBitElements, 10954 SrcBitElements, UndefElements, SrcUndeElements); 10955 return true; 10956 } 10957 10958 void BuildVectorSDNode::recastRawBits(bool IsLittleEndian, 10959 unsigned DstEltSizeInBits, 10960 SmallVectorImpl<APInt> &DstBitElements, 10961 ArrayRef<APInt> SrcBitElements, 10962 BitVector &DstUndefElements, 10963 const BitVector &SrcUndefElements) { 10964 unsigned NumSrcOps = SrcBitElements.size(); 10965 unsigned SrcEltSizeInBits = SrcBitElements[0].getBitWidth(); 10966 assert(((NumSrcOps * SrcEltSizeInBits) % DstEltSizeInBits) == 0 && 10967 "Invalid bitcast scale"); 10968 assert(NumSrcOps == SrcUndefElements.size() && 10969 "Vector size mismatch"); 10970 10971 unsigned NumDstOps = (NumSrcOps * SrcEltSizeInBits) / DstEltSizeInBits; 10972 DstUndefElements.clear(); 10973 DstUndefElements.resize(NumDstOps, false); 10974 DstBitElements.assign(NumDstOps, APInt::getNullValue(DstEltSizeInBits)); 10975 10976 // Concatenate src elements constant bits together into dst element. 10977 if (SrcEltSizeInBits <= DstEltSizeInBits) { 10978 unsigned Scale = DstEltSizeInBits / SrcEltSizeInBits; 10979 for (unsigned I = 0; I != NumDstOps; ++I) { 10980 DstUndefElements.set(I); 10981 APInt &DstBits = DstBitElements[I]; 10982 for (unsigned J = 0; J != Scale; ++J) { 10983 unsigned Idx = (I * Scale) + (IsLittleEndian ? J : (Scale - J - 1)); 10984 if (SrcUndefElements[Idx]) 10985 continue; 10986 DstUndefElements.reset(I); 10987 const APInt &SrcBits = SrcBitElements[Idx]; 10988 assert(SrcBits.getBitWidth() == SrcEltSizeInBits && 10989 "Illegal constant bitwidths"); 10990 DstBits.insertBits(SrcBits, J * SrcEltSizeInBits); 10991 } 10992 } 10993 return; 10994 } 10995 10996 // Split src element constant bits into dst elements. 10997 unsigned Scale = SrcEltSizeInBits / DstEltSizeInBits; 10998 for (unsigned I = 0; I != NumSrcOps; ++I) { 10999 if (SrcUndefElements[I]) { 11000 DstUndefElements.set(I * Scale, (I + 1) * Scale); 11001 continue; 11002 } 11003 const APInt &SrcBits = SrcBitElements[I]; 11004 for (unsigned J = 0; J != Scale; ++J) { 11005 unsigned Idx = (I * Scale) + (IsLittleEndian ? J : (Scale - J - 1)); 11006 APInt &DstBits = DstBitElements[Idx]; 11007 DstBits = SrcBits.extractBits(DstEltSizeInBits, J * DstEltSizeInBits); 11008 } 11009 } 11010 } 11011 11012 bool BuildVectorSDNode::isConstant() const { 11013 for (const SDValue &Op : op_values()) { 11014 unsigned Opc = Op.getOpcode(); 11015 if (Opc != ISD::UNDEF && Opc != ISD::Constant && Opc != ISD::ConstantFP) 11016 return false; 11017 } 11018 return true; 11019 } 11020 11021 bool ShuffleVectorSDNode::isSplatMask(const int *Mask, EVT VT) { 11022 // Find the first non-undef value in the shuffle mask. 11023 unsigned i, e; 11024 for (i = 0, e = VT.getVectorNumElements(); i != e && Mask[i] < 0; ++i) 11025 /* search */; 11026 11027 // If all elements are undefined, this shuffle can be considered a splat 11028 // (although it should eventually get simplified away completely). 11029 if (i == e) 11030 return true; 11031 11032 // Make sure all remaining elements are either undef or the same as the first 11033 // non-undef value. 11034 for (int Idx = Mask[i]; i != e; ++i) 11035 if (Mask[i] >= 0 && Mask[i] != Idx) 11036 return false; 11037 return true; 11038 } 11039 11040 // Returns the SDNode if it is a constant integer BuildVector 11041 // or constant integer. 11042 SDNode *SelectionDAG::isConstantIntBuildVectorOrConstantInt(SDValue N) const { 11043 if (isa<ConstantSDNode>(N)) 11044 return N.getNode(); 11045 if (ISD::isBuildVectorOfConstantSDNodes(N.getNode())) 11046 return N.getNode(); 11047 // Treat a GlobalAddress supporting constant offset folding as a 11048 // constant integer. 11049 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N)) 11050 if (GA->getOpcode() == ISD::GlobalAddress && 11051 TLI->isOffsetFoldingLegal(GA)) 11052 return GA; 11053 if ((N.getOpcode() == ISD::SPLAT_VECTOR) && 11054 isa<ConstantSDNode>(N.getOperand(0))) 11055 return N.getNode(); 11056 return nullptr; 11057 } 11058 11059 // Returns the SDNode if it is a constant float BuildVector 11060 // or constant float. 11061 SDNode *SelectionDAG::isConstantFPBuildVectorOrConstantFP(SDValue N) const { 11062 if (isa<ConstantFPSDNode>(N)) 11063 return N.getNode(); 11064 11065 if (ISD::isBuildVectorOfConstantFPSDNodes(N.getNode())) 11066 return N.getNode(); 11067 11068 return nullptr; 11069 } 11070 11071 void SelectionDAG::createOperands(SDNode *Node, ArrayRef<SDValue> Vals) { 11072 assert(!Node->OperandList && "Node already has operands"); 11073 assert(SDNode::getMaxNumOperands() >= Vals.size() && 11074 "too many operands to fit into SDNode"); 11075 SDUse *Ops = OperandRecycler.allocate( 11076 ArrayRecycler<SDUse>::Capacity::get(Vals.size()), OperandAllocator); 11077 11078 bool IsDivergent = false; 11079 for (unsigned I = 0; I != Vals.size(); ++I) { 11080 Ops[I].setUser(Node); 11081 Ops[I].setInitial(Vals[I]); 11082 if (Ops[I].Val.getValueType() != MVT::Other) // Skip Chain. It does not carry divergence. 11083 IsDivergent |= Ops[I].getNode()->isDivergent(); 11084 } 11085 Node->NumOperands = Vals.size(); 11086 Node->OperandList = Ops; 11087 if (!TLI->isSDNodeAlwaysUniform(Node)) { 11088 IsDivergent |= TLI->isSDNodeSourceOfDivergence(Node, FLI, DA); 11089 Node->SDNodeBits.IsDivergent = IsDivergent; 11090 } 11091 checkForCycles(Node); 11092 } 11093 11094 SDValue SelectionDAG::getTokenFactor(const SDLoc &DL, 11095 SmallVectorImpl<SDValue> &Vals) { 11096 size_t Limit = SDNode::getMaxNumOperands(); 11097 while (Vals.size() > Limit) { 11098 unsigned SliceIdx = Vals.size() - Limit; 11099 auto ExtractedTFs = ArrayRef<SDValue>(Vals).slice(SliceIdx, Limit); 11100 SDValue NewTF = getNode(ISD::TokenFactor, DL, MVT::Other, ExtractedTFs); 11101 Vals.erase(Vals.begin() + SliceIdx, Vals.end()); 11102 Vals.emplace_back(NewTF); 11103 } 11104 return getNode(ISD::TokenFactor, DL, MVT::Other, Vals); 11105 } 11106 11107 SDValue SelectionDAG::getNeutralElement(unsigned Opcode, const SDLoc &DL, 11108 EVT VT, SDNodeFlags Flags) { 11109 switch (Opcode) { 11110 default: 11111 return SDValue(); 11112 case ISD::ADD: 11113 case ISD::OR: 11114 case ISD::XOR: 11115 case ISD::UMAX: 11116 return getConstant(0, DL, VT); 11117 case ISD::MUL: 11118 return getConstant(1, DL, VT); 11119 case ISD::AND: 11120 case ISD::UMIN: 11121 return getAllOnesConstant(DL, VT); 11122 case ISD::SMAX: 11123 return getConstant(APInt::getSignedMinValue(VT.getSizeInBits()), DL, VT); 11124 case ISD::SMIN: 11125 return getConstant(APInt::getSignedMaxValue(VT.getSizeInBits()), DL, VT); 11126 case ISD::FADD: 11127 return getConstantFP(-0.0, DL, VT); 11128 case ISD::FMUL: 11129 return getConstantFP(1.0, DL, VT); 11130 case ISD::FMINNUM: 11131 case ISD::FMAXNUM: { 11132 // Neutral element for fminnum is NaN, Inf or FLT_MAX, depending on FMF. 11133 const fltSemantics &Semantics = EVTToAPFloatSemantics(VT); 11134 APFloat NeutralAF = !Flags.hasNoNaNs() ? APFloat::getQNaN(Semantics) : 11135 !Flags.hasNoInfs() ? APFloat::getInf(Semantics) : 11136 APFloat::getLargest(Semantics); 11137 if (Opcode == ISD::FMAXNUM) 11138 NeutralAF.changeSign(); 11139 11140 return getConstantFP(NeutralAF, DL, VT); 11141 } 11142 } 11143 } 11144 11145 #ifndef NDEBUG 11146 static void checkForCyclesHelper(const SDNode *N, 11147 SmallPtrSetImpl<const SDNode*> &Visited, 11148 SmallPtrSetImpl<const SDNode*> &Checked, 11149 const llvm::SelectionDAG *DAG) { 11150 // If this node has already been checked, don't check it again. 11151 if (Checked.count(N)) 11152 return; 11153 11154 // If a node has already been visited on this depth-first walk, reject it as 11155 // a cycle. 11156 if (!Visited.insert(N).second) { 11157 errs() << "Detected cycle in SelectionDAG\n"; 11158 dbgs() << "Offending node:\n"; 11159 N->dumprFull(DAG); dbgs() << "\n"; 11160 abort(); 11161 } 11162 11163 for (const SDValue &Op : N->op_values()) 11164 checkForCyclesHelper(Op.getNode(), Visited, Checked, DAG); 11165 11166 Checked.insert(N); 11167 Visited.erase(N); 11168 } 11169 #endif 11170 11171 void llvm::checkForCycles(const llvm::SDNode *N, 11172 const llvm::SelectionDAG *DAG, 11173 bool force) { 11174 #ifndef NDEBUG 11175 bool check = force; 11176 #ifdef EXPENSIVE_CHECKS 11177 check = true; 11178 #endif // EXPENSIVE_CHECKS 11179 if (check) { 11180 assert(N && "Checking nonexistent SDNode"); 11181 SmallPtrSet<const SDNode*, 32> visited; 11182 SmallPtrSet<const SDNode*, 32> checked; 11183 checkForCyclesHelper(N, visited, checked, DAG); 11184 } 11185 #endif // !NDEBUG 11186 } 11187 11188 void llvm::checkForCycles(const llvm::SelectionDAG *DAG, bool force) { 11189 checkForCycles(DAG->getRoot().getNode(), DAG, force); 11190 } 11191