1 //===-- SelectionDAG.cpp - Implement the SelectionDAG data structures -----===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements the SelectionDAG class. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "llvm/CodeGen/SelectionDAG.h" 15 #include "SDNodeDbgValue.h" 16 #include "SDNodeOrdering.h" 17 #include "llvm/ADT/SetVector.h" 18 #include "llvm/ADT/SmallPtrSet.h" 19 #include "llvm/ADT/SmallSet.h" 20 #include "llvm/ADT/SmallVector.h" 21 #include "llvm/ADT/StringExtras.h" 22 #include "llvm/Analysis/TargetTransformInfo.h" 23 #include "llvm/Analysis/ValueTracking.h" 24 #include "llvm/Assembly/Writer.h" 25 #include "llvm/CodeGen/MachineBasicBlock.h" 26 #include "llvm/CodeGen/MachineConstantPool.h" 27 #include "llvm/CodeGen/MachineFrameInfo.h" 28 #include "llvm/CodeGen/MachineModuleInfo.h" 29 #include "llvm/DebugInfo.h" 30 #include "llvm/IR/CallingConv.h" 31 #include "llvm/IR/Constants.h" 32 #include "llvm/IR/DataLayout.h" 33 #include "llvm/IR/DerivedTypes.h" 34 #include "llvm/IR/Function.h" 35 #include "llvm/IR/GlobalAlias.h" 36 #include "llvm/IR/GlobalVariable.h" 37 #include "llvm/IR/Intrinsics.h" 38 #include "llvm/Support/CommandLine.h" 39 #include "llvm/Support/Debug.h" 40 #include "llvm/Support/ErrorHandling.h" 41 #include "llvm/Support/ManagedStatic.h" 42 #include "llvm/Support/MathExtras.h" 43 #include "llvm/Support/Mutex.h" 44 #include "llvm/Support/raw_ostream.h" 45 #include "llvm/Target/TargetInstrInfo.h" 46 #include "llvm/Target/TargetIntrinsicInfo.h" 47 #include "llvm/Target/TargetLowering.h" 48 #include "llvm/Target/TargetMachine.h" 49 #include "llvm/Target/TargetOptions.h" 50 #include "llvm/Target/TargetRegisterInfo.h" 51 #include "llvm/Target/TargetSelectionDAGInfo.h" 52 #include <algorithm> 53 #include <cmath> 54 using namespace llvm; 55 56 /// makeVTList - Return an instance of the SDVTList struct initialized with the 57 /// specified members. 58 static SDVTList makeVTList(const EVT *VTs, unsigned NumVTs) { 59 SDVTList Res = {VTs, NumVTs}; 60 return Res; 61 } 62 63 static const fltSemantics *EVTToAPFloatSemantics(EVT VT) { 64 switch (VT.getSimpleVT().SimpleTy) { 65 default: llvm_unreachable("Unknown FP format"); 66 case MVT::f16: return &APFloat::IEEEhalf; 67 case MVT::f32: return &APFloat::IEEEsingle; 68 case MVT::f64: return &APFloat::IEEEdouble; 69 case MVT::f80: return &APFloat::x87DoubleExtended; 70 case MVT::f128: return &APFloat::IEEEquad; 71 case MVT::ppcf128: return &APFloat::PPCDoubleDouble; 72 } 73 } 74 75 // Default null implementations of the callbacks. 76 void SelectionDAG::DAGUpdateListener::NodeDeleted(SDNode*, SDNode*) {} 77 void SelectionDAG::DAGUpdateListener::NodeUpdated(SDNode*) {} 78 79 //===----------------------------------------------------------------------===// 80 // ConstantFPSDNode Class 81 //===----------------------------------------------------------------------===// 82 83 /// isExactlyValue - We don't rely on operator== working on double values, as 84 /// it returns true for things that are clearly not equal, like -0.0 and 0.0. 85 /// As such, this method can be used to do an exact bit-for-bit comparison of 86 /// two floating point values. 87 bool ConstantFPSDNode::isExactlyValue(const APFloat& V) const { 88 return getValueAPF().bitwiseIsEqual(V); 89 } 90 91 bool ConstantFPSDNode::isValueValidForType(EVT VT, 92 const APFloat& Val) { 93 assert(VT.isFloatingPoint() && "Can only convert between FP types"); 94 95 // convert modifies in place, so make a copy. 96 APFloat Val2 = APFloat(Val); 97 bool losesInfo; 98 (void) Val2.convert(*EVTToAPFloatSemantics(VT), APFloat::rmNearestTiesToEven, 99 &losesInfo); 100 return !losesInfo; 101 } 102 103 //===----------------------------------------------------------------------===// 104 // ISD Namespace 105 //===----------------------------------------------------------------------===// 106 107 /// isBuildVectorAllOnes - Return true if the specified node is a 108 /// BUILD_VECTOR where all of the elements are ~0 or undef. 109 bool ISD::isBuildVectorAllOnes(const SDNode *N) { 110 // Look through a bit convert. 111 if (N->getOpcode() == ISD::BITCAST) 112 N = N->getOperand(0).getNode(); 113 114 if (N->getOpcode() != ISD::BUILD_VECTOR) return false; 115 116 unsigned i = 0, e = N->getNumOperands(); 117 118 // Skip over all of the undef values. 119 while (i != e && N->getOperand(i).getOpcode() == ISD::UNDEF) 120 ++i; 121 122 // Do not accept an all-undef vector. 123 if (i == e) return false; 124 125 // Do not accept build_vectors that aren't all constants or which have non-~0 126 // elements. We have to be a bit careful here, as the type of the constant 127 // may not be the same as the type of the vector elements due to type 128 // legalization (the elements are promoted to a legal type for the target and 129 // a vector of a type may be legal when the base element type is not). 130 // We only want to check enough bits to cover the vector elements, because 131 // we care if the resultant vector is all ones, not whether the individual 132 // constants are. 133 SDValue NotZero = N->getOperand(i); 134 unsigned EltSize = N->getValueType(0).getVectorElementType().getSizeInBits(); 135 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(NotZero)) { 136 if (CN->getAPIntValue().countTrailingOnes() < EltSize) 137 return false; 138 } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(NotZero)) { 139 if (CFPN->getValueAPF().bitcastToAPInt().countTrailingOnes() < EltSize) 140 return false; 141 } else 142 return false; 143 144 // Okay, we have at least one ~0 value, check to see if the rest match or are 145 // undefs. Even with the above element type twiddling, this should be OK, as 146 // the same type legalization should have applied to all the elements. 147 for (++i; i != e; ++i) 148 if (N->getOperand(i) != NotZero && 149 N->getOperand(i).getOpcode() != ISD::UNDEF) 150 return false; 151 return true; 152 } 153 154 155 /// isBuildVectorAllZeros - Return true if the specified node is a 156 /// BUILD_VECTOR where all of the elements are 0 or undef. 157 bool ISD::isBuildVectorAllZeros(const SDNode *N) { 158 // Look through a bit convert. 159 if (N->getOpcode() == ISD::BITCAST) 160 N = N->getOperand(0).getNode(); 161 162 if (N->getOpcode() != ISD::BUILD_VECTOR) return false; 163 164 unsigned i = 0, e = N->getNumOperands(); 165 166 // Skip over all of the undef values. 167 while (i != e && N->getOperand(i).getOpcode() == ISD::UNDEF) 168 ++i; 169 170 // Do not accept an all-undef vector. 171 if (i == e) return false; 172 173 // Do not accept build_vectors that aren't all constants or which have non-0 174 // elements. 175 SDValue Zero = N->getOperand(i); 176 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Zero)) { 177 if (!CN->isNullValue()) 178 return false; 179 } else if (ConstantFPSDNode *CFPN = dyn_cast<ConstantFPSDNode>(Zero)) { 180 if (!CFPN->getValueAPF().isPosZero()) 181 return false; 182 } else 183 return false; 184 185 // Okay, we have at least one 0 value, check to see if the rest match or are 186 // undefs. 187 for (++i; i != e; ++i) 188 if (N->getOperand(i) != Zero && 189 N->getOperand(i).getOpcode() != ISD::UNDEF) 190 return false; 191 return true; 192 } 193 194 /// isScalarToVector - Return true if the specified node is a 195 /// ISD::SCALAR_TO_VECTOR node or a BUILD_VECTOR node where only the low 196 /// element is not an undef. 197 bool ISD::isScalarToVector(const SDNode *N) { 198 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) 199 return true; 200 201 if (N->getOpcode() != ISD::BUILD_VECTOR) 202 return false; 203 if (N->getOperand(0).getOpcode() == ISD::UNDEF) 204 return false; 205 unsigned NumElems = N->getNumOperands(); 206 if (NumElems == 1) 207 return false; 208 for (unsigned i = 1; i < NumElems; ++i) { 209 SDValue V = N->getOperand(i); 210 if (V.getOpcode() != ISD::UNDEF) 211 return false; 212 } 213 return true; 214 } 215 216 /// allOperandsUndef - Return true if the node has at least one operand 217 /// and all operands of the specified node are ISD::UNDEF. 218 bool ISD::allOperandsUndef(const SDNode *N) { 219 // Return false if the node has no operands. 220 // This is "logically inconsistent" with the definition of "all" but 221 // is probably the desired behavior. 222 if (N->getNumOperands() == 0) 223 return false; 224 225 for (unsigned i = 0, e = N->getNumOperands(); i != e ; ++i) 226 if (N->getOperand(i).getOpcode() != ISD::UNDEF) 227 return false; 228 229 return true; 230 } 231 232 /// getSetCCSwappedOperands - Return the operation corresponding to (Y op X) 233 /// when given the operation for (X op Y). 234 ISD::CondCode ISD::getSetCCSwappedOperands(ISD::CondCode Operation) { 235 // To perform this operation, we just need to swap the L and G bits of the 236 // operation. 237 unsigned OldL = (Operation >> 2) & 1; 238 unsigned OldG = (Operation >> 1) & 1; 239 return ISD::CondCode((Operation & ~6) | // Keep the N, U, E bits 240 (OldL << 1) | // New G bit 241 (OldG << 2)); // New L bit. 242 } 243 244 /// getSetCCInverse - Return the operation corresponding to !(X op Y), where 245 /// 'op' is a valid SetCC operation. 246 ISD::CondCode ISD::getSetCCInverse(ISD::CondCode Op, bool isInteger) { 247 unsigned Operation = Op; 248 if (isInteger) 249 Operation ^= 7; // Flip L, G, E bits, but not U. 250 else 251 Operation ^= 15; // Flip all of the condition bits. 252 253 if (Operation > ISD::SETTRUE2) 254 Operation &= ~8; // Don't let N and U bits get set. 255 256 return ISD::CondCode(Operation); 257 } 258 259 260 /// isSignedOp - For an integer comparison, return 1 if the comparison is a 261 /// signed operation and 2 if the result is an unsigned comparison. Return zero 262 /// if the operation does not depend on the sign of the input (setne and seteq). 263 static int isSignedOp(ISD::CondCode Opcode) { 264 switch (Opcode) { 265 default: llvm_unreachable("Illegal integer setcc operation!"); 266 case ISD::SETEQ: 267 case ISD::SETNE: return 0; 268 case ISD::SETLT: 269 case ISD::SETLE: 270 case ISD::SETGT: 271 case ISD::SETGE: return 1; 272 case ISD::SETULT: 273 case ISD::SETULE: 274 case ISD::SETUGT: 275 case ISD::SETUGE: return 2; 276 } 277 } 278 279 /// getSetCCOrOperation - Return the result of a logical OR between different 280 /// comparisons of identical values: ((X op1 Y) | (X op2 Y)). This function 281 /// returns SETCC_INVALID if it is not possible to represent the resultant 282 /// comparison. 283 ISD::CondCode ISD::getSetCCOrOperation(ISD::CondCode Op1, ISD::CondCode Op2, 284 bool isInteger) { 285 if (isInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3) 286 // Cannot fold a signed integer setcc with an unsigned integer setcc. 287 return ISD::SETCC_INVALID; 288 289 unsigned Op = Op1 | Op2; // Combine all of the condition bits. 290 291 // If the N and U bits get set then the resultant comparison DOES suddenly 292 // care about orderedness, and is true when ordered. 293 if (Op > ISD::SETTRUE2) 294 Op &= ~16; // Clear the U bit if the N bit is set. 295 296 // Canonicalize illegal integer setcc's. 297 if (isInteger && Op == ISD::SETUNE) // e.g. SETUGT | SETULT 298 Op = ISD::SETNE; 299 300 return ISD::CondCode(Op); 301 } 302 303 /// getSetCCAndOperation - Return the result of a logical AND between different 304 /// comparisons of identical values: ((X op1 Y) & (X op2 Y)). This 305 /// function returns zero if it is not possible to represent the resultant 306 /// comparison. 307 ISD::CondCode ISD::getSetCCAndOperation(ISD::CondCode Op1, ISD::CondCode Op2, 308 bool isInteger) { 309 if (isInteger && (isSignedOp(Op1) | isSignedOp(Op2)) == 3) 310 // Cannot fold a signed setcc with an unsigned setcc. 311 return ISD::SETCC_INVALID; 312 313 // Combine all of the condition bits. 314 ISD::CondCode Result = ISD::CondCode(Op1 & Op2); 315 316 // Canonicalize illegal integer setcc's. 317 if (isInteger) { 318 switch (Result) { 319 default: break; 320 case ISD::SETUO : Result = ISD::SETFALSE; break; // SETUGT & SETULT 321 case ISD::SETOEQ: // SETEQ & SETU[LG]E 322 case ISD::SETUEQ: Result = ISD::SETEQ ; break; // SETUGE & SETULE 323 case ISD::SETOLT: Result = ISD::SETULT ; break; // SETULT & SETNE 324 case ISD::SETOGT: Result = ISD::SETUGT ; break; // SETUGT & SETNE 325 } 326 } 327 328 return Result; 329 } 330 331 //===----------------------------------------------------------------------===// 332 // SDNode Profile Support 333 //===----------------------------------------------------------------------===// 334 335 /// AddNodeIDOpcode - Add the node opcode to the NodeID data. 336 /// 337 static void AddNodeIDOpcode(FoldingSetNodeID &ID, unsigned OpC) { 338 ID.AddInteger(OpC); 339 } 340 341 /// AddNodeIDValueTypes - Value type lists are intern'd so we can represent them 342 /// solely with their pointer. 343 static void AddNodeIDValueTypes(FoldingSetNodeID &ID, SDVTList VTList) { 344 ID.AddPointer(VTList.VTs); 345 } 346 347 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data. 348 /// 349 static void AddNodeIDOperands(FoldingSetNodeID &ID, 350 const SDValue *Ops, unsigned NumOps) { 351 for (; NumOps; --NumOps, ++Ops) { 352 ID.AddPointer(Ops->getNode()); 353 ID.AddInteger(Ops->getResNo()); 354 } 355 } 356 357 /// AddNodeIDOperands - Various routines for adding operands to the NodeID data. 358 /// 359 static void AddNodeIDOperands(FoldingSetNodeID &ID, 360 const SDUse *Ops, unsigned NumOps) { 361 for (; NumOps; --NumOps, ++Ops) { 362 ID.AddPointer(Ops->getNode()); 363 ID.AddInteger(Ops->getResNo()); 364 } 365 } 366 367 static void AddNodeIDNode(FoldingSetNodeID &ID, 368 unsigned short OpC, SDVTList VTList, 369 const SDValue *OpList, unsigned N) { 370 AddNodeIDOpcode(ID, OpC); 371 AddNodeIDValueTypes(ID, VTList); 372 AddNodeIDOperands(ID, OpList, N); 373 } 374 375 /// AddNodeIDCustom - If this is an SDNode with special info, add this info to 376 /// the NodeID data. 377 static void AddNodeIDCustom(FoldingSetNodeID &ID, const SDNode *N) { 378 switch (N->getOpcode()) { 379 case ISD::TargetExternalSymbol: 380 case ISD::ExternalSymbol: 381 llvm_unreachable("Should only be used on nodes with operands"); 382 default: break; // Normal nodes don't need extra info. 383 case ISD::TargetConstant: 384 case ISD::Constant: 385 ID.AddPointer(cast<ConstantSDNode>(N)->getConstantIntValue()); 386 break; 387 case ISD::TargetConstantFP: 388 case ISD::ConstantFP: { 389 ID.AddPointer(cast<ConstantFPSDNode>(N)->getConstantFPValue()); 390 break; 391 } 392 case ISD::TargetGlobalAddress: 393 case ISD::GlobalAddress: 394 case ISD::TargetGlobalTLSAddress: 395 case ISD::GlobalTLSAddress: { 396 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N); 397 ID.AddPointer(GA->getGlobal()); 398 ID.AddInteger(GA->getOffset()); 399 ID.AddInteger(GA->getTargetFlags()); 400 ID.AddInteger(GA->getAddressSpace()); 401 break; 402 } 403 case ISD::BasicBlock: 404 ID.AddPointer(cast<BasicBlockSDNode>(N)->getBasicBlock()); 405 break; 406 case ISD::Register: 407 ID.AddInteger(cast<RegisterSDNode>(N)->getReg()); 408 break; 409 case ISD::RegisterMask: 410 ID.AddPointer(cast<RegisterMaskSDNode>(N)->getRegMask()); 411 break; 412 case ISD::SRCVALUE: 413 ID.AddPointer(cast<SrcValueSDNode>(N)->getValue()); 414 break; 415 case ISD::FrameIndex: 416 case ISD::TargetFrameIndex: 417 ID.AddInteger(cast<FrameIndexSDNode>(N)->getIndex()); 418 break; 419 case ISD::JumpTable: 420 case ISD::TargetJumpTable: 421 ID.AddInteger(cast<JumpTableSDNode>(N)->getIndex()); 422 ID.AddInteger(cast<JumpTableSDNode>(N)->getTargetFlags()); 423 break; 424 case ISD::ConstantPool: 425 case ISD::TargetConstantPool: { 426 const ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N); 427 ID.AddInteger(CP->getAlignment()); 428 ID.AddInteger(CP->getOffset()); 429 if (CP->isMachineConstantPoolEntry()) 430 CP->getMachineCPVal()->addSelectionDAGCSEId(ID); 431 else 432 ID.AddPointer(CP->getConstVal()); 433 ID.AddInteger(CP->getTargetFlags()); 434 break; 435 } 436 case ISD::TargetIndex: { 437 const TargetIndexSDNode *TI = cast<TargetIndexSDNode>(N); 438 ID.AddInteger(TI->getIndex()); 439 ID.AddInteger(TI->getOffset()); 440 ID.AddInteger(TI->getTargetFlags()); 441 break; 442 } 443 case ISD::LOAD: { 444 const LoadSDNode *LD = cast<LoadSDNode>(N); 445 ID.AddInteger(LD->getMemoryVT().getRawBits()); 446 ID.AddInteger(LD->getRawSubclassData()); 447 ID.AddInteger(LD->getPointerInfo().getAddrSpace()); 448 break; 449 } 450 case ISD::STORE: { 451 const StoreSDNode *ST = cast<StoreSDNode>(N); 452 ID.AddInteger(ST->getMemoryVT().getRawBits()); 453 ID.AddInteger(ST->getRawSubclassData()); 454 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 455 break; 456 } 457 case ISD::ATOMIC_CMP_SWAP: 458 case ISD::ATOMIC_SWAP: 459 case ISD::ATOMIC_LOAD_ADD: 460 case ISD::ATOMIC_LOAD_SUB: 461 case ISD::ATOMIC_LOAD_AND: 462 case ISD::ATOMIC_LOAD_OR: 463 case ISD::ATOMIC_LOAD_XOR: 464 case ISD::ATOMIC_LOAD_NAND: 465 case ISD::ATOMIC_LOAD_MIN: 466 case ISD::ATOMIC_LOAD_MAX: 467 case ISD::ATOMIC_LOAD_UMIN: 468 case ISD::ATOMIC_LOAD_UMAX: 469 case ISD::ATOMIC_LOAD: 470 case ISD::ATOMIC_STORE: { 471 const AtomicSDNode *AT = cast<AtomicSDNode>(N); 472 ID.AddInteger(AT->getMemoryVT().getRawBits()); 473 ID.AddInteger(AT->getRawSubclassData()); 474 ID.AddInteger(AT->getPointerInfo().getAddrSpace()); 475 break; 476 } 477 case ISD::PREFETCH: { 478 const MemSDNode *PF = cast<MemSDNode>(N); 479 ID.AddInteger(PF->getPointerInfo().getAddrSpace()); 480 break; 481 } 482 case ISD::VECTOR_SHUFFLE: { 483 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); 484 for (unsigned i = 0, e = N->getValueType(0).getVectorNumElements(); 485 i != e; ++i) 486 ID.AddInteger(SVN->getMaskElt(i)); 487 break; 488 } 489 case ISD::TargetBlockAddress: 490 case ISD::BlockAddress: { 491 const BlockAddressSDNode *BA = cast<BlockAddressSDNode>(N); 492 ID.AddPointer(BA->getBlockAddress()); 493 ID.AddInteger(BA->getOffset()); 494 ID.AddInteger(BA->getTargetFlags()); 495 break; 496 } 497 } // end switch (N->getOpcode()) 498 499 // Target specific memory nodes could also have address spaces to check. 500 if (N->isTargetMemoryOpcode()) 501 ID.AddInteger(cast<MemSDNode>(N)->getPointerInfo().getAddrSpace()); 502 } 503 504 /// AddNodeIDNode - Generic routine for adding a nodes info to the NodeID 505 /// data. 506 static void AddNodeIDNode(FoldingSetNodeID &ID, const SDNode *N) { 507 AddNodeIDOpcode(ID, N->getOpcode()); 508 // Add the return value info. 509 AddNodeIDValueTypes(ID, N->getVTList()); 510 // Add the operand info. 511 AddNodeIDOperands(ID, N->op_begin(), N->getNumOperands()); 512 513 // Handle SDNode leafs with special info. 514 AddNodeIDCustom(ID, N); 515 } 516 517 /// encodeMemSDNodeFlags - Generic routine for computing a value for use in 518 /// the CSE map that carries volatility, temporalness, indexing mode, and 519 /// extension/truncation information. 520 /// 521 static inline unsigned 522 encodeMemSDNodeFlags(int ConvType, ISD::MemIndexedMode AM, bool isVolatile, 523 bool isNonTemporal, bool isInvariant) { 524 assert((ConvType & 3) == ConvType && 525 "ConvType may not require more than 2 bits!"); 526 assert((AM & 7) == AM && 527 "AM may not require more than 3 bits!"); 528 return ConvType | 529 (AM << 2) | 530 (isVolatile << 5) | 531 (isNonTemporal << 6) | 532 (isInvariant << 7); 533 } 534 535 //===----------------------------------------------------------------------===// 536 // SelectionDAG Class 537 //===----------------------------------------------------------------------===// 538 539 /// doNotCSE - Return true if CSE should not be performed for this node. 540 static bool doNotCSE(SDNode *N) { 541 if (N->getValueType(0) == MVT::Glue) 542 return true; // Never CSE anything that produces a flag. 543 544 switch (N->getOpcode()) { 545 default: break; 546 case ISD::HANDLENODE: 547 case ISD::EH_LABEL: 548 return true; // Never CSE these nodes. 549 } 550 551 // Check that remaining values produced are not flags. 552 for (unsigned i = 1, e = N->getNumValues(); i != e; ++i) 553 if (N->getValueType(i) == MVT::Glue) 554 return true; // Never CSE anything that produces a flag. 555 556 return false; 557 } 558 559 /// RemoveDeadNodes - This method deletes all unreachable nodes in the 560 /// SelectionDAG. 561 void SelectionDAG::RemoveDeadNodes() { 562 // Create a dummy node (which is not added to allnodes), that adds a reference 563 // to the root node, preventing it from being deleted. 564 HandleSDNode Dummy(getRoot()); 565 566 SmallVector<SDNode*, 128> DeadNodes; 567 568 // Add all obviously-dead nodes to the DeadNodes worklist. 569 for (allnodes_iterator I = allnodes_begin(), E = allnodes_end(); I != E; ++I) 570 if (I->use_empty()) 571 DeadNodes.push_back(I); 572 573 RemoveDeadNodes(DeadNodes); 574 575 // If the root changed (e.g. it was a dead load, update the root). 576 setRoot(Dummy.getValue()); 577 } 578 579 /// RemoveDeadNodes - This method deletes the unreachable nodes in the 580 /// given list, and any nodes that become unreachable as a result. 581 void SelectionDAG::RemoveDeadNodes(SmallVectorImpl<SDNode *> &DeadNodes) { 582 583 // Process the worklist, deleting the nodes and adding their uses to the 584 // worklist. 585 while (!DeadNodes.empty()) { 586 SDNode *N = DeadNodes.pop_back_val(); 587 588 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 589 DUL->NodeDeleted(N, 0); 590 591 // Take the node out of the appropriate CSE map. 592 RemoveNodeFromCSEMaps(N); 593 594 // Next, brutally remove the operand list. This is safe to do, as there are 595 // no cycles in the graph. 596 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) { 597 SDUse &Use = *I++; 598 SDNode *Operand = Use.getNode(); 599 Use.set(SDValue()); 600 601 // Now that we removed this operand, see if there are no uses of it left. 602 if (Operand->use_empty()) 603 DeadNodes.push_back(Operand); 604 } 605 606 DeallocateNode(N); 607 } 608 } 609 610 void SelectionDAG::RemoveDeadNode(SDNode *N){ 611 SmallVector<SDNode*, 16> DeadNodes(1, N); 612 613 // Create a dummy node that adds a reference to the root node, preventing 614 // it from being deleted. (This matters if the root is an operand of the 615 // dead node.) 616 HandleSDNode Dummy(getRoot()); 617 618 RemoveDeadNodes(DeadNodes); 619 } 620 621 void SelectionDAG::DeleteNode(SDNode *N) { 622 // First take this out of the appropriate CSE map. 623 RemoveNodeFromCSEMaps(N); 624 625 // Finally, remove uses due to operands of this node, remove from the 626 // AllNodes list, and delete the node. 627 DeleteNodeNotInCSEMaps(N); 628 } 629 630 void SelectionDAG::DeleteNodeNotInCSEMaps(SDNode *N) { 631 assert(N != AllNodes.begin() && "Cannot delete the entry node!"); 632 assert(N->use_empty() && "Cannot delete a node that is not dead!"); 633 634 // Drop all of the operands and decrement used node's use counts. 635 N->DropOperands(); 636 637 DeallocateNode(N); 638 } 639 640 void SelectionDAG::DeallocateNode(SDNode *N) { 641 if (N->OperandsNeedDelete) 642 delete[] N->OperandList; 643 644 // Set the opcode to DELETED_NODE to help catch bugs when node 645 // memory is reallocated. 646 N->NodeType = ISD::DELETED_NODE; 647 648 NodeAllocator.Deallocate(AllNodes.remove(N)); 649 650 // Remove the ordering of this node. 651 Ordering->remove(N); 652 653 // If any of the SDDbgValue nodes refer to this SDNode, invalidate them. 654 ArrayRef<SDDbgValue*> DbgVals = DbgInfo->getSDDbgValues(N); 655 for (unsigned i = 0, e = DbgVals.size(); i != e; ++i) 656 DbgVals[i]->setIsInvalidated(); 657 } 658 659 /// RemoveNodeFromCSEMaps - Take the specified node out of the CSE map that 660 /// correspond to it. This is useful when we're about to delete or repurpose 661 /// the node. We don't want future request for structurally identical nodes 662 /// to return N anymore. 663 bool SelectionDAG::RemoveNodeFromCSEMaps(SDNode *N) { 664 bool Erased = false; 665 switch (N->getOpcode()) { 666 case ISD::HANDLENODE: return false; // noop. 667 case ISD::CONDCODE: 668 assert(CondCodeNodes[cast<CondCodeSDNode>(N)->get()] && 669 "Cond code doesn't exist!"); 670 Erased = CondCodeNodes[cast<CondCodeSDNode>(N)->get()] != 0; 671 CondCodeNodes[cast<CondCodeSDNode>(N)->get()] = 0; 672 break; 673 case ISD::ExternalSymbol: 674 Erased = ExternalSymbols.erase(cast<ExternalSymbolSDNode>(N)->getSymbol()); 675 break; 676 case ISD::TargetExternalSymbol: { 677 ExternalSymbolSDNode *ESN = cast<ExternalSymbolSDNode>(N); 678 Erased = TargetExternalSymbols.erase( 679 std::pair<std::string,unsigned char>(ESN->getSymbol(), 680 ESN->getTargetFlags())); 681 break; 682 } 683 case ISD::VALUETYPE: { 684 EVT VT = cast<VTSDNode>(N)->getVT(); 685 if (VT.isExtended()) { 686 Erased = ExtendedValueTypeNodes.erase(VT); 687 } else { 688 Erased = ValueTypeNodes[VT.getSimpleVT().SimpleTy] != 0; 689 ValueTypeNodes[VT.getSimpleVT().SimpleTy] = 0; 690 } 691 break; 692 } 693 default: 694 // Remove it from the CSE Map. 695 assert(N->getOpcode() != ISD::DELETED_NODE && "DELETED_NODE in CSEMap!"); 696 assert(N->getOpcode() != ISD::EntryToken && "EntryToken in CSEMap!"); 697 Erased = CSEMap.RemoveNode(N); 698 break; 699 } 700 #ifndef NDEBUG 701 // Verify that the node was actually in one of the CSE maps, unless it has a 702 // flag result (which cannot be CSE'd) or is one of the special cases that are 703 // not subject to CSE. 704 if (!Erased && N->getValueType(N->getNumValues()-1) != MVT::Glue && 705 !N->isMachineOpcode() && !doNotCSE(N)) { 706 N->dump(this); 707 dbgs() << "\n"; 708 llvm_unreachable("Node is not in map!"); 709 } 710 #endif 711 return Erased; 712 } 713 714 /// AddModifiedNodeToCSEMaps - The specified node has been removed from the CSE 715 /// maps and modified in place. Add it back to the CSE maps, unless an identical 716 /// node already exists, in which case transfer all its users to the existing 717 /// node. This transfer can potentially trigger recursive merging. 718 /// 719 void 720 SelectionDAG::AddModifiedNodeToCSEMaps(SDNode *N) { 721 // For node types that aren't CSE'd, just act as if no identical node 722 // already exists. 723 if (!doNotCSE(N)) { 724 SDNode *Existing = CSEMap.GetOrInsertNode(N); 725 if (Existing != N) { 726 // If there was already an existing matching node, use ReplaceAllUsesWith 727 // to replace the dead one with the existing one. This can cause 728 // recursive merging of other unrelated nodes down the line. 729 ReplaceAllUsesWith(N, Existing); 730 731 // N is now dead. Inform the listeners and delete it. 732 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 733 DUL->NodeDeleted(N, Existing); 734 DeleteNodeNotInCSEMaps(N); 735 return; 736 } 737 } 738 739 // If the node doesn't already exist, we updated it. Inform listeners. 740 for (DAGUpdateListener *DUL = UpdateListeners; DUL; DUL = DUL->Next) 741 DUL->NodeUpdated(N); 742 } 743 744 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 745 /// were replaced with those specified. If this node is never memoized, 746 /// return null, otherwise return a pointer to the slot it would take. If a 747 /// node already exists with these operands, the slot will be non-null. 748 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, SDValue Op, 749 void *&InsertPos) { 750 if (doNotCSE(N)) 751 return 0; 752 753 SDValue Ops[] = { Op }; 754 FoldingSetNodeID ID; 755 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, 1); 756 AddNodeIDCustom(ID, N); 757 SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 758 return Node; 759 } 760 761 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 762 /// were replaced with those specified. If this node is never memoized, 763 /// return null, otherwise return a pointer to the slot it would take. If a 764 /// node already exists with these operands, the slot will be non-null. 765 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, 766 SDValue Op1, SDValue Op2, 767 void *&InsertPos) { 768 if (doNotCSE(N)) 769 return 0; 770 771 SDValue Ops[] = { Op1, Op2 }; 772 FoldingSetNodeID ID; 773 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, 2); 774 AddNodeIDCustom(ID, N); 775 SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 776 return Node; 777 } 778 779 780 /// FindModifiedNodeSlot - Find a slot for the specified node if its operands 781 /// were replaced with those specified. If this node is never memoized, 782 /// return null, otherwise return a pointer to the slot it would take. If a 783 /// node already exists with these operands, the slot will be non-null. 784 SDNode *SelectionDAG::FindModifiedNodeSlot(SDNode *N, 785 const SDValue *Ops,unsigned NumOps, 786 void *&InsertPos) { 787 if (doNotCSE(N)) 788 return 0; 789 790 FoldingSetNodeID ID; 791 AddNodeIDNode(ID, N->getOpcode(), N->getVTList(), Ops, NumOps); 792 AddNodeIDCustom(ID, N); 793 SDNode *Node = CSEMap.FindNodeOrInsertPos(ID, InsertPos); 794 return Node; 795 } 796 797 #ifndef NDEBUG 798 /// VerifyNodeCommon - Sanity check the given node. Aborts if it is invalid. 799 static void VerifyNodeCommon(SDNode *N) { 800 switch (N->getOpcode()) { 801 default: 802 break; 803 case ISD::BUILD_PAIR: { 804 EVT VT = N->getValueType(0); 805 assert(N->getNumValues() == 1 && "Too many results!"); 806 assert(!VT.isVector() && (VT.isInteger() || VT.isFloatingPoint()) && 807 "Wrong return type!"); 808 assert(N->getNumOperands() == 2 && "Wrong number of operands!"); 809 assert(N->getOperand(0).getValueType() == N->getOperand(1).getValueType() && 810 "Mismatched operand types!"); 811 assert(N->getOperand(0).getValueType().isInteger() == VT.isInteger() && 812 "Wrong operand type!"); 813 assert(VT.getSizeInBits() == 2 * N->getOperand(0).getValueSizeInBits() && 814 "Wrong return type size"); 815 break; 816 } 817 case ISD::BUILD_VECTOR: { 818 assert(N->getNumValues() == 1 && "Too many results!"); 819 assert(N->getValueType(0).isVector() && "Wrong return type!"); 820 assert(N->getNumOperands() == N->getValueType(0).getVectorNumElements() && 821 "Wrong number of operands!"); 822 EVT EltVT = N->getValueType(0).getVectorElementType(); 823 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ++I) { 824 assert((I->getValueType() == EltVT || 825 (EltVT.isInteger() && I->getValueType().isInteger() && 826 EltVT.bitsLE(I->getValueType()))) && 827 "Wrong operand type!"); 828 assert(I->getValueType() == N->getOperand(0).getValueType() && 829 "Operands must all have the same type"); 830 } 831 break; 832 } 833 } 834 } 835 836 /// VerifySDNode - Sanity check the given SDNode. Aborts if it is invalid. 837 static void VerifySDNode(SDNode *N) { 838 // The SDNode allocators cannot be used to allocate nodes with fields that are 839 // not present in an SDNode! 840 assert(!isa<MemSDNode>(N) && "Bad MemSDNode!"); 841 assert(!isa<ShuffleVectorSDNode>(N) && "Bad ShuffleVectorSDNode!"); 842 assert(!isa<ConstantSDNode>(N) && "Bad ConstantSDNode!"); 843 assert(!isa<ConstantFPSDNode>(N) && "Bad ConstantFPSDNode!"); 844 assert(!isa<GlobalAddressSDNode>(N) && "Bad GlobalAddressSDNode!"); 845 assert(!isa<FrameIndexSDNode>(N) && "Bad FrameIndexSDNode!"); 846 assert(!isa<JumpTableSDNode>(N) && "Bad JumpTableSDNode!"); 847 assert(!isa<ConstantPoolSDNode>(N) && "Bad ConstantPoolSDNode!"); 848 assert(!isa<BasicBlockSDNode>(N) && "Bad BasicBlockSDNode!"); 849 assert(!isa<SrcValueSDNode>(N) && "Bad SrcValueSDNode!"); 850 assert(!isa<MDNodeSDNode>(N) && "Bad MDNodeSDNode!"); 851 assert(!isa<RegisterSDNode>(N) && "Bad RegisterSDNode!"); 852 assert(!isa<BlockAddressSDNode>(N) && "Bad BlockAddressSDNode!"); 853 assert(!isa<EHLabelSDNode>(N) && "Bad EHLabelSDNode!"); 854 assert(!isa<ExternalSymbolSDNode>(N) && "Bad ExternalSymbolSDNode!"); 855 assert(!isa<CondCodeSDNode>(N) && "Bad CondCodeSDNode!"); 856 assert(!isa<CvtRndSatSDNode>(N) && "Bad CvtRndSatSDNode!"); 857 assert(!isa<VTSDNode>(N) && "Bad VTSDNode!"); 858 assert(!isa<MachineSDNode>(N) && "Bad MachineSDNode!"); 859 860 VerifyNodeCommon(N); 861 } 862 863 /// VerifyMachineNode - Sanity check the given MachineNode. Aborts if it is 864 /// invalid. 865 static void VerifyMachineNode(SDNode *N) { 866 // The MachineNode allocators cannot be used to allocate nodes with fields 867 // that are not present in a MachineNode! 868 // Currently there are no such nodes. 869 870 VerifyNodeCommon(N); 871 } 872 #endif // NDEBUG 873 874 /// getEVTAlignment - Compute the default alignment value for the 875 /// given type. 876 /// 877 unsigned SelectionDAG::getEVTAlignment(EVT VT) const { 878 Type *Ty = VT == MVT::iPTR ? 879 PointerType::get(Type::getInt8Ty(*getContext()), 0) : 880 VT.getTypeForEVT(*getContext()); 881 882 return TLI.getDataLayout()->getABITypeAlignment(Ty); 883 } 884 885 // EntryNode could meaningfully have debug info if we can find it... 886 SelectionDAG::SelectionDAG(const TargetMachine &tm, CodeGenOpt::Level OL) 887 : TM(tm), TLI(*tm.getTargetLowering()), TSI(*tm.getSelectionDAGInfo()), 888 TTI(0), OptLevel(OL), EntryNode(ISD::EntryToken, DebugLoc(), 889 getVTList(MVT::Other)), 890 Root(getEntryNode()), Ordering(0), UpdateListeners(0) { 891 AllNodes.push_back(&EntryNode); 892 Ordering = new SDNodeOrdering(); 893 DbgInfo = new SDDbgInfo(); 894 } 895 896 void SelectionDAG::init(MachineFunction &mf, const TargetTransformInfo *tti) { 897 MF = &mf; 898 TTI = tti; 899 Context = &mf.getFunction()->getContext(); 900 } 901 902 SelectionDAG::~SelectionDAG() { 903 assert(!UpdateListeners && "Dangling registered DAGUpdateListeners"); 904 allnodes_clear(); 905 delete Ordering; 906 delete DbgInfo; 907 } 908 909 void SelectionDAG::allnodes_clear() { 910 assert(&*AllNodes.begin() == &EntryNode); 911 AllNodes.remove(AllNodes.begin()); 912 while (!AllNodes.empty()) 913 DeallocateNode(AllNodes.begin()); 914 } 915 916 void SelectionDAG::clear() { 917 allnodes_clear(); 918 OperandAllocator.Reset(); 919 CSEMap.clear(); 920 921 ExtendedValueTypeNodes.clear(); 922 ExternalSymbols.clear(); 923 TargetExternalSymbols.clear(); 924 std::fill(CondCodeNodes.begin(), CondCodeNodes.end(), 925 static_cast<CondCodeSDNode*>(0)); 926 std::fill(ValueTypeNodes.begin(), ValueTypeNodes.end(), 927 static_cast<SDNode*>(0)); 928 929 EntryNode.UseList = 0; 930 AllNodes.push_back(&EntryNode); 931 Root = getEntryNode(); 932 Ordering->clear(); 933 DbgInfo->clear(); 934 } 935 936 SDValue SelectionDAG::getAnyExtOrTrunc(SDValue Op, DebugLoc DL, EVT VT) { 937 return VT.bitsGT(Op.getValueType()) ? 938 getNode(ISD::ANY_EXTEND, DL, VT, Op) : 939 getNode(ISD::TRUNCATE, DL, VT, Op); 940 } 941 942 SDValue SelectionDAG::getSExtOrTrunc(SDValue Op, DebugLoc DL, EVT VT) { 943 return VT.bitsGT(Op.getValueType()) ? 944 getNode(ISD::SIGN_EXTEND, DL, VT, Op) : 945 getNode(ISD::TRUNCATE, DL, VT, Op); 946 } 947 948 SDValue SelectionDAG::getZExtOrTrunc(SDValue Op, DebugLoc DL, EVT VT) { 949 return VT.bitsGT(Op.getValueType()) ? 950 getNode(ISD::ZERO_EXTEND, DL, VT, Op) : 951 getNode(ISD::TRUNCATE, DL, VT, Op); 952 } 953 954 SDValue SelectionDAG::getZeroExtendInReg(SDValue Op, DebugLoc DL, EVT VT) { 955 assert(!VT.isVector() && 956 "getZeroExtendInReg should use the vector element type instead of " 957 "the vector type!"); 958 if (Op.getValueType() == VT) return Op; 959 unsigned BitWidth = Op.getValueType().getScalarType().getSizeInBits(); 960 APInt Imm = APInt::getLowBitsSet(BitWidth, 961 VT.getSizeInBits()); 962 return getNode(ISD::AND, DL, Op.getValueType(), Op, 963 getConstant(Imm, Op.getValueType())); 964 } 965 966 /// getNOT - Create a bitwise NOT operation as (XOR Val, -1). 967 /// 968 SDValue SelectionDAG::getNOT(DebugLoc DL, SDValue Val, EVT VT) { 969 EVT EltVT = VT.getScalarType(); 970 SDValue NegOne = 971 getConstant(APInt::getAllOnesValue(EltVT.getSizeInBits()), VT); 972 return getNode(ISD::XOR, DL, VT, Val, NegOne); 973 } 974 975 SDValue SelectionDAG::getConstant(uint64_t Val, EVT VT, bool isT) { 976 EVT EltVT = VT.getScalarType(); 977 assert((EltVT.getSizeInBits() >= 64 || 978 (uint64_t)((int64_t)Val >> EltVT.getSizeInBits()) + 1 < 2) && 979 "getConstant with a uint64_t value that doesn't fit in the type!"); 980 return getConstant(APInt(EltVT.getSizeInBits(), Val), VT, isT); 981 } 982 983 SDValue SelectionDAG::getConstant(const APInt &Val, EVT VT, bool isT) { 984 return getConstant(*ConstantInt::get(*Context, Val), VT, isT); 985 } 986 987 SDValue SelectionDAG::getConstant(const ConstantInt &Val, EVT VT, bool isT) { 988 assert(VT.isInteger() && "Cannot create FP integer constant!"); 989 990 EVT EltVT = VT.getScalarType(); 991 const ConstantInt *Elt = &Val; 992 993 // In some cases the vector type is legal but the element type is illegal and 994 // needs to be promoted, for example v8i8 on ARM. In this case, promote the 995 // inserted value (the type does not need to match the vector element type). 996 // Any extra bits introduced will be truncated away. 997 if (VT.isVector() && TLI.getTypeAction(*getContext(), EltVT) == 998 TargetLowering::TypePromoteInteger) { 999 EltVT = TLI.getTypeToTransformTo(*getContext(), EltVT); 1000 APInt NewVal = Elt->getValue().zext(EltVT.getSizeInBits()); 1001 Elt = ConstantInt::get(*getContext(), NewVal); 1002 } 1003 1004 assert(Elt->getBitWidth() == EltVT.getSizeInBits() && 1005 "APInt size does not match type size!"); 1006 unsigned Opc = isT ? ISD::TargetConstant : ISD::Constant; 1007 FoldingSetNodeID ID; 1008 AddNodeIDNode(ID, Opc, getVTList(EltVT), 0, 0); 1009 ID.AddPointer(Elt); 1010 void *IP = 0; 1011 SDNode *N = NULL; 1012 if ((N = CSEMap.FindNodeOrInsertPos(ID, IP))) 1013 if (!VT.isVector()) 1014 return SDValue(N, 0); 1015 1016 if (!N) { 1017 N = new (NodeAllocator) ConstantSDNode(isT, Elt, EltVT); 1018 CSEMap.InsertNode(N, IP); 1019 AllNodes.push_back(N); 1020 } 1021 1022 SDValue Result(N, 0); 1023 if (VT.isVector()) { 1024 SmallVector<SDValue, 8> Ops; 1025 Ops.assign(VT.getVectorNumElements(), Result); 1026 Result = getNode(ISD::BUILD_VECTOR, DebugLoc(), VT, &Ops[0], Ops.size()); 1027 } 1028 return Result; 1029 } 1030 1031 SDValue SelectionDAG::getIntPtrConstant(uint64_t Val, bool isTarget) { 1032 return getConstant(Val, TLI.getPointerTy(), isTarget); 1033 } 1034 1035 1036 SDValue SelectionDAG::getConstantFP(const APFloat& V, EVT VT, bool isTarget) { 1037 return getConstantFP(*ConstantFP::get(*getContext(), V), VT, isTarget); 1038 } 1039 1040 SDValue SelectionDAG::getConstantFP(const ConstantFP& V, EVT VT, bool isTarget){ 1041 assert(VT.isFloatingPoint() && "Cannot create integer FP constant!"); 1042 1043 EVT EltVT = VT.getScalarType(); 1044 1045 // Do the map lookup using the actual bit pattern for the floating point 1046 // value, so that we don't have problems with 0.0 comparing equal to -0.0, and 1047 // we don't have issues with SNANs. 1048 unsigned Opc = isTarget ? ISD::TargetConstantFP : ISD::ConstantFP; 1049 FoldingSetNodeID ID; 1050 AddNodeIDNode(ID, Opc, getVTList(EltVT), 0, 0); 1051 ID.AddPointer(&V); 1052 void *IP = 0; 1053 SDNode *N = NULL; 1054 if ((N = CSEMap.FindNodeOrInsertPos(ID, IP))) 1055 if (!VT.isVector()) 1056 return SDValue(N, 0); 1057 1058 if (!N) { 1059 N = new (NodeAllocator) ConstantFPSDNode(isTarget, &V, EltVT); 1060 CSEMap.InsertNode(N, IP); 1061 AllNodes.push_back(N); 1062 } 1063 1064 SDValue Result(N, 0); 1065 if (VT.isVector()) { 1066 SmallVector<SDValue, 8> Ops; 1067 Ops.assign(VT.getVectorNumElements(), Result); 1068 // FIXME DebugLoc info might be appropriate here 1069 Result = getNode(ISD::BUILD_VECTOR, DebugLoc(), VT, &Ops[0], Ops.size()); 1070 } 1071 return Result; 1072 } 1073 1074 SDValue SelectionDAG::getConstantFP(double Val, EVT VT, bool isTarget) { 1075 EVT EltVT = VT.getScalarType(); 1076 if (EltVT==MVT::f32) 1077 return getConstantFP(APFloat((float)Val), VT, isTarget); 1078 else if (EltVT==MVT::f64) 1079 return getConstantFP(APFloat(Val), VT, isTarget); 1080 else if (EltVT==MVT::f80 || EltVT==MVT::f128 || EltVT==MVT::ppcf128 || 1081 EltVT==MVT::f16) { 1082 bool ignored; 1083 APFloat apf = APFloat(Val); 1084 apf.convert(*EVTToAPFloatSemantics(EltVT), APFloat::rmNearestTiesToEven, 1085 &ignored); 1086 return getConstantFP(apf, VT, isTarget); 1087 } else 1088 llvm_unreachable("Unsupported type in getConstantFP"); 1089 } 1090 1091 SDValue SelectionDAG::getGlobalAddress(const GlobalValue *GV, DebugLoc DL, 1092 EVT VT, int64_t Offset, 1093 bool isTargetGA, 1094 unsigned char TargetFlags) { 1095 assert((TargetFlags == 0 || isTargetGA) && 1096 "Cannot set target flags on target-independent globals"); 1097 1098 // Truncate (with sign-extension) the offset value to the pointer size. 1099 unsigned BitWidth = TLI.getPointerTy().getSizeInBits(); 1100 if (BitWidth < 64) 1101 Offset = SignExtend64(Offset, BitWidth); 1102 1103 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV); 1104 if (!GVar) { 1105 // If GV is an alias then use the aliasee for determining thread-localness. 1106 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) 1107 GVar = dyn_cast_or_null<GlobalVariable>(GA->resolveAliasedGlobal(false)); 1108 } 1109 1110 unsigned Opc; 1111 if (GVar && GVar->isThreadLocal()) 1112 Opc = isTargetGA ? ISD::TargetGlobalTLSAddress : ISD::GlobalTLSAddress; 1113 else 1114 Opc = isTargetGA ? ISD::TargetGlobalAddress : ISD::GlobalAddress; 1115 1116 FoldingSetNodeID ID; 1117 AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0); 1118 ID.AddPointer(GV); 1119 ID.AddInteger(Offset); 1120 ID.AddInteger(TargetFlags); 1121 ID.AddInteger(GV->getType()->getAddressSpace()); 1122 void *IP = 0; 1123 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1124 return SDValue(E, 0); 1125 1126 SDNode *N = new (NodeAllocator) GlobalAddressSDNode(Opc, DL, GV, VT, 1127 Offset, TargetFlags); 1128 CSEMap.InsertNode(N, IP); 1129 AllNodes.push_back(N); 1130 return SDValue(N, 0); 1131 } 1132 1133 SDValue SelectionDAG::getFrameIndex(int FI, EVT VT, bool isTarget) { 1134 unsigned Opc = isTarget ? ISD::TargetFrameIndex : ISD::FrameIndex; 1135 FoldingSetNodeID ID; 1136 AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0); 1137 ID.AddInteger(FI); 1138 void *IP = 0; 1139 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1140 return SDValue(E, 0); 1141 1142 SDNode *N = new (NodeAllocator) FrameIndexSDNode(FI, VT, isTarget); 1143 CSEMap.InsertNode(N, IP); 1144 AllNodes.push_back(N); 1145 return SDValue(N, 0); 1146 } 1147 1148 SDValue SelectionDAG::getJumpTable(int JTI, EVT VT, bool isTarget, 1149 unsigned char TargetFlags) { 1150 assert((TargetFlags == 0 || isTarget) && 1151 "Cannot set target flags on target-independent jump tables"); 1152 unsigned Opc = isTarget ? ISD::TargetJumpTable : ISD::JumpTable; 1153 FoldingSetNodeID ID; 1154 AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0); 1155 ID.AddInteger(JTI); 1156 ID.AddInteger(TargetFlags); 1157 void *IP = 0; 1158 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1159 return SDValue(E, 0); 1160 1161 SDNode *N = new (NodeAllocator) JumpTableSDNode(JTI, VT, isTarget, 1162 TargetFlags); 1163 CSEMap.InsertNode(N, IP); 1164 AllNodes.push_back(N); 1165 return SDValue(N, 0); 1166 } 1167 1168 SDValue SelectionDAG::getConstantPool(const Constant *C, EVT VT, 1169 unsigned Alignment, int Offset, 1170 bool isTarget, 1171 unsigned char TargetFlags) { 1172 assert((TargetFlags == 0 || isTarget) && 1173 "Cannot set target flags on target-independent globals"); 1174 if (Alignment == 0) 1175 Alignment = TLI.getDataLayout()->getPrefTypeAlignment(C->getType()); 1176 unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool; 1177 FoldingSetNodeID ID; 1178 AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0); 1179 ID.AddInteger(Alignment); 1180 ID.AddInteger(Offset); 1181 ID.AddPointer(C); 1182 ID.AddInteger(TargetFlags); 1183 void *IP = 0; 1184 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1185 return SDValue(E, 0); 1186 1187 SDNode *N = new (NodeAllocator) ConstantPoolSDNode(isTarget, C, VT, Offset, 1188 Alignment, TargetFlags); 1189 CSEMap.InsertNode(N, IP); 1190 AllNodes.push_back(N); 1191 return SDValue(N, 0); 1192 } 1193 1194 1195 SDValue SelectionDAG::getConstantPool(MachineConstantPoolValue *C, EVT VT, 1196 unsigned Alignment, int Offset, 1197 bool isTarget, 1198 unsigned char TargetFlags) { 1199 assert((TargetFlags == 0 || isTarget) && 1200 "Cannot set target flags on target-independent globals"); 1201 if (Alignment == 0) 1202 Alignment = TLI.getDataLayout()->getPrefTypeAlignment(C->getType()); 1203 unsigned Opc = isTarget ? ISD::TargetConstantPool : ISD::ConstantPool; 1204 FoldingSetNodeID ID; 1205 AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0); 1206 ID.AddInteger(Alignment); 1207 ID.AddInteger(Offset); 1208 C->addSelectionDAGCSEId(ID); 1209 ID.AddInteger(TargetFlags); 1210 void *IP = 0; 1211 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1212 return SDValue(E, 0); 1213 1214 SDNode *N = new (NodeAllocator) ConstantPoolSDNode(isTarget, C, VT, Offset, 1215 Alignment, TargetFlags); 1216 CSEMap.InsertNode(N, IP); 1217 AllNodes.push_back(N); 1218 return SDValue(N, 0); 1219 } 1220 1221 SDValue SelectionDAG::getTargetIndex(int Index, EVT VT, int64_t Offset, 1222 unsigned char TargetFlags) { 1223 FoldingSetNodeID ID; 1224 AddNodeIDNode(ID, ISD::TargetIndex, getVTList(VT), 0, 0); 1225 ID.AddInteger(Index); 1226 ID.AddInteger(Offset); 1227 ID.AddInteger(TargetFlags); 1228 void *IP = 0; 1229 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1230 return SDValue(E, 0); 1231 1232 SDNode *N = new (NodeAllocator) TargetIndexSDNode(Index, VT, Offset, 1233 TargetFlags); 1234 CSEMap.InsertNode(N, IP); 1235 AllNodes.push_back(N); 1236 return SDValue(N, 0); 1237 } 1238 1239 SDValue SelectionDAG::getBasicBlock(MachineBasicBlock *MBB) { 1240 FoldingSetNodeID ID; 1241 AddNodeIDNode(ID, ISD::BasicBlock, getVTList(MVT::Other), 0, 0); 1242 ID.AddPointer(MBB); 1243 void *IP = 0; 1244 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1245 return SDValue(E, 0); 1246 1247 SDNode *N = new (NodeAllocator) BasicBlockSDNode(MBB); 1248 CSEMap.InsertNode(N, IP); 1249 AllNodes.push_back(N); 1250 return SDValue(N, 0); 1251 } 1252 1253 SDValue SelectionDAG::getValueType(EVT VT) { 1254 if (VT.isSimple() && (unsigned)VT.getSimpleVT().SimpleTy >= 1255 ValueTypeNodes.size()) 1256 ValueTypeNodes.resize(VT.getSimpleVT().SimpleTy+1); 1257 1258 SDNode *&N = VT.isExtended() ? 1259 ExtendedValueTypeNodes[VT] : ValueTypeNodes[VT.getSimpleVT().SimpleTy]; 1260 1261 if (N) return SDValue(N, 0); 1262 N = new (NodeAllocator) VTSDNode(VT); 1263 AllNodes.push_back(N); 1264 return SDValue(N, 0); 1265 } 1266 1267 SDValue SelectionDAG::getExternalSymbol(const char *Sym, EVT VT) { 1268 SDNode *&N = ExternalSymbols[Sym]; 1269 if (N) return SDValue(N, 0); 1270 N = new (NodeAllocator) ExternalSymbolSDNode(false, Sym, 0, VT); 1271 AllNodes.push_back(N); 1272 return SDValue(N, 0); 1273 } 1274 1275 SDValue SelectionDAG::getTargetExternalSymbol(const char *Sym, EVT VT, 1276 unsigned char TargetFlags) { 1277 SDNode *&N = 1278 TargetExternalSymbols[std::pair<std::string,unsigned char>(Sym, 1279 TargetFlags)]; 1280 if (N) return SDValue(N, 0); 1281 N = new (NodeAllocator) ExternalSymbolSDNode(true, Sym, TargetFlags, VT); 1282 AllNodes.push_back(N); 1283 return SDValue(N, 0); 1284 } 1285 1286 SDValue SelectionDAG::getCondCode(ISD::CondCode Cond) { 1287 if ((unsigned)Cond >= CondCodeNodes.size()) 1288 CondCodeNodes.resize(Cond+1); 1289 1290 if (CondCodeNodes[Cond] == 0) { 1291 CondCodeSDNode *N = new (NodeAllocator) CondCodeSDNode(Cond); 1292 CondCodeNodes[Cond] = N; 1293 AllNodes.push_back(N); 1294 } 1295 1296 return SDValue(CondCodeNodes[Cond], 0); 1297 } 1298 1299 // commuteShuffle - swaps the values of N1 and N2, and swaps all indices in 1300 // the shuffle mask M that point at N1 to point at N2, and indices that point 1301 // N2 to point at N1. 1302 static void commuteShuffle(SDValue &N1, SDValue &N2, SmallVectorImpl<int> &M) { 1303 std::swap(N1, N2); 1304 int NElts = M.size(); 1305 for (int i = 0; i != NElts; ++i) { 1306 if (M[i] >= NElts) 1307 M[i] -= NElts; 1308 else if (M[i] >= 0) 1309 M[i] += NElts; 1310 } 1311 } 1312 1313 SDValue SelectionDAG::getVectorShuffle(EVT VT, DebugLoc dl, SDValue N1, 1314 SDValue N2, const int *Mask) { 1315 assert(N1.getValueType() == N2.getValueType() && "Invalid VECTOR_SHUFFLE"); 1316 assert(VT.isVector() && N1.getValueType().isVector() && 1317 "Vector Shuffle VTs must be a vectors"); 1318 assert(VT.getVectorElementType() == N1.getValueType().getVectorElementType() 1319 && "Vector Shuffle VTs must have same element type"); 1320 1321 // Canonicalize shuffle undef, undef -> undef 1322 if (N1.getOpcode() == ISD::UNDEF && N2.getOpcode() == ISD::UNDEF) 1323 return getUNDEF(VT); 1324 1325 // Validate that all indices in Mask are within the range of the elements 1326 // input to the shuffle. 1327 unsigned NElts = VT.getVectorNumElements(); 1328 SmallVector<int, 8> MaskVec; 1329 for (unsigned i = 0; i != NElts; ++i) { 1330 assert(Mask[i] < (int)(NElts * 2) && "Index out of range"); 1331 MaskVec.push_back(Mask[i]); 1332 } 1333 1334 // Canonicalize shuffle v, v -> v, undef 1335 if (N1 == N2) { 1336 N2 = getUNDEF(VT); 1337 for (unsigned i = 0; i != NElts; ++i) 1338 if (MaskVec[i] >= (int)NElts) MaskVec[i] -= NElts; 1339 } 1340 1341 // Canonicalize shuffle undef, v -> v, undef. Commute the shuffle mask. 1342 if (N1.getOpcode() == ISD::UNDEF) 1343 commuteShuffle(N1, N2, MaskVec); 1344 1345 // Canonicalize all index into lhs, -> shuffle lhs, undef 1346 // Canonicalize all index into rhs, -> shuffle rhs, undef 1347 bool AllLHS = true, AllRHS = true; 1348 bool N2Undef = N2.getOpcode() == ISD::UNDEF; 1349 for (unsigned i = 0; i != NElts; ++i) { 1350 if (MaskVec[i] >= (int)NElts) { 1351 if (N2Undef) 1352 MaskVec[i] = -1; 1353 else 1354 AllLHS = false; 1355 } else if (MaskVec[i] >= 0) { 1356 AllRHS = false; 1357 } 1358 } 1359 if (AllLHS && AllRHS) 1360 return getUNDEF(VT); 1361 if (AllLHS && !N2Undef) 1362 N2 = getUNDEF(VT); 1363 if (AllRHS) { 1364 N1 = getUNDEF(VT); 1365 commuteShuffle(N1, N2, MaskVec); 1366 } 1367 1368 // If Identity shuffle, or all shuffle in to undef, return that node. 1369 bool AllUndef = true; 1370 bool Identity = true; 1371 for (unsigned i = 0; i != NElts; ++i) { 1372 if (MaskVec[i] >= 0 && MaskVec[i] != (int)i) Identity = false; 1373 if (MaskVec[i] >= 0) AllUndef = false; 1374 } 1375 if (Identity && NElts == N1.getValueType().getVectorNumElements()) 1376 return N1; 1377 if (AllUndef) 1378 return getUNDEF(VT); 1379 1380 FoldingSetNodeID ID; 1381 SDValue Ops[2] = { N1, N2 }; 1382 AddNodeIDNode(ID, ISD::VECTOR_SHUFFLE, getVTList(VT), Ops, 2); 1383 for (unsigned i = 0; i != NElts; ++i) 1384 ID.AddInteger(MaskVec[i]); 1385 1386 void* IP = 0; 1387 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1388 return SDValue(E, 0); 1389 1390 // Allocate the mask array for the node out of the BumpPtrAllocator, since 1391 // SDNode doesn't have access to it. This memory will be "leaked" when 1392 // the node is deallocated, but recovered when the NodeAllocator is released. 1393 int *MaskAlloc = OperandAllocator.Allocate<int>(NElts); 1394 memcpy(MaskAlloc, &MaskVec[0], NElts * sizeof(int)); 1395 1396 ShuffleVectorSDNode *N = 1397 new (NodeAllocator) ShuffleVectorSDNode(VT, dl, N1, N2, MaskAlloc); 1398 CSEMap.InsertNode(N, IP); 1399 AllNodes.push_back(N); 1400 return SDValue(N, 0); 1401 } 1402 1403 SDValue SelectionDAG::getConvertRndSat(EVT VT, DebugLoc dl, 1404 SDValue Val, SDValue DTy, 1405 SDValue STy, SDValue Rnd, SDValue Sat, 1406 ISD::CvtCode Code) { 1407 // If the src and dest types are the same and the conversion is between 1408 // integer types of the same sign or two floats, no conversion is necessary. 1409 if (DTy == STy && 1410 (Code == ISD::CVT_UU || Code == ISD::CVT_SS || Code == ISD::CVT_FF)) 1411 return Val; 1412 1413 FoldingSetNodeID ID; 1414 SDValue Ops[] = { Val, DTy, STy, Rnd, Sat }; 1415 AddNodeIDNode(ID, ISD::CONVERT_RNDSAT, getVTList(VT), &Ops[0], 5); 1416 void* IP = 0; 1417 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1418 return SDValue(E, 0); 1419 1420 CvtRndSatSDNode *N = new (NodeAllocator) CvtRndSatSDNode(VT, dl, Ops, 5, 1421 Code); 1422 CSEMap.InsertNode(N, IP); 1423 AllNodes.push_back(N); 1424 return SDValue(N, 0); 1425 } 1426 1427 SDValue SelectionDAG::getRegister(unsigned RegNo, EVT VT) { 1428 FoldingSetNodeID ID; 1429 AddNodeIDNode(ID, ISD::Register, getVTList(VT), 0, 0); 1430 ID.AddInteger(RegNo); 1431 void *IP = 0; 1432 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1433 return SDValue(E, 0); 1434 1435 SDNode *N = new (NodeAllocator) RegisterSDNode(RegNo, VT); 1436 CSEMap.InsertNode(N, IP); 1437 AllNodes.push_back(N); 1438 return SDValue(N, 0); 1439 } 1440 1441 SDValue SelectionDAG::getRegisterMask(const uint32_t *RegMask) { 1442 FoldingSetNodeID ID; 1443 AddNodeIDNode(ID, ISD::RegisterMask, getVTList(MVT::Untyped), 0, 0); 1444 ID.AddPointer(RegMask); 1445 void *IP = 0; 1446 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1447 return SDValue(E, 0); 1448 1449 SDNode *N = new (NodeAllocator) RegisterMaskSDNode(RegMask); 1450 CSEMap.InsertNode(N, IP); 1451 AllNodes.push_back(N); 1452 return SDValue(N, 0); 1453 } 1454 1455 SDValue SelectionDAG::getEHLabel(DebugLoc dl, SDValue Root, MCSymbol *Label) { 1456 FoldingSetNodeID ID; 1457 SDValue Ops[] = { Root }; 1458 AddNodeIDNode(ID, ISD::EH_LABEL, getVTList(MVT::Other), &Ops[0], 1); 1459 ID.AddPointer(Label); 1460 void *IP = 0; 1461 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1462 return SDValue(E, 0); 1463 1464 SDNode *N = new (NodeAllocator) EHLabelSDNode(dl, Root, Label); 1465 CSEMap.InsertNode(N, IP); 1466 AllNodes.push_back(N); 1467 return SDValue(N, 0); 1468 } 1469 1470 1471 SDValue SelectionDAG::getBlockAddress(const BlockAddress *BA, EVT VT, 1472 int64_t Offset, 1473 bool isTarget, 1474 unsigned char TargetFlags) { 1475 unsigned Opc = isTarget ? ISD::TargetBlockAddress : ISD::BlockAddress; 1476 1477 FoldingSetNodeID ID; 1478 AddNodeIDNode(ID, Opc, getVTList(VT), 0, 0); 1479 ID.AddPointer(BA); 1480 ID.AddInteger(Offset); 1481 ID.AddInteger(TargetFlags); 1482 void *IP = 0; 1483 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1484 return SDValue(E, 0); 1485 1486 SDNode *N = new (NodeAllocator) BlockAddressSDNode(Opc, VT, BA, Offset, 1487 TargetFlags); 1488 CSEMap.InsertNode(N, IP); 1489 AllNodes.push_back(N); 1490 return SDValue(N, 0); 1491 } 1492 1493 SDValue SelectionDAG::getSrcValue(const Value *V) { 1494 assert((!V || V->getType()->isPointerTy()) && 1495 "SrcValue is not a pointer?"); 1496 1497 FoldingSetNodeID ID; 1498 AddNodeIDNode(ID, ISD::SRCVALUE, getVTList(MVT::Other), 0, 0); 1499 ID.AddPointer(V); 1500 1501 void *IP = 0; 1502 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1503 return SDValue(E, 0); 1504 1505 SDNode *N = new (NodeAllocator) SrcValueSDNode(V); 1506 CSEMap.InsertNode(N, IP); 1507 AllNodes.push_back(N); 1508 return SDValue(N, 0); 1509 } 1510 1511 /// getMDNode - Return an MDNodeSDNode which holds an MDNode. 1512 SDValue SelectionDAG::getMDNode(const MDNode *MD) { 1513 FoldingSetNodeID ID; 1514 AddNodeIDNode(ID, ISD::MDNODE_SDNODE, getVTList(MVT::Other), 0, 0); 1515 ID.AddPointer(MD); 1516 1517 void *IP = 0; 1518 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 1519 return SDValue(E, 0); 1520 1521 SDNode *N = new (NodeAllocator) MDNodeSDNode(MD); 1522 CSEMap.InsertNode(N, IP); 1523 AllNodes.push_back(N); 1524 return SDValue(N, 0); 1525 } 1526 1527 1528 /// getShiftAmountOperand - Return the specified value casted to 1529 /// the target's desired shift amount type. 1530 SDValue SelectionDAG::getShiftAmountOperand(EVT LHSTy, SDValue Op) { 1531 EVT OpTy = Op.getValueType(); 1532 MVT ShTy = TLI.getShiftAmountTy(LHSTy); 1533 if (OpTy == ShTy || OpTy.isVector()) return Op; 1534 1535 ISD::NodeType Opcode = OpTy.bitsGT(ShTy) ? ISD::TRUNCATE : ISD::ZERO_EXTEND; 1536 return getNode(Opcode, Op.getDebugLoc(), ShTy, Op); 1537 } 1538 1539 /// CreateStackTemporary - Create a stack temporary, suitable for holding the 1540 /// specified value type. 1541 SDValue SelectionDAG::CreateStackTemporary(EVT VT, unsigned minAlign) { 1542 MachineFrameInfo *FrameInfo = getMachineFunction().getFrameInfo(); 1543 unsigned ByteSize = VT.getStoreSize(); 1544 Type *Ty = VT.getTypeForEVT(*getContext()); 1545 unsigned StackAlign = 1546 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty), minAlign); 1547 1548 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false); 1549 return getFrameIndex(FrameIdx, TLI.getPointerTy()); 1550 } 1551 1552 /// CreateStackTemporary - Create a stack temporary suitable for holding 1553 /// either of the specified value types. 1554 SDValue SelectionDAG::CreateStackTemporary(EVT VT1, EVT VT2) { 1555 unsigned Bytes = std::max(VT1.getStoreSizeInBits(), 1556 VT2.getStoreSizeInBits())/8; 1557 Type *Ty1 = VT1.getTypeForEVT(*getContext()); 1558 Type *Ty2 = VT2.getTypeForEVT(*getContext()); 1559 const DataLayout *TD = TLI.getDataLayout(); 1560 unsigned Align = std::max(TD->getPrefTypeAlignment(Ty1), 1561 TD->getPrefTypeAlignment(Ty2)); 1562 1563 MachineFrameInfo *FrameInfo = getMachineFunction().getFrameInfo(); 1564 int FrameIdx = FrameInfo->CreateStackObject(Bytes, Align, false); 1565 return getFrameIndex(FrameIdx, TLI.getPointerTy()); 1566 } 1567 1568 SDValue SelectionDAG::FoldSetCC(EVT VT, SDValue N1, 1569 SDValue N2, ISD::CondCode Cond, DebugLoc dl) { 1570 // These setcc operations always fold. 1571 switch (Cond) { 1572 default: break; 1573 case ISD::SETFALSE: 1574 case ISD::SETFALSE2: return getConstant(0, VT); 1575 case ISD::SETTRUE: 1576 case ISD::SETTRUE2: return getConstant(1, VT); 1577 1578 case ISD::SETOEQ: 1579 case ISD::SETOGT: 1580 case ISD::SETOGE: 1581 case ISD::SETOLT: 1582 case ISD::SETOLE: 1583 case ISD::SETONE: 1584 case ISD::SETO: 1585 case ISD::SETUO: 1586 case ISD::SETUEQ: 1587 case ISD::SETUNE: 1588 assert(!N1.getValueType().isInteger() && "Illegal setcc for integer!"); 1589 break; 1590 } 1591 1592 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.getNode())) { 1593 const APInt &C2 = N2C->getAPIntValue(); 1594 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) { 1595 const APInt &C1 = N1C->getAPIntValue(); 1596 1597 switch (Cond) { 1598 default: llvm_unreachable("Unknown integer setcc!"); 1599 case ISD::SETEQ: return getConstant(C1 == C2, VT); 1600 case ISD::SETNE: return getConstant(C1 != C2, VT); 1601 case ISD::SETULT: return getConstant(C1.ult(C2), VT); 1602 case ISD::SETUGT: return getConstant(C1.ugt(C2), VT); 1603 case ISD::SETULE: return getConstant(C1.ule(C2), VT); 1604 case ISD::SETUGE: return getConstant(C1.uge(C2), VT); 1605 case ISD::SETLT: return getConstant(C1.slt(C2), VT); 1606 case ISD::SETGT: return getConstant(C1.sgt(C2), VT); 1607 case ISD::SETLE: return getConstant(C1.sle(C2), VT); 1608 case ISD::SETGE: return getConstant(C1.sge(C2), VT); 1609 } 1610 } 1611 } 1612 if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.getNode())) { 1613 if (ConstantFPSDNode *N2C = dyn_cast<ConstantFPSDNode>(N2.getNode())) { 1614 APFloat::cmpResult R = N1C->getValueAPF().compare(N2C->getValueAPF()); 1615 switch (Cond) { 1616 default: break; 1617 case ISD::SETEQ: if (R==APFloat::cmpUnordered) 1618 return getUNDEF(VT); 1619 // fall through 1620 case ISD::SETOEQ: return getConstant(R==APFloat::cmpEqual, VT); 1621 case ISD::SETNE: if (R==APFloat::cmpUnordered) 1622 return getUNDEF(VT); 1623 // fall through 1624 case ISD::SETONE: return getConstant(R==APFloat::cmpGreaterThan || 1625 R==APFloat::cmpLessThan, VT); 1626 case ISD::SETLT: if (R==APFloat::cmpUnordered) 1627 return getUNDEF(VT); 1628 // fall through 1629 case ISD::SETOLT: return getConstant(R==APFloat::cmpLessThan, VT); 1630 case ISD::SETGT: if (R==APFloat::cmpUnordered) 1631 return getUNDEF(VT); 1632 // fall through 1633 case ISD::SETOGT: return getConstant(R==APFloat::cmpGreaterThan, VT); 1634 case ISD::SETLE: if (R==APFloat::cmpUnordered) 1635 return getUNDEF(VT); 1636 // fall through 1637 case ISD::SETOLE: return getConstant(R==APFloat::cmpLessThan || 1638 R==APFloat::cmpEqual, VT); 1639 case ISD::SETGE: if (R==APFloat::cmpUnordered) 1640 return getUNDEF(VT); 1641 // fall through 1642 case ISD::SETOGE: return getConstant(R==APFloat::cmpGreaterThan || 1643 R==APFloat::cmpEqual, VT); 1644 case ISD::SETO: return getConstant(R!=APFloat::cmpUnordered, VT); 1645 case ISD::SETUO: return getConstant(R==APFloat::cmpUnordered, VT); 1646 case ISD::SETUEQ: return getConstant(R==APFloat::cmpUnordered || 1647 R==APFloat::cmpEqual, VT); 1648 case ISD::SETUNE: return getConstant(R!=APFloat::cmpEqual, VT); 1649 case ISD::SETULT: return getConstant(R==APFloat::cmpUnordered || 1650 R==APFloat::cmpLessThan, VT); 1651 case ISD::SETUGT: return getConstant(R==APFloat::cmpGreaterThan || 1652 R==APFloat::cmpUnordered, VT); 1653 case ISD::SETULE: return getConstant(R!=APFloat::cmpGreaterThan, VT); 1654 case ISD::SETUGE: return getConstant(R!=APFloat::cmpLessThan, VT); 1655 } 1656 } else { 1657 // Ensure that the constant occurs on the RHS. 1658 return getSetCC(dl, VT, N2, N1, ISD::getSetCCSwappedOperands(Cond)); 1659 } 1660 } 1661 1662 // Could not fold it. 1663 return SDValue(); 1664 } 1665 1666 /// SignBitIsZero - Return true if the sign bit of Op is known to be zero. We 1667 /// use this predicate to simplify operations downstream. 1668 bool SelectionDAG::SignBitIsZero(SDValue Op, unsigned Depth) const { 1669 // This predicate is not safe for vector operations. 1670 if (Op.getValueType().isVector()) 1671 return false; 1672 1673 unsigned BitWidth = Op.getValueType().getScalarType().getSizeInBits(); 1674 return MaskedValueIsZero(Op, APInt::getSignBit(BitWidth), Depth); 1675 } 1676 1677 /// MaskedValueIsZero - Return true if 'V & Mask' is known to be zero. We use 1678 /// this predicate to simplify operations downstream. Mask is known to be zero 1679 /// for bits that V cannot have. 1680 bool SelectionDAG::MaskedValueIsZero(SDValue Op, const APInt &Mask, 1681 unsigned Depth) const { 1682 APInt KnownZero, KnownOne; 1683 ComputeMaskedBits(Op, KnownZero, KnownOne, Depth); 1684 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1685 return (KnownZero & Mask) == Mask; 1686 } 1687 1688 /// ComputeMaskedBits - Determine which of the bits specified in Mask are 1689 /// known to be either zero or one and return them in the KnownZero/KnownOne 1690 /// bitsets. This code only analyzes bits in Mask, in order to short-circuit 1691 /// processing. 1692 void SelectionDAG::ComputeMaskedBits(SDValue Op, APInt &KnownZero, 1693 APInt &KnownOne, unsigned Depth) const { 1694 unsigned BitWidth = Op.getValueType().getScalarType().getSizeInBits(); 1695 1696 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything. 1697 if (Depth == 6) 1698 return; // Limit search depth. 1699 1700 APInt KnownZero2, KnownOne2; 1701 1702 switch (Op.getOpcode()) { 1703 case ISD::Constant: 1704 // We know all of the bits for a constant! 1705 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue(); 1706 KnownZero = ~KnownOne; 1707 return; 1708 case ISD::AND: 1709 // If either the LHS or the RHS are Zero, the result is zero. 1710 ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1); 1711 ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1); 1712 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1713 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?"); 1714 1715 // Output known-1 bits are only known if set in both the LHS & RHS. 1716 KnownOne &= KnownOne2; 1717 // Output known-0 are known to be clear if zero in either the LHS | RHS. 1718 KnownZero |= KnownZero2; 1719 return; 1720 case ISD::OR: 1721 ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1); 1722 ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1); 1723 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1724 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?"); 1725 1726 // Output known-0 bits are only known if clear in both the LHS & RHS. 1727 KnownZero &= KnownZero2; 1728 // Output known-1 are known to be set if set in either the LHS | RHS. 1729 KnownOne |= KnownOne2; 1730 return; 1731 case ISD::XOR: { 1732 ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1); 1733 ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1); 1734 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1735 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?"); 1736 1737 // Output known-0 bits are known if clear or set in both the LHS & RHS. 1738 APInt KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2); 1739 // Output known-1 are known to be set if set in only one of the LHS, RHS. 1740 KnownOne = (KnownZero & KnownOne2) | (KnownOne & KnownZero2); 1741 KnownZero = KnownZeroOut; 1742 return; 1743 } 1744 case ISD::MUL: { 1745 ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1); 1746 ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1); 1747 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1748 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?"); 1749 1750 // If low bits are zero in either operand, output low known-0 bits. 1751 // Also compute a conserative estimate for high known-0 bits. 1752 // More trickiness is possible, but this is sufficient for the 1753 // interesting case of alignment computation. 1754 KnownOne.clearAllBits(); 1755 unsigned TrailZ = KnownZero.countTrailingOnes() + 1756 KnownZero2.countTrailingOnes(); 1757 unsigned LeadZ = std::max(KnownZero.countLeadingOnes() + 1758 KnownZero2.countLeadingOnes(), 1759 BitWidth) - BitWidth; 1760 1761 TrailZ = std::min(TrailZ, BitWidth); 1762 LeadZ = std::min(LeadZ, BitWidth); 1763 KnownZero = APInt::getLowBitsSet(BitWidth, TrailZ) | 1764 APInt::getHighBitsSet(BitWidth, LeadZ); 1765 return; 1766 } 1767 case ISD::UDIV: { 1768 // For the purposes of computing leading zeros we can conservatively 1769 // treat a udiv as a logical right shift by the power of 2 known to 1770 // be less than the denominator. 1771 ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1); 1772 unsigned LeadZ = KnownZero2.countLeadingOnes(); 1773 1774 KnownOne2.clearAllBits(); 1775 KnownZero2.clearAllBits(); 1776 ComputeMaskedBits(Op.getOperand(1), KnownZero2, KnownOne2, Depth+1); 1777 unsigned RHSUnknownLeadingOnes = KnownOne2.countLeadingZeros(); 1778 if (RHSUnknownLeadingOnes != BitWidth) 1779 LeadZ = std::min(BitWidth, 1780 LeadZ + BitWidth - RHSUnknownLeadingOnes - 1); 1781 1782 KnownZero = APInt::getHighBitsSet(BitWidth, LeadZ); 1783 return; 1784 } 1785 case ISD::SELECT: 1786 ComputeMaskedBits(Op.getOperand(2), KnownZero, KnownOne, Depth+1); 1787 ComputeMaskedBits(Op.getOperand(1), KnownZero2, KnownOne2, Depth+1); 1788 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1789 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?"); 1790 1791 // Only known if known in both the LHS and RHS. 1792 KnownOne &= KnownOne2; 1793 KnownZero &= KnownZero2; 1794 return; 1795 case ISD::SELECT_CC: 1796 ComputeMaskedBits(Op.getOperand(3), KnownZero, KnownOne, Depth+1); 1797 ComputeMaskedBits(Op.getOperand(2), KnownZero2, KnownOne2, Depth+1); 1798 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1799 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?"); 1800 1801 // Only known if known in both the LHS and RHS. 1802 KnownOne &= KnownOne2; 1803 KnownZero &= KnownZero2; 1804 return; 1805 case ISD::SADDO: 1806 case ISD::UADDO: 1807 case ISD::SSUBO: 1808 case ISD::USUBO: 1809 case ISD::SMULO: 1810 case ISD::UMULO: 1811 if (Op.getResNo() != 1) 1812 return; 1813 // The boolean result conforms to getBooleanContents. Fall through. 1814 case ISD::SETCC: 1815 // If we know the result of a setcc has the top bits zero, use this info. 1816 if (TLI.getBooleanContents(Op.getValueType().isVector()) == 1817 TargetLowering::ZeroOrOneBooleanContent && BitWidth > 1) 1818 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1); 1819 return; 1820 case ISD::SHL: 1821 // (shl X, C1) & C2 == 0 iff (X & C2 >>u C1) == 0 1822 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 1823 unsigned ShAmt = SA->getZExtValue(); 1824 1825 // If the shift count is an invalid immediate, don't do anything. 1826 if (ShAmt >= BitWidth) 1827 return; 1828 1829 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 1830 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1831 KnownZero <<= ShAmt; 1832 KnownOne <<= ShAmt; 1833 // low bits known zero. 1834 KnownZero |= APInt::getLowBitsSet(BitWidth, ShAmt); 1835 } 1836 return; 1837 case ISD::SRL: 1838 // (ushr X, C1) & C2 == 0 iff (-1 >> C1) & C2 == 0 1839 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 1840 unsigned ShAmt = SA->getZExtValue(); 1841 1842 // If the shift count is an invalid immediate, don't do anything. 1843 if (ShAmt >= BitWidth) 1844 return; 1845 1846 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 1847 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1848 KnownZero = KnownZero.lshr(ShAmt); 1849 KnownOne = KnownOne.lshr(ShAmt); 1850 1851 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt); 1852 KnownZero |= HighBits; // High bits known zero. 1853 } 1854 return; 1855 case ISD::SRA: 1856 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 1857 unsigned ShAmt = SA->getZExtValue(); 1858 1859 // If the shift count is an invalid immediate, don't do anything. 1860 if (ShAmt >= BitWidth) 1861 return; 1862 1863 // If any of the demanded bits are produced by the sign extension, we also 1864 // demand the input sign bit. 1865 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt); 1866 1867 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 1868 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1869 KnownZero = KnownZero.lshr(ShAmt); 1870 KnownOne = KnownOne.lshr(ShAmt); 1871 1872 // Handle the sign bits. 1873 APInt SignBit = APInt::getSignBit(BitWidth); 1874 SignBit = SignBit.lshr(ShAmt); // Adjust to where it is now in the mask. 1875 1876 if (KnownZero.intersects(SignBit)) { 1877 KnownZero |= HighBits; // New bits are known zero. 1878 } else if (KnownOne.intersects(SignBit)) { 1879 KnownOne |= HighBits; // New bits are known one. 1880 } 1881 } 1882 return; 1883 case ISD::SIGN_EXTEND_INREG: { 1884 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 1885 unsigned EBits = EVT.getScalarType().getSizeInBits(); 1886 1887 // Sign extension. Compute the demanded bits in the result that are not 1888 // present in the input. 1889 APInt NewBits = APInt::getHighBitsSet(BitWidth, BitWidth - EBits); 1890 1891 APInt InSignBit = APInt::getSignBit(EBits); 1892 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth, EBits); 1893 1894 // If the sign extended bits are demanded, we know that the sign 1895 // bit is demanded. 1896 InSignBit = InSignBit.zext(BitWidth); 1897 if (NewBits.getBoolValue()) 1898 InputDemandedBits |= InSignBit; 1899 1900 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 1901 KnownOne &= InputDemandedBits; 1902 KnownZero &= InputDemandedBits; 1903 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1904 1905 // If the sign bit of the input is known set or clear, then we know the 1906 // top bits of the result. 1907 if (KnownZero.intersects(InSignBit)) { // Input sign bit known clear 1908 KnownZero |= NewBits; 1909 KnownOne &= ~NewBits; 1910 } else if (KnownOne.intersects(InSignBit)) { // Input sign bit known set 1911 KnownOne |= NewBits; 1912 KnownZero &= ~NewBits; 1913 } else { // Input sign bit unknown 1914 KnownZero &= ~NewBits; 1915 KnownOne &= ~NewBits; 1916 } 1917 return; 1918 } 1919 case ISD::CTTZ: 1920 case ISD::CTTZ_ZERO_UNDEF: 1921 case ISD::CTLZ: 1922 case ISD::CTLZ_ZERO_UNDEF: 1923 case ISD::CTPOP: { 1924 unsigned LowBits = Log2_32(BitWidth)+1; 1925 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - LowBits); 1926 KnownOne.clearAllBits(); 1927 return; 1928 } 1929 case ISD::LOAD: { 1930 LoadSDNode *LD = cast<LoadSDNode>(Op); 1931 if (ISD::isZEXTLoad(Op.getNode())) { 1932 EVT VT = LD->getMemoryVT(); 1933 unsigned MemBits = VT.getScalarType().getSizeInBits(); 1934 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits); 1935 } else if (const MDNode *Ranges = LD->getRanges()) { 1936 computeMaskedBitsLoad(*Ranges, KnownZero); 1937 } 1938 return; 1939 } 1940 case ISD::ZERO_EXTEND: { 1941 EVT InVT = Op.getOperand(0).getValueType(); 1942 unsigned InBits = InVT.getScalarType().getSizeInBits(); 1943 APInt NewBits = APInt::getHighBitsSet(BitWidth, BitWidth - InBits); 1944 KnownZero = KnownZero.trunc(InBits); 1945 KnownOne = KnownOne.trunc(InBits); 1946 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 1947 KnownZero = KnownZero.zext(BitWidth); 1948 KnownOne = KnownOne.zext(BitWidth); 1949 KnownZero |= NewBits; 1950 return; 1951 } 1952 case ISD::SIGN_EXTEND: { 1953 EVT InVT = Op.getOperand(0).getValueType(); 1954 unsigned InBits = InVT.getScalarType().getSizeInBits(); 1955 APInt InSignBit = APInt::getSignBit(InBits); 1956 APInt NewBits = APInt::getHighBitsSet(BitWidth, BitWidth - InBits); 1957 1958 KnownZero = KnownZero.trunc(InBits); 1959 KnownOne = KnownOne.trunc(InBits); 1960 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 1961 1962 // Note if the sign bit is known to be zero or one. 1963 bool SignBitKnownZero = KnownZero.isNegative(); 1964 bool SignBitKnownOne = KnownOne.isNegative(); 1965 assert(!(SignBitKnownZero && SignBitKnownOne) && 1966 "Sign bit can't be known to be both zero and one!"); 1967 1968 KnownZero = KnownZero.zext(BitWidth); 1969 KnownOne = KnownOne.zext(BitWidth); 1970 1971 // If the sign bit is known zero or one, the top bits match. 1972 if (SignBitKnownZero) 1973 KnownZero |= NewBits; 1974 else if (SignBitKnownOne) 1975 KnownOne |= NewBits; 1976 return; 1977 } 1978 case ISD::ANY_EXTEND: { 1979 EVT InVT = Op.getOperand(0).getValueType(); 1980 unsigned InBits = InVT.getScalarType().getSizeInBits(); 1981 KnownZero = KnownZero.trunc(InBits); 1982 KnownOne = KnownOne.trunc(InBits); 1983 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 1984 KnownZero = KnownZero.zext(BitWidth); 1985 KnownOne = KnownOne.zext(BitWidth); 1986 return; 1987 } 1988 case ISD::TRUNCATE: { 1989 EVT InVT = Op.getOperand(0).getValueType(); 1990 unsigned InBits = InVT.getScalarType().getSizeInBits(); 1991 KnownZero = KnownZero.zext(InBits); 1992 KnownOne = KnownOne.zext(InBits); 1993 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 1994 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?"); 1995 KnownZero = KnownZero.trunc(BitWidth); 1996 KnownOne = KnownOne.trunc(BitWidth); 1997 break; 1998 } 1999 case ISD::AssertZext: { 2000 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 2001 APInt InMask = APInt::getLowBitsSet(BitWidth, VT.getSizeInBits()); 2002 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 2003 KnownZero |= (~InMask); 2004 KnownOne &= (~KnownZero); 2005 return; 2006 } 2007 case ISD::FGETSIGN: 2008 // All bits are zero except the low bit. 2009 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - 1); 2010 return; 2011 2012 case ISD::SUB: { 2013 if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0))) { 2014 // We know that the top bits of C-X are clear if X contains less bits 2015 // than C (i.e. no wrap-around can happen). For example, 20-X is 2016 // positive if we can prove that X is >= 0 and < 16. 2017 if (CLHS->getAPIntValue().isNonNegative()) { 2018 unsigned NLZ = (CLHS->getAPIntValue()+1).countLeadingZeros(); 2019 // NLZ can't be BitWidth with no sign bit 2020 APInt MaskV = APInt::getHighBitsSet(BitWidth, NLZ+1); 2021 ComputeMaskedBits(Op.getOperand(1), KnownZero2, KnownOne2, Depth+1); 2022 2023 // If all of the MaskV bits are known to be zero, then we know the 2024 // output top bits are zero, because we now know that the output is 2025 // from [0-C]. 2026 if ((KnownZero2 & MaskV) == MaskV) { 2027 unsigned NLZ2 = CLHS->getAPIntValue().countLeadingZeros(); 2028 // Top bits known zero. 2029 KnownZero = APInt::getHighBitsSet(BitWidth, NLZ2); 2030 } 2031 } 2032 } 2033 } 2034 // fall through 2035 case ISD::ADD: 2036 case ISD::ADDE: { 2037 // Output known-0 bits are known if clear or set in both the low clear bits 2038 // common to both LHS & RHS. For example, 8+(X<<3) is known to have the 2039 // low 3 bits clear. 2040 ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1); 2041 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?"); 2042 unsigned KnownZeroOut = KnownZero2.countTrailingOnes(); 2043 2044 ComputeMaskedBits(Op.getOperand(1), KnownZero2, KnownOne2, Depth+1); 2045 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?"); 2046 KnownZeroOut = std::min(KnownZeroOut, 2047 KnownZero2.countTrailingOnes()); 2048 2049 if (Op.getOpcode() == ISD::ADD) { 2050 KnownZero |= APInt::getLowBitsSet(BitWidth, KnownZeroOut); 2051 return; 2052 } 2053 2054 // With ADDE, a carry bit may be added in, so we can only use this 2055 // information if we know (at least) that the low two bits are clear. We 2056 // then return to the caller that the low bit is unknown but that other bits 2057 // are known zero. 2058 if (KnownZeroOut >= 2) // ADDE 2059 KnownZero |= APInt::getBitsSet(BitWidth, 1, KnownZeroOut); 2060 return; 2061 } 2062 case ISD::SREM: 2063 if (ConstantSDNode *Rem = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 2064 const APInt &RA = Rem->getAPIntValue().abs(); 2065 if (RA.isPowerOf2()) { 2066 APInt LowBits = RA - 1; 2067 APInt Mask2 = LowBits | APInt::getSignBit(BitWidth); 2068 ComputeMaskedBits(Op.getOperand(0), KnownZero2,KnownOne2,Depth+1); 2069 2070 // The low bits of the first operand are unchanged by the srem. 2071 KnownZero = KnownZero2 & LowBits; 2072 KnownOne = KnownOne2 & LowBits; 2073 2074 // If the first operand is non-negative or has all low bits zero, then 2075 // the upper bits are all zero. 2076 if (KnownZero2[BitWidth-1] || ((KnownZero2 & LowBits) == LowBits)) 2077 KnownZero |= ~LowBits; 2078 2079 // If the first operand is negative and not all low bits are zero, then 2080 // the upper bits are all one. 2081 if (KnownOne2[BitWidth-1] && ((KnownOne2 & LowBits) != 0)) 2082 KnownOne |= ~LowBits; 2083 assert((KnownZero & KnownOne) == 0&&"Bits known to be one AND zero?"); 2084 } 2085 } 2086 return; 2087 case ISD::UREM: { 2088 if (ConstantSDNode *Rem = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 2089 const APInt &RA = Rem->getAPIntValue(); 2090 if (RA.isPowerOf2()) { 2091 APInt LowBits = (RA - 1); 2092 KnownZero |= ~LowBits; 2093 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne,Depth+1); 2094 assert((KnownZero & KnownOne) == 0&&"Bits known to be one AND zero?"); 2095 break; 2096 } 2097 } 2098 2099 // Since the result is less than or equal to either operand, any leading 2100 // zero bits in either operand must also exist in the result. 2101 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 2102 ComputeMaskedBits(Op.getOperand(1), KnownZero2, KnownOne2, Depth+1); 2103 2104 uint32_t Leaders = std::max(KnownZero.countLeadingOnes(), 2105 KnownZero2.countLeadingOnes()); 2106 KnownOne.clearAllBits(); 2107 KnownZero = APInt::getHighBitsSet(BitWidth, Leaders); 2108 return; 2109 } 2110 case ISD::FrameIndex: 2111 case ISD::TargetFrameIndex: 2112 if (unsigned Align = InferPtrAlignment(Op)) { 2113 // The low bits are known zero if the pointer is aligned. 2114 KnownZero = APInt::getLowBitsSet(BitWidth, Log2_32(Align)); 2115 return; 2116 } 2117 break; 2118 2119 default: 2120 if (Op.getOpcode() < ISD::BUILTIN_OP_END) 2121 break; 2122 // Fallthrough 2123 case ISD::INTRINSIC_WO_CHAIN: 2124 case ISD::INTRINSIC_W_CHAIN: 2125 case ISD::INTRINSIC_VOID: 2126 // Allow the target to implement this method for its nodes. 2127 TLI.computeMaskedBitsForTargetNode(Op, KnownZero, KnownOne, *this, Depth); 2128 return; 2129 } 2130 } 2131 2132 /// ComputeNumSignBits - Return the number of times the sign bit of the 2133 /// register is replicated into the other bits. We know that at least 1 bit 2134 /// is always equal to the sign bit (itself), but other cases can give us 2135 /// information. For example, immediately after an "SRA X, 2", we know that 2136 /// the top 3 bits are all equal to each other, so we return 3. 2137 unsigned SelectionDAG::ComputeNumSignBits(SDValue Op, unsigned Depth) const{ 2138 EVT VT = Op.getValueType(); 2139 assert(VT.isInteger() && "Invalid VT!"); 2140 unsigned VTBits = VT.getScalarType().getSizeInBits(); 2141 unsigned Tmp, Tmp2; 2142 unsigned FirstAnswer = 1; 2143 2144 if (Depth == 6) 2145 return 1; // Limit search depth. 2146 2147 switch (Op.getOpcode()) { 2148 default: break; 2149 case ISD::AssertSext: 2150 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits(); 2151 return VTBits-Tmp+1; 2152 case ISD::AssertZext: 2153 Tmp = cast<VTSDNode>(Op.getOperand(1))->getVT().getSizeInBits(); 2154 return VTBits-Tmp; 2155 2156 case ISD::Constant: { 2157 const APInt &Val = cast<ConstantSDNode>(Op)->getAPIntValue(); 2158 return Val.getNumSignBits(); 2159 } 2160 2161 case ISD::SIGN_EXTEND: 2162 Tmp = VTBits-Op.getOperand(0).getValueType().getScalarType().getSizeInBits(); 2163 return ComputeNumSignBits(Op.getOperand(0), Depth+1) + Tmp; 2164 2165 case ISD::SIGN_EXTEND_INREG: 2166 // Max of the input and what this extends. 2167 Tmp = 2168 cast<VTSDNode>(Op.getOperand(1))->getVT().getScalarType().getSizeInBits(); 2169 Tmp = VTBits-Tmp+1; 2170 2171 Tmp2 = ComputeNumSignBits(Op.getOperand(0), Depth+1); 2172 return std::max(Tmp, Tmp2); 2173 2174 case ISD::SRA: 2175 Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1); 2176 // SRA X, C -> adds C sign bits. 2177 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 2178 Tmp += C->getZExtValue(); 2179 if (Tmp > VTBits) Tmp = VTBits; 2180 } 2181 return Tmp; 2182 case ISD::SHL: 2183 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 2184 // shl destroys sign bits. 2185 Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1); 2186 if (C->getZExtValue() >= VTBits || // Bad shift. 2187 C->getZExtValue() >= Tmp) break; // Shifted all sign bits out. 2188 return Tmp - C->getZExtValue(); 2189 } 2190 break; 2191 case ISD::AND: 2192 case ISD::OR: 2193 case ISD::XOR: // NOT is handled here. 2194 // Logical binary ops preserve the number of sign bits at the worst. 2195 Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1); 2196 if (Tmp != 1) { 2197 Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1); 2198 FirstAnswer = std::min(Tmp, Tmp2); 2199 // We computed what we know about the sign bits as our first 2200 // answer. Now proceed to the generic code that uses 2201 // ComputeMaskedBits, and pick whichever answer is better. 2202 } 2203 break; 2204 2205 case ISD::SELECT: 2206 Tmp = ComputeNumSignBits(Op.getOperand(1), Depth+1); 2207 if (Tmp == 1) return 1; // Early out. 2208 Tmp2 = ComputeNumSignBits(Op.getOperand(2), Depth+1); 2209 return std::min(Tmp, Tmp2); 2210 2211 case ISD::SADDO: 2212 case ISD::UADDO: 2213 case ISD::SSUBO: 2214 case ISD::USUBO: 2215 case ISD::SMULO: 2216 case ISD::UMULO: 2217 if (Op.getResNo() != 1) 2218 break; 2219 // The boolean result conforms to getBooleanContents. Fall through. 2220 case ISD::SETCC: 2221 // If setcc returns 0/-1, all bits are sign bits. 2222 if (TLI.getBooleanContents(Op.getValueType().isVector()) == 2223 TargetLowering::ZeroOrNegativeOneBooleanContent) 2224 return VTBits; 2225 break; 2226 case ISD::ROTL: 2227 case ISD::ROTR: 2228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 2229 unsigned RotAmt = C->getZExtValue() & (VTBits-1); 2230 2231 // Handle rotate right by N like a rotate left by 32-N. 2232 if (Op.getOpcode() == ISD::ROTR) 2233 RotAmt = (VTBits-RotAmt) & (VTBits-1); 2234 2235 // If we aren't rotating out all of the known-in sign bits, return the 2236 // number that are left. This handles rotl(sext(x), 1) for example. 2237 Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1); 2238 if (Tmp > RotAmt+1) return Tmp-RotAmt; 2239 } 2240 break; 2241 case ISD::ADD: 2242 // Add can have at most one carry bit. Thus we know that the output 2243 // is, at worst, one more bit than the inputs. 2244 Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1); 2245 if (Tmp == 1) return 1; // Early out. 2246 2247 // Special case decrementing a value (ADD X, -1): 2248 if (ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(Op.getOperand(1))) 2249 if (CRHS->isAllOnesValue()) { 2250 APInt KnownZero, KnownOne; 2251 ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1); 2252 2253 // If the input is known to be 0 or 1, the output is 0/-1, which is all 2254 // sign bits set. 2255 if ((KnownZero | APInt(VTBits, 1)).isAllOnesValue()) 2256 return VTBits; 2257 2258 // If we are subtracting one from a positive number, there is no carry 2259 // out of the result. 2260 if (KnownZero.isNegative()) 2261 return Tmp; 2262 } 2263 2264 Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1); 2265 if (Tmp2 == 1) return 1; 2266 return std::min(Tmp, Tmp2)-1; 2267 2268 case ISD::SUB: 2269 Tmp2 = ComputeNumSignBits(Op.getOperand(1), Depth+1); 2270 if (Tmp2 == 1) return 1; 2271 2272 // Handle NEG. 2273 if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0))) 2274 if (CLHS->isNullValue()) { 2275 APInt KnownZero, KnownOne; 2276 ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1); 2277 // If the input is known to be 0 or 1, the output is 0/-1, which is all 2278 // sign bits set. 2279 if ((KnownZero | APInt(VTBits, 1)).isAllOnesValue()) 2280 return VTBits; 2281 2282 // If the input is known to be positive (the sign bit is known clear), 2283 // the output of the NEG has the same number of sign bits as the input. 2284 if (KnownZero.isNegative()) 2285 return Tmp2; 2286 2287 // Otherwise, we treat this like a SUB. 2288 } 2289 2290 // Sub can have at most one carry bit. Thus we know that the output 2291 // is, at worst, one more bit than the inputs. 2292 Tmp = ComputeNumSignBits(Op.getOperand(0), Depth+1); 2293 if (Tmp == 1) return 1; // Early out. 2294 return std::min(Tmp, Tmp2)-1; 2295 case ISD::TRUNCATE: 2296 // FIXME: it's tricky to do anything useful for this, but it is an important 2297 // case for targets like X86. 2298 break; 2299 } 2300 2301 // Handle LOADX separately here. EXTLOAD case will fallthrough. 2302 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Op)) { 2303 unsigned ExtType = LD->getExtensionType(); 2304 switch (ExtType) { 2305 default: break; 2306 case ISD::SEXTLOAD: // '17' bits known 2307 Tmp = LD->getMemoryVT().getScalarType().getSizeInBits(); 2308 return VTBits-Tmp+1; 2309 case ISD::ZEXTLOAD: // '16' bits known 2310 Tmp = LD->getMemoryVT().getScalarType().getSizeInBits(); 2311 return VTBits-Tmp; 2312 } 2313 } 2314 2315 // Allow the target to implement this method for its nodes. 2316 if (Op.getOpcode() >= ISD::BUILTIN_OP_END || 2317 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN || 2318 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN || 2319 Op.getOpcode() == ISD::INTRINSIC_VOID) { 2320 unsigned NumBits = TLI.ComputeNumSignBitsForTargetNode(Op, Depth); 2321 if (NumBits > 1) FirstAnswer = std::max(FirstAnswer, NumBits); 2322 } 2323 2324 // Finally, if we can prove that the top bits of the result are 0's or 1's, 2325 // use this information. 2326 APInt KnownZero, KnownOne; 2327 ComputeMaskedBits(Op, KnownZero, KnownOne, Depth); 2328 2329 APInt Mask; 2330 if (KnownZero.isNegative()) { // sign bit is 0 2331 Mask = KnownZero; 2332 } else if (KnownOne.isNegative()) { // sign bit is 1; 2333 Mask = KnownOne; 2334 } else { 2335 // Nothing known. 2336 return FirstAnswer; 2337 } 2338 2339 // Okay, we know that the sign bit in Mask is set. Use CLZ to determine 2340 // the number of identical bits in the top of the input value. 2341 Mask = ~Mask; 2342 Mask <<= Mask.getBitWidth()-VTBits; 2343 // Return # leading zeros. We use 'min' here in case Val was zero before 2344 // shifting. We don't want to return '64' as for an i32 "0". 2345 return std::max(FirstAnswer, std::min(VTBits, Mask.countLeadingZeros())); 2346 } 2347 2348 /// isBaseWithConstantOffset - Return true if the specified operand is an 2349 /// ISD::ADD with a ConstantSDNode on the right-hand side, or if it is an 2350 /// ISD::OR with a ConstantSDNode that is guaranteed to have the same 2351 /// semantics as an ADD. This handles the equivalence: 2352 /// X|Cst == X+Cst iff X&Cst = 0. 2353 bool SelectionDAG::isBaseWithConstantOffset(SDValue Op) const { 2354 if ((Op.getOpcode() != ISD::ADD && Op.getOpcode() != ISD::OR) || 2355 !isa<ConstantSDNode>(Op.getOperand(1))) 2356 return false; 2357 2358 if (Op.getOpcode() == ISD::OR && 2359 !MaskedValueIsZero(Op.getOperand(0), 2360 cast<ConstantSDNode>(Op.getOperand(1))->getAPIntValue())) 2361 return false; 2362 2363 return true; 2364 } 2365 2366 2367 bool SelectionDAG::isKnownNeverNaN(SDValue Op) const { 2368 // If we're told that NaNs won't happen, assume they won't. 2369 if (getTarget().Options.NoNaNsFPMath) 2370 return true; 2371 2372 // If the value is a constant, we can obviously see if it is a NaN or not. 2373 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op)) 2374 return !C->getValueAPF().isNaN(); 2375 2376 // TODO: Recognize more cases here. 2377 2378 return false; 2379 } 2380 2381 bool SelectionDAG::isKnownNeverZero(SDValue Op) const { 2382 // If the value is a constant, we can obviously see if it is a zero or not. 2383 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op)) 2384 return !C->isZero(); 2385 2386 // TODO: Recognize more cases here. 2387 switch (Op.getOpcode()) { 2388 default: break; 2389 case ISD::OR: 2390 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) 2391 return !C->isNullValue(); 2392 break; 2393 } 2394 2395 return false; 2396 } 2397 2398 bool SelectionDAG::isEqualTo(SDValue A, SDValue B) const { 2399 // Check the obvious case. 2400 if (A == B) return true; 2401 2402 // For for negative and positive zero. 2403 if (const ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A)) 2404 if (const ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B)) 2405 if (CA->isZero() && CB->isZero()) return true; 2406 2407 // Otherwise they may not be equal. 2408 return false; 2409 } 2410 2411 /// getNode - Gets or creates the specified node. 2412 /// 2413 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT) { 2414 FoldingSetNodeID ID; 2415 AddNodeIDNode(ID, Opcode, getVTList(VT), 0, 0); 2416 void *IP = 0; 2417 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 2418 return SDValue(E, 0); 2419 2420 SDNode *N = new (NodeAllocator) SDNode(Opcode, DL, getVTList(VT)); 2421 CSEMap.InsertNode(N, IP); 2422 2423 AllNodes.push_back(N); 2424 #ifndef NDEBUG 2425 VerifySDNode(N); 2426 #endif 2427 return SDValue(N, 0); 2428 } 2429 2430 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, 2431 EVT VT, SDValue Operand) { 2432 // Constant fold unary operations with an integer constant operand. 2433 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Operand.getNode())) { 2434 const APInt &Val = C->getAPIntValue(); 2435 switch (Opcode) { 2436 default: break; 2437 case ISD::SIGN_EXTEND: 2438 return getConstant(Val.sextOrTrunc(VT.getSizeInBits()), VT); 2439 case ISD::ANY_EXTEND: 2440 case ISD::ZERO_EXTEND: 2441 case ISD::TRUNCATE: 2442 return getConstant(Val.zextOrTrunc(VT.getSizeInBits()), VT); 2443 case ISD::UINT_TO_FP: 2444 case ISD::SINT_TO_FP: { 2445 APFloat apf(APInt::getNullValue(VT.getSizeInBits())); 2446 (void)apf.convertFromAPInt(Val, 2447 Opcode==ISD::SINT_TO_FP, 2448 APFloat::rmNearestTiesToEven); 2449 return getConstantFP(apf, VT); 2450 } 2451 case ISD::BITCAST: 2452 if (VT == MVT::f32 && C->getValueType(0) == MVT::i32) 2453 return getConstantFP(APFloat(Val), VT); 2454 else if (VT == MVT::f64 && C->getValueType(0) == MVT::i64) 2455 return getConstantFP(APFloat(Val), VT); 2456 break; 2457 case ISD::BSWAP: 2458 return getConstant(Val.byteSwap(), VT); 2459 case ISD::CTPOP: 2460 return getConstant(Val.countPopulation(), VT); 2461 case ISD::CTLZ: 2462 case ISD::CTLZ_ZERO_UNDEF: 2463 return getConstant(Val.countLeadingZeros(), VT); 2464 case ISD::CTTZ: 2465 case ISD::CTTZ_ZERO_UNDEF: 2466 return getConstant(Val.countTrailingZeros(), VT); 2467 } 2468 } 2469 2470 // Constant fold unary operations with a floating point constant operand. 2471 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Operand.getNode())) { 2472 APFloat V = C->getValueAPF(); // make copy 2473 switch (Opcode) { 2474 case ISD::FNEG: 2475 V.changeSign(); 2476 return getConstantFP(V, VT); 2477 case ISD::FABS: 2478 V.clearSign(); 2479 return getConstantFP(V, VT); 2480 case ISD::FCEIL: { 2481 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardPositive); 2482 if (fs == APFloat::opOK || fs == APFloat::opInexact) 2483 return getConstantFP(V, VT); 2484 break; 2485 } 2486 case ISD::FTRUNC: { 2487 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardZero); 2488 if (fs == APFloat::opOK || fs == APFloat::opInexact) 2489 return getConstantFP(V, VT); 2490 break; 2491 } 2492 case ISD::FFLOOR: { 2493 APFloat::opStatus fs = V.roundToIntegral(APFloat::rmTowardNegative); 2494 if (fs == APFloat::opOK || fs == APFloat::opInexact) 2495 return getConstantFP(V, VT); 2496 break; 2497 } 2498 case ISD::FP_EXTEND: { 2499 bool ignored; 2500 // This can return overflow, underflow, or inexact; we don't care. 2501 // FIXME need to be more flexible about rounding mode. 2502 (void)V.convert(*EVTToAPFloatSemantics(VT), 2503 APFloat::rmNearestTiesToEven, &ignored); 2504 return getConstantFP(V, VT); 2505 } 2506 case ISD::FP_TO_SINT: 2507 case ISD::FP_TO_UINT: { 2508 integerPart x[2]; 2509 bool ignored; 2510 assert(integerPartWidth >= 64); 2511 // FIXME need to be more flexible about rounding mode. 2512 APFloat::opStatus s = V.convertToInteger(x, VT.getSizeInBits(), 2513 Opcode==ISD::FP_TO_SINT, 2514 APFloat::rmTowardZero, &ignored); 2515 if (s==APFloat::opInvalidOp) // inexact is OK, in fact usual 2516 break; 2517 APInt api(VT.getSizeInBits(), x); 2518 return getConstant(api, VT); 2519 } 2520 case ISD::BITCAST: 2521 if (VT == MVT::i32 && C->getValueType(0) == MVT::f32) 2522 return getConstant((uint32_t)V.bitcastToAPInt().getZExtValue(), VT); 2523 else if (VT == MVT::i64 && C->getValueType(0) == MVT::f64) 2524 return getConstant(V.bitcastToAPInt().getZExtValue(), VT); 2525 break; 2526 } 2527 } 2528 2529 unsigned OpOpcode = Operand.getNode()->getOpcode(); 2530 switch (Opcode) { 2531 case ISD::TokenFactor: 2532 case ISD::MERGE_VALUES: 2533 case ISD::CONCAT_VECTORS: 2534 return Operand; // Factor, merge or concat of one node? No need. 2535 case ISD::FP_ROUND: llvm_unreachable("Invalid method to make FP_ROUND node"); 2536 case ISD::FP_EXTEND: 2537 assert(VT.isFloatingPoint() && 2538 Operand.getValueType().isFloatingPoint() && "Invalid FP cast!"); 2539 if (Operand.getValueType() == VT) return Operand; // noop conversion. 2540 assert((!VT.isVector() || 2541 VT.getVectorNumElements() == 2542 Operand.getValueType().getVectorNumElements()) && 2543 "Vector element count mismatch!"); 2544 if (Operand.getOpcode() == ISD::UNDEF) 2545 return getUNDEF(VT); 2546 break; 2547 case ISD::SIGN_EXTEND: 2548 assert(VT.isInteger() && Operand.getValueType().isInteger() && 2549 "Invalid SIGN_EXTEND!"); 2550 if (Operand.getValueType() == VT) return Operand; // noop extension 2551 assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) && 2552 "Invalid sext node, dst < src!"); 2553 assert((!VT.isVector() || 2554 VT.getVectorNumElements() == 2555 Operand.getValueType().getVectorNumElements()) && 2556 "Vector element count mismatch!"); 2557 if (OpOpcode == ISD::SIGN_EXTEND || OpOpcode == ISD::ZERO_EXTEND) 2558 return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0)); 2559 else if (OpOpcode == ISD::UNDEF) 2560 // sext(undef) = 0, because the top bits will all be the same. 2561 return getConstant(0, VT); 2562 break; 2563 case ISD::ZERO_EXTEND: 2564 assert(VT.isInteger() && Operand.getValueType().isInteger() && 2565 "Invalid ZERO_EXTEND!"); 2566 if (Operand.getValueType() == VT) return Operand; // noop extension 2567 assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) && 2568 "Invalid zext node, dst < src!"); 2569 assert((!VT.isVector() || 2570 VT.getVectorNumElements() == 2571 Operand.getValueType().getVectorNumElements()) && 2572 "Vector element count mismatch!"); 2573 if (OpOpcode == ISD::ZERO_EXTEND) // (zext (zext x)) -> (zext x) 2574 return getNode(ISD::ZERO_EXTEND, DL, VT, 2575 Operand.getNode()->getOperand(0)); 2576 else if (OpOpcode == ISD::UNDEF) 2577 // zext(undef) = 0, because the top bits will be zero. 2578 return getConstant(0, VT); 2579 break; 2580 case ISD::ANY_EXTEND: 2581 assert(VT.isInteger() && Operand.getValueType().isInteger() && 2582 "Invalid ANY_EXTEND!"); 2583 if (Operand.getValueType() == VT) return Operand; // noop extension 2584 assert(Operand.getValueType().getScalarType().bitsLT(VT.getScalarType()) && 2585 "Invalid anyext node, dst < src!"); 2586 assert((!VT.isVector() || 2587 VT.getVectorNumElements() == 2588 Operand.getValueType().getVectorNumElements()) && 2589 "Vector element count mismatch!"); 2590 2591 if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND || 2592 OpOpcode == ISD::ANY_EXTEND) 2593 // (ext (zext x)) -> (zext x) and (ext (sext x)) -> (sext x) 2594 return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0)); 2595 else if (OpOpcode == ISD::UNDEF) 2596 return getUNDEF(VT); 2597 2598 // (ext (trunx x)) -> x 2599 if (OpOpcode == ISD::TRUNCATE) { 2600 SDValue OpOp = Operand.getNode()->getOperand(0); 2601 if (OpOp.getValueType() == VT) 2602 return OpOp; 2603 } 2604 break; 2605 case ISD::TRUNCATE: 2606 assert(VT.isInteger() && Operand.getValueType().isInteger() && 2607 "Invalid TRUNCATE!"); 2608 if (Operand.getValueType() == VT) return Operand; // noop truncate 2609 assert(Operand.getValueType().getScalarType().bitsGT(VT.getScalarType()) && 2610 "Invalid truncate node, src < dst!"); 2611 assert((!VT.isVector() || 2612 VT.getVectorNumElements() == 2613 Operand.getValueType().getVectorNumElements()) && 2614 "Vector element count mismatch!"); 2615 if (OpOpcode == ISD::TRUNCATE) 2616 return getNode(ISD::TRUNCATE, DL, VT, Operand.getNode()->getOperand(0)); 2617 if (OpOpcode == ISD::ZERO_EXTEND || OpOpcode == ISD::SIGN_EXTEND || 2618 OpOpcode == ISD::ANY_EXTEND) { 2619 // If the source is smaller than the dest, we still need an extend. 2620 if (Operand.getNode()->getOperand(0).getValueType().getScalarType() 2621 .bitsLT(VT.getScalarType())) 2622 return getNode(OpOpcode, DL, VT, Operand.getNode()->getOperand(0)); 2623 if (Operand.getNode()->getOperand(0).getValueType().bitsGT(VT)) 2624 return getNode(ISD::TRUNCATE, DL, VT, Operand.getNode()->getOperand(0)); 2625 return Operand.getNode()->getOperand(0); 2626 } 2627 if (OpOpcode == ISD::UNDEF) 2628 return getUNDEF(VT); 2629 break; 2630 case ISD::BITCAST: 2631 // Basic sanity checking. 2632 assert(VT.getSizeInBits() == Operand.getValueType().getSizeInBits() 2633 && "Cannot BITCAST between types of different sizes!"); 2634 if (VT == Operand.getValueType()) return Operand; // noop conversion. 2635 if (OpOpcode == ISD::BITCAST) // bitconv(bitconv(x)) -> bitconv(x) 2636 return getNode(ISD::BITCAST, DL, VT, Operand.getOperand(0)); 2637 if (OpOpcode == ISD::UNDEF) 2638 return getUNDEF(VT); 2639 break; 2640 case ISD::SCALAR_TO_VECTOR: 2641 assert(VT.isVector() && !Operand.getValueType().isVector() && 2642 (VT.getVectorElementType() == Operand.getValueType() || 2643 (VT.getVectorElementType().isInteger() && 2644 Operand.getValueType().isInteger() && 2645 VT.getVectorElementType().bitsLE(Operand.getValueType()))) && 2646 "Illegal SCALAR_TO_VECTOR node!"); 2647 if (OpOpcode == ISD::UNDEF) 2648 return getUNDEF(VT); 2649 // scalar_to_vector(extract_vector_elt V, 0) -> V, top bits are undefined. 2650 if (OpOpcode == ISD::EXTRACT_VECTOR_ELT && 2651 isa<ConstantSDNode>(Operand.getOperand(1)) && 2652 Operand.getConstantOperandVal(1) == 0 && 2653 Operand.getOperand(0).getValueType() == VT) 2654 return Operand.getOperand(0); 2655 break; 2656 case ISD::FNEG: 2657 // -(X-Y) -> (Y-X) is unsafe because when X==Y, -0.0 != +0.0 2658 if (getTarget().Options.UnsafeFPMath && OpOpcode == ISD::FSUB) 2659 return getNode(ISD::FSUB, DL, VT, Operand.getNode()->getOperand(1), 2660 Operand.getNode()->getOperand(0)); 2661 if (OpOpcode == ISD::FNEG) // --X -> X 2662 return Operand.getNode()->getOperand(0); 2663 break; 2664 case ISD::FABS: 2665 if (OpOpcode == ISD::FNEG) // abs(-X) -> abs(X) 2666 return getNode(ISD::FABS, DL, VT, Operand.getNode()->getOperand(0)); 2667 break; 2668 } 2669 2670 SDNode *N; 2671 SDVTList VTs = getVTList(VT); 2672 if (VT != MVT::Glue) { // Don't CSE flag producing nodes 2673 FoldingSetNodeID ID; 2674 SDValue Ops[1] = { Operand }; 2675 AddNodeIDNode(ID, Opcode, VTs, Ops, 1); 2676 void *IP = 0; 2677 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 2678 return SDValue(E, 0); 2679 2680 N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTs, Operand); 2681 CSEMap.InsertNode(N, IP); 2682 } else { 2683 N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTs, Operand); 2684 } 2685 2686 AllNodes.push_back(N); 2687 #ifndef NDEBUG 2688 VerifySDNode(N); 2689 #endif 2690 return SDValue(N, 0); 2691 } 2692 2693 SDValue SelectionDAG::FoldConstantArithmetic(unsigned Opcode, 2694 EVT VT, 2695 ConstantSDNode *Cst1, 2696 ConstantSDNode *Cst2) { 2697 const APInt &C1 = Cst1->getAPIntValue(), &C2 = Cst2->getAPIntValue(); 2698 2699 switch (Opcode) { 2700 case ISD::ADD: return getConstant(C1 + C2, VT); 2701 case ISD::SUB: return getConstant(C1 - C2, VT); 2702 case ISD::MUL: return getConstant(C1 * C2, VT); 2703 case ISD::UDIV: 2704 if (C2.getBoolValue()) return getConstant(C1.udiv(C2), VT); 2705 break; 2706 case ISD::UREM: 2707 if (C2.getBoolValue()) return getConstant(C1.urem(C2), VT); 2708 break; 2709 case ISD::SDIV: 2710 if (C2.getBoolValue()) return getConstant(C1.sdiv(C2), VT); 2711 break; 2712 case ISD::SREM: 2713 if (C2.getBoolValue()) return getConstant(C1.srem(C2), VT); 2714 break; 2715 case ISD::AND: return getConstant(C1 & C2, VT); 2716 case ISD::OR: return getConstant(C1 | C2, VT); 2717 case ISD::XOR: return getConstant(C1 ^ C2, VT); 2718 case ISD::SHL: return getConstant(C1 << C2, VT); 2719 case ISD::SRL: return getConstant(C1.lshr(C2), VT); 2720 case ISD::SRA: return getConstant(C1.ashr(C2), VT); 2721 case ISD::ROTL: return getConstant(C1.rotl(C2), VT); 2722 case ISD::ROTR: return getConstant(C1.rotr(C2), VT); 2723 default: break; 2724 } 2725 2726 return SDValue(); 2727 } 2728 2729 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT, 2730 SDValue N1, SDValue N2) { 2731 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode()); 2732 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.getNode()); 2733 switch (Opcode) { 2734 default: break; 2735 case ISD::TokenFactor: 2736 assert(VT == MVT::Other && N1.getValueType() == MVT::Other && 2737 N2.getValueType() == MVT::Other && "Invalid token factor!"); 2738 // Fold trivial token factors. 2739 if (N1.getOpcode() == ISD::EntryToken) return N2; 2740 if (N2.getOpcode() == ISD::EntryToken) return N1; 2741 if (N1 == N2) return N1; 2742 break; 2743 case ISD::CONCAT_VECTORS: 2744 // Concat of UNDEFs is UNDEF. 2745 if (N1.getOpcode() == ISD::UNDEF && 2746 N2.getOpcode() == ISD::UNDEF) 2747 return getUNDEF(VT); 2748 2749 // A CONCAT_VECTOR with all operands BUILD_VECTOR can be simplified to 2750 // one big BUILD_VECTOR. 2751 if (N1.getOpcode() == ISD::BUILD_VECTOR && 2752 N2.getOpcode() == ISD::BUILD_VECTOR) { 2753 SmallVector<SDValue, 16> Elts(N1.getNode()->op_begin(), 2754 N1.getNode()->op_end()); 2755 Elts.append(N2.getNode()->op_begin(), N2.getNode()->op_end()); 2756 return getNode(ISD::BUILD_VECTOR, DL, VT, &Elts[0], Elts.size()); 2757 } 2758 break; 2759 case ISD::AND: 2760 assert(VT.isInteger() && "This operator does not apply to FP types!"); 2761 assert(N1.getValueType() == N2.getValueType() && 2762 N1.getValueType() == VT && "Binary operator types must match!"); 2763 // (X & 0) -> 0. This commonly occurs when legalizing i64 values, so it's 2764 // worth handling here. 2765 if (N2C && N2C->isNullValue()) 2766 return N2; 2767 if (N2C && N2C->isAllOnesValue()) // X & -1 -> X 2768 return N1; 2769 break; 2770 case ISD::OR: 2771 case ISD::XOR: 2772 case ISD::ADD: 2773 case ISD::SUB: 2774 assert(VT.isInteger() && "This operator does not apply to FP types!"); 2775 assert(N1.getValueType() == N2.getValueType() && 2776 N1.getValueType() == VT && "Binary operator types must match!"); 2777 // (X ^|+- 0) -> X. This commonly occurs when legalizing i64 values, so 2778 // it's worth handling here. 2779 if (N2C && N2C->isNullValue()) 2780 return N1; 2781 break; 2782 case ISD::UDIV: 2783 case ISD::UREM: 2784 case ISD::MULHU: 2785 case ISD::MULHS: 2786 case ISD::MUL: 2787 case ISD::SDIV: 2788 case ISD::SREM: 2789 assert(VT.isInteger() && "This operator does not apply to FP types!"); 2790 assert(N1.getValueType() == N2.getValueType() && 2791 N1.getValueType() == VT && "Binary operator types must match!"); 2792 break; 2793 case ISD::FADD: 2794 case ISD::FSUB: 2795 case ISD::FMUL: 2796 case ISD::FDIV: 2797 case ISD::FREM: 2798 if (getTarget().Options.UnsafeFPMath) { 2799 if (Opcode == ISD::FADD) { 2800 // 0+x --> x 2801 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) 2802 if (CFP->getValueAPF().isZero()) 2803 return N2; 2804 // x+0 --> x 2805 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N2)) 2806 if (CFP->getValueAPF().isZero()) 2807 return N1; 2808 } else if (Opcode == ISD::FSUB) { 2809 // x-0 --> x 2810 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N2)) 2811 if (CFP->getValueAPF().isZero()) 2812 return N1; 2813 } else if (Opcode == ISD::FMUL) { 2814 ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1); 2815 SDValue V = N2; 2816 2817 // If the first operand isn't the constant, try the second 2818 if (!CFP) { 2819 CFP = dyn_cast<ConstantFPSDNode>(N2); 2820 V = N1; 2821 } 2822 2823 if (CFP) { 2824 // 0*x --> 0 2825 if (CFP->isZero()) 2826 return SDValue(CFP,0); 2827 // 1*x --> x 2828 if (CFP->isExactlyValue(1.0)) 2829 return V; 2830 } 2831 } 2832 } 2833 assert(VT.isFloatingPoint() && "This operator only applies to FP types!"); 2834 assert(N1.getValueType() == N2.getValueType() && 2835 N1.getValueType() == VT && "Binary operator types must match!"); 2836 break; 2837 case ISD::FCOPYSIGN: // N1 and result must match. N1/N2 need not match. 2838 assert(N1.getValueType() == VT && 2839 N1.getValueType().isFloatingPoint() && 2840 N2.getValueType().isFloatingPoint() && 2841 "Invalid FCOPYSIGN!"); 2842 break; 2843 case ISD::SHL: 2844 case ISD::SRA: 2845 case ISD::SRL: 2846 case ISD::ROTL: 2847 case ISD::ROTR: 2848 assert(VT == N1.getValueType() && 2849 "Shift operators return type must be the same as their first arg"); 2850 assert(VT.isInteger() && N2.getValueType().isInteger() && 2851 "Shifts only work on integers"); 2852 // Verify that the shift amount VT is bit enough to hold valid shift 2853 // amounts. This catches things like trying to shift an i1024 value by an 2854 // i8, which is easy to fall into in generic code that uses 2855 // TLI.getShiftAmount(). 2856 assert(N2.getValueType().getSizeInBits() >= 2857 Log2_32_Ceil(N1.getValueType().getSizeInBits()) && 2858 "Invalid use of small shift amount with oversized value!"); 2859 2860 // Always fold shifts of i1 values so the code generator doesn't need to 2861 // handle them. Since we know the size of the shift has to be less than the 2862 // size of the value, the shift/rotate count is guaranteed to be zero. 2863 if (VT == MVT::i1) 2864 return N1; 2865 if (N2C && N2C->isNullValue()) 2866 return N1; 2867 break; 2868 case ISD::FP_ROUND_INREG: { 2869 EVT EVT = cast<VTSDNode>(N2)->getVT(); 2870 assert(VT == N1.getValueType() && "Not an inreg round!"); 2871 assert(VT.isFloatingPoint() && EVT.isFloatingPoint() && 2872 "Cannot FP_ROUND_INREG integer types"); 2873 assert(EVT.isVector() == VT.isVector() && 2874 "FP_ROUND_INREG type should be vector iff the operand " 2875 "type is vector!"); 2876 assert((!EVT.isVector() || 2877 EVT.getVectorNumElements() == VT.getVectorNumElements()) && 2878 "Vector element counts must match in FP_ROUND_INREG"); 2879 assert(EVT.bitsLE(VT) && "Not rounding down!"); 2880 (void)EVT; 2881 if (cast<VTSDNode>(N2)->getVT() == VT) return N1; // Not actually rounding. 2882 break; 2883 } 2884 case ISD::FP_ROUND: 2885 assert(VT.isFloatingPoint() && 2886 N1.getValueType().isFloatingPoint() && 2887 VT.bitsLE(N1.getValueType()) && 2888 isa<ConstantSDNode>(N2) && "Invalid FP_ROUND!"); 2889 if (N1.getValueType() == VT) return N1; // noop conversion. 2890 break; 2891 case ISD::AssertSext: 2892 case ISD::AssertZext: { 2893 EVT EVT = cast<VTSDNode>(N2)->getVT(); 2894 assert(VT == N1.getValueType() && "Not an inreg extend!"); 2895 assert(VT.isInteger() && EVT.isInteger() && 2896 "Cannot *_EXTEND_INREG FP types"); 2897 assert(!EVT.isVector() && 2898 "AssertSExt/AssertZExt type should be the vector element type " 2899 "rather than the vector type!"); 2900 assert(EVT.bitsLE(VT) && "Not extending!"); 2901 if (VT == EVT) return N1; // noop assertion. 2902 break; 2903 } 2904 case ISD::SIGN_EXTEND_INREG: { 2905 EVT EVT = cast<VTSDNode>(N2)->getVT(); 2906 assert(VT == N1.getValueType() && "Not an inreg extend!"); 2907 assert(VT.isInteger() && EVT.isInteger() && 2908 "Cannot *_EXTEND_INREG FP types"); 2909 assert(EVT.isVector() == VT.isVector() && 2910 "SIGN_EXTEND_INREG type should be vector iff the operand " 2911 "type is vector!"); 2912 assert((!EVT.isVector() || 2913 EVT.getVectorNumElements() == VT.getVectorNumElements()) && 2914 "Vector element counts must match in SIGN_EXTEND_INREG"); 2915 assert(EVT.bitsLE(VT) && "Not extending!"); 2916 if (EVT == VT) return N1; // Not actually extending 2917 2918 if (N1C) { 2919 APInt Val = N1C->getAPIntValue(); 2920 unsigned FromBits = EVT.getScalarType().getSizeInBits(); 2921 Val <<= Val.getBitWidth()-FromBits; 2922 Val = Val.ashr(Val.getBitWidth()-FromBits); 2923 return getConstant(Val, VT); 2924 } 2925 break; 2926 } 2927 case ISD::EXTRACT_VECTOR_ELT: 2928 // EXTRACT_VECTOR_ELT of an UNDEF is an UNDEF. 2929 if (N1.getOpcode() == ISD::UNDEF) 2930 return getUNDEF(VT); 2931 2932 // EXTRACT_VECTOR_ELT of CONCAT_VECTORS is often formed while lowering is 2933 // expanding copies of large vectors from registers. 2934 if (N2C && 2935 N1.getOpcode() == ISD::CONCAT_VECTORS && 2936 N1.getNumOperands() > 0) { 2937 unsigned Factor = 2938 N1.getOperand(0).getValueType().getVectorNumElements(); 2939 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, 2940 N1.getOperand(N2C->getZExtValue() / Factor), 2941 getConstant(N2C->getZExtValue() % Factor, 2942 N2.getValueType())); 2943 } 2944 2945 // EXTRACT_VECTOR_ELT of BUILD_VECTOR is often formed while lowering is 2946 // expanding large vector constants. 2947 if (N2C && N1.getOpcode() == ISD::BUILD_VECTOR) { 2948 SDValue Elt = N1.getOperand(N2C->getZExtValue()); 2949 2950 if (VT != Elt.getValueType()) 2951 // If the vector element type is not legal, the BUILD_VECTOR operands 2952 // are promoted and implicitly truncated, and the result implicitly 2953 // extended. Make that explicit here. 2954 Elt = getAnyExtOrTrunc(Elt, DL, VT); 2955 2956 return Elt; 2957 } 2958 2959 // EXTRACT_VECTOR_ELT of INSERT_VECTOR_ELT is often formed when vector 2960 // operations are lowered to scalars. 2961 if (N1.getOpcode() == ISD::INSERT_VECTOR_ELT) { 2962 // If the indices are the same, return the inserted element else 2963 // if the indices are known different, extract the element from 2964 // the original vector. 2965 SDValue N1Op2 = N1.getOperand(2); 2966 ConstantSDNode *N1Op2C = dyn_cast<ConstantSDNode>(N1Op2.getNode()); 2967 2968 if (N1Op2C && N2C) { 2969 if (N1Op2C->getZExtValue() == N2C->getZExtValue()) { 2970 if (VT == N1.getOperand(1).getValueType()) 2971 return N1.getOperand(1); 2972 else 2973 return getSExtOrTrunc(N1.getOperand(1), DL, VT); 2974 } 2975 2976 return getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, N1.getOperand(0), N2); 2977 } 2978 } 2979 break; 2980 case ISD::EXTRACT_ELEMENT: 2981 assert(N2C && (unsigned)N2C->getZExtValue() < 2 && "Bad EXTRACT_ELEMENT!"); 2982 assert(!N1.getValueType().isVector() && !VT.isVector() && 2983 (N1.getValueType().isInteger() == VT.isInteger()) && 2984 N1.getValueType() != VT && 2985 "Wrong types for EXTRACT_ELEMENT!"); 2986 2987 // EXTRACT_ELEMENT of BUILD_PAIR is often formed while legalize is expanding 2988 // 64-bit integers into 32-bit parts. Instead of building the extract of 2989 // the BUILD_PAIR, only to have legalize rip it apart, just do it now. 2990 if (N1.getOpcode() == ISD::BUILD_PAIR) 2991 return N1.getOperand(N2C->getZExtValue()); 2992 2993 // EXTRACT_ELEMENT of a constant int is also very common. 2994 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) { 2995 unsigned ElementSize = VT.getSizeInBits(); 2996 unsigned Shift = ElementSize * N2C->getZExtValue(); 2997 APInt ShiftedVal = C->getAPIntValue().lshr(Shift); 2998 return getConstant(ShiftedVal.trunc(ElementSize), VT); 2999 } 3000 break; 3001 case ISD::EXTRACT_SUBVECTOR: { 3002 SDValue Index = N2; 3003 if (VT.isSimple() && N1.getValueType().isSimple()) { 3004 assert(VT.isVector() && N1.getValueType().isVector() && 3005 "Extract subvector VTs must be a vectors!"); 3006 assert(VT.getVectorElementType() == N1.getValueType().getVectorElementType() && 3007 "Extract subvector VTs must have the same element type!"); 3008 assert(VT.getSimpleVT() <= N1.getValueType().getSimpleVT() && 3009 "Extract subvector must be from larger vector to smaller vector!"); 3010 3011 if (isa<ConstantSDNode>(Index.getNode())) { 3012 assert((VT.getVectorNumElements() + 3013 cast<ConstantSDNode>(Index.getNode())->getZExtValue() 3014 <= N1.getValueType().getVectorNumElements()) 3015 && "Extract subvector overflow!"); 3016 } 3017 3018 // Trivial extraction. 3019 if (VT.getSimpleVT() == N1.getValueType().getSimpleVT()) 3020 return N1; 3021 } 3022 break; 3023 } 3024 } 3025 3026 if (N1C) { 3027 if (N2C) { 3028 SDValue SV = FoldConstantArithmetic(Opcode, VT, N1C, N2C); 3029 if (SV.getNode()) return SV; 3030 } else { // Cannonicalize constant to RHS if commutative 3031 if (isCommutativeBinOp(Opcode)) { 3032 std::swap(N1C, N2C); 3033 std::swap(N1, N2); 3034 } 3035 } 3036 } 3037 3038 // Constant fold FP operations. 3039 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1.getNode()); 3040 ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2.getNode()); 3041 if (N1CFP) { 3042 if (!N2CFP && isCommutativeBinOp(Opcode)) { 3043 // Cannonicalize constant to RHS if commutative 3044 std::swap(N1CFP, N2CFP); 3045 std::swap(N1, N2); 3046 } else if (N2CFP) { 3047 APFloat V1 = N1CFP->getValueAPF(), V2 = N2CFP->getValueAPF(); 3048 APFloat::opStatus s; 3049 switch (Opcode) { 3050 case ISD::FADD: 3051 s = V1.add(V2, APFloat::rmNearestTiesToEven); 3052 if (s != APFloat::opInvalidOp) 3053 return getConstantFP(V1, VT); 3054 break; 3055 case ISD::FSUB: 3056 s = V1.subtract(V2, APFloat::rmNearestTiesToEven); 3057 if (s!=APFloat::opInvalidOp) 3058 return getConstantFP(V1, VT); 3059 break; 3060 case ISD::FMUL: 3061 s = V1.multiply(V2, APFloat::rmNearestTiesToEven); 3062 if (s!=APFloat::opInvalidOp) 3063 return getConstantFP(V1, VT); 3064 break; 3065 case ISD::FDIV: 3066 s = V1.divide(V2, APFloat::rmNearestTiesToEven); 3067 if (s!=APFloat::opInvalidOp && s!=APFloat::opDivByZero) 3068 return getConstantFP(V1, VT); 3069 break; 3070 case ISD::FREM : 3071 s = V1.mod(V2, APFloat::rmNearestTiesToEven); 3072 if (s!=APFloat::opInvalidOp && s!=APFloat::opDivByZero) 3073 return getConstantFP(V1, VT); 3074 break; 3075 case ISD::FCOPYSIGN: 3076 V1.copySign(V2); 3077 return getConstantFP(V1, VT); 3078 default: break; 3079 } 3080 } 3081 3082 if (Opcode == ISD::FP_ROUND) { 3083 APFloat V = N1CFP->getValueAPF(); // make copy 3084 bool ignored; 3085 // This can return overflow, underflow, or inexact; we don't care. 3086 // FIXME need to be more flexible about rounding mode. 3087 (void)V.convert(*EVTToAPFloatSemantics(VT), 3088 APFloat::rmNearestTiesToEven, &ignored); 3089 return getConstantFP(V, VT); 3090 } 3091 } 3092 3093 // Canonicalize an UNDEF to the RHS, even over a constant. 3094 if (N1.getOpcode() == ISD::UNDEF) { 3095 if (isCommutativeBinOp(Opcode)) { 3096 std::swap(N1, N2); 3097 } else { 3098 switch (Opcode) { 3099 case ISD::FP_ROUND_INREG: 3100 case ISD::SIGN_EXTEND_INREG: 3101 case ISD::SUB: 3102 case ISD::FSUB: 3103 case ISD::FDIV: 3104 case ISD::FREM: 3105 case ISD::SRA: 3106 return N1; // fold op(undef, arg2) -> undef 3107 case ISD::UDIV: 3108 case ISD::SDIV: 3109 case ISD::UREM: 3110 case ISD::SREM: 3111 case ISD::SRL: 3112 case ISD::SHL: 3113 if (!VT.isVector()) 3114 return getConstant(0, VT); // fold op(undef, arg2) -> 0 3115 // For vectors, we can't easily build an all zero vector, just return 3116 // the LHS. 3117 return N2; 3118 } 3119 } 3120 } 3121 3122 // Fold a bunch of operators when the RHS is undef. 3123 if (N2.getOpcode() == ISD::UNDEF) { 3124 switch (Opcode) { 3125 case ISD::XOR: 3126 if (N1.getOpcode() == ISD::UNDEF) 3127 // Handle undef ^ undef -> 0 special case. This is a common 3128 // idiom (misuse). 3129 return getConstant(0, VT); 3130 // fallthrough 3131 case ISD::ADD: 3132 case ISD::ADDC: 3133 case ISD::ADDE: 3134 case ISD::SUB: 3135 case ISD::UDIV: 3136 case ISD::SDIV: 3137 case ISD::UREM: 3138 case ISD::SREM: 3139 return N2; // fold op(arg1, undef) -> undef 3140 case ISD::FADD: 3141 case ISD::FSUB: 3142 case ISD::FMUL: 3143 case ISD::FDIV: 3144 case ISD::FREM: 3145 if (getTarget().Options.UnsafeFPMath) 3146 return N2; 3147 break; 3148 case ISD::MUL: 3149 case ISD::AND: 3150 case ISD::SRL: 3151 case ISD::SHL: 3152 if (!VT.isVector()) 3153 return getConstant(0, VT); // fold op(arg1, undef) -> 0 3154 // For vectors, we can't easily build an all zero vector, just return 3155 // the LHS. 3156 return N1; 3157 case ISD::OR: 3158 if (!VT.isVector()) 3159 return getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT); 3160 // For vectors, we can't easily build an all one vector, just return 3161 // the LHS. 3162 return N1; 3163 case ISD::SRA: 3164 return N1; 3165 } 3166 } 3167 3168 // Memoize this node if possible. 3169 SDNode *N; 3170 SDVTList VTs = getVTList(VT); 3171 if (VT != MVT::Glue) { 3172 SDValue Ops[] = { N1, N2 }; 3173 FoldingSetNodeID ID; 3174 AddNodeIDNode(ID, Opcode, VTs, Ops, 2); 3175 void *IP = 0; 3176 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 3177 return SDValue(E, 0); 3178 3179 N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTs, N1, N2); 3180 CSEMap.InsertNode(N, IP); 3181 } else { 3182 N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTs, N1, N2); 3183 } 3184 3185 AllNodes.push_back(N); 3186 #ifndef NDEBUG 3187 VerifySDNode(N); 3188 #endif 3189 return SDValue(N, 0); 3190 } 3191 3192 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT, 3193 SDValue N1, SDValue N2, SDValue N3) { 3194 // Perform various simplifications. 3195 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode()); 3196 switch (Opcode) { 3197 case ISD::CONCAT_VECTORS: 3198 // A CONCAT_VECTOR with all operands BUILD_VECTOR can be simplified to 3199 // one big BUILD_VECTOR. 3200 if (N1.getOpcode() == ISD::BUILD_VECTOR && 3201 N2.getOpcode() == ISD::BUILD_VECTOR && 3202 N3.getOpcode() == ISD::BUILD_VECTOR) { 3203 SmallVector<SDValue, 16> Elts(N1.getNode()->op_begin(), 3204 N1.getNode()->op_end()); 3205 Elts.append(N2.getNode()->op_begin(), N2.getNode()->op_end()); 3206 Elts.append(N3.getNode()->op_begin(), N3.getNode()->op_end()); 3207 return getNode(ISD::BUILD_VECTOR, DL, VT, &Elts[0], Elts.size()); 3208 } 3209 break; 3210 case ISD::SETCC: { 3211 // Use FoldSetCC to simplify SETCC's. 3212 SDValue Simp = FoldSetCC(VT, N1, N2, cast<CondCodeSDNode>(N3)->get(), DL); 3213 if (Simp.getNode()) return Simp; 3214 break; 3215 } 3216 case ISD::SELECT: 3217 if (N1C) { 3218 if (N1C->getZExtValue()) 3219 return N2; // select true, X, Y -> X 3220 return N3; // select false, X, Y -> Y 3221 } 3222 3223 if (N2 == N3) return N2; // select C, X, X -> X 3224 break; 3225 case ISD::VECTOR_SHUFFLE: 3226 llvm_unreachable("should use getVectorShuffle constructor!"); 3227 case ISD::INSERT_SUBVECTOR: { 3228 SDValue Index = N3; 3229 if (VT.isSimple() && N1.getValueType().isSimple() 3230 && N2.getValueType().isSimple()) { 3231 assert(VT.isVector() && N1.getValueType().isVector() && 3232 N2.getValueType().isVector() && 3233 "Insert subvector VTs must be a vectors"); 3234 assert(VT == N1.getValueType() && 3235 "Dest and insert subvector source types must match!"); 3236 assert(N2.getValueType().getSimpleVT() <= N1.getValueType().getSimpleVT() && 3237 "Insert subvector must be from smaller vector to larger vector!"); 3238 if (isa<ConstantSDNode>(Index.getNode())) { 3239 assert((N2.getValueType().getVectorNumElements() + 3240 cast<ConstantSDNode>(Index.getNode())->getZExtValue() 3241 <= VT.getVectorNumElements()) 3242 && "Insert subvector overflow!"); 3243 } 3244 3245 // Trivial insertion. 3246 if (VT.getSimpleVT() == N2.getValueType().getSimpleVT()) 3247 return N2; 3248 } 3249 break; 3250 } 3251 case ISD::BITCAST: 3252 // Fold bit_convert nodes from a type to themselves. 3253 if (N1.getValueType() == VT) 3254 return N1; 3255 break; 3256 } 3257 3258 // Memoize node if it doesn't produce a flag. 3259 SDNode *N; 3260 SDVTList VTs = getVTList(VT); 3261 if (VT != MVT::Glue) { 3262 SDValue Ops[] = { N1, N2, N3 }; 3263 FoldingSetNodeID ID; 3264 AddNodeIDNode(ID, Opcode, VTs, Ops, 3); 3265 void *IP = 0; 3266 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 3267 return SDValue(E, 0); 3268 3269 N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTs, N1, N2, N3); 3270 CSEMap.InsertNode(N, IP); 3271 } else { 3272 N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTs, N1, N2, N3); 3273 } 3274 3275 AllNodes.push_back(N); 3276 #ifndef NDEBUG 3277 VerifySDNode(N); 3278 #endif 3279 return SDValue(N, 0); 3280 } 3281 3282 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT, 3283 SDValue N1, SDValue N2, SDValue N3, 3284 SDValue N4) { 3285 SDValue Ops[] = { N1, N2, N3, N4 }; 3286 return getNode(Opcode, DL, VT, Ops, 4); 3287 } 3288 3289 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT, 3290 SDValue N1, SDValue N2, SDValue N3, 3291 SDValue N4, SDValue N5) { 3292 SDValue Ops[] = { N1, N2, N3, N4, N5 }; 3293 return getNode(Opcode, DL, VT, Ops, 5); 3294 } 3295 3296 /// getStackArgumentTokenFactor - Compute a TokenFactor to force all 3297 /// the incoming stack arguments to be loaded from the stack. 3298 SDValue SelectionDAG::getStackArgumentTokenFactor(SDValue Chain) { 3299 SmallVector<SDValue, 8> ArgChains; 3300 3301 // Include the original chain at the beginning of the list. When this is 3302 // used by target LowerCall hooks, this helps legalize find the 3303 // CALLSEQ_BEGIN node. 3304 ArgChains.push_back(Chain); 3305 3306 // Add a chain value for each stack argument. 3307 for (SDNode::use_iterator U = getEntryNode().getNode()->use_begin(), 3308 UE = getEntryNode().getNode()->use_end(); U != UE; ++U) 3309 if (LoadSDNode *L = dyn_cast<LoadSDNode>(*U)) 3310 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr())) 3311 if (FI->getIndex() < 0) 3312 ArgChains.push_back(SDValue(L, 1)); 3313 3314 // Build a tokenfactor for all the chains. 3315 return getNode(ISD::TokenFactor, Chain.getDebugLoc(), MVT::Other, 3316 &ArgChains[0], ArgChains.size()); 3317 } 3318 3319 /// SplatByte - Distribute ByteVal over NumBits bits. 3320 static APInt SplatByte(unsigned NumBits, uint8_t ByteVal) { 3321 APInt Val = APInt(NumBits, ByteVal); 3322 unsigned Shift = 8; 3323 for (unsigned i = NumBits; i > 8; i >>= 1) { 3324 Val = (Val << Shift) | Val; 3325 Shift <<= 1; 3326 } 3327 return Val; 3328 } 3329 3330 /// getMemsetValue - Vectorized representation of the memset value 3331 /// operand. 3332 static SDValue getMemsetValue(SDValue Value, EVT VT, SelectionDAG &DAG, 3333 DebugLoc dl) { 3334 assert(Value.getOpcode() != ISD::UNDEF); 3335 3336 unsigned NumBits = VT.getScalarType().getSizeInBits(); 3337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) { 3338 APInt Val = SplatByte(NumBits, C->getZExtValue() & 255); 3339 if (VT.isInteger()) 3340 return DAG.getConstant(Val, VT); 3341 return DAG.getConstantFP(APFloat(Val), VT); 3342 } 3343 3344 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Value); 3345 if (NumBits > 8) { 3346 // Use a multiplication with 0x010101... to extend the input to the 3347 // required length. 3348 APInt Magic = SplatByte(NumBits, 0x01); 3349 Value = DAG.getNode(ISD::MUL, dl, VT, Value, DAG.getConstant(Magic, VT)); 3350 } 3351 3352 return Value; 3353 } 3354 3355 /// getMemsetStringVal - Similar to getMemsetValue. Except this is only 3356 /// used when a memcpy is turned into a memset when the source is a constant 3357 /// string ptr. 3358 static SDValue getMemsetStringVal(EVT VT, DebugLoc dl, SelectionDAG &DAG, 3359 const TargetLowering &TLI, StringRef Str) { 3360 // Handle vector with all elements zero. 3361 if (Str.empty()) { 3362 if (VT.isInteger()) 3363 return DAG.getConstant(0, VT); 3364 else if (VT == MVT::f32 || VT == MVT::f64) 3365 return DAG.getConstantFP(0.0, VT); 3366 else if (VT.isVector()) { 3367 unsigned NumElts = VT.getVectorNumElements(); 3368 MVT EltVT = (VT.getVectorElementType() == MVT::f32) ? MVT::i32 : MVT::i64; 3369 return DAG.getNode(ISD::BITCAST, dl, VT, 3370 DAG.getConstant(0, EVT::getVectorVT(*DAG.getContext(), 3371 EltVT, NumElts))); 3372 } else 3373 llvm_unreachable("Expected type!"); 3374 } 3375 3376 assert(!VT.isVector() && "Can't handle vector type here!"); 3377 unsigned NumVTBits = VT.getSizeInBits(); 3378 unsigned NumVTBytes = NumVTBits / 8; 3379 unsigned NumBytes = std::min(NumVTBytes, unsigned(Str.size())); 3380 3381 APInt Val(NumVTBits, 0); 3382 if (TLI.isLittleEndian()) { 3383 for (unsigned i = 0; i != NumBytes; ++i) 3384 Val |= (uint64_t)(unsigned char)Str[i] << i*8; 3385 } else { 3386 for (unsigned i = 0; i != NumBytes; ++i) 3387 Val |= (uint64_t)(unsigned char)Str[i] << (NumVTBytes-i-1)*8; 3388 } 3389 3390 // If the "cost" of materializing the integer immediate is 1 or free, then 3391 // it is cost effective to turn the load into the immediate. 3392 const TargetTransformInfo *TTI = DAG.getTargetTransformInfo(); 3393 if (TTI->getIntImmCost(Val, VT.getTypeForEVT(*DAG.getContext())) < 2) 3394 return DAG.getConstant(Val, VT); 3395 return SDValue(0, 0); 3396 } 3397 3398 /// getMemBasePlusOffset - Returns base and offset node for the 3399 /// 3400 static SDValue getMemBasePlusOffset(SDValue Base, unsigned Offset, 3401 SelectionDAG &DAG) { 3402 EVT VT = Base.getValueType(); 3403 return DAG.getNode(ISD::ADD, Base.getDebugLoc(), 3404 VT, Base, DAG.getConstant(Offset, VT)); 3405 } 3406 3407 /// isMemSrcFromString - Returns true if memcpy source is a string constant. 3408 /// 3409 static bool isMemSrcFromString(SDValue Src, StringRef &Str) { 3410 unsigned SrcDelta = 0; 3411 GlobalAddressSDNode *G = NULL; 3412 if (Src.getOpcode() == ISD::GlobalAddress) 3413 G = cast<GlobalAddressSDNode>(Src); 3414 else if (Src.getOpcode() == ISD::ADD && 3415 Src.getOperand(0).getOpcode() == ISD::GlobalAddress && 3416 Src.getOperand(1).getOpcode() == ISD::Constant) { 3417 G = cast<GlobalAddressSDNode>(Src.getOperand(0)); 3418 SrcDelta = cast<ConstantSDNode>(Src.getOperand(1))->getZExtValue(); 3419 } 3420 if (!G) 3421 return false; 3422 3423 return getConstantStringInfo(G->getGlobal(), Str, SrcDelta, false); 3424 } 3425 3426 /// FindOptimalMemOpLowering - Determines the optimial series memory ops 3427 /// to replace the memset / memcpy. Return true if the number of memory ops 3428 /// is below the threshold. It returns the types of the sequence of 3429 /// memory ops to perform memset / memcpy by reference. 3430 static bool FindOptimalMemOpLowering(std::vector<EVT> &MemOps, 3431 unsigned Limit, uint64_t Size, 3432 unsigned DstAlign, unsigned SrcAlign, 3433 bool IsMemset, 3434 bool ZeroMemset, 3435 bool MemcpyStrSrc, 3436 bool AllowOverlap, 3437 SelectionDAG &DAG, 3438 const TargetLowering &TLI) { 3439 assert((SrcAlign == 0 || SrcAlign >= DstAlign) && 3440 "Expecting memcpy / memset source to meet alignment requirement!"); 3441 // If 'SrcAlign' is zero, that means the memory operation does not need to 3442 // load the value, i.e. memset or memcpy from constant string. Otherwise, 3443 // it's the inferred alignment of the source. 'DstAlign', on the other hand, 3444 // is the specified alignment of the memory operation. If it is zero, that 3445 // means it's possible to change the alignment of the destination. 3446 // 'MemcpyStrSrc' indicates whether the memcpy source is constant so it does 3447 // not need to be loaded. 3448 EVT VT = TLI.getOptimalMemOpType(Size, DstAlign, SrcAlign, 3449 IsMemset, ZeroMemset, MemcpyStrSrc, 3450 DAG.getMachineFunction()); 3451 3452 if (VT == MVT::Other) { 3453 if (DstAlign >= TLI.getDataLayout()->getPointerPrefAlignment() || 3454 TLI.allowsUnalignedMemoryAccesses(VT)) { 3455 VT = TLI.getPointerTy(); 3456 } else { 3457 switch (DstAlign & 7) { 3458 case 0: VT = MVT::i64; break; 3459 case 4: VT = MVT::i32; break; 3460 case 2: VT = MVT::i16; break; 3461 default: VT = MVT::i8; break; 3462 } 3463 } 3464 3465 MVT LVT = MVT::i64; 3466 while (!TLI.isTypeLegal(LVT)) 3467 LVT = (MVT::SimpleValueType)(LVT.SimpleTy - 1); 3468 assert(LVT.isInteger()); 3469 3470 if (VT.bitsGT(LVT)) 3471 VT = LVT; 3472 } 3473 3474 unsigned NumMemOps = 0; 3475 while (Size != 0) { 3476 unsigned VTSize = VT.getSizeInBits() / 8; 3477 while (VTSize > Size) { 3478 // For now, only use non-vector load / store's for the left-over pieces. 3479 EVT NewVT = VT; 3480 unsigned NewVTSize; 3481 3482 bool Found = false; 3483 if (VT.isVector() || VT.isFloatingPoint()) { 3484 NewVT = (VT.getSizeInBits() > 64) ? MVT::i64 : MVT::i32; 3485 if (TLI.isOperationLegalOrCustom(ISD::STORE, NewVT) && 3486 TLI.isSafeMemOpType(NewVT.getSimpleVT())) 3487 Found = true; 3488 else if (NewVT == MVT::i64 && 3489 TLI.isOperationLegalOrCustom(ISD::STORE, MVT::f64) && 3490 TLI.isSafeMemOpType(MVT::f64)) { 3491 // i64 is usually not legal on 32-bit targets, but f64 may be. 3492 NewVT = MVT::f64; 3493 Found = true; 3494 } 3495 } 3496 3497 if (!Found) { 3498 do { 3499 NewVT = (MVT::SimpleValueType)(NewVT.getSimpleVT().SimpleTy - 1); 3500 if (NewVT == MVT::i8) 3501 break; 3502 } while (!TLI.isSafeMemOpType(NewVT.getSimpleVT())); 3503 } 3504 NewVTSize = NewVT.getSizeInBits() / 8; 3505 3506 // If the new VT cannot cover all of the remaining bits, then consider 3507 // issuing a (or a pair of) unaligned and overlapping load / store. 3508 // FIXME: Only does this for 64-bit or more since we don't have proper 3509 // cost model for unaligned load / store. 3510 bool Fast; 3511 if (NumMemOps && AllowOverlap && 3512 VTSize >= 8 && NewVTSize < Size && 3513 TLI.allowsUnalignedMemoryAccesses(VT, &Fast) && Fast) 3514 VTSize = Size; 3515 else { 3516 VT = NewVT; 3517 VTSize = NewVTSize; 3518 } 3519 } 3520 3521 if (++NumMemOps > Limit) 3522 return false; 3523 3524 MemOps.push_back(VT); 3525 Size -= VTSize; 3526 } 3527 3528 return true; 3529 } 3530 3531 static SDValue getMemcpyLoadsAndStores(SelectionDAG &DAG, DebugLoc dl, 3532 SDValue Chain, SDValue Dst, 3533 SDValue Src, uint64_t Size, 3534 unsigned Align, bool isVol, 3535 bool AlwaysInline, 3536 MachinePointerInfo DstPtrInfo, 3537 MachinePointerInfo SrcPtrInfo) { 3538 // Turn a memcpy of undef to nop. 3539 if (Src.getOpcode() == ISD::UNDEF) 3540 return Chain; 3541 3542 // Expand memcpy to a series of load and store ops if the size operand falls 3543 // below a certain threshold. 3544 // TODO: In the AlwaysInline case, if the size is big then generate a loop 3545 // rather than maybe a humongous number of loads and stores. 3546 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3547 std::vector<EVT> MemOps; 3548 bool DstAlignCanChange = false; 3549 MachineFunction &MF = DAG.getMachineFunction(); 3550 MachineFrameInfo *MFI = MF.getFrameInfo(); 3551 bool OptSize = 3552 MF.getFunction()->getAttributes(). 3553 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize); 3554 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 3555 if (FI && !MFI->isFixedObjectIndex(FI->getIndex())) 3556 DstAlignCanChange = true; 3557 unsigned SrcAlign = DAG.InferPtrAlignment(Src); 3558 if (Align > SrcAlign) 3559 SrcAlign = Align; 3560 StringRef Str; 3561 bool CopyFromStr = isMemSrcFromString(Src, Str); 3562 bool isZeroStr = CopyFromStr && Str.empty(); 3563 unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemcpy(OptSize); 3564 3565 if (!FindOptimalMemOpLowering(MemOps, Limit, Size, 3566 (DstAlignCanChange ? 0 : Align), 3567 (isZeroStr ? 0 : SrcAlign), 3568 false, false, CopyFromStr, true, DAG, TLI)) 3569 return SDValue(); 3570 3571 if (DstAlignCanChange) { 3572 Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext()); 3573 unsigned NewAlign = (unsigned) TLI.getDataLayout()->getABITypeAlignment(Ty); 3574 if (NewAlign > Align) { 3575 // Give the stack frame object a larger alignment if needed. 3576 if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign) 3577 MFI->setObjectAlignment(FI->getIndex(), NewAlign); 3578 Align = NewAlign; 3579 } 3580 } 3581 3582 SmallVector<SDValue, 8> OutChains; 3583 unsigned NumMemOps = MemOps.size(); 3584 uint64_t SrcOff = 0, DstOff = 0; 3585 for (unsigned i = 0; i != NumMemOps; ++i) { 3586 EVT VT = MemOps[i]; 3587 unsigned VTSize = VT.getSizeInBits() / 8; 3588 SDValue Value, Store; 3589 3590 if (VTSize > Size) { 3591 // Issuing an unaligned load / store pair that overlaps with the previous 3592 // pair. Adjust the offset accordingly. 3593 assert(i == NumMemOps-1 && i != 0); 3594 SrcOff -= VTSize - Size; 3595 DstOff -= VTSize - Size; 3596 } 3597 3598 if (CopyFromStr && 3599 (isZeroStr || (VT.isInteger() && !VT.isVector()))) { 3600 // It's unlikely a store of a vector immediate can be done in a single 3601 // instruction. It would require a load from a constantpool first. 3602 // We only handle zero vectors here. 3603 // FIXME: Handle other cases where store of vector immediate is done in 3604 // a single instruction. 3605 Value = getMemsetStringVal(VT, dl, DAG, TLI, Str.substr(SrcOff)); 3606 if (Value.getNode()) 3607 Store = DAG.getStore(Chain, dl, Value, 3608 getMemBasePlusOffset(Dst, DstOff, DAG), 3609 DstPtrInfo.getWithOffset(DstOff), isVol, 3610 false, Align); 3611 } 3612 3613 if (!Store.getNode()) { 3614 // The type might not be legal for the target. This should only happen 3615 // if the type is smaller than a legal type, as on PPC, so the right 3616 // thing to do is generate a LoadExt/StoreTrunc pair. These simplify 3617 // to Load/Store if NVT==VT. 3618 // FIXME does the case above also need this? 3619 EVT NVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT); 3620 assert(NVT.bitsGE(VT)); 3621 Value = DAG.getExtLoad(ISD::EXTLOAD, dl, NVT, Chain, 3622 getMemBasePlusOffset(Src, SrcOff, DAG), 3623 SrcPtrInfo.getWithOffset(SrcOff), VT, isVol, false, 3624 MinAlign(SrcAlign, SrcOff)); 3625 Store = DAG.getTruncStore(Chain, dl, Value, 3626 getMemBasePlusOffset(Dst, DstOff, DAG), 3627 DstPtrInfo.getWithOffset(DstOff), VT, isVol, 3628 false, Align); 3629 } 3630 OutChains.push_back(Store); 3631 SrcOff += VTSize; 3632 DstOff += VTSize; 3633 Size -= VTSize; 3634 } 3635 3636 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3637 &OutChains[0], OutChains.size()); 3638 } 3639 3640 static SDValue getMemmoveLoadsAndStores(SelectionDAG &DAG, DebugLoc dl, 3641 SDValue Chain, SDValue Dst, 3642 SDValue Src, uint64_t Size, 3643 unsigned Align, bool isVol, 3644 bool AlwaysInline, 3645 MachinePointerInfo DstPtrInfo, 3646 MachinePointerInfo SrcPtrInfo) { 3647 // Turn a memmove of undef to nop. 3648 if (Src.getOpcode() == ISD::UNDEF) 3649 return Chain; 3650 3651 // Expand memmove to a series of load and store ops if the size operand falls 3652 // below a certain threshold. 3653 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3654 std::vector<EVT> MemOps; 3655 bool DstAlignCanChange = false; 3656 MachineFunction &MF = DAG.getMachineFunction(); 3657 MachineFrameInfo *MFI = MF.getFrameInfo(); 3658 bool OptSize = MF.getFunction()->getAttributes(). 3659 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize); 3660 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 3661 if (FI && !MFI->isFixedObjectIndex(FI->getIndex())) 3662 DstAlignCanChange = true; 3663 unsigned SrcAlign = DAG.InferPtrAlignment(Src); 3664 if (Align > SrcAlign) 3665 SrcAlign = Align; 3666 unsigned Limit = AlwaysInline ? ~0U : TLI.getMaxStoresPerMemmove(OptSize); 3667 3668 if (!FindOptimalMemOpLowering(MemOps, Limit, Size, 3669 (DstAlignCanChange ? 0 : Align), SrcAlign, 3670 false, false, false, false, DAG, TLI)) 3671 return SDValue(); 3672 3673 if (DstAlignCanChange) { 3674 Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext()); 3675 unsigned NewAlign = (unsigned) TLI.getDataLayout()->getABITypeAlignment(Ty); 3676 if (NewAlign > Align) { 3677 // Give the stack frame object a larger alignment if needed. 3678 if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign) 3679 MFI->setObjectAlignment(FI->getIndex(), NewAlign); 3680 Align = NewAlign; 3681 } 3682 } 3683 3684 uint64_t SrcOff = 0, DstOff = 0; 3685 SmallVector<SDValue, 8> LoadValues; 3686 SmallVector<SDValue, 8> LoadChains; 3687 SmallVector<SDValue, 8> OutChains; 3688 unsigned NumMemOps = MemOps.size(); 3689 for (unsigned i = 0; i < NumMemOps; i++) { 3690 EVT VT = MemOps[i]; 3691 unsigned VTSize = VT.getSizeInBits() / 8; 3692 SDValue Value, Store; 3693 3694 Value = DAG.getLoad(VT, dl, Chain, 3695 getMemBasePlusOffset(Src, SrcOff, DAG), 3696 SrcPtrInfo.getWithOffset(SrcOff), isVol, 3697 false, false, SrcAlign); 3698 LoadValues.push_back(Value); 3699 LoadChains.push_back(Value.getValue(1)); 3700 SrcOff += VTSize; 3701 } 3702 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3703 &LoadChains[0], LoadChains.size()); 3704 OutChains.clear(); 3705 for (unsigned i = 0; i < NumMemOps; i++) { 3706 EVT VT = MemOps[i]; 3707 unsigned VTSize = VT.getSizeInBits() / 8; 3708 SDValue Value, Store; 3709 3710 Store = DAG.getStore(Chain, dl, LoadValues[i], 3711 getMemBasePlusOffset(Dst, DstOff, DAG), 3712 DstPtrInfo.getWithOffset(DstOff), isVol, false, Align); 3713 OutChains.push_back(Store); 3714 DstOff += VTSize; 3715 } 3716 3717 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3718 &OutChains[0], OutChains.size()); 3719 } 3720 3721 static SDValue getMemsetStores(SelectionDAG &DAG, DebugLoc dl, 3722 SDValue Chain, SDValue Dst, 3723 SDValue Src, uint64_t Size, 3724 unsigned Align, bool isVol, 3725 MachinePointerInfo DstPtrInfo) { 3726 // Turn a memset of undef to nop. 3727 if (Src.getOpcode() == ISD::UNDEF) 3728 return Chain; 3729 3730 // Expand memset to a series of load/store ops if the size operand 3731 // falls below a certain threshold. 3732 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3733 std::vector<EVT> MemOps; 3734 bool DstAlignCanChange = false; 3735 MachineFunction &MF = DAG.getMachineFunction(); 3736 MachineFrameInfo *MFI = MF.getFrameInfo(); 3737 bool OptSize = MF.getFunction()->getAttributes(). 3738 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize); 3739 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Dst); 3740 if (FI && !MFI->isFixedObjectIndex(FI->getIndex())) 3741 DstAlignCanChange = true; 3742 bool IsZeroVal = 3743 isa<ConstantSDNode>(Src) && cast<ConstantSDNode>(Src)->isNullValue(); 3744 if (!FindOptimalMemOpLowering(MemOps, TLI.getMaxStoresPerMemset(OptSize), 3745 Size, (DstAlignCanChange ? 0 : Align), 0, 3746 true, IsZeroVal, false, true, DAG, TLI)) 3747 return SDValue(); 3748 3749 if (DstAlignCanChange) { 3750 Type *Ty = MemOps[0].getTypeForEVT(*DAG.getContext()); 3751 unsigned NewAlign = (unsigned) TLI.getDataLayout()->getABITypeAlignment(Ty); 3752 if (NewAlign > Align) { 3753 // Give the stack frame object a larger alignment if needed. 3754 if (MFI->getObjectAlignment(FI->getIndex()) < NewAlign) 3755 MFI->setObjectAlignment(FI->getIndex(), NewAlign); 3756 Align = NewAlign; 3757 } 3758 } 3759 3760 SmallVector<SDValue, 8> OutChains; 3761 uint64_t DstOff = 0; 3762 unsigned NumMemOps = MemOps.size(); 3763 3764 // Find the largest store and generate the bit pattern for it. 3765 EVT LargestVT = MemOps[0]; 3766 for (unsigned i = 1; i < NumMemOps; i++) 3767 if (MemOps[i].bitsGT(LargestVT)) 3768 LargestVT = MemOps[i]; 3769 SDValue MemSetValue = getMemsetValue(Src, LargestVT, DAG, dl); 3770 3771 for (unsigned i = 0; i < NumMemOps; i++) { 3772 EVT VT = MemOps[i]; 3773 unsigned VTSize = VT.getSizeInBits() / 8; 3774 if (VTSize > Size) { 3775 // Issuing an unaligned load / store pair that overlaps with the previous 3776 // pair. Adjust the offset accordingly. 3777 assert(i == NumMemOps-1 && i != 0); 3778 DstOff -= VTSize - Size; 3779 } 3780 3781 // If this store is smaller than the largest store see whether we can get 3782 // the smaller value for free with a truncate. 3783 SDValue Value = MemSetValue; 3784 if (VT.bitsLT(LargestVT)) { 3785 if (!LargestVT.isVector() && !VT.isVector() && 3786 TLI.isTruncateFree(LargestVT, VT)) 3787 Value = DAG.getNode(ISD::TRUNCATE, dl, VT, MemSetValue); 3788 else 3789 Value = getMemsetValue(Src, VT, DAG, dl); 3790 } 3791 assert(Value.getValueType() == VT && "Value with wrong type."); 3792 SDValue Store = DAG.getStore(Chain, dl, Value, 3793 getMemBasePlusOffset(Dst, DstOff, DAG), 3794 DstPtrInfo.getWithOffset(DstOff), 3795 isVol, false, Align); 3796 OutChains.push_back(Store); 3797 DstOff += VT.getSizeInBits() / 8; 3798 Size -= VTSize; 3799 } 3800 3801 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3802 &OutChains[0], OutChains.size()); 3803 } 3804 3805 SDValue SelectionDAG::getMemcpy(SDValue Chain, DebugLoc dl, SDValue Dst, 3806 SDValue Src, SDValue Size, 3807 unsigned Align, bool isVol, bool AlwaysInline, 3808 MachinePointerInfo DstPtrInfo, 3809 MachinePointerInfo SrcPtrInfo) { 3810 3811 // Check to see if we should lower the memcpy to loads and stores first. 3812 // For cases within the target-specified limits, this is the best choice. 3813 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 3814 if (ConstantSize) { 3815 // Memcpy with size zero? Just return the original chain. 3816 if (ConstantSize->isNullValue()) 3817 return Chain; 3818 3819 SDValue Result = getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src, 3820 ConstantSize->getZExtValue(),Align, 3821 isVol, false, DstPtrInfo, SrcPtrInfo); 3822 if (Result.getNode()) 3823 return Result; 3824 } 3825 3826 // Then check to see if we should lower the memcpy with target-specific 3827 // code. If the target chooses to do this, this is the next best. 3828 SDValue Result = 3829 TSI.EmitTargetCodeForMemcpy(*this, dl, Chain, Dst, Src, Size, Align, 3830 isVol, AlwaysInline, 3831 DstPtrInfo, SrcPtrInfo); 3832 if (Result.getNode()) 3833 return Result; 3834 3835 // If we really need inline code and the target declined to provide it, 3836 // use a (potentially long) sequence of loads and stores. 3837 if (AlwaysInline) { 3838 assert(ConstantSize && "AlwaysInline requires a constant size!"); 3839 return getMemcpyLoadsAndStores(*this, dl, Chain, Dst, Src, 3840 ConstantSize->getZExtValue(), Align, isVol, 3841 true, DstPtrInfo, SrcPtrInfo); 3842 } 3843 3844 // FIXME: If the memcpy is volatile (isVol), lowering it to a plain libc 3845 // memcpy is not guaranteed to be safe. libc memcpys aren't required to 3846 // respect volatile, so they may do things like read or write memory 3847 // beyond the given memory regions. But fixing this isn't easy, and most 3848 // people don't care. 3849 3850 // Emit a library call. 3851 TargetLowering::ArgListTy Args; 3852 TargetLowering::ArgListEntry Entry; 3853 Entry.Ty = TLI.getDataLayout()->getIntPtrType(*getContext()); 3854 Entry.Node = Dst; Args.push_back(Entry); 3855 Entry.Node = Src; Args.push_back(Entry); 3856 Entry.Node = Size; Args.push_back(Entry); 3857 // FIXME: pass in DebugLoc 3858 TargetLowering:: 3859 CallLoweringInfo CLI(Chain, Type::getVoidTy(*getContext()), 3860 false, false, false, false, 0, 3861 TLI.getLibcallCallingConv(RTLIB::MEMCPY), 3862 /*isTailCall=*/false, 3863 /*doesNotReturn=*/false, /*isReturnValueUsed=*/false, 3864 getExternalSymbol(TLI.getLibcallName(RTLIB::MEMCPY), 3865 TLI.getPointerTy()), 3866 Args, *this, dl); 3867 std::pair<SDValue,SDValue> CallResult = TLI.LowerCallTo(CLI); 3868 3869 return CallResult.second; 3870 } 3871 3872 SDValue SelectionDAG::getMemmove(SDValue Chain, DebugLoc dl, SDValue Dst, 3873 SDValue Src, SDValue Size, 3874 unsigned Align, bool isVol, 3875 MachinePointerInfo DstPtrInfo, 3876 MachinePointerInfo SrcPtrInfo) { 3877 3878 // Check to see if we should lower the memmove to loads and stores first. 3879 // For cases within the target-specified limits, this is the best choice. 3880 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 3881 if (ConstantSize) { 3882 // Memmove with size zero? Just return the original chain. 3883 if (ConstantSize->isNullValue()) 3884 return Chain; 3885 3886 SDValue Result = 3887 getMemmoveLoadsAndStores(*this, dl, Chain, Dst, Src, 3888 ConstantSize->getZExtValue(), Align, isVol, 3889 false, DstPtrInfo, SrcPtrInfo); 3890 if (Result.getNode()) 3891 return Result; 3892 } 3893 3894 // Then check to see if we should lower the memmove with target-specific 3895 // code. If the target chooses to do this, this is the next best. 3896 SDValue Result = 3897 TSI.EmitTargetCodeForMemmove(*this, dl, Chain, Dst, Src, Size, Align, isVol, 3898 DstPtrInfo, SrcPtrInfo); 3899 if (Result.getNode()) 3900 return Result; 3901 3902 // FIXME: If the memmove is volatile, lowering it to plain libc memmove may 3903 // not be safe. See memcpy above for more details. 3904 3905 // Emit a library call. 3906 TargetLowering::ArgListTy Args; 3907 TargetLowering::ArgListEntry Entry; 3908 Entry.Ty = TLI.getDataLayout()->getIntPtrType(*getContext()); 3909 Entry.Node = Dst; Args.push_back(Entry); 3910 Entry.Node = Src; Args.push_back(Entry); 3911 Entry.Node = Size; Args.push_back(Entry); 3912 // FIXME: pass in DebugLoc 3913 TargetLowering:: 3914 CallLoweringInfo CLI(Chain, Type::getVoidTy(*getContext()), 3915 false, false, false, false, 0, 3916 TLI.getLibcallCallingConv(RTLIB::MEMMOVE), 3917 /*isTailCall=*/false, 3918 /*doesNotReturn=*/false, /*isReturnValueUsed=*/false, 3919 getExternalSymbol(TLI.getLibcallName(RTLIB::MEMMOVE), 3920 TLI.getPointerTy()), 3921 Args, *this, dl); 3922 std::pair<SDValue,SDValue> CallResult = TLI.LowerCallTo(CLI); 3923 3924 return CallResult.second; 3925 } 3926 3927 SDValue SelectionDAG::getMemset(SDValue Chain, DebugLoc dl, SDValue Dst, 3928 SDValue Src, SDValue Size, 3929 unsigned Align, bool isVol, 3930 MachinePointerInfo DstPtrInfo) { 3931 3932 // Check to see if we should lower the memset to stores first. 3933 // For cases within the target-specified limits, this is the best choice. 3934 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); 3935 if (ConstantSize) { 3936 // Memset with size zero? Just return the original chain. 3937 if (ConstantSize->isNullValue()) 3938 return Chain; 3939 3940 SDValue Result = 3941 getMemsetStores(*this, dl, Chain, Dst, Src, ConstantSize->getZExtValue(), 3942 Align, isVol, DstPtrInfo); 3943 3944 if (Result.getNode()) 3945 return Result; 3946 } 3947 3948 // Then check to see if we should lower the memset with target-specific 3949 // code. If the target chooses to do this, this is the next best. 3950 SDValue Result = 3951 TSI.EmitTargetCodeForMemset(*this, dl, Chain, Dst, Src, Size, Align, isVol, 3952 DstPtrInfo); 3953 if (Result.getNode()) 3954 return Result; 3955 3956 // Emit a library call. 3957 Type *IntPtrTy = TLI.getDataLayout()->getIntPtrType(*getContext()); 3958 TargetLowering::ArgListTy Args; 3959 TargetLowering::ArgListEntry Entry; 3960 Entry.Node = Dst; Entry.Ty = IntPtrTy; 3961 Args.push_back(Entry); 3962 // Extend or truncate the argument to be an i32 value for the call. 3963 if (Src.getValueType().bitsGT(MVT::i32)) 3964 Src = getNode(ISD::TRUNCATE, dl, MVT::i32, Src); 3965 else 3966 Src = getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Src); 3967 Entry.Node = Src; 3968 Entry.Ty = Type::getInt32Ty(*getContext()); 3969 Entry.isSExt = true; 3970 Args.push_back(Entry); 3971 Entry.Node = Size; 3972 Entry.Ty = IntPtrTy; 3973 Entry.isSExt = false; 3974 Args.push_back(Entry); 3975 // FIXME: pass in DebugLoc 3976 TargetLowering:: 3977 CallLoweringInfo CLI(Chain, Type::getVoidTy(*getContext()), 3978 false, false, false, false, 0, 3979 TLI.getLibcallCallingConv(RTLIB::MEMSET), 3980 /*isTailCall=*/false, 3981 /*doesNotReturn*/false, /*isReturnValueUsed=*/false, 3982 getExternalSymbol(TLI.getLibcallName(RTLIB::MEMSET), 3983 TLI.getPointerTy()), 3984 Args, *this, dl); 3985 std::pair<SDValue,SDValue> CallResult = TLI.LowerCallTo(CLI); 3986 3987 return CallResult.second; 3988 } 3989 3990 SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT, 3991 SDValue Chain, SDValue Ptr, SDValue Cmp, 3992 SDValue Swp, MachinePointerInfo PtrInfo, 3993 unsigned Alignment, 3994 AtomicOrdering Ordering, 3995 SynchronizationScope SynchScope) { 3996 if (Alignment == 0) // Ensure that codegen never sees alignment 0 3997 Alignment = getEVTAlignment(MemVT); 3998 3999 MachineFunction &MF = getMachineFunction(); 4000 4001 // All atomics are load and store, except for ATMOIC_LOAD and ATOMIC_STORE. 4002 // For now, atomics are considered to be volatile always. 4003 // FIXME: Volatile isn't really correct; we should keep track of atomic 4004 // orderings in the memoperand. 4005 unsigned Flags = MachineMemOperand::MOVolatile; 4006 if (Opcode != ISD::ATOMIC_STORE) 4007 Flags |= MachineMemOperand::MOLoad; 4008 if (Opcode != ISD::ATOMIC_LOAD) 4009 Flags |= MachineMemOperand::MOStore; 4010 4011 MachineMemOperand *MMO = 4012 MF.getMachineMemOperand(PtrInfo, Flags, MemVT.getStoreSize(), Alignment); 4013 4014 return getAtomic(Opcode, dl, MemVT, Chain, Ptr, Cmp, Swp, MMO, 4015 Ordering, SynchScope); 4016 } 4017 4018 SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT, 4019 SDValue Chain, 4020 SDValue Ptr, SDValue Cmp, 4021 SDValue Swp, MachineMemOperand *MMO, 4022 AtomicOrdering Ordering, 4023 SynchronizationScope SynchScope) { 4024 assert(Opcode == ISD::ATOMIC_CMP_SWAP && "Invalid Atomic Op"); 4025 assert(Cmp.getValueType() == Swp.getValueType() && "Invalid Atomic Op Types"); 4026 4027 EVT VT = Cmp.getValueType(); 4028 4029 SDVTList VTs = getVTList(VT, MVT::Other); 4030 FoldingSetNodeID ID; 4031 ID.AddInteger(MemVT.getRawBits()); 4032 SDValue Ops[] = {Chain, Ptr, Cmp, Swp}; 4033 AddNodeIDNode(ID, Opcode, VTs, Ops, 4); 4034 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 4035 void* IP = 0; 4036 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) { 4037 cast<AtomicSDNode>(E)->refineAlignment(MMO); 4038 return SDValue(E, 0); 4039 } 4040 SDNode *N = new (NodeAllocator) AtomicSDNode(Opcode, dl, VTs, MemVT, Chain, 4041 Ptr, Cmp, Swp, MMO, Ordering, 4042 SynchScope); 4043 CSEMap.InsertNode(N, IP); 4044 AllNodes.push_back(N); 4045 return SDValue(N, 0); 4046 } 4047 4048 SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT, 4049 SDValue Chain, 4050 SDValue Ptr, SDValue Val, 4051 const Value* PtrVal, 4052 unsigned Alignment, 4053 AtomicOrdering Ordering, 4054 SynchronizationScope SynchScope) { 4055 if (Alignment == 0) // Ensure that codegen never sees alignment 0 4056 Alignment = getEVTAlignment(MemVT); 4057 4058 MachineFunction &MF = getMachineFunction(); 4059 // An atomic store does not load. An atomic load does not store. 4060 // (An atomicrmw obviously both loads and stores.) 4061 // For now, atomics are considered to be volatile always, and they are 4062 // chained as such. 4063 // FIXME: Volatile isn't really correct; we should keep track of atomic 4064 // orderings in the memoperand. 4065 unsigned Flags = MachineMemOperand::MOVolatile; 4066 if (Opcode != ISD::ATOMIC_STORE) 4067 Flags |= MachineMemOperand::MOLoad; 4068 if (Opcode != ISD::ATOMIC_LOAD) 4069 Flags |= MachineMemOperand::MOStore; 4070 4071 MachineMemOperand *MMO = 4072 MF.getMachineMemOperand(MachinePointerInfo(PtrVal), Flags, 4073 MemVT.getStoreSize(), Alignment); 4074 4075 return getAtomic(Opcode, dl, MemVT, Chain, Ptr, Val, MMO, 4076 Ordering, SynchScope); 4077 } 4078 4079 SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT, 4080 SDValue Chain, 4081 SDValue Ptr, SDValue Val, 4082 MachineMemOperand *MMO, 4083 AtomicOrdering Ordering, 4084 SynchronizationScope SynchScope) { 4085 assert((Opcode == ISD::ATOMIC_LOAD_ADD || 4086 Opcode == ISD::ATOMIC_LOAD_SUB || 4087 Opcode == ISD::ATOMIC_LOAD_AND || 4088 Opcode == ISD::ATOMIC_LOAD_OR || 4089 Opcode == ISD::ATOMIC_LOAD_XOR || 4090 Opcode == ISD::ATOMIC_LOAD_NAND || 4091 Opcode == ISD::ATOMIC_LOAD_MIN || 4092 Opcode == ISD::ATOMIC_LOAD_MAX || 4093 Opcode == ISD::ATOMIC_LOAD_UMIN || 4094 Opcode == ISD::ATOMIC_LOAD_UMAX || 4095 Opcode == ISD::ATOMIC_SWAP || 4096 Opcode == ISD::ATOMIC_STORE) && 4097 "Invalid Atomic Op"); 4098 4099 EVT VT = Val.getValueType(); 4100 4101 SDVTList VTs = Opcode == ISD::ATOMIC_STORE ? getVTList(MVT::Other) : 4102 getVTList(VT, MVT::Other); 4103 FoldingSetNodeID ID; 4104 ID.AddInteger(MemVT.getRawBits()); 4105 SDValue Ops[] = {Chain, Ptr, Val}; 4106 AddNodeIDNode(ID, Opcode, VTs, Ops, 3); 4107 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 4108 void* IP = 0; 4109 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) { 4110 cast<AtomicSDNode>(E)->refineAlignment(MMO); 4111 return SDValue(E, 0); 4112 } 4113 SDNode *N = new (NodeAllocator) AtomicSDNode(Opcode, dl, VTs, MemVT, Chain, 4114 Ptr, Val, MMO, 4115 Ordering, SynchScope); 4116 CSEMap.InsertNode(N, IP); 4117 AllNodes.push_back(N); 4118 return SDValue(N, 0); 4119 } 4120 4121 SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT, 4122 EVT VT, SDValue Chain, 4123 SDValue Ptr, 4124 const Value* PtrVal, 4125 unsigned Alignment, 4126 AtomicOrdering Ordering, 4127 SynchronizationScope SynchScope) { 4128 if (Alignment == 0) // Ensure that codegen never sees alignment 0 4129 Alignment = getEVTAlignment(MemVT); 4130 4131 MachineFunction &MF = getMachineFunction(); 4132 // An atomic store does not load. An atomic load does not store. 4133 // (An atomicrmw obviously both loads and stores.) 4134 // For now, atomics are considered to be volatile always, and they are 4135 // chained as such. 4136 // FIXME: Volatile isn't really correct; we should keep track of atomic 4137 // orderings in the memoperand. 4138 unsigned Flags = MachineMemOperand::MOVolatile; 4139 if (Opcode != ISD::ATOMIC_STORE) 4140 Flags |= MachineMemOperand::MOLoad; 4141 if (Opcode != ISD::ATOMIC_LOAD) 4142 Flags |= MachineMemOperand::MOStore; 4143 4144 MachineMemOperand *MMO = 4145 MF.getMachineMemOperand(MachinePointerInfo(PtrVal), Flags, 4146 MemVT.getStoreSize(), Alignment); 4147 4148 return getAtomic(Opcode, dl, MemVT, VT, Chain, Ptr, MMO, 4149 Ordering, SynchScope); 4150 } 4151 4152 SDValue SelectionDAG::getAtomic(unsigned Opcode, DebugLoc dl, EVT MemVT, 4153 EVT VT, SDValue Chain, 4154 SDValue Ptr, 4155 MachineMemOperand *MMO, 4156 AtomicOrdering Ordering, 4157 SynchronizationScope SynchScope) { 4158 assert(Opcode == ISD::ATOMIC_LOAD && "Invalid Atomic Op"); 4159 4160 SDVTList VTs = getVTList(VT, MVT::Other); 4161 FoldingSetNodeID ID; 4162 ID.AddInteger(MemVT.getRawBits()); 4163 SDValue Ops[] = {Chain, Ptr}; 4164 AddNodeIDNode(ID, Opcode, VTs, Ops, 2); 4165 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 4166 void* IP = 0; 4167 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) { 4168 cast<AtomicSDNode>(E)->refineAlignment(MMO); 4169 return SDValue(E, 0); 4170 } 4171 SDNode *N = new (NodeAllocator) AtomicSDNode(Opcode, dl, VTs, MemVT, Chain, 4172 Ptr, MMO, Ordering, SynchScope); 4173 CSEMap.InsertNode(N, IP); 4174 AllNodes.push_back(N); 4175 return SDValue(N, 0); 4176 } 4177 4178 /// getMergeValues - Create a MERGE_VALUES node from the given operands. 4179 SDValue SelectionDAG::getMergeValues(const SDValue *Ops, unsigned NumOps, 4180 DebugLoc dl) { 4181 if (NumOps == 1) 4182 return Ops[0]; 4183 4184 SmallVector<EVT, 4> VTs; 4185 VTs.reserve(NumOps); 4186 for (unsigned i = 0; i < NumOps; ++i) 4187 VTs.push_back(Ops[i].getValueType()); 4188 return getNode(ISD::MERGE_VALUES, dl, getVTList(&VTs[0], NumOps), 4189 Ops, NumOps); 4190 } 4191 4192 SDValue 4193 SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl, 4194 const EVT *VTs, unsigned NumVTs, 4195 const SDValue *Ops, unsigned NumOps, 4196 EVT MemVT, MachinePointerInfo PtrInfo, 4197 unsigned Align, bool Vol, 4198 bool ReadMem, bool WriteMem) { 4199 return getMemIntrinsicNode(Opcode, dl, makeVTList(VTs, NumVTs), Ops, NumOps, 4200 MemVT, PtrInfo, Align, Vol, 4201 ReadMem, WriteMem); 4202 } 4203 4204 SDValue 4205 SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl, SDVTList VTList, 4206 const SDValue *Ops, unsigned NumOps, 4207 EVT MemVT, MachinePointerInfo PtrInfo, 4208 unsigned Align, bool Vol, 4209 bool ReadMem, bool WriteMem) { 4210 if (Align == 0) // Ensure that codegen never sees alignment 0 4211 Align = getEVTAlignment(MemVT); 4212 4213 MachineFunction &MF = getMachineFunction(); 4214 unsigned Flags = 0; 4215 if (WriteMem) 4216 Flags |= MachineMemOperand::MOStore; 4217 if (ReadMem) 4218 Flags |= MachineMemOperand::MOLoad; 4219 if (Vol) 4220 Flags |= MachineMemOperand::MOVolatile; 4221 MachineMemOperand *MMO = 4222 MF.getMachineMemOperand(PtrInfo, Flags, MemVT.getStoreSize(), Align); 4223 4224 return getMemIntrinsicNode(Opcode, dl, VTList, Ops, NumOps, MemVT, MMO); 4225 } 4226 4227 SDValue 4228 SelectionDAG::getMemIntrinsicNode(unsigned Opcode, DebugLoc dl, SDVTList VTList, 4229 const SDValue *Ops, unsigned NumOps, 4230 EVT MemVT, MachineMemOperand *MMO) { 4231 assert((Opcode == ISD::INTRINSIC_VOID || 4232 Opcode == ISD::INTRINSIC_W_CHAIN || 4233 Opcode == ISD::PREFETCH || 4234 Opcode == ISD::LIFETIME_START || 4235 Opcode == ISD::LIFETIME_END || 4236 (Opcode <= INT_MAX && 4237 (int)Opcode >= ISD::FIRST_TARGET_MEMORY_OPCODE)) && 4238 "Opcode is not a memory-accessing opcode!"); 4239 4240 // Memoize the node unless it returns a flag. 4241 MemIntrinsicSDNode *N; 4242 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 4243 FoldingSetNodeID ID; 4244 AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps); 4245 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 4246 void *IP = 0; 4247 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) { 4248 cast<MemIntrinsicSDNode>(E)->refineAlignment(MMO); 4249 return SDValue(E, 0); 4250 } 4251 4252 N = new (NodeAllocator) MemIntrinsicSDNode(Opcode, dl, VTList, Ops, NumOps, 4253 MemVT, MMO); 4254 CSEMap.InsertNode(N, IP); 4255 } else { 4256 N = new (NodeAllocator) MemIntrinsicSDNode(Opcode, dl, VTList, Ops, NumOps, 4257 MemVT, MMO); 4258 } 4259 AllNodes.push_back(N); 4260 return SDValue(N, 0); 4261 } 4262 4263 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a 4264 /// MachinePointerInfo record from it. This is particularly useful because the 4265 /// code generator has many cases where it doesn't bother passing in a 4266 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst". 4267 static MachinePointerInfo InferPointerInfo(SDValue Ptr, int64_t Offset = 0) { 4268 // If this is FI+Offset, we can model it. 4269 if (const FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) 4270 return MachinePointerInfo::getFixedStack(FI->getIndex(), Offset); 4271 4272 // If this is (FI+Offset1)+Offset2, we can model it. 4273 if (Ptr.getOpcode() != ISD::ADD || 4274 !isa<ConstantSDNode>(Ptr.getOperand(1)) || 4275 !isa<FrameIndexSDNode>(Ptr.getOperand(0))) 4276 return MachinePointerInfo(); 4277 4278 int FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); 4279 return MachinePointerInfo::getFixedStack(FI, Offset+ 4280 cast<ConstantSDNode>(Ptr.getOperand(1))->getSExtValue()); 4281 } 4282 4283 /// InferPointerInfo - If the specified ptr/offset is a frame index, infer a 4284 /// MachinePointerInfo record from it. This is particularly useful because the 4285 /// code generator has many cases where it doesn't bother passing in a 4286 /// MachinePointerInfo to getLoad or getStore when it has "FI+Cst". 4287 static MachinePointerInfo InferPointerInfo(SDValue Ptr, SDValue OffsetOp) { 4288 // If the 'Offset' value isn't a constant, we can't handle this. 4289 if (ConstantSDNode *OffsetNode = dyn_cast<ConstantSDNode>(OffsetOp)) 4290 return InferPointerInfo(Ptr, OffsetNode->getSExtValue()); 4291 if (OffsetOp.getOpcode() == ISD::UNDEF) 4292 return InferPointerInfo(Ptr); 4293 return MachinePointerInfo(); 4294 } 4295 4296 4297 SDValue 4298 SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, 4299 EVT VT, DebugLoc dl, SDValue Chain, 4300 SDValue Ptr, SDValue Offset, 4301 MachinePointerInfo PtrInfo, EVT MemVT, 4302 bool isVolatile, bool isNonTemporal, bool isInvariant, 4303 unsigned Alignment, const MDNode *TBAAInfo, 4304 const MDNode *Ranges) { 4305 assert(Chain.getValueType() == MVT::Other && 4306 "Invalid chain type"); 4307 if (Alignment == 0) // Ensure that codegen never sees alignment 0 4308 Alignment = getEVTAlignment(VT); 4309 4310 unsigned Flags = MachineMemOperand::MOLoad; 4311 if (isVolatile) 4312 Flags |= MachineMemOperand::MOVolatile; 4313 if (isNonTemporal) 4314 Flags |= MachineMemOperand::MONonTemporal; 4315 if (isInvariant) 4316 Flags |= MachineMemOperand::MOInvariant; 4317 4318 // If we don't have a PtrInfo, infer the trivial frame index case to simplify 4319 // clients. 4320 if (PtrInfo.V == 0) 4321 PtrInfo = InferPointerInfo(Ptr, Offset); 4322 4323 MachineFunction &MF = getMachineFunction(); 4324 MachineMemOperand *MMO = 4325 MF.getMachineMemOperand(PtrInfo, Flags, MemVT.getStoreSize(), Alignment, 4326 TBAAInfo, Ranges); 4327 return getLoad(AM, ExtType, VT, dl, Chain, Ptr, Offset, MemVT, MMO); 4328 } 4329 4330 SDValue 4331 SelectionDAG::getLoad(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, 4332 EVT VT, DebugLoc dl, SDValue Chain, 4333 SDValue Ptr, SDValue Offset, EVT MemVT, 4334 MachineMemOperand *MMO) { 4335 if (VT == MemVT) { 4336 ExtType = ISD::NON_EXTLOAD; 4337 } else if (ExtType == ISD::NON_EXTLOAD) { 4338 assert(VT == MemVT && "Non-extending load from different memory type!"); 4339 } else { 4340 // Extending load. 4341 assert(MemVT.getScalarType().bitsLT(VT.getScalarType()) && 4342 "Should only be an extending load, not truncating!"); 4343 assert(VT.isInteger() == MemVT.isInteger() && 4344 "Cannot convert from FP to Int or Int -> FP!"); 4345 assert(VT.isVector() == MemVT.isVector() && 4346 "Cannot use trunc store to convert to or from a vector!"); 4347 assert((!VT.isVector() || 4348 VT.getVectorNumElements() == MemVT.getVectorNumElements()) && 4349 "Cannot use trunc store to change the number of vector elements!"); 4350 } 4351 4352 bool Indexed = AM != ISD::UNINDEXED; 4353 assert((Indexed || Offset.getOpcode() == ISD::UNDEF) && 4354 "Unindexed load with an offset!"); 4355 4356 SDVTList VTs = Indexed ? 4357 getVTList(VT, Ptr.getValueType(), MVT::Other) : getVTList(VT, MVT::Other); 4358 SDValue Ops[] = { Chain, Ptr, Offset }; 4359 FoldingSetNodeID ID; 4360 AddNodeIDNode(ID, ISD::LOAD, VTs, Ops, 3); 4361 ID.AddInteger(MemVT.getRawBits()); 4362 ID.AddInteger(encodeMemSDNodeFlags(ExtType, AM, MMO->isVolatile(), 4363 MMO->isNonTemporal(), 4364 MMO->isInvariant())); 4365 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 4366 void *IP = 0; 4367 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) { 4368 cast<LoadSDNode>(E)->refineAlignment(MMO); 4369 return SDValue(E, 0); 4370 } 4371 SDNode *N = new (NodeAllocator) LoadSDNode(Ops, dl, VTs, AM, ExtType, 4372 MemVT, MMO); 4373 CSEMap.InsertNode(N, IP); 4374 AllNodes.push_back(N); 4375 return SDValue(N, 0); 4376 } 4377 4378 SDValue SelectionDAG::getLoad(EVT VT, DebugLoc dl, 4379 SDValue Chain, SDValue Ptr, 4380 MachinePointerInfo PtrInfo, 4381 bool isVolatile, bool isNonTemporal, 4382 bool isInvariant, unsigned Alignment, 4383 const MDNode *TBAAInfo, 4384 const MDNode *Ranges) { 4385 SDValue Undef = getUNDEF(Ptr.getValueType()); 4386 return getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD, VT, dl, Chain, Ptr, Undef, 4387 PtrInfo, VT, isVolatile, isNonTemporal, isInvariant, Alignment, 4388 TBAAInfo, Ranges); 4389 } 4390 4391 SDValue SelectionDAG::getExtLoad(ISD::LoadExtType ExtType, DebugLoc dl, EVT VT, 4392 SDValue Chain, SDValue Ptr, 4393 MachinePointerInfo PtrInfo, EVT MemVT, 4394 bool isVolatile, bool isNonTemporal, 4395 unsigned Alignment, const MDNode *TBAAInfo) { 4396 SDValue Undef = getUNDEF(Ptr.getValueType()); 4397 return getLoad(ISD::UNINDEXED, ExtType, VT, dl, Chain, Ptr, Undef, 4398 PtrInfo, MemVT, isVolatile, isNonTemporal, false, Alignment, 4399 TBAAInfo); 4400 } 4401 4402 4403 SDValue 4404 SelectionDAG::getIndexedLoad(SDValue OrigLoad, DebugLoc dl, SDValue Base, 4405 SDValue Offset, ISD::MemIndexedMode AM) { 4406 LoadSDNode *LD = cast<LoadSDNode>(OrigLoad); 4407 assert(LD->getOffset().getOpcode() == ISD::UNDEF && 4408 "Load is already a indexed load!"); 4409 return getLoad(AM, LD->getExtensionType(), OrigLoad.getValueType(), dl, 4410 LD->getChain(), Base, Offset, LD->getPointerInfo(), 4411 LD->getMemoryVT(), LD->isVolatile(), LD->isNonTemporal(), 4412 false, LD->getAlignment()); 4413 } 4414 4415 SDValue SelectionDAG::getStore(SDValue Chain, DebugLoc dl, SDValue Val, 4416 SDValue Ptr, MachinePointerInfo PtrInfo, 4417 bool isVolatile, bool isNonTemporal, 4418 unsigned Alignment, const MDNode *TBAAInfo) { 4419 assert(Chain.getValueType() == MVT::Other && 4420 "Invalid chain type"); 4421 if (Alignment == 0) // Ensure that codegen never sees alignment 0 4422 Alignment = getEVTAlignment(Val.getValueType()); 4423 4424 unsigned Flags = MachineMemOperand::MOStore; 4425 if (isVolatile) 4426 Flags |= MachineMemOperand::MOVolatile; 4427 if (isNonTemporal) 4428 Flags |= MachineMemOperand::MONonTemporal; 4429 4430 if (PtrInfo.V == 0) 4431 PtrInfo = InferPointerInfo(Ptr); 4432 4433 MachineFunction &MF = getMachineFunction(); 4434 MachineMemOperand *MMO = 4435 MF.getMachineMemOperand(PtrInfo, Flags, 4436 Val.getValueType().getStoreSize(), Alignment, 4437 TBAAInfo); 4438 4439 return getStore(Chain, dl, Val, Ptr, MMO); 4440 } 4441 4442 SDValue SelectionDAG::getStore(SDValue Chain, DebugLoc dl, SDValue Val, 4443 SDValue Ptr, MachineMemOperand *MMO) { 4444 assert(Chain.getValueType() == MVT::Other && 4445 "Invalid chain type"); 4446 EVT VT = Val.getValueType(); 4447 SDVTList VTs = getVTList(MVT::Other); 4448 SDValue Undef = getUNDEF(Ptr.getValueType()); 4449 SDValue Ops[] = { Chain, Val, Ptr, Undef }; 4450 FoldingSetNodeID ID; 4451 AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4); 4452 ID.AddInteger(VT.getRawBits()); 4453 ID.AddInteger(encodeMemSDNodeFlags(false, ISD::UNINDEXED, MMO->isVolatile(), 4454 MMO->isNonTemporal(), MMO->isInvariant())); 4455 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 4456 void *IP = 0; 4457 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) { 4458 cast<StoreSDNode>(E)->refineAlignment(MMO); 4459 return SDValue(E, 0); 4460 } 4461 SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, ISD::UNINDEXED, 4462 false, VT, MMO); 4463 CSEMap.InsertNode(N, IP); 4464 AllNodes.push_back(N); 4465 return SDValue(N, 0); 4466 } 4467 4468 SDValue SelectionDAG::getTruncStore(SDValue Chain, DebugLoc dl, SDValue Val, 4469 SDValue Ptr, MachinePointerInfo PtrInfo, 4470 EVT SVT,bool isVolatile, bool isNonTemporal, 4471 unsigned Alignment, 4472 const MDNode *TBAAInfo) { 4473 assert(Chain.getValueType() == MVT::Other && 4474 "Invalid chain type"); 4475 if (Alignment == 0) // Ensure that codegen never sees alignment 0 4476 Alignment = getEVTAlignment(SVT); 4477 4478 unsigned Flags = MachineMemOperand::MOStore; 4479 if (isVolatile) 4480 Flags |= MachineMemOperand::MOVolatile; 4481 if (isNonTemporal) 4482 Flags |= MachineMemOperand::MONonTemporal; 4483 4484 if (PtrInfo.V == 0) 4485 PtrInfo = InferPointerInfo(Ptr); 4486 4487 MachineFunction &MF = getMachineFunction(); 4488 MachineMemOperand *MMO = 4489 MF.getMachineMemOperand(PtrInfo, Flags, SVT.getStoreSize(), Alignment, 4490 TBAAInfo); 4491 4492 return getTruncStore(Chain, dl, Val, Ptr, SVT, MMO); 4493 } 4494 4495 SDValue SelectionDAG::getTruncStore(SDValue Chain, DebugLoc dl, SDValue Val, 4496 SDValue Ptr, EVT SVT, 4497 MachineMemOperand *MMO) { 4498 EVT VT = Val.getValueType(); 4499 4500 assert(Chain.getValueType() == MVT::Other && 4501 "Invalid chain type"); 4502 if (VT == SVT) 4503 return getStore(Chain, dl, Val, Ptr, MMO); 4504 4505 assert(SVT.getScalarType().bitsLT(VT.getScalarType()) && 4506 "Should only be a truncating store, not extending!"); 4507 assert(VT.isInteger() == SVT.isInteger() && 4508 "Can't do FP-INT conversion!"); 4509 assert(VT.isVector() == SVT.isVector() && 4510 "Cannot use trunc store to convert to or from a vector!"); 4511 assert((!VT.isVector() || 4512 VT.getVectorNumElements() == SVT.getVectorNumElements()) && 4513 "Cannot use trunc store to change the number of vector elements!"); 4514 4515 SDVTList VTs = getVTList(MVT::Other); 4516 SDValue Undef = getUNDEF(Ptr.getValueType()); 4517 SDValue Ops[] = { Chain, Val, Ptr, Undef }; 4518 FoldingSetNodeID ID; 4519 AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4); 4520 ID.AddInteger(SVT.getRawBits()); 4521 ID.AddInteger(encodeMemSDNodeFlags(true, ISD::UNINDEXED, MMO->isVolatile(), 4522 MMO->isNonTemporal(), MMO->isInvariant())); 4523 ID.AddInteger(MMO->getPointerInfo().getAddrSpace()); 4524 void *IP = 0; 4525 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) { 4526 cast<StoreSDNode>(E)->refineAlignment(MMO); 4527 return SDValue(E, 0); 4528 } 4529 SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, ISD::UNINDEXED, 4530 true, SVT, MMO); 4531 CSEMap.InsertNode(N, IP); 4532 AllNodes.push_back(N); 4533 return SDValue(N, 0); 4534 } 4535 4536 SDValue 4537 SelectionDAG::getIndexedStore(SDValue OrigStore, DebugLoc dl, SDValue Base, 4538 SDValue Offset, ISD::MemIndexedMode AM) { 4539 StoreSDNode *ST = cast<StoreSDNode>(OrigStore); 4540 assert(ST->getOffset().getOpcode() == ISD::UNDEF && 4541 "Store is already a indexed store!"); 4542 SDVTList VTs = getVTList(Base.getValueType(), MVT::Other); 4543 SDValue Ops[] = { ST->getChain(), ST->getValue(), Base, Offset }; 4544 FoldingSetNodeID ID; 4545 AddNodeIDNode(ID, ISD::STORE, VTs, Ops, 4); 4546 ID.AddInteger(ST->getMemoryVT().getRawBits()); 4547 ID.AddInteger(ST->getRawSubclassData()); 4548 ID.AddInteger(ST->getPointerInfo().getAddrSpace()); 4549 void *IP = 0; 4550 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 4551 return SDValue(E, 0); 4552 4553 SDNode *N = new (NodeAllocator) StoreSDNode(Ops, dl, VTs, AM, 4554 ST->isTruncatingStore(), 4555 ST->getMemoryVT(), 4556 ST->getMemOperand()); 4557 CSEMap.InsertNode(N, IP); 4558 AllNodes.push_back(N); 4559 return SDValue(N, 0); 4560 } 4561 4562 SDValue SelectionDAG::getVAArg(EVT VT, DebugLoc dl, 4563 SDValue Chain, SDValue Ptr, 4564 SDValue SV, 4565 unsigned Align) { 4566 SDValue Ops[] = { Chain, Ptr, SV, getTargetConstant(Align, MVT::i32) }; 4567 return getNode(ISD::VAARG, dl, getVTList(VT, MVT::Other), Ops, 4); 4568 } 4569 4570 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT, 4571 const SDUse *Ops, unsigned NumOps) { 4572 switch (NumOps) { 4573 case 0: return getNode(Opcode, DL, VT); 4574 case 1: return getNode(Opcode, DL, VT, Ops[0]); 4575 case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]); 4576 case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]); 4577 default: break; 4578 } 4579 4580 // Copy from an SDUse array into an SDValue array for use with 4581 // the regular getNode logic. 4582 SmallVector<SDValue, 8> NewOps(Ops, Ops + NumOps); 4583 return getNode(Opcode, DL, VT, &NewOps[0], NumOps); 4584 } 4585 4586 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, EVT VT, 4587 const SDValue *Ops, unsigned NumOps) { 4588 switch (NumOps) { 4589 case 0: return getNode(Opcode, DL, VT); 4590 case 1: return getNode(Opcode, DL, VT, Ops[0]); 4591 case 2: return getNode(Opcode, DL, VT, Ops[0], Ops[1]); 4592 case 3: return getNode(Opcode, DL, VT, Ops[0], Ops[1], Ops[2]); 4593 default: break; 4594 } 4595 4596 switch (Opcode) { 4597 default: break; 4598 case ISD::SELECT_CC: { 4599 assert(NumOps == 5 && "SELECT_CC takes 5 operands!"); 4600 assert(Ops[0].getValueType() == Ops[1].getValueType() && 4601 "LHS and RHS of condition must have same type!"); 4602 assert(Ops[2].getValueType() == Ops[3].getValueType() && 4603 "True and False arms of SelectCC must have same type!"); 4604 assert(Ops[2].getValueType() == VT && 4605 "select_cc node must be of same type as true and false value!"); 4606 break; 4607 } 4608 case ISD::BR_CC: { 4609 assert(NumOps == 5 && "BR_CC takes 5 operands!"); 4610 assert(Ops[2].getValueType() == Ops[3].getValueType() && 4611 "LHS/RHS of comparison should match types!"); 4612 break; 4613 } 4614 } 4615 4616 // Memoize nodes. 4617 SDNode *N; 4618 SDVTList VTs = getVTList(VT); 4619 4620 if (VT != MVT::Glue) { 4621 FoldingSetNodeID ID; 4622 AddNodeIDNode(ID, Opcode, VTs, Ops, NumOps); 4623 void *IP = 0; 4624 4625 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 4626 return SDValue(E, 0); 4627 4628 N = new (NodeAllocator) SDNode(Opcode, DL, VTs, Ops, NumOps); 4629 CSEMap.InsertNode(N, IP); 4630 } else { 4631 N = new (NodeAllocator) SDNode(Opcode, DL, VTs, Ops, NumOps); 4632 } 4633 4634 AllNodes.push_back(N); 4635 #ifndef NDEBUG 4636 VerifySDNode(N); 4637 #endif 4638 return SDValue(N, 0); 4639 } 4640 4641 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, 4642 const std::vector<EVT> &ResultTys, 4643 const SDValue *Ops, unsigned NumOps) { 4644 return getNode(Opcode, DL, getVTList(&ResultTys[0], ResultTys.size()), 4645 Ops, NumOps); 4646 } 4647 4648 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, 4649 const EVT *VTs, unsigned NumVTs, 4650 const SDValue *Ops, unsigned NumOps) { 4651 if (NumVTs == 1) 4652 return getNode(Opcode, DL, VTs[0], Ops, NumOps); 4653 return getNode(Opcode, DL, makeVTList(VTs, NumVTs), Ops, NumOps); 4654 } 4655 4656 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList, 4657 const SDValue *Ops, unsigned NumOps) { 4658 if (VTList.NumVTs == 1) 4659 return getNode(Opcode, DL, VTList.VTs[0], Ops, NumOps); 4660 4661 #if 0 4662 switch (Opcode) { 4663 // FIXME: figure out how to safely handle things like 4664 // int foo(int x) { return 1 << (x & 255); } 4665 // int bar() { return foo(256); } 4666 case ISD::SRA_PARTS: 4667 case ISD::SRL_PARTS: 4668 case ISD::SHL_PARTS: 4669 if (N3.getOpcode() == ISD::SIGN_EXTEND_INREG && 4670 cast<VTSDNode>(N3.getOperand(1))->getVT() != MVT::i1) 4671 return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0)); 4672 else if (N3.getOpcode() == ISD::AND) 4673 if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(N3.getOperand(1))) { 4674 // If the and is only masking out bits that cannot effect the shift, 4675 // eliminate the and. 4676 unsigned NumBits = VT.getScalarType().getSizeInBits()*2; 4677 if ((AndRHS->getValue() & (NumBits-1)) == NumBits-1) 4678 return getNode(Opcode, DL, VT, N1, N2, N3.getOperand(0)); 4679 } 4680 break; 4681 } 4682 #endif 4683 4684 // Memoize the node unless it returns a flag. 4685 SDNode *N; 4686 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 4687 FoldingSetNodeID ID; 4688 AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps); 4689 void *IP = 0; 4690 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 4691 return SDValue(E, 0); 4692 4693 if (NumOps == 1) { 4694 N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTList, Ops[0]); 4695 } else if (NumOps == 2) { 4696 N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTList, Ops[0], Ops[1]); 4697 } else if (NumOps == 3) { 4698 N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTList, Ops[0], Ops[1], 4699 Ops[2]); 4700 } else { 4701 N = new (NodeAllocator) SDNode(Opcode, DL, VTList, Ops, NumOps); 4702 } 4703 CSEMap.InsertNode(N, IP); 4704 } else { 4705 if (NumOps == 1) { 4706 N = new (NodeAllocator) UnarySDNode(Opcode, DL, VTList, Ops[0]); 4707 } else if (NumOps == 2) { 4708 N = new (NodeAllocator) BinarySDNode(Opcode, DL, VTList, Ops[0], Ops[1]); 4709 } else if (NumOps == 3) { 4710 N = new (NodeAllocator) TernarySDNode(Opcode, DL, VTList, Ops[0], Ops[1], 4711 Ops[2]); 4712 } else { 4713 N = new (NodeAllocator) SDNode(Opcode, DL, VTList, Ops, NumOps); 4714 } 4715 } 4716 AllNodes.push_back(N); 4717 #ifndef NDEBUG 4718 VerifySDNode(N); 4719 #endif 4720 return SDValue(N, 0); 4721 } 4722 4723 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList) { 4724 return getNode(Opcode, DL, VTList, 0, 0); 4725 } 4726 4727 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList, 4728 SDValue N1) { 4729 SDValue Ops[] = { N1 }; 4730 return getNode(Opcode, DL, VTList, Ops, 1); 4731 } 4732 4733 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList, 4734 SDValue N1, SDValue N2) { 4735 SDValue Ops[] = { N1, N2 }; 4736 return getNode(Opcode, DL, VTList, Ops, 2); 4737 } 4738 4739 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList, 4740 SDValue N1, SDValue N2, SDValue N3) { 4741 SDValue Ops[] = { N1, N2, N3 }; 4742 return getNode(Opcode, DL, VTList, Ops, 3); 4743 } 4744 4745 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList, 4746 SDValue N1, SDValue N2, SDValue N3, 4747 SDValue N4) { 4748 SDValue Ops[] = { N1, N2, N3, N4 }; 4749 return getNode(Opcode, DL, VTList, Ops, 4); 4750 } 4751 4752 SDValue SelectionDAG::getNode(unsigned Opcode, DebugLoc DL, SDVTList VTList, 4753 SDValue N1, SDValue N2, SDValue N3, 4754 SDValue N4, SDValue N5) { 4755 SDValue Ops[] = { N1, N2, N3, N4, N5 }; 4756 return getNode(Opcode, DL, VTList, Ops, 5); 4757 } 4758 4759 SDVTList SelectionDAG::getVTList(EVT VT) { 4760 return makeVTList(SDNode::getValueTypeList(VT), 1); 4761 } 4762 4763 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2) { 4764 for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(), 4765 E = VTList.rend(); I != E; ++I) 4766 if (I->NumVTs == 2 && I->VTs[0] == VT1 && I->VTs[1] == VT2) 4767 return *I; 4768 4769 EVT *Array = Allocator.Allocate<EVT>(2); 4770 Array[0] = VT1; 4771 Array[1] = VT2; 4772 SDVTList Result = makeVTList(Array, 2); 4773 VTList.push_back(Result); 4774 return Result; 4775 } 4776 4777 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3) { 4778 for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(), 4779 E = VTList.rend(); I != E; ++I) 4780 if (I->NumVTs == 3 && I->VTs[0] == VT1 && I->VTs[1] == VT2 && 4781 I->VTs[2] == VT3) 4782 return *I; 4783 4784 EVT *Array = Allocator.Allocate<EVT>(3); 4785 Array[0] = VT1; 4786 Array[1] = VT2; 4787 Array[2] = VT3; 4788 SDVTList Result = makeVTList(Array, 3); 4789 VTList.push_back(Result); 4790 return Result; 4791 } 4792 4793 SDVTList SelectionDAG::getVTList(EVT VT1, EVT VT2, EVT VT3, EVT VT4) { 4794 for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(), 4795 E = VTList.rend(); I != E; ++I) 4796 if (I->NumVTs == 4 && I->VTs[0] == VT1 && I->VTs[1] == VT2 && 4797 I->VTs[2] == VT3 && I->VTs[3] == VT4) 4798 return *I; 4799 4800 EVT *Array = Allocator.Allocate<EVT>(4); 4801 Array[0] = VT1; 4802 Array[1] = VT2; 4803 Array[2] = VT3; 4804 Array[3] = VT4; 4805 SDVTList Result = makeVTList(Array, 4); 4806 VTList.push_back(Result); 4807 return Result; 4808 } 4809 4810 SDVTList SelectionDAG::getVTList(const EVT *VTs, unsigned NumVTs) { 4811 switch (NumVTs) { 4812 case 0: llvm_unreachable("Cannot have nodes without results!"); 4813 case 1: return getVTList(VTs[0]); 4814 case 2: return getVTList(VTs[0], VTs[1]); 4815 case 3: return getVTList(VTs[0], VTs[1], VTs[2]); 4816 case 4: return getVTList(VTs[0], VTs[1], VTs[2], VTs[3]); 4817 default: break; 4818 } 4819 4820 for (std::vector<SDVTList>::reverse_iterator I = VTList.rbegin(), 4821 E = VTList.rend(); I != E; ++I) { 4822 if (I->NumVTs != NumVTs || VTs[0] != I->VTs[0] || VTs[1] != I->VTs[1]) 4823 continue; 4824 4825 if (std::equal(&VTs[2], &VTs[NumVTs], &I->VTs[2])) 4826 return *I; 4827 } 4828 4829 EVT *Array = Allocator.Allocate<EVT>(NumVTs); 4830 std::copy(VTs, VTs+NumVTs, Array); 4831 SDVTList Result = makeVTList(Array, NumVTs); 4832 VTList.push_back(Result); 4833 return Result; 4834 } 4835 4836 4837 /// UpdateNodeOperands - *Mutate* the specified node in-place to have the 4838 /// specified operands. If the resultant node already exists in the DAG, 4839 /// this does not modify the specified node, instead it returns the node that 4840 /// already exists. If the resultant node does not exist in the DAG, the 4841 /// input node is returned. As a degenerate case, if you specify the same 4842 /// input operands as the node already has, the input node is returned. 4843 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op) { 4844 assert(N->getNumOperands() == 1 && "Update with wrong number of operands"); 4845 4846 // Check to see if there is no change. 4847 if (Op == N->getOperand(0)) return N; 4848 4849 // See if the modified node already exists. 4850 void *InsertPos = 0; 4851 if (SDNode *Existing = FindModifiedNodeSlot(N, Op, InsertPos)) 4852 return Existing; 4853 4854 // Nope it doesn't. Remove the node from its current place in the maps. 4855 if (InsertPos) 4856 if (!RemoveNodeFromCSEMaps(N)) 4857 InsertPos = 0; 4858 4859 // Now we update the operands. 4860 N->OperandList[0].set(Op); 4861 4862 // If this gets put into a CSE map, add it. 4863 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 4864 return N; 4865 } 4866 4867 SDNode *SelectionDAG::UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2) { 4868 assert(N->getNumOperands() == 2 && "Update with wrong number of operands"); 4869 4870 // Check to see if there is no change. 4871 if (Op1 == N->getOperand(0) && Op2 == N->getOperand(1)) 4872 return N; // No operands changed, just return the input node. 4873 4874 // See if the modified node already exists. 4875 void *InsertPos = 0; 4876 if (SDNode *Existing = FindModifiedNodeSlot(N, Op1, Op2, InsertPos)) 4877 return Existing; 4878 4879 // Nope it doesn't. Remove the node from its current place in the maps. 4880 if (InsertPos) 4881 if (!RemoveNodeFromCSEMaps(N)) 4882 InsertPos = 0; 4883 4884 // Now we update the operands. 4885 if (N->OperandList[0] != Op1) 4886 N->OperandList[0].set(Op1); 4887 if (N->OperandList[1] != Op2) 4888 N->OperandList[1].set(Op2); 4889 4890 // If this gets put into a CSE map, add it. 4891 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 4892 return N; 4893 } 4894 4895 SDNode *SelectionDAG:: 4896 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, SDValue Op3) { 4897 SDValue Ops[] = { Op1, Op2, Op3 }; 4898 return UpdateNodeOperands(N, Ops, 3); 4899 } 4900 4901 SDNode *SelectionDAG:: 4902 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, 4903 SDValue Op3, SDValue Op4) { 4904 SDValue Ops[] = { Op1, Op2, Op3, Op4 }; 4905 return UpdateNodeOperands(N, Ops, 4); 4906 } 4907 4908 SDNode *SelectionDAG:: 4909 UpdateNodeOperands(SDNode *N, SDValue Op1, SDValue Op2, 4910 SDValue Op3, SDValue Op4, SDValue Op5) { 4911 SDValue Ops[] = { Op1, Op2, Op3, Op4, Op5 }; 4912 return UpdateNodeOperands(N, Ops, 5); 4913 } 4914 4915 SDNode *SelectionDAG:: 4916 UpdateNodeOperands(SDNode *N, const SDValue *Ops, unsigned NumOps) { 4917 assert(N->getNumOperands() == NumOps && 4918 "Update with wrong number of operands"); 4919 4920 // Check to see if there is no change. 4921 bool AnyChange = false; 4922 for (unsigned i = 0; i != NumOps; ++i) { 4923 if (Ops[i] != N->getOperand(i)) { 4924 AnyChange = true; 4925 break; 4926 } 4927 } 4928 4929 // No operands changed, just return the input node. 4930 if (!AnyChange) return N; 4931 4932 // See if the modified node already exists. 4933 void *InsertPos = 0; 4934 if (SDNode *Existing = FindModifiedNodeSlot(N, Ops, NumOps, InsertPos)) 4935 return Existing; 4936 4937 // Nope it doesn't. Remove the node from its current place in the maps. 4938 if (InsertPos) 4939 if (!RemoveNodeFromCSEMaps(N)) 4940 InsertPos = 0; 4941 4942 // Now we update the operands. 4943 for (unsigned i = 0; i != NumOps; ++i) 4944 if (N->OperandList[i] != Ops[i]) 4945 N->OperandList[i].set(Ops[i]); 4946 4947 // If this gets put into a CSE map, add it. 4948 if (InsertPos) CSEMap.InsertNode(N, InsertPos); 4949 return N; 4950 } 4951 4952 /// DropOperands - Release the operands and set this node to have 4953 /// zero operands. 4954 void SDNode::DropOperands() { 4955 // Unlike the code in MorphNodeTo that does this, we don't need to 4956 // watch for dead nodes here. 4957 for (op_iterator I = op_begin(), E = op_end(); I != E; ) { 4958 SDUse &Use = *I++; 4959 Use.set(SDValue()); 4960 } 4961 } 4962 4963 /// SelectNodeTo - These are wrappers around MorphNodeTo that accept a 4964 /// machine opcode. 4965 /// 4966 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 4967 EVT VT) { 4968 SDVTList VTs = getVTList(VT); 4969 return SelectNodeTo(N, MachineOpc, VTs, 0, 0); 4970 } 4971 4972 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 4973 EVT VT, SDValue Op1) { 4974 SDVTList VTs = getVTList(VT); 4975 SDValue Ops[] = { Op1 }; 4976 return SelectNodeTo(N, MachineOpc, VTs, Ops, 1); 4977 } 4978 4979 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 4980 EVT VT, SDValue Op1, 4981 SDValue Op2) { 4982 SDVTList VTs = getVTList(VT); 4983 SDValue Ops[] = { Op1, Op2 }; 4984 return SelectNodeTo(N, MachineOpc, VTs, Ops, 2); 4985 } 4986 4987 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 4988 EVT VT, SDValue Op1, 4989 SDValue Op2, SDValue Op3) { 4990 SDVTList VTs = getVTList(VT); 4991 SDValue Ops[] = { Op1, Op2, Op3 }; 4992 return SelectNodeTo(N, MachineOpc, VTs, Ops, 3); 4993 } 4994 4995 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 4996 EVT VT, const SDValue *Ops, 4997 unsigned NumOps) { 4998 SDVTList VTs = getVTList(VT); 4999 return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps); 5000 } 5001 5002 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5003 EVT VT1, EVT VT2, const SDValue *Ops, 5004 unsigned NumOps) { 5005 SDVTList VTs = getVTList(VT1, VT2); 5006 return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps); 5007 } 5008 5009 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5010 EVT VT1, EVT VT2) { 5011 SDVTList VTs = getVTList(VT1, VT2); 5012 return SelectNodeTo(N, MachineOpc, VTs, (SDValue *)0, 0); 5013 } 5014 5015 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5016 EVT VT1, EVT VT2, EVT VT3, 5017 const SDValue *Ops, unsigned NumOps) { 5018 SDVTList VTs = getVTList(VT1, VT2, VT3); 5019 return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps); 5020 } 5021 5022 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5023 EVT VT1, EVT VT2, EVT VT3, EVT VT4, 5024 const SDValue *Ops, unsigned NumOps) { 5025 SDVTList VTs = getVTList(VT1, VT2, VT3, VT4); 5026 return SelectNodeTo(N, MachineOpc, VTs, Ops, NumOps); 5027 } 5028 5029 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5030 EVT VT1, EVT VT2, 5031 SDValue Op1) { 5032 SDVTList VTs = getVTList(VT1, VT2); 5033 SDValue Ops[] = { Op1 }; 5034 return SelectNodeTo(N, MachineOpc, VTs, Ops, 1); 5035 } 5036 5037 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5038 EVT VT1, EVT VT2, 5039 SDValue Op1, SDValue Op2) { 5040 SDVTList VTs = getVTList(VT1, VT2); 5041 SDValue Ops[] = { Op1, Op2 }; 5042 return SelectNodeTo(N, MachineOpc, VTs, Ops, 2); 5043 } 5044 5045 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5046 EVT VT1, EVT VT2, 5047 SDValue Op1, SDValue Op2, 5048 SDValue Op3) { 5049 SDVTList VTs = getVTList(VT1, VT2); 5050 SDValue Ops[] = { Op1, Op2, Op3 }; 5051 return SelectNodeTo(N, MachineOpc, VTs, Ops, 3); 5052 } 5053 5054 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5055 EVT VT1, EVT VT2, EVT VT3, 5056 SDValue Op1, SDValue Op2, 5057 SDValue Op3) { 5058 SDVTList VTs = getVTList(VT1, VT2, VT3); 5059 SDValue Ops[] = { Op1, Op2, Op3 }; 5060 return SelectNodeTo(N, MachineOpc, VTs, Ops, 3); 5061 } 5062 5063 SDNode *SelectionDAG::SelectNodeTo(SDNode *N, unsigned MachineOpc, 5064 SDVTList VTs, const SDValue *Ops, 5065 unsigned NumOps) { 5066 N = MorphNodeTo(N, ~MachineOpc, VTs, Ops, NumOps); 5067 // Reset the NodeID to -1. 5068 N->setNodeId(-1); 5069 return N; 5070 } 5071 5072 /// UpdadeDebugLocOnMergedSDNode - If the opt level is -O0 then it throws away 5073 /// the line number information on the merged node since it is not possible to 5074 /// preserve the information that operation is associated with multiple lines. 5075 /// This will make the debugger working better at -O0, were there is a higher 5076 /// probability having other instructions associated with that line. 5077 /// 5078 SDNode *SelectionDAG::UpdadeDebugLocOnMergedSDNode(SDNode *N, DebugLoc OLoc) { 5079 DebugLoc NLoc = N->getDebugLoc(); 5080 if (!(NLoc.isUnknown()) && (OptLevel == CodeGenOpt::None) && (OLoc != NLoc)) { 5081 N->setDebugLoc(DebugLoc()); 5082 } 5083 return N; 5084 } 5085 5086 /// MorphNodeTo - This *mutates* the specified node to have the specified 5087 /// return type, opcode, and operands. 5088 /// 5089 /// Note that MorphNodeTo returns the resultant node. If there is already a 5090 /// node of the specified opcode and operands, it returns that node instead of 5091 /// the current one. Note that the DebugLoc need not be the same. 5092 /// 5093 /// Using MorphNodeTo is faster than creating a new node and swapping it in 5094 /// with ReplaceAllUsesWith both because it often avoids allocating a new 5095 /// node, and because it doesn't require CSE recalculation for any of 5096 /// the node's users. 5097 /// 5098 SDNode *SelectionDAG::MorphNodeTo(SDNode *N, unsigned Opc, 5099 SDVTList VTs, const SDValue *Ops, 5100 unsigned NumOps) { 5101 // If an identical node already exists, use it. 5102 void *IP = 0; 5103 if (VTs.VTs[VTs.NumVTs-1] != MVT::Glue) { 5104 FoldingSetNodeID ID; 5105 AddNodeIDNode(ID, Opc, VTs, Ops, NumOps); 5106 if (SDNode *ON = CSEMap.FindNodeOrInsertPos(ID, IP)) 5107 return UpdadeDebugLocOnMergedSDNode(ON, N->getDebugLoc()); 5108 } 5109 5110 if (!RemoveNodeFromCSEMaps(N)) 5111 IP = 0; 5112 5113 // Start the morphing. 5114 N->NodeType = Opc; 5115 N->ValueList = VTs.VTs; 5116 N->NumValues = VTs.NumVTs; 5117 5118 // Clear the operands list, updating used nodes to remove this from their 5119 // use list. Keep track of any operands that become dead as a result. 5120 SmallPtrSet<SDNode*, 16> DeadNodeSet; 5121 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ) { 5122 SDUse &Use = *I++; 5123 SDNode *Used = Use.getNode(); 5124 Use.set(SDValue()); 5125 if (Used->use_empty()) 5126 DeadNodeSet.insert(Used); 5127 } 5128 5129 if (MachineSDNode *MN = dyn_cast<MachineSDNode>(N)) { 5130 // Initialize the memory references information. 5131 MN->setMemRefs(0, 0); 5132 // If NumOps is larger than the # of operands we can have in a 5133 // MachineSDNode, reallocate the operand list. 5134 if (NumOps > MN->NumOperands || !MN->OperandsNeedDelete) { 5135 if (MN->OperandsNeedDelete) 5136 delete[] MN->OperandList; 5137 if (NumOps > array_lengthof(MN->LocalOperands)) 5138 // We're creating a final node that will live unmorphed for the 5139 // remainder of the current SelectionDAG iteration, so we can allocate 5140 // the operands directly out of a pool with no recycling metadata. 5141 MN->InitOperands(OperandAllocator.Allocate<SDUse>(NumOps), 5142 Ops, NumOps); 5143 else 5144 MN->InitOperands(MN->LocalOperands, Ops, NumOps); 5145 MN->OperandsNeedDelete = false; 5146 } else 5147 MN->InitOperands(MN->OperandList, Ops, NumOps); 5148 } else { 5149 // If NumOps is larger than the # of operands we currently have, reallocate 5150 // the operand list. 5151 if (NumOps > N->NumOperands) { 5152 if (N->OperandsNeedDelete) 5153 delete[] N->OperandList; 5154 N->InitOperands(new SDUse[NumOps], Ops, NumOps); 5155 N->OperandsNeedDelete = true; 5156 } else 5157 N->InitOperands(N->OperandList, Ops, NumOps); 5158 } 5159 5160 // Delete any nodes that are still dead after adding the uses for the 5161 // new operands. 5162 if (!DeadNodeSet.empty()) { 5163 SmallVector<SDNode *, 16> DeadNodes; 5164 for (SmallPtrSet<SDNode *, 16>::iterator I = DeadNodeSet.begin(), 5165 E = DeadNodeSet.end(); I != E; ++I) 5166 if ((*I)->use_empty()) 5167 DeadNodes.push_back(*I); 5168 RemoveDeadNodes(DeadNodes); 5169 } 5170 5171 if (IP) 5172 CSEMap.InsertNode(N, IP); // Memoize the new node. 5173 return N; 5174 } 5175 5176 5177 /// getMachineNode - These are used for target selectors to create a new node 5178 /// with specified return type(s), MachineInstr opcode, and operands. 5179 /// 5180 /// Note that getMachineNode returns the resultant node. If there is already a 5181 /// node of the specified opcode and operands, it returns that node instead of 5182 /// the current one. 5183 MachineSDNode * 5184 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT) { 5185 SDVTList VTs = getVTList(VT); 5186 return getMachineNode(Opcode, dl, VTs, 0, 0); 5187 } 5188 5189 MachineSDNode * 5190 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT, SDValue Op1) { 5191 SDVTList VTs = getVTList(VT); 5192 SDValue Ops[] = { Op1 }; 5193 return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops)); 5194 } 5195 5196 MachineSDNode * 5197 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT, 5198 SDValue Op1, SDValue Op2) { 5199 SDVTList VTs = getVTList(VT); 5200 SDValue Ops[] = { Op1, Op2 }; 5201 return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops)); 5202 } 5203 5204 MachineSDNode * 5205 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT, 5206 SDValue Op1, SDValue Op2, SDValue Op3) { 5207 SDVTList VTs = getVTList(VT); 5208 SDValue Ops[] = { Op1, Op2, Op3 }; 5209 return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops)); 5210 } 5211 5212 MachineSDNode * 5213 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT, 5214 const SDValue *Ops, unsigned NumOps) { 5215 SDVTList VTs = getVTList(VT); 5216 return getMachineNode(Opcode, dl, VTs, Ops, NumOps); 5217 } 5218 5219 MachineSDNode * 5220 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT1, EVT VT2) { 5221 SDVTList VTs = getVTList(VT1, VT2); 5222 return getMachineNode(Opcode, dl, VTs, 0, 0); 5223 } 5224 5225 MachineSDNode * 5226 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, 5227 EVT VT1, EVT VT2, SDValue Op1) { 5228 SDVTList VTs = getVTList(VT1, VT2); 5229 SDValue Ops[] = { Op1 }; 5230 return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops)); 5231 } 5232 5233 MachineSDNode * 5234 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, 5235 EVT VT1, EVT VT2, SDValue Op1, SDValue Op2) { 5236 SDVTList VTs = getVTList(VT1, VT2); 5237 SDValue Ops[] = { Op1, Op2 }; 5238 return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops)); 5239 } 5240 5241 MachineSDNode * 5242 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, 5243 EVT VT1, EVT VT2, SDValue Op1, 5244 SDValue Op2, SDValue Op3) { 5245 SDVTList VTs = getVTList(VT1, VT2); 5246 SDValue Ops[] = { Op1, Op2, Op3 }; 5247 return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops)); 5248 } 5249 5250 MachineSDNode * 5251 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, 5252 EVT VT1, EVT VT2, 5253 const SDValue *Ops, unsigned NumOps) { 5254 SDVTList VTs = getVTList(VT1, VT2); 5255 return getMachineNode(Opcode, dl, VTs, Ops, NumOps); 5256 } 5257 5258 MachineSDNode * 5259 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, 5260 EVT VT1, EVT VT2, EVT VT3, 5261 SDValue Op1, SDValue Op2) { 5262 SDVTList VTs = getVTList(VT1, VT2, VT3); 5263 SDValue Ops[] = { Op1, Op2 }; 5264 return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops)); 5265 } 5266 5267 MachineSDNode * 5268 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, 5269 EVT VT1, EVT VT2, EVT VT3, 5270 SDValue Op1, SDValue Op2, SDValue Op3) { 5271 SDVTList VTs = getVTList(VT1, VT2, VT3); 5272 SDValue Ops[] = { Op1, Op2, Op3 }; 5273 return getMachineNode(Opcode, dl, VTs, Ops, array_lengthof(Ops)); 5274 } 5275 5276 MachineSDNode * 5277 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, 5278 EVT VT1, EVT VT2, EVT VT3, 5279 const SDValue *Ops, unsigned NumOps) { 5280 SDVTList VTs = getVTList(VT1, VT2, VT3); 5281 return getMachineNode(Opcode, dl, VTs, Ops, NumOps); 5282 } 5283 5284 MachineSDNode * 5285 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, EVT VT1, 5286 EVT VT2, EVT VT3, EVT VT4, 5287 const SDValue *Ops, unsigned NumOps) { 5288 SDVTList VTs = getVTList(VT1, VT2, VT3, VT4); 5289 return getMachineNode(Opcode, dl, VTs, Ops, NumOps); 5290 } 5291 5292 MachineSDNode * 5293 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc dl, 5294 const std::vector<EVT> &ResultTys, 5295 const SDValue *Ops, unsigned NumOps) { 5296 SDVTList VTs = getVTList(&ResultTys[0], ResultTys.size()); 5297 return getMachineNode(Opcode, dl, VTs, Ops, NumOps); 5298 } 5299 5300 MachineSDNode * 5301 SelectionDAG::getMachineNode(unsigned Opcode, DebugLoc DL, SDVTList VTs, 5302 const SDValue *Ops, unsigned NumOps) { 5303 bool DoCSE = VTs.VTs[VTs.NumVTs-1] != MVT::Glue; 5304 MachineSDNode *N; 5305 void *IP = 0; 5306 5307 if (DoCSE) { 5308 FoldingSetNodeID ID; 5309 AddNodeIDNode(ID, ~Opcode, VTs, Ops, NumOps); 5310 IP = 0; 5311 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) { 5312 return cast<MachineSDNode>(UpdadeDebugLocOnMergedSDNode(E, DL)); 5313 } 5314 } 5315 5316 // Allocate a new MachineSDNode. 5317 N = new (NodeAllocator) MachineSDNode(~Opcode, DL, VTs); 5318 5319 // Initialize the operands list. 5320 if (NumOps > array_lengthof(N->LocalOperands)) 5321 // We're creating a final node that will live unmorphed for the 5322 // remainder of the current SelectionDAG iteration, so we can allocate 5323 // the operands directly out of a pool with no recycling metadata. 5324 N->InitOperands(OperandAllocator.Allocate<SDUse>(NumOps), 5325 Ops, NumOps); 5326 else 5327 N->InitOperands(N->LocalOperands, Ops, NumOps); 5328 N->OperandsNeedDelete = false; 5329 5330 if (DoCSE) 5331 CSEMap.InsertNode(N, IP); 5332 5333 AllNodes.push_back(N); 5334 #ifndef NDEBUG 5335 VerifyMachineNode(N); 5336 #endif 5337 return N; 5338 } 5339 5340 /// getTargetExtractSubreg - A convenience function for creating 5341 /// TargetOpcode::EXTRACT_SUBREG nodes. 5342 SDValue 5343 SelectionDAG::getTargetExtractSubreg(int SRIdx, DebugLoc DL, EVT VT, 5344 SDValue Operand) { 5345 SDValue SRIdxVal = getTargetConstant(SRIdx, MVT::i32); 5346 SDNode *Subreg = getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, 5347 VT, Operand, SRIdxVal); 5348 return SDValue(Subreg, 0); 5349 } 5350 5351 /// getTargetInsertSubreg - A convenience function for creating 5352 /// TargetOpcode::INSERT_SUBREG nodes. 5353 SDValue 5354 SelectionDAG::getTargetInsertSubreg(int SRIdx, DebugLoc DL, EVT VT, 5355 SDValue Operand, SDValue Subreg) { 5356 SDValue SRIdxVal = getTargetConstant(SRIdx, MVT::i32); 5357 SDNode *Result = getMachineNode(TargetOpcode::INSERT_SUBREG, DL, 5358 VT, Operand, Subreg, SRIdxVal); 5359 return SDValue(Result, 0); 5360 } 5361 5362 /// getNodeIfExists - Get the specified node if it's already available, or 5363 /// else return NULL. 5364 SDNode *SelectionDAG::getNodeIfExists(unsigned Opcode, SDVTList VTList, 5365 const SDValue *Ops, unsigned NumOps) { 5366 if (VTList.VTs[VTList.NumVTs-1] != MVT::Glue) { 5367 FoldingSetNodeID ID; 5368 AddNodeIDNode(ID, Opcode, VTList, Ops, NumOps); 5369 void *IP = 0; 5370 if (SDNode *E = CSEMap.FindNodeOrInsertPos(ID, IP)) 5371 return E; 5372 } 5373 return NULL; 5374 } 5375 5376 /// getDbgValue - Creates a SDDbgValue node. 5377 /// 5378 SDDbgValue * 5379 SelectionDAG::getDbgValue(MDNode *MDPtr, SDNode *N, unsigned R, uint64_t Off, 5380 DebugLoc DL, unsigned O) { 5381 return new (Allocator) SDDbgValue(MDPtr, N, R, Off, DL, O); 5382 } 5383 5384 SDDbgValue * 5385 SelectionDAG::getDbgValue(MDNode *MDPtr, const Value *C, uint64_t Off, 5386 DebugLoc DL, unsigned O) { 5387 return new (Allocator) SDDbgValue(MDPtr, C, Off, DL, O); 5388 } 5389 5390 SDDbgValue * 5391 SelectionDAG::getDbgValue(MDNode *MDPtr, unsigned FI, uint64_t Off, 5392 DebugLoc DL, unsigned O) { 5393 return new (Allocator) SDDbgValue(MDPtr, FI, Off, DL, O); 5394 } 5395 5396 namespace { 5397 5398 /// RAUWUpdateListener - Helper for ReplaceAllUsesWith - When the node 5399 /// pointed to by a use iterator is deleted, increment the use iterator 5400 /// so that it doesn't dangle. 5401 /// 5402 class RAUWUpdateListener : public SelectionDAG::DAGUpdateListener { 5403 SDNode::use_iterator &UI; 5404 SDNode::use_iterator &UE; 5405 5406 virtual void NodeDeleted(SDNode *N, SDNode *E) { 5407 // Increment the iterator as needed. 5408 while (UI != UE && N == *UI) 5409 ++UI; 5410 } 5411 5412 public: 5413 RAUWUpdateListener(SelectionDAG &d, 5414 SDNode::use_iterator &ui, 5415 SDNode::use_iterator &ue) 5416 : SelectionDAG::DAGUpdateListener(d), UI(ui), UE(ue) {} 5417 }; 5418 5419 } 5420 5421 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 5422 /// This can cause recursive merging of nodes in the DAG. 5423 /// 5424 /// This version assumes From has a single result value. 5425 /// 5426 void SelectionDAG::ReplaceAllUsesWith(SDValue FromN, SDValue To) { 5427 SDNode *From = FromN.getNode(); 5428 assert(From->getNumValues() == 1 && FromN.getResNo() == 0 && 5429 "Cannot replace with this method!"); 5430 assert(From != To.getNode() && "Cannot replace uses of with self"); 5431 5432 // Iterate over all the existing uses of From. New uses will be added 5433 // to the beginning of the use list, which we avoid visiting. 5434 // This specifically avoids visiting uses of From that arise while the 5435 // replacement is happening, because any such uses would be the result 5436 // of CSE: If an existing node looks like From after one of its operands 5437 // is replaced by To, we don't want to replace of all its users with To 5438 // too. See PR3018 for more info. 5439 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 5440 RAUWUpdateListener Listener(*this, UI, UE); 5441 while (UI != UE) { 5442 SDNode *User = *UI; 5443 5444 // This node is about to morph, remove its old self from the CSE maps. 5445 RemoveNodeFromCSEMaps(User); 5446 5447 // A user can appear in a use list multiple times, and when this 5448 // happens the uses are usually next to each other in the list. 5449 // To help reduce the number of CSE recomputations, process all 5450 // the uses of this user that we can find this way. 5451 do { 5452 SDUse &Use = UI.getUse(); 5453 ++UI; 5454 Use.set(To); 5455 } while (UI != UE && *UI == User); 5456 5457 // Now that we have modified User, add it back to the CSE maps. If it 5458 // already exists there, recursively merge the results together. 5459 AddModifiedNodeToCSEMaps(User); 5460 } 5461 5462 // If we just RAUW'd the root, take note. 5463 if (FromN == getRoot()) 5464 setRoot(To); 5465 } 5466 5467 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 5468 /// This can cause recursive merging of nodes in the DAG. 5469 /// 5470 /// This version assumes that for each value of From, there is a 5471 /// corresponding value in To in the same position with the same type. 5472 /// 5473 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, SDNode *To) { 5474 #ifndef NDEBUG 5475 for (unsigned i = 0, e = From->getNumValues(); i != e; ++i) 5476 assert((!From->hasAnyUseOfValue(i) || 5477 From->getValueType(i) == To->getValueType(i)) && 5478 "Cannot use this version of ReplaceAllUsesWith!"); 5479 #endif 5480 5481 // Handle the trivial case. 5482 if (From == To) 5483 return; 5484 5485 // Iterate over just the existing users of From. See the comments in 5486 // the ReplaceAllUsesWith above. 5487 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 5488 RAUWUpdateListener Listener(*this, UI, UE); 5489 while (UI != UE) { 5490 SDNode *User = *UI; 5491 5492 // This node is about to morph, remove its old self from the CSE maps. 5493 RemoveNodeFromCSEMaps(User); 5494 5495 // A user can appear in a use list multiple times, and when this 5496 // happens the uses are usually next to each other in the list. 5497 // To help reduce the number of CSE recomputations, process all 5498 // the uses of this user that we can find this way. 5499 do { 5500 SDUse &Use = UI.getUse(); 5501 ++UI; 5502 Use.setNode(To); 5503 } while (UI != UE && *UI == User); 5504 5505 // Now that we have modified User, add it back to the CSE maps. If it 5506 // already exists there, recursively merge the results together. 5507 AddModifiedNodeToCSEMaps(User); 5508 } 5509 5510 // If we just RAUW'd the root, take note. 5511 if (From == getRoot().getNode()) 5512 setRoot(SDValue(To, getRoot().getResNo())); 5513 } 5514 5515 /// ReplaceAllUsesWith - Modify anything using 'From' to use 'To' instead. 5516 /// This can cause recursive merging of nodes in the DAG. 5517 /// 5518 /// This version can replace From with any result values. To must match the 5519 /// number and types of values returned by From. 5520 void SelectionDAG::ReplaceAllUsesWith(SDNode *From, const SDValue *To) { 5521 if (From->getNumValues() == 1) // Handle the simple case efficiently. 5522 return ReplaceAllUsesWith(SDValue(From, 0), To[0]); 5523 5524 // Iterate over just the existing users of From. See the comments in 5525 // the ReplaceAllUsesWith above. 5526 SDNode::use_iterator UI = From->use_begin(), UE = From->use_end(); 5527 RAUWUpdateListener Listener(*this, UI, UE); 5528 while (UI != UE) { 5529 SDNode *User = *UI; 5530 5531 // This node is about to morph, remove its old self from the CSE maps. 5532 RemoveNodeFromCSEMaps(User); 5533 5534 // A user can appear in a use list multiple times, and when this 5535 // happens the uses are usually next to each other in the list. 5536 // To help reduce the number of CSE recomputations, process all 5537 // the uses of this user that we can find this way. 5538 do { 5539 SDUse &Use = UI.getUse(); 5540 const SDValue &ToOp = To[Use.getResNo()]; 5541 ++UI; 5542 Use.set(ToOp); 5543 } while (UI != UE && *UI == User); 5544 5545 // Now that we have modified User, add it back to the CSE maps. If it 5546 // already exists there, recursively merge the results together. 5547 AddModifiedNodeToCSEMaps(User); 5548 } 5549 5550 // If we just RAUW'd the root, take note. 5551 if (From == getRoot().getNode()) 5552 setRoot(SDValue(To[getRoot().getResNo()])); 5553 } 5554 5555 /// ReplaceAllUsesOfValueWith - Replace any uses of From with To, leaving 5556 /// uses of other values produced by From.getNode() alone. The Deleted 5557 /// vector is handled the same way as for ReplaceAllUsesWith. 5558 void SelectionDAG::ReplaceAllUsesOfValueWith(SDValue From, SDValue To){ 5559 // Handle the really simple, really trivial case efficiently. 5560 if (From == To) return; 5561 5562 // Handle the simple, trivial, case efficiently. 5563 if (From.getNode()->getNumValues() == 1) { 5564 ReplaceAllUsesWith(From, To); 5565 return; 5566 } 5567 5568 // Iterate over just the existing users of From. See the comments in 5569 // the ReplaceAllUsesWith above. 5570 SDNode::use_iterator UI = From.getNode()->use_begin(), 5571 UE = From.getNode()->use_end(); 5572 RAUWUpdateListener Listener(*this, UI, UE); 5573 while (UI != UE) { 5574 SDNode *User = *UI; 5575 bool UserRemovedFromCSEMaps = false; 5576 5577 // A user can appear in a use list multiple times, and when this 5578 // happens the uses are usually next to each other in the list. 5579 // To help reduce the number of CSE recomputations, process all 5580 // the uses of this user that we can find this way. 5581 do { 5582 SDUse &Use = UI.getUse(); 5583 5584 // Skip uses of different values from the same node. 5585 if (Use.getResNo() != From.getResNo()) { 5586 ++UI; 5587 continue; 5588 } 5589 5590 // If this node hasn't been modified yet, it's still in the CSE maps, 5591 // so remove its old self from the CSE maps. 5592 if (!UserRemovedFromCSEMaps) { 5593 RemoveNodeFromCSEMaps(User); 5594 UserRemovedFromCSEMaps = true; 5595 } 5596 5597 ++UI; 5598 Use.set(To); 5599 } while (UI != UE && *UI == User); 5600 5601 // We are iterating over all uses of the From node, so if a use 5602 // doesn't use the specific value, no changes are made. 5603 if (!UserRemovedFromCSEMaps) 5604 continue; 5605 5606 // Now that we have modified User, add it back to the CSE maps. If it 5607 // already exists there, recursively merge the results together. 5608 AddModifiedNodeToCSEMaps(User); 5609 } 5610 5611 // If we just RAUW'd the root, take note. 5612 if (From == getRoot()) 5613 setRoot(To); 5614 } 5615 5616 namespace { 5617 /// UseMemo - This class is used by SelectionDAG::ReplaceAllUsesOfValuesWith 5618 /// to record information about a use. 5619 struct UseMemo { 5620 SDNode *User; 5621 unsigned Index; 5622 SDUse *Use; 5623 }; 5624 5625 /// operator< - Sort Memos by User. 5626 bool operator<(const UseMemo &L, const UseMemo &R) { 5627 return (intptr_t)L.User < (intptr_t)R.User; 5628 } 5629 } 5630 5631 /// ReplaceAllUsesOfValuesWith - Replace any uses of From with To, leaving 5632 /// uses of other values produced by From.getNode() alone. The same value 5633 /// may appear in both the From and To list. The Deleted vector is 5634 /// handled the same way as for ReplaceAllUsesWith. 5635 void SelectionDAG::ReplaceAllUsesOfValuesWith(const SDValue *From, 5636 const SDValue *To, 5637 unsigned Num){ 5638 // Handle the simple, trivial case efficiently. 5639 if (Num == 1) 5640 return ReplaceAllUsesOfValueWith(*From, *To); 5641 5642 // Read up all the uses and make records of them. This helps 5643 // processing new uses that are introduced during the 5644 // replacement process. 5645 SmallVector<UseMemo, 4> Uses; 5646 for (unsigned i = 0; i != Num; ++i) { 5647 unsigned FromResNo = From[i].getResNo(); 5648 SDNode *FromNode = From[i].getNode(); 5649 for (SDNode::use_iterator UI = FromNode->use_begin(), 5650 E = FromNode->use_end(); UI != E; ++UI) { 5651 SDUse &Use = UI.getUse(); 5652 if (Use.getResNo() == FromResNo) { 5653 UseMemo Memo = { *UI, i, &Use }; 5654 Uses.push_back(Memo); 5655 } 5656 } 5657 } 5658 5659 // Sort the uses, so that all the uses from a given User are together. 5660 std::sort(Uses.begin(), Uses.end()); 5661 5662 for (unsigned UseIndex = 0, UseIndexEnd = Uses.size(); 5663 UseIndex != UseIndexEnd; ) { 5664 // We know that this user uses some value of From. If it is the right 5665 // value, update it. 5666 SDNode *User = Uses[UseIndex].User; 5667 5668 // This node is about to morph, remove its old self from the CSE maps. 5669 RemoveNodeFromCSEMaps(User); 5670 5671 // The Uses array is sorted, so all the uses for a given User 5672 // are next to each other in the list. 5673 // To help reduce the number of CSE recomputations, process all 5674 // the uses of this user that we can find this way. 5675 do { 5676 unsigned i = Uses[UseIndex].Index; 5677 SDUse &Use = *Uses[UseIndex].Use; 5678 ++UseIndex; 5679 5680 Use.set(To[i]); 5681 } while (UseIndex != UseIndexEnd && Uses[UseIndex].User == User); 5682 5683 // Now that we have modified User, add it back to the CSE maps. If it 5684 // already exists there, recursively merge the results together. 5685 AddModifiedNodeToCSEMaps(User); 5686 } 5687 } 5688 5689 /// AssignTopologicalOrder - Assign a unique node id for each node in the DAG 5690 /// based on their topological order. It returns the maximum id and a vector 5691 /// of the SDNodes* in assigned order by reference. 5692 unsigned SelectionDAG::AssignTopologicalOrder() { 5693 5694 unsigned DAGSize = 0; 5695 5696 // SortedPos tracks the progress of the algorithm. Nodes before it are 5697 // sorted, nodes after it are unsorted. When the algorithm completes 5698 // it is at the end of the list. 5699 allnodes_iterator SortedPos = allnodes_begin(); 5700 5701 // Visit all the nodes. Move nodes with no operands to the front of 5702 // the list immediately. Annotate nodes that do have operands with their 5703 // operand count. Before we do this, the Node Id fields of the nodes 5704 // may contain arbitrary values. After, the Node Id fields for nodes 5705 // before SortedPos will contain the topological sort index, and the 5706 // Node Id fields for nodes At SortedPos and after will contain the 5707 // count of outstanding operands. 5708 for (allnodes_iterator I = allnodes_begin(),E = allnodes_end(); I != E; ) { 5709 SDNode *N = I++; 5710 checkForCycles(N); 5711 unsigned Degree = N->getNumOperands(); 5712 if (Degree == 0) { 5713 // A node with no uses, add it to the result array immediately. 5714 N->setNodeId(DAGSize++); 5715 allnodes_iterator Q = N; 5716 if (Q != SortedPos) 5717 SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(Q)); 5718 assert(SortedPos != AllNodes.end() && "Overran node list"); 5719 ++SortedPos; 5720 } else { 5721 // Temporarily use the Node Id as scratch space for the degree count. 5722 N->setNodeId(Degree); 5723 } 5724 } 5725 5726 // Visit all the nodes. As we iterate, move nodes into sorted order, 5727 // such that by the time the end is reached all nodes will be sorted. 5728 for (allnodes_iterator I = allnodes_begin(),E = allnodes_end(); I != E; ++I) { 5729 SDNode *N = I; 5730 checkForCycles(N); 5731 // N is in sorted position, so all its uses have one less operand 5732 // that needs to be sorted. 5733 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); 5734 UI != UE; ++UI) { 5735 SDNode *P = *UI; 5736 unsigned Degree = P->getNodeId(); 5737 assert(Degree != 0 && "Invalid node degree"); 5738 --Degree; 5739 if (Degree == 0) { 5740 // All of P's operands are sorted, so P may sorted now. 5741 P->setNodeId(DAGSize++); 5742 if (P != SortedPos) 5743 SortedPos = AllNodes.insert(SortedPos, AllNodes.remove(P)); 5744 assert(SortedPos != AllNodes.end() && "Overran node list"); 5745 ++SortedPos; 5746 } else { 5747 // Update P's outstanding operand count. 5748 P->setNodeId(Degree); 5749 } 5750 } 5751 if (I == SortedPos) { 5752 #ifndef NDEBUG 5753 SDNode *S = ++I; 5754 dbgs() << "Overran sorted position:\n"; 5755 S->dumprFull(); 5756 #endif 5757 llvm_unreachable(0); 5758 } 5759 } 5760 5761 assert(SortedPos == AllNodes.end() && 5762 "Topological sort incomplete!"); 5763 assert(AllNodes.front().getOpcode() == ISD::EntryToken && 5764 "First node in topological sort is not the entry token!"); 5765 assert(AllNodes.front().getNodeId() == 0 && 5766 "First node in topological sort has non-zero id!"); 5767 assert(AllNodes.front().getNumOperands() == 0 && 5768 "First node in topological sort has operands!"); 5769 assert(AllNodes.back().getNodeId() == (int)DAGSize-1 && 5770 "Last node in topologic sort has unexpected id!"); 5771 assert(AllNodes.back().use_empty() && 5772 "Last node in topologic sort has users!"); 5773 assert(DAGSize == allnodes_size() && "Node count mismatch!"); 5774 return DAGSize; 5775 } 5776 5777 /// AssignOrdering - Assign an order to the SDNode. 5778 void SelectionDAG::AssignOrdering(const SDNode *SD, unsigned Order) { 5779 assert(SD && "Trying to assign an order to a null node!"); 5780 Ordering->add(SD, Order); 5781 } 5782 5783 /// GetOrdering - Get the order for the SDNode. 5784 unsigned SelectionDAG::GetOrdering(const SDNode *SD) const { 5785 assert(SD && "Trying to get the order of a null node!"); 5786 return Ordering->getOrder(SD); 5787 } 5788 5789 /// AddDbgValue - Add a dbg_value SDNode. If SD is non-null that means the 5790 /// value is produced by SD. 5791 void SelectionDAG::AddDbgValue(SDDbgValue *DB, SDNode *SD, bool isParameter) { 5792 DbgInfo->add(DB, SD, isParameter); 5793 if (SD) 5794 SD->setHasDebugValue(true); 5795 } 5796 5797 /// TransferDbgValues - Transfer SDDbgValues. 5798 void SelectionDAG::TransferDbgValues(SDValue From, SDValue To) { 5799 if (From == To || !From.getNode()->getHasDebugValue()) 5800 return; 5801 SDNode *FromNode = From.getNode(); 5802 SDNode *ToNode = To.getNode(); 5803 ArrayRef<SDDbgValue *> DVs = GetDbgValues(FromNode); 5804 SmallVector<SDDbgValue *, 2> ClonedDVs; 5805 for (ArrayRef<SDDbgValue *>::iterator I = DVs.begin(), E = DVs.end(); 5806 I != E; ++I) { 5807 SDDbgValue *Dbg = *I; 5808 if (Dbg->getKind() == SDDbgValue::SDNODE) { 5809 SDDbgValue *Clone = getDbgValue(Dbg->getMDPtr(), ToNode, To.getResNo(), 5810 Dbg->getOffset(), Dbg->getDebugLoc(), 5811 Dbg->getOrder()); 5812 ClonedDVs.push_back(Clone); 5813 } 5814 } 5815 for (SmallVector<SDDbgValue *, 2>::iterator I = ClonedDVs.begin(), 5816 E = ClonedDVs.end(); I != E; ++I) 5817 AddDbgValue(*I, ToNode, false); 5818 } 5819 5820 //===----------------------------------------------------------------------===// 5821 // SDNode Class 5822 //===----------------------------------------------------------------------===// 5823 5824 HandleSDNode::~HandleSDNode() { 5825 DropOperands(); 5826 } 5827 5828 GlobalAddressSDNode::GlobalAddressSDNode(unsigned Opc, DebugLoc DL, 5829 const GlobalValue *GA, 5830 EVT VT, int64_t o, unsigned char TF) 5831 : SDNode(Opc, DL, getSDVTList(VT)), Offset(o), TargetFlags(TF) { 5832 TheGlobal = GA; 5833 } 5834 5835 MemSDNode::MemSDNode(unsigned Opc, DebugLoc dl, SDVTList VTs, EVT memvt, 5836 MachineMemOperand *mmo) 5837 : SDNode(Opc, dl, VTs), MemoryVT(memvt), MMO(mmo) { 5838 SubclassData = encodeMemSDNodeFlags(0, ISD::UNINDEXED, MMO->isVolatile(), 5839 MMO->isNonTemporal(), MMO->isInvariant()); 5840 assert(isVolatile() == MMO->isVolatile() && "Volatile encoding error!"); 5841 assert(isNonTemporal() == MMO->isNonTemporal() && 5842 "Non-temporal encoding error!"); 5843 assert(memvt.getStoreSize() == MMO->getSize() && "Size mismatch!"); 5844 } 5845 5846 MemSDNode::MemSDNode(unsigned Opc, DebugLoc dl, SDVTList VTs, 5847 const SDValue *Ops, unsigned NumOps, EVT memvt, 5848 MachineMemOperand *mmo) 5849 : SDNode(Opc, dl, VTs, Ops, NumOps), 5850 MemoryVT(memvt), MMO(mmo) { 5851 SubclassData = encodeMemSDNodeFlags(0, ISD::UNINDEXED, MMO->isVolatile(), 5852 MMO->isNonTemporal(), MMO->isInvariant()); 5853 assert(isVolatile() == MMO->isVolatile() && "Volatile encoding error!"); 5854 assert(memvt.getStoreSize() == MMO->getSize() && "Size mismatch!"); 5855 } 5856 5857 /// Profile - Gather unique data for the node. 5858 /// 5859 void SDNode::Profile(FoldingSetNodeID &ID) const { 5860 AddNodeIDNode(ID, this); 5861 } 5862 5863 namespace { 5864 struct EVTArray { 5865 std::vector<EVT> VTs; 5866 5867 EVTArray() { 5868 VTs.reserve(MVT::LAST_VALUETYPE); 5869 for (unsigned i = 0; i < MVT::LAST_VALUETYPE; ++i) 5870 VTs.push_back(MVT((MVT::SimpleValueType)i)); 5871 } 5872 }; 5873 } 5874 5875 static ManagedStatic<std::set<EVT, EVT::compareRawBits> > EVTs; 5876 static ManagedStatic<EVTArray> SimpleVTArray; 5877 static ManagedStatic<sys::SmartMutex<true> > VTMutex; 5878 5879 /// getValueTypeList - Return a pointer to the specified value type. 5880 /// 5881 const EVT *SDNode::getValueTypeList(EVT VT) { 5882 if (VT.isExtended()) { 5883 sys::SmartScopedLock<true> Lock(*VTMutex); 5884 return &(*EVTs->insert(VT).first); 5885 } else { 5886 assert(VT.getSimpleVT() < MVT::LAST_VALUETYPE && 5887 "Value type out of range!"); 5888 return &SimpleVTArray->VTs[VT.getSimpleVT().SimpleTy]; 5889 } 5890 } 5891 5892 /// hasNUsesOfValue - Return true if there are exactly NUSES uses of the 5893 /// indicated value. This method ignores uses of other values defined by this 5894 /// operation. 5895 bool SDNode::hasNUsesOfValue(unsigned NUses, unsigned Value) const { 5896 assert(Value < getNumValues() && "Bad value!"); 5897 5898 // TODO: Only iterate over uses of a given value of the node 5899 for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) { 5900 if (UI.getUse().getResNo() == Value) { 5901 if (NUses == 0) 5902 return false; 5903 --NUses; 5904 } 5905 } 5906 5907 // Found exactly the right number of uses? 5908 return NUses == 0; 5909 } 5910 5911 5912 /// hasAnyUseOfValue - Return true if there are any use of the indicated 5913 /// value. This method ignores uses of other values defined by this operation. 5914 bool SDNode::hasAnyUseOfValue(unsigned Value) const { 5915 assert(Value < getNumValues() && "Bad value!"); 5916 5917 for (SDNode::use_iterator UI = use_begin(), E = use_end(); UI != E; ++UI) 5918 if (UI.getUse().getResNo() == Value) 5919 return true; 5920 5921 return false; 5922 } 5923 5924 5925 /// isOnlyUserOf - Return true if this node is the only use of N. 5926 /// 5927 bool SDNode::isOnlyUserOf(SDNode *N) const { 5928 bool Seen = false; 5929 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) { 5930 SDNode *User = *I; 5931 if (User == this) 5932 Seen = true; 5933 else 5934 return false; 5935 } 5936 5937 return Seen; 5938 } 5939 5940 /// isOperand - Return true if this node is an operand of N. 5941 /// 5942 bool SDValue::isOperandOf(SDNode *N) const { 5943 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) 5944 if (*this == N->getOperand(i)) 5945 return true; 5946 return false; 5947 } 5948 5949 bool SDNode::isOperandOf(SDNode *N) const { 5950 for (unsigned i = 0, e = N->NumOperands; i != e; ++i) 5951 if (this == N->OperandList[i].getNode()) 5952 return true; 5953 return false; 5954 } 5955 5956 /// reachesChainWithoutSideEffects - Return true if this operand (which must 5957 /// be a chain) reaches the specified operand without crossing any 5958 /// side-effecting instructions on any chain path. In practice, this looks 5959 /// through token factors and non-volatile loads. In order to remain efficient, 5960 /// this only looks a couple of nodes in, it does not do an exhaustive search. 5961 bool SDValue::reachesChainWithoutSideEffects(SDValue Dest, 5962 unsigned Depth) const { 5963 if (*this == Dest) return true; 5964 5965 // Don't search too deeply, we just want to be able to see through 5966 // TokenFactor's etc. 5967 if (Depth == 0) return false; 5968 5969 // If this is a token factor, all inputs to the TF happen in parallel. If any 5970 // of the operands of the TF does not reach dest, then we cannot do the xform. 5971 if (getOpcode() == ISD::TokenFactor) { 5972 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) 5973 if (!getOperand(i).reachesChainWithoutSideEffects(Dest, Depth-1)) 5974 return false; 5975 return true; 5976 } 5977 5978 // Loads don't have side effects, look through them. 5979 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(*this)) { 5980 if (!Ld->isVolatile()) 5981 return Ld->getChain().reachesChainWithoutSideEffects(Dest, Depth-1); 5982 } 5983 return false; 5984 } 5985 5986 /// hasPredecessor - Return true if N is a predecessor of this node. 5987 /// N is either an operand of this node, or can be reached by recursively 5988 /// traversing up the operands. 5989 /// NOTE: This is an expensive method. Use it carefully. 5990 bool SDNode::hasPredecessor(const SDNode *N) const { 5991 SmallPtrSet<const SDNode *, 32> Visited; 5992 SmallVector<const SDNode *, 16> Worklist; 5993 return hasPredecessorHelper(N, Visited, Worklist); 5994 } 5995 5996 bool SDNode::hasPredecessorHelper(const SDNode *N, 5997 SmallPtrSet<const SDNode *, 32> &Visited, 5998 SmallVector<const SDNode *, 16> &Worklist) const { 5999 if (Visited.empty()) { 6000 Worklist.push_back(this); 6001 } else { 6002 // Take a look in the visited set. If we've already encountered this node 6003 // we needn't search further. 6004 if (Visited.count(N)) 6005 return true; 6006 } 6007 6008 // Haven't visited N yet. Continue the search. 6009 while (!Worklist.empty()) { 6010 const SDNode *M = Worklist.pop_back_val(); 6011 for (unsigned i = 0, e = M->getNumOperands(); i != e; ++i) { 6012 SDNode *Op = M->getOperand(i).getNode(); 6013 if (Visited.insert(Op)) 6014 Worklist.push_back(Op); 6015 if (Op == N) 6016 return true; 6017 } 6018 } 6019 6020 return false; 6021 } 6022 6023 uint64_t SDNode::getConstantOperandVal(unsigned Num) const { 6024 assert(Num < NumOperands && "Invalid child # of SDNode!"); 6025 return cast<ConstantSDNode>(OperandList[Num])->getZExtValue(); 6026 } 6027 6028 SDValue SelectionDAG::UnrollVectorOp(SDNode *N, unsigned ResNE) { 6029 assert(N->getNumValues() == 1 && 6030 "Can't unroll a vector with multiple results!"); 6031 6032 EVT VT = N->getValueType(0); 6033 unsigned NE = VT.getVectorNumElements(); 6034 EVT EltVT = VT.getVectorElementType(); 6035 DebugLoc dl = N->getDebugLoc(); 6036 6037 SmallVector<SDValue, 8> Scalars; 6038 SmallVector<SDValue, 4> Operands(N->getNumOperands()); 6039 6040 // If ResNE is 0, fully unroll the vector op. 6041 if (ResNE == 0) 6042 ResNE = NE; 6043 else if (NE > ResNE) 6044 NE = ResNE; 6045 6046 unsigned i; 6047 for (i= 0; i != NE; ++i) { 6048 for (unsigned j = 0, e = N->getNumOperands(); j != e; ++j) { 6049 SDValue Operand = N->getOperand(j); 6050 EVT OperandVT = Operand.getValueType(); 6051 if (OperandVT.isVector()) { 6052 // A vector operand; extract a single element. 6053 EVT OperandEltVT = OperandVT.getVectorElementType(); 6054 Operands[j] = getNode(ISD::EXTRACT_VECTOR_ELT, dl, 6055 OperandEltVT, 6056 Operand, 6057 getConstant(i, TLI.getPointerTy())); 6058 } else { 6059 // A scalar operand; just use it as is. 6060 Operands[j] = Operand; 6061 } 6062 } 6063 6064 switch (N->getOpcode()) { 6065 default: 6066 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, 6067 &Operands[0], Operands.size())); 6068 break; 6069 case ISD::VSELECT: 6070 Scalars.push_back(getNode(ISD::SELECT, dl, EltVT, 6071 &Operands[0], Operands.size())); 6072 break; 6073 case ISD::SHL: 6074 case ISD::SRA: 6075 case ISD::SRL: 6076 case ISD::ROTL: 6077 case ISD::ROTR: 6078 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, Operands[0], 6079 getShiftAmountOperand(Operands[0].getValueType(), 6080 Operands[1]))); 6081 break; 6082 case ISD::SIGN_EXTEND_INREG: 6083 case ISD::FP_ROUND_INREG: { 6084 EVT ExtVT = cast<VTSDNode>(Operands[1])->getVT().getVectorElementType(); 6085 Scalars.push_back(getNode(N->getOpcode(), dl, EltVT, 6086 Operands[0], 6087 getValueType(ExtVT))); 6088 } 6089 } 6090 } 6091 6092 for (; i < ResNE; ++i) 6093 Scalars.push_back(getUNDEF(EltVT)); 6094 6095 return getNode(ISD::BUILD_VECTOR, dl, 6096 EVT::getVectorVT(*getContext(), EltVT, ResNE), 6097 &Scalars[0], Scalars.size()); 6098 } 6099 6100 6101 /// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a 6102 /// location that is 'Dist' units away from the location that the 'Base' load 6103 /// is loading from. 6104 bool SelectionDAG::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base, 6105 unsigned Bytes, int Dist) const { 6106 if (LD->getChain() != Base->getChain()) 6107 return false; 6108 EVT VT = LD->getValueType(0); 6109 if (VT.getSizeInBits() / 8 != Bytes) 6110 return false; 6111 6112 SDValue Loc = LD->getOperand(1); 6113 SDValue BaseLoc = Base->getOperand(1); 6114 if (Loc.getOpcode() == ISD::FrameIndex) { 6115 if (BaseLoc.getOpcode() != ISD::FrameIndex) 6116 return false; 6117 const MachineFrameInfo *MFI = getMachineFunction().getFrameInfo(); 6118 int FI = cast<FrameIndexSDNode>(Loc)->getIndex(); 6119 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex(); 6120 int FS = MFI->getObjectSize(FI); 6121 int BFS = MFI->getObjectSize(BFI); 6122 if (FS != BFS || FS != (int)Bytes) return false; 6123 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes); 6124 } 6125 6126 // Handle X+C 6127 if (isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc && 6128 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes) 6129 return true; 6130 6131 const GlobalValue *GV1 = NULL; 6132 const GlobalValue *GV2 = NULL; 6133 int64_t Offset1 = 0; 6134 int64_t Offset2 = 0; 6135 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1); 6136 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2); 6137 if (isGA1 && isGA2 && GV1 == GV2) 6138 return Offset1 == (Offset2 + Dist*Bytes); 6139 return false; 6140 } 6141 6142 6143 /// InferPtrAlignment - Infer alignment of a load / store address. Return 0 if 6144 /// it cannot be inferred. 6145 unsigned SelectionDAG::InferPtrAlignment(SDValue Ptr) const { 6146 // If this is a GlobalAddress + cst, return the alignment. 6147 const GlobalValue *GV; 6148 int64_t GVOffset = 0; 6149 if (TLI.isGAPlusOffset(Ptr.getNode(), GV, GVOffset)) { 6150 unsigned PtrWidth = TLI.getPointerTy().getSizeInBits(); 6151 APInt KnownZero(PtrWidth, 0), KnownOne(PtrWidth, 0); 6152 llvm::ComputeMaskedBits(const_cast<GlobalValue*>(GV), KnownZero, KnownOne, 6153 TLI.getDataLayout()); 6154 unsigned AlignBits = KnownZero.countTrailingOnes(); 6155 unsigned Align = AlignBits ? 1 << std::min(31U, AlignBits) : 0; 6156 if (Align) 6157 return MinAlign(Align, GVOffset); 6158 } 6159 6160 // If this is a direct reference to a stack slot, use information about the 6161 // stack slot's alignment. 6162 int FrameIdx = 1 << 31; 6163 int64_t FrameOffset = 0; 6164 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) { 6165 FrameIdx = FI->getIndex(); 6166 } else if (isBaseWithConstantOffset(Ptr) && 6167 isa<FrameIndexSDNode>(Ptr.getOperand(0))) { 6168 // Handle FI+Cst 6169 FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); 6170 FrameOffset = Ptr.getConstantOperandVal(1); 6171 } 6172 6173 if (FrameIdx != (1 << 31)) { 6174 const MachineFrameInfo &MFI = *getMachineFunction().getFrameInfo(); 6175 unsigned FIInfoAlign = MinAlign(MFI.getObjectAlignment(FrameIdx), 6176 FrameOffset); 6177 return FIInfoAlign; 6178 } 6179 6180 return 0; 6181 } 6182 6183 // getAddressSpace - Return the address space this GlobalAddress belongs to. 6184 unsigned GlobalAddressSDNode::getAddressSpace() const { 6185 return getGlobal()->getType()->getAddressSpace(); 6186 } 6187 6188 6189 Type *ConstantPoolSDNode::getType() const { 6190 if (isMachineConstantPoolEntry()) 6191 return Val.MachineCPVal->getType(); 6192 return Val.ConstVal->getType(); 6193 } 6194 6195 bool BuildVectorSDNode::isConstantSplat(APInt &SplatValue, 6196 APInt &SplatUndef, 6197 unsigned &SplatBitSize, 6198 bool &HasAnyUndefs, 6199 unsigned MinSplatBits, 6200 bool isBigEndian) { 6201 EVT VT = getValueType(0); 6202 assert(VT.isVector() && "Expected a vector type"); 6203 unsigned sz = VT.getSizeInBits(); 6204 if (MinSplatBits > sz) 6205 return false; 6206 6207 SplatValue = APInt(sz, 0); 6208 SplatUndef = APInt(sz, 0); 6209 6210 // Get the bits. Bits with undefined values (when the corresponding element 6211 // of the vector is an ISD::UNDEF value) are set in SplatUndef and cleared 6212 // in SplatValue. If any of the values are not constant, give up and return 6213 // false. 6214 unsigned int nOps = getNumOperands(); 6215 assert(nOps > 0 && "isConstantSplat has 0-size build vector"); 6216 unsigned EltBitSize = VT.getVectorElementType().getSizeInBits(); 6217 6218 for (unsigned j = 0; j < nOps; ++j) { 6219 unsigned i = isBigEndian ? nOps-1-j : j; 6220 SDValue OpVal = getOperand(i); 6221 unsigned BitPos = j * EltBitSize; 6222 6223 if (OpVal.getOpcode() == ISD::UNDEF) 6224 SplatUndef |= APInt::getBitsSet(sz, BitPos, BitPos + EltBitSize); 6225 else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) 6226 SplatValue |= CN->getAPIntValue().zextOrTrunc(EltBitSize). 6227 zextOrTrunc(sz) << BitPos; 6228 else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) 6229 SplatValue |= CN->getValueAPF().bitcastToAPInt().zextOrTrunc(sz) <<BitPos; 6230 else 6231 return false; 6232 } 6233 6234 // The build_vector is all constants or undefs. Find the smallest element 6235 // size that splats the vector. 6236 6237 HasAnyUndefs = (SplatUndef != 0); 6238 while (sz > 8) { 6239 6240 unsigned HalfSize = sz / 2; 6241 APInt HighValue = SplatValue.lshr(HalfSize).trunc(HalfSize); 6242 APInt LowValue = SplatValue.trunc(HalfSize); 6243 APInt HighUndef = SplatUndef.lshr(HalfSize).trunc(HalfSize); 6244 APInt LowUndef = SplatUndef.trunc(HalfSize); 6245 6246 // If the two halves do not match (ignoring undef bits), stop here. 6247 if ((HighValue & ~LowUndef) != (LowValue & ~HighUndef) || 6248 MinSplatBits > HalfSize) 6249 break; 6250 6251 SplatValue = HighValue | LowValue; 6252 SplatUndef = HighUndef & LowUndef; 6253 6254 sz = HalfSize; 6255 } 6256 6257 SplatBitSize = sz; 6258 return true; 6259 } 6260 6261 bool ShuffleVectorSDNode::isSplatMask(const int *Mask, EVT VT) { 6262 // Find the first non-undef value in the shuffle mask. 6263 unsigned i, e; 6264 for (i = 0, e = VT.getVectorNumElements(); i != e && Mask[i] < 0; ++i) 6265 /* search */; 6266 6267 assert(i != e && "VECTOR_SHUFFLE node with all undef indices!"); 6268 6269 // Make sure all remaining elements are either undef or the same as the first 6270 // non-undef value. 6271 for (int Idx = Mask[i]; i != e; ++i) 6272 if (Mask[i] >= 0 && Mask[i] != Idx) 6273 return false; 6274 return true; 6275 } 6276 6277 #ifdef XDEBUG 6278 static void checkForCyclesHelper(const SDNode *N, 6279 SmallPtrSet<const SDNode*, 32> &Visited, 6280 SmallPtrSet<const SDNode*, 32> &Checked) { 6281 // If this node has already been checked, don't check it again. 6282 if (Checked.count(N)) 6283 return; 6284 6285 // If a node has already been visited on this depth-first walk, reject it as 6286 // a cycle. 6287 if (!Visited.insert(N)) { 6288 dbgs() << "Offending node:\n"; 6289 N->dumprFull(); 6290 errs() << "Detected cycle in SelectionDAG\n"; 6291 abort(); 6292 } 6293 6294 for(unsigned i = 0, e = N->getNumOperands(); i != e; ++i) 6295 checkForCyclesHelper(N->getOperand(i).getNode(), Visited, Checked); 6296 6297 Checked.insert(N); 6298 Visited.erase(N); 6299 } 6300 #endif 6301 6302 void llvm::checkForCycles(const llvm::SDNode *N) { 6303 #ifdef XDEBUG 6304 assert(N && "Checking nonexistant SDNode"); 6305 SmallPtrSet<const SDNode*, 32> visited; 6306 SmallPtrSet<const SDNode*, 32> checked; 6307 checkForCyclesHelper(N, visited, checked); 6308 #endif 6309 } 6310 6311 void llvm::checkForCycles(const llvm::SelectionDAG *DAG) { 6312 checkForCycles(DAG->getRoot().getNode()); 6313 } 6314