1 //===- LegalizeDAG.cpp - Implement SelectionDAG::Legalize -----------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file implements the SelectionDAG::Legalize method.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "llvm/ADT/APFloat.h"
14 #include "llvm/ADT/APInt.h"
15 #include "llvm/ADT/ArrayRef.h"
16 #include "llvm/ADT/SetVector.h"
17 #include "llvm/ADT/SmallPtrSet.h"
18 #include "llvm/ADT/SmallSet.h"
19 #include "llvm/ADT/SmallVector.h"
20 #include "llvm/Analysis/TargetLibraryInfo.h"
21 #include "llvm/CodeGen/ISDOpcodes.h"
22 #include "llvm/CodeGen/MachineFunction.h"
23 #include "llvm/CodeGen/MachineJumpTableInfo.h"
24 #include "llvm/CodeGen/MachineMemOperand.h"
25 #include "llvm/CodeGen/RuntimeLibcalls.h"
26 #include "llvm/CodeGen/SelectionDAG.h"
27 #include "llvm/CodeGen/SelectionDAGNodes.h"
28 #include "llvm/CodeGen/TargetFrameLowering.h"
29 #include "llvm/CodeGen/TargetLowering.h"
30 #include "llvm/CodeGen/TargetSubtargetInfo.h"
31 #include "llvm/CodeGen/ValueTypes.h"
32 #include "llvm/IR/CallingConv.h"
33 #include "llvm/IR/Constants.h"
34 #include "llvm/IR/DataLayout.h"
35 #include "llvm/IR/DerivedTypes.h"
36 #include "llvm/IR/Function.h"
37 #include "llvm/IR/Metadata.h"
38 #include "llvm/IR/Type.h"
39 #include "llvm/Support/Casting.h"
40 #include "llvm/Support/Compiler.h"
41 #include "llvm/Support/Debug.h"
42 #include "llvm/Support/ErrorHandling.h"
43 #include "llvm/Support/MachineValueType.h"
44 #include "llvm/Support/MathExtras.h"
45 #include "llvm/Support/raw_ostream.h"
46 #include "llvm/Target/TargetMachine.h"
47 #include "llvm/Target/TargetOptions.h"
48 #include <algorithm>
49 #include <cassert>
50 #include <cstdint>
51 #include <tuple>
52 #include <utility>
53 
54 using namespace llvm;
55 
56 #define DEBUG_TYPE "legalizedag"
57 
58 namespace {
59 
60 /// Keeps track of state when getting the sign of a floating-point value as an
61 /// integer.
62 struct FloatSignAsInt {
63   EVT FloatVT;
64   SDValue Chain;
65   SDValue FloatPtr;
66   SDValue IntPtr;
67   MachinePointerInfo IntPointerInfo;
68   MachinePointerInfo FloatPointerInfo;
69   SDValue IntValue;
70   APInt SignMask;
71   uint8_t SignBit;
72 };
73 
74 //===----------------------------------------------------------------------===//
75 /// This takes an arbitrary SelectionDAG as input and
76 /// hacks on it until the target machine can handle it.  This involves
77 /// eliminating value sizes the machine cannot handle (promoting small sizes to
78 /// large sizes or splitting up large values into small values) as well as
79 /// eliminating operations the machine cannot handle.
80 ///
81 /// This code also does a small amount of optimization and recognition of idioms
82 /// as part of its processing.  For example, if a target does not support a
83 /// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
84 /// will attempt merge setcc and brc instructions into brcc's.
85 class SelectionDAGLegalize {
86   const TargetMachine &TM;
87   const TargetLowering &TLI;
88   SelectionDAG &DAG;
89 
90   /// The set of nodes which have already been legalized. We hold a
91   /// reference to it in order to update as necessary on node deletion.
92   SmallPtrSetImpl<SDNode *> &LegalizedNodes;
93 
94   /// A set of all the nodes updated during legalization.
95   SmallSetVector<SDNode *, 16> *UpdatedNodes;
96 
97   EVT getSetCCResultType(EVT VT) const {
98     return TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
99   }
100 
101   // Libcall insertion helpers.
102 
103 public:
104   SelectionDAGLegalize(SelectionDAG &DAG,
105                        SmallPtrSetImpl<SDNode *> &LegalizedNodes,
106                        SmallSetVector<SDNode *, 16> *UpdatedNodes = nullptr)
107       : TM(DAG.getTarget()), TLI(DAG.getTargetLoweringInfo()), DAG(DAG),
108         LegalizedNodes(LegalizedNodes), UpdatedNodes(UpdatedNodes) {}
109 
110   /// Legalizes the given operation.
111   void LegalizeOp(SDNode *Node);
112 
113 private:
114   SDValue OptimizeFloatStore(StoreSDNode *ST);
115 
116   void LegalizeLoadOps(SDNode *Node);
117   void LegalizeStoreOps(SDNode *Node);
118 
119   /// Some targets cannot handle a variable
120   /// insertion index for the INSERT_VECTOR_ELT instruction.  In this case, it
121   /// is necessary to spill the vector being inserted into to memory, perform
122   /// the insert there, and then read the result back.
123   SDValue PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val, SDValue Idx,
124                                          const SDLoc &dl);
125   SDValue ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val, SDValue Idx,
126                                   const SDLoc &dl);
127 
128   /// Return a vector shuffle operation which
129   /// performs the same shuffe in terms of order or result bytes, but on a type
130   /// whose vector element type is narrower than the original shuffle type.
131   /// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
132   SDValue ShuffleWithNarrowerEltType(EVT NVT, EVT VT, const SDLoc &dl,
133                                      SDValue N1, SDValue N2,
134                                      ArrayRef<int> Mask) const;
135 
136   bool LegalizeSetCCCondCode(EVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC,
137                              bool &NeedInvert, const SDLoc &dl, SDValue &Chain,
138                              bool IsSignaling = false);
139 
140   SDValue ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, bool isSigned);
141 
142   void ExpandFPLibCall(SDNode *Node, RTLIB::Libcall Call_F32,
143                        RTLIB::Libcall Call_F64, RTLIB::Libcall Call_F80,
144                        RTLIB::Libcall Call_F128,
145                        RTLIB::Libcall Call_PPCF128,
146                        SmallVectorImpl<SDValue> &Results);
147   SDValue ExpandIntLibCall(SDNode *Node, bool isSigned,
148                            RTLIB::Libcall Call_I8,
149                            RTLIB::Libcall Call_I16,
150                            RTLIB::Libcall Call_I32,
151                            RTLIB::Libcall Call_I64,
152                            RTLIB::Libcall Call_I128);
153   void ExpandArgFPLibCall(SDNode *Node,
154                           RTLIB::Libcall Call_F32, RTLIB::Libcall Call_F64,
155                           RTLIB::Libcall Call_F80, RTLIB::Libcall Call_F128,
156                           RTLIB::Libcall Call_PPCF128,
157                           SmallVectorImpl<SDValue> &Results);
158   void ExpandDivRemLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
159   void ExpandSinCosLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
160 
161   SDValue EmitStackConvert(SDValue SrcOp, EVT SlotVT, EVT DestVT,
162                            const SDLoc &dl);
163   SDValue EmitStackConvert(SDValue SrcOp, EVT SlotVT, EVT DestVT,
164                            const SDLoc &dl, SDValue ChainIn);
165   SDValue ExpandBUILD_VECTOR(SDNode *Node);
166   SDValue ExpandSPLAT_VECTOR(SDNode *Node);
167   SDValue ExpandSCALAR_TO_VECTOR(SDNode *Node);
168   void ExpandDYNAMIC_STACKALLOC(SDNode *Node,
169                                 SmallVectorImpl<SDValue> &Results);
170   void getSignAsIntValue(FloatSignAsInt &State, const SDLoc &DL,
171                          SDValue Value) const;
172   SDValue modifySignAsInt(const FloatSignAsInt &State, const SDLoc &DL,
173                           SDValue NewIntValue) const;
174   SDValue ExpandFCOPYSIGN(SDNode *Node) const;
175   SDValue ExpandFABS(SDNode *Node) const;
176   SDValue ExpandFNEG(SDNode *Node) const;
177   SDValue ExpandLegalINT_TO_FP(SDNode *Node, SDValue &Chain);
178   void PromoteLegalINT_TO_FP(SDNode *N, const SDLoc &dl,
179                              SmallVectorImpl<SDValue> &Results);
180   void PromoteLegalFP_TO_INT(SDNode *N, const SDLoc &dl,
181                              SmallVectorImpl<SDValue> &Results);
182 
183   SDValue ExpandBITREVERSE(SDValue Op, const SDLoc &dl);
184   SDValue ExpandBSWAP(SDValue Op, const SDLoc &dl);
185   SDValue ExpandPARITY(SDValue Op, const SDLoc &dl);
186 
187   SDValue ExpandExtractFromVectorThroughStack(SDValue Op);
188   SDValue ExpandInsertToVectorThroughStack(SDValue Op);
189   SDValue ExpandVectorBuildThroughStack(SDNode* Node);
190 
191   SDValue ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP);
192   SDValue ExpandConstant(ConstantSDNode *CP);
193 
194   // if ExpandNode returns false, LegalizeOp falls back to ConvertNodeToLibcall
195   bool ExpandNode(SDNode *Node);
196   void ConvertNodeToLibcall(SDNode *Node);
197   void PromoteNode(SDNode *Node);
198 
199 public:
200   // Node replacement helpers
201 
202   void ReplacedNode(SDNode *N) {
203     LegalizedNodes.erase(N);
204     if (UpdatedNodes)
205       UpdatedNodes->insert(N);
206   }
207 
208   void ReplaceNode(SDNode *Old, SDNode *New) {
209     LLVM_DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
210                dbgs() << "     with:      "; New->dump(&DAG));
211 
212     assert(Old->getNumValues() == New->getNumValues() &&
213            "Replacing one node with another that produces a different number "
214            "of values!");
215     DAG.ReplaceAllUsesWith(Old, New);
216     if (UpdatedNodes)
217       UpdatedNodes->insert(New);
218     ReplacedNode(Old);
219   }
220 
221   void ReplaceNode(SDValue Old, SDValue New) {
222     LLVM_DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
223                dbgs() << "     with:      "; New->dump(&DAG));
224 
225     DAG.ReplaceAllUsesWith(Old, New);
226     if (UpdatedNodes)
227       UpdatedNodes->insert(New.getNode());
228     ReplacedNode(Old.getNode());
229   }
230 
231   void ReplaceNode(SDNode *Old, const SDValue *New) {
232     LLVM_DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG));
233 
234     DAG.ReplaceAllUsesWith(Old, New);
235     for (unsigned i = 0, e = Old->getNumValues(); i != e; ++i) {
236       LLVM_DEBUG(dbgs() << (i == 0 ? "     with:      " : "      and:      ");
237                  New[i]->dump(&DAG));
238       if (UpdatedNodes)
239         UpdatedNodes->insert(New[i].getNode());
240     }
241     ReplacedNode(Old);
242   }
243 
244   void ReplaceNodeWithValue(SDValue Old, SDValue New) {
245     LLVM_DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
246                dbgs() << "     with:      "; New->dump(&DAG));
247 
248     DAG.ReplaceAllUsesOfValueWith(Old, New);
249     if (UpdatedNodes)
250       UpdatedNodes->insert(New.getNode());
251     ReplacedNode(Old.getNode());
252   }
253 };
254 
255 } // end anonymous namespace
256 
257 /// Return a vector shuffle operation which
258 /// performs the same shuffle in terms of order or result bytes, but on a type
259 /// whose vector element type is narrower than the original shuffle type.
260 /// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
261 SDValue SelectionDAGLegalize::ShuffleWithNarrowerEltType(
262     EVT NVT, EVT VT, const SDLoc &dl, SDValue N1, SDValue N2,
263     ArrayRef<int> Mask) const {
264   unsigned NumMaskElts = VT.getVectorNumElements();
265   unsigned NumDestElts = NVT.getVectorNumElements();
266   unsigned NumEltsGrowth = NumDestElts / NumMaskElts;
267 
268   assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
269 
270   if (NumEltsGrowth == 1)
271     return DAG.getVectorShuffle(NVT, dl, N1, N2, Mask);
272 
273   SmallVector<int, 8> NewMask;
274   for (unsigned i = 0; i != NumMaskElts; ++i) {
275     int Idx = Mask[i];
276     for (unsigned j = 0; j != NumEltsGrowth; ++j) {
277       if (Idx < 0)
278         NewMask.push_back(-1);
279       else
280         NewMask.push_back(Idx * NumEltsGrowth + j);
281     }
282   }
283   assert(NewMask.size() == NumDestElts && "Non-integer NumEltsGrowth?");
284   assert(TLI.isShuffleMaskLegal(NewMask, NVT) && "Shuffle not legal?");
285   return DAG.getVectorShuffle(NVT, dl, N1, N2, NewMask);
286 }
287 
288 /// Expands the ConstantFP node to an integer constant or
289 /// a load from the constant pool.
290 SDValue
291 SelectionDAGLegalize::ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP) {
292   bool Extend = false;
293   SDLoc dl(CFP);
294 
295   // If a FP immediate is precise when represented as a float and if the
296   // target can do an extending load from float to double, we put it into
297   // the constant pool as a float, even if it's is statically typed as a
298   // double.  This shrinks FP constants and canonicalizes them for targets where
299   // an FP extending load is the same cost as a normal load (such as on the x87
300   // fp stack or PPC FP unit).
301   EVT VT = CFP->getValueType(0);
302   ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue());
303   if (!UseCP) {
304     assert((VT == MVT::f64 || VT == MVT::f32) && "Invalid type expansion");
305     return DAG.getConstant(LLVMC->getValueAPF().bitcastToAPInt(), dl,
306                            (VT == MVT::f64) ? MVT::i64 : MVT::i32);
307   }
308 
309   APFloat APF = CFP->getValueAPF();
310   EVT OrigVT = VT;
311   EVT SVT = VT;
312 
313   // We don't want to shrink SNaNs. Converting the SNaN back to its real type
314   // can cause it to be changed into a QNaN on some platforms (e.g. on SystemZ).
315   if (!APF.isSignaling()) {
316     while (SVT != MVT::f32 && SVT != MVT::f16) {
317       SVT = (MVT::SimpleValueType)(SVT.getSimpleVT().SimpleTy - 1);
318       if (ConstantFPSDNode::isValueValidForType(SVT, APF) &&
319           // Only do this if the target has a native EXTLOAD instruction from
320           // smaller type.
321           TLI.isLoadExtLegal(ISD::EXTLOAD, OrigVT, SVT) &&
322           TLI.ShouldShrinkFPConstant(OrigVT)) {
323         Type *SType = SVT.getTypeForEVT(*DAG.getContext());
324         LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, SType));
325         VT = SVT;
326         Extend = true;
327       }
328     }
329   }
330 
331   SDValue CPIdx =
332       DAG.getConstantPool(LLVMC, TLI.getPointerTy(DAG.getDataLayout()));
333   Align Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlign();
334   if (Extend) {
335     SDValue Result = DAG.getExtLoad(
336         ISD::EXTLOAD, dl, OrigVT, DAG.getEntryNode(), CPIdx,
337         MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), VT,
338         Alignment);
339     return Result;
340   }
341   SDValue Result = DAG.getLoad(
342       OrigVT, dl, DAG.getEntryNode(), CPIdx,
343       MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), Alignment);
344   return Result;
345 }
346 
347 /// Expands the Constant node to a load from the constant pool.
348 SDValue SelectionDAGLegalize::ExpandConstant(ConstantSDNode *CP) {
349   SDLoc dl(CP);
350   EVT VT = CP->getValueType(0);
351   SDValue CPIdx = DAG.getConstantPool(CP->getConstantIntValue(),
352                                       TLI.getPointerTy(DAG.getDataLayout()));
353   Align Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlign();
354   SDValue Result = DAG.getLoad(
355       VT, dl, DAG.getEntryNode(), CPIdx,
356       MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), Alignment);
357   return Result;
358 }
359 
360 /// Some target cannot handle a variable insertion index for the
361 /// INSERT_VECTOR_ELT instruction.  In this case, it
362 /// is necessary to spill the vector being inserted into to memory, perform
363 /// the insert there, and then read the result back.
364 SDValue SelectionDAGLegalize::PerformInsertVectorEltInMemory(SDValue Vec,
365                                                              SDValue Val,
366                                                              SDValue Idx,
367                                                              const SDLoc &dl) {
368   SDValue Tmp1 = Vec;
369   SDValue Tmp2 = Val;
370   SDValue Tmp3 = Idx;
371 
372   // If the target doesn't support this, we have to spill the input vector
373   // to a temporary stack slot, update the element, then reload it.  This is
374   // badness.  We could also load the value into a vector register (either
375   // with a "move to register" or "extload into register" instruction, then
376   // permute it into place, if the idx is a constant and if the idx is
377   // supported by the target.
378   EVT VT    = Tmp1.getValueType();
379   EVT EltVT = VT.getVectorElementType();
380   SDValue StackPtr = DAG.CreateStackTemporary(VT);
381 
382   int SPFI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
383 
384   // Store the vector.
385   SDValue Ch = DAG.getStore(
386       DAG.getEntryNode(), dl, Tmp1, StackPtr,
387       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI));
388 
389   SDValue StackPtr2 = TLI.getVectorElementPointer(DAG, StackPtr, VT, Tmp3);
390 
391   // Store the scalar value.
392   Ch = DAG.getTruncStore(
393       Ch, dl, Tmp2, StackPtr2,
394       MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()), EltVT);
395   // Load the updated vector.
396   return DAG.getLoad(VT, dl, Ch, StackPtr, MachinePointerInfo::getFixedStack(
397                                                DAG.getMachineFunction(), SPFI));
398 }
399 
400 SDValue SelectionDAGLegalize::ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val,
401                                                       SDValue Idx,
402                                                       const SDLoc &dl) {
403   if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Idx)) {
404     // SCALAR_TO_VECTOR requires that the type of the value being inserted
405     // match the element type of the vector being created, except for
406     // integers in which case the inserted value can be over width.
407     EVT EltVT = Vec.getValueType().getVectorElementType();
408     if (Val.getValueType() == EltVT ||
409         (EltVT.isInteger() && Val.getValueType().bitsGE(EltVT))) {
410       SDValue ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
411                                   Vec.getValueType(), Val);
412 
413       unsigned NumElts = Vec.getValueType().getVectorNumElements();
414       // We generate a shuffle of InVec and ScVec, so the shuffle mask
415       // should be 0,1,2,3,4,5... with the appropriate element replaced with
416       // elt 0 of the RHS.
417       SmallVector<int, 8> ShufOps;
418       for (unsigned i = 0; i != NumElts; ++i)
419         ShufOps.push_back(i != InsertPos->getZExtValue() ? i : NumElts);
420 
421       return DAG.getVectorShuffle(Vec.getValueType(), dl, Vec, ScVec, ShufOps);
422     }
423   }
424   return PerformInsertVectorEltInMemory(Vec, Val, Idx, dl);
425 }
426 
427 SDValue SelectionDAGLegalize::OptimizeFloatStore(StoreSDNode* ST) {
428   if (!ISD::isNormalStore(ST))
429     return SDValue();
430 
431   LLVM_DEBUG(dbgs() << "Optimizing float store operations\n");
432   // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
433   // FIXME: We shouldn't do this for TargetConstantFP's.
434   // FIXME: move this to the DAG Combiner!  Note that we can't regress due
435   // to phase ordering between legalized code and the dag combiner.  This
436   // probably means that we need to integrate dag combiner and legalizer
437   // together.
438   // We generally can't do this one for long doubles.
439   SDValue Chain = ST->getChain();
440   SDValue Ptr = ST->getBasePtr();
441   MachineMemOperand::Flags MMOFlags = ST->getMemOperand()->getFlags();
442   AAMDNodes AAInfo = ST->getAAInfo();
443   SDLoc dl(ST);
444   if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
445     if (CFP->getValueType(0) == MVT::f32 &&
446         TLI.isTypeLegal(MVT::i32)) {
447       SDValue Con = DAG.getConstant(CFP->getValueAPF().
448                                       bitcastToAPInt().zextOrTrunc(32),
449                                     SDLoc(CFP), MVT::i32);
450       return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
451                           ST->getOriginalAlign(), MMOFlags, AAInfo);
452     }
453 
454     if (CFP->getValueType(0) == MVT::f64) {
455       // If this target supports 64-bit registers, do a single 64-bit store.
456       if (TLI.isTypeLegal(MVT::i64)) {
457         SDValue Con = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
458                                       zextOrTrunc(64), SDLoc(CFP), MVT::i64);
459         return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
460                             ST->getOriginalAlign(), MMOFlags, AAInfo);
461       }
462 
463       if (TLI.isTypeLegal(MVT::i32) && !ST->isVolatile()) {
464         // Otherwise, if the target supports 32-bit registers, use 2 32-bit
465         // stores.  If the target supports neither 32- nor 64-bits, this
466         // xform is certainly not worth it.
467         const APInt &IntVal = CFP->getValueAPF().bitcastToAPInt();
468         SDValue Lo = DAG.getConstant(IntVal.trunc(32), dl, MVT::i32);
469         SDValue Hi = DAG.getConstant(IntVal.lshr(32).trunc(32), dl, MVT::i32);
470         if (DAG.getDataLayout().isBigEndian())
471           std::swap(Lo, Hi);
472 
473         Lo = DAG.getStore(Chain, dl, Lo, Ptr, ST->getPointerInfo(),
474                           ST->getOriginalAlign(), MMOFlags, AAInfo);
475         Ptr = DAG.getMemBasePlusOffset(Ptr, TypeSize::Fixed(4), dl);
476         Hi = DAG.getStore(Chain, dl, Hi, Ptr,
477                           ST->getPointerInfo().getWithOffset(4),
478                           ST->getOriginalAlign(), MMOFlags, AAInfo);
479 
480         return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
481       }
482     }
483   }
484   return SDValue(nullptr, 0);
485 }
486 
487 void SelectionDAGLegalize::LegalizeStoreOps(SDNode *Node) {
488   StoreSDNode *ST = cast<StoreSDNode>(Node);
489   SDValue Chain = ST->getChain();
490   SDValue Ptr = ST->getBasePtr();
491   SDLoc dl(Node);
492 
493   MachineMemOperand::Flags MMOFlags = ST->getMemOperand()->getFlags();
494   AAMDNodes AAInfo = ST->getAAInfo();
495 
496   if (!ST->isTruncatingStore()) {
497     LLVM_DEBUG(dbgs() << "Legalizing store operation\n");
498     if (SDNode *OptStore = OptimizeFloatStore(ST).getNode()) {
499       ReplaceNode(ST, OptStore);
500       return;
501     }
502 
503     SDValue Value = ST->getValue();
504     MVT VT = Value.getSimpleValueType();
505     switch (TLI.getOperationAction(ISD::STORE, VT)) {
506     default: llvm_unreachable("This action is not supported yet!");
507     case TargetLowering::Legal: {
508       // If this is an unaligned store and the target doesn't support it,
509       // expand it.
510       EVT MemVT = ST->getMemoryVT();
511       const DataLayout &DL = DAG.getDataLayout();
512       if (!TLI.allowsMemoryAccessForAlignment(*DAG.getContext(), DL, MemVT,
513                                               *ST->getMemOperand())) {
514         LLVM_DEBUG(dbgs() << "Expanding unsupported unaligned store\n");
515         SDValue Result = TLI.expandUnalignedStore(ST, DAG);
516         ReplaceNode(SDValue(ST, 0), Result);
517       } else
518         LLVM_DEBUG(dbgs() << "Legal store\n");
519       break;
520     }
521     case TargetLowering::Custom: {
522       LLVM_DEBUG(dbgs() << "Trying custom lowering\n");
523       SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
524       if (Res && Res != SDValue(Node, 0))
525         ReplaceNode(SDValue(Node, 0), Res);
526       return;
527     }
528     case TargetLowering::Promote: {
529       MVT NVT = TLI.getTypeToPromoteTo(ISD::STORE, VT);
530       assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
531              "Can only promote stores to same size type");
532       Value = DAG.getNode(ISD::BITCAST, dl, NVT, Value);
533       SDValue Result = DAG.getStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
534                                     ST->getOriginalAlign(), MMOFlags, AAInfo);
535       ReplaceNode(SDValue(Node, 0), Result);
536       break;
537     }
538     }
539     return;
540   }
541 
542   LLVM_DEBUG(dbgs() << "Legalizing truncating store operations\n");
543   SDValue Value = ST->getValue();
544   EVT StVT = ST->getMemoryVT();
545   TypeSize StWidth = StVT.getSizeInBits();
546   TypeSize StSize = StVT.getStoreSizeInBits();
547   auto &DL = DAG.getDataLayout();
548 
549   if (StWidth != StSize) {
550     // Promote to a byte-sized store with upper bits zero if not
551     // storing an integral number of bytes.  For example, promote
552     // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
553     EVT NVT = EVT::getIntegerVT(*DAG.getContext(), StSize.getFixedSize());
554     Value = DAG.getZeroExtendInReg(Value, dl, StVT);
555     SDValue Result =
556         DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(), NVT,
557                           ST->getOriginalAlign(), MMOFlags, AAInfo);
558     ReplaceNode(SDValue(Node, 0), Result);
559   } else if (!StVT.isVector() && !isPowerOf2_64(StWidth.getFixedSize())) {
560     // If not storing a power-of-2 number of bits, expand as two stores.
561     assert(!StVT.isVector() && "Unsupported truncstore!");
562     unsigned StWidthBits = StWidth.getFixedSize();
563     unsigned LogStWidth = Log2_32(StWidthBits);
564     assert(LogStWidth < 32);
565     unsigned RoundWidth = 1 << LogStWidth;
566     assert(RoundWidth < StWidthBits);
567     unsigned ExtraWidth = StWidthBits - RoundWidth;
568     assert(ExtraWidth < RoundWidth);
569     assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
570            "Store size not an integral number of bytes!");
571     EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
572     EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
573     SDValue Lo, Hi;
574     unsigned IncrementSize;
575 
576     if (DL.isLittleEndian()) {
577       // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 X, TRUNCSTORE@+2:i8 (srl X, 16)
578       // Store the bottom RoundWidth bits.
579       Lo = DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
580                              RoundVT, ST->getOriginalAlign(), MMOFlags, AAInfo);
581 
582       // Store the remaining ExtraWidth bits.
583       IncrementSize = RoundWidth / 8;
584       Ptr = DAG.getMemBasePlusOffset(Ptr, TypeSize::Fixed(IncrementSize), dl);
585       Hi = DAG.getNode(
586           ISD::SRL, dl, Value.getValueType(), Value,
587           DAG.getConstant(RoundWidth, dl,
588                           TLI.getShiftAmountTy(Value.getValueType(), DL)));
589       Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr,
590                              ST->getPointerInfo().getWithOffset(IncrementSize),
591                              ExtraVT, ST->getOriginalAlign(), MMOFlags, AAInfo);
592     } else {
593       // Big endian - avoid unaligned stores.
594       // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 (srl X, 8), TRUNCSTORE@+2:i8 X
595       // Store the top RoundWidth bits.
596       Hi = DAG.getNode(
597           ISD::SRL, dl, Value.getValueType(), Value,
598           DAG.getConstant(ExtraWidth, dl,
599                           TLI.getShiftAmountTy(Value.getValueType(), DL)));
600       Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr, ST->getPointerInfo(), RoundVT,
601                              ST->getOriginalAlign(), MMOFlags, AAInfo);
602 
603       // Store the remaining ExtraWidth bits.
604       IncrementSize = RoundWidth / 8;
605       Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
606                         DAG.getConstant(IncrementSize, dl,
607                                         Ptr.getValueType()));
608       Lo = DAG.getTruncStore(Chain, dl, Value, Ptr,
609                              ST->getPointerInfo().getWithOffset(IncrementSize),
610                              ExtraVT, ST->getOriginalAlign(), MMOFlags, AAInfo);
611     }
612 
613     // The order of the stores doesn't matter.
614     SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
615     ReplaceNode(SDValue(Node, 0), Result);
616   } else {
617     switch (TLI.getTruncStoreAction(ST->getValue().getValueType(), StVT)) {
618     default: llvm_unreachable("This action is not supported yet!");
619     case TargetLowering::Legal: {
620       EVT MemVT = ST->getMemoryVT();
621       // If this is an unaligned store and the target doesn't support it,
622       // expand it.
623       if (!TLI.allowsMemoryAccessForAlignment(*DAG.getContext(), DL, MemVT,
624                                               *ST->getMemOperand())) {
625         SDValue Result = TLI.expandUnalignedStore(ST, DAG);
626         ReplaceNode(SDValue(ST, 0), Result);
627       }
628       break;
629     }
630     case TargetLowering::Custom: {
631       SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
632       if (Res && Res != SDValue(Node, 0))
633         ReplaceNode(SDValue(Node, 0), Res);
634       return;
635     }
636     case TargetLowering::Expand:
637       assert(!StVT.isVector() &&
638              "Vector Stores are handled in LegalizeVectorOps");
639 
640       SDValue Result;
641 
642       // TRUNCSTORE:i16 i32 -> STORE i16
643       if (TLI.isTypeLegal(StVT)) {
644         Value = DAG.getNode(ISD::TRUNCATE, dl, StVT, Value);
645         Result = DAG.getStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
646                               ST->getOriginalAlign(), MMOFlags, AAInfo);
647       } else {
648         // The in-memory type isn't legal. Truncate to the type it would promote
649         // to, and then do a truncstore.
650         Value = DAG.getNode(ISD::TRUNCATE, dl,
651                             TLI.getTypeToTransformTo(*DAG.getContext(), StVT),
652                             Value);
653         Result =
654             DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(), StVT,
655                               ST->getOriginalAlign(), MMOFlags, AAInfo);
656       }
657 
658       ReplaceNode(SDValue(Node, 0), Result);
659       break;
660     }
661   }
662 }
663 
664 void SelectionDAGLegalize::LegalizeLoadOps(SDNode *Node) {
665   LoadSDNode *LD = cast<LoadSDNode>(Node);
666   SDValue Chain = LD->getChain();  // The chain.
667   SDValue Ptr = LD->getBasePtr();  // The base pointer.
668   SDValue Value;                   // The value returned by the load op.
669   SDLoc dl(Node);
670 
671   ISD::LoadExtType ExtType = LD->getExtensionType();
672   if (ExtType == ISD::NON_EXTLOAD) {
673     LLVM_DEBUG(dbgs() << "Legalizing non-extending load operation\n");
674     MVT VT = Node->getSimpleValueType(0);
675     SDValue RVal = SDValue(Node, 0);
676     SDValue RChain = SDValue(Node, 1);
677 
678     switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
679     default: llvm_unreachable("This action is not supported yet!");
680     case TargetLowering::Legal: {
681       EVT MemVT = LD->getMemoryVT();
682       const DataLayout &DL = DAG.getDataLayout();
683       // If this is an unaligned load and the target doesn't support it,
684       // expand it.
685       if (!TLI.allowsMemoryAccessForAlignment(*DAG.getContext(), DL, MemVT,
686                                               *LD->getMemOperand())) {
687         std::tie(RVal, RChain) = TLI.expandUnalignedLoad(LD, DAG);
688       }
689       break;
690     }
691     case TargetLowering::Custom:
692       if (SDValue Res = TLI.LowerOperation(RVal, DAG)) {
693         RVal = Res;
694         RChain = Res.getValue(1);
695       }
696       break;
697 
698     case TargetLowering::Promote: {
699       MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
700       assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
701              "Can only promote loads to same size type");
702 
703       SDValue Res = DAG.getLoad(NVT, dl, Chain, Ptr, LD->getMemOperand());
704       RVal = DAG.getNode(ISD::BITCAST, dl, VT, Res);
705       RChain = Res.getValue(1);
706       break;
707     }
708     }
709     if (RChain.getNode() != Node) {
710       assert(RVal.getNode() != Node && "Load must be completely replaced");
711       DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), RVal);
712       DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), RChain);
713       if (UpdatedNodes) {
714         UpdatedNodes->insert(RVal.getNode());
715         UpdatedNodes->insert(RChain.getNode());
716       }
717       ReplacedNode(Node);
718     }
719     return;
720   }
721 
722   LLVM_DEBUG(dbgs() << "Legalizing extending load operation\n");
723   EVT SrcVT = LD->getMemoryVT();
724   TypeSize SrcWidth = SrcVT.getSizeInBits();
725   MachineMemOperand::Flags MMOFlags = LD->getMemOperand()->getFlags();
726   AAMDNodes AAInfo = LD->getAAInfo();
727 
728   if (SrcWidth != SrcVT.getStoreSizeInBits() &&
729       // Some targets pretend to have an i1 loading operation, and actually
730       // load an i8.  This trick is correct for ZEXTLOAD because the top 7
731       // bits are guaranteed to be zero; it helps the optimizers understand
732       // that these bits are zero.  It is also useful for EXTLOAD, since it
733       // tells the optimizers that those bits are undefined.  It would be
734       // nice to have an effective generic way of getting these benefits...
735       // Until such a way is found, don't insist on promoting i1 here.
736       (SrcVT != MVT::i1 ||
737        TLI.getLoadExtAction(ExtType, Node->getValueType(0), MVT::i1) ==
738          TargetLowering::Promote)) {
739     // Promote to a byte-sized load if not loading an integral number of
740     // bytes.  For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
741     unsigned NewWidth = SrcVT.getStoreSizeInBits();
742     EVT NVT = EVT::getIntegerVT(*DAG.getContext(), NewWidth);
743     SDValue Ch;
744 
745     // The extra bits are guaranteed to be zero, since we stored them that
746     // way.  A zext load from NVT thus automatically gives zext from SrcVT.
747 
748     ISD::LoadExtType NewExtType =
749       ExtType == ISD::ZEXTLOAD ? ISD::ZEXTLOAD : ISD::EXTLOAD;
750 
751     SDValue Result = DAG.getExtLoad(NewExtType, dl, Node->getValueType(0),
752                                     Chain, Ptr, LD->getPointerInfo(), NVT,
753                                     LD->getOriginalAlign(), MMOFlags, AAInfo);
754 
755     Ch = Result.getValue(1); // The chain.
756 
757     if (ExtType == ISD::SEXTLOAD)
758       // Having the top bits zero doesn't help when sign extending.
759       Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
760                            Result.getValueType(),
761                            Result, DAG.getValueType(SrcVT));
762     else if (ExtType == ISD::ZEXTLOAD || NVT == Result.getValueType())
763       // All the top bits are guaranteed to be zero - inform the optimizers.
764       Result = DAG.getNode(ISD::AssertZext, dl,
765                            Result.getValueType(), Result,
766                            DAG.getValueType(SrcVT));
767 
768     Value = Result;
769     Chain = Ch;
770   } else if (!isPowerOf2_64(SrcWidth.getKnownMinSize())) {
771     // If not loading a power-of-2 number of bits, expand as two loads.
772     assert(!SrcVT.isVector() && "Unsupported extload!");
773     unsigned SrcWidthBits = SrcWidth.getFixedSize();
774     unsigned LogSrcWidth = Log2_32(SrcWidthBits);
775     assert(LogSrcWidth < 32);
776     unsigned RoundWidth = 1 << LogSrcWidth;
777     assert(RoundWidth < SrcWidthBits);
778     unsigned ExtraWidth = SrcWidthBits - RoundWidth;
779     assert(ExtraWidth < RoundWidth);
780     assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
781            "Load size not an integral number of bytes!");
782     EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
783     EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
784     SDValue Lo, Hi, Ch;
785     unsigned IncrementSize;
786     auto &DL = DAG.getDataLayout();
787 
788     if (DL.isLittleEndian()) {
789       // EXTLOAD:i24 -> ZEXTLOAD:i16 | (shl EXTLOAD@+2:i8, 16)
790       // Load the bottom RoundWidth bits.
791       Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, Node->getValueType(0), Chain, Ptr,
792                           LD->getPointerInfo(), RoundVT, LD->getOriginalAlign(),
793                           MMOFlags, AAInfo);
794 
795       // Load the remaining ExtraWidth bits.
796       IncrementSize = RoundWidth / 8;
797       Ptr = DAG.getMemBasePlusOffset(Ptr, TypeSize::Fixed(IncrementSize), dl);
798       Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
799                           LD->getPointerInfo().getWithOffset(IncrementSize),
800                           ExtraVT, LD->getOriginalAlign(), MMOFlags, AAInfo);
801 
802       // Build a factor node to remember that this load is independent of
803       // the other one.
804       Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
805                        Hi.getValue(1));
806 
807       // Move the top bits to the right place.
808       Hi = DAG.getNode(
809           ISD::SHL, dl, Hi.getValueType(), Hi,
810           DAG.getConstant(RoundWidth, dl,
811                           TLI.getShiftAmountTy(Hi.getValueType(), DL)));
812 
813       // Join the hi and lo parts.
814       Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
815     } else {
816       // Big endian - avoid unaligned loads.
817       // EXTLOAD:i24 -> (shl EXTLOAD:i16, 8) | ZEXTLOAD@+2:i8
818       // Load the top RoundWidth bits.
819       Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
820                           LD->getPointerInfo(), RoundVT, LD->getOriginalAlign(),
821                           MMOFlags, AAInfo);
822 
823       // Load the remaining ExtraWidth bits.
824       IncrementSize = RoundWidth / 8;
825       Ptr = DAG.getMemBasePlusOffset(Ptr, TypeSize::Fixed(IncrementSize), dl);
826       Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, Node->getValueType(0), Chain, Ptr,
827                           LD->getPointerInfo().getWithOffset(IncrementSize),
828                           ExtraVT, LD->getOriginalAlign(), MMOFlags, AAInfo);
829 
830       // Build a factor node to remember that this load is independent of
831       // the other one.
832       Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
833                        Hi.getValue(1));
834 
835       // Move the top bits to the right place.
836       Hi = DAG.getNode(
837           ISD::SHL, dl, Hi.getValueType(), Hi,
838           DAG.getConstant(ExtraWidth, dl,
839                           TLI.getShiftAmountTy(Hi.getValueType(), DL)));
840 
841       // Join the hi and lo parts.
842       Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
843     }
844 
845     Chain = Ch;
846   } else {
847     bool isCustom = false;
848     switch (TLI.getLoadExtAction(ExtType, Node->getValueType(0),
849                                  SrcVT.getSimpleVT())) {
850     default: llvm_unreachable("This action is not supported yet!");
851     case TargetLowering::Custom:
852       isCustom = true;
853       LLVM_FALLTHROUGH;
854     case TargetLowering::Legal:
855       Value = SDValue(Node, 0);
856       Chain = SDValue(Node, 1);
857 
858       if (isCustom) {
859         if (SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG)) {
860           Value = Res;
861           Chain = Res.getValue(1);
862         }
863       } else {
864         // If this is an unaligned load and the target doesn't support it,
865         // expand it.
866         EVT MemVT = LD->getMemoryVT();
867         const DataLayout &DL = DAG.getDataLayout();
868         if (!TLI.allowsMemoryAccess(*DAG.getContext(), DL, MemVT,
869                                     *LD->getMemOperand())) {
870           std::tie(Value, Chain) = TLI.expandUnalignedLoad(LD, DAG);
871         }
872       }
873       break;
874 
875     case TargetLowering::Expand: {
876       EVT DestVT = Node->getValueType(0);
877       if (!TLI.isLoadExtLegal(ISD::EXTLOAD, DestVT, SrcVT)) {
878         // If the source type is not legal, see if there is a legal extload to
879         // an intermediate type that we can then extend further.
880         EVT LoadVT = TLI.getRegisterType(SrcVT.getSimpleVT());
881         if (TLI.isTypeLegal(SrcVT) || // Same as SrcVT == LoadVT?
882             TLI.isLoadExtLegal(ExtType, LoadVT, SrcVT)) {
883           // If we are loading a legal type, this is a non-extload followed by a
884           // full extend.
885           ISD::LoadExtType MidExtType =
886               (LoadVT == SrcVT) ? ISD::NON_EXTLOAD : ExtType;
887 
888           SDValue Load = DAG.getExtLoad(MidExtType, dl, LoadVT, Chain, Ptr,
889                                         SrcVT, LD->getMemOperand());
890           unsigned ExtendOp =
891               ISD::getExtForLoadExtType(SrcVT.isFloatingPoint(), ExtType);
892           Value = DAG.getNode(ExtendOp, dl, Node->getValueType(0), Load);
893           Chain = Load.getValue(1);
894           break;
895         }
896 
897         // Handle the special case of fp16 extloads. EXTLOAD doesn't have the
898         // normal undefined upper bits behavior to allow using an in-reg extend
899         // with the illegal FP type, so load as an integer and do the
900         // from-integer conversion.
901         if (SrcVT.getScalarType() == MVT::f16) {
902           EVT ISrcVT = SrcVT.changeTypeToInteger();
903           EVT IDestVT = DestVT.changeTypeToInteger();
904           EVT ILoadVT = TLI.getRegisterType(IDestVT.getSimpleVT());
905 
906           SDValue Result = DAG.getExtLoad(ISD::ZEXTLOAD, dl, ILoadVT, Chain,
907                                           Ptr, ISrcVT, LD->getMemOperand());
908           Value = DAG.getNode(ISD::FP16_TO_FP, dl, DestVT, Result);
909           Chain = Result.getValue(1);
910           break;
911         }
912       }
913 
914       assert(!SrcVT.isVector() &&
915              "Vector Loads are handled in LegalizeVectorOps");
916 
917       // FIXME: This does not work for vectors on most targets.  Sign-
918       // and zero-extend operations are currently folded into extending
919       // loads, whether they are legal or not, and then we end up here
920       // without any support for legalizing them.
921       assert(ExtType != ISD::EXTLOAD &&
922              "EXTLOAD should always be supported!");
923       // Turn the unsupported load into an EXTLOAD followed by an
924       // explicit zero/sign extend inreg.
925       SDValue Result = DAG.getExtLoad(ISD::EXTLOAD, dl,
926                                       Node->getValueType(0),
927                                       Chain, Ptr, SrcVT,
928                                       LD->getMemOperand());
929       SDValue ValRes;
930       if (ExtType == ISD::SEXTLOAD)
931         ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
932                              Result.getValueType(),
933                              Result, DAG.getValueType(SrcVT));
934       else
935         ValRes = DAG.getZeroExtendInReg(Result, dl, SrcVT);
936       Value = ValRes;
937       Chain = Result.getValue(1);
938       break;
939     }
940     }
941   }
942 
943   // Since loads produce two values, make sure to remember that we legalized
944   // both of them.
945   if (Chain.getNode() != Node) {
946     assert(Value.getNode() != Node && "Load must be completely replaced");
947     DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Value);
948     DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
949     if (UpdatedNodes) {
950       UpdatedNodes->insert(Value.getNode());
951       UpdatedNodes->insert(Chain.getNode());
952     }
953     ReplacedNode(Node);
954   }
955 }
956 
957 /// Return a legal replacement for the given operation, with all legal operands.
958 void SelectionDAGLegalize::LegalizeOp(SDNode *Node) {
959   LLVM_DEBUG(dbgs() << "\nLegalizing: "; Node->dump(&DAG));
960 
961   // Allow illegal target nodes and illegal registers.
962   if (Node->getOpcode() == ISD::TargetConstant ||
963       Node->getOpcode() == ISD::Register)
964     return;
965 
966 #ifndef NDEBUG
967   for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
968     assert(TLI.getTypeAction(*DAG.getContext(), Node->getValueType(i)) ==
969              TargetLowering::TypeLegal &&
970            "Unexpected illegal type!");
971 
972   for (const SDValue &Op : Node->op_values())
973     assert((TLI.getTypeAction(*DAG.getContext(), Op.getValueType()) ==
974               TargetLowering::TypeLegal ||
975             Op.getOpcode() == ISD::TargetConstant ||
976             Op.getOpcode() == ISD::Register) &&
977             "Unexpected illegal type!");
978 #endif
979 
980   // Figure out the correct action; the way to query this varies by opcode
981   TargetLowering::LegalizeAction Action = TargetLowering::Legal;
982   bool SimpleFinishLegalizing = true;
983   switch (Node->getOpcode()) {
984   case ISD::INTRINSIC_W_CHAIN:
985   case ISD::INTRINSIC_WO_CHAIN:
986   case ISD::INTRINSIC_VOID:
987   case ISD::STACKSAVE:
988     Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
989     break;
990   case ISD::GET_DYNAMIC_AREA_OFFSET:
991     Action = TLI.getOperationAction(Node->getOpcode(),
992                                     Node->getValueType(0));
993     break;
994   case ISD::VAARG:
995     Action = TLI.getOperationAction(Node->getOpcode(),
996                                     Node->getValueType(0));
997     if (Action != TargetLowering::Promote)
998       Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
999     break;
1000   case ISD::FP_TO_FP16:
1001   case ISD::SINT_TO_FP:
1002   case ISD::UINT_TO_FP:
1003   case ISD::EXTRACT_VECTOR_ELT:
1004   case ISD::LROUND:
1005   case ISD::LLROUND:
1006   case ISD::LRINT:
1007   case ISD::LLRINT:
1008     Action = TLI.getOperationAction(Node->getOpcode(),
1009                                     Node->getOperand(0).getValueType());
1010     break;
1011   case ISD::STRICT_FP_TO_FP16:
1012   case ISD::STRICT_SINT_TO_FP:
1013   case ISD::STRICT_UINT_TO_FP:
1014   case ISD::STRICT_LRINT:
1015   case ISD::STRICT_LLRINT:
1016   case ISD::STRICT_LROUND:
1017   case ISD::STRICT_LLROUND:
1018     // These pseudo-ops are the same as the other STRICT_ ops except
1019     // they are registered with setOperationAction() using the input type
1020     // instead of the output type.
1021     Action = TLI.getOperationAction(Node->getOpcode(),
1022                                     Node->getOperand(1).getValueType());
1023     break;
1024   case ISD::SIGN_EXTEND_INREG: {
1025     EVT InnerType = cast<VTSDNode>(Node->getOperand(1))->getVT();
1026     Action = TLI.getOperationAction(Node->getOpcode(), InnerType);
1027     break;
1028   }
1029   case ISD::ATOMIC_STORE:
1030     Action = TLI.getOperationAction(Node->getOpcode(),
1031                                     Node->getOperand(2).getValueType());
1032     break;
1033   case ISD::SELECT_CC:
1034   case ISD::STRICT_FSETCC:
1035   case ISD::STRICT_FSETCCS:
1036   case ISD::SETCC:
1037   case ISD::BR_CC: {
1038     unsigned CCOperand = Node->getOpcode() == ISD::SELECT_CC ? 4 :
1039                          Node->getOpcode() == ISD::STRICT_FSETCC ? 3 :
1040                          Node->getOpcode() == ISD::STRICT_FSETCCS ? 3 :
1041                          Node->getOpcode() == ISD::SETCC ? 2 : 1;
1042     unsigned CompareOperand = Node->getOpcode() == ISD::BR_CC ? 2 :
1043                               Node->getOpcode() == ISD::STRICT_FSETCC ? 1 :
1044                               Node->getOpcode() == ISD::STRICT_FSETCCS ? 1 : 0;
1045     MVT OpVT = Node->getOperand(CompareOperand).getSimpleValueType();
1046     ISD::CondCode CCCode =
1047         cast<CondCodeSDNode>(Node->getOperand(CCOperand))->get();
1048     Action = TLI.getCondCodeAction(CCCode, OpVT);
1049     if (Action == TargetLowering::Legal) {
1050       if (Node->getOpcode() == ISD::SELECT_CC)
1051         Action = TLI.getOperationAction(Node->getOpcode(),
1052                                         Node->getValueType(0));
1053       else
1054         Action = TLI.getOperationAction(Node->getOpcode(), OpVT);
1055     }
1056     break;
1057   }
1058   case ISD::LOAD:
1059   case ISD::STORE:
1060     // FIXME: Model these properly.  LOAD and STORE are complicated, and
1061     // STORE expects the unlegalized operand in some cases.
1062     SimpleFinishLegalizing = false;
1063     break;
1064   case ISD::CALLSEQ_START:
1065   case ISD::CALLSEQ_END:
1066     // FIXME: This shouldn't be necessary.  These nodes have special properties
1067     // dealing with the recursive nature of legalization.  Removing this
1068     // special case should be done as part of making LegalizeDAG non-recursive.
1069     SimpleFinishLegalizing = false;
1070     break;
1071   case ISD::EXTRACT_ELEMENT:
1072   case ISD::FLT_ROUNDS_:
1073   case ISD::MERGE_VALUES:
1074   case ISD::EH_RETURN:
1075   case ISD::FRAME_TO_ARGS_OFFSET:
1076   case ISD::EH_DWARF_CFA:
1077   case ISD::EH_SJLJ_SETJMP:
1078   case ISD::EH_SJLJ_LONGJMP:
1079   case ISD::EH_SJLJ_SETUP_DISPATCH:
1080     // These operations lie about being legal: when they claim to be legal,
1081     // they should actually be expanded.
1082     Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1083     if (Action == TargetLowering::Legal)
1084       Action = TargetLowering::Expand;
1085     break;
1086   case ISD::INIT_TRAMPOLINE:
1087   case ISD::ADJUST_TRAMPOLINE:
1088   case ISD::FRAMEADDR:
1089   case ISD::RETURNADDR:
1090   case ISD::ADDROFRETURNADDR:
1091   case ISD::SPONENTRY:
1092     // These operations lie about being legal: when they claim to be legal,
1093     // they should actually be custom-lowered.
1094     Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1095     if (Action == TargetLowering::Legal)
1096       Action = TargetLowering::Custom;
1097     break;
1098   case ISD::READCYCLECOUNTER:
1099     // READCYCLECOUNTER returns an i64, even if type legalization might have
1100     // expanded that to several smaller types.
1101     Action = TLI.getOperationAction(Node->getOpcode(), MVT::i64);
1102     break;
1103   case ISD::READ_REGISTER:
1104   case ISD::WRITE_REGISTER:
1105     // Named register is legal in the DAG, but blocked by register name
1106     // selection if not implemented by target (to chose the correct register)
1107     // They'll be converted to Copy(To/From)Reg.
1108     Action = TargetLowering::Legal;
1109     break;
1110   case ISD::UBSANTRAP:
1111     Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1112     if (Action == TargetLowering::Expand) {
1113       // replace ISD::UBSANTRAP with ISD::TRAP
1114       SDValue NewVal;
1115       NewVal = DAG.getNode(ISD::TRAP, SDLoc(Node), Node->getVTList(),
1116                            Node->getOperand(0));
1117       ReplaceNode(Node, NewVal.getNode());
1118       LegalizeOp(NewVal.getNode());
1119       return;
1120     }
1121     break;
1122   case ISD::DEBUGTRAP:
1123     Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1124     if (Action == TargetLowering::Expand) {
1125       // replace ISD::DEBUGTRAP with ISD::TRAP
1126       SDValue NewVal;
1127       NewVal = DAG.getNode(ISD::TRAP, SDLoc(Node), Node->getVTList(),
1128                            Node->getOperand(0));
1129       ReplaceNode(Node, NewVal.getNode());
1130       LegalizeOp(NewVal.getNode());
1131       return;
1132     }
1133     break;
1134   case ISD::SADDSAT:
1135   case ISD::UADDSAT:
1136   case ISD::SSUBSAT:
1137   case ISD::USUBSAT:
1138   case ISD::SSHLSAT:
1139   case ISD::USHLSAT: {
1140     Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1141     break;
1142   }
1143   case ISD::SMULFIX:
1144   case ISD::SMULFIXSAT:
1145   case ISD::UMULFIX:
1146   case ISD::UMULFIXSAT:
1147   case ISD::SDIVFIX:
1148   case ISD::SDIVFIXSAT:
1149   case ISD::UDIVFIX:
1150   case ISD::UDIVFIXSAT: {
1151     unsigned Scale = Node->getConstantOperandVal(2);
1152     Action = TLI.getFixedPointOperationAction(Node->getOpcode(),
1153                                               Node->getValueType(0), Scale);
1154     break;
1155   }
1156   case ISD::MSCATTER:
1157     Action = TLI.getOperationAction(Node->getOpcode(),
1158                     cast<MaskedScatterSDNode>(Node)->getValue().getValueType());
1159     break;
1160   case ISD::MSTORE:
1161     Action = TLI.getOperationAction(Node->getOpcode(),
1162                     cast<MaskedStoreSDNode>(Node)->getValue().getValueType());
1163     break;
1164   case ISD::VECREDUCE_FADD:
1165   case ISD::VECREDUCE_FMUL:
1166   case ISD::VECREDUCE_ADD:
1167   case ISD::VECREDUCE_MUL:
1168   case ISD::VECREDUCE_AND:
1169   case ISD::VECREDUCE_OR:
1170   case ISD::VECREDUCE_XOR:
1171   case ISD::VECREDUCE_SMAX:
1172   case ISD::VECREDUCE_SMIN:
1173   case ISD::VECREDUCE_UMAX:
1174   case ISD::VECREDUCE_UMIN:
1175   case ISD::VECREDUCE_FMAX:
1176   case ISD::VECREDUCE_FMIN:
1177     Action = TLI.getOperationAction(
1178         Node->getOpcode(), Node->getOperand(0).getValueType());
1179     break;
1180   case ISD::VECREDUCE_SEQ_FADD:
1181     Action = TLI.getOperationAction(
1182         Node->getOpcode(), Node->getOperand(1).getValueType());
1183     break;
1184   default:
1185     if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
1186       Action = TargetLowering::Legal;
1187     } else {
1188       Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1189     }
1190     break;
1191   }
1192 
1193   if (SimpleFinishLegalizing) {
1194     SDNode *NewNode = Node;
1195     switch (Node->getOpcode()) {
1196     default: break;
1197     case ISD::SHL:
1198     case ISD::SRL:
1199     case ISD::SRA:
1200     case ISD::ROTL:
1201     case ISD::ROTR: {
1202       // Legalizing shifts/rotates requires adjusting the shift amount
1203       // to the appropriate width.
1204       SDValue Op0 = Node->getOperand(0);
1205       SDValue Op1 = Node->getOperand(1);
1206       if (!Op1.getValueType().isVector()) {
1207         SDValue SAO = DAG.getShiftAmountOperand(Op0.getValueType(), Op1);
1208         // The getShiftAmountOperand() may create a new operand node or
1209         // return the existing one. If new operand is created we need
1210         // to update the parent node.
1211         // Do not try to legalize SAO here! It will be automatically legalized
1212         // in the next round.
1213         if (SAO != Op1)
1214           NewNode = DAG.UpdateNodeOperands(Node, Op0, SAO);
1215       }
1216     }
1217     break;
1218     case ISD::FSHL:
1219     case ISD::FSHR:
1220     case ISD::SRL_PARTS:
1221     case ISD::SRA_PARTS:
1222     case ISD::SHL_PARTS: {
1223       // Legalizing shifts/rotates requires adjusting the shift amount
1224       // to the appropriate width.
1225       SDValue Op0 = Node->getOperand(0);
1226       SDValue Op1 = Node->getOperand(1);
1227       SDValue Op2 = Node->getOperand(2);
1228       if (!Op2.getValueType().isVector()) {
1229         SDValue SAO = DAG.getShiftAmountOperand(Op0.getValueType(), Op2);
1230         // The getShiftAmountOperand() may create a new operand node or
1231         // return the existing one. If new operand is created we need
1232         // to update the parent node.
1233         if (SAO != Op2)
1234           NewNode = DAG.UpdateNodeOperands(Node, Op0, Op1, SAO);
1235       }
1236       break;
1237     }
1238     }
1239 
1240     if (NewNode != Node) {
1241       ReplaceNode(Node, NewNode);
1242       Node = NewNode;
1243     }
1244     switch (Action) {
1245     case TargetLowering::Legal:
1246       LLVM_DEBUG(dbgs() << "Legal node: nothing to do\n");
1247       return;
1248     case TargetLowering::Custom:
1249       LLVM_DEBUG(dbgs() << "Trying custom legalization\n");
1250       // FIXME: The handling for custom lowering with multiple results is
1251       // a complete mess.
1252       if (SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG)) {
1253         if (!(Res.getNode() != Node || Res.getResNo() != 0))
1254           return;
1255 
1256         if (Node->getNumValues() == 1) {
1257           LLVM_DEBUG(dbgs() << "Successfully custom legalized node\n");
1258           // We can just directly replace this node with the lowered value.
1259           ReplaceNode(SDValue(Node, 0), Res);
1260           return;
1261         }
1262 
1263         SmallVector<SDValue, 8> ResultVals;
1264         for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
1265           ResultVals.push_back(Res.getValue(i));
1266         LLVM_DEBUG(dbgs() << "Successfully custom legalized node\n");
1267         ReplaceNode(Node, ResultVals.data());
1268         return;
1269       }
1270       LLVM_DEBUG(dbgs() << "Could not custom legalize node\n");
1271       LLVM_FALLTHROUGH;
1272     case TargetLowering::Expand:
1273       if (ExpandNode(Node))
1274         return;
1275       LLVM_FALLTHROUGH;
1276     case TargetLowering::LibCall:
1277       ConvertNodeToLibcall(Node);
1278       return;
1279     case TargetLowering::Promote:
1280       PromoteNode(Node);
1281       return;
1282     }
1283   }
1284 
1285   switch (Node->getOpcode()) {
1286   default:
1287 #ifndef NDEBUG
1288     dbgs() << "NODE: ";
1289     Node->dump( &DAG);
1290     dbgs() << "\n";
1291 #endif
1292     llvm_unreachable("Do not know how to legalize this operator!");
1293 
1294   case ISD::CALLSEQ_START:
1295   case ISD::CALLSEQ_END:
1296     break;
1297   case ISD::LOAD:
1298     return LegalizeLoadOps(Node);
1299   case ISD::STORE:
1300     return LegalizeStoreOps(Node);
1301   }
1302 }
1303 
1304 SDValue SelectionDAGLegalize::ExpandExtractFromVectorThroughStack(SDValue Op) {
1305   SDValue Vec = Op.getOperand(0);
1306   SDValue Idx = Op.getOperand(1);
1307   SDLoc dl(Op);
1308 
1309   // Before we generate a new store to a temporary stack slot, see if there is
1310   // already one that we can use. There often is because when we scalarize
1311   // vector operations (using SelectionDAG::UnrollVectorOp for example) a whole
1312   // series of EXTRACT_VECTOR_ELT nodes are generated, one for each element in
1313   // the vector. If all are expanded here, we don't want one store per vector
1314   // element.
1315 
1316   // Caches for hasPredecessorHelper
1317   SmallPtrSet<const SDNode *, 32> Visited;
1318   SmallVector<const SDNode *, 16> Worklist;
1319   Visited.insert(Op.getNode());
1320   Worklist.push_back(Idx.getNode());
1321   SDValue StackPtr, Ch;
1322   for (SDNode::use_iterator UI = Vec.getNode()->use_begin(),
1323        UE = Vec.getNode()->use_end(); UI != UE; ++UI) {
1324     SDNode *User = *UI;
1325     if (StoreSDNode *ST = dyn_cast<StoreSDNode>(User)) {
1326       if (ST->isIndexed() || ST->isTruncatingStore() ||
1327           ST->getValue() != Vec)
1328         continue;
1329 
1330       // Make sure that nothing else could have stored into the destination of
1331       // this store.
1332       if (!ST->getChain().reachesChainWithoutSideEffects(DAG.getEntryNode()))
1333         continue;
1334 
1335       // If the index is dependent on the store we will introduce a cycle when
1336       // creating the load (the load uses the index, and by replacing the chain
1337       // we will make the index dependent on the load). Also, the store might be
1338       // dependent on the extractelement and introduce a cycle when creating
1339       // the load.
1340       if (SDNode::hasPredecessorHelper(ST, Visited, Worklist) ||
1341           ST->hasPredecessor(Op.getNode()))
1342         continue;
1343 
1344       StackPtr = ST->getBasePtr();
1345       Ch = SDValue(ST, 0);
1346       break;
1347     }
1348   }
1349 
1350   EVT VecVT = Vec.getValueType();
1351 
1352   if (!Ch.getNode()) {
1353     // Store the value to a temporary stack slot, then LOAD the returned part.
1354     StackPtr = DAG.CreateStackTemporary(VecVT);
1355     Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr,
1356                       MachinePointerInfo());
1357   }
1358 
1359   StackPtr = TLI.getVectorElementPointer(DAG, StackPtr, VecVT, Idx);
1360 
1361   SDValue NewLoad;
1362 
1363   if (Op.getValueType().isVector())
1364     NewLoad =
1365         DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, MachinePointerInfo());
1366   else
1367     NewLoad = DAG.getExtLoad(ISD::EXTLOAD, dl, Op.getValueType(), Ch, StackPtr,
1368                              MachinePointerInfo(),
1369                              VecVT.getVectorElementType());
1370 
1371   // Replace the chain going out of the store, by the one out of the load.
1372   DAG.ReplaceAllUsesOfValueWith(Ch, SDValue(NewLoad.getNode(), 1));
1373 
1374   // We introduced a cycle though, so update the loads operands, making sure
1375   // to use the original store's chain as an incoming chain.
1376   SmallVector<SDValue, 6> NewLoadOperands(NewLoad->op_begin(),
1377                                           NewLoad->op_end());
1378   NewLoadOperands[0] = Ch;
1379   NewLoad =
1380       SDValue(DAG.UpdateNodeOperands(NewLoad.getNode(), NewLoadOperands), 0);
1381   return NewLoad;
1382 }
1383 
1384 SDValue SelectionDAGLegalize::ExpandInsertToVectorThroughStack(SDValue Op) {
1385   assert(Op.getValueType().isVector() && "Non-vector insert subvector!");
1386 
1387   SDValue Vec  = Op.getOperand(0);
1388   SDValue Part = Op.getOperand(1);
1389   SDValue Idx  = Op.getOperand(2);
1390   SDLoc dl(Op);
1391 
1392   // Store the value to a temporary stack slot, then LOAD the returned part.
1393   EVT VecVT = Vec.getValueType();
1394   SDValue StackPtr = DAG.CreateStackTemporary(VecVT);
1395   int FI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
1396   MachinePointerInfo PtrInfo =
1397       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI);
1398 
1399   // First store the whole vector.
1400   SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr, PtrInfo);
1401 
1402   // Then store the inserted part.
1403   SDValue SubStackPtr = TLI.getVectorElementPointer(DAG, StackPtr, VecVT, Idx);
1404 
1405   // Store the subvector.
1406   Ch = DAG.getStore(
1407       Ch, dl, Part, SubStackPtr,
1408       MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()));
1409 
1410   // Finally, load the updated vector.
1411   return DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, PtrInfo);
1412 }
1413 
1414 SDValue SelectionDAGLegalize::ExpandVectorBuildThroughStack(SDNode* Node) {
1415   assert((Node->getOpcode() == ISD::BUILD_VECTOR ||
1416           Node->getOpcode() == ISD::CONCAT_VECTORS) &&
1417          "Unexpected opcode!");
1418 
1419   // We can't handle this case efficiently.  Allocate a sufficiently
1420   // aligned object on the stack, store each operand into it, then load
1421   // the result as a vector.
1422   // Create the stack frame object.
1423   EVT VT = Node->getValueType(0);
1424   EVT MemVT = isa<BuildVectorSDNode>(Node) ? VT.getVectorElementType()
1425                                            : Node->getOperand(0).getValueType();
1426   SDLoc dl(Node);
1427   SDValue FIPtr = DAG.CreateStackTemporary(VT);
1428   int FI = cast<FrameIndexSDNode>(FIPtr.getNode())->getIndex();
1429   MachinePointerInfo PtrInfo =
1430       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI);
1431 
1432   // Emit a store of each element to the stack slot.
1433   SmallVector<SDValue, 8> Stores;
1434   unsigned TypeByteSize = MemVT.getSizeInBits() / 8;
1435   assert(TypeByteSize > 0 && "Vector element type too small for stack store!");
1436 
1437   // If the destination vector element type of a BUILD_VECTOR is narrower than
1438   // the source element type, only store the bits necessary.
1439   bool Truncate = isa<BuildVectorSDNode>(Node) &&
1440                   MemVT.bitsLT(Node->getOperand(0).getValueType());
1441 
1442   // Store (in the right endianness) the elements to memory.
1443   for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
1444     // Ignore undef elements.
1445     if (Node->getOperand(i).isUndef()) continue;
1446 
1447     unsigned Offset = TypeByteSize*i;
1448 
1449     SDValue Idx = DAG.getMemBasePlusOffset(FIPtr, TypeSize::Fixed(Offset), dl);
1450 
1451     if (Truncate)
1452       Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl,
1453                                          Node->getOperand(i), Idx,
1454                                          PtrInfo.getWithOffset(Offset), MemVT));
1455     else
1456       Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl, Node->getOperand(i),
1457                                     Idx, PtrInfo.getWithOffset(Offset)));
1458   }
1459 
1460   SDValue StoreChain;
1461   if (!Stores.empty())    // Not all undef elements?
1462     StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
1463   else
1464     StoreChain = DAG.getEntryNode();
1465 
1466   // Result is a load from the stack slot.
1467   return DAG.getLoad(VT, dl, StoreChain, FIPtr, PtrInfo);
1468 }
1469 
1470 /// Bitcast a floating-point value to an integer value. Only bitcast the part
1471 /// containing the sign bit if the target has no integer value capable of
1472 /// holding all bits of the floating-point value.
1473 void SelectionDAGLegalize::getSignAsIntValue(FloatSignAsInt &State,
1474                                              const SDLoc &DL,
1475                                              SDValue Value) const {
1476   EVT FloatVT = Value.getValueType();
1477   unsigned NumBits = FloatVT.getScalarSizeInBits();
1478   State.FloatVT = FloatVT;
1479   EVT IVT = EVT::getIntegerVT(*DAG.getContext(), NumBits);
1480   // Convert to an integer of the same size.
1481   if (TLI.isTypeLegal(IVT)) {
1482     State.IntValue = DAG.getNode(ISD::BITCAST, DL, IVT, Value);
1483     State.SignMask = APInt::getSignMask(NumBits);
1484     State.SignBit = NumBits - 1;
1485     return;
1486   }
1487 
1488   auto &DataLayout = DAG.getDataLayout();
1489   // Store the float to memory, then load the sign part out as an integer.
1490   MVT LoadTy = TLI.getRegisterType(*DAG.getContext(), MVT::i8);
1491   // First create a temporary that is aligned for both the load and store.
1492   SDValue StackPtr = DAG.CreateStackTemporary(FloatVT, LoadTy);
1493   int FI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
1494   // Then store the float to it.
1495   State.FloatPtr = StackPtr;
1496   MachineFunction &MF = DAG.getMachineFunction();
1497   State.FloatPointerInfo = MachinePointerInfo::getFixedStack(MF, FI);
1498   State.Chain = DAG.getStore(DAG.getEntryNode(), DL, Value, State.FloatPtr,
1499                              State.FloatPointerInfo);
1500 
1501   SDValue IntPtr;
1502   if (DataLayout.isBigEndian()) {
1503     assert(FloatVT.isByteSized() && "Unsupported floating point type!");
1504     // Load out a legal integer with the same sign bit as the float.
1505     IntPtr = StackPtr;
1506     State.IntPointerInfo = State.FloatPointerInfo;
1507   } else {
1508     // Advance the pointer so that the loaded byte will contain the sign bit.
1509     unsigned ByteOffset = (NumBits / 8) - 1;
1510     IntPtr =
1511         DAG.getMemBasePlusOffset(StackPtr, TypeSize::Fixed(ByteOffset), DL);
1512     State.IntPointerInfo = MachinePointerInfo::getFixedStack(MF, FI,
1513                                                              ByteOffset);
1514   }
1515 
1516   State.IntPtr = IntPtr;
1517   State.IntValue = DAG.getExtLoad(ISD::EXTLOAD, DL, LoadTy, State.Chain, IntPtr,
1518                                   State.IntPointerInfo, MVT::i8);
1519   State.SignMask = APInt::getOneBitSet(LoadTy.getScalarSizeInBits(), 7);
1520   State.SignBit = 7;
1521 }
1522 
1523 /// Replace the integer value produced by getSignAsIntValue() with a new value
1524 /// and cast the result back to a floating-point type.
1525 SDValue SelectionDAGLegalize::modifySignAsInt(const FloatSignAsInt &State,
1526                                               const SDLoc &DL,
1527                                               SDValue NewIntValue) const {
1528   if (!State.Chain)
1529     return DAG.getNode(ISD::BITCAST, DL, State.FloatVT, NewIntValue);
1530 
1531   // Override the part containing the sign bit in the value stored on the stack.
1532   SDValue Chain = DAG.getTruncStore(State.Chain, DL, NewIntValue, State.IntPtr,
1533                                     State.IntPointerInfo, MVT::i8);
1534   return DAG.getLoad(State.FloatVT, DL, Chain, State.FloatPtr,
1535                      State.FloatPointerInfo);
1536 }
1537 
1538 SDValue SelectionDAGLegalize::ExpandFCOPYSIGN(SDNode *Node) const {
1539   SDLoc DL(Node);
1540   SDValue Mag = Node->getOperand(0);
1541   SDValue Sign = Node->getOperand(1);
1542 
1543   // Get sign bit into an integer value.
1544   FloatSignAsInt SignAsInt;
1545   getSignAsIntValue(SignAsInt, DL, Sign);
1546 
1547   EVT IntVT = SignAsInt.IntValue.getValueType();
1548   SDValue SignMask = DAG.getConstant(SignAsInt.SignMask, DL, IntVT);
1549   SDValue SignBit = DAG.getNode(ISD::AND, DL, IntVT, SignAsInt.IntValue,
1550                                 SignMask);
1551 
1552   // If FABS is legal transform FCOPYSIGN(x, y) => sign(x) ? -FABS(x) : FABS(X)
1553   EVT FloatVT = Mag.getValueType();
1554   if (TLI.isOperationLegalOrCustom(ISD::FABS, FloatVT) &&
1555       TLI.isOperationLegalOrCustom(ISD::FNEG, FloatVT)) {
1556     SDValue AbsValue = DAG.getNode(ISD::FABS, DL, FloatVT, Mag);
1557     SDValue NegValue = DAG.getNode(ISD::FNEG, DL, FloatVT, AbsValue);
1558     SDValue Cond = DAG.getSetCC(DL, getSetCCResultType(IntVT), SignBit,
1559                                 DAG.getConstant(0, DL, IntVT), ISD::SETNE);
1560     return DAG.getSelect(DL, FloatVT, Cond, NegValue, AbsValue);
1561   }
1562 
1563   // Transform Mag value to integer, and clear the sign bit.
1564   FloatSignAsInt MagAsInt;
1565   getSignAsIntValue(MagAsInt, DL, Mag);
1566   EVT MagVT = MagAsInt.IntValue.getValueType();
1567   SDValue ClearSignMask = DAG.getConstant(~MagAsInt.SignMask, DL, MagVT);
1568   SDValue ClearedSign = DAG.getNode(ISD::AND, DL, MagVT, MagAsInt.IntValue,
1569                                     ClearSignMask);
1570 
1571   // Get the signbit at the right position for MagAsInt.
1572   int ShiftAmount = SignAsInt.SignBit - MagAsInt.SignBit;
1573   EVT ShiftVT = IntVT;
1574   if (SignBit.getScalarValueSizeInBits() <
1575       ClearedSign.getScalarValueSizeInBits()) {
1576     SignBit = DAG.getNode(ISD::ZERO_EXTEND, DL, MagVT, SignBit);
1577     ShiftVT = MagVT;
1578   }
1579   if (ShiftAmount > 0) {
1580     SDValue ShiftCnst = DAG.getConstant(ShiftAmount, DL, ShiftVT);
1581     SignBit = DAG.getNode(ISD::SRL, DL, ShiftVT, SignBit, ShiftCnst);
1582   } else if (ShiftAmount < 0) {
1583     SDValue ShiftCnst = DAG.getConstant(-ShiftAmount, DL, ShiftVT);
1584     SignBit = DAG.getNode(ISD::SHL, DL, ShiftVT, SignBit, ShiftCnst);
1585   }
1586   if (SignBit.getScalarValueSizeInBits() >
1587       ClearedSign.getScalarValueSizeInBits()) {
1588     SignBit = DAG.getNode(ISD::TRUNCATE, DL, MagVT, SignBit);
1589   }
1590 
1591   // Store the part with the modified sign and convert back to float.
1592   SDValue CopiedSign = DAG.getNode(ISD::OR, DL, MagVT, ClearedSign, SignBit);
1593   return modifySignAsInt(MagAsInt, DL, CopiedSign);
1594 }
1595 
1596 SDValue SelectionDAGLegalize::ExpandFNEG(SDNode *Node) const {
1597   // Get the sign bit as an integer.
1598   SDLoc DL(Node);
1599   FloatSignAsInt SignAsInt;
1600   getSignAsIntValue(SignAsInt, DL, Node->getOperand(0));
1601   EVT IntVT = SignAsInt.IntValue.getValueType();
1602 
1603   // Flip the sign.
1604   SDValue SignMask = DAG.getConstant(SignAsInt.SignMask, DL, IntVT);
1605   SDValue SignFlip =
1606       DAG.getNode(ISD::XOR, DL, IntVT, SignAsInt.IntValue, SignMask);
1607 
1608   // Convert back to float.
1609   return modifySignAsInt(SignAsInt, DL, SignFlip);
1610 }
1611 
1612 SDValue SelectionDAGLegalize::ExpandFABS(SDNode *Node) const {
1613   SDLoc DL(Node);
1614   SDValue Value = Node->getOperand(0);
1615 
1616   // Transform FABS(x) => FCOPYSIGN(x, 0.0) if FCOPYSIGN is legal.
1617   EVT FloatVT = Value.getValueType();
1618   if (TLI.isOperationLegalOrCustom(ISD::FCOPYSIGN, FloatVT)) {
1619     SDValue Zero = DAG.getConstantFP(0.0, DL, FloatVT);
1620     return DAG.getNode(ISD::FCOPYSIGN, DL, FloatVT, Value, Zero);
1621   }
1622 
1623   // Transform value to integer, clear the sign bit and transform back.
1624   FloatSignAsInt ValueAsInt;
1625   getSignAsIntValue(ValueAsInt, DL, Value);
1626   EVT IntVT = ValueAsInt.IntValue.getValueType();
1627   SDValue ClearSignMask = DAG.getConstant(~ValueAsInt.SignMask, DL, IntVT);
1628   SDValue ClearedSign = DAG.getNode(ISD::AND, DL, IntVT, ValueAsInt.IntValue,
1629                                     ClearSignMask);
1630   return modifySignAsInt(ValueAsInt, DL, ClearedSign);
1631 }
1632 
1633 void SelectionDAGLegalize::ExpandDYNAMIC_STACKALLOC(SDNode* Node,
1634                                            SmallVectorImpl<SDValue> &Results) {
1635   Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
1636   assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1637           " not tell us which reg is the stack pointer!");
1638   SDLoc dl(Node);
1639   EVT VT = Node->getValueType(0);
1640   SDValue Tmp1 = SDValue(Node, 0);
1641   SDValue Tmp2 = SDValue(Node, 1);
1642   SDValue Tmp3 = Node->getOperand(2);
1643   SDValue Chain = Tmp1.getOperand(0);
1644 
1645   // Chain the dynamic stack allocation so that it doesn't modify the stack
1646   // pointer when other instructions are using the stack.
1647   Chain = DAG.getCALLSEQ_START(Chain, 0, 0, dl);
1648 
1649   SDValue Size  = Tmp2.getOperand(1);
1650   SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
1651   Chain = SP.getValue(1);
1652   Align Alignment = cast<ConstantSDNode>(Tmp3)->getAlignValue();
1653   const TargetFrameLowering *TFL = DAG.getSubtarget().getFrameLowering();
1654   unsigned Opc =
1655     TFL->getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp ?
1656     ISD::ADD : ISD::SUB;
1657 
1658   Align StackAlign = TFL->getStackAlign();
1659   Tmp1 = DAG.getNode(Opc, dl, VT, SP, Size);       // Value
1660   if (Alignment > StackAlign)
1661     Tmp1 = DAG.getNode(ISD::AND, dl, VT, Tmp1,
1662                        DAG.getConstant(-Alignment.value(), dl, VT));
1663   Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1);     // Output chain
1664 
1665   Tmp2 = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, dl, true),
1666                             DAG.getIntPtrConstant(0, dl, true), SDValue(), dl);
1667 
1668   Results.push_back(Tmp1);
1669   Results.push_back(Tmp2);
1670 }
1671 
1672 /// Legalize a SETCC with given LHS and RHS and condition code CC on the current
1673 /// target.
1674 ///
1675 /// If the SETCC has been legalized using AND / OR, then the legalized node
1676 /// will be stored in LHS. RHS and CC will be set to SDValue(). NeedInvert
1677 /// will be set to false.
1678 ///
1679 /// If the SETCC has been legalized by using getSetCCSwappedOperands(),
1680 /// then the values of LHS and RHS will be swapped, CC will be set to the
1681 /// new condition, and NeedInvert will be set to false.
1682 ///
1683 /// If the SETCC has been legalized using the inverse condcode, then LHS and
1684 /// RHS will be unchanged, CC will set to the inverted condcode, and NeedInvert
1685 /// will be set to true. The caller must invert the result of the SETCC with
1686 /// SelectionDAG::getLogicalNOT() or take equivalent action to swap the effect
1687 /// of a true/false result.
1688 ///
1689 /// \returns true if the SetCC has been legalized, false if it hasn't.
1690 bool SelectionDAGLegalize::LegalizeSetCCCondCode(
1691     EVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC, bool &NeedInvert,
1692     const SDLoc &dl, SDValue &Chain, bool IsSignaling) {
1693   MVT OpVT = LHS.getSimpleValueType();
1694   ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
1695   NeedInvert = false;
1696   switch (TLI.getCondCodeAction(CCCode, OpVT)) {
1697   default: llvm_unreachable("Unknown condition code action!");
1698   case TargetLowering::Legal:
1699     // Nothing to do.
1700     break;
1701   case TargetLowering::Expand: {
1702     ISD::CondCode InvCC = ISD::getSetCCSwappedOperands(CCCode);
1703     if (TLI.isCondCodeLegalOrCustom(InvCC, OpVT)) {
1704       std::swap(LHS, RHS);
1705       CC = DAG.getCondCode(InvCC);
1706       return true;
1707     }
1708     // Swapping operands didn't work. Try inverting the condition.
1709     bool NeedSwap = false;
1710     InvCC = getSetCCInverse(CCCode, OpVT);
1711     if (!TLI.isCondCodeLegalOrCustom(InvCC, OpVT)) {
1712       // If inverting the condition is not enough, try swapping operands
1713       // on top of it.
1714       InvCC = ISD::getSetCCSwappedOperands(InvCC);
1715       NeedSwap = true;
1716     }
1717     if (TLI.isCondCodeLegalOrCustom(InvCC, OpVT)) {
1718       CC = DAG.getCondCode(InvCC);
1719       NeedInvert = true;
1720       if (NeedSwap)
1721         std::swap(LHS, RHS);
1722       return true;
1723     }
1724 
1725     ISD::CondCode CC1 = ISD::SETCC_INVALID, CC2 = ISD::SETCC_INVALID;
1726     unsigned Opc = 0;
1727     switch (CCCode) {
1728     default: llvm_unreachable("Don't know how to expand this condition!");
1729     case ISD::SETO:
1730         assert(TLI.isCondCodeLegal(ISD::SETOEQ, OpVT)
1731             && "If SETO is expanded, SETOEQ must be legal!");
1732         CC1 = ISD::SETOEQ; CC2 = ISD::SETOEQ; Opc = ISD::AND; break;
1733     case ISD::SETUO:
1734         assert(TLI.isCondCodeLegal(ISD::SETUNE, OpVT)
1735             && "If SETUO is expanded, SETUNE must be legal!");
1736         CC1 = ISD::SETUNE; CC2 = ISD::SETUNE; Opc = ISD::OR;  break;
1737     case ISD::SETOEQ:
1738     case ISD::SETOGT:
1739     case ISD::SETOGE:
1740     case ISD::SETOLT:
1741     case ISD::SETOLE:
1742     case ISD::SETONE:
1743     case ISD::SETUEQ:
1744     case ISD::SETUNE:
1745     case ISD::SETUGT:
1746     case ISD::SETUGE:
1747     case ISD::SETULT:
1748     case ISD::SETULE:
1749         // If we are floating point, assign and break, otherwise fall through.
1750         if (!OpVT.isInteger()) {
1751           // We can use the 4th bit to tell if we are the unordered
1752           // or ordered version of the opcode.
1753           CC2 = ((unsigned)CCCode & 0x8U) ? ISD::SETUO : ISD::SETO;
1754           Opc = ((unsigned)CCCode & 0x8U) ? ISD::OR : ISD::AND;
1755           CC1 = (ISD::CondCode)(((int)CCCode & 0x7) | 0x10);
1756           break;
1757         }
1758         // Fallthrough if we are unsigned integer.
1759         LLVM_FALLTHROUGH;
1760     case ISD::SETLE:
1761     case ISD::SETGT:
1762     case ISD::SETGE:
1763     case ISD::SETLT:
1764     case ISD::SETNE:
1765     case ISD::SETEQ:
1766       // If all combinations of inverting the condition and swapping operands
1767       // didn't work then we have no means to expand the condition.
1768       llvm_unreachable("Don't know how to expand this condition!");
1769     }
1770 
1771     SDValue SetCC1, SetCC2;
1772     if (CCCode != ISD::SETO && CCCode != ISD::SETUO) {
1773       // If we aren't the ordered or unorder operation,
1774       // then the pattern is (LHS CC1 RHS) Opc (LHS CC2 RHS).
1775       SetCC1 = DAG.getSetCC(dl, VT, LHS, RHS, CC1, Chain,
1776                             IsSignaling);
1777       SetCC2 = DAG.getSetCC(dl, VT, LHS, RHS, CC2, Chain,
1778                             IsSignaling);
1779     } else {
1780       // Otherwise, the pattern is (LHS CC1 LHS) Opc (RHS CC2 RHS)
1781       SetCC1 = DAG.getSetCC(dl, VT, LHS, LHS, CC1, Chain,
1782                             IsSignaling);
1783       SetCC2 = DAG.getSetCC(dl, VT, RHS, RHS, CC2, Chain,
1784                             IsSignaling);
1785     }
1786     if (Chain)
1787       Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, SetCC1.getValue(1),
1788                           SetCC2.getValue(1));
1789     LHS = DAG.getNode(Opc, dl, VT, SetCC1, SetCC2);
1790     RHS = SDValue();
1791     CC  = SDValue();
1792     return true;
1793   }
1794   }
1795   return false;
1796 }
1797 
1798 /// Emit a store/load combination to the stack.  This stores
1799 /// SrcOp to a stack slot of type SlotVT, truncating it if needed.  It then does
1800 /// a load from the stack slot to DestVT, extending it if needed.
1801 /// The resultant code need not be legal.
1802 SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp, EVT SlotVT,
1803                                                EVT DestVT, const SDLoc &dl) {
1804   return EmitStackConvert(SrcOp, SlotVT, DestVT, dl, DAG.getEntryNode());
1805 }
1806 
1807 SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp, EVT SlotVT,
1808                                                EVT DestVT, const SDLoc &dl,
1809                                                SDValue Chain) {
1810   // Create the stack frame object.
1811   Align SrcAlign = DAG.getDataLayout().getPrefTypeAlign(
1812       SrcOp.getValueType().getTypeForEVT(*DAG.getContext()));
1813   SDValue FIPtr = DAG.CreateStackTemporary(SlotVT.getStoreSize(), SrcAlign);
1814 
1815   FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(FIPtr);
1816   int SPFI = StackPtrFI->getIndex();
1817   MachinePointerInfo PtrInfo =
1818       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI);
1819 
1820   unsigned SrcSize = SrcOp.getValueSizeInBits();
1821   unsigned SlotSize = SlotVT.getSizeInBits();
1822   unsigned DestSize = DestVT.getSizeInBits();
1823   Type *DestType = DestVT.getTypeForEVT(*DAG.getContext());
1824   Align DestAlign = DAG.getDataLayout().getPrefTypeAlign(DestType);
1825 
1826   // Emit a store to the stack slot.  Use a truncstore if the input value is
1827   // later than DestVT.
1828   SDValue Store;
1829 
1830   if (SrcSize > SlotSize)
1831     Store = DAG.getTruncStore(Chain, dl, SrcOp, FIPtr, PtrInfo,
1832                               SlotVT, SrcAlign);
1833   else {
1834     assert(SrcSize == SlotSize && "Invalid store");
1835     Store =
1836         DAG.getStore(Chain, dl, SrcOp, FIPtr, PtrInfo, SrcAlign);
1837   }
1838 
1839   // Result is a load from the stack slot.
1840   if (SlotSize == DestSize)
1841     return DAG.getLoad(DestVT, dl, Store, FIPtr, PtrInfo, DestAlign);
1842 
1843   assert(SlotSize < DestSize && "Unknown extension!");
1844   return DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT, Store, FIPtr, PtrInfo, SlotVT,
1845                         DestAlign);
1846 }
1847 
1848 SDValue SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
1849   SDLoc dl(Node);
1850   // Create a vector sized/aligned stack slot, store the value to element #0,
1851   // then load the whole vector back out.
1852   SDValue StackPtr = DAG.CreateStackTemporary(Node->getValueType(0));
1853 
1854   FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(StackPtr);
1855   int SPFI = StackPtrFI->getIndex();
1856 
1857   SDValue Ch = DAG.getTruncStore(
1858       DAG.getEntryNode(), dl, Node->getOperand(0), StackPtr,
1859       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI),
1860       Node->getValueType(0).getVectorElementType());
1861   return DAG.getLoad(
1862       Node->getValueType(0), dl, Ch, StackPtr,
1863       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI));
1864 }
1865 
1866 static bool
1867 ExpandBVWithShuffles(SDNode *Node, SelectionDAG &DAG,
1868                      const TargetLowering &TLI, SDValue &Res) {
1869   unsigned NumElems = Node->getNumOperands();
1870   SDLoc dl(Node);
1871   EVT VT = Node->getValueType(0);
1872 
1873   // Try to group the scalars into pairs, shuffle the pairs together, then
1874   // shuffle the pairs of pairs together, etc. until the vector has
1875   // been built. This will work only if all of the necessary shuffle masks
1876   // are legal.
1877 
1878   // We do this in two phases; first to check the legality of the shuffles,
1879   // and next, assuming that all shuffles are legal, to create the new nodes.
1880   for (int Phase = 0; Phase < 2; ++Phase) {
1881     SmallVector<std::pair<SDValue, SmallVector<int, 16>>, 16> IntermedVals,
1882                                                               NewIntermedVals;
1883     for (unsigned i = 0; i < NumElems; ++i) {
1884       SDValue V = Node->getOperand(i);
1885       if (V.isUndef())
1886         continue;
1887 
1888       SDValue Vec;
1889       if (Phase)
1890         Vec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, V);
1891       IntermedVals.push_back(std::make_pair(Vec, SmallVector<int, 16>(1, i)));
1892     }
1893 
1894     while (IntermedVals.size() > 2) {
1895       NewIntermedVals.clear();
1896       for (unsigned i = 0, e = (IntermedVals.size() & ~1u); i < e; i += 2) {
1897         // This vector and the next vector are shuffled together (simply to
1898         // append the one to the other).
1899         SmallVector<int, 16> ShuffleVec(NumElems, -1);
1900 
1901         SmallVector<int, 16> FinalIndices;
1902         FinalIndices.reserve(IntermedVals[i].second.size() +
1903                              IntermedVals[i+1].second.size());
1904 
1905         int k = 0;
1906         for (unsigned j = 0, f = IntermedVals[i].second.size(); j != f;
1907              ++j, ++k) {
1908           ShuffleVec[k] = j;
1909           FinalIndices.push_back(IntermedVals[i].second[j]);
1910         }
1911         for (unsigned j = 0, f = IntermedVals[i+1].second.size(); j != f;
1912              ++j, ++k) {
1913           ShuffleVec[k] = NumElems + j;
1914           FinalIndices.push_back(IntermedVals[i+1].second[j]);
1915         }
1916 
1917         SDValue Shuffle;
1918         if (Phase)
1919           Shuffle = DAG.getVectorShuffle(VT, dl, IntermedVals[i].first,
1920                                          IntermedVals[i+1].first,
1921                                          ShuffleVec);
1922         else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT))
1923           return false;
1924         NewIntermedVals.push_back(
1925             std::make_pair(Shuffle, std::move(FinalIndices)));
1926       }
1927 
1928       // If we had an odd number of defined values, then append the last
1929       // element to the array of new vectors.
1930       if ((IntermedVals.size() & 1) != 0)
1931         NewIntermedVals.push_back(IntermedVals.back());
1932 
1933       IntermedVals.swap(NewIntermedVals);
1934     }
1935 
1936     assert(IntermedVals.size() <= 2 && IntermedVals.size() > 0 &&
1937            "Invalid number of intermediate vectors");
1938     SDValue Vec1 = IntermedVals[0].first;
1939     SDValue Vec2;
1940     if (IntermedVals.size() > 1)
1941       Vec2 = IntermedVals[1].first;
1942     else if (Phase)
1943       Vec2 = DAG.getUNDEF(VT);
1944 
1945     SmallVector<int, 16> ShuffleVec(NumElems, -1);
1946     for (unsigned i = 0, e = IntermedVals[0].second.size(); i != e; ++i)
1947       ShuffleVec[IntermedVals[0].second[i]] = i;
1948     for (unsigned i = 0, e = IntermedVals[1].second.size(); i != e; ++i)
1949       ShuffleVec[IntermedVals[1].second[i]] = NumElems + i;
1950 
1951     if (Phase)
1952       Res = DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec);
1953     else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT))
1954       return false;
1955   }
1956 
1957   return true;
1958 }
1959 
1960 /// Expand a BUILD_VECTOR node on targets that don't
1961 /// support the operation, but do support the resultant vector type.
1962 SDValue SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
1963   unsigned NumElems = Node->getNumOperands();
1964   SDValue Value1, Value2;
1965   SDLoc dl(Node);
1966   EVT VT = Node->getValueType(0);
1967   EVT OpVT = Node->getOperand(0).getValueType();
1968   EVT EltVT = VT.getVectorElementType();
1969 
1970   // If the only non-undef value is the low element, turn this into a
1971   // SCALAR_TO_VECTOR node.  If this is { X, X, X, X }, determine X.
1972   bool isOnlyLowElement = true;
1973   bool MoreThanTwoValues = false;
1974   bool isConstant = true;
1975   for (unsigned i = 0; i < NumElems; ++i) {
1976     SDValue V = Node->getOperand(i);
1977     if (V.isUndef())
1978       continue;
1979     if (i > 0)
1980       isOnlyLowElement = false;
1981     if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
1982       isConstant = false;
1983 
1984     if (!Value1.getNode()) {
1985       Value1 = V;
1986     } else if (!Value2.getNode()) {
1987       if (V != Value1)
1988         Value2 = V;
1989     } else if (V != Value1 && V != Value2) {
1990       MoreThanTwoValues = true;
1991     }
1992   }
1993 
1994   if (!Value1.getNode())
1995     return DAG.getUNDEF(VT);
1996 
1997   if (isOnlyLowElement)
1998     return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Node->getOperand(0));
1999 
2000   // If all elements are constants, create a load from the constant pool.
2001   if (isConstant) {
2002     SmallVector<Constant*, 16> CV;
2003     for (unsigned i = 0, e = NumElems; i != e; ++i) {
2004       if (ConstantFPSDNode *V =
2005           dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
2006         CV.push_back(const_cast<ConstantFP *>(V->getConstantFPValue()));
2007       } else if (ConstantSDNode *V =
2008                  dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
2009         if (OpVT==EltVT)
2010           CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
2011         else {
2012           // If OpVT and EltVT don't match, EltVT is not legal and the
2013           // element values have been promoted/truncated earlier.  Undo this;
2014           // we don't want a v16i8 to become a v16i32 for example.
2015           const ConstantInt *CI = V->getConstantIntValue();
2016           CV.push_back(ConstantInt::get(EltVT.getTypeForEVT(*DAG.getContext()),
2017                                         CI->getZExtValue()));
2018         }
2019       } else {
2020         assert(Node->getOperand(i).isUndef());
2021         Type *OpNTy = EltVT.getTypeForEVT(*DAG.getContext());
2022         CV.push_back(UndefValue::get(OpNTy));
2023       }
2024     }
2025     Constant *CP = ConstantVector::get(CV);
2026     SDValue CPIdx =
2027         DAG.getConstantPool(CP, TLI.getPointerTy(DAG.getDataLayout()));
2028     Align Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlign();
2029     return DAG.getLoad(
2030         VT, dl, DAG.getEntryNode(), CPIdx,
2031         MachinePointerInfo::getConstantPool(DAG.getMachineFunction()),
2032         Alignment);
2033   }
2034 
2035   SmallSet<SDValue, 16> DefinedValues;
2036   for (unsigned i = 0; i < NumElems; ++i) {
2037     if (Node->getOperand(i).isUndef())
2038       continue;
2039     DefinedValues.insert(Node->getOperand(i));
2040   }
2041 
2042   if (TLI.shouldExpandBuildVectorWithShuffles(VT, DefinedValues.size())) {
2043     if (!MoreThanTwoValues) {
2044       SmallVector<int, 8> ShuffleVec(NumElems, -1);
2045       for (unsigned i = 0; i < NumElems; ++i) {
2046         SDValue V = Node->getOperand(i);
2047         if (V.isUndef())
2048           continue;
2049         ShuffleVec[i] = V == Value1 ? 0 : NumElems;
2050       }
2051       if (TLI.isShuffleMaskLegal(ShuffleVec, Node->getValueType(0))) {
2052         // Get the splatted value into the low element of a vector register.
2053         SDValue Vec1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value1);
2054         SDValue Vec2;
2055         if (Value2.getNode())
2056           Vec2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value2);
2057         else
2058           Vec2 = DAG.getUNDEF(VT);
2059 
2060         // Return shuffle(LowValVec, undef, <0,0,0,0>)
2061         return DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec);
2062       }
2063     } else {
2064       SDValue Res;
2065       if (ExpandBVWithShuffles(Node, DAG, TLI, Res))
2066         return Res;
2067     }
2068   }
2069 
2070   // Otherwise, we can't handle this case efficiently.
2071   return ExpandVectorBuildThroughStack(Node);
2072 }
2073 
2074 SDValue SelectionDAGLegalize::ExpandSPLAT_VECTOR(SDNode *Node) {
2075   SDLoc DL(Node);
2076   EVT VT = Node->getValueType(0);
2077   SDValue SplatVal = Node->getOperand(0);
2078 
2079   return DAG.getSplatBuildVector(VT, DL, SplatVal);
2080 }
2081 
2082 // Expand a node into a call to a libcall.  If the result value
2083 // does not fit into a register, return the lo part and set the hi part to the
2084 // by-reg argument.  If it does fit into a single register, return the result
2085 // and leave the Hi part unset.
2086 SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, SDNode *Node,
2087                                             bool isSigned) {
2088   TargetLowering::ArgListTy Args;
2089   TargetLowering::ArgListEntry Entry;
2090   for (const SDValue &Op : Node->op_values()) {
2091     EVT ArgVT = Op.getValueType();
2092     Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
2093     Entry.Node = Op;
2094     Entry.Ty = ArgTy;
2095     Entry.IsSExt = TLI.shouldSignExtendTypeInLibCall(ArgVT, isSigned);
2096     Entry.IsZExt = !TLI.shouldSignExtendTypeInLibCall(ArgVT, isSigned);
2097     Args.push_back(Entry);
2098   }
2099   SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2100                                          TLI.getPointerTy(DAG.getDataLayout()));
2101 
2102   EVT RetVT = Node->getValueType(0);
2103   Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
2104 
2105   // By default, the input chain to this libcall is the entry node of the
2106   // function. If the libcall is going to be emitted as a tail call then
2107   // TLI.isUsedByReturnOnly will change it to the right chain if the return
2108   // node which is being folded has a non-entry input chain.
2109   SDValue InChain = DAG.getEntryNode();
2110 
2111   // isTailCall may be true since the callee does not reference caller stack
2112   // frame. Check if it's in the right position and that the return types match.
2113   SDValue TCChain = InChain;
2114   const Function &F = DAG.getMachineFunction().getFunction();
2115   bool isTailCall =
2116       TLI.isInTailCallPosition(DAG, Node, TCChain) &&
2117       (RetTy == F.getReturnType() || F.getReturnType()->isVoidTy());
2118   if (isTailCall)
2119     InChain = TCChain;
2120 
2121   TargetLowering::CallLoweringInfo CLI(DAG);
2122   bool signExtend = TLI.shouldSignExtendTypeInLibCall(RetVT, isSigned);
2123   CLI.setDebugLoc(SDLoc(Node))
2124       .setChain(InChain)
2125       .setLibCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee,
2126                     std::move(Args))
2127       .setTailCall(isTailCall)
2128       .setSExtResult(signExtend)
2129       .setZExtResult(!signExtend)
2130       .setIsPostTypeLegalization(true);
2131 
2132   std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
2133 
2134   if (!CallInfo.second.getNode()) {
2135     LLVM_DEBUG(dbgs() << "Created tailcall: "; DAG.getRoot().dump(&DAG));
2136     // It's a tailcall, return the chain (which is the DAG root).
2137     return DAG.getRoot();
2138   }
2139 
2140   LLVM_DEBUG(dbgs() << "Created libcall: "; CallInfo.first.dump(&DAG));
2141   return CallInfo.first;
2142 }
2143 
2144 void SelectionDAGLegalize::ExpandFPLibCall(SDNode* Node,
2145                                            RTLIB::Libcall Call_F32,
2146                                            RTLIB::Libcall Call_F64,
2147                                            RTLIB::Libcall Call_F80,
2148                                            RTLIB::Libcall Call_F128,
2149                                            RTLIB::Libcall Call_PPCF128,
2150                                            SmallVectorImpl<SDValue> &Results) {
2151   RTLIB::Libcall LC;
2152   switch (Node->getSimpleValueType(0).SimpleTy) {
2153   default: llvm_unreachable("Unexpected request for libcall!");
2154   case MVT::f32: LC = Call_F32; break;
2155   case MVT::f64: LC = Call_F64; break;
2156   case MVT::f80: LC = Call_F80; break;
2157   case MVT::f128: LC = Call_F128; break;
2158   case MVT::ppcf128: LC = Call_PPCF128; break;
2159   }
2160 
2161   if (Node->isStrictFPOpcode()) {
2162     EVT RetVT = Node->getValueType(0);
2163     SmallVector<SDValue, 4> Ops(Node->op_begin() + 1, Node->op_end());
2164     TargetLowering::MakeLibCallOptions CallOptions;
2165     // FIXME: This doesn't support tail calls.
2166     std::pair<SDValue, SDValue> Tmp = TLI.makeLibCall(DAG, LC, RetVT,
2167                                                       Ops, CallOptions,
2168                                                       SDLoc(Node),
2169                                                       Node->getOperand(0));
2170     Results.push_back(Tmp.first);
2171     Results.push_back(Tmp.second);
2172   } else {
2173     SDValue Tmp = ExpandLibCall(LC, Node, false);
2174     Results.push_back(Tmp);
2175   }
2176 }
2177 
2178 SDValue SelectionDAGLegalize::ExpandIntLibCall(SDNode* Node, bool isSigned,
2179                                                RTLIB::Libcall Call_I8,
2180                                                RTLIB::Libcall Call_I16,
2181                                                RTLIB::Libcall Call_I32,
2182                                                RTLIB::Libcall Call_I64,
2183                                                RTLIB::Libcall Call_I128) {
2184   RTLIB::Libcall LC;
2185   switch (Node->getSimpleValueType(0).SimpleTy) {
2186   default: llvm_unreachable("Unexpected request for libcall!");
2187   case MVT::i8:   LC = Call_I8; break;
2188   case MVT::i16:  LC = Call_I16; break;
2189   case MVT::i32:  LC = Call_I32; break;
2190   case MVT::i64:  LC = Call_I64; break;
2191   case MVT::i128: LC = Call_I128; break;
2192   }
2193   return ExpandLibCall(LC, Node, isSigned);
2194 }
2195 
2196 /// Expand the node to a libcall based on first argument type (for instance
2197 /// lround and its variant).
2198 void SelectionDAGLegalize::ExpandArgFPLibCall(SDNode* Node,
2199                                             RTLIB::Libcall Call_F32,
2200                                             RTLIB::Libcall Call_F64,
2201                                             RTLIB::Libcall Call_F80,
2202                                             RTLIB::Libcall Call_F128,
2203                                             RTLIB::Libcall Call_PPCF128,
2204                                             SmallVectorImpl<SDValue> &Results) {
2205   EVT InVT = Node->getOperand(Node->isStrictFPOpcode() ? 1 : 0).getValueType();
2206 
2207   RTLIB::Libcall LC;
2208   switch (InVT.getSimpleVT().SimpleTy) {
2209   default: llvm_unreachable("Unexpected request for libcall!");
2210   case MVT::f32:     LC = Call_F32; break;
2211   case MVT::f64:     LC = Call_F64; break;
2212   case MVT::f80:     LC = Call_F80; break;
2213   case MVT::f128:    LC = Call_F128; break;
2214   case MVT::ppcf128: LC = Call_PPCF128; break;
2215   }
2216 
2217   if (Node->isStrictFPOpcode()) {
2218     EVT RetVT = Node->getValueType(0);
2219     SmallVector<SDValue, 4> Ops(Node->op_begin() + 1, Node->op_end());
2220     TargetLowering::MakeLibCallOptions CallOptions;
2221     // FIXME: This doesn't support tail calls.
2222     std::pair<SDValue, SDValue> Tmp = TLI.makeLibCall(DAG, LC, RetVT,
2223                                                       Ops, CallOptions,
2224                                                       SDLoc(Node),
2225                                                       Node->getOperand(0));
2226     Results.push_back(Tmp.first);
2227     Results.push_back(Tmp.second);
2228   } else {
2229     SDValue Tmp = ExpandLibCall(LC, Node, false);
2230     Results.push_back(Tmp);
2231   }
2232 }
2233 
2234 /// Issue libcalls to __{u}divmod to compute div / rem pairs.
2235 void
2236 SelectionDAGLegalize::ExpandDivRemLibCall(SDNode *Node,
2237                                           SmallVectorImpl<SDValue> &Results) {
2238   unsigned Opcode = Node->getOpcode();
2239   bool isSigned = Opcode == ISD::SDIVREM;
2240 
2241   RTLIB::Libcall LC;
2242   switch (Node->getSimpleValueType(0).SimpleTy) {
2243   default: llvm_unreachable("Unexpected request for libcall!");
2244   case MVT::i8:   LC= isSigned ? RTLIB::SDIVREM_I8  : RTLIB::UDIVREM_I8;  break;
2245   case MVT::i16:  LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2246   case MVT::i32:  LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2247   case MVT::i64:  LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2248   case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
2249   }
2250 
2251   // The input chain to this libcall is the entry node of the function.
2252   // Legalizing the call will automatically add the previous call to the
2253   // dependence.
2254   SDValue InChain = DAG.getEntryNode();
2255 
2256   EVT RetVT = Node->getValueType(0);
2257   Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
2258 
2259   TargetLowering::ArgListTy Args;
2260   TargetLowering::ArgListEntry Entry;
2261   for (const SDValue &Op : Node->op_values()) {
2262     EVT ArgVT = Op.getValueType();
2263     Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
2264     Entry.Node = Op;
2265     Entry.Ty = ArgTy;
2266     Entry.IsSExt = isSigned;
2267     Entry.IsZExt = !isSigned;
2268     Args.push_back(Entry);
2269   }
2270 
2271   // Also pass the return address of the remainder.
2272   SDValue FIPtr = DAG.CreateStackTemporary(RetVT);
2273   Entry.Node = FIPtr;
2274   Entry.Ty = RetTy->getPointerTo();
2275   Entry.IsSExt = isSigned;
2276   Entry.IsZExt = !isSigned;
2277   Args.push_back(Entry);
2278 
2279   SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2280                                          TLI.getPointerTy(DAG.getDataLayout()));
2281 
2282   SDLoc dl(Node);
2283   TargetLowering::CallLoweringInfo CLI(DAG);
2284   CLI.setDebugLoc(dl)
2285       .setChain(InChain)
2286       .setLibCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee,
2287                     std::move(Args))
2288       .setSExtResult(isSigned)
2289       .setZExtResult(!isSigned);
2290 
2291   std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
2292 
2293   // Remainder is loaded back from the stack frame.
2294   SDValue Rem =
2295       DAG.getLoad(RetVT, dl, CallInfo.second, FIPtr, MachinePointerInfo());
2296   Results.push_back(CallInfo.first);
2297   Results.push_back(Rem);
2298 }
2299 
2300 /// Return true if sincos libcall is available.
2301 static bool isSinCosLibcallAvailable(SDNode *Node, const TargetLowering &TLI) {
2302   RTLIB::Libcall LC;
2303   switch (Node->getSimpleValueType(0).SimpleTy) {
2304   default: llvm_unreachable("Unexpected request for libcall!");
2305   case MVT::f32:     LC = RTLIB::SINCOS_F32; break;
2306   case MVT::f64:     LC = RTLIB::SINCOS_F64; break;
2307   case MVT::f80:     LC = RTLIB::SINCOS_F80; break;
2308   case MVT::f128:    LC = RTLIB::SINCOS_F128; break;
2309   case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2310   }
2311   return TLI.getLibcallName(LC) != nullptr;
2312 }
2313 
2314 /// Only issue sincos libcall if both sin and cos are needed.
2315 static bool useSinCos(SDNode *Node) {
2316   unsigned OtherOpcode = Node->getOpcode() == ISD::FSIN
2317     ? ISD::FCOS : ISD::FSIN;
2318 
2319   SDValue Op0 = Node->getOperand(0);
2320   for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2321        UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2322     SDNode *User = *UI;
2323     if (User == Node)
2324       continue;
2325     // The other user might have been turned into sincos already.
2326     if (User->getOpcode() == OtherOpcode || User->getOpcode() == ISD::FSINCOS)
2327       return true;
2328   }
2329   return false;
2330 }
2331 
2332 /// Issue libcalls to sincos to compute sin / cos pairs.
2333 void
2334 SelectionDAGLegalize::ExpandSinCosLibCall(SDNode *Node,
2335                                           SmallVectorImpl<SDValue> &Results) {
2336   RTLIB::Libcall LC;
2337   switch (Node->getSimpleValueType(0).SimpleTy) {
2338   default: llvm_unreachable("Unexpected request for libcall!");
2339   case MVT::f32:     LC = RTLIB::SINCOS_F32; break;
2340   case MVT::f64:     LC = RTLIB::SINCOS_F64; break;
2341   case MVT::f80:     LC = RTLIB::SINCOS_F80; break;
2342   case MVT::f128:    LC = RTLIB::SINCOS_F128; break;
2343   case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2344   }
2345 
2346   // The input chain to this libcall is the entry node of the function.
2347   // Legalizing the call will automatically add the previous call to the
2348   // dependence.
2349   SDValue InChain = DAG.getEntryNode();
2350 
2351   EVT RetVT = Node->getValueType(0);
2352   Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
2353 
2354   TargetLowering::ArgListTy Args;
2355   TargetLowering::ArgListEntry Entry;
2356 
2357   // Pass the argument.
2358   Entry.Node = Node->getOperand(0);
2359   Entry.Ty = RetTy;
2360   Entry.IsSExt = false;
2361   Entry.IsZExt = false;
2362   Args.push_back(Entry);
2363 
2364   // Pass the return address of sin.
2365   SDValue SinPtr = DAG.CreateStackTemporary(RetVT);
2366   Entry.Node = SinPtr;
2367   Entry.Ty = RetTy->getPointerTo();
2368   Entry.IsSExt = false;
2369   Entry.IsZExt = false;
2370   Args.push_back(Entry);
2371 
2372   // Also pass the return address of the cos.
2373   SDValue CosPtr = DAG.CreateStackTemporary(RetVT);
2374   Entry.Node = CosPtr;
2375   Entry.Ty = RetTy->getPointerTo();
2376   Entry.IsSExt = false;
2377   Entry.IsZExt = false;
2378   Args.push_back(Entry);
2379 
2380   SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2381                                          TLI.getPointerTy(DAG.getDataLayout()));
2382 
2383   SDLoc dl(Node);
2384   TargetLowering::CallLoweringInfo CLI(DAG);
2385   CLI.setDebugLoc(dl).setChain(InChain).setLibCallee(
2386       TLI.getLibcallCallingConv(LC), Type::getVoidTy(*DAG.getContext()), Callee,
2387       std::move(Args));
2388 
2389   std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
2390 
2391   Results.push_back(
2392       DAG.getLoad(RetVT, dl, CallInfo.second, SinPtr, MachinePointerInfo()));
2393   Results.push_back(
2394       DAG.getLoad(RetVT, dl, CallInfo.second, CosPtr, MachinePointerInfo()));
2395 }
2396 
2397 /// This function is responsible for legalizing a
2398 /// INT_TO_FP operation of the specified operand when the target requests that
2399 /// we expand it.  At this point, we know that the result and operand types are
2400 /// legal for the target.
2401 SDValue SelectionDAGLegalize::ExpandLegalINT_TO_FP(SDNode *Node,
2402                                                    SDValue &Chain) {
2403   bool isSigned = (Node->getOpcode() == ISD::STRICT_SINT_TO_FP ||
2404                    Node->getOpcode() == ISD::SINT_TO_FP);
2405   EVT DestVT = Node->getValueType(0);
2406   SDLoc dl(Node);
2407   unsigned OpNo = Node->isStrictFPOpcode() ? 1 : 0;
2408   SDValue Op0 = Node->getOperand(OpNo);
2409   EVT SrcVT = Op0.getValueType();
2410 
2411   // TODO: Should any fast-math-flags be set for the created nodes?
2412   LLVM_DEBUG(dbgs() << "Legalizing INT_TO_FP\n");
2413   if (SrcVT == MVT::i32 && TLI.isTypeLegal(MVT::f64)) {
2414     LLVM_DEBUG(dbgs() << "32-bit [signed|unsigned] integer to float/double "
2415                          "expansion\n");
2416 
2417     // Get the stack frame index of a 8 byte buffer.
2418     SDValue StackSlot = DAG.CreateStackTemporary(MVT::f64);
2419 
2420     SDValue Lo = Op0;
2421     // if signed map to unsigned space
2422     if (isSigned) {
2423       // Invert sign bit (signed to unsigned mapping).
2424       Lo = DAG.getNode(ISD::XOR, dl, MVT::i32, Lo,
2425                        DAG.getConstant(0x80000000u, dl, MVT::i32));
2426     }
2427     // Initial hi portion of constructed double.
2428     SDValue Hi = DAG.getConstant(0x43300000u, dl, MVT::i32);
2429 
2430     // If this a big endian target, swap the lo and high data.
2431     if (DAG.getDataLayout().isBigEndian())
2432       std::swap(Lo, Hi);
2433 
2434     SDValue MemChain = DAG.getEntryNode();
2435 
2436     // Store the lo of the constructed double.
2437     SDValue Store1 = DAG.getStore(MemChain, dl, Lo, StackSlot,
2438                                   MachinePointerInfo());
2439     // Store the hi of the constructed double.
2440     SDValue HiPtr = DAG.getMemBasePlusOffset(StackSlot, TypeSize::Fixed(4), dl);
2441     SDValue Store2 =
2442         DAG.getStore(MemChain, dl, Hi, HiPtr, MachinePointerInfo());
2443     MemChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Store1, Store2);
2444 
2445     // load the constructed double
2446     SDValue Load =
2447         DAG.getLoad(MVT::f64, dl, MemChain, StackSlot, MachinePointerInfo());
2448     // FP constant to bias correct the final result
2449     SDValue Bias = DAG.getConstantFP(isSigned ?
2450                                      BitsToDouble(0x4330000080000000ULL) :
2451                                      BitsToDouble(0x4330000000000000ULL),
2452                                      dl, MVT::f64);
2453     // Subtract the bias and get the final result.
2454     SDValue Sub;
2455     SDValue Result;
2456     if (Node->isStrictFPOpcode()) {
2457       Sub = DAG.getNode(ISD::STRICT_FSUB, dl, {MVT::f64, MVT::Other},
2458                         {Node->getOperand(0), Load, Bias});
2459       Chain = Sub.getValue(1);
2460       if (DestVT != Sub.getValueType()) {
2461         std::pair<SDValue, SDValue> ResultPair;
2462         ResultPair =
2463             DAG.getStrictFPExtendOrRound(Sub, Chain, dl, DestVT);
2464         Result = ResultPair.first;
2465         Chain = ResultPair.second;
2466       }
2467       else
2468         Result = Sub;
2469     } else {
2470       Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Load, Bias);
2471       Result = DAG.getFPExtendOrRound(Sub, dl, DestVT);
2472     }
2473     return Result;
2474   }
2475   // Code below here assumes !isSigned without checking again.
2476   assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
2477 
2478   // TODO: Generalize this for use with other types.
2479   if (((SrcVT == MVT::i32 || SrcVT == MVT::i64) && DestVT == MVT::f32) ||
2480       (SrcVT == MVT::i64 && DestVT == MVT::f64)) {
2481     LLVM_DEBUG(dbgs() << "Converting unsigned i32/i64 to f32/f64\n");
2482     // For unsigned conversions, convert them to signed conversions using the
2483     // algorithm from the x86_64 __floatundisf in compiler_rt. That method
2484     // should be valid for i32->f32 as well.
2485 
2486     // More generally this transform should be valid if there are 3 more bits
2487     // in the integer type than the significand. Rounding uses the first bit
2488     // after the width of the significand and the OR of all bits after that. So
2489     // we need to be able to OR the shifted out bit into one of the bits that
2490     // participate in the OR.
2491 
2492     // TODO: This really should be implemented using a branch rather than a
2493     // select.  We happen to get lucky and machinesink does the right
2494     // thing most of the time.  This would be a good candidate for a
2495     // pseudo-op, or, even better, for whole-function isel.
2496     EVT SetCCVT = getSetCCResultType(SrcVT);
2497 
2498     SDValue SignBitTest = DAG.getSetCC(
2499         dl, SetCCVT, Op0, DAG.getConstant(0, dl, SrcVT), ISD::SETLT);
2500 
2501     EVT ShiftVT = TLI.getShiftAmountTy(SrcVT, DAG.getDataLayout());
2502     SDValue ShiftConst = DAG.getConstant(1, dl, ShiftVT);
2503     SDValue Shr = DAG.getNode(ISD::SRL, dl, SrcVT, Op0, ShiftConst);
2504     SDValue AndConst = DAG.getConstant(1, dl, SrcVT);
2505     SDValue And = DAG.getNode(ISD::AND, dl, SrcVT, Op0, AndConst);
2506     SDValue Or = DAG.getNode(ISD::OR, dl, SrcVT, And, Shr);
2507 
2508     SDValue Slow, Fast;
2509     if (Node->isStrictFPOpcode()) {
2510       // In strict mode, we must avoid spurious exceptions, and therefore
2511       // must make sure to only emit a single STRICT_SINT_TO_FP.
2512       SDValue InCvt = DAG.getSelect(dl, SrcVT, SignBitTest, Or, Op0);
2513       Fast = DAG.getNode(ISD::STRICT_SINT_TO_FP, dl, { DestVT, MVT::Other },
2514                          { Node->getOperand(0), InCvt });
2515       Slow = DAG.getNode(ISD::STRICT_FADD, dl, { DestVT, MVT::Other },
2516                          { Fast.getValue(1), Fast, Fast });
2517       Chain = Slow.getValue(1);
2518       // The STRICT_SINT_TO_FP inherits the exception mode from the
2519       // incoming STRICT_UINT_TO_FP node; the STRICT_FADD node can
2520       // never raise any exception.
2521       SDNodeFlags Flags;
2522       Flags.setNoFPExcept(Node->getFlags().hasNoFPExcept());
2523       Fast->setFlags(Flags);
2524       Flags.setNoFPExcept(true);
2525       Slow->setFlags(Flags);
2526     } else {
2527       SDValue SignCvt = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Or);
2528       Slow = DAG.getNode(ISD::FADD, dl, DestVT, SignCvt, SignCvt);
2529       Fast = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0);
2530     }
2531 
2532     return DAG.getSelect(dl, DestVT, SignBitTest, Slow, Fast);
2533   }
2534 
2535   // The following optimization is valid only if every value in SrcVT (when
2536   // treated as signed) is representable in DestVT.  Check that the mantissa
2537   // size of DestVT is >= than the number of bits in SrcVT -1.
2538   assert(APFloat::semanticsPrecision(DAG.EVTToAPFloatSemantics(DestVT)) >=
2539              SrcVT.getSizeInBits() - 1 &&
2540          "Cannot perform lossless SINT_TO_FP!");
2541 
2542   SDValue Tmp1;
2543   if (Node->isStrictFPOpcode()) {
2544     Tmp1 = DAG.getNode(ISD::STRICT_SINT_TO_FP, dl, { DestVT, MVT::Other },
2545                        { Node->getOperand(0), Op0 });
2546   } else
2547     Tmp1 = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0);
2548 
2549   SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(SrcVT), Op0,
2550                                  DAG.getConstant(0, dl, SrcVT), ISD::SETLT);
2551   SDValue Zero = DAG.getIntPtrConstant(0, dl),
2552           Four = DAG.getIntPtrConstant(4, dl);
2553   SDValue CstOffset = DAG.getSelect(dl, Zero.getValueType(),
2554                                     SignSet, Four, Zero);
2555 
2556   // If the sign bit of the integer is set, the large number will be treated
2557   // as a negative number.  To counteract this, the dynamic code adds an
2558   // offset depending on the data type.
2559   uint64_t FF;
2560   switch (SrcVT.getSimpleVT().SimpleTy) {
2561   default: llvm_unreachable("Unsupported integer type!");
2562   case MVT::i8 : FF = 0x43800000ULL; break;  // 2^8  (as a float)
2563   case MVT::i16: FF = 0x47800000ULL; break;  // 2^16 (as a float)
2564   case MVT::i32: FF = 0x4F800000ULL; break;  // 2^32 (as a float)
2565   case MVT::i64: FF = 0x5F800000ULL; break;  // 2^64 (as a float)
2566   }
2567   if (DAG.getDataLayout().isLittleEndian())
2568     FF <<= 32;
2569   Constant *FudgeFactor = ConstantInt::get(
2570                                        Type::getInt64Ty(*DAG.getContext()), FF);
2571 
2572   SDValue CPIdx =
2573       DAG.getConstantPool(FudgeFactor, TLI.getPointerTy(DAG.getDataLayout()));
2574   Align Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlign();
2575   CPIdx = DAG.getNode(ISD::ADD, dl, CPIdx.getValueType(), CPIdx, CstOffset);
2576   Alignment = commonAlignment(Alignment, 4);
2577   SDValue FudgeInReg;
2578   if (DestVT == MVT::f32)
2579     FudgeInReg = DAG.getLoad(
2580         MVT::f32, dl, DAG.getEntryNode(), CPIdx,
2581         MachinePointerInfo::getConstantPool(DAG.getMachineFunction()),
2582         Alignment);
2583   else {
2584     SDValue Load = DAG.getExtLoad(
2585         ISD::EXTLOAD, dl, DestVT, DAG.getEntryNode(), CPIdx,
2586         MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), MVT::f32,
2587         Alignment);
2588     HandleSDNode Handle(Load);
2589     LegalizeOp(Load.getNode());
2590     FudgeInReg = Handle.getValue();
2591   }
2592 
2593   if (Node->isStrictFPOpcode()) {
2594     SDValue Result = DAG.getNode(ISD::STRICT_FADD, dl, { DestVT, MVT::Other },
2595                                  { Tmp1.getValue(1), Tmp1, FudgeInReg });
2596     Chain = Result.getValue(1);
2597     return Result;
2598   }
2599 
2600   return DAG.getNode(ISD::FADD, dl, DestVT, Tmp1, FudgeInReg);
2601 }
2602 
2603 /// This function is responsible for legalizing a
2604 /// *INT_TO_FP operation of the specified operand when the target requests that
2605 /// we promote it.  At this point, we know that the result and operand types are
2606 /// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
2607 /// operation that takes a larger input.
2608 void SelectionDAGLegalize::PromoteLegalINT_TO_FP(
2609     SDNode *N, const SDLoc &dl, SmallVectorImpl<SDValue> &Results) {
2610   bool IsStrict = N->isStrictFPOpcode();
2611   bool IsSigned = N->getOpcode() == ISD::SINT_TO_FP ||
2612                   N->getOpcode() == ISD::STRICT_SINT_TO_FP;
2613   EVT DestVT = N->getValueType(0);
2614   SDValue LegalOp = N->getOperand(IsStrict ? 1 : 0);
2615   unsigned UIntOp = IsStrict ? ISD::STRICT_UINT_TO_FP : ISD::UINT_TO_FP;
2616   unsigned SIntOp = IsStrict ? ISD::STRICT_SINT_TO_FP : ISD::SINT_TO_FP;
2617 
2618   // First step, figure out the appropriate *INT_TO_FP operation to use.
2619   EVT NewInTy = LegalOp.getValueType();
2620 
2621   unsigned OpToUse = 0;
2622 
2623   // Scan for the appropriate larger type to use.
2624   while (true) {
2625     NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT().SimpleTy+1);
2626     assert(NewInTy.isInteger() && "Ran out of possibilities!");
2627 
2628     // If the target supports SINT_TO_FP of this type, use it.
2629     if (TLI.isOperationLegalOrCustom(SIntOp, NewInTy)) {
2630       OpToUse = SIntOp;
2631       break;
2632     }
2633     if (IsSigned)
2634       continue;
2635 
2636     // If the target supports UINT_TO_FP of this type, use it.
2637     if (TLI.isOperationLegalOrCustom(UIntOp, NewInTy)) {
2638       OpToUse = UIntOp;
2639       break;
2640     }
2641 
2642     // Otherwise, try a larger type.
2643   }
2644 
2645   // Okay, we found the operation and type to use.  Zero extend our input to the
2646   // desired type then run the operation on it.
2647   if (IsStrict) {
2648     SDValue Res =
2649         DAG.getNode(OpToUse, dl, {DestVT, MVT::Other},
2650                     {N->getOperand(0),
2651                      DAG.getNode(IsSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
2652                                  dl, NewInTy, LegalOp)});
2653     Results.push_back(Res);
2654     Results.push_back(Res.getValue(1));
2655     return;
2656   }
2657 
2658   Results.push_back(
2659       DAG.getNode(OpToUse, dl, DestVT,
2660                   DAG.getNode(IsSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
2661                               dl, NewInTy, LegalOp)));
2662 }
2663 
2664 /// This function is responsible for legalizing a
2665 /// FP_TO_*INT operation of the specified operand when the target requests that
2666 /// we promote it.  At this point, we know that the result and operand types are
2667 /// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
2668 /// operation that returns a larger result.
2669 void SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDNode *N, const SDLoc &dl,
2670                                                  SmallVectorImpl<SDValue> &Results) {
2671   bool IsStrict = N->isStrictFPOpcode();
2672   bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT ||
2673                   N->getOpcode() == ISD::STRICT_FP_TO_SINT;
2674   EVT DestVT = N->getValueType(0);
2675   SDValue LegalOp = N->getOperand(IsStrict ? 1 : 0);
2676   // First step, figure out the appropriate FP_TO*INT operation to use.
2677   EVT NewOutTy = DestVT;
2678 
2679   unsigned OpToUse = 0;
2680 
2681   // Scan for the appropriate larger type to use.
2682   while (true) {
2683     NewOutTy = (MVT::SimpleValueType)(NewOutTy.getSimpleVT().SimpleTy+1);
2684     assert(NewOutTy.isInteger() && "Ran out of possibilities!");
2685 
2686     // A larger signed type can hold all unsigned values of the requested type,
2687     // so using FP_TO_SINT is valid
2688     OpToUse = IsStrict ? ISD::STRICT_FP_TO_SINT : ISD::FP_TO_SINT;
2689     if (TLI.isOperationLegalOrCustom(OpToUse, NewOutTy))
2690       break;
2691 
2692     // However, if the value may be < 0.0, we *must* use some FP_TO_SINT.
2693     OpToUse = IsStrict ? ISD::STRICT_FP_TO_UINT : ISD::FP_TO_UINT;
2694     if (!IsSigned && TLI.isOperationLegalOrCustom(OpToUse, NewOutTy))
2695       break;
2696 
2697     // Otherwise, try a larger type.
2698   }
2699 
2700   // Okay, we found the operation and type to use.
2701   SDValue Operation;
2702   if (IsStrict) {
2703     SDVTList VTs = DAG.getVTList(NewOutTy, MVT::Other);
2704     Operation = DAG.getNode(OpToUse, dl, VTs, N->getOperand(0), LegalOp);
2705   } else
2706     Operation = DAG.getNode(OpToUse, dl, NewOutTy, LegalOp);
2707 
2708   // Truncate the result of the extended FP_TO_*INT operation to the desired
2709   // size.
2710   SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, DestVT, Operation);
2711   Results.push_back(Trunc);
2712   if (IsStrict)
2713     Results.push_back(Operation.getValue(1));
2714 }
2715 
2716 /// Legalize a BITREVERSE scalar/vector operation as a series of mask + shifts.
2717 SDValue SelectionDAGLegalize::ExpandBITREVERSE(SDValue Op, const SDLoc &dl) {
2718   EVT VT = Op.getValueType();
2719   EVT SHVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
2720   unsigned Sz = VT.getScalarSizeInBits();
2721 
2722   SDValue Tmp, Tmp2, Tmp3;
2723 
2724   // If we can, perform BSWAP first and then the mask+swap the i4, then i2
2725   // and finally the i1 pairs.
2726   // TODO: We can easily support i4/i2 legal types if any target ever does.
2727   if (Sz >= 8 && isPowerOf2_32(Sz)) {
2728     // Create the masks - repeating the pattern every byte.
2729     APInt MaskHi4 = APInt::getSplat(Sz, APInt(8, 0xF0));
2730     APInt MaskHi2 = APInt::getSplat(Sz, APInt(8, 0xCC));
2731     APInt MaskHi1 = APInt::getSplat(Sz, APInt(8, 0xAA));
2732     APInt MaskLo4 = APInt::getSplat(Sz, APInt(8, 0x0F));
2733     APInt MaskLo2 = APInt::getSplat(Sz, APInt(8, 0x33));
2734     APInt MaskLo1 = APInt::getSplat(Sz, APInt(8, 0x55));
2735 
2736     // BSWAP if the type is wider than a single byte.
2737     Tmp = (Sz > 8 ? DAG.getNode(ISD::BSWAP, dl, VT, Op) : Op);
2738 
2739     // swap i4: ((V & 0xF0) >> 4) | ((V & 0x0F) << 4)
2740     Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskHi4, dl, VT));
2741     Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskLo4, dl, VT));
2742     Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Tmp2, DAG.getConstant(4, dl, SHVT));
2743     Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Tmp3, DAG.getConstant(4, dl, SHVT));
2744     Tmp = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
2745 
2746     // swap i2: ((V & 0xCC) >> 2) | ((V & 0x33) << 2)
2747     Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskHi2, dl, VT));
2748     Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskLo2, dl, VT));
2749     Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Tmp2, DAG.getConstant(2, dl, SHVT));
2750     Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Tmp3, DAG.getConstant(2, dl, SHVT));
2751     Tmp = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
2752 
2753     // swap i1: ((V & 0xAA) >> 1) | ((V & 0x55) << 1)
2754     Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskHi1, dl, VT));
2755     Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp, DAG.getConstant(MaskLo1, dl, VT));
2756     Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Tmp2, DAG.getConstant(1, dl, SHVT));
2757     Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Tmp3, DAG.getConstant(1, dl, SHVT));
2758     Tmp = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
2759     return Tmp;
2760   }
2761 
2762   Tmp = DAG.getConstant(0, dl, VT);
2763   for (unsigned I = 0, J = Sz-1; I < Sz; ++I, --J) {
2764     if (I < J)
2765       Tmp2 =
2766           DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(J - I, dl, SHVT));
2767     else
2768       Tmp2 =
2769           DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(I - J, dl, SHVT));
2770 
2771     APInt Shift(Sz, 1);
2772     Shift <<= J;
2773     Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(Shift, dl, VT));
2774     Tmp = DAG.getNode(ISD::OR, dl, VT, Tmp, Tmp2);
2775   }
2776 
2777   return Tmp;
2778 }
2779 
2780 /// Open code the operations for BSWAP of the specified operation.
2781 SDValue SelectionDAGLegalize::ExpandBSWAP(SDValue Op, const SDLoc &dl) {
2782   EVT VT = Op.getValueType();
2783   EVT SHVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
2784   SDValue Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
2785   switch (VT.getSimpleVT().getScalarType().SimpleTy) {
2786   default: llvm_unreachable("Unhandled Expand type in BSWAP!");
2787   case MVT::i16:
2788     // Use a rotate by 8. This can be further expanded if necessary.
2789     return DAG.getNode(ISD::ROTL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2790   case MVT::i32:
2791     Tmp4 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2792     Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2793     Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2794     Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2795     Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3,
2796                        DAG.getConstant(0xFF0000, dl, VT));
2797     Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(0xFF00, dl, VT));
2798     Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2799     Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2800     return DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
2801   case MVT::i64:
2802     Tmp8 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(56, dl, SHVT));
2803     Tmp7 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(40, dl, SHVT));
2804     Tmp6 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2805     Tmp5 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2806     Tmp4 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2807     Tmp3 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2808     Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(40, dl, SHVT));
2809     Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(56, dl, SHVT));
2810     Tmp7 = DAG.getNode(ISD::AND, dl, VT, Tmp7,
2811                        DAG.getConstant(255ULL<<48, dl, VT));
2812     Tmp6 = DAG.getNode(ISD::AND, dl, VT, Tmp6,
2813                        DAG.getConstant(255ULL<<40, dl, VT));
2814     Tmp5 = DAG.getNode(ISD::AND, dl, VT, Tmp5,
2815                        DAG.getConstant(255ULL<<32, dl, VT));
2816     Tmp4 = DAG.getNode(ISD::AND, dl, VT, Tmp4,
2817                        DAG.getConstant(255ULL<<24, dl, VT));
2818     Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3,
2819                        DAG.getConstant(255ULL<<16, dl, VT));
2820     Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2,
2821                        DAG.getConstant(255ULL<<8 , dl, VT));
2822     Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp7);
2823     Tmp6 = DAG.getNode(ISD::OR, dl, VT, Tmp6, Tmp5);
2824     Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2825     Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2826     Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp6);
2827     Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
2828     return DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp4);
2829   }
2830 }
2831 
2832 /// Open code the operations for PARITY of the specified operation.
2833 SDValue SelectionDAGLegalize::ExpandPARITY(SDValue Op, const SDLoc &dl) {
2834   EVT VT = Op.getValueType();
2835   EVT ShVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
2836   unsigned Sz = VT.getScalarSizeInBits();
2837 
2838   // If CTPOP is legal, use it. Otherwise use shifts and xor.
2839   SDValue Result;
2840   if (TLI.isOperationLegal(ISD::CTPOP, VT)) {
2841     Result = DAG.getNode(ISD::CTPOP, dl, VT, Op);
2842   } else {
2843     Result = Op;
2844     for (unsigned i = Log2_32_Ceil(Sz); i != 0;) {
2845       SDValue Shift = DAG.getNode(ISD::SRL, dl, VT, Result,
2846                                   DAG.getConstant(1ULL << (--i), dl, ShVT));
2847       Result = DAG.getNode(ISD::XOR, dl, VT, Result, Shift);
2848     }
2849   }
2850 
2851   return DAG.getNode(ISD::AND, dl, VT, Result, DAG.getConstant(1, dl, VT));
2852 }
2853 
2854 bool SelectionDAGLegalize::ExpandNode(SDNode *Node) {
2855   LLVM_DEBUG(dbgs() << "Trying to expand node\n");
2856   SmallVector<SDValue, 8> Results;
2857   SDLoc dl(Node);
2858   SDValue Tmp1, Tmp2, Tmp3, Tmp4;
2859   bool NeedInvert;
2860   switch (Node->getOpcode()) {
2861   case ISD::ABS:
2862     if (TLI.expandABS(Node, Tmp1, DAG))
2863       Results.push_back(Tmp1);
2864     break;
2865   case ISD::CTPOP:
2866     if (TLI.expandCTPOP(Node, Tmp1, DAG))
2867       Results.push_back(Tmp1);
2868     break;
2869   case ISD::CTLZ:
2870   case ISD::CTLZ_ZERO_UNDEF:
2871     if (TLI.expandCTLZ(Node, Tmp1, DAG))
2872       Results.push_back(Tmp1);
2873     break;
2874   case ISD::CTTZ:
2875   case ISD::CTTZ_ZERO_UNDEF:
2876     if (TLI.expandCTTZ(Node, Tmp1, DAG))
2877       Results.push_back(Tmp1);
2878     break;
2879   case ISD::BITREVERSE:
2880     Results.push_back(ExpandBITREVERSE(Node->getOperand(0), dl));
2881     break;
2882   case ISD::BSWAP:
2883     Results.push_back(ExpandBSWAP(Node->getOperand(0), dl));
2884     break;
2885   case ISD::PARITY:
2886     Results.push_back(ExpandPARITY(Node->getOperand(0), dl));
2887     break;
2888   case ISD::FRAMEADDR:
2889   case ISD::RETURNADDR:
2890   case ISD::FRAME_TO_ARGS_OFFSET:
2891     Results.push_back(DAG.getConstant(0, dl, Node->getValueType(0)));
2892     break;
2893   case ISD::EH_DWARF_CFA: {
2894     SDValue CfaArg = DAG.getSExtOrTrunc(Node->getOperand(0), dl,
2895                                         TLI.getPointerTy(DAG.getDataLayout()));
2896     SDValue Offset = DAG.getNode(ISD::ADD, dl,
2897                                  CfaArg.getValueType(),
2898                                  DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
2899                                              CfaArg.getValueType()),
2900                                  CfaArg);
2901     SDValue FA = DAG.getNode(
2902         ISD::FRAMEADDR, dl, TLI.getPointerTy(DAG.getDataLayout()),
2903         DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())));
2904     Results.push_back(DAG.getNode(ISD::ADD, dl, FA.getValueType(),
2905                                   FA, Offset));
2906     break;
2907   }
2908   case ISD::FLT_ROUNDS_:
2909     Results.push_back(DAG.getConstant(1, dl, Node->getValueType(0)));
2910     Results.push_back(Node->getOperand(0));
2911     break;
2912   case ISD::EH_RETURN:
2913   case ISD::EH_LABEL:
2914   case ISD::PREFETCH:
2915   case ISD::VAEND:
2916   case ISD::EH_SJLJ_LONGJMP:
2917     // If the target didn't expand these, there's nothing to do, so just
2918     // preserve the chain and be done.
2919     Results.push_back(Node->getOperand(0));
2920     break;
2921   case ISD::READCYCLECOUNTER:
2922     // If the target didn't expand this, just return 'zero' and preserve the
2923     // chain.
2924     Results.append(Node->getNumValues() - 1,
2925                    DAG.getConstant(0, dl, Node->getValueType(0)));
2926     Results.push_back(Node->getOperand(0));
2927     break;
2928   case ISD::EH_SJLJ_SETJMP:
2929     // If the target didn't expand this, just return 'zero' and preserve the
2930     // chain.
2931     Results.push_back(DAG.getConstant(0, dl, MVT::i32));
2932     Results.push_back(Node->getOperand(0));
2933     break;
2934   case ISD::ATOMIC_LOAD: {
2935     // There is no libcall for atomic load; fake it with ATOMIC_CMP_SWAP.
2936     SDValue Zero = DAG.getConstant(0, dl, Node->getValueType(0));
2937     SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
2938     SDValue Swap = DAG.getAtomicCmpSwap(
2939         ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs,
2940         Node->getOperand(0), Node->getOperand(1), Zero, Zero,
2941         cast<AtomicSDNode>(Node)->getMemOperand());
2942     Results.push_back(Swap.getValue(0));
2943     Results.push_back(Swap.getValue(1));
2944     break;
2945   }
2946   case ISD::ATOMIC_STORE: {
2947     // There is no libcall for atomic store; fake it with ATOMIC_SWAP.
2948     SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
2949                                  cast<AtomicSDNode>(Node)->getMemoryVT(),
2950                                  Node->getOperand(0),
2951                                  Node->getOperand(1), Node->getOperand(2),
2952                                  cast<AtomicSDNode>(Node)->getMemOperand());
2953     Results.push_back(Swap.getValue(1));
2954     break;
2955   }
2956   case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: {
2957     // Expanding an ATOMIC_CMP_SWAP_WITH_SUCCESS produces an ATOMIC_CMP_SWAP and
2958     // splits out the success value as a comparison. Expanding the resulting
2959     // ATOMIC_CMP_SWAP will produce a libcall.
2960     SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
2961     SDValue Res = DAG.getAtomicCmpSwap(
2962         ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs,
2963         Node->getOperand(0), Node->getOperand(1), Node->getOperand(2),
2964         Node->getOperand(3), cast<MemSDNode>(Node)->getMemOperand());
2965 
2966     SDValue ExtRes = Res;
2967     SDValue LHS = Res;
2968     SDValue RHS = Node->getOperand(1);
2969 
2970     EVT AtomicType = cast<AtomicSDNode>(Node)->getMemoryVT();
2971     EVT OuterType = Node->getValueType(0);
2972     switch (TLI.getExtendForAtomicOps()) {
2973     case ISD::SIGN_EXTEND:
2974       LHS = DAG.getNode(ISD::AssertSext, dl, OuterType, Res,
2975                         DAG.getValueType(AtomicType));
2976       RHS = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, OuterType,
2977                         Node->getOperand(2), DAG.getValueType(AtomicType));
2978       ExtRes = LHS;
2979       break;
2980     case ISD::ZERO_EXTEND:
2981       LHS = DAG.getNode(ISD::AssertZext, dl, OuterType, Res,
2982                         DAG.getValueType(AtomicType));
2983       RHS = DAG.getZeroExtendInReg(Node->getOperand(2), dl, AtomicType);
2984       ExtRes = LHS;
2985       break;
2986     case ISD::ANY_EXTEND:
2987       LHS = DAG.getZeroExtendInReg(Res, dl, AtomicType);
2988       RHS = DAG.getZeroExtendInReg(Node->getOperand(2), dl, AtomicType);
2989       break;
2990     default:
2991       llvm_unreachable("Invalid atomic op extension");
2992     }
2993 
2994     SDValue Success =
2995         DAG.getSetCC(dl, Node->getValueType(1), LHS, RHS, ISD::SETEQ);
2996 
2997     Results.push_back(ExtRes.getValue(0));
2998     Results.push_back(Success);
2999     Results.push_back(Res.getValue(1));
3000     break;
3001   }
3002   case ISD::DYNAMIC_STACKALLOC:
3003     ExpandDYNAMIC_STACKALLOC(Node, Results);
3004     break;
3005   case ISD::MERGE_VALUES:
3006     for (unsigned i = 0; i < Node->getNumValues(); i++)
3007       Results.push_back(Node->getOperand(i));
3008     break;
3009   case ISD::UNDEF: {
3010     EVT VT = Node->getValueType(0);
3011     if (VT.isInteger())
3012       Results.push_back(DAG.getConstant(0, dl, VT));
3013     else {
3014       assert(VT.isFloatingPoint() && "Unknown value type!");
3015       Results.push_back(DAG.getConstantFP(0, dl, VT));
3016     }
3017     break;
3018   }
3019   case ISD::STRICT_FP_ROUND:
3020     // When strict mode is enforced we can't do expansion because it
3021     // does not honor the "strict" properties. Only libcall is allowed.
3022     if (TLI.isStrictFPEnabled())
3023       break;
3024     // We might as well mutate to FP_ROUND when FP_ROUND operation is legal
3025     // since this operation is more efficient than stack operation.
3026     if (TLI.getStrictFPOperationAction(Node->getOpcode(),
3027                                        Node->getValueType(0))
3028         == TargetLowering::Legal)
3029       break;
3030     // We fall back to use stack operation when the FP_ROUND operation
3031     // isn't available.
3032     Tmp1 = EmitStackConvert(Node->getOperand(1), Node->getValueType(0),
3033                             Node->getValueType(0), dl, Node->getOperand(0));
3034     ReplaceNode(Node, Tmp1.getNode());
3035     LLVM_DEBUG(dbgs() << "Successfully expanded STRICT_FP_ROUND node\n");
3036     return true;
3037   case ISD::FP_ROUND:
3038   case ISD::BITCAST:
3039     Tmp1 = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
3040                             Node->getValueType(0), dl);
3041     Results.push_back(Tmp1);
3042     break;
3043   case ISD::STRICT_FP_EXTEND:
3044     // When strict mode is enforced we can't do expansion because it
3045     // does not honor the "strict" properties. Only libcall is allowed.
3046     if (TLI.isStrictFPEnabled())
3047       break;
3048     // We might as well mutate to FP_EXTEND when FP_EXTEND operation is legal
3049     // since this operation is more efficient than stack operation.
3050     if (TLI.getStrictFPOperationAction(Node->getOpcode(),
3051                                        Node->getValueType(0))
3052         == TargetLowering::Legal)
3053       break;
3054     // We fall back to use stack operation when the FP_EXTEND operation
3055     // isn't available.
3056     Tmp1 = EmitStackConvert(Node->getOperand(1),
3057                             Node->getOperand(1).getValueType(),
3058                             Node->getValueType(0), dl, Node->getOperand(0));
3059     ReplaceNode(Node, Tmp1.getNode());
3060     LLVM_DEBUG(dbgs() << "Successfully expanded STRICT_FP_EXTEND node\n");
3061     return true;
3062   case ISD::FP_EXTEND:
3063     Tmp1 = EmitStackConvert(Node->getOperand(0),
3064                             Node->getOperand(0).getValueType(),
3065                             Node->getValueType(0), dl);
3066     Results.push_back(Tmp1);
3067     break;
3068   case ISD::SIGN_EXTEND_INREG: {
3069     EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
3070     EVT VT = Node->getValueType(0);
3071 
3072     // An in-register sign-extend of a boolean is a negation:
3073     // 'true' (1) sign-extended is -1.
3074     // 'false' (0) sign-extended is 0.
3075     // However, we must mask the high bits of the source operand because the
3076     // SIGN_EXTEND_INREG does not guarantee that the high bits are already zero.
3077 
3078     // TODO: Do this for vectors too?
3079     if (ExtraVT.getSizeInBits() == 1) {
3080       SDValue One = DAG.getConstant(1, dl, VT);
3081       SDValue And = DAG.getNode(ISD::AND, dl, VT, Node->getOperand(0), One);
3082       SDValue Zero = DAG.getConstant(0, dl, VT);
3083       SDValue Neg = DAG.getNode(ISD::SUB, dl, VT, Zero, And);
3084       Results.push_back(Neg);
3085       break;
3086     }
3087 
3088     // NOTE: we could fall back on load/store here too for targets without
3089     // SRA.  However, it is doubtful that any exist.
3090     EVT ShiftAmountTy = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
3091     unsigned BitsDiff = VT.getScalarSizeInBits() -
3092                         ExtraVT.getScalarSizeInBits();
3093     SDValue ShiftCst = DAG.getConstant(BitsDiff, dl, ShiftAmountTy);
3094     Tmp1 = DAG.getNode(ISD::SHL, dl, Node->getValueType(0),
3095                        Node->getOperand(0), ShiftCst);
3096     Tmp1 = DAG.getNode(ISD::SRA, dl, Node->getValueType(0), Tmp1, ShiftCst);
3097     Results.push_back(Tmp1);
3098     break;
3099   }
3100   case ISD::UINT_TO_FP:
3101   case ISD::STRICT_UINT_TO_FP:
3102     if (TLI.expandUINT_TO_FP(Node, Tmp1, Tmp2, DAG)) {
3103       Results.push_back(Tmp1);
3104       if (Node->isStrictFPOpcode())
3105         Results.push_back(Tmp2);
3106       break;
3107     }
3108     LLVM_FALLTHROUGH;
3109   case ISD::SINT_TO_FP:
3110   case ISD::STRICT_SINT_TO_FP:
3111     Tmp1 = ExpandLegalINT_TO_FP(Node, Tmp2);
3112     Results.push_back(Tmp1);
3113     if (Node->isStrictFPOpcode())
3114       Results.push_back(Tmp2);
3115     break;
3116   case ISD::FP_TO_SINT:
3117     if (TLI.expandFP_TO_SINT(Node, Tmp1, DAG))
3118       Results.push_back(Tmp1);
3119     break;
3120   case ISD::STRICT_FP_TO_SINT:
3121     if (TLI.expandFP_TO_SINT(Node, Tmp1, DAG)) {
3122       ReplaceNode(Node, Tmp1.getNode());
3123       LLVM_DEBUG(dbgs() << "Successfully expanded STRICT_FP_TO_SINT node\n");
3124       return true;
3125     }
3126     break;
3127   case ISD::FP_TO_UINT:
3128     if (TLI.expandFP_TO_UINT(Node, Tmp1, Tmp2, DAG))
3129       Results.push_back(Tmp1);
3130     break;
3131   case ISD::STRICT_FP_TO_UINT:
3132     if (TLI.expandFP_TO_UINT(Node, Tmp1, Tmp2, DAG)) {
3133       // Relink the chain.
3134       DAG.ReplaceAllUsesOfValueWith(SDValue(Node,1), Tmp2);
3135       // Replace the new UINT result.
3136       ReplaceNodeWithValue(SDValue(Node, 0), Tmp1);
3137       LLVM_DEBUG(dbgs() << "Successfully expanded STRICT_FP_TO_UINT node\n");
3138       return true;
3139     }
3140     break;
3141   case ISD::VAARG:
3142     Results.push_back(DAG.expandVAArg(Node));
3143     Results.push_back(Results[0].getValue(1));
3144     break;
3145   case ISD::VACOPY:
3146     Results.push_back(DAG.expandVACopy(Node));
3147     break;
3148   case ISD::EXTRACT_VECTOR_ELT:
3149     if (Node->getOperand(0).getValueType().getVectorNumElements() == 1)
3150       // This must be an access of the only element.  Return it.
3151       Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0),
3152                          Node->getOperand(0));
3153     else
3154       Tmp1 = ExpandExtractFromVectorThroughStack(SDValue(Node, 0));
3155     Results.push_back(Tmp1);
3156     break;
3157   case ISD::EXTRACT_SUBVECTOR:
3158     Results.push_back(ExpandExtractFromVectorThroughStack(SDValue(Node, 0)));
3159     break;
3160   case ISD::INSERT_SUBVECTOR:
3161     Results.push_back(ExpandInsertToVectorThroughStack(SDValue(Node, 0)));
3162     break;
3163   case ISD::CONCAT_VECTORS:
3164     Results.push_back(ExpandVectorBuildThroughStack(Node));
3165     break;
3166   case ISD::SCALAR_TO_VECTOR:
3167     Results.push_back(ExpandSCALAR_TO_VECTOR(Node));
3168     break;
3169   case ISD::INSERT_VECTOR_ELT:
3170     Results.push_back(ExpandINSERT_VECTOR_ELT(Node->getOperand(0),
3171                                               Node->getOperand(1),
3172                                               Node->getOperand(2), dl));
3173     break;
3174   case ISD::VECTOR_SHUFFLE: {
3175     SmallVector<int, 32> NewMask;
3176     ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
3177 
3178     EVT VT = Node->getValueType(0);
3179     EVT EltVT = VT.getVectorElementType();
3180     SDValue Op0 = Node->getOperand(0);
3181     SDValue Op1 = Node->getOperand(1);
3182     if (!TLI.isTypeLegal(EltVT)) {
3183       EVT NewEltVT = TLI.getTypeToTransformTo(*DAG.getContext(), EltVT);
3184 
3185       // BUILD_VECTOR operands are allowed to be wider than the element type.
3186       // But if NewEltVT is smaller that EltVT the BUILD_VECTOR does not accept
3187       // it.
3188       if (NewEltVT.bitsLT(EltVT)) {
3189         // Convert shuffle node.
3190         // If original node was v4i64 and the new EltVT is i32,
3191         // cast operands to v8i32 and re-build the mask.
3192 
3193         // Calculate new VT, the size of the new VT should be equal to original.
3194         EVT NewVT =
3195             EVT::getVectorVT(*DAG.getContext(), NewEltVT,
3196                              VT.getSizeInBits() / NewEltVT.getSizeInBits());
3197         assert(NewVT.bitsEq(VT));
3198 
3199         // cast operands to new VT
3200         Op0 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op0);
3201         Op1 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op1);
3202 
3203         // Convert the shuffle mask
3204         unsigned int factor =
3205                          NewVT.getVectorNumElements()/VT.getVectorNumElements();
3206 
3207         // EltVT gets smaller
3208         assert(factor > 0);
3209 
3210         for (unsigned i = 0; i < VT.getVectorNumElements(); ++i) {
3211           if (Mask[i] < 0) {
3212             for (unsigned fi = 0; fi < factor; ++fi)
3213               NewMask.push_back(Mask[i]);
3214           }
3215           else {
3216             for (unsigned fi = 0; fi < factor; ++fi)
3217               NewMask.push_back(Mask[i]*factor+fi);
3218           }
3219         }
3220         Mask = NewMask;
3221         VT = NewVT;
3222       }
3223       EltVT = NewEltVT;
3224     }
3225     unsigned NumElems = VT.getVectorNumElements();
3226     SmallVector<SDValue, 16> Ops;
3227     for (unsigned i = 0; i != NumElems; ++i) {
3228       if (Mask[i] < 0) {
3229         Ops.push_back(DAG.getUNDEF(EltVT));
3230         continue;
3231       }
3232       unsigned Idx = Mask[i];
3233       if (Idx < NumElems)
3234         Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op0,
3235                                   DAG.getVectorIdxConstant(Idx, dl)));
3236       else
3237         Ops.push_back(
3238             DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op1,
3239                         DAG.getVectorIdxConstant(Idx - NumElems, dl)));
3240     }
3241 
3242     Tmp1 = DAG.getBuildVector(VT, dl, Ops);
3243     // We may have changed the BUILD_VECTOR type. Cast it back to the Node type.
3244     Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0), Tmp1);
3245     Results.push_back(Tmp1);
3246     break;
3247   }
3248   case ISD::EXTRACT_ELEMENT: {
3249     EVT OpTy = Node->getOperand(0).getValueType();
3250     if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue()) {
3251       // 1 -> Hi
3252       Tmp1 = DAG.getNode(ISD::SRL, dl, OpTy, Node->getOperand(0),
3253                          DAG.getConstant(OpTy.getSizeInBits() / 2, dl,
3254                                          TLI.getShiftAmountTy(
3255                                              Node->getOperand(0).getValueType(),
3256                                              DAG.getDataLayout())));
3257       Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), Tmp1);
3258     } else {
3259       // 0 -> Lo
3260       Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0),
3261                          Node->getOperand(0));
3262     }
3263     Results.push_back(Tmp1);
3264     break;
3265   }
3266   case ISD::STACKSAVE:
3267     // Expand to CopyFromReg if the target set
3268     // StackPointerRegisterToSaveRestore.
3269     if (Register SP = TLI.getStackPointerRegisterToSaveRestore()) {
3270       Results.push_back(DAG.getCopyFromReg(Node->getOperand(0), dl, SP,
3271                                            Node->getValueType(0)));
3272       Results.push_back(Results[0].getValue(1));
3273     } else {
3274       Results.push_back(DAG.getUNDEF(Node->getValueType(0)));
3275       Results.push_back(Node->getOperand(0));
3276     }
3277     break;
3278   case ISD::STACKRESTORE:
3279     // Expand to CopyToReg if the target set
3280     // StackPointerRegisterToSaveRestore.
3281     if (Register SP = TLI.getStackPointerRegisterToSaveRestore()) {
3282       Results.push_back(DAG.getCopyToReg(Node->getOperand(0), dl, SP,
3283                                          Node->getOperand(1)));
3284     } else {
3285       Results.push_back(Node->getOperand(0));
3286     }
3287     break;
3288   case ISD::GET_DYNAMIC_AREA_OFFSET:
3289     Results.push_back(DAG.getConstant(0, dl, Node->getValueType(0)));
3290     Results.push_back(Results[0].getValue(0));
3291     break;
3292   case ISD::FCOPYSIGN:
3293     Results.push_back(ExpandFCOPYSIGN(Node));
3294     break;
3295   case ISD::FNEG:
3296     Results.push_back(ExpandFNEG(Node));
3297     break;
3298   case ISD::FABS:
3299     Results.push_back(ExpandFABS(Node));
3300     break;
3301   case ISD::SMIN:
3302   case ISD::SMAX:
3303   case ISD::UMIN:
3304   case ISD::UMAX: {
3305     // Expand Y = MAX(A, B) -> Y = (A > B) ? A : B
3306     ISD::CondCode Pred;
3307     switch (Node->getOpcode()) {
3308     default: llvm_unreachable("How did we get here?");
3309     case ISD::SMAX: Pred = ISD::SETGT; break;
3310     case ISD::SMIN: Pred = ISD::SETLT; break;
3311     case ISD::UMAX: Pred = ISD::SETUGT; break;
3312     case ISD::UMIN: Pred = ISD::SETULT; break;
3313     }
3314     Tmp1 = Node->getOperand(0);
3315     Tmp2 = Node->getOperand(1);
3316     Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp1, Tmp2, Pred);
3317     Results.push_back(Tmp1);
3318     break;
3319   }
3320   case ISD::FMINNUM:
3321   case ISD::FMAXNUM: {
3322     if (SDValue Expanded = TLI.expandFMINNUM_FMAXNUM(Node, DAG))
3323       Results.push_back(Expanded);
3324     break;
3325   }
3326   case ISD::FSIN:
3327   case ISD::FCOS: {
3328     EVT VT = Node->getValueType(0);
3329     // Turn fsin / fcos into ISD::FSINCOS node if there are a pair of fsin /
3330     // fcos which share the same operand and both are used.
3331     if ((TLI.isOperationLegalOrCustom(ISD::FSINCOS, VT) ||
3332          isSinCosLibcallAvailable(Node, TLI))
3333         && useSinCos(Node)) {
3334       SDVTList VTs = DAG.getVTList(VT, VT);
3335       Tmp1 = DAG.getNode(ISD::FSINCOS, dl, VTs, Node->getOperand(0));
3336       if (Node->getOpcode() == ISD::FCOS)
3337         Tmp1 = Tmp1.getValue(1);
3338       Results.push_back(Tmp1);
3339     }
3340     break;
3341   }
3342   case ISD::FMAD:
3343     llvm_unreachable("Illegal fmad should never be formed");
3344 
3345   case ISD::FP16_TO_FP:
3346     if (Node->getValueType(0) != MVT::f32) {
3347       // We can extend to types bigger than f32 in two steps without changing
3348       // the result. Since "f16 -> f32" is much more commonly available, give
3349       // CodeGen the option of emitting that before resorting to a libcall.
3350       SDValue Res =
3351           DAG.getNode(ISD::FP16_TO_FP, dl, MVT::f32, Node->getOperand(0));
3352       Results.push_back(
3353           DAG.getNode(ISD::FP_EXTEND, dl, Node->getValueType(0), Res));
3354     }
3355     break;
3356   case ISD::STRICT_FP16_TO_FP:
3357     if (Node->getValueType(0) != MVT::f32) {
3358       // We can extend to types bigger than f32 in two steps without changing
3359       // the result. Since "f16 -> f32" is much more commonly available, give
3360       // CodeGen the option of emitting that before resorting to a libcall.
3361       SDValue Res =
3362           DAG.getNode(ISD::STRICT_FP16_TO_FP, dl, {MVT::f32, MVT::Other},
3363                       {Node->getOperand(0), Node->getOperand(1)});
3364       Res = DAG.getNode(ISD::STRICT_FP_EXTEND, dl,
3365                         {Node->getValueType(0), MVT::Other},
3366                         {Res.getValue(1), Res});
3367       Results.push_back(Res);
3368       Results.push_back(Res.getValue(1));
3369     }
3370     break;
3371   case ISD::FP_TO_FP16:
3372     LLVM_DEBUG(dbgs() << "Legalizing FP_TO_FP16\n");
3373     if (!TLI.useSoftFloat() && TM.Options.UnsafeFPMath) {
3374       SDValue Op = Node->getOperand(0);
3375       MVT SVT = Op.getSimpleValueType();
3376       if ((SVT == MVT::f64 || SVT == MVT::f80) &&
3377           TLI.isOperationLegalOrCustom(ISD::FP_TO_FP16, MVT::f32)) {
3378         // Under fastmath, we can expand this node into a fround followed by
3379         // a float-half conversion.
3380         SDValue FloatVal = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Op,
3381                                        DAG.getIntPtrConstant(0, dl));
3382         Results.push_back(
3383             DAG.getNode(ISD::FP_TO_FP16, dl, Node->getValueType(0), FloatVal));
3384       }
3385     }
3386     break;
3387   case ISD::ConstantFP: {
3388     ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
3389     // Check to see if this FP immediate is already legal.
3390     // If this is a legal constant, turn it into a TargetConstantFP node.
3391     if (!TLI.isFPImmLegal(CFP->getValueAPF(), Node->getValueType(0),
3392                           DAG.shouldOptForSize()))
3393       Results.push_back(ExpandConstantFP(CFP, true));
3394     break;
3395   }
3396   case ISD::Constant: {
3397     ConstantSDNode *CP = cast<ConstantSDNode>(Node);
3398     Results.push_back(ExpandConstant(CP));
3399     break;
3400   }
3401   case ISD::FSUB: {
3402     EVT VT = Node->getValueType(0);
3403     if (TLI.isOperationLegalOrCustom(ISD::FADD, VT) &&
3404         TLI.isOperationLegalOrCustom(ISD::FNEG, VT)) {
3405       const SDNodeFlags Flags = Node->getFlags();
3406       Tmp1 = DAG.getNode(ISD::FNEG, dl, VT, Node->getOperand(1));
3407       Tmp1 = DAG.getNode(ISD::FADD, dl, VT, Node->getOperand(0), Tmp1, Flags);
3408       Results.push_back(Tmp1);
3409     }
3410     break;
3411   }
3412   case ISD::SUB: {
3413     EVT VT = Node->getValueType(0);
3414     assert(TLI.isOperationLegalOrCustom(ISD::ADD, VT) &&
3415            TLI.isOperationLegalOrCustom(ISD::XOR, VT) &&
3416            "Don't know how to expand this subtraction!");
3417     Tmp1 = DAG.getNode(ISD::XOR, dl, VT, Node->getOperand(1),
3418                DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), dl,
3419                                VT));
3420     Tmp1 = DAG.getNode(ISD::ADD, dl, VT, Tmp1, DAG.getConstant(1, dl, VT));
3421     Results.push_back(DAG.getNode(ISD::ADD, dl, VT, Node->getOperand(0), Tmp1));
3422     break;
3423   }
3424   case ISD::UREM:
3425   case ISD::SREM:
3426     if (TLI.expandREM(Node, Tmp1, DAG))
3427       Results.push_back(Tmp1);
3428     break;
3429   case ISD::UDIV:
3430   case ISD::SDIV: {
3431     bool isSigned = Node->getOpcode() == ISD::SDIV;
3432     unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
3433     EVT VT = Node->getValueType(0);
3434     if (TLI.isOperationLegalOrCustom(DivRemOpc, VT)) {
3435       SDVTList VTs = DAG.getVTList(VT, VT);
3436       Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Node->getOperand(0),
3437                          Node->getOperand(1));
3438       Results.push_back(Tmp1);
3439     }
3440     break;
3441   }
3442   case ISD::MULHU:
3443   case ISD::MULHS: {
3444     unsigned ExpandOpcode =
3445         Node->getOpcode() == ISD::MULHU ? ISD::UMUL_LOHI : ISD::SMUL_LOHI;
3446     EVT VT = Node->getValueType(0);
3447     SDVTList VTs = DAG.getVTList(VT, VT);
3448 
3449     Tmp1 = DAG.getNode(ExpandOpcode, dl, VTs, Node->getOperand(0),
3450                        Node->getOperand(1));
3451     Results.push_back(Tmp1.getValue(1));
3452     break;
3453   }
3454   case ISD::UMUL_LOHI:
3455   case ISD::SMUL_LOHI: {
3456     SDValue LHS = Node->getOperand(0);
3457     SDValue RHS = Node->getOperand(1);
3458     MVT VT = LHS.getSimpleValueType();
3459     unsigned MULHOpcode =
3460         Node->getOpcode() == ISD::UMUL_LOHI ? ISD::MULHU : ISD::MULHS;
3461 
3462     if (TLI.isOperationLegalOrCustom(MULHOpcode, VT)) {
3463       Results.push_back(DAG.getNode(ISD::MUL, dl, VT, LHS, RHS));
3464       Results.push_back(DAG.getNode(MULHOpcode, dl, VT, LHS, RHS));
3465       break;
3466     }
3467 
3468     SmallVector<SDValue, 4> Halves;
3469     EVT HalfType = EVT(VT).getHalfSizedIntegerVT(*DAG.getContext());
3470     assert(TLI.isTypeLegal(HalfType));
3471     if (TLI.expandMUL_LOHI(Node->getOpcode(), VT, dl, LHS, RHS, Halves,
3472                            HalfType, DAG,
3473                            TargetLowering::MulExpansionKind::Always)) {
3474       for (unsigned i = 0; i < 2; ++i) {
3475         SDValue Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Halves[2 * i]);
3476         SDValue Hi = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Halves[2 * i + 1]);
3477         SDValue Shift = DAG.getConstant(
3478             HalfType.getScalarSizeInBits(), dl,
3479             TLI.getShiftAmountTy(HalfType, DAG.getDataLayout()));
3480         Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift);
3481         Results.push_back(DAG.getNode(ISD::OR, dl, VT, Lo, Hi));
3482       }
3483       break;
3484     }
3485     break;
3486   }
3487   case ISD::MUL: {
3488     EVT VT = Node->getValueType(0);
3489     SDVTList VTs = DAG.getVTList(VT, VT);
3490     // See if multiply or divide can be lowered using two-result operations.
3491     // We just need the low half of the multiply; try both the signed
3492     // and unsigned forms. If the target supports both SMUL_LOHI and
3493     // UMUL_LOHI, form a preference by checking which forms of plain
3494     // MULH it supports.
3495     bool HasSMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, VT);
3496     bool HasUMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, VT);
3497     bool HasMULHS = TLI.isOperationLegalOrCustom(ISD::MULHS, VT);
3498     bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, VT);
3499     unsigned OpToUse = 0;
3500     if (HasSMUL_LOHI && !HasMULHS) {
3501       OpToUse = ISD::SMUL_LOHI;
3502     } else if (HasUMUL_LOHI && !HasMULHU) {
3503       OpToUse = ISD::UMUL_LOHI;
3504     } else if (HasSMUL_LOHI) {
3505       OpToUse = ISD::SMUL_LOHI;
3506     } else if (HasUMUL_LOHI) {
3507       OpToUse = ISD::UMUL_LOHI;
3508     }
3509     if (OpToUse) {
3510       Results.push_back(DAG.getNode(OpToUse, dl, VTs, Node->getOperand(0),
3511                                     Node->getOperand(1)));
3512       break;
3513     }
3514 
3515     SDValue Lo, Hi;
3516     EVT HalfType = VT.getHalfSizedIntegerVT(*DAG.getContext());
3517     if (TLI.isOperationLegalOrCustom(ISD::ZERO_EXTEND, VT) &&
3518         TLI.isOperationLegalOrCustom(ISD::ANY_EXTEND, VT) &&
3519         TLI.isOperationLegalOrCustom(ISD::SHL, VT) &&
3520         TLI.isOperationLegalOrCustom(ISD::OR, VT) &&
3521         TLI.expandMUL(Node, Lo, Hi, HalfType, DAG,
3522                       TargetLowering::MulExpansionKind::OnlyLegalOrCustom)) {
3523       Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Lo);
3524       Hi = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Hi);
3525       SDValue Shift =
3526           DAG.getConstant(HalfType.getSizeInBits(), dl,
3527                           TLI.getShiftAmountTy(HalfType, DAG.getDataLayout()));
3528       Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift);
3529       Results.push_back(DAG.getNode(ISD::OR, dl, VT, Lo, Hi));
3530     }
3531     break;
3532   }
3533   case ISD::FSHL:
3534   case ISD::FSHR:
3535     if (TLI.expandFunnelShift(Node, Tmp1, DAG))
3536       Results.push_back(Tmp1);
3537     break;
3538   case ISD::ROTL:
3539   case ISD::ROTR:
3540     if (TLI.expandROT(Node, true /*AllowVectorOps*/, Tmp1, DAG))
3541       Results.push_back(Tmp1);
3542     break;
3543   case ISD::SADDSAT:
3544   case ISD::UADDSAT:
3545   case ISD::SSUBSAT:
3546   case ISD::USUBSAT:
3547     Results.push_back(TLI.expandAddSubSat(Node, DAG));
3548     break;
3549   case ISD::SSHLSAT:
3550   case ISD::USHLSAT:
3551     Results.push_back(TLI.expandShlSat(Node, DAG));
3552     break;
3553   case ISD::SMULFIX:
3554   case ISD::SMULFIXSAT:
3555   case ISD::UMULFIX:
3556   case ISD::UMULFIXSAT:
3557     Results.push_back(TLI.expandFixedPointMul(Node, DAG));
3558     break;
3559   case ISD::SDIVFIX:
3560   case ISD::SDIVFIXSAT:
3561   case ISD::UDIVFIX:
3562   case ISD::UDIVFIXSAT:
3563     if (SDValue V = TLI.expandFixedPointDiv(Node->getOpcode(), SDLoc(Node),
3564                                             Node->getOperand(0),
3565                                             Node->getOperand(1),
3566                                             Node->getConstantOperandVal(2),
3567                                             DAG)) {
3568       Results.push_back(V);
3569       break;
3570     }
3571     // FIXME: We might want to retry here with a wider type if we fail, if that
3572     // type is legal.
3573     // FIXME: Technically, so long as we only have sdivfixes where BW+Scale is
3574     // <= 128 (which is the case for all of the default Embedded-C types),
3575     // we will only get here with types and scales that we could always expand
3576     // if we were allowed to generate libcalls to division functions of illegal
3577     // type. But we cannot do that.
3578     llvm_unreachable("Cannot expand DIVFIX!");
3579   case ISD::ADDCARRY:
3580   case ISD::SUBCARRY: {
3581     SDValue LHS = Node->getOperand(0);
3582     SDValue RHS = Node->getOperand(1);
3583     SDValue Carry = Node->getOperand(2);
3584 
3585     bool IsAdd = Node->getOpcode() == ISD::ADDCARRY;
3586 
3587     // Initial add of the 2 operands.
3588     unsigned Op = IsAdd ? ISD::ADD : ISD::SUB;
3589     EVT VT = LHS.getValueType();
3590     SDValue Sum = DAG.getNode(Op, dl, VT, LHS, RHS);
3591 
3592     // Initial check for overflow.
3593     EVT CarryType = Node->getValueType(1);
3594     EVT SetCCType = getSetCCResultType(Node->getValueType(0));
3595     ISD::CondCode CC = IsAdd ? ISD::SETULT : ISD::SETUGT;
3596     SDValue Overflow = DAG.getSetCC(dl, SetCCType, Sum, LHS, CC);
3597 
3598     // Add of the sum and the carry.
3599     SDValue One = DAG.getConstant(1, dl, VT);
3600     SDValue CarryExt =
3601         DAG.getNode(ISD::AND, dl, VT, DAG.getZExtOrTrunc(Carry, dl, VT), One);
3602     SDValue Sum2 = DAG.getNode(Op, dl, VT, Sum, CarryExt);
3603 
3604     // Second check for overflow. If we are adding, we can only overflow if the
3605     // initial sum is all 1s ang the carry is set, resulting in a new sum of 0.
3606     // If we are subtracting, we can only overflow if the initial sum is 0 and
3607     // the carry is set, resulting in a new sum of all 1s.
3608     SDValue Zero = DAG.getConstant(0, dl, VT);
3609     SDValue Overflow2 =
3610         IsAdd ? DAG.getSetCC(dl, SetCCType, Sum2, Zero, ISD::SETEQ)
3611               : DAG.getSetCC(dl, SetCCType, Sum, Zero, ISD::SETEQ);
3612     Overflow2 = DAG.getNode(ISD::AND, dl, SetCCType, Overflow2,
3613                             DAG.getZExtOrTrunc(Carry, dl, SetCCType));
3614 
3615     SDValue ResultCarry =
3616         DAG.getNode(ISD::OR, dl, SetCCType, Overflow, Overflow2);
3617 
3618     Results.push_back(Sum2);
3619     Results.push_back(DAG.getBoolExtOrTrunc(ResultCarry, dl, CarryType, VT));
3620     break;
3621   }
3622   case ISD::SADDO:
3623   case ISD::SSUBO: {
3624     SDValue Result, Overflow;
3625     TLI.expandSADDSUBO(Node, Result, Overflow, DAG);
3626     Results.push_back(Result);
3627     Results.push_back(Overflow);
3628     break;
3629   }
3630   case ISD::UADDO:
3631   case ISD::USUBO: {
3632     SDValue Result, Overflow;
3633     TLI.expandUADDSUBO(Node, Result, Overflow, DAG);
3634     Results.push_back(Result);
3635     Results.push_back(Overflow);
3636     break;
3637   }
3638   case ISD::UMULO:
3639   case ISD::SMULO: {
3640     SDValue Result, Overflow;
3641     if (TLI.expandMULO(Node, Result, Overflow, DAG)) {
3642       Results.push_back(Result);
3643       Results.push_back(Overflow);
3644     }
3645     break;
3646   }
3647   case ISD::BUILD_PAIR: {
3648     EVT PairTy = Node->getValueType(0);
3649     Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, PairTy, Node->getOperand(0));
3650     Tmp2 = DAG.getNode(ISD::ANY_EXTEND, dl, PairTy, Node->getOperand(1));
3651     Tmp2 = DAG.getNode(
3652         ISD::SHL, dl, PairTy, Tmp2,
3653         DAG.getConstant(PairTy.getSizeInBits() / 2, dl,
3654                         TLI.getShiftAmountTy(PairTy, DAG.getDataLayout())));
3655     Results.push_back(DAG.getNode(ISD::OR, dl, PairTy, Tmp1, Tmp2));
3656     break;
3657   }
3658   case ISD::SELECT:
3659     Tmp1 = Node->getOperand(0);
3660     Tmp2 = Node->getOperand(1);
3661     Tmp3 = Node->getOperand(2);
3662     if (Tmp1.getOpcode() == ISD::SETCC) {
3663       Tmp1 = DAG.getSelectCC(dl, Tmp1.getOperand(0), Tmp1.getOperand(1),
3664                              Tmp2, Tmp3,
3665                              cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
3666     } else {
3667       Tmp1 = DAG.getSelectCC(dl, Tmp1,
3668                              DAG.getConstant(0, dl, Tmp1.getValueType()),
3669                              Tmp2, Tmp3, ISD::SETNE);
3670     }
3671     Tmp1->setFlags(Node->getFlags());
3672     Results.push_back(Tmp1);
3673     break;
3674   case ISD::BR_JT: {
3675     SDValue Chain = Node->getOperand(0);
3676     SDValue Table = Node->getOperand(1);
3677     SDValue Index = Node->getOperand(2);
3678 
3679     const DataLayout &TD = DAG.getDataLayout();
3680     EVT PTy = TLI.getPointerTy(TD);
3681 
3682     unsigned EntrySize =
3683       DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(TD);
3684 
3685     // For power-of-two jumptable entry sizes convert multiplication to a shift.
3686     // This transformation needs to be done here since otherwise the MIPS
3687     // backend will end up emitting a three instruction multiply sequence
3688     // instead of a single shift and MSP430 will call a runtime function.
3689     if (llvm::isPowerOf2_32(EntrySize))
3690       Index = DAG.getNode(
3691           ISD::SHL, dl, Index.getValueType(), Index,
3692           DAG.getConstant(llvm::Log2_32(EntrySize), dl, Index.getValueType()));
3693     else
3694       Index = DAG.getNode(ISD::MUL, dl, Index.getValueType(), Index,
3695                           DAG.getConstant(EntrySize, dl, Index.getValueType()));
3696     SDValue Addr = DAG.getNode(ISD::ADD, dl, Index.getValueType(),
3697                                Index, Table);
3698 
3699     EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
3700     SDValue LD = DAG.getExtLoad(
3701         ISD::SEXTLOAD, dl, PTy, Chain, Addr,
3702         MachinePointerInfo::getJumpTable(DAG.getMachineFunction()), MemVT);
3703     Addr = LD;
3704     if (TLI.isJumpTableRelative()) {
3705       // For PIC, the sequence is:
3706       // BRIND(load(Jumptable + index) + RelocBase)
3707       // RelocBase can be JumpTable, GOT or some sort of global base.
3708       Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr,
3709                           TLI.getPICJumpTableRelocBase(Table, DAG));
3710     }
3711 
3712     Tmp1 = TLI.expandIndirectJTBranch(dl, LD.getValue(1), Addr, DAG);
3713     Results.push_back(Tmp1);
3714     break;
3715   }
3716   case ISD::BRCOND:
3717     // Expand brcond's setcc into its constituent parts and create a BR_CC
3718     // Node.
3719     Tmp1 = Node->getOperand(0);
3720     Tmp2 = Node->getOperand(1);
3721     if (Tmp2.getOpcode() == ISD::SETCC) {
3722       Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other,
3723                          Tmp1, Tmp2.getOperand(2),
3724                          Tmp2.getOperand(0), Tmp2.getOperand(1),
3725                          Node->getOperand(2));
3726     } else {
3727       // We test only the i1 bit.  Skip the AND if UNDEF or another AND.
3728       if (Tmp2.isUndef() ||
3729           (Tmp2.getOpcode() == ISD::AND &&
3730            isa<ConstantSDNode>(Tmp2.getOperand(1)) &&
3731            cast<ConstantSDNode>(Tmp2.getOperand(1))->getZExtValue() == 1))
3732         Tmp3 = Tmp2;
3733       else
3734         Tmp3 = DAG.getNode(ISD::AND, dl, Tmp2.getValueType(), Tmp2,
3735                            DAG.getConstant(1, dl, Tmp2.getValueType()));
3736       Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other, Tmp1,
3737                          DAG.getCondCode(ISD::SETNE), Tmp3,
3738                          DAG.getConstant(0, dl, Tmp3.getValueType()),
3739                          Node->getOperand(2));
3740     }
3741     Results.push_back(Tmp1);
3742     break;
3743   case ISD::SETCC:
3744   case ISD::STRICT_FSETCC:
3745   case ISD::STRICT_FSETCCS: {
3746     bool IsStrict = Node->getOpcode() != ISD::SETCC;
3747     bool IsSignaling = Node->getOpcode() == ISD::STRICT_FSETCCS;
3748     SDValue Chain = IsStrict ? Node->getOperand(0) : SDValue();
3749     unsigned Offset = IsStrict ? 1 : 0;
3750     Tmp1 = Node->getOperand(0 + Offset);
3751     Tmp2 = Node->getOperand(1 + Offset);
3752     Tmp3 = Node->getOperand(2 + Offset);
3753     bool Legalized =
3754         LegalizeSetCCCondCode(Node->getValueType(0), Tmp1, Tmp2, Tmp3,
3755                               NeedInvert, dl, Chain, IsSignaling);
3756 
3757     if (Legalized) {
3758       // If we expanded the SETCC by swapping LHS and RHS, or by inverting the
3759       // condition code, create a new SETCC node.
3760       if (Tmp3.getNode())
3761         Tmp1 = DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
3762                            Tmp1, Tmp2, Tmp3, Node->getFlags());
3763 
3764       // If we expanded the SETCC by inverting the condition code, then wrap
3765       // the existing SETCC in a NOT to restore the intended condition.
3766       if (NeedInvert)
3767         Tmp1 = DAG.getLogicalNOT(dl, Tmp1, Tmp1->getValueType(0));
3768 
3769       Results.push_back(Tmp1);
3770       if (IsStrict)
3771         Results.push_back(Chain);
3772 
3773       break;
3774     }
3775 
3776     // FIXME: It seems Legalized is false iff CCCode is Legal. I don't
3777     // understand if this code is useful for strict nodes.
3778     assert(!IsStrict && "Don't know how to expand for strict nodes.");
3779 
3780     // Otherwise, SETCC for the given comparison type must be completely
3781     // illegal; expand it into a SELECT_CC.
3782     EVT VT = Node->getValueType(0);
3783     int TrueValue;
3784     switch (TLI.getBooleanContents(Tmp1.getValueType())) {
3785     case TargetLowering::ZeroOrOneBooleanContent:
3786     case TargetLowering::UndefinedBooleanContent:
3787       TrueValue = 1;
3788       break;
3789     case TargetLowering::ZeroOrNegativeOneBooleanContent:
3790       TrueValue = -1;
3791       break;
3792     }
3793     Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, VT, Tmp1, Tmp2,
3794                        DAG.getConstant(TrueValue, dl, VT),
3795                        DAG.getConstant(0, dl, VT),
3796                        Tmp3);
3797     Tmp1->setFlags(Node->getFlags());
3798     Results.push_back(Tmp1);
3799     break;
3800   }
3801   case ISD::SELECT_CC: {
3802     // TODO: need to add STRICT_SELECT_CC and STRICT_SELECT_CCS
3803     Tmp1 = Node->getOperand(0);   // LHS
3804     Tmp2 = Node->getOperand(1);   // RHS
3805     Tmp3 = Node->getOperand(2);   // True
3806     Tmp4 = Node->getOperand(3);   // False
3807     EVT VT = Node->getValueType(0);
3808     SDValue Chain;
3809     SDValue CC = Node->getOperand(4);
3810     ISD::CondCode CCOp = cast<CondCodeSDNode>(CC)->get();
3811 
3812     if (TLI.isCondCodeLegalOrCustom(CCOp, Tmp1.getSimpleValueType())) {
3813       // If the condition code is legal, then we need to expand this
3814       // node using SETCC and SELECT.
3815       EVT CmpVT = Tmp1.getValueType();
3816       assert(!TLI.isOperationExpand(ISD::SELECT, VT) &&
3817              "Cannot expand ISD::SELECT_CC when ISD::SELECT also needs to be "
3818              "expanded.");
3819       EVT CCVT = getSetCCResultType(CmpVT);
3820       SDValue Cond = DAG.getNode(ISD::SETCC, dl, CCVT, Tmp1, Tmp2, CC, Node->getFlags());
3821       Results.push_back(DAG.getSelect(dl, VT, Cond, Tmp3, Tmp4));
3822       break;
3823     }
3824 
3825     // SELECT_CC is legal, so the condition code must not be.
3826     bool Legalized = false;
3827     // Try to legalize by inverting the condition.  This is for targets that
3828     // might support an ordered version of a condition, but not the unordered
3829     // version (or vice versa).
3830     ISD::CondCode InvCC = ISD::getSetCCInverse(CCOp, Tmp1.getValueType());
3831     if (TLI.isCondCodeLegalOrCustom(InvCC, Tmp1.getSimpleValueType())) {
3832       // Use the new condition code and swap true and false
3833       Legalized = true;
3834       Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp4, Tmp3, InvCC);
3835       Tmp1->setFlags(Node->getFlags());
3836     } else {
3837       // If The inverse is not legal, then try to swap the arguments using
3838       // the inverse condition code.
3839       ISD::CondCode SwapInvCC = ISD::getSetCCSwappedOperands(InvCC);
3840       if (TLI.isCondCodeLegalOrCustom(SwapInvCC, Tmp1.getSimpleValueType())) {
3841         // The swapped inverse condition is legal, so swap true and false,
3842         // lhs and rhs.
3843         Legalized = true;
3844         Tmp1 = DAG.getSelectCC(dl, Tmp2, Tmp1, Tmp4, Tmp3, SwapInvCC);
3845         Tmp1->setFlags(Node->getFlags());
3846       }
3847     }
3848 
3849     if (!Legalized) {
3850       Legalized = LegalizeSetCCCondCode(getSetCCResultType(Tmp1.getValueType()),
3851                                         Tmp1, Tmp2, CC, NeedInvert, dl, Chain);
3852 
3853       assert(Legalized && "Can't legalize SELECT_CC with legal condition!");
3854 
3855       // If we expanded the SETCC by inverting the condition code, then swap
3856       // the True/False operands to match.
3857       if (NeedInvert)
3858         std::swap(Tmp3, Tmp4);
3859 
3860       // If we expanded the SETCC by swapping LHS and RHS, or by inverting the
3861       // condition code, create a new SELECT_CC node.
3862       if (CC.getNode()) {
3863         Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0),
3864                            Tmp1, Tmp2, Tmp3, Tmp4, CC);
3865       } else {
3866         Tmp2 = DAG.getConstant(0, dl, Tmp1.getValueType());
3867         CC = DAG.getCondCode(ISD::SETNE);
3868         Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0), Tmp1,
3869                            Tmp2, Tmp3, Tmp4, CC);
3870       }
3871       Tmp1->setFlags(Node->getFlags());
3872     }
3873     Results.push_back(Tmp1);
3874     break;
3875   }
3876   case ISD::BR_CC: {
3877     // TODO: need to add STRICT_BR_CC and STRICT_BR_CCS
3878     SDValue Chain;
3879     Tmp1 = Node->getOperand(0);              // Chain
3880     Tmp2 = Node->getOperand(2);              // LHS
3881     Tmp3 = Node->getOperand(3);              // RHS
3882     Tmp4 = Node->getOperand(1);              // CC
3883 
3884     bool Legalized =
3885         LegalizeSetCCCondCode(getSetCCResultType(Tmp2.getValueType()), Tmp2,
3886                               Tmp3, Tmp4, NeedInvert, dl, Chain);
3887     (void)Legalized;
3888     assert(Legalized && "Can't legalize BR_CC with legal condition!");
3889 
3890     assert(!NeedInvert && "Don't know how to invert BR_CC!");
3891 
3892     // If we expanded the SETCC by swapping LHS and RHS, create a new BR_CC
3893     // node.
3894     if (Tmp4.getNode()) {
3895       Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1,
3896                          Tmp4, Tmp2, Tmp3, Node->getOperand(4));
3897     } else {
3898       Tmp3 = DAG.getConstant(0, dl, Tmp2.getValueType());
3899       Tmp4 = DAG.getCondCode(ISD::SETNE);
3900       Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1, Tmp4,
3901                          Tmp2, Tmp3, Node->getOperand(4));
3902     }
3903     Results.push_back(Tmp1);
3904     break;
3905   }
3906   case ISD::BUILD_VECTOR:
3907     Results.push_back(ExpandBUILD_VECTOR(Node));
3908     break;
3909   case ISD::SPLAT_VECTOR:
3910     Results.push_back(ExpandSPLAT_VECTOR(Node));
3911     break;
3912   case ISD::SRA:
3913   case ISD::SRL:
3914   case ISD::SHL: {
3915     // Scalarize vector SRA/SRL/SHL.
3916     EVT VT = Node->getValueType(0);
3917     assert(VT.isVector() && "Unable to legalize non-vector shift");
3918     assert(TLI.isTypeLegal(VT.getScalarType())&& "Element type must be legal");
3919     unsigned NumElem = VT.getVectorNumElements();
3920 
3921     SmallVector<SDValue, 8> Scalars;
3922     for (unsigned Idx = 0; Idx < NumElem; Idx++) {
3923       SDValue Ex =
3924           DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT.getScalarType(),
3925                       Node->getOperand(0), DAG.getVectorIdxConstant(Idx, dl));
3926       SDValue Sh =
3927           DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT.getScalarType(),
3928                       Node->getOperand(1), DAG.getVectorIdxConstant(Idx, dl));
3929       Scalars.push_back(DAG.getNode(Node->getOpcode(), dl,
3930                                     VT.getScalarType(), Ex, Sh));
3931     }
3932 
3933     SDValue Result = DAG.getBuildVector(Node->getValueType(0), dl, Scalars);
3934     Results.push_back(Result);
3935     break;
3936   }
3937   case ISD::VECREDUCE_FADD:
3938   case ISD::VECREDUCE_FMUL:
3939   case ISD::VECREDUCE_ADD:
3940   case ISD::VECREDUCE_MUL:
3941   case ISD::VECREDUCE_AND:
3942   case ISD::VECREDUCE_OR:
3943   case ISD::VECREDUCE_XOR:
3944   case ISD::VECREDUCE_SMAX:
3945   case ISD::VECREDUCE_SMIN:
3946   case ISD::VECREDUCE_UMAX:
3947   case ISD::VECREDUCE_UMIN:
3948   case ISD::VECREDUCE_FMAX:
3949   case ISD::VECREDUCE_FMIN:
3950     Results.push_back(TLI.expandVecReduce(Node, DAG));
3951     break;
3952   case ISD::GLOBAL_OFFSET_TABLE:
3953   case ISD::GlobalAddress:
3954   case ISD::GlobalTLSAddress:
3955   case ISD::ExternalSymbol:
3956   case ISD::ConstantPool:
3957   case ISD::JumpTable:
3958   case ISD::INTRINSIC_W_CHAIN:
3959   case ISD::INTRINSIC_WO_CHAIN:
3960   case ISD::INTRINSIC_VOID:
3961     // FIXME: Custom lowering for these operations shouldn't return null!
3962     // Return true so that we don't call ConvertNodeToLibcall which also won't
3963     // do anything.
3964     return true;
3965   }
3966 
3967   if (!TLI.isStrictFPEnabled() && Results.empty() && Node->isStrictFPOpcode()) {
3968     // FIXME: We were asked to expand a strict floating-point operation,
3969     // but there is currently no expansion implemented that would preserve
3970     // the "strict" properties.  For now, we just fall back to the non-strict
3971     // version if that is legal on the target.  The actual mutation of the
3972     // operation will happen in SelectionDAGISel::DoInstructionSelection.
3973     switch (Node->getOpcode()) {
3974     default:
3975       if (TLI.getStrictFPOperationAction(Node->getOpcode(),
3976                                          Node->getValueType(0))
3977           == TargetLowering::Legal)
3978         return true;
3979       break;
3980     case ISD::STRICT_FSUB: {
3981       if (TLI.getStrictFPOperationAction(
3982               ISD::STRICT_FSUB, Node->getValueType(0)) == TargetLowering::Legal)
3983         return true;
3984       if (TLI.getStrictFPOperationAction(
3985               ISD::STRICT_FADD, Node->getValueType(0)) != TargetLowering::Legal)
3986         break;
3987 
3988       EVT VT = Node->getValueType(0);
3989       const SDNodeFlags Flags = Node->getFlags();
3990       SDValue Neg = DAG.getNode(ISD::FNEG, dl, VT, Node->getOperand(2), Flags);
3991       SDValue Fadd = DAG.getNode(ISD::STRICT_FADD, dl, Node->getVTList(),
3992                                  {Node->getOperand(0), Node->getOperand(1), Neg},
3993                          Flags);
3994 
3995       Results.push_back(Fadd);
3996       Results.push_back(Fadd.getValue(1));
3997       break;
3998     }
3999     case ISD::STRICT_LRINT:
4000     case ISD::STRICT_LLRINT:
4001     case ISD::STRICT_LROUND:
4002     case ISD::STRICT_LLROUND:
4003       // These are registered by the operand type instead of the value
4004       // type. Reflect that here.
4005       if (TLI.getStrictFPOperationAction(Node->getOpcode(),
4006                                          Node->getOperand(1).getValueType())
4007           == TargetLowering::Legal)
4008         return true;
4009       break;
4010     }
4011   }
4012 
4013   // Replace the original node with the legalized result.
4014   if (Results.empty()) {
4015     LLVM_DEBUG(dbgs() << "Cannot expand node\n");
4016     return false;
4017   }
4018 
4019   LLVM_DEBUG(dbgs() << "Successfully expanded node\n");
4020   ReplaceNode(Node, Results.data());
4021   return true;
4022 }
4023 
4024 void SelectionDAGLegalize::ConvertNodeToLibcall(SDNode *Node) {
4025   LLVM_DEBUG(dbgs() << "Trying to convert node to libcall\n");
4026   SmallVector<SDValue, 8> Results;
4027   SDLoc dl(Node);
4028   // FIXME: Check flags on the node to see if we can use a finite call.
4029   unsigned Opc = Node->getOpcode();
4030   switch (Opc) {
4031   case ISD::ATOMIC_FENCE: {
4032     // If the target didn't lower this, lower it to '__sync_synchronize()' call
4033     // FIXME: handle "fence singlethread" more efficiently.
4034     TargetLowering::ArgListTy Args;
4035 
4036     TargetLowering::CallLoweringInfo CLI(DAG);
4037     CLI.setDebugLoc(dl)
4038         .setChain(Node->getOperand(0))
4039         .setLibCallee(
4040             CallingConv::C, Type::getVoidTy(*DAG.getContext()),
4041             DAG.getExternalSymbol("__sync_synchronize",
4042                                   TLI.getPointerTy(DAG.getDataLayout())),
4043             std::move(Args));
4044 
4045     std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
4046 
4047     Results.push_back(CallResult.second);
4048     break;
4049   }
4050   // By default, atomic intrinsics are marked Legal and lowered. Targets
4051   // which don't support them directly, however, may want libcalls, in which
4052   // case they mark them Expand, and we get here.
4053   case ISD::ATOMIC_SWAP:
4054   case ISD::ATOMIC_LOAD_ADD:
4055   case ISD::ATOMIC_LOAD_SUB:
4056   case ISD::ATOMIC_LOAD_AND:
4057   case ISD::ATOMIC_LOAD_CLR:
4058   case ISD::ATOMIC_LOAD_OR:
4059   case ISD::ATOMIC_LOAD_XOR:
4060   case ISD::ATOMIC_LOAD_NAND:
4061   case ISD::ATOMIC_LOAD_MIN:
4062   case ISD::ATOMIC_LOAD_MAX:
4063   case ISD::ATOMIC_LOAD_UMIN:
4064   case ISD::ATOMIC_LOAD_UMAX:
4065   case ISD::ATOMIC_CMP_SWAP: {
4066     MVT VT = cast<AtomicSDNode>(Node)->getMemoryVT().getSimpleVT();
4067     AtomicOrdering Order = cast<AtomicSDNode>(Node)->getOrdering();
4068     RTLIB::Libcall LC = RTLIB::getOUTLINE_ATOMIC(Opc, Order, VT);
4069     EVT RetVT = Node->getValueType(0);
4070     TargetLowering::MakeLibCallOptions CallOptions;
4071     SmallVector<SDValue, 4> Ops;
4072     if (TLI.getLibcallName(LC)) {
4073       // If outline atomic available, prepare its arguments and expand.
4074       Ops.append(Node->op_begin() + 2, Node->op_end());
4075       Ops.push_back(Node->getOperand(1));
4076 
4077     } else {
4078       LC = RTLIB::getSYNC(Opc, VT);
4079       assert(LC != RTLIB::UNKNOWN_LIBCALL &&
4080              "Unexpected atomic op or value type!");
4081       // Arguments for expansion to sync libcall
4082       Ops.append(Node->op_begin() + 1, Node->op_end());
4083     }
4084     std::pair<SDValue, SDValue> Tmp = TLI.makeLibCall(DAG, LC, RetVT,
4085                                                       Ops, CallOptions,
4086                                                       SDLoc(Node),
4087                                                       Node->getOperand(0));
4088     Results.push_back(Tmp.first);
4089     Results.push_back(Tmp.second);
4090     break;
4091   }
4092   case ISD::TRAP: {
4093     // If this operation is not supported, lower it to 'abort()' call
4094     TargetLowering::ArgListTy Args;
4095     TargetLowering::CallLoweringInfo CLI(DAG);
4096     CLI.setDebugLoc(dl)
4097         .setChain(Node->getOperand(0))
4098         .setLibCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
4099                       DAG.getExternalSymbol(
4100                           "abort", TLI.getPointerTy(DAG.getDataLayout())),
4101                       std::move(Args));
4102     std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
4103 
4104     Results.push_back(CallResult.second);
4105     break;
4106   }
4107   case ISD::FMINNUM:
4108   case ISD::STRICT_FMINNUM:
4109     ExpandFPLibCall(Node, RTLIB::FMIN_F32, RTLIB::FMIN_F64,
4110                     RTLIB::FMIN_F80, RTLIB::FMIN_F128,
4111                     RTLIB::FMIN_PPCF128, Results);
4112     break;
4113   case ISD::FMAXNUM:
4114   case ISD::STRICT_FMAXNUM:
4115     ExpandFPLibCall(Node, RTLIB::FMAX_F32, RTLIB::FMAX_F64,
4116                     RTLIB::FMAX_F80, RTLIB::FMAX_F128,
4117                     RTLIB::FMAX_PPCF128, Results);
4118     break;
4119   case ISD::FSQRT:
4120   case ISD::STRICT_FSQRT:
4121     ExpandFPLibCall(Node, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
4122                     RTLIB::SQRT_F80, RTLIB::SQRT_F128,
4123                     RTLIB::SQRT_PPCF128, Results);
4124     break;
4125   case ISD::FCBRT:
4126     ExpandFPLibCall(Node, RTLIB::CBRT_F32, RTLIB::CBRT_F64,
4127                     RTLIB::CBRT_F80, RTLIB::CBRT_F128,
4128                     RTLIB::CBRT_PPCF128, Results);
4129     break;
4130   case ISD::FSIN:
4131   case ISD::STRICT_FSIN:
4132     ExpandFPLibCall(Node, RTLIB::SIN_F32, RTLIB::SIN_F64,
4133                     RTLIB::SIN_F80, RTLIB::SIN_F128,
4134                     RTLIB::SIN_PPCF128, Results);
4135     break;
4136   case ISD::FCOS:
4137   case ISD::STRICT_FCOS:
4138     ExpandFPLibCall(Node, RTLIB::COS_F32, RTLIB::COS_F64,
4139                     RTLIB::COS_F80, RTLIB::COS_F128,
4140                     RTLIB::COS_PPCF128, Results);
4141     break;
4142   case ISD::FSINCOS:
4143     // Expand into sincos libcall.
4144     ExpandSinCosLibCall(Node, Results);
4145     break;
4146   case ISD::FLOG:
4147   case ISD::STRICT_FLOG:
4148     ExpandFPLibCall(Node, RTLIB::LOG_F32, RTLIB::LOG_F64, RTLIB::LOG_F80,
4149                     RTLIB::LOG_F128, RTLIB::LOG_PPCF128, Results);
4150     break;
4151   case ISD::FLOG2:
4152   case ISD::STRICT_FLOG2:
4153     ExpandFPLibCall(Node, RTLIB::LOG2_F32, RTLIB::LOG2_F64, RTLIB::LOG2_F80,
4154                     RTLIB::LOG2_F128, RTLIB::LOG2_PPCF128, Results);
4155     break;
4156   case ISD::FLOG10:
4157   case ISD::STRICT_FLOG10:
4158     ExpandFPLibCall(Node, RTLIB::LOG10_F32, RTLIB::LOG10_F64, RTLIB::LOG10_F80,
4159                     RTLIB::LOG10_F128, RTLIB::LOG10_PPCF128, Results);
4160     break;
4161   case ISD::FEXP:
4162   case ISD::STRICT_FEXP:
4163     ExpandFPLibCall(Node, RTLIB::EXP_F32, RTLIB::EXP_F64, RTLIB::EXP_F80,
4164                     RTLIB::EXP_F128, RTLIB::EXP_PPCF128, Results);
4165     break;
4166   case ISD::FEXP2:
4167   case ISD::STRICT_FEXP2:
4168     ExpandFPLibCall(Node, RTLIB::EXP2_F32, RTLIB::EXP2_F64, RTLIB::EXP2_F80,
4169                     RTLIB::EXP2_F128, RTLIB::EXP2_PPCF128, Results);
4170     break;
4171   case ISD::FTRUNC:
4172   case ISD::STRICT_FTRUNC:
4173     ExpandFPLibCall(Node, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
4174                     RTLIB::TRUNC_F80, RTLIB::TRUNC_F128,
4175                     RTLIB::TRUNC_PPCF128, Results);
4176     break;
4177   case ISD::FFLOOR:
4178   case ISD::STRICT_FFLOOR:
4179     ExpandFPLibCall(Node, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
4180                     RTLIB::FLOOR_F80, RTLIB::FLOOR_F128,
4181                     RTLIB::FLOOR_PPCF128, Results);
4182     break;
4183   case ISD::FCEIL:
4184   case ISD::STRICT_FCEIL:
4185     ExpandFPLibCall(Node, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
4186                     RTLIB::CEIL_F80, RTLIB::CEIL_F128,
4187                     RTLIB::CEIL_PPCF128, Results);
4188     break;
4189   case ISD::FRINT:
4190   case ISD::STRICT_FRINT:
4191     ExpandFPLibCall(Node, RTLIB::RINT_F32, RTLIB::RINT_F64,
4192                     RTLIB::RINT_F80, RTLIB::RINT_F128,
4193                     RTLIB::RINT_PPCF128, Results);
4194     break;
4195   case ISD::FNEARBYINT:
4196   case ISD::STRICT_FNEARBYINT:
4197     ExpandFPLibCall(Node, RTLIB::NEARBYINT_F32,
4198                     RTLIB::NEARBYINT_F64,
4199                     RTLIB::NEARBYINT_F80,
4200                     RTLIB::NEARBYINT_F128,
4201                     RTLIB::NEARBYINT_PPCF128, Results);
4202     break;
4203   case ISD::FROUND:
4204   case ISD::STRICT_FROUND:
4205     ExpandFPLibCall(Node, RTLIB::ROUND_F32,
4206                     RTLIB::ROUND_F64,
4207                     RTLIB::ROUND_F80,
4208                     RTLIB::ROUND_F128,
4209                     RTLIB::ROUND_PPCF128, Results);
4210     break;
4211   case ISD::FROUNDEVEN:
4212   case ISD::STRICT_FROUNDEVEN:
4213     ExpandFPLibCall(Node, RTLIB::ROUNDEVEN_F32,
4214                     RTLIB::ROUNDEVEN_F64,
4215                     RTLIB::ROUNDEVEN_F80,
4216                     RTLIB::ROUNDEVEN_F128,
4217                     RTLIB::ROUNDEVEN_PPCF128, Results);
4218     break;
4219   case ISD::FPOWI:
4220   case ISD::STRICT_FPOWI: {
4221     RTLIB::Libcall LC;
4222     switch (Node->getSimpleValueType(0).SimpleTy) {
4223     default: llvm_unreachable("Unexpected request for libcall!");
4224     case MVT::f32: LC = RTLIB::POWI_F32; break;
4225     case MVT::f64: LC = RTLIB::POWI_F64; break;
4226     case MVT::f80: LC = RTLIB::POWI_F80; break;
4227     case MVT::f128: LC = RTLIB::POWI_F128; break;
4228     case MVT::ppcf128: LC = RTLIB::POWI_PPCF128; break;
4229     }
4230     if (!TLI.getLibcallName(LC)) {
4231       // Some targets don't have a powi libcall; use pow instead.
4232       SDValue Exponent = DAG.getNode(ISD::SINT_TO_FP, SDLoc(Node),
4233                                      Node->getValueType(0),
4234                                      Node->getOperand(1));
4235       Results.push_back(DAG.getNode(ISD::FPOW, SDLoc(Node),
4236                                     Node->getValueType(0), Node->getOperand(0),
4237                                     Exponent));
4238       break;
4239     }
4240     ExpandFPLibCall(Node, RTLIB::POWI_F32, RTLIB::POWI_F64,
4241                     RTLIB::POWI_F80, RTLIB::POWI_F128,
4242                     RTLIB::POWI_PPCF128, Results);
4243     break;
4244   }
4245   case ISD::FPOW:
4246   case ISD::STRICT_FPOW:
4247     ExpandFPLibCall(Node, RTLIB::POW_F32, RTLIB::POW_F64, RTLIB::POW_F80,
4248                     RTLIB::POW_F128, RTLIB::POW_PPCF128, Results);
4249     break;
4250   case ISD::LROUND:
4251   case ISD::STRICT_LROUND:
4252     ExpandArgFPLibCall(Node, RTLIB::LROUND_F32,
4253                        RTLIB::LROUND_F64, RTLIB::LROUND_F80,
4254                        RTLIB::LROUND_F128,
4255                        RTLIB::LROUND_PPCF128, Results);
4256     break;
4257   case ISD::LLROUND:
4258   case ISD::STRICT_LLROUND:
4259     ExpandArgFPLibCall(Node, RTLIB::LLROUND_F32,
4260                        RTLIB::LLROUND_F64, RTLIB::LLROUND_F80,
4261                        RTLIB::LLROUND_F128,
4262                        RTLIB::LLROUND_PPCF128, Results);
4263     break;
4264   case ISD::LRINT:
4265   case ISD::STRICT_LRINT:
4266     ExpandArgFPLibCall(Node, RTLIB::LRINT_F32,
4267                        RTLIB::LRINT_F64, RTLIB::LRINT_F80,
4268                        RTLIB::LRINT_F128,
4269                        RTLIB::LRINT_PPCF128, Results);
4270     break;
4271   case ISD::LLRINT:
4272   case ISD::STRICT_LLRINT:
4273     ExpandArgFPLibCall(Node, RTLIB::LLRINT_F32,
4274                        RTLIB::LLRINT_F64, RTLIB::LLRINT_F80,
4275                        RTLIB::LLRINT_F128,
4276                        RTLIB::LLRINT_PPCF128, Results);
4277     break;
4278   case ISD::FDIV:
4279   case ISD::STRICT_FDIV:
4280     ExpandFPLibCall(Node, RTLIB::DIV_F32, RTLIB::DIV_F64,
4281                     RTLIB::DIV_F80, RTLIB::DIV_F128,
4282                     RTLIB::DIV_PPCF128, Results);
4283     break;
4284   case ISD::FREM:
4285   case ISD::STRICT_FREM:
4286     ExpandFPLibCall(Node, RTLIB::REM_F32, RTLIB::REM_F64,
4287                     RTLIB::REM_F80, RTLIB::REM_F128,
4288                     RTLIB::REM_PPCF128, Results);
4289     break;
4290   case ISD::FMA:
4291   case ISD::STRICT_FMA:
4292     ExpandFPLibCall(Node, RTLIB::FMA_F32, RTLIB::FMA_F64,
4293                     RTLIB::FMA_F80, RTLIB::FMA_F128,
4294                     RTLIB::FMA_PPCF128, Results);
4295     break;
4296   case ISD::FADD:
4297   case ISD::STRICT_FADD:
4298     ExpandFPLibCall(Node, RTLIB::ADD_F32, RTLIB::ADD_F64,
4299                     RTLIB::ADD_F80, RTLIB::ADD_F128,
4300                     RTLIB::ADD_PPCF128, Results);
4301     break;
4302   case ISD::FMUL:
4303   case ISD::STRICT_FMUL:
4304     ExpandFPLibCall(Node, RTLIB::MUL_F32, RTLIB::MUL_F64,
4305                     RTLIB::MUL_F80, RTLIB::MUL_F128,
4306                     RTLIB::MUL_PPCF128, Results);
4307     break;
4308   case ISD::FP16_TO_FP:
4309     if (Node->getValueType(0) == MVT::f32) {
4310       Results.push_back(ExpandLibCall(RTLIB::FPEXT_F16_F32, Node, false));
4311     }
4312     break;
4313   case ISD::STRICT_FP16_TO_FP: {
4314     if (Node->getValueType(0) == MVT::f32) {
4315       TargetLowering::MakeLibCallOptions CallOptions;
4316       std::pair<SDValue, SDValue> Tmp = TLI.makeLibCall(
4317           DAG, RTLIB::FPEXT_F16_F32, MVT::f32, Node->getOperand(1), CallOptions,
4318           SDLoc(Node), Node->getOperand(0));
4319       Results.push_back(Tmp.first);
4320       Results.push_back(Tmp.second);
4321     }
4322     break;
4323   }
4324   case ISD::FP_TO_FP16: {
4325     RTLIB::Libcall LC =
4326         RTLIB::getFPROUND(Node->getOperand(0).getValueType(), MVT::f16);
4327     assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unable to expand fp_to_fp16");
4328     Results.push_back(ExpandLibCall(LC, Node, false));
4329     break;
4330   }
4331   case ISD::STRICT_FP_TO_FP16: {
4332     RTLIB::Libcall LC =
4333         RTLIB::getFPROUND(Node->getOperand(1).getValueType(), MVT::f16);
4334     assert(LC != RTLIB::UNKNOWN_LIBCALL &&
4335            "Unable to expand strict_fp_to_fp16");
4336     TargetLowering::MakeLibCallOptions CallOptions;
4337     std::pair<SDValue, SDValue> Tmp =
4338         TLI.makeLibCall(DAG, LC, Node->getValueType(0), Node->getOperand(1),
4339                         CallOptions, SDLoc(Node), Node->getOperand(0));
4340     Results.push_back(Tmp.first);
4341     Results.push_back(Tmp.second);
4342     break;
4343   }
4344   case ISD::FSUB:
4345   case ISD::STRICT_FSUB:
4346     ExpandFPLibCall(Node, RTLIB::SUB_F32, RTLIB::SUB_F64,
4347                     RTLIB::SUB_F80, RTLIB::SUB_F128,
4348                     RTLIB::SUB_PPCF128, Results);
4349     break;
4350   case ISD::SREM:
4351     Results.push_back(ExpandIntLibCall(Node, true,
4352                                        RTLIB::SREM_I8,
4353                                        RTLIB::SREM_I16, RTLIB::SREM_I32,
4354                                        RTLIB::SREM_I64, RTLIB::SREM_I128));
4355     break;
4356   case ISD::UREM:
4357     Results.push_back(ExpandIntLibCall(Node, false,
4358                                        RTLIB::UREM_I8,
4359                                        RTLIB::UREM_I16, RTLIB::UREM_I32,
4360                                        RTLIB::UREM_I64, RTLIB::UREM_I128));
4361     break;
4362   case ISD::SDIV:
4363     Results.push_back(ExpandIntLibCall(Node, true,
4364                                        RTLIB::SDIV_I8,
4365                                        RTLIB::SDIV_I16, RTLIB::SDIV_I32,
4366                                        RTLIB::SDIV_I64, RTLIB::SDIV_I128));
4367     break;
4368   case ISD::UDIV:
4369     Results.push_back(ExpandIntLibCall(Node, false,
4370                                        RTLIB::UDIV_I8,
4371                                        RTLIB::UDIV_I16, RTLIB::UDIV_I32,
4372                                        RTLIB::UDIV_I64, RTLIB::UDIV_I128));
4373     break;
4374   case ISD::SDIVREM:
4375   case ISD::UDIVREM:
4376     // Expand into divrem libcall
4377     ExpandDivRemLibCall(Node, Results);
4378     break;
4379   case ISD::MUL:
4380     Results.push_back(ExpandIntLibCall(Node, false,
4381                                        RTLIB::MUL_I8,
4382                                        RTLIB::MUL_I16, RTLIB::MUL_I32,
4383                                        RTLIB::MUL_I64, RTLIB::MUL_I128));
4384     break;
4385   case ISD::CTLZ_ZERO_UNDEF:
4386     switch (Node->getSimpleValueType(0).SimpleTy) {
4387     default:
4388       llvm_unreachable("LibCall explicitly requested, but not available");
4389     case MVT::i32:
4390       Results.push_back(ExpandLibCall(RTLIB::CTLZ_I32, Node, false));
4391       break;
4392     case MVT::i64:
4393       Results.push_back(ExpandLibCall(RTLIB::CTLZ_I64, Node, false));
4394       break;
4395     case MVT::i128:
4396       Results.push_back(ExpandLibCall(RTLIB::CTLZ_I128, Node, false));
4397       break;
4398     }
4399     break;
4400   }
4401 
4402   // Replace the original node with the legalized result.
4403   if (!Results.empty()) {
4404     LLVM_DEBUG(dbgs() << "Successfully converted node to libcall\n");
4405     ReplaceNode(Node, Results.data());
4406   } else
4407     LLVM_DEBUG(dbgs() << "Could not convert node to libcall\n");
4408 }
4409 
4410 // Determine the vector type to use in place of an original scalar element when
4411 // promoting equally sized vectors.
4412 static MVT getPromotedVectorElementType(const TargetLowering &TLI,
4413                                         MVT EltVT, MVT NewEltVT) {
4414   unsigned OldEltsPerNewElt = EltVT.getSizeInBits() / NewEltVT.getSizeInBits();
4415   MVT MidVT = MVT::getVectorVT(NewEltVT, OldEltsPerNewElt);
4416   assert(TLI.isTypeLegal(MidVT) && "unexpected");
4417   return MidVT;
4418 }
4419 
4420 void SelectionDAGLegalize::PromoteNode(SDNode *Node) {
4421   LLVM_DEBUG(dbgs() << "Trying to promote node\n");
4422   SmallVector<SDValue, 8> Results;
4423   MVT OVT = Node->getSimpleValueType(0);
4424   if (Node->getOpcode() == ISD::UINT_TO_FP ||
4425       Node->getOpcode() == ISD::SINT_TO_FP ||
4426       Node->getOpcode() == ISD::SETCC ||
4427       Node->getOpcode() == ISD::EXTRACT_VECTOR_ELT ||
4428       Node->getOpcode() == ISD::INSERT_VECTOR_ELT) {
4429     OVT = Node->getOperand(0).getSimpleValueType();
4430   }
4431   if (Node->getOpcode() == ISD::STRICT_UINT_TO_FP ||
4432       Node->getOpcode() == ISD::STRICT_SINT_TO_FP ||
4433       Node->getOpcode() == ISD::STRICT_FSETCC ||
4434       Node->getOpcode() == ISD::STRICT_FSETCCS)
4435     OVT = Node->getOperand(1).getSimpleValueType();
4436   if (Node->getOpcode() == ISD::BR_CC)
4437     OVT = Node->getOperand(2).getSimpleValueType();
4438   MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
4439   SDLoc dl(Node);
4440   SDValue Tmp1, Tmp2, Tmp3;
4441   switch (Node->getOpcode()) {
4442   case ISD::CTTZ:
4443   case ISD::CTTZ_ZERO_UNDEF:
4444   case ISD::CTLZ:
4445   case ISD::CTLZ_ZERO_UNDEF:
4446   case ISD::CTPOP:
4447     // Zero extend the argument unless its cttz, then use any_extend.
4448     if (Node->getOpcode() == ISD::CTTZ ||
4449         Node->getOpcode() == ISD::CTTZ_ZERO_UNDEF)
4450       Tmp1 = DAG.getNode(ISD::ANY_EXTEND, dl, NVT, Node->getOperand(0));
4451     else
4452       Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
4453 
4454     if (Node->getOpcode() == ISD::CTTZ) {
4455       // The count is the same in the promoted type except if the original
4456       // value was zero.  This can be handled by setting the bit just off
4457       // the top of the original type.
4458       auto TopBit = APInt::getOneBitSet(NVT.getSizeInBits(),
4459                                         OVT.getSizeInBits());
4460       Tmp1 = DAG.getNode(ISD::OR, dl, NVT, Tmp1,
4461                          DAG.getConstant(TopBit, dl, NVT));
4462     }
4463     // Perform the larger operation. For CTPOP and CTTZ_ZERO_UNDEF, this is
4464     // already the correct result.
4465     Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4466     if (Node->getOpcode() == ISD::CTLZ ||
4467         Node->getOpcode() == ISD::CTLZ_ZERO_UNDEF) {
4468       // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
4469       Tmp1 = DAG.getNode(ISD::SUB, dl, NVT, Tmp1,
4470                           DAG.getConstant(NVT.getSizeInBits() -
4471                                           OVT.getSizeInBits(), dl, NVT));
4472     }
4473     Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1));
4474     break;
4475   case ISD::BITREVERSE:
4476   case ISD::BSWAP: {
4477     unsigned DiffBits = NVT.getSizeInBits() - OVT.getSizeInBits();
4478     Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
4479     Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4480     Tmp1 = DAG.getNode(
4481         ISD::SRL, dl, NVT, Tmp1,
4482         DAG.getConstant(DiffBits, dl,
4483                         TLI.getShiftAmountTy(NVT, DAG.getDataLayout())));
4484 
4485     Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1));
4486     break;
4487   }
4488   case ISD::FP_TO_UINT:
4489   case ISD::STRICT_FP_TO_UINT:
4490   case ISD::FP_TO_SINT:
4491   case ISD::STRICT_FP_TO_SINT:
4492     PromoteLegalFP_TO_INT(Node, dl, Results);
4493     break;
4494   case ISD::UINT_TO_FP:
4495   case ISD::STRICT_UINT_TO_FP:
4496   case ISD::SINT_TO_FP:
4497   case ISD::STRICT_SINT_TO_FP:
4498     PromoteLegalINT_TO_FP(Node, dl, Results);
4499     break;
4500   case ISD::VAARG: {
4501     SDValue Chain = Node->getOperand(0); // Get the chain.
4502     SDValue Ptr = Node->getOperand(1); // Get the pointer.
4503 
4504     unsigned TruncOp;
4505     if (OVT.isVector()) {
4506       TruncOp = ISD::BITCAST;
4507     } else {
4508       assert(OVT.isInteger()
4509         && "VAARG promotion is supported only for vectors or integer types");
4510       TruncOp = ISD::TRUNCATE;
4511     }
4512 
4513     // Perform the larger operation, then convert back
4514     Tmp1 = DAG.getVAArg(NVT, dl, Chain, Ptr, Node->getOperand(2),
4515              Node->getConstantOperandVal(3));
4516     Chain = Tmp1.getValue(1);
4517 
4518     Tmp2 = DAG.getNode(TruncOp, dl, OVT, Tmp1);
4519 
4520     // Modified the chain result - switch anything that used the old chain to
4521     // use the new one.
4522     DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Tmp2);
4523     DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
4524     if (UpdatedNodes) {
4525       UpdatedNodes->insert(Tmp2.getNode());
4526       UpdatedNodes->insert(Chain.getNode());
4527     }
4528     ReplacedNode(Node);
4529     break;
4530   }
4531   case ISD::MUL:
4532   case ISD::SDIV:
4533   case ISD::SREM:
4534   case ISD::UDIV:
4535   case ISD::UREM:
4536   case ISD::AND:
4537   case ISD::OR:
4538   case ISD::XOR: {
4539     unsigned ExtOp, TruncOp;
4540     if (OVT.isVector()) {
4541       ExtOp   = ISD::BITCAST;
4542       TruncOp = ISD::BITCAST;
4543     } else {
4544       assert(OVT.isInteger() && "Cannot promote logic operation");
4545 
4546       switch (Node->getOpcode()) {
4547       default:
4548         ExtOp = ISD::ANY_EXTEND;
4549         break;
4550       case ISD::SDIV:
4551       case ISD::SREM:
4552         ExtOp = ISD::SIGN_EXTEND;
4553         break;
4554       case ISD::UDIV:
4555       case ISD::UREM:
4556         ExtOp = ISD::ZERO_EXTEND;
4557         break;
4558       }
4559       TruncOp = ISD::TRUNCATE;
4560     }
4561     // Promote each of the values to the new type.
4562     Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4563     Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4564     // Perform the larger operation, then convert back
4565     Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4566     Results.push_back(DAG.getNode(TruncOp, dl, OVT, Tmp1));
4567     break;
4568   }
4569   case ISD::UMUL_LOHI:
4570   case ISD::SMUL_LOHI: {
4571     // Promote to a multiply in a wider integer type.
4572     unsigned ExtOp = Node->getOpcode() == ISD::UMUL_LOHI ? ISD::ZERO_EXTEND
4573                                                          : ISD::SIGN_EXTEND;
4574     Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4575     Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4576     Tmp1 = DAG.getNode(ISD::MUL, dl, NVT, Tmp1, Tmp2);
4577 
4578     auto &DL = DAG.getDataLayout();
4579     unsigned OriginalSize = OVT.getScalarSizeInBits();
4580     Tmp2 = DAG.getNode(
4581         ISD::SRL, dl, NVT, Tmp1,
4582         DAG.getConstant(OriginalSize, dl, TLI.getScalarShiftAmountTy(DL, NVT)));
4583     Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1));
4584     Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp2));
4585     break;
4586   }
4587   case ISD::SELECT: {
4588     unsigned ExtOp, TruncOp;
4589     if (Node->getValueType(0).isVector() ||
4590         Node->getValueType(0).getSizeInBits() == NVT.getSizeInBits()) {
4591       ExtOp   = ISD::BITCAST;
4592       TruncOp = ISD::BITCAST;
4593     } else if (Node->getValueType(0).isInteger()) {
4594       ExtOp   = ISD::ANY_EXTEND;
4595       TruncOp = ISD::TRUNCATE;
4596     } else {
4597       ExtOp   = ISD::FP_EXTEND;
4598       TruncOp = ISD::FP_ROUND;
4599     }
4600     Tmp1 = Node->getOperand(0);
4601     // Promote each of the values to the new type.
4602     Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4603     Tmp3 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
4604     // Perform the larger operation, then round down.
4605     Tmp1 = DAG.getSelect(dl, NVT, Tmp1, Tmp2, Tmp3);
4606     Tmp1->setFlags(Node->getFlags());
4607     if (TruncOp != ISD::FP_ROUND)
4608       Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1);
4609     else
4610       Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1,
4611                          DAG.getIntPtrConstant(0, dl));
4612     Results.push_back(Tmp1);
4613     break;
4614   }
4615   case ISD::VECTOR_SHUFFLE: {
4616     ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
4617 
4618     // Cast the two input vectors.
4619     Tmp1 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(0));
4620     Tmp2 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(1));
4621 
4622     // Convert the shuffle mask to the right # elements.
4623     Tmp1 = ShuffleWithNarrowerEltType(NVT, OVT, dl, Tmp1, Tmp2, Mask);
4624     Tmp1 = DAG.getNode(ISD::BITCAST, dl, OVT, Tmp1);
4625     Results.push_back(Tmp1);
4626     break;
4627   }
4628   case ISD::SETCC:
4629   case ISD::STRICT_FSETCC:
4630   case ISD::STRICT_FSETCCS: {
4631     unsigned ExtOp = ISD::FP_EXTEND;
4632     if (NVT.isInteger()) {
4633       ISD::CondCode CCCode = cast<CondCodeSDNode>(Node->getOperand(2))->get();
4634       ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4635     }
4636     if (Node->isStrictFPOpcode()) {
4637       SDValue InChain = Node->getOperand(0);
4638       std::tie(Tmp1, std::ignore) =
4639           DAG.getStrictFPExtendOrRound(Node->getOperand(1), InChain, dl, NVT);
4640       std::tie(Tmp2, std::ignore) =
4641           DAG.getStrictFPExtendOrRound(Node->getOperand(2), InChain, dl, NVT);
4642       SmallVector<SDValue, 2> TmpChains = {Tmp1.getValue(1), Tmp2.getValue(1)};
4643       SDValue OutChain = DAG.getTokenFactor(dl, TmpChains);
4644       SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
4645       Results.push_back(DAG.getNode(Node->getOpcode(), dl, VTs,
4646                                     {OutChain, Tmp1, Tmp2, Node->getOperand(3)},
4647                                     Node->getFlags()));
4648       Results.push_back(Results.back().getValue(1));
4649       break;
4650     }
4651     Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4652     Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4653     Results.push_back(DAG.getNode(ISD::SETCC, dl, Node->getValueType(0), Tmp1,
4654                                   Tmp2, Node->getOperand(2), Node->getFlags()));
4655     break;
4656   }
4657   case ISD::BR_CC: {
4658     unsigned ExtOp = ISD::FP_EXTEND;
4659     if (NVT.isInteger()) {
4660       ISD::CondCode CCCode =
4661         cast<CondCodeSDNode>(Node->getOperand(1))->get();
4662       ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4663     }
4664     Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
4665     Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(3));
4666     Results.push_back(DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0),
4667                                   Node->getOperand(0), Node->getOperand(1),
4668                                   Tmp1, Tmp2, Node->getOperand(4)));
4669     break;
4670   }
4671   case ISD::FADD:
4672   case ISD::FSUB:
4673   case ISD::FMUL:
4674   case ISD::FDIV:
4675   case ISD::FREM:
4676   case ISD::FMINNUM:
4677   case ISD::FMAXNUM:
4678   case ISD::FPOW:
4679     Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4680     Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
4681     Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2,
4682                        Node->getFlags());
4683     Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
4684                                   Tmp3, DAG.getIntPtrConstant(0, dl)));
4685     break;
4686   case ISD::STRICT_FREM:
4687   case ISD::STRICT_FPOW:
4688     Tmp1 = DAG.getNode(ISD::STRICT_FP_EXTEND, dl, {NVT, MVT::Other},
4689                        {Node->getOperand(0), Node->getOperand(1)});
4690     Tmp2 = DAG.getNode(ISD::STRICT_FP_EXTEND, dl, {NVT, MVT::Other},
4691                        {Node->getOperand(0), Node->getOperand(2)});
4692     Tmp3 = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Tmp1.getValue(1),
4693                        Tmp2.getValue(1));
4694     Tmp1 = DAG.getNode(Node->getOpcode(), dl, {NVT, MVT::Other},
4695                        {Tmp3, Tmp1, Tmp2});
4696     Tmp1 = DAG.getNode(ISD::STRICT_FP_ROUND, dl, {OVT, MVT::Other},
4697                        {Tmp1.getValue(1), Tmp1, DAG.getIntPtrConstant(0, dl)});
4698     Results.push_back(Tmp1);
4699     Results.push_back(Tmp1.getValue(1));
4700     break;
4701   case ISD::FMA:
4702     Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4703     Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
4704     Tmp3 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(2));
4705     Results.push_back(
4706         DAG.getNode(ISD::FP_ROUND, dl, OVT,
4707                     DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2, Tmp3),
4708                     DAG.getIntPtrConstant(0, dl)));
4709     break;
4710   case ISD::FCOPYSIGN:
4711   case ISD::FPOWI: {
4712     Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4713     Tmp2 = Node->getOperand(1);
4714     Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4715 
4716     // fcopysign doesn't change anything but the sign bit, so
4717     //   (fp_round (fcopysign (fpext a), b))
4718     // is as precise as
4719     //   (fp_round (fpext a))
4720     // which is a no-op. Mark it as a TRUNCating FP_ROUND.
4721     const bool isTrunc = (Node->getOpcode() == ISD::FCOPYSIGN);
4722     Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
4723                                   Tmp3, DAG.getIntPtrConstant(isTrunc, dl)));
4724     break;
4725   }
4726   case ISD::FFLOOR:
4727   case ISD::FCEIL:
4728   case ISD::FRINT:
4729   case ISD::FNEARBYINT:
4730   case ISD::FROUND:
4731   case ISD::FROUNDEVEN:
4732   case ISD::FTRUNC:
4733   case ISD::FNEG:
4734   case ISD::FSQRT:
4735   case ISD::FSIN:
4736   case ISD::FCOS:
4737   case ISD::FLOG:
4738   case ISD::FLOG2:
4739   case ISD::FLOG10:
4740   case ISD::FABS:
4741   case ISD::FEXP:
4742   case ISD::FEXP2:
4743     Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4744     Tmp2 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4745     Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
4746                                   Tmp2, DAG.getIntPtrConstant(0, dl)));
4747     break;
4748   case ISD::STRICT_FFLOOR:
4749   case ISD::STRICT_FCEIL:
4750   case ISD::STRICT_FSIN:
4751   case ISD::STRICT_FCOS:
4752   case ISD::STRICT_FLOG:
4753   case ISD::STRICT_FLOG10:
4754   case ISD::STRICT_FEXP:
4755     Tmp1 = DAG.getNode(ISD::STRICT_FP_EXTEND, dl, {NVT, MVT::Other},
4756                        {Node->getOperand(0), Node->getOperand(1)});
4757     Tmp2 = DAG.getNode(Node->getOpcode(), dl, {NVT, MVT::Other},
4758                        {Tmp1.getValue(1), Tmp1});
4759     Tmp3 = DAG.getNode(ISD::STRICT_FP_ROUND, dl, {OVT, MVT::Other},
4760                        {Tmp2.getValue(1), Tmp2, DAG.getIntPtrConstant(0, dl)});
4761     Results.push_back(Tmp3);
4762     Results.push_back(Tmp3.getValue(1));
4763     break;
4764   case ISD::BUILD_VECTOR: {
4765     MVT EltVT = OVT.getVectorElementType();
4766     MVT NewEltVT = NVT.getVectorElementType();
4767 
4768     // Handle bitcasts to a different vector type with the same total bit size
4769     //
4770     // e.g. v2i64 = build_vector i64:x, i64:y => v4i32
4771     //  =>
4772     //  v4i32 = concat_vectors (v2i32 (bitcast i64:x)), (v2i32 (bitcast i64:y))
4773 
4774     assert(NVT.isVector() && OVT.getSizeInBits() == NVT.getSizeInBits() &&
4775            "Invalid promote type for build_vector");
4776     assert(NewEltVT.bitsLT(EltVT) && "not handled");
4777 
4778     MVT MidVT = getPromotedVectorElementType(TLI, EltVT, NewEltVT);
4779 
4780     SmallVector<SDValue, 8> NewOps;
4781     for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I) {
4782       SDValue Op = Node->getOperand(I);
4783       NewOps.push_back(DAG.getNode(ISD::BITCAST, SDLoc(Op), MidVT, Op));
4784     }
4785 
4786     SDLoc SL(Node);
4787     SDValue Concat = DAG.getNode(ISD::CONCAT_VECTORS, SL, NVT, NewOps);
4788     SDValue CvtVec = DAG.getNode(ISD::BITCAST, SL, OVT, Concat);
4789     Results.push_back(CvtVec);
4790     break;
4791   }
4792   case ISD::EXTRACT_VECTOR_ELT: {
4793     MVT EltVT = OVT.getVectorElementType();
4794     MVT NewEltVT = NVT.getVectorElementType();
4795 
4796     // Handle bitcasts to a different vector type with the same total bit size.
4797     //
4798     // e.g. v2i64 = extract_vector_elt x:v2i64, y:i32
4799     //  =>
4800     //  v4i32:castx = bitcast x:v2i64
4801     //
4802     // i64 = bitcast
4803     //   (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))),
4804     //                       (i32 (extract_vector_elt castx, (2 * y + 1)))
4805     //
4806 
4807     assert(NVT.isVector() && OVT.getSizeInBits() == NVT.getSizeInBits() &&
4808            "Invalid promote type for extract_vector_elt");
4809     assert(NewEltVT.bitsLT(EltVT) && "not handled");
4810 
4811     MVT MidVT = getPromotedVectorElementType(TLI, EltVT, NewEltVT);
4812     unsigned NewEltsPerOldElt = MidVT.getVectorNumElements();
4813 
4814     SDValue Idx = Node->getOperand(1);
4815     EVT IdxVT = Idx.getValueType();
4816     SDLoc SL(Node);
4817     SDValue Factor = DAG.getConstant(NewEltsPerOldElt, SL, IdxVT);
4818     SDValue NewBaseIdx = DAG.getNode(ISD::MUL, SL, IdxVT, Idx, Factor);
4819 
4820     SDValue CastVec = DAG.getNode(ISD::BITCAST, SL, NVT, Node->getOperand(0));
4821 
4822     SmallVector<SDValue, 8> NewOps;
4823     for (unsigned I = 0; I < NewEltsPerOldElt; ++I) {
4824       SDValue IdxOffset = DAG.getConstant(I, SL, IdxVT);
4825       SDValue TmpIdx = DAG.getNode(ISD::ADD, SL, IdxVT, NewBaseIdx, IdxOffset);
4826 
4827       SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, NewEltVT,
4828                                 CastVec, TmpIdx);
4829       NewOps.push_back(Elt);
4830     }
4831 
4832     SDValue NewVec = DAG.getBuildVector(MidVT, SL, NewOps);
4833     Results.push_back(DAG.getNode(ISD::BITCAST, SL, EltVT, NewVec));
4834     break;
4835   }
4836   case ISD::INSERT_VECTOR_ELT: {
4837     MVT EltVT = OVT.getVectorElementType();
4838     MVT NewEltVT = NVT.getVectorElementType();
4839 
4840     // Handle bitcasts to a different vector type with the same total bit size
4841     //
4842     // e.g. v2i64 = insert_vector_elt x:v2i64, y:i64, z:i32
4843     //  =>
4844     //  v4i32:castx = bitcast x:v2i64
4845     //  v2i32:casty = bitcast y:i64
4846     //
4847     // v2i64 = bitcast
4848     //   (v4i32 insert_vector_elt
4849     //       (v4i32 insert_vector_elt v4i32:castx,
4850     //                                (extract_vector_elt casty, 0), 2 * z),
4851     //        (extract_vector_elt casty, 1), (2 * z + 1))
4852 
4853     assert(NVT.isVector() && OVT.getSizeInBits() == NVT.getSizeInBits() &&
4854            "Invalid promote type for insert_vector_elt");
4855     assert(NewEltVT.bitsLT(EltVT) && "not handled");
4856 
4857     MVT MidVT = getPromotedVectorElementType(TLI, EltVT, NewEltVT);
4858     unsigned NewEltsPerOldElt = MidVT.getVectorNumElements();
4859 
4860     SDValue Val = Node->getOperand(1);
4861     SDValue Idx = Node->getOperand(2);
4862     EVT IdxVT = Idx.getValueType();
4863     SDLoc SL(Node);
4864 
4865     SDValue Factor = DAG.getConstant(NewEltsPerOldElt, SDLoc(), IdxVT);
4866     SDValue NewBaseIdx = DAG.getNode(ISD::MUL, SL, IdxVT, Idx, Factor);
4867 
4868     SDValue CastVec = DAG.getNode(ISD::BITCAST, SL, NVT, Node->getOperand(0));
4869     SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, MidVT, Val);
4870 
4871     SDValue NewVec = CastVec;
4872     for (unsigned I = 0; I < NewEltsPerOldElt; ++I) {
4873       SDValue IdxOffset = DAG.getConstant(I, SL, IdxVT);
4874       SDValue InEltIdx = DAG.getNode(ISD::ADD, SL, IdxVT, NewBaseIdx, IdxOffset);
4875 
4876       SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, NewEltVT,
4877                                 CastVal, IdxOffset);
4878 
4879       NewVec = DAG.getNode(ISD::INSERT_VECTOR_ELT, SL, NVT,
4880                            NewVec, Elt, InEltIdx);
4881     }
4882 
4883     Results.push_back(DAG.getNode(ISD::BITCAST, SL, OVT, NewVec));
4884     break;
4885   }
4886   case ISD::SCALAR_TO_VECTOR: {
4887     MVT EltVT = OVT.getVectorElementType();
4888     MVT NewEltVT = NVT.getVectorElementType();
4889 
4890     // Handle bitcasts to different vector type with the same total bit size.
4891     //
4892     // e.g. v2i64 = scalar_to_vector x:i64
4893     //   =>
4894     //  concat_vectors (v2i32 bitcast x:i64), (v2i32 undef)
4895     //
4896 
4897     MVT MidVT = getPromotedVectorElementType(TLI, EltVT, NewEltVT);
4898     SDValue Val = Node->getOperand(0);
4899     SDLoc SL(Node);
4900 
4901     SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, MidVT, Val);
4902     SDValue Undef = DAG.getUNDEF(MidVT);
4903 
4904     SmallVector<SDValue, 8> NewElts;
4905     NewElts.push_back(CastVal);
4906     for (unsigned I = 1, NElts = OVT.getVectorNumElements(); I != NElts; ++I)
4907       NewElts.push_back(Undef);
4908 
4909     SDValue Concat = DAG.getNode(ISD::CONCAT_VECTORS, SL, NVT, NewElts);
4910     SDValue CvtVec = DAG.getNode(ISD::BITCAST, SL, OVT, Concat);
4911     Results.push_back(CvtVec);
4912     break;
4913   }
4914   case ISD::ATOMIC_SWAP: {
4915     AtomicSDNode *AM = cast<AtomicSDNode>(Node);
4916     SDLoc SL(Node);
4917     SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, NVT, AM->getVal());
4918     assert(NVT.getSizeInBits() == OVT.getSizeInBits() &&
4919            "unexpected promotion type");
4920     assert(AM->getMemoryVT().getSizeInBits() == NVT.getSizeInBits() &&
4921            "unexpected atomic_swap with illegal type");
4922 
4923     SDValue NewAtomic
4924       = DAG.getAtomic(ISD::ATOMIC_SWAP, SL, NVT,
4925                       DAG.getVTList(NVT, MVT::Other),
4926                       { AM->getChain(), AM->getBasePtr(), CastVal },
4927                       AM->getMemOperand());
4928     Results.push_back(DAG.getNode(ISD::BITCAST, SL, OVT, NewAtomic));
4929     Results.push_back(NewAtomic.getValue(1));
4930     break;
4931   }
4932   }
4933 
4934   // Replace the original node with the legalized result.
4935   if (!Results.empty()) {
4936     LLVM_DEBUG(dbgs() << "Successfully promoted node\n");
4937     ReplaceNode(Node, Results.data());
4938   } else
4939     LLVM_DEBUG(dbgs() << "Could not promote node\n");
4940 }
4941 
4942 /// This is the entry point for the file.
4943 void SelectionDAG::Legalize() {
4944   AssignTopologicalOrder();
4945 
4946   SmallPtrSet<SDNode *, 16> LegalizedNodes;
4947   // Use a delete listener to remove nodes which were deleted during
4948   // legalization from LegalizeNodes. This is needed to handle the situation
4949   // where a new node is allocated by the object pool to the same address of a
4950   // previously deleted node.
4951   DAGNodeDeletedListener DeleteListener(
4952       *this,
4953       [&LegalizedNodes](SDNode *N, SDNode *E) { LegalizedNodes.erase(N); });
4954 
4955   SelectionDAGLegalize Legalizer(*this, LegalizedNodes);
4956 
4957   // Visit all the nodes. We start in topological order, so that we see
4958   // nodes with their original operands intact. Legalization can produce
4959   // new nodes which may themselves need to be legalized. Iterate until all
4960   // nodes have been legalized.
4961   while (true) {
4962     bool AnyLegalized = false;
4963     for (auto NI = allnodes_end(); NI != allnodes_begin();) {
4964       --NI;
4965 
4966       SDNode *N = &*NI;
4967       if (N->use_empty() && N != getRoot().getNode()) {
4968         ++NI;
4969         DeleteNode(N);
4970         continue;
4971       }
4972 
4973       if (LegalizedNodes.insert(N).second) {
4974         AnyLegalized = true;
4975         Legalizer.LegalizeOp(N);
4976 
4977         if (N->use_empty() && N != getRoot().getNode()) {
4978           ++NI;
4979           DeleteNode(N);
4980         }
4981       }
4982     }
4983     if (!AnyLegalized)
4984       break;
4985 
4986   }
4987 
4988   // Remove dead nodes now.
4989   RemoveDeadNodes();
4990 }
4991 
4992 bool SelectionDAG::LegalizeOp(SDNode *N,
4993                               SmallSetVector<SDNode *, 16> &UpdatedNodes) {
4994   SmallPtrSet<SDNode *, 16> LegalizedNodes;
4995   SelectionDAGLegalize Legalizer(*this, LegalizedNodes, &UpdatedNodes);
4996 
4997   // Directly insert the node in question, and legalize it. This will recurse
4998   // as needed through operands.
4999   LegalizedNodes.insert(N);
5000   Legalizer.LegalizeOp(N);
5001 
5002   return LegalizedNodes.count(N);
5003 }
5004