1 //===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements the ScheduleDAGInstrs class, which implements re-scheduling 11 // of MachineInstrs. 12 // 13 //===----------------------------------------------------------------------===// 14 15 #include "llvm/CodeGen/ScheduleDAGInstrs.h" 16 #include "llvm/ADT/MapVector.h" 17 #include "llvm/ADT/SmallPtrSet.h" 18 #include "llvm/ADT/SmallSet.h" 19 #include "llvm/Analysis/AliasAnalysis.h" 20 #include "llvm/Analysis/ValueTracking.h" 21 #include "llvm/CodeGen/LiveIntervalAnalysis.h" 22 #include "llvm/CodeGen/MachineFunctionPass.h" 23 #include "llvm/CodeGen/MachineInstrBuilder.h" 24 #include "llvm/CodeGen/MachineMemOperand.h" 25 #include "llvm/CodeGen/MachineRegisterInfo.h" 26 #include "llvm/CodeGen/PseudoSourceValue.h" 27 #include "llvm/CodeGen/RegisterPressure.h" 28 #include "llvm/CodeGen/ScheduleDFS.h" 29 #include "llvm/IR/Operator.h" 30 #include "llvm/MC/MCInstrItineraries.h" 31 #include "llvm/Support/CommandLine.h" 32 #include "llvm/Support/Debug.h" 33 #include "llvm/Support/Format.h" 34 #include "llvm/Support/raw_ostream.h" 35 #include "llvm/Target/TargetInstrInfo.h" 36 #include "llvm/Target/TargetMachine.h" 37 #include "llvm/Target/TargetRegisterInfo.h" 38 #include "llvm/Target/TargetSubtargetInfo.h" 39 #include <queue> 40 41 using namespace llvm; 42 43 #define DEBUG_TYPE "misched" 44 45 static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden, 46 cl::ZeroOrMore, cl::init(false), 47 cl::desc("Enable use of AA during MI GAD construction")); 48 49 static cl::opt<bool> UseTBAA("use-tbaa-in-sched-mi", cl::Hidden, 50 cl::init(true), cl::desc("Enable use of TBAA during MI GAD construction")); 51 52 ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf, 53 const MachineLoopInfo *mli, 54 bool IsPostRAFlag, 55 bool RemoveKillFlags, 56 LiveIntervals *lis) 57 : ScheduleDAG(mf), MLI(mli), MFI(mf.getFrameInfo()), LIS(lis), 58 IsPostRA(IsPostRAFlag), RemoveKillFlags(RemoveKillFlags), 59 CanHandleTerminators(false), FirstDbgValue(nullptr) { 60 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals"); 61 DbgValues.clear(); 62 assert(!(IsPostRA && MRI.getNumVirtRegs()) && 63 "Virtual registers must be removed prior to PostRA scheduling"); 64 65 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>(); 66 SchedModel.init(ST.getSchedModel(), &ST, TII); 67 } 68 69 /// getUnderlyingObjectFromInt - This is the function that does the work of 70 /// looking through basic ptrtoint+arithmetic+inttoptr sequences. 71 static const Value *getUnderlyingObjectFromInt(const Value *V) { 72 do { 73 if (const Operator *U = dyn_cast<Operator>(V)) { 74 // If we find a ptrtoint, we can transfer control back to the 75 // regular getUnderlyingObjectFromInt. 76 if (U->getOpcode() == Instruction::PtrToInt) 77 return U->getOperand(0); 78 // If we find an add of a constant, a multiplied value, or a phi, it's 79 // likely that the other operand will lead us to the base 80 // object. We don't have to worry about the case where the 81 // object address is somehow being computed by the multiply, 82 // because our callers only care when the result is an 83 // identifiable object. 84 if (U->getOpcode() != Instruction::Add || 85 (!isa<ConstantInt>(U->getOperand(1)) && 86 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul && 87 !isa<PHINode>(U->getOperand(1)))) 88 return V; 89 V = U->getOperand(0); 90 } else { 91 return V; 92 } 93 assert(V->getType()->isIntegerTy() && "Unexpected operand type!"); 94 } while (1); 95 } 96 97 /// getUnderlyingObjects - This is a wrapper around GetUnderlyingObjects 98 /// and adds support for basic ptrtoint+arithmetic+inttoptr sequences. 99 static void getUnderlyingObjects(const Value *V, 100 SmallVectorImpl<Value *> &Objects) { 101 SmallPtrSet<const Value *, 16> Visited; 102 SmallVector<const Value *, 4> Working(1, V); 103 do { 104 V = Working.pop_back_val(); 105 106 SmallVector<Value *, 4> Objs; 107 GetUnderlyingObjects(const_cast<Value *>(V), Objs); 108 109 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end(); 110 I != IE; ++I) { 111 V = *I; 112 if (!Visited.insert(V)) 113 continue; 114 if (Operator::getOpcode(V) == Instruction::IntToPtr) { 115 const Value *O = 116 getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0)); 117 if (O->getType()->isPointerTy()) { 118 Working.push_back(O); 119 continue; 120 } 121 } 122 Objects.push_back(const_cast<Value *>(V)); 123 } 124 } while (!Working.empty()); 125 } 126 127 typedef PointerUnion<const Value *, const PseudoSourceValue *> ValueType; 128 typedef SmallVector<PointerIntPair<ValueType, 1, bool>, 4> 129 UnderlyingObjectsVector; 130 131 /// getUnderlyingObjectsForInstr - If this machine instr has memory reference 132 /// information and it can be tracked to a normal reference to a known 133 /// object, return the Value for that object. 134 static void getUnderlyingObjectsForInstr(const MachineInstr *MI, 135 const MachineFrameInfo *MFI, 136 UnderlyingObjectsVector &Objects) { 137 if (!MI->hasOneMemOperand() || 138 (!(*MI->memoperands_begin())->getValue() && 139 !(*MI->memoperands_begin())->getPseudoValue()) || 140 (*MI->memoperands_begin())->isVolatile()) 141 return; 142 143 if (const PseudoSourceValue *PSV = 144 (*MI->memoperands_begin())->getPseudoValue()) { 145 // For now, ignore PseudoSourceValues which may alias LLVM IR values 146 // because the code that uses this function has no way to cope with 147 // such aliases. 148 if (!PSV->isAliased(MFI)) { 149 bool MayAlias = PSV->mayAlias(MFI); 150 Objects.push_back(UnderlyingObjectsVector::value_type(PSV, MayAlias)); 151 } 152 return; 153 } 154 155 const Value *V = (*MI->memoperands_begin())->getValue(); 156 if (!V) 157 return; 158 159 SmallVector<Value *, 4> Objs; 160 getUnderlyingObjects(V, Objs); 161 162 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end(); 163 I != IE; ++I) { 164 V = *I; 165 166 if (!isIdentifiedObject(V)) { 167 Objects.clear(); 168 return; 169 } 170 171 Objects.push_back(UnderlyingObjectsVector::value_type(V, true)); 172 } 173 } 174 175 void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) { 176 BB = bb; 177 } 178 179 void ScheduleDAGInstrs::finishBlock() { 180 // Subclasses should no longer refer to the old block. 181 BB = nullptr; 182 } 183 184 /// Initialize the DAG and common scheduler state for the current scheduling 185 /// region. This does not actually create the DAG, only clears it. The 186 /// scheduling driver may call BuildSchedGraph multiple times per scheduling 187 /// region. 188 void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb, 189 MachineBasicBlock::iterator begin, 190 MachineBasicBlock::iterator end, 191 unsigned regioninstrs) { 192 assert(bb == BB && "startBlock should set BB"); 193 RegionBegin = begin; 194 RegionEnd = end; 195 NumRegionInstrs = regioninstrs; 196 } 197 198 /// Close the current scheduling region. Don't clear any state in case the 199 /// driver wants to refer to the previous scheduling region. 200 void ScheduleDAGInstrs::exitRegion() { 201 // Nothing to do. 202 } 203 204 /// addSchedBarrierDeps - Add dependencies from instructions in the current 205 /// list of instructions being scheduled to scheduling barrier by adding 206 /// the exit SU to the register defs and use list. This is because we want to 207 /// make sure instructions which define registers that are either used by 208 /// the terminator or are live-out are properly scheduled. This is 209 /// especially important when the definition latency of the return value(s) 210 /// are too high to be hidden by the branch or when the liveout registers 211 /// used by instructions in the fallthrough block. 212 void ScheduleDAGInstrs::addSchedBarrierDeps() { 213 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : nullptr; 214 ExitSU.setInstr(ExitMI); 215 bool AllDepKnown = ExitMI && 216 (ExitMI->isCall() || ExitMI->isBarrier()); 217 if (ExitMI && AllDepKnown) { 218 // If it's a call or a barrier, add dependencies on the defs and uses of 219 // instruction. 220 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) { 221 const MachineOperand &MO = ExitMI->getOperand(i); 222 if (!MO.isReg() || MO.isDef()) continue; 223 unsigned Reg = MO.getReg(); 224 if (Reg == 0) continue; 225 226 if (TRI->isPhysicalRegister(Reg)) 227 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg)); 228 else { 229 assert(!IsPostRA && "Virtual register encountered after regalloc."); 230 if (MO.readsReg()) // ignore undef operands 231 addVRegUseDeps(&ExitSU, i); 232 } 233 } 234 } else { 235 // For others, e.g. fallthrough, conditional branch, assume the exit 236 // uses all the registers that are livein to the successor blocks. 237 assert(Uses.empty() && "Uses in set before adding deps?"); 238 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(), 239 SE = BB->succ_end(); SI != SE; ++SI) 240 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(), 241 E = (*SI)->livein_end(); I != E; ++I) { 242 unsigned Reg = *I; 243 if (!Uses.contains(Reg)) 244 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg)); 245 } 246 } 247 } 248 249 /// MO is an operand of SU's instruction that defines a physical register. Add 250 /// data dependencies from SU to any uses of the physical register. 251 void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) { 252 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx); 253 assert(MO.isDef() && "expect physreg def"); 254 255 // Ask the target if address-backscheduling is desirable, and if so how much. 256 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>(); 257 258 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true); 259 Alias.isValid(); ++Alias) { 260 if (!Uses.contains(*Alias)) 261 continue; 262 for (Reg2SUnitsMap::iterator I = Uses.find(*Alias); I != Uses.end(); ++I) { 263 SUnit *UseSU = I->SU; 264 if (UseSU == SU) 265 continue; 266 267 // Adjust the dependence latency using operand def/use information, 268 // then allow the target to perform its own adjustments. 269 int UseOp = I->OpIdx; 270 MachineInstr *RegUse = nullptr; 271 SDep Dep; 272 if (UseOp < 0) 273 Dep = SDep(SU, SDep::Artificial); 274 else { 275 // Set the hasPhysRegDefs only for physreg defs that have a use within 276 // the scheduling region. 277 SU->hasPhysRegDefs = true; 278 Dep = SDep(SU, SDep::Data, *Alias); 279 RegUse = UseSU->getInstr(); 280 } 281 Dep.setLatency( 282 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx, RegUse, 283 UseOp)); 284 285 ST.adjustSchedDependency(SU, UseSU, Dep); 286 UseSU->addPred(Dep); 287 } 288 } 289 } 290 291 /// addPhysRegDeps - Add register dependencies (data, anti, and output) from 292 /// this SUnit to following instructions in the same scheduling region that 293 /// depend the physical register referenced at OperIdx. 294 void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) { 295 MachineInstr *MI = SU->getInstr(); 296 MachineOperand &MO = MI->getOperand(OperIdx); 297 298 // Optionally add output and anti dependencies. For anti 299 // dependencies we use a latency of 0 because for a multi-issue 300 // target we want to allow the defining instruction to issue 301 // in the same cycle as the using instruction. 302 // TODO: Using a latency of 1 here for output dependencies assumes 303 // there's no cost for reusing registers. 304 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output; 305 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true); 306 Alias.isValid(); ++Alias) { 307 if (!Defs.contains(*Alias)) 308 continue; 309 for (Reg2SUnitsMap::iterator I = Defs.find(*Alias); I != Defs.end(); ++I) { 310 SUnit *DefSU = I->SU; 311 if (DefSU == &ExitSU) 312 continue; 313 if (DefSU != SU && 314 (Kind != SDep::Output || !MO.isDead() || 315 !DefSU->getInstr()->registerDefIsDead(*Alias))) { 316 if (Kind == SDep::Anti) 317 DefSU->addPred(SDep(SU, Kind, /*Reg=*/*Alias)); 318 else { 319 SDep Dep(SU, Kind, /*Reg=*/*Alias); 320 Dep.setLatency( 321 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr())); 322 DefSU->addPred(Dep); 323 } 324 } 325 } 326 } 327 328 if (!MO.isDef()) { 329 SU->hasPhysRegUses = true; 330 // Either insert a new Reg2SUnits entry with an empty SUnits list, or 331 // retrieve the existing SUnits list for this register's uses. 332 // Push this SUnit on the use list. 333 Uses.insert(PhysRegSUOper(SU, OperIdx, MO.getReg())); 334 if (RemoveKillFlags) 335 MO.setIsKill(false); 336 } 337 else { 338 addPhysRegDataDeps(SU, OperIdx); 339 unsigned Reg = MO.getReg(); 340 341 // clear this register's use list 342 if (Uses.contains(Reg)) 343 Uses.eraseAll(Reg); 344 345 if (!MO.isDead()) { 346 Defs.eraseAll(Reg); 347 } else if (SU->isCall) { 348 // Calls will not be reordered because of chain dependencies (see 349 // below). Since call operands are dead, calls may continue to be added 350 // to the DefList making dependence checking quadratic in the size of 351 // the block. Instead, we leave only one call at the back of the 352 // DefList. 353 Reg2SUnitsMap::RangePair P = Defs.equal_range(Reg); 354 Reg2SUnitsMap::iterator B = P.first; 355 Reg2SUnitsMap::iterator I = P.second; 356 for (bool isBegin = I == B; !isBegin; /* empty */) { 357 isBegin = (--I) == B; 358 if (!I->SU->isCall) 359 break; 360 I = Defs.erase(I); 361 } 362 } 363 364 // Defs are pushed in the order they are visited and never reordered. 365 Defs.insert(PhysRegSUOper(SU, OperIdx, Reg)); 366 } 367 } 368 369 /// addVRegDefDeps - Add register output and data dependencies from this SUnit 370 /// to instructions that occur later in the same scheduling region if they read 371 /// from or write to the virtual register defined at OperIdx. 372 /// 373 /// TODO: Hoist loop induction variable increments. This has to be 374 /// reevaluated. Generally, IV scheduling should be done before coalescing. 375 void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) { 376 const MachineInstr *MI = SU->getInstr(); 377 unsigned Reg = MI->getOperand(OperIdx).getReg(); 378 379 // Singly defined vregs do not have output/anti dependencies. 380 // The current operand is a def, so we have at least one. 381 // Check here if there are any others... 382 if (MRI.hasOneDef(Reg)) 383 return; 384 385 // Add output dependence to the next nearest def of this vreg. 386 // 387 // Unless this definition is dead, the output dependence should be 388 // transitively redundant with antidependencies from this definition's 389 // uses. We're conservative for now until we have a way to guarantee the uses 390 // are not eliminated sometime during scheduling. The output dependence edge 391 // is also useful if output latency exceeds def-use latency. 392 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg); 393 if (DefI == VRegDefs.end()) 394 VRegDefs.insert(VReg2SUnit(Reg, SU)); 395 else { 396 SUnit *DefSU = DefI->SU; 397 if (DefSU != SU && DefSU != &ExitSU) { 398 SDep Dep(SU, SDep::Output, Reg); 399 Dep.setLatency( 400 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr())); 401 DefSU->addPred(Dep); 402 } 403 DefI->SU = SU; 404 } 405 } 406 407 /// addVRegUseDeps - Add a register data dependency if the instruction that 408 /// defines the virtual register used at OperIdx is mapped to an SUnit. Add a 409 /// register antidependency from this SUnit to instructions that occur later in 410 /// the same scheduling region if they write the virtual register. 411 /// 412 /// TODO: Handle ExitSU "uses" properly. 413 void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) { 414 MachineInstr *MI = SU->getInstr(); 415 unsigned Reg = MI->getOperand(OperIdx).getReg(); 416 417 // Record this local VReg use. 418 VReg2UseMap::iterator UI = VRegUses.find(Reg); 419 for (; UI != VRegUses.end(); ++UI) { 420 if (UI->SU == SU) 421 break; 422 } 423 if (UI == VRegUses.end()) 424 VRegUses.insert(VReg2SUnit(Reg, SU)); 425 426 // Lookup this operand's reaching definition. 427 assert(LIS && "vreg dependencies requires LiveIntervals"); 428 LiveQueryResult LRQ 429 = LIS->getInterval(Reg).Query(LIS->getInstructionIndex(MI)); 430 VNInfo *VNI = LRQ.valueIn(); 431 432 // VNI will be valid because MachineOperand::readsReg() is checked by caller. 433 assert(VNI && "No value to read by operand"); 434 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def); 435 // Phis and other noninstructions (after coalescing) have a NULL Def. 436 if (Def) { 437 SUnit *DefSU = getSUnit(Def); 438 if (DefSU) { 439 // The reaching Def lives within this scheduling region. 440 // Create a data dependence. 441 SDep dep(DefSU, SDep::Data, Reg); 442 // Adjust the dependence latency using operand def/use information, then 443 // allow the target to perform its own adjustments. 444 int DefOp = Def->findRegisterDefOperandIdx(Reg); 445 dep.setLatency(SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx)); 446 447 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>(); 448 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep)); 449 SU->addPred(dep); 450 } 451 } 452 453 // Add antidependence to the following def of the vreg it uses. 454 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg); 455 if (DefI != VRegDefs.end() && DefI->SU != SU) 456 DefI->SU->addPred(SDep(SU, SDep::Anti, Reg)); 457 } 458 459 /// Return true if MI is an instruction we are unable to reason about 460 /// (like a call or something with unmodeled side effects). 461 static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) { 462 if (MI->isCall() || MI->hasUnmodeledSideEffects() || 463 (MI->hasOrderedMemoryRef() && 464 (!MI->mayLoad() || !MI->isInvariantLoad(AA)))) 465 return true; 466 return false; 467 } 468 469 // This MI might have either incomplete info, or known to be unsafe 470 // to deal with (i.e. volatile object). 471 static inline bool isUnsafeMemoryObject(MachineInstr *MI, 472 const MachineFrameInfo *MFI) { 473 if (!MI || MI->memoperands_empty()) 474 return true; 475 // We purposefully do no check for hasOneMemOperand() here 476 // in hope to trigger an assert downstream in order to 477 // finish implementation. 478 if ((*MI->memoperands_begin())->isVolatile() || 479 MI->hasUnmodeledSideEffects()) 480 return true; 481 482 if ((*MI->memoperands_begin())->getPseudoValue()) { 483 // Similarly to getUnderlyingObjectForInstr: 484 // For now, ignore PseudoSourceValues which may alias LLVM IR values 485 // because the code that uses this function has no way to cope with 486 // such aliases. 487 return true; 488 } 489 490 const Value *V = (*MI->memoperands_begin())->getValue(); 491 if (!V) 492 return true; 493 494 SmallVector<Value *, 4> Objs; 495 getUnderlyingObjects(V, Objs); 496 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), 497 IE = Objs.end(); I != IE; ++I) { 498 // Does this pointer refer to a distinct and identifiable object? 499 if (!isIdentifiedObject(*I)) 500 return true; 501 } 502 503 return false; 504 } 505 506 /// This returns true if the two MIs need a chain edge betwee them. 507 /// If these are not even memory operations, we still may need 508 /// chain deps between them. The question really is - could 509 /// these two MIs be reordered during scheduling from memory dependency 510 /// point of view. 511 static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI, 512 MachineInstr *MIa, 513 MachineInstr *MIb) { 514 const MachineFunction *MF = MIa->getParent()->getParent(); 515 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo(); 516 517 // Cover a trivial case - no edge is need to itself. 518 if (MIa == MIb) 519 return false; 520 521 // Let the target decide if memory accesses cannot possibly overlap. 522 if ((MIa->mayLoad() || MIa->mayStore()) && 523 (MIb->mayLoad() || MIb->mayStore())) 524 if (TII->areMemAccessesTriviallyDisjoint(MIa, MIb, AA)) 525 return false; 526 527 // FIXME: Need to handle multiple memory operands to support all targets. 528 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand()) 529 return true; 530 531 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI)) 532 return true; 533 534 // If we are dealing with two "normal" loads, we do not need an edge 535 // between them - they could be reordered. 536 if (!MIa->mayStore() && !MIb->mayStore()) 537 return false; 538 539 // To this point analysis is generic. From here on we do need AA. 540 if (!AA) 541 return true; 542 543 MachineMemOperand *MMOa = *MIa->memoperands_begin(); 544 MachineMemOperand *MMOb = *MIb->memoperands_begin(); 545 546 if (!MMOa->getValue() || !MMOb->getValue()) 547 return true; 548 549 // The following interface to AA is fashioned after DAGCombiner::isAlias 550 // and operates with MachineMemOperand offset with some important 551 // assumptions: 552 // - LLVM fundamentally assumes flat address spaces. 553 // - MachineOperand offset can *only* result from legalization and 554 // cannot affect queries other than the trivial case of overlap 555 // checking. 556 // - These offsets never wrap and never step outside 557 // of allocated objects. 558 // - There should never be any negative offsets here. 559 // 560 // FIXME: Modify API to hide this math from "user" 561 // FIXME: Even before we go to AA we can reason locally about some 562 // memory objects. It can save compile time, and possibly catch some 563 // corner cases not currently covered. 564 565 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset"); 566 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset"); 567 568 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset()); 569 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset; 570 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset; 571 572 AliasAnalysis::AliasResult AAResult = AA->alias( 573 AliasAnalysis::Location(MMOa->getValue(), Overlapa, 574 UseTBAA ? MMOa->getAAInfo() : AAMDNodes()), 575 AliasAnalysis::Location(MMOb->getValue(), Overlapb, 576 UseTBAA ? MMOb->getAAInfo() : AAMDNodes())); 577 578 return (AAResult != AliasAnalysis::NoAlias); 579 } 580 581 /// This recursive function iterates over chain deps of SUb looking for 582 /// "latest" node that needs a chain edge to SUa. 583 static unsigned 584 iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI, 585 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth, 586 SmallPtrSetImpl<const SUnit*> &Visited) { 587 if (!SUa || !SUb || SUb == ExitSU) 588 return *Depth; 589 590 // Remember visited nodes. 591 if (!Visited.insert(SUb)) 592 return *Depth; 593 // If there is _some_ dependency already in place, do not 594 // descend any further. 595 // TODO: Need to make sure that if that dependency got eliminated or ignored 596 // for any reason in the future, we would not violate DAG topology. 597 // Currently it does not happen, but makes an implicit assumption about 598 // future implementation. 599 // 600 // Independently, if we encounter node that is some sort of global 601 // object (like a call) we already have full set of dependencies to it 602 // and we can stop descending. 603 if (SUa->isSucc(SUb) || 604 isGlobalMemoryObject(AA, SUb->getInstr())) 605 return *Depth; 606 607 // If we do need an edge, or we have exceeded depth budget, 608 // add that edge to the predecessors chain of SUb, 609 // and stop descending. 610 if (*Depth > 200 || 611 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) { 612 SUb->addPred(SDep(SUa, SDep::MayAliasMem)); 613 return *Depth; 614 } 615 // Track current depth. 616 (*Depth)++; 617 // Iterate over chain dependencies only. 618 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end(); 619 I != E; ++I) 620 if (I->isCtrl()) 621 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited); 622 return *Depth; 623 } 624 625 /// This function assumes that "downward" from SU there exist 626 /// tail/leaf of already constructed DAG. It iterates downward and 627 /// checks whether SU can be aliasing any node dominated 628 /// by it. 629 static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI, 630 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList, 631 unsigned LatencyToLoad) { 632 if (!SU) 633 return; 634 635 SmallPtrSet<const SUnit*, 16> Visited; 636 unsigned Depth = 0; 637 638 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end(); 639 I != IE; ++I) { 640 if (SU == *I) 641 continue; 642 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) { 643 SDep Dep(SU, SDep::MayAliasMem); 644 Dep.setLatency(((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0); 645 (*I)->addPred(Dep); 646 } 647 // Now go through all the chain successors and iterate from them. 648 // Keep track of visited nodes. 649 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(), 650 JE = (*I)->Succs.end(); J != JE; ++J) 651 if (J->isCtrl()) 652 iterateChainSucc (AA, MFI, SU, J->getSUnit(), 653 ExitSU, &Depth, Visited); 654 } 655 } 656 657 /// Check whether two objects need a chain edge, if so, add it 658 /// otherwise remember the rejected SU. 659 static inline 660 void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI, 661 SUnit *SUa, SUnit *SUb, 662 std::set<SUnit *> &RejectList, 663 unsigned TrueMemOrderLatency = 0, 664 bool isNormalMemory = false) { 665 // If this is a false dependency, 666 // do not add the edge, but rememeber the rejected node. 667 if (MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) { 668 SDep Dep(SUa, isNormalMemory ? SDep::MayAliasMem : SDep::Barrier); 669 Dep.setLatency(TrueMemOrderLatency); 670 SUb->addPred(Dep); 671 } 672 else { 673 // Duplicate entries should be ignored. 674 RejectList.insert(SUb); 675 DEBUG(dbgs() << "\tReject chain dep between SU(" 676 << SUa->NodeNum << ") and SU(" 677 << SUb->NodeNum << ")\n"); 678 } 679 } 680 681 /// Create an SUnit for each real instruction, numbered in top-down toplological 682 /// order. The instruction order A < B, implies that no edge exists from B to A. 683 /// 684 /// Map each real instruction to its SUnit. 685 /// 686 /// After initSUnits, the SUnits vector cannot be resized and the scheduler may 687 /// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs 688 /// instead of pointers. 689 /// 690 /// MachineScheduler relies on initSUnits numbering the nodes by their order in 691 /// the original instruction list. 692 void ScheduleDAGInstrs::initSUnits() { 693 // We'll be allocating one SUnit for each real instruction in the region, 694 // which is contained within a basic block. 695 SUnits.reserve(NumRegionInstrs); 696 697 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) { 698 MachineInstr *MI = I; 699 if (MI->isDebugValue()) 700 continue; 701 702 SUnit *SU = newSUnit(MI); 703 MISUnitMap[MI] = SU; 704 705 SU->isCall = MI->isCall(); 706 SU->isCommutable = MI->isCommutable(); 707 708 // Assign the Latency field of SU using target-provided information. 709 SU->Latency = SchedModel.computeInstrLatency(SU->getInstr()); 710 711 // If this SUnit uses a reserved or unbuffered resource, mark it as such. 712 // 713 // Reserved resources block an instruction from issuing and stall the 714 // entire pipeline. These are identified by BufferSize=0. 715 // 716 // Unbuffered resources prevent execution of subsequent instructions that 717 // require the same resources. This is used for in-order execution pipelines 718 // within an out-of-order core. These are identified by BufferSize=1. 719 if (SchedModel.hasInstrSchedModel()) { 720 const MCSchedClassDesc *SC = getSchedClass(SU); 721 for (TargetSchedModel::ProcResIter 722 PI = SchedModel.getWriteProcResBegin(SC), 723 PE = SchedModel.getWriteProcResEnd(SC); PI != PE; ++PI) { 724 switch (SchedModel.getProcResource(PI->ProcResourceIdx)->BufferSize) { 725 case 0: 726 SU->hasReservedResource = true; 727 break; 728 case 1: 729 SU->isUnbuffered = true; 730 break; 731 default: 732 break; 733 } 734 } 735 } 736 } 737 } 738 739 /// If RegPressure is non-null, compute register pressure as a side effect. The 740 /// DAG builder is an efficient place to do it because it already visits 741 /// operands. 742 void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA, 743 RegPressureTracker *RPTracker, 744 PressureDiffs *PDiffs) { 745 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>(); 746 bool UseAA = EnableAASchedMI.getNumOccurrences() > 0 ? EnableAASchedMI 747 : ST.useAA(); 748 AliasAnalysis *AAForDep = UseAA ? AA : nullptr; 749 750 MISUnitMap.clear(); 751 ScheduleDAG::clearDAG(); 752 753 // Create an SUnit for each real instruction. 754 initSUnits(); 755 756 if (PDiffs) 757 PDiffs->init(SUnits.size()); 758 759 // We build scheduling units by walking a block's instruction list from bottom 760 // to top. 761 762 // Remember where a generic side-effecting instruction is as we procede. 763 SUnit *BarrierChain = nullptr, *AliasChain = nullptr; 764 765 // Memory references to specific known memory locations are tracked 766 // so that they can be given more precise dependencies. We track 767 // separately the known memory locations that may alias and those 768 // that are known not to alias 769 MapVector<ValueType, std::vector<SUnit *> > AliasMemDefs, NonAliasMemDefs; 770 MapVector<ValueType, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses; 771 std::set<SUnit*> RejectMemNodes; 772 773 // Remove any stale debug info; sometimes BuildSchedGraph is called again 774 // without emitting the info from the previous call. 775 DbgValues.clear(); 776 FirstDbgValue = nullptr; 777 778 assert(Defs.empty() && Uses.empty() && 779 "Only BuildGraph should update Defs/Uses"); 780 Defs.setUniverse(TRI->getNumRegs()); 781 Uses.setUniverse(TRI->getNumRegs()); 782 783 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs"); 784 VRegUses.clear(); 785 VRegDefs.setUniverse(MRI.getNumVirtRegs()); 786 VRegUses.setUniverse(MRI.getNumVirtRegs()); 787 788 // Model data dependencies between instructions being scheduled and the 789 // ExitSU. 790 addSchedBarrierDeps(); 791 792 // Walk the list of instructions, from bottom moving up. 793 MachineInstr *DbgMI = nullptr; 794 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin; 795 MII != MIE; --MII) { 796 MachineInstr *MI = std::prev(MII); 797 if (MI && DbgMI) { 798 DbgValues.push_back(std::make_pair(DbgMI, MI)); 799 DbgMI = nullptr; 800 } 801 802 if (MI->isDebugValue()) { 803 DbgMI = MI; 804 continue; 805 } 806 SUnit *SU = MISUnitMap[MI]; 807 assert(SU && "No SUnit mapped to this MI"); 808 809 if (RPTracker) { 810 PressureDiff *PDiff = PDiffs ? &(*PDiffs)[SU->NodeNum] : nullptr; 811 RPTracker->recede(/*LiveUses=*/nullptr, PDiff); 812 assert(RPTracker->getPos() == std::prev(MII) && 813 "RPTracker can't find MI"); 814 } 815 816 assert( 817 (CanHandleTerminators || (!MI->isTerminator() && !MI->isPosition())) && 818 "Cannot schedule terminators or labels!"); 819 820 // Add register-based dependencies (data, anti, and output). 821 bool HasVRegDef = false; 822 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) { 823 const MachineOperand &MO = MI->getOperand(j); 824 if (!MO.isReg()) continue; 825 unsigned Reg = MO.getReg(); 826 if (Reg == 0) continue; 827 828 if (TRI->isPhysicalRegister(Reg)) 829 addPhysRegDeps(SU, j); 830 else { 831 assert(!IsPostRA && "Virtual register encountered!"); 832 if (MO.isDef()) { 833 HasVRegDef = true; 834 addVRegDefDeps(SU, j); 835 } 836 else if (MO.readsReg()) // ignore undef operands 837 addVRegUseDeps(SU, j); 838 } 839 } 840 // If we haven't seen any uses in this scheduling region, create a 841 // dependence edge to ExitSU to model the live-out latency. This is required 842 // for vreg defs with no in-region use, and prefetches with no vreg def. 843 // 844 // FIXME: NumDataSuccs would be more precise than NumSuccs here. This 845 // check currently relies on being called before adding chain deps. 846 if (SU->NumSuccs == 0 && SU->Latency > 1 847 && (HasVRegDef || MI->mayLoad())) { 848 SDep Dep(SU, SDep::Artificial); 849 Dep.setLatency(SU->Latency - 1); 850 ExitSU.addPred(Dep); 851 } 852 853 // Add chain dependencies. 854 // Chain dependencies used to enforce memory order should have 855 // latency of 0 (except for true dependency of Store followed by 856 // aliased Load... we estimate that with a single cycle of latency 857 // assuming the hardware will bypass) 858 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable 859 // after stack slots are lowered to actual addresses. 860 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and 861 // produce more precise dependence information. 862 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0; 863 if (isGlobalMemoryObject(AA, MI)) { 864 // Be conservative with these and add dependencies on all memory 865 // references, even those that are known to not alias. 866 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I = 867 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) { 868 for (unsigned i = 0, e = I->second.size(); i != e; ++i) { 869 I->second[i]->addPred(SDep(SU, SDep::Barrier)); 870 } 871 } 872 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I = 873 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) { 874 for (unsigned i = 0, e = I->second.size(); i != e; ++i) { 875 SDep Dep(SU, SDep::Barrier); 876 Dep.setLatency(TrueMemOrderLatency); 877 I->second[i]->addPred(Dep); 878 } 879 } 880 // Add SU to the barrier chain. 881 if (BarrierChain) 882 BarrierChain->addPred(SDep(SU, SDep::Barrier)); 883 BarrierChain = SU; 884 // This is a barrier event that acts as a pivotal node in the DAG, 885 // so it is safe to clear list of exposed nodes. 886 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, 887 TrueMemOrderLatency); 888 RejectMemNodes.clear(); 889 NonAliasMemDefs.clear(); 890 NonAliasMemUses.clear(); 891 892 // fall-through 893 new_alias_chain: 894 // Chain all possibly aliasing memory references though SU. 895 if (AliasChain) { 896 unsigned ChainLatency = 0; 897 if (AliasChain->getInstr()->mayLoad()) 898 ChainLatency = TrueMemOrderLatency; 899 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes, 900 ChainLatency); 901 } 902 AliasChain = SU; 903 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k) 904 addChainDependency(AAForDep, MFI, SU, PendingLoads[k], RejectMemNodes, 905 TrueMemOrderLatency); 906 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I = 907 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I) { 908 for (unsigned i = 0, e = I->second.size(); i != e; ++i) 909 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes); 910 } 911 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I = 912 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) { 913 for (unsigned i = 0, e = I->second.size(); i != e; ++i) 914 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes, 915 TrueMemOrderLatency); 916 } 917 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, 918 TrueMemOrderLatency); 919 PendingLoads.clear(); 920 AliasMemDefs.clear(); 921 AliasMemUses.clear(); 922 } else if (MI->mayStore()) { 923 UnderlyingObjectsVector Objs; 924 getUnderlyingObjectsForInstr(MI, MFI, Objs); 925 926 if (Objs.empty()) { 927 // Treat all other stores conservatively. 928 goto new_alias_chain; 929 } 930 931 bool MayAlias = false; 932 for (UnderlyingObjectsVector::iterator K = Objs.begin(), KE = Objs.end(); 933 K != KE; ++K) { 934 ValueType V = K->getPointer(); 935 bool ThisMayAlias = K->getInt(); 936 if (ThisMayAlias) 937 MayAlias = true; 938 939 // A store to a specific PseudoSourceValue. Add precise dependencies. 940 // Record the def in MemDefs, first adding a dep if there is 941 // an existing def. 942 MapVector<ValueType, std::vector<SUnit *> >::iterator I = 943 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V)); 944 MapVector<ValueType, std::vector<SUnit *> >::iterator IE = 945 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end()); 946 if (I != IE) { 947 for (unsigned i = 0, e = I->second.size(); i != e; ++i) 948 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes, 949 0, true); 950 951 // If we're not using AA, then we only need one store per object. 952 if (!AAForDep) 953 I->second.clear(); 954 I->second.push_back(SU); 955 } else { 956 if (ThisMayAlias) { 957 if (!AAForDep) 958 AliasMemDefs[V].clear(); 959 AliasMemDefs[V].push_back(SU); 960 } else { 961 if (!AAForDep) 962 NonAliasMemDefs[V].clear(); 963 NonAliasMemDefs[V].push_back(SU); 964 } 965 } 966 // Handle the uses in MemUses, if there are any. 967 MapVector<ValueType, std::vector<SUnit *> >::iterator J = 968 ((ThisMayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V)); 969 MapVector<ValueType, std::vector<SUnit *> >::iterator JE = 970 ((ThisMayAlias) ? AliasMemUses.end() : NonAliasMemUses.end()); 971 if (J != JE) { 972 for (unsigned i = 0, e = J->second.size(); i != e; ++i) 973 addChainDependency(AAForDep, MFI, SU, J->second[i], RejectMemNodes, 974 TrueMemOrderLatency, true); 975 J->second.clear(); 976 } 977 } 978 if (MayAlias) { 979 // Add dependencies from all the PendingLoads, i.e. loads 980 // with no underlying object. 981 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k) 982 addChainDependency(AAForDep, MFI, SU, PendingLoads[k], RejectMemNodes, 983 TrueMemOrderLatency); 984 // Add dependence on alias chain, if needed. 985 if (AliasChain) 986 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes); 987 // But we also should check dependent instructions for the 988 // SU in question. 989 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, 990 TrueMemOrderLatency); 991 } 992 // Add dependence on barrier chain, if needed. 993 // There is no point to check aliasing on barrier event. Even if 994 // SU and barrier _could_ be reordered, they should not. In addition, 995 // we have lost all RejectMemNodes below barrier. 996 if (BarrierChain) 997 BarrierChain->addPred(SDep(SU, SDep::Barrier)); 998 } else if (MI->mayLoad()) { 999 bool MayAlias = true; 1000 if (MI->isInvariantLoad(AA)) { 1001 // Invariant load, no chain dependencies needed! 1002 } else { 1003 UnderlyingObjectsVector Objs; 1004 getUnderlyingObjectsForInstr(MI, MFI, Objs); 1005 1006 if (Objs.empty()) { 1007 // A load with no underlying object. Depend on all 1008 // potentially aliasing stores. 1009 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I = 1010 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I) 1011 for (unsigned i = 0, e = I->second.size(); i != e; ++i) 1012 addChainDependency(AAForDep, MFI, SU, I->second[i], 1013 RejectMemNodes); 1014 1015 PendingLoads.push_back(SU); 1016 MayAlias = true; 1017 } else { 1018 MayAlias = false; 1019 } 1020 1021 for (UnderlyingObjectsVector::iterator 1022 J = Objs.begin(), JE = Objs.end(); J != JE; ++J) { 1023 ValueType V = J->getPointer(); 1024 bool ThisMayAlias = J->getInt(); 1025 1026 if (ThisMayAlias) 1027 MayAlias = true; 1028 1029 // A load from a specific PseudoSourceValue. Add precise dependencies. 1030 MapVector<ValueType, std::vector<SUnit *> >::iterator I = 1031 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V)); 1032 MapVector<ValueType, std::vector<SUnit *> >::iterator IE = 1033 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end()); 1034 if (I != IE) 1035 for (unsigned i = 0, e = I->second.size(); i != e; ++i) 1036 addChainDependency(AAForDep, MFI, SU, I->second[i], 1037 RejectMemNodes, 0, true); 1038 if (ThisMayAlias) 1039 AliasMemUses[V].push_back(SU); 1040 else 1041 NonAliasMemUses[V].push_back(SU); 1042 } 1043 if (MayAlias) 1044 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0); 1045 // Add dependencies on alias and barrier chains, if needed. 1046 if (MayAlias && AliasChain) 1047 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes); 1048 if (BarrierChain) 1049 BarrierChain->addPred(SDep(SU, SDep::Barrier)); 1050 } 1051 } 1052 } 1053 if (DbgMI) 1054 FirstDbgValue = DbgMI; 1055 1056 Defs.clear(); 1057 Uses.clear(); 1058 VRegDefs.clear(); 1059 PendingLoads.clear(); 1060 } 1061 1062 /// \brief Initialize register live-range state for updating kills. 1063 void ScheduleDAGInstrs::startBlockForKills(MachineBasicBlock *BB) { 1064 // Start with no live registers. 1065 LiveRegs.reset(); 1066 1067 // Examine the live-in regs of all successors. 1068 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(), 1069 SE = BB->succ_end(); SI != SE; ++SI) { 1070 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(), 1071 E = (*SI)->livein_end(); I != E; ++I) { 1072 unsigned Reg = *I; 1073 // Repeat, for reg and all subregs. 1074 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true); 1075 SubRegs.isValid(); ++SubRegs) 1076 LiveRegs.set(*SubRegs); 1077 } 1078 } 1079 } 1080 1081 bool ScheduleDAGInstrs::toggleKillFlag(MachineInstr *MI, MachineOperand &MO) { 1082 // Setting kill flag... 1083 if (!MO.isKill()) { 1084 MO.setIsKill(true); 1085 return false; 1086 } 1087 1088 // If MO itself is live, clear the kill flag... 1089 if (LiveRegs.test(MO.getReg())) { 1090 MO.setIsKill(false); 1091 return false; 1092 } 1093 1094 // If any subreg of MO is live, then create an imp-def for that 1095 // subreg and keep MO marked as killed. 1096 MO.setIsKill(false); 1097 bool AllDead = true; 1098 const unsigned SuperReg = MO.getReg(); 1099 MachineInstrBuilder MIB(MF, MI); 1100 for (MCSubRegIterator SubRegs(SuperReg, TRI); SubRegs.isValid(); ++SubRegs) { 1101 if (LiveRegs.test(*SubRegs)) { 1102 MIB.addReg(*SubRegs, RegState::ImplicitDefine); 1103 AllDead = false; 1104 } 1105 } 1106 1107 if(AllDead) 1108 MO.setIsKill(true); 1109 return false; 1110 } 1111 1112 // FIXME: Reuse the LivePhysRegs utility for this. 1113 void ScheduleDAGInstrs::fixupKills(MachineBasicBlock *MBB) { 1114 DEBUG(dbgs() << "Fixup kills for BB#" << MBB->getNumber() << '\n'); 1115 1116 LiveRegs.resize(TRI->getNumRegs()); 1117 BitVector killedRegs(TRI->getNumRegs()); 1118 1119 startBlockForKills(MBB); 1120 1121 // Examine block from end to start... 1122 unsigned Count = MBB->size(); 1123 for (MachineBasicBlock::iterator I = MBB->end(), E = MBB->begin(); 1124 I != E; --Count) { 1125 MachineInstr *MI = --I; 1126 if (MI->isDebugValue()) 1127 continue; 1128 1129 // Update liveness. Registers that are defed but not used in this 1130 // instruction are now dead. Mark register and all subregs as they 1131 // are completely defined. 1132 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { 1133 MachineOperand &MO = MI->getOperand(i); 1134 if (MO.isRegMask()) 1135 LiveRegs.clearBitsNotInMask(MO.getRegMask()); 1136 if (!MO.isReg()) continue; 1137 unsigned Reg = MO.getReg(); 1138 if (Reg == 0) continue; 1139 if (!MO.isDef()) continue; 1140 // Ignore two-addr defs. 1141 if (MI->isRegTiedToUseOperand(i)) continue; 1142 1143 // Repeat for reg and all subregs. 1144 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true); 1145 SubRegs.isValid(); ++SubRegs) 1146 LiveRegs.reset(*SubRegs); 1147 } 1148 1149 // Examine all used registers and set/clear kill flag. When a 1150 // register is used multiple times we only set the kill flag on 1151 // the first use. Don't set kill flags on undef operands. 1152 killedRegs.reset(); 1153 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { 1154 MachineOperand &MO = MI->getOperand(i); 1155 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue; 1156 unsigned Reg = MO.getReg(); 1157 if ((Reg == 0) || MRI.isReserved(Reg)) continue; 1158 1159 bool kill = false; 1160 if (!killedRegs.test(Reg)) { 1161 kill = true; 1162 // A register is not killed if any subregs are live... 1163 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) { 1164 if (LiveRegs.test(*SubRegs)) { 1165 kill = false; 1166 break; 1167 } 1168 } 1169 1170 // If subreg is not live, then register is killed if it became 1171 // live in this instruction 1172 if (kill) 1173 kill = !LiveRegs.test(Reg); 1174 } 1175 1176 if (MO.isKill() != kill) { 1177 DEBUG(dbgs() << "Fixing " << MO << " in "); 1178 // Warning: toggleKillFlag may invalidate MO. 1179 toggleKillFlag(MI, MO); 1180 DEBUG(MI->dump()); 1181 } 1182 1183 killedRegs.set(Reg); 1184 } 1185 1186 // Mark any used register (that is not using undef) and subregs as 1187 // now live... 1188 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { 1189 MachineOperand &MO = MI->getOperand(i); 1190 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue; 1191 unsigned Reg = MO.getReg(); 1192 if ((Reg == 0) || MRI.isReserved(Reg)) continue; 1193 1194 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true); 1195 SubRegs.isValid(); ++SubRegs) 1196 LiveRegs.set(*SubRegs); 1197 } 1198 } 1199 } 1200 1201 void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const { 1202 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 1203 SU->getInstr()->dump(); 1204 #endif 1205 } 1206 1207 std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const { 1208 std::string s; 1209 raw_string_ostream oss(s); 1210 if (SU == &EntrySU) 1211 oss << "<entry>"; 1212 else if (SU == &ExitSU) 1213 oss << "<exit>"; 1214 else 1215 SU->getInstr()->print(oss, &TM, /*SkipOpers=*/true); 1216 return oss.str(); 1217 } 1218 1219 /// Return the basic block label. It is not necessarilly unique because a block 1220 /// contains multiple scheduling regions. But it is fine for visualization. 1221 std::string ScheduleDAGInstrs::getDAGName() const { 1222 return "dag." + BB->getFullName(); 1223 } 1224 1225 //===----------------------------------------------------------------------===// 1226 // SchedDFSResult Implementation 1227 //===----------------------------------------------------------------------===// 1228 1229 namespace llvm { 1230 /// \brief Internal state used to compute SchedDFSResult. 1231 class SchedDFSImpl { 1232 SchedDFSResult &R; 1233 1234 /// Join DAG nodes into equivalence classes by their subtree. 1235 IntEqClasses SubtreeClasses; 1236 /// List PredSU, SuccSU pairs that represent data edges between subtrees. 1237 std::vector<std::pair<const SUnit*, const SUnit*> > ConnectionPairs; 1238 1239 struct RootData { 1240 unsigned NodeID; 1241 unsigned ParentNodeID; // Parent node (member of the parent subtree). 1242 unsigned SubInstrCount; // Instr count in this tree only, not children. 1243 1244 RootData(unsigned id): NodeID(id), 1245 ParentNodeID(SchedDFSResult::InvalidSubtreeID), 1246 SubInstrCount(0) {} 1247 1248 unsigned getSparseSetIndex() const { return NodeID; } 1249 }; 1250 1251 SparseSet<RootData> RootSet; 1252 1253 public: 1254 SchedDFSImpl(SchedDFSResult &r): R(r), SubtreeClasses(R.DFSNodeData.size()) { 1255 RootSet.setUniverse(R.DFSNodeData.size()); 1256 } 1257 1258 /// Return true if this node been visited by the DFS traversal. 1259 /// 1260 /// During visitPostorderNode the Node's SubtreeID is assigned to the Node 1261 /// ID. Later, SubtreeID is updated but remains valid. 1262 bool isVisited(const SUnit *SU) const { 1263 return R.DFSNodeData[SU->NodeNum].SubtreeID 1264 != SchedDFSResult::InvalidSubtreeID; 1265 } 1266 1267 /// Initialize this node's instruction count. We don't need to flag the node 1268 /// visited until visitPostorder because the DAG cannot have cycles. 1269 void visitPreorder(const SUnit *SU) { 1270 R.DFSNodeData[SU->NodeNum].InstrCount = 1271 SU->getInstr()->isTransient() ? 0 : 1; 1272 } 1273 1274 /// Called once for each node after all predecessors are visited. Revisit this 1275 /// node's predecessors and potentially join them now that we know the ILP of 1276 /// the other predecessors. 1277 void visitPostorderNode(const SUnit *SU) { 1278 // Mark this node as the root of a subtree. It may be joined with its 1279 // successors later. 1280 R.DFSNodeData[SU->NodeNum].SubtreeID = SU->NodeNum; 1281 RootData RData(SU->NodeNum); 1282 RData.SubInstrCount = SU->getInstr()->isTransient() ? 0 : 1; 1283 1284 // If any predecessors are still in their own subtree, they either cannot be 1285 // joined or are large enough to remain separate. If this parent node's 1286 // total instruction count is not greater than a child subtree by at least 1287 // the subtree limit, then try to join it now since splitting subtrees is 1288 // only useful if multiple high-pressure paths are possible. 1289 unsigned InstrCount = R.DFSNodeData[SU->NodeNum].InstrCount; 1290 for (SUnit::const_pred_iterator 1291 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) { 1292 if (PI->getKind() != SDep::Data) 1293 continue; 1294 unsigned PredNum = PI->getSUnit()->NodeNum; 1295 if ((InstrCount - R.DFSNodeData[PredNum].InstrCount) < R.SubtreeLimit) 1296 joinPredSubtree(*PI, SU, /*CheckLimit=*/false); 1297 1298 // Either link or merge the TreeData entry from the child to the parent. 1299 if (R.DFSNodeData[PredNum].SubtreeID == PredNum) { 1300 // If the predecessor's parent is invalid, this is a tree edge and the 1301 // current node is the parent. 1302 if (RootSet[PredNum].ParentNodeID == SchedDFSResult::InvalidSubtreeID) 1303 RootSet[PredNum].ParentNodeID = SU->NodeNum; 1304 } 1305 else if (RootSet.count(PredNum)) { 1306 // The predecessor is not a root, but is still in the root set. This 1307 // must be the new parent that it was just joined to. Note that 1308 // RootSet[PredNum].ParentNodeID may either be invalid or may still be 1309 // set to the original parent. 1310 RData.SubInstrCount += RootSet[PredNum].SubInstrCount; 1311 RootSet.erase(PredNum); 1312 } 1313 } 1314 RootSet[SU->NodeNum] = RData; 1315 } 1316 1317 /// Called once for each tree edge after calling visitPostOrderNode on the 1318 /// predecessor. Increment the parent node's instruction count and 1319 /// preemptively join this subtree to its parent's if it is small enough. 1320 void visitPostorderEdge(const SDep &PredDep, const SUnit *Succ) { 1321 R.DFSNodeData[Succ->NodeNum].InstrCount 1322 += R.DFSNodeData[PredDep.getSUnit()->NodeNum].InstrCount; 1323 joinPredSubtree(PredDep, Succ); 1324 } 1325 1326 /// Add a connection for cross edges. 1327 void visitCrossEdge(const SDep &PredDep, const SUnit *Succ) { 1328 ConnectionPairs.push_back(std::make_pair(PredDep.getSUnit(), Succ)); 1329 } 1330 1331 /// Set each node's subtree ID to the representative ID and record connections 1332 /// between trees. 1333 void finalize() { 1334 SubtreeClasses.compress(); 1335 R.DFSTreeData.resize(SubtreeClasses.getNumClasses()); 1336 assert(SubtreeClasses.getNumClasses() == RootSet.size() 1337 && "number of roots should match trees"); 1338 for (SparseSet<RootData>::const_iterator 1339 RI = RootSet.begin(), RE = RootSet.end(); RI != RE; ++RI) { 1340 unsigned TreeID = SubtreeClasses[RI->NodeID]; 1341 if (RI->ParentNodeID != SchedDFSResult::InvalidSubtreeID) 1342 R.DFSTreeData[TreeID].ParentTreeID = SubtreeClasses[RI->ParentNodeID]; 1343 R.DFSTreeData[TreeID].SubInstrCount = RI->SubInstrCount; 1344 // Note that SubInstrCount may be greater than InstrCount if we joined 1345 // subtrees across a cross edge. InstrCount will be attributed to the 1346 // original parent, while SubInstrCount will be attributed to the joined 1347 // parent. 1348 } 1349 R.SubtreeConnections.resize(SubtreeClasses.getNumClasses()); 1350 R.SubtreeConnectLevels.resize(SubtreeClasses.getNumClasses()); 1351 DEBUG(dbgs() << R.getNumSubtrees() << " subtrees:\n"); 1352 for (unsigned Idx = 0, End = R.DFSNodeData.size(); Idx != End; ++Idx) { 1353 R.DFSNodeData[Idx].SubtreeID = SubtreeClasses[Idx]; 1354 DEBUG(dbgs() << " SU(" << Idx << ") in tree " 1355 << R.DFSNodeData[Idx].SubtreeID << '\n'); 1356 } 1357 for (std::vector<std::pair<const SUnit*, const SUnit*> >::const_iterator 1358 I = ConnectionPairs.begin(), E = ConnectionPairs.end(); 1359 I != E; ++I) { 1360 unsigned PredTree = SubtreeClasses[I->first->NodeNum]; 1361 unsigned SuccTree = SubtreeClasses[I->second->NodeNum]; 1362 if (PredTree == SuccTree) 1363 continue; 1364 unsigned Depth = I->first->getDepth(); 1365 addConnection(PredTree, SuccTree, Depth); 1366 addConnection(SuccTree, PredTree, Depth); 1367 } 1368 } 1369 1370 protected: 1371 /// Join the predecessor subtree with the successor that is its DFS 1372 /// parent. Apply some heuristics before joining. 1373 bool joinPredSubtree(const SDep &PredDep, const SUnit *Succ, 1374 bool CheckLimit = true) { 1375 assert(PredDep.getKind() == SDep::Data && "Subtrees are for data edges"); 1376 1377 // Check if the predecessor is already joined. 1378 const SUnit *PredSU = PredDep.getSUnit(); 1379 unsigned PredNum = PredSU->NodeNum; 1380 if (R.DFSNodeData[PredNum].SubtreeID != PredNum) 1381 return false; 1382 1383 // Four is the magic number of successors before a node is considered a 1384 // pinch point. 1385 unsigned NumDataSucs = 0; 1386 for (SUnit::const_succ_iterator SI = PredSU->Succs.begin(), 1387 SE = PredSU->Succs.end(); SI != SE; ++SI) { 1388 if (SI->getKind() == SDep::Data) { 1389 if (++NumDataSucs >= 4) 1390 return false; 1391 } 1392 } 1393 if (CheckLimit && R.DFSNodeData[PredNum].InstrCount > R.SubtreeLimit) 1394 return false; 1395 R.DFSNodeData[PredNum].SubtreeID = Succ->NodeNum; 1396 SubtreeClasses.join(Succ->NodeNum, PredNum); 1397 return true; 1398 } 1399 1400 /// Called by finalize() to record a connection between trees. 1401 void addConnection(unsigned FromTree, unsigned ToTree, unsigned Depth) { 1402 if (!Depth) 1403 return; 1404 1405 do { 1406 SmallVectorImpl<SchedDFSResult::Connection> &Connections = 1407 R.SubtreeConnections[FromTree]; 1408 for (SmallVectorImpl<SchedDFSResult::Connection>::iterator 1409 I = Connections.begin(), E = Connections.end(); I != E; ++I) { 1410 if (I->TreeID == ToTree) { 1411 I->Level = std::max(I->Level, Depth); 1412 return; 1413 } 1414 } 1415 Connections.push_back(SchedDFSResult::Connection(ToTree, Depth)); 1416 FromTree = R.DFSTreeData[FromTree].ParentTreeID; 1417 } while (FromTree != SchedDFSResult::InvalidSubtreeID); 1418 } 1419 }; 1420 } // namespace llvm 1421 1422 namespace { 1423 /// \brief Manage the stack used by a reverse depth-first search over the DAG. 1424 class SchedDAGReverseDFS { 1425 std::vector<std::pair<const SUnit*, SUnit::const_pred_iterator> > DFSStack; 1426 public: 1427 bool isComplete() const { return DFSStack.empty(); } 1428 1429 void follow(const SUnit *SU) { 1430 DFSStack.push_back(std::make_pair(SU, SU->Preds.begin())); 1431 } 1432 void advance() { ++DFSStack.back().second; } 1433 1434 const SDep *backtrack() { 1435 DFSStack.pop_back(); 1436 return DFSStack.empty() ? nullptr : std::prev(DFSStack.back().second); 1437 } 1438 1439 const SUnit *getCurr() const { return DFSStack.back().first; } 1440 1441 SUnit::const_pred_iterator getPred() const { return DFSStack.back().second; } 1442 1443 SUnit::const_pred_iterator getPredEnd() const { 1444 return getCurr()->Preds.end(); 1445 } 1446 }; 1447 } // anonymous 1448 1449 static bool hasDataSucc(const SUnit *SU) { 1450 for (SUnit::const_succ_iterator 1451 SI = SU->Succs.begin(), SE = SU->Succs.end(); SI != SE; ++SI) { 1452 if (SI->getKind() == SDep::Data && !SI->getSUnit()->isBoundaryNode()) 1453 return true; 1454 } 1455 return false; 1456 } 1457 1458 /// Compute an ILP metric for all nodes in the subDAG reachable via depth-first 1459 /// search from this root. 1460 void SchedDFSResult::compute(ArrayRef<SUnit> SUnits) { 1461 if (!IsBottomUp) 1462 llvm_unreachable("Top-down ILP metric is unimplemnted"); 1463 1464 SchedDFSImpl Impl(*this); 1465 for (ArrayRef<SUnit>::const_iterator 1466 SI = SUnits.begin(), SE = SUnits.end(); SI != SE; ++SI) { 1467 const SUnit *SU = &*SI; 1468 if (Impl.isVisited(SU) || hasDataSucc(SU)) 1469 continue; 1470 1471 SchedDAGReverseDFS DFS; 1472 Impl.visitPreorder(SU); 1473 DFS.follow(SU); 1474 for (;;) { 1475 // Traverse the leftmost path as far as possible. 1476 while (DFS.getPred() != DFS.getPredEnd()) { 1477 const SDep &PredDep = *DFS.getPred(); 1478 DFS.advance(); 1479 // Ignore non-data edges. 1480 if (PredDep.getKind() != SDep::Data 1481 || PredDep.getSUnit()->isBoundaryNode()) { 1482 continue; 1483 } 1484 // An already visited edge is a cross edge, assuming an acyclic DAG. 1485 if (Impl.isVisited(PredDep.getSUnit())) { 1486 Impl.visitCrossEdge(PredDep, DFS.getCurr()); 1487 continue; 1488 } 1489 Impl.visitPreorder(PredDep.getSUnit()); 1490 DFS.follow(PredDep.getSUnit()); 1491 } 1492 // Visit the top of the stack in postorder and backtrack. 1493 const SUnit *Child = DFS.getCurr(); 1494 const SDep *PredDep = DFS.backtrack(); 1495 Impl.visitPostorderNode(Child); 1496 if (PredDep) 1497 Impl.visitPostorderEdge(*PredDep, DFS.getCurr()); 1498 if (DFS.isComplete()) 1499 break; 1500 } 1501 } 1502 Impl.finalize(); 1503 } 1504 1505 /// The root of the given SubtreeID was just scheduled. For all subtrees 1506 /// connected to this tree, record the depth of the connection so that the 1507 /// nearest connected subtrees can be prioritized. 1508 void SchedDFSResult::scheduleTree(unsigned SubtreeID) { 1509 for (SmallVectorImpl<Connection>::const_iterator 1510 I = SubtreeConnections[SubtreeID].begin(), 1511 E = SubtreeConnections[SubtreeID].end(); I != E; ++I) { 1512 SubtreeConnectLevels[I->TreeID] = 1513 std::max(SubtreeConnectLevels[I->TreeID], I->Level); 1514 DEBUG(dbgs() << " Tree: " << I->TreeID 1515 << " @" << SubtreeConnectLevels[I->TreeID] << '\n'); 1516 } 1517 } 1518 1519 LLVM_DUMP_METHOD 1520 void ILPValue::print(raw_ostream &OS) const { 1521 OS << InstrCount << " / " << Length << " = "; 1522 if (!Length) 1523 OS << "BADILP"; 1524 else 1525 OS << format("%g", ((double)InstrCount / Length)); 1526 } 1527 1528 LLVM_DUMP_METHOD 1529 void ILPValue::dump() const { 1530 dbgs() << *this << '\n'; 1531 } 1532 1533 namespace llvm { 1534 1535 LLVM_DUMP_METHOD 1536 raw_ostream &operator<<(raw_ostream &OS, const ILPValue &Val) { 1537 Val.print(OS); 1538 return OS; 1539 } 1540 1541 } // namespace llvm 1542