1 //===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements the ScheduleDAGInstrs class, which implements re-scheduling 11 // of MachineInstrs. 12 // 13 //===----------------------------------------------------------------------===// 14 15 #define DEBUG_TYPE "sched-instrs" 16 #include "llvm/Operator.h" 17 #include "llvm/Analysis/AliasAnalysis.h" 18 #include "llvm/Analysis/ValueTracking.h" 19 #include "llvm/CodeGen/LiveIntervalAnalysis.h" 20 #include "llvm/CodeGen/MachineFunctionPass.h" 21 #include "llvm/CodeGen/MachineMemOperand.h" 22 #include "llvm/CodeGen/MachineRegisterInfo.h" 23 #include "llvm/CodeGen/PseudoSourceValue.h" 24 #include "llvm/CodeGen/RegisterPressure.h" 25 #include "llvm/CodeGen/ScheduleDAGInstrs.h" 26 #include "llvm/MC/MCInstrItineraries.h" 27 #include "llvm/Target/TargetMachine.h" 28 #include "llvm/Target/TargetInstrInfo.h" 29 #include "llvm/Target/TargetRegisterInfo.h" 30 #include "llvm/Target/TargetSubtargetInfo.h" 31 #include "llvm/Support/CommandLine.h" 32 #include "llvm/Support/Debug.h" 33 #include "llvm/Support/raw_ostream.h" 34 #include "llvm/ADT/SmallSet.h" 35 #include "llvm/ADT/SmallPtrSet.h" 36 using namespace llvm; 37 38 static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden, 39 cl::ZeroOrMore, cl::init(false), 40 cl::desc("Enable use of AA during MI GAD construction")); 41 42 ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf, 43 const MachineLoopInfo &mli, 44 const MachineDominatorTree &mdt, 45 bool IsPostRAFlag, 46 LiveIntervals *lis) 47 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()), 48 InstrItins(mf.getTarget().getInstrItineraryData()), LIS(lis), 49 IsPostRA(IsPostRAFlag), UnitLatencies(false), CanHandleTerminators(false), 50 LoopRegs(MDT), FirstDbgValue(0) { 51 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals"); 52 DbgValues.clear(); 53 assert(!(IsPostRA && MRI.getNumVirtRegs()) && 54 "Virtual registers must be removed prior to PostRA scheduling"); 55 } 56 57 /// getUnderlyingObjectFromInt - This is the function that does the work of 58 /// looking through basic ptrtoint+arithmetic+inttoptr sequences. 59 static const Value *getUnderlyingObjectFromInt(const Value *V) { 60 do { 61 if (const Operator *U = dyn_cast<Operator>(V)) { 62 // If we find a ptrtoint, we can transfer control back to the 63 // regular getUnderlyingObjectFromInt. 64 if (U->getOpcode() == Instruction::PtrToInt) 65 return U->getOperand(0); 66 // If we find an add of a constant or a multiplied value, it's 67 // likely that the other operand will lead us to the base 68 // object. We don't have to worry about the case where the 69 // object address is somehow being computed by the multiply, 70 // because our callers only care when the result is an 71 // identifibale object. 72 if (U->getOpcode() != Instruction::Add || 73 (!isa<ConstantInt>(U->getOperand(1)) && 74 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul)) 75 return V; 76 V = U->getOperand(0); 77 } else { 78 return V; 79 } 80 assert(V->getType()->isIntegerTy() && "Unexpected operand type!"); 81 } while (1); 82 } 83 84 /// getUnderlyingObject - This is a wrapper around GetUnderlyingObject 85 /// and adds support for basic ptrtoint+arithmetic+inttoptr sequences. 86 static const Value *getUnderlyingObject(const Value *V) { 87 // First just call Value::getUnderlyingObject to let it do what it does. 88 do { 89 V = GetUnderlyingObject(V); 90 // If it found an inttoptr, use special code to continue climing. 91 if (Operator::getOpcode(V) != Instruction::IntToPtr) 92 break; 93 const Value *O = getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0)); 94 // If that succeeded in finding a pointer, continue the search. 95 if (!O->getType()->isPointerTy()) 96 break; 97 V = O; 98 } while (1); 99 return V; 100 } 101 102 /// getUnderlyingObjectForInstr - If this machine instr has memory reference 103 /// information and it can be tracked to a normal reference to a known 104 /// object, return the Value for that object. Otherwise return null. 105 static const Value *getUnderlyingObjectForInstr(const MachineInstr *MI, 106 const MachineFrameInfo *MFI, 107 bool &MayAlias) { 108 MayAlias = true; 109 if (!MI->hasOneMemOperand() || 110 !(*MI->memoperands_begin())->getValue() || 111 (*MI->memoperands_begin())->isVolatile()) 112 return 0; 113 114 const Value *V = (*MI->memoperands_begin())->getValue(); 115 if (!V) 116 return 0; 117 118 V = getUnderlyingObject(V); 119 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) { 120 // For now, ignore PseudoSourceValues which may alias LLVM IR values 121 // because the code that uses this function has no way to cope with 122 // such aliases. 123 if (PSV->isAliased(MFI)) 124 return 0; 125 126 MayAlias = PSV->mayAlias(MFI); 127 return V; 128 } 129 130 if (isIdentifiedObject(V)) 131 return V; 132 133 return 0; 134 } 135 136 void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) { 137 BB = bb; 138 LoopRegs.Deps.clear(); 139 if (MachineLoop *ML = MLI.getLoopFor(BB)) 140 if (BB == ML->getLoopLatch()) 141 LoopRegs.VisitLoop(ML); 142 } 143 144 void ScheduleDAGInstrs::finishBlock() { 145 // Subclasses should no longer refer to the old block. 146 BB = 0; 147 } 148 149 /// Initialize the map with the number of registers. 150 void Reg2SUnitsMap::setRegLimit(unsigned Limit) { 151 PhysRegSet.setUniverse(Limit); 152 SUnits.resize(Limit); 153 } 154 155 /// Clear the map without deallocating storage. 156 void Reg2SUnitsMap::clear() { 157 for (const_iterator I = reg_begin(), E = reg_end(); I != E; ++I) { 158 SUnits[*I].clear(); 159 } 160 PhysRegSet.clear(); 161 } 162 163 /// Initialize the DAG and common scheduler state for the current scheduling 164 /// region. This does not actually create the DAG, only clears it. The 165 /// scheduling driver may call BuildSchedGraph multiple times per scheduling 166 /// region. 167 void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb, 168 MachineBasicBlock::iterator begin, 169 MachineBasicBlock::iterator end, 170 unsigned endcount) { 171 assert(bb == BB && "startBlock should set BB"); 172 RegionBegin = begin; 173 RegionEnd = end; 174 EndIndex = endcount; 175 MISUnitMap.clear(); 176 177 // Check to see if the scheduler cares about latencies. 178 UnitLatencies = forceUnitLatencies(); 179 180 ScheduleDAG::clearDAG(); 181 } 182 183 /// Close the current scheduling region. Don't clear any state in case the 184 /// driver wants to refer to the previous scheduling region. 185 void ScheduleDAGInstrs::exitRegion() { 186 // Nothing to do. 187 } 188 189 /// addSchedBarrierDeps - Add dependencies from instructions in the current 190 /// list of instructions being scheduled to scheduling barrier by adding 191 /// the exit SU to the register defs and use list. This is because we want to 192 /// make sure instructions which define registers that are either used by 193 /// the terminator or are live-out are properly scheduled. This is 194 /// especially important when the definition latency of the return value(s) 195 /// are too high to be hidden by the branch or when the liveout registers 196 /// used by instructions in the fallthrough block. 197 void ScheduleDAGInstrs::addSchedBarrierDeps() { 198 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0; 199 ExitSU.setInstr(ExitMI); 200 bool AllDepKnown = ExitMI && 201 (ExitMI->isCall() || ExitMI->isBarrier()); 202 if (ExitMI && AllDepKnown) { 203 // If it's a call or a barrier, add dependencies on the defs and uses of 204 // instruction. 205 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) { 206 const MachineOperand &MO = ExitMI->getOperand(i); 207 if (!MO.isReg() || MO.isDef()) continue; 208 unsigned Reg = MO.getReg(); 209 if (Reg == 0) continue; 210 211 if (TRI->isPhysicalRegister(Reg)) 212 Uses[Reg].push_back(&ExitSU); 213 else { 214 assert(!IsPostRA && "Virtual register encountered after regalloc."); 215 addVRegUseDeps(&ExitSU, i); 216 } 217 } 218 } else { 219 // For others, e.g. fallthrough, conditional branch, assume the exit 220 // uses all the registers that are livein to the successor blocks. 221 assert(Uses.empty() && "Uses in set before adding deps?"); 222 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(), 223 SE = BB->succ_end(); SI != SE; ++SI) 224 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(), 225 E = (*SI)->livein_end(); I != E; ++I) { 226 unsigned Reg = *I; 227 if (!Uses.contains(Reg)) 228 Uses[Reg].push_back(&ExitSU); 229 } 230 } 231 } 232 233 /// MO is an operand of SU's instruction that defines a physical register. Add 234 /// data dependencies from SU to any uses of the physical register. 235 void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, 236 const MachineOperand &MO) { 237 assert(MO.isDef() && "expect physreg def"); 238 239 // Ask the target if address-backscheduling is desirable, and if so how much. 240 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>(); 241 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency(); 242 unsigned DataLatency = SU->Latency; 243 244 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true); 245 Alias.isValid(); ++Alias) { 246 if (!Uses.contains(*Alias)) 247 continue; 248 std::vector<SUnit*> &UseList = Uses[*Alias]; 249 for (unsigned i = 0, e = UseList.size(); i != e; ++i) { 250 SUnit *UseSU = UseList[i]; 251 if (UseSU == SU) 252 continue; 253 unsigned LDataLatency = DataLatency; 254 // Optionally add in a special extra latency for nodes that 255 // feed addresses. 256 // TODO: Perhaps we should get rid of 257 // SpecialAddressLatency and just move this into 258 // adjustSchedDependency for the targets that care about it. 259 if (SpecialAddressLatency != 0 && !UnitLatencies && 260 UseSU != &ExitSU) { 261 MachineInstr *UseMI = UseSU->getInstr(); 262 const MCInstrDesc &UseMCID = UseMI->getDesc(); 263 int RegUseIndex = UseMI->findRegisterUseOperandIdx(*Alias); 264 assert(RegUseIndex >= 0 && "UseMI doesn't use register!"); 265 if (RegUseIndex >= 0 && 266 (UseMI->mayLoad() || UseMI->mayStore()) && 267 (unsigned)RegUseIndex < UseMCID.getNumOperands() && 268 UseMCID.OpInfo[RegUseIndex].isLookupPtrRegClass()) 269 LDataLatency += SpecialAddressLatency; 270 } 271 // Adjust the dependence latency using operand def/use 272 // information (if any), and then allow the target to 273 // perform its own adjustments. 274 SDep dep(SU, SDep::Data, LDataLatency, *Alias); 275 if (!UnitLatencies) { 276 unsigned Latency = computeOperandLatency(SU, UseSU, dep); 277 dep.setLatency(Latency); 278 279 ST.adjustSchedDependency(SU, UseSU, dep); 280 } 281 UseSU->addPred(dep); 282 } 283 } 284 } 285 286 /// addPhysRegDeps - Add register dependencies (data, anti, and output) from 287 /// this SUnit to following instructions in the same scheduling region that 288 /// depend the physical register referenced at OperIdx. 289 void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) { 290 const MachineInstr *MI = SU->getInstr(); 291 const MachineOperand &MO = MI->getOperand(OperIdx); 292 293 // Optionally add output and anti dependencies. For anti 294 // dependencies we use a latency of 0 because for a multi-issue 295 // target we want to allow the defining instruction to issue 296 // in the same cycle as the using instruction. 297 // TODO: Using a latency of 1 here for output dependencies assumes 298 // there's no cost for reusing registers. 299 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output; 300 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true); 301 Alias.isValid(); ++Alias) { 302 if (!Defs.contains(*Alias)) 303 continue; 304 std::vector<SUnit *> &DefList = Defs[*Alias]; 305 for (unsigned i = 0, e = DefList.size(); i != e; ++i) { 306 SUnit *DefSU = DefList[i]; 307 if (DefSU == &ExitSU) 308 continue; 309 if (DefSU != SU && 310 (Kind != SDep::Output || !MO.isDead() || 311 !DefSU->getInstr()->registerDefIsDead(*Alias))) { 312 if (Kind == SDep::Anti) 313 DefSU->addPred(SDep(SU, Kind, 0, /*Reg=*/*Alias)); 314 else { 315 unsigned AOLat = TII->getOutputLatency(InstrItins, MI, OperIdx, 316 DefSU->getInstr()); 317 DefSU->addPred(SDep(SU, Kind, AOLat, /*Reg=*/*Alias)); 318 } 319 } 320 } 321 } 322 323 if (!MO.isDef()) { 324 // Either insert a new Reg2SUnits entry with an empty SUnits list, or 325 // retrieve the existing SUnits list for this register's uses. 326 // Push this SUnit on the use list. 327 Uses[MO.getReg()].push_back(SU); 328 } 329 else { 330 addPhysRegDataDeps(SU, MO); 331 332 // Either insert a new Reg2SUnits entry with an empty SUnits list, or 333 // retrieve the existing SUnits list for this register's defs. 334 std::vector<SUnit *> &DefList = Defs[MO.getReg()]; 335 336 // If a def is going to wrap back around to the top of the loop, 337 // backschedule it. 338 if (!UnitLatencies && DefList.empty()) { 339 LoopDependencies::LoopDeps::iterator I = LoopRegs.Deps.find(MO.getReg()); 340 if (I != LoopRegs.Deps.end()) { 341 const MachineOperand *UseMO = I->second.first; 342 unsigned Count = I->second.second; 343 const MachineInstr *UseMI = UseMO->getParent(); 344 unsigned UseMOIdx = UseMO - &UseMI->getOperand(0); 345 const MCInstrDesc &UseMCID = UseMI->getDesc(); 346 const TargetSubtargetInfo &ST = 347 TM.getSubtarget<TargetSubtargetInfo>(); 348 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency(); 349 // TODO: If we knew the total depth of the region here, we could 350 // handle the case where the whole loop is inside the region but 351 // is large enough that the isScheduleHigh trick isn't needed. 352 if (UseMOIdx < UseMCID.getNumOperands()) { 353 // Currently, we only support scheduling regions consisting of 354 // single basic blocks. Check to see if the instruction is in 355 // the same region by checking to see if it has the same parent. 356 if (UseMI->getParent() != MI->getParent()) { 357 unsigned Latency = SU->Latency; 358 if (UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass()) 359 Latency += SpecialAddressLatency; 360 // This is a wild guess as to the portion of the latency which 361 // will be overlapped by work done outside the current 362 // scheduling region. 363 Latency -= std::min(Latency, Count); 364 // Add the artificial edge. 365 ExitSU.addPred(SDep(SU, SDep::Order, Latency, 366 /*Reg=*/0, /*isNormalMemory=*/false, 367 /*isMustAlias=*/false, 368 /*isArtificial=*/true)); 369 } else if (SpecialAddressLatency > 0 && 370 UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass()) { 371 // The entire loop body is within the current scheduling region 372 // and the latency of this operation is assumed to be greater 373 // than the latency of the loop. 374 // TODO: Recursively mark data-edge predecessors as 375 // isScheduleHigh too. 376 SU->isScheduleHigh = true; 377 } 378 } 379 LoopRegs.Deps.erase(I); 380 } 381 } 382 383 // clear this register's use list 384 if (Uses.contains(MO.getReg())) 385 Uses[MO.getReg()].clear(); 386 387 if (!MO.isDead()) 388 DefList.clear(); 389 390 // Calls will not be reordered because of chain dependencies (see 391 // below). Since call operands are dead, calls may continue to be added 392 // to the DefList making dependence checking quadratic in the size of 393 // the block. Instead, we leave only one call at the back of the 394 // DefList. 395 if (SU->isCall) { 396 while (!DefList.empty() && DefList.back()->isCall) 397 DefList.pop_back(); 398 } 399 // Defs are pushed in the order they are visited and never reordered. 400 DefList.push_back(SU); 401 } 402 } 403 404 /// addVRegDefDeps - Add register output and data dependencies from this SUnit 405 /// to instructions that occur later in the same scheduling region if they read 406 /// from or write to the virtual register defined at OperIdx. 407 /// 408 /// TODO: Hoist loop induction variable increments. This has to be 409 /// reevaluated. Generally, IV scheduling should be done before coalescing. 410 void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) { 411 const MachineInstr *MI = SU->getInstr(); 412 unsigned Reg = MI->getOperand(OperIdx).getReg(); 413 414 // SSA defs do not have output/anti dependencies. 415 // The current operand is a def, so we have at least one. 416 // 417 // FIXME: This optimization is disabled pending PR13112. 418 //if (llvm::next(MRI.def_begin(Reg)) == MRI.def_end()) 419 // return; 420 421 // Add output dependence to the next nearest def of this vreg. 422 // 423 // Unless this definition is dead, the output dependence should be 424 // transitively redundant with antidependencies from this definition's 425 // uses. We're conservative for now until we have a way to guarantee the uses 426 // are not eliminated sometime during scheduling. The output dependence edge 427 // is also useful if output latency exceeds def-use latency. 428 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg); 429 if (DefI == VRegDefs.end()) 430 VRegDefs.insert(VReg2SUnit(Reg, SU)); 431 else { 432 SUnit *DefSU = DefI->SU; 433 if (DefSU != SU && DefSU != &ExitSU) { 434 unsigned OutLatency = TII->getOutputLatency(InstrItins, MI, OperIdx, 435 DefSU->getInstr()); 436 DefSU->addPred(SDep(SU, SDep::Output, OutLatency, Reg)); 437 } 438 DefI->SU = SU; 439 } 440 } 441 442 /// addVRegUseDeps - Add a register data dependency if the instruction that 443 /// defines the virtual register used at OperIdx is mapped to an SUnit. Add a 444 /// register antidependency from this SUnit to instructions that occur later in 445 /// the same scheduling region if they write the virtual register. 446 /// 447 /// TODO: Handle ExitSU "uses" properly. 448 void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) { 449 MachineInstr *MI = SU->getInstr(); 450 unsigned Reg = MI->getOperand(OperIdx).getReg(); 451 452 // Lookup this operand's reaching definition. 453 assert(LIS && "vreg dependencies requires LiveIntervals"); 454 LiveRangeQuery LRQ(LIS->getInterval(Reg), LIS->getInstructionIndex(MI)); 455 VNInfo *VNI = LRQ.valueIn(); 456 457 // VNI will be valid because MachineOperand::readsReg() is checked by caller. 458 assert(VNI && "No value to read by operand"); 459 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def); 460 // Phis and other noninstructions (after coalescing) have a NULL Def. 461 if (Def) { 462 SUnit *DefSU = getSUnit(Def); 463 if (DefSU) { 464 // The reaching Def lives within this scheduling region. 465 // Create a data dependence. 466 // 467 // TODO: Handle "special" address latencies cleanly. 468 SDep dep(DefSU, SDep::Data, DefSU->Latency, Reg); 469 if (!UnitLatencies) { 470 // Adjust the dependence latency using operand def/use information, then 471 // allow the target to perform its own adjustments. 472 unsigned Latency = computeOperandLatency(DefSU, SU, const_cast<SDep &>(dep)); 473 dep.setLatency(Latency); 474 475 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>(); 476 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep)); 477 } 478 SU->addPred(dep); 479 } 480 } 481 482 // Add antidependence to the following def of the vreg it uses. 483 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg); 484 if (DefI != VRegDefs.end() && DefI->SU != SU) 485 DefI->SU->addPred(SDep(SU, SDep::Anti, 0, Reg)); 486 } 487 488 /// Return true if MI is an instruction we are unable to reason about 489 /// (like a call or something with unmodeled side effects). 490 static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) { 491 if (MI->isCall() || MI->hasUnmodeledSideEffects() || 492 (MI->hasVolatileMemoryRef() && 493 (!MI->mayLoad() || !MI->isInvariantLoad(AA)))) 494 return true; 495 return false; 496 } 497 498 // This MI might have either incomplete info, or known to be unsafe 499 // to deal with (i.e. volatile object). 500 static inline bool isUnsafeMemoryObject(MachineInstr *MI, 501 const MachineFrameInfo *MFI) { 502 if (!MI || MI->memoperands_empty()) 503 return true; 504 // We purposefully do no check for hasOneMemOperand() here 505 // in hope to trigger an assert downstream in order to 506 // finish implementation. 507 if ((*MI->memoperands_begin())->isVolatile() || 508 MI->hasUnmodeledSideEffects()) 509 return true; 510 511 const Value *V = (*MI->memoperands_begin())->getValue(); 512 if (!V) 513 return true; 514 515 V = getUnderlyingObject(V); 516 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) { 517 // Similarly to getUnderlyingObjectForInstr: 518 // For now, ignore PseudoSourceValues which may alias LLVM IR values 519 // because the code that uses this function has no way to cope with 520 // such aliases. 521 if (PSV->isAliased(MFI)) 522 return true; 523 } 524 // Does this pointer refer to a distinct and identifiable object? 525 if (!isIdentifiedObject(V)) 526 return true; 527 528 return false; 529 } 530 531 /// This returns true if the two MIs need a chain edge betwee them. 532 /// If these are not even memory operations, we still may need 533 /// chain deps between them. The question really is - could 534 /// these two MIs be reordered during scheduling from memory dependency 535 /// point of view. 536 static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI, 537 MachineInstr *MIa, 538 MachineInstr *MIb) { 539 // Cover a trivial case - no edge is need to itself. 540 if (MIa == MIb) 541 return false; 542 543 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI)) 544 return true; 545 546 // If we are dealing with two "normal" loads, we do not need an edge 547 // between them - they could be reordered. 548 if (!MIa->mayStore() && !MIb->mayStore()) 549 return false; 550 551 // To this point analysis is generic. From here on we do need AA. 552 if (!AA) 553 return true; 554 555 MachineMemOperand *MMOa = *MIa->memoperands_begin(); 556 MachineMemOperand *MMOb = *MIb->memoperands_begin(); 557 558 // FIXME: Need to handle multiple memory operands to support all targets. 559 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand()) 560 llvm_unreachable("Multiple memory operands."); 561 562 // The following interface to AA is fashioned after DAGCombiner::isAlias 563 // and operates with MachineMemOperand offset with some important 564 // assumptions: 565 // - LLVM fundamentally assumes flat address spaces. 566 // - MachineOperand offset can *only* result from legalization and 567 // cannot affect queries other than the trivial case of overlap 568 // checking. 569 // - These offsets never wrap and never step outside 570 // of allocated objects. 571 // - There should never be any negative offsets here. 572 // 573 // FIXME: Modify API to hide this math from "user" 574 // FIXME: Even before we go to AA we can reason locally about some 575 // memory objects. It can save compile time, and possibly catch some 576 // corner cases not currently covered. 577 578 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset"); 579 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset"); 580 581 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset()); 582 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset; 583 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset; 584 585 AliasAnalysis::AliasResult AAResult = AA->alias( 586 AliasAnalysis::Location(MMOa->getValue(), Overlapa, 587 MMOa->getTBAAInfo()), 588 AliasAnalysis::Location(MMOb->getValue(), Overlapb, 589 MMOb->getTBAAInfo())); 590 591 return (AAResult != AliasAnalysis::NoAlias); 592 } 593 594 /// This recursive function iterates over chain deps of SUb looking for 595 /// "latest" node that needs a chain edge to SUa. 596 static unsigned 597 iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI, 598 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth, 599 SmallPtrSet<const SUnit*, 16> &Visited) { 600 if (!SUa || !SUb || SUb == ExitSU) 601 return *Depth; 602 603 // Remember visited nodes. 604 if (!Visited.insert(SUb)) 605 return *Depth; 606 // If there is _some_ dependency already in place, do not 607 // descend any further. 608 // TODO: Need to make sure that if that dependency got eliminated or ignored 609 // for any reason in the future, we would not violate DAG topology. 610 // Currently it does not happen, but makes an implicit assumption about 611 // future implementation. 612 // 613 // Independently, if we encounter node that is some sort of global 614 // object (like a call) we already have full set of dependencies to it 615 // and we can stop descending. 616 if (SUa->isSucc(SUb) || 617 isGlobalMemoryObject(AA, SUb->getInstr())) 618 return *Depth; 619 620 // If we do need an edge, or we have exceeded depth budget, 621 // add that edge to the predecessors chain of SUb, 622 // and stop descending. 623 if (*Depth > 200 || 624 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) { 625 SUb->addPred(SDep(SUa, SDep::Order, /*Latency=*/0, /*Reg=*/0, 626 /*isNormalMemory=*/true)); 627 return *Depth; 628 } 629 // Track current depth. 630 (*Depth)++; 631 // Iterate over chain dependencies only. 632 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end(); 633 I != E; ++I) 634 if (I->isCtrl()) 635 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited); 636 return *Depth; 637 } 638 639 /// This function assumes that "downward" from SU there exist 640 /// tail/leaf of already constructed DAG. It iterates downward and 641 /// checks whether SU can be aliasing any node dominated 642 /// by it. 643 static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI, 644 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList, 645 unsigned LatencyToLoad) { 646 if (!SU) 647 return; 648 649 SmallPtrSet<const SUnit*, 16> Visited; 650 unsigned Depth = 0; 651 652 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end(); 653 I != IE; ++I) { 654 if (SU == *I) 655 continue; 656 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) { 657 unsigned Latency = ((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0; 658 (*I)->addPred(SDep(SU, SDep::Order, Latency, /*Reg=*/0, 659 /*isNormalMemory=*/true)); 660 } 661 // Now go through all the chain successors and iterate from them. 662 // Keep track of visited nodes. 663 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(), 664 JE = (*I)->Succs.end(); J != JE; ++J) 665 if (J->isCtrl()) 666 iterateChainSucc (AA, MFI, SU, J->getSUnit(), 667 ExitSU, &Depth, Visited); 668 } 669 } 670 671 /// Check whether two objects need a chain edge, if so, add it 672 /// otherwise remember the rejected SU. 673 static inline 674 void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI, 675 SUnit *SUa, SUnit *SUb, 676 std::set<SUnit *> &RejectList, 677 unsigned TrueMemOrderLatency = 0, 678 bool isNormalMemory = false) { 679 // If this is a false dependency, 680 // do not add the edge, but rememeber the rejected node. 681 if (!EnableAASchedMI || 682 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) 683 SUb->addPred(SDep(SUa, SDep::Order, TrueMemOrderLatency, /*Reg=*/0, 684 isNormalMemory)); 685 else { 686 // Duplicate entries should be ignored. 687 RejectList.insert(SUb); 688 DEBUG(dbgs() << "\tReject chain dep between SU(" 689 << SUa->NodeNum << ") and SU(" 690 << SUb->NodeNum << ")\n"); 691 } 692 } 693 694 /// Create an SUnit for each real instruction, numbered in top-down toplological 695 /// order. The instruction order A < B, implies that no edge exists from B to A. 696 /// 697 /// Map each real instruction to its SUnit. 698 /// 699 /// After initSUnits, the SUnits vector cannot be resized and the scheduler may 700 /// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs 701 /// instead of pointers. 702 /// 703 /// MachineScheduler relies on initSUnits numbering the nodes by their order in 704 /// the original instruction list. 705 void ScheduleDAGInstrs::initSUnits() { 706 // We'll be allocating one SUnit for each real instruction in the region, 707 // which is contained within a basic block. 708 SUnits.reserve(BB->size()); 709 710 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) { 711 MachineInstr *MI = I; 712 if (MI->isDebugValue()) 713 continue; 714 715 SUnit *SU = newSUnit(MI); 716 MISUnitMap[MI] = SU; 717 718 SU->isCall = MI->isCall(); 719 SU->isCommutable = MI->isCommutable(); 720 721 // Assign the Latency field of SU using target-provided information. 722 if (UnitLatencies) 723 SU->Latency = 1; 724 else 725 computeLatency(SU); 726 } 727 } 728 729 /// If RegPressure is non null, compute register pressure as a side effect. The 730 /// DAG builder is an efficient place to do it because it already visits 731 /// operands. 732 void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA, 733 RegPressureTracker *RPTracker) { 734 // Create an SUnit for each real instruction. 735 initSUnits(); 736 737 // We build scheduling units by walking a block's instruction list from bottom 738 // to top. 739 740 // Remember where a generic side-effecting instruction is as we procede. 741 SUnit *BarrierChain = 0, *AliasChain = 0; 742 743 // Memory references to specific known memory locations are tracked 744 // so that they can be given more precise dependencies. We track 745 // separately the known memory locations that may alias and those 746 // that are known not to alias 747 std::map<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs; 748 std::map<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses; 749 std::set<SUnit*> RejectMemNodes; 750 751 // Remove any stale debug info; sometimes BuildSchedGraph is called again 752 // without emitting the info from the previous call. 753 DbgValues.clear(); 754 FirstDbgValue = NULL; 755 756 assert(Defs.empty() && Uses.empty() && 757 "Only BuildGraph should update Defs/Uses"); 758 Defs.setRegLimit(TRI->getNumRegs()); 759 Uses.setRegLimit(TRI->getNumRegs()); 760 761 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs"); 762 // FIXME: Allow SparseSet to reserve space for the creation of virtual 763 // registers during scheduling. Don't artificially inflate the Universe 764 // because we want to assert that vregs are not created during DAG building. 765 VRegDefs.setUniverse(MRI.getNumVirtRegs()); 766 767 // Model data dependencies between instructions being scheduled and the 768 // ExitSU. 769 addSchedBarrierDeps(); 770 771 // Walk the list of instructions, from bottom moving up. 772 MachineInstr *PrevMI = NULL; 773 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin; 774 MII != MIE; --MII) { 775 MachineInstr *MI = prior(MII); 776 if (MI && PrevMI) { 777 DbgValues.push_back(std::make_pair(PrevMI, MI)); 778 PrevMI = NULL; 779 } 780 781 if (MI->isDebugValue()) { 782 PrevMI = MI; 783 continue; 784 } 785 if (RPTracker) { 786 RPTracker->recede(); 787 assert(RPTracker->getPos() == prior(MII) && "RPTracker can't find MI"); 788 } 789 790 assert((!MI->isTerminator() || CanHandleTerminators) && !MI->isLabel() && 791 "Cannot schedule terminators or labels!"); 792 793 SUnit *SU = MISUnitMap[MI]; 794 assert(SU && "No SUnit mapped to this MI"); 795 796 // Add register-based dependencies (data, anti, and output). 797 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) { 798 const MachineOperand &MO = MI->getOperand(j); 799 if (!MO.isReg()) continue; 800 unsigned Reg = MO.getReg(); 801 if (Reg == 0) continue; 802 803 if (TRI->isPhysicalRegister(Reg)) 804 addPhysRegDeps(SU, j); 805 else { 806 assert(!IsPostRA && "Virtual register encountered!"); 807 if (MO.isDef()) 808 addVRegDefDeps(SU, j); 809 else if (MO.readsReg()) // ignore undef operands 810 addVRegUseDeps(SU, j); 811 } 812 } 813 814 // Add chain dependencies. 815 // Chain dependencies used to enforce memory order should have 816 // latency of 0 (except for true dependency of Store followed by 817 // aliased Load... we estimate that with a single cycle of latency 818 // assuming the hardware will bypass) 819 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable 820 // after stack slots are lowered to actual addresses. 821 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and 822 // produce more precise dependence information. 823 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0; 824 if (isGlobalMemoryObject(AA, MI)) { 825 // Be conservative with these and add dependencies on all memory 826 // references, even those that are known to not alias. 827 for (std::map<const Value *, SUnit *>::iterator I = 828 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) { 829 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0)); 830 } 831 for (std::map<const Value *, std::vector<SUnit *> >::iterator I = 832 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) { 833 for (unsigned i = 0, e = I->second.size(); i != e; ++i) 834 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency)); 835 } 836 // Add SU to the barrier chain. 837 if (BarrierChain) 838 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0)); 839 BarrierChain = SU; 840 // This is a barrier event that acts as a pivotal node in the DAG, 841 // so it is safe to clear list of exposed nodes. 842 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, 843 TrueMemOrderLatency); 844 RejectMemNodes.clear(); 845 NonAliasMemDefs.clear(); 846 NonAliasMemUses.clear(); 847 848 // fall-through 849 new_alias_chain: 850 // Chain all possibly aliasing memory references though SU. 851 if (AliasChain) { 852 unsigned ChainLatency = 0; 853 if (AliasChain->getInstr()->mayLoad()) 854 ChainLatency = TrueMemOrderLatency; 855 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes, 856 ChainLatency); 857 } 858 AliasChain = SU; 859 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k) 860 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes, 861 TrueMemOrderLatency); 862 for (std::map<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(), 863 E = AliasMemDefs.end(); I != E; ++I) 864 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes); 865 for (std::map<const Value *, std::vector<SUnit *> >::iterator I = 866 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) { 867 for (unsigned i = 0, e = I->second.size(); i != e; ++i) 868 addChainDependency(AA, MFI, SU, I->second[i], RejectMemNodes, 869 TrueMemOrderLatency); 870 } 871 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, 872 TrueMemOrderLatency); 873 PendingLoads.clear(); 874 AliasMemDefs.clear(); 875 AliasMemUses.clear(); 876 } else if (MI->mayStore()) { 877 bool MayAlias = true; 878 if (const Value *V = getUnderlyingObjectForInstr(MI, MFI, MayAlias)) { 879 // A store to a specific PseudoSourceValue. Add precise dependencies. 880 // Record the def in MemDefs, first adding a dep if there is 881 // an existing def. 882 std::map<const Value *, SUnit *>::iterator I = 883 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V)); 884 std::map<const Value *, SUnit *>::iterator IE = 885 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end()); 886 if (I != IE) { 887 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 888 0, true); 889 I->second = SU; 890 } else { 891 if (MayAlias) 892 AliasMemDefs[V] = SU; 893 else 894 NonAliasMemDefs[V] = SU; 895 } 896 // Handle the uses in MemUses, if there are any. 897 std::map<const Value *, std::vector<SUnit *> >::iterator J = 898 ((MayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V)); 899 std::map<const Value *, std::vector<SUnit *> >::iterator JE = 900 ((MayAlias) ? AliasMemUses.end() : NonAliasMemUses.end()); 901 if (J != JE) { 902 for (unsigned i = 0, e = J->second.size(); i != e; ++i) 903 addChainDependency(AA, MFI, SU, J->second[i], RejectMemNodes, 904 TrueMemOrderLatency, true); 905 J->second.clear(); 906 } 907 if (MayAlias) { 908 // Add dependencies from all the PendingLoads, i.e. loads 909 // with no underlying object. 910 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k) 911 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes, 912 TrueMemOrderLatency); 913 // Add dependence on alias chain, if needed. 914 if (AliasChain) 915 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes); 916 // But we also should check dependent instructions for the 917 // SU in question. 918 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, 919 TrueMemOrderLatency); 920 } 921 // Add dependence on barrier chain, if needed. 922 // There is no point to check aliasing on barrier event. Even if 923 // SU and barrier _could_ be reordered, they should not. In addition, 924 // we have lost all RejectMemNodes below barrier. 925 if (BarrierChain) 926 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0)); 927 } else { 928 // Treat all other stores conservatively. 929 goto new_alias_chain; 930 } 931 932 if (!ExitSU.isPred(SU)) 933 // Push store's up a bit to avoid them getting in between cmp 934 // and branches. 935 ExitSU.addPred(SDep(SU, SDep::Order, 0, 936 /*Reg=*/0, /*isNormalMemory=*/false, 937 /*isMustAlias=*/false, 938 /*isArtificial=*/true)); 939 } else if (MI->mayLoad()) { 940 bool MayAlias = true; 941 if (MI->isInvariantLoad(AA)) { 942 // Invariant load, no chain dependencies needed! 943 } else { 944 if (const Value *V = 945 getUnderlyingObjectForInstr(MI, MFI, MayAlias)) { 946 // A load from a specific PseudoSourceValue. Add precise dependencies. 947 std::map<const Value *, SUnit *>::iterator I = 948 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V)); 949 std::map<const Value *, SUnit *>::iterator IE = 950 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end()); 951 if (I != IE) 952 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 0, true); 953 if (MayAlias) 954 AliasMemUses[V].push_back(SU); 955 else 956 NonAliasMemUses[V].push_back(SU); 957 } else { 958 // A load with no underlying object. Depend on all 959 // potentially aliasing stores. 960 for (std::map<const Value *, SUnit *>::iterator I = 961 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I) 962 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes); 963 964 PendingLoads.push_back(SU); 965 MayAlias = true; 966 } 967 if (MayAlias) 968 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0); 969 // Add dependencies on alias and barrier chains, if needed. 970 if (MayAlias && AliasChain) 971 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes); 972 if (BarrierChain) 973 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0)); 974 } 975 } 976 } 977 if (PrevMI) 978 FirstDbgValue = PrevMI; 979 980 Defs.clear(); 981 Uses.clear(); 982 VRegDefs.clear(); 983 PendingLoads.clear(); 984 } 985 986 void ScheduleDAGInstrs::computeLatency(SUnit *SU) { 987 // Compute the latency for the node. We only provide a default for missing 988 // itineraries. Empty itineraries still have latency properties. 989 if (!InstrItins) { 990 SU->Latency = 1; 991 992 // Simplistic target-independent heuristic: assume that loads take 993 // extra time. 994 if (SU->getInstr()->mayLoad()) 995 SU->Latency += 2; 996 } else { 997 SU->Latency = TII->getInstrLatency(InstrItins, SU->getInstr()); 998 } 999 } 1000 1001 unsigned ScheduleDAGInstrs::computeOperandLatency(SUnit *Def, SUnit *Use, 1002 const SDep& dep, 1003 bool FindMin) const { 1004 // For a data dependency with a known register... 1005 if ((dep.getKind() != SDep::Data) || (dep.getReg() == 0)) 1006 return 1; 1007 1008 return TII->computeOperandLatency(InstrItins, TRI, Def->getInstr(), 1009 Use->getInstr(), dep.getReg(), FindMin); 1010 } 1011 1012 void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const { 1013 SU->getInstr()->dump(); 1014 } 1015 1016 std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const { 1017 std::string s; 1018 raw_string_ostream oss(s); 1019 if (SU == &EntrySU) 1020 oss << "<entry>"; 1021 else if (SU == &ExitSU) 1022 oss << "<exit>"; 1023 else 1024 SU->getInstr()->print(oss); 1025 return oss.str(); 1026 } 1027 1028 /// Return the basic block label. It is not necessarilly unique because a block 1029 /// contains multiple scheduling regions. But it is fine for visualization. 1030 std::string ScheduleDAGInstrs::getDAGName() const { 1031 return "dag." + BB->getFullName(); 1032 } 1033