1f5d61d79SMatt Arsenault //===- RegisterUsageInfo.cpp - Register Usage Information Storage ---------===//
2bbacddfeSMehdi Amini //
3*2946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*2946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
5*2946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6bbacddfeSMehdi Amini //
7bbacddfeSMehdi Amini //===----------------------------------------------------------------------===//
8bbacddfeSMehdi Amini ///
9bbacddfeSMehdi Amini /// This pass is required to take advantage of the interprocedural register
10bbacddfeSMehdi Amini /// allocation infrastructure.
11bbacddfeSMehdi Amini ///
12bbacddfeSMehdi Amini //===----------------------------------------------------------------------===//
13bbacddfeSMehdi Amini 
14bbacddfeSMehdi Amini #include "llvm/CodeGen/RegisterUsageInfo.h"
15b3bde2eaSDavid Blaikie #include "llvm/ADT/SmallVector.h"
16bbacddfeSMehdi Amini #include "llvm/CodeGen/MachineOperand.h"
17b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetRegisterInfo.h"
18b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetSubtargetInfo.h"
19fb69e66cSEugene Zelenko #include "llvm/IR/Function.h"
20bbacddfeSMehdi Amini #include "llvm/IR/Module.h"
21fb69e66cSEugene Zelenko #include "llvm/Pass.h"
22fb69e66cSEugene Zelenko #include "llvm/Support/CommandLine.h"
23bbacddfeSMehdi Amini #include "llvm/Support/raw_ostream.h"
24fb69e66cSEugene Zelenko #include "llvm/Target/TargetMachine.h"
25fb69e66cSEugene Zelenko #include <cstdint>
26fb69e66cSEugene Zelenko #include <utility>
27fb69e66cSEugene Zelenko #include <vector>
28bbacddfeSMehdi Amini 
29bbacddfeSMehdi Amini using namespace llvm;
30bbacddfeSMehdi Amini 
31b7d3311cSBenjamin Kramer static cl::opt<bool> DumpRegUsage(
32bbacddfeSMehdi Amini     "print-regusage", cl::init(false), cl::Hidden,
33bbacddfeSMehdi Amini     cl::desc("print register usage details collected for analysis."));
34bbacddfeSMehdi Amini 
35bbacddfeSMehdi Amini INITIALIZE_PASS(PhysicalRegisterUsageInfo, "reg-usage-info",
36f5d61d79SMatt Arsenault                 "Register Usage Information Storage", false, true)
37bbacddfeSMehdi Amini 
38bbacddfeSMehdi Amini char PhysicalRegisterUsageInfo::ID = 0;
39bbacddfeSMehdi Amini 
setTargetMachine(const LLVMTargetMachine & TM)407a75a91bSMatthias Braun void PhysicalRegisterUsageInfo::setTargetMachine(const LLVMTargetMachine &TM) {
415c1e23b2SMatthias Braun   this->TM = &TM;
425c1e23b2SMatthias Braun }
43bbacddfeSMehdi Amini 
doInitialization(Module & M)44bbacddfeSMehdi Amini bool PhysicalRegisterUsageInfo::doInitialization(Module &M) {
45bbacddfeSMehdi Amini   RegMasks.grow(M.size());
46bbacddfeSMehdi Amini   return false;
47bbacddfeSMehdi Amini }
48bbacddfeSMehdi Amini 
doFinalization(Module & M)49bbacddfeSMehdi Amini bool PhysicalRegisterUsageInfo::doFinalization(Module &M) {
50bbacddfeSMehdi Amini   if (DumpRegUsage)
51bbacddfeSMehdi Amini     print(errs());
52bbacddfeSMehdi Amini 
53bbacddfeSMehdi Amini   RegMasks.shrink_and_clear();
54bbacddfeSMehdi Amini   return false;
55bbacddfeSMehdi Amini }
56bbacddfeSMehdi Amini 
storeUpdateRegUsageInfo(const Function & FP,ArrayRef<uint32_t> RegMask)57bbacddfeSMehdi Amini void PhysicalRegisterUsageInfo::storeUpdateRegUsageInfo(
585c1e23b2SMatthias Braun     const Function &FP, ArrayRef<uint32_t> RegMask) {
595c1e23b2SMatthias Braun   RegMasks[&FP] = RegMask;
60bbacddfeSMehdi Amini }
61bbacddfeSMehdi Amini 
625c1e23b2SMatthias Braun ArrayRef<uint32_t>
getRegUsageInfo(const Function & FP)635c1e23b2SMatthias Braun PhysicalRegisterUsageInfo::getRegUsageInfo(const Function &FP) {
645c1e23b2SMatthias Braun   auto It = RegMasks.find(&FP);
65e203b610SMehdi Amini   if (It != RegMasks.end())
665c1e23b2SMatthias Braun     return makeArrayRef<uint32_t>(It->second);
675c1e23b2SMatthias Braun   return ArrayRef<uint32_t>();
68bbacddfeSMehdi Amini }
69bbacddfeSMehdi Amini 
print(raw_ostream & OS,const Module * M) const70bbacddfeSMehdi Amini void PhysicalRegisterUsageInfo::print(raw_ostream &OS, const Module *M) const {
71fb69e66cSEugene Zelenko   using FuncPtrRegMaskPair = std::pair<const Function *, std::vector<uint32_t>>;
72bbacddfeSMehdi Amini 
73bbacddfeSMehdi Amini   SmallVector<const FuncPtrRegMaskPair *, 64> FPRMPairVector;
74bbacddfeSMehdi Amini 
75bbacddfeSMehdi Amini   // Create a vector of pointer to RegMasks entries
76bbacddfeSMehdi Amini   for (const auto &RegMask : RegMasks)
77bbacddfeSMehdi Amini     FPRMPairVector.push_back(&RegMask);
78bbacddfeSMehdi Amini 
79bbacddfeSMehdi Amini   // sort the vector to print analysis in alphabatic order of function name.
80e92f0cfeSMandeep Singh Grang   llvm::sort(
813507c6e8SFangrui Song       FPRMPairVector,
82bbacddfeSMehdi Amini       [](const FuncPtrRegMaskPair *A, const FuncPtrRegMaskPair *B) -> bool {
83bbacddfeSMehdi Amini         return A->first->getName() < B->first->getName();
84bbacddfeSMehdi Amini       });
85bbacddfeSMehdi Amini 
86bbacddfeSMehdi Amini   for (const FuncPtrRegMaskPair *FPRMPair : FPRMPairVector) {
87bbacddfeSMehdi Amini     OS << FPRMPair->first->getName() << " "
88bbacddfeSMehdi Amini        << "Clobbered Registers: ";
895c1e23b2SMatthias Braun     const TargetRegisterInfo *TRI
905c1e23b2SMatthias Braun         = TM->getSubtarget<TargetSubtargetInfo>(*(FPRMPair->first))
91bbacddfeSMehdi Amini           .getRegisterInfo();
92bbacddfeSMehdi Amini 
93bbacddfeSMehdi Amini     for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg) {
94bbacddfeSMehdi Amini       if (MachineOperand::clobbersPhysReg(&(FPRMPair->second[0]), PReg))
95c71cced0SFrancis Visoiu Mistrih         OS << printReg(PReg, TRI) << " ";
96bbacddfeSMehdi Amini     }
97bbacddfeSMehdi Amini     OS << "\n";
98bbacddfeSMehdi Amini   }
99bbacddfeSMehdi Amini }
100