1 //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 9 #include "llvm/ADT/SmallSet.h" 10 #include "llvm/CodeGen/LivePhysRegs.h" 11 #include "llvm/CodeGen/ReachingDefAnalysis.h" 12 #include "llvm/CodeGen/TargetRegisterInfo.h" 13 #include "llvm/CodeGen/TargetSubtargetInfo.h" 14 #include "llvm/Support/Debug.h" 15 16 using namespace llvm; 17 18 #define DEBUG_TYPE "reaching-deps-analysis" 19 20 char ReachingDefAnalysis::ID = 0; 21 INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false, 22 true) 23 24 static bool isValidReg(const MachineOperand &MO) { 25 return MO.isReg() && MO.getReg(); 26 } 27 28 static bool isValidRegUse(const MachineOperand &MO) { 29 return isValidReg(MO) && MO.isUse(); 30 } 31 32 static bool isValidRegUseOf(const MachineOperand &MO, int PhysReg) { 33 return isValidRegUse(MO) && MO.getReg() == PhysReg; 34 } 35 36 static bool isValidRegDef(const MachineOperand &MO) { 37 return isValidReg(MO) && MO.isDef(); 38 } 39 40 static bool isValidRegDefOf(const MachineOperand &MO, int PhysReg) { 41 return isValidRegDef(MO) && MO.getReg() == PhysReg; 42 } 43 44 void ReachingDefAnalysis::enterBasicBlock(MachineBasicBlock *MBB) { 45 unsigned MBBNumber = MBB->getNumber(); 46 assert(MBBNumber < MBBReachingDefs.size() && 47 "Unexpected basic block number."); 48 MBBReachingDefs[MBBNumber].resize(NumRegUnits); 49 50 // Reset instruction counter in each basic block. 51 CurInstr = 0; 52 53 // Set up LiveRegs to represent registers entering MBB. 54 // Default values are 'nothing happened a long time ago'. 55 if (LiveRegs.empty()) 56 LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal); 57 58 // This is the entry block. 59 if (MBB->pred_empty()) { 60 for (const auto &LI : MBB->liveins()) { 61 for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) { 62 // Treat function live-ins as if they were defined just before the first 63 // instruction. Usually, function arguments are set up immediately 64 // before the call. 65 if (LiveRegs[*Unit] != -1) { 66 LiveRegs[*Unit] = -1; 67 MBBReachingDefs[MBBNumber][*Unit].push_back(-1); 68 } 69 } 70 } 71 LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n"); 72 return; 73 } 74 75 // Try to coalesce live-out registers from predecessors. 76 for (MachineBasicBlock *pred : MBB->predecessors()) { 77 assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() && 78 "Should have pre-allocated MBBInfos for all MBBs"); 79 const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()]; 80 // Incoming is null if this is a backedge from a BB 81 // we haven't processed yet 82 if (Incoming.empty()) 83 continue; 84 85 // Find the most recent reaching definition from a predecessor. 86 for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) 87 LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]); 88 } 89 90 // Insert the most recent reaching definition we found. 91 for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) 92 if (LiveRegs[Unit] != ReachingDefDefaultVal) 93 MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]); 94 } 95 96 void ReachingDefAnalysis::leaveBasicBlock(MachineBasicBlock *MBB) { 97 assert(!LiveRegs.empty() && "Must enter basic block first."); 98 unsigned MBBNumber = MBB->getNumber(); 99 assert(MBBNumber < MBBOutRegsInfos.size() && 100 "Unexpected basic block number."); 101 // Save register clearances at end of MBB - used by enterBasicBlock(). 102 MBBOutRegsInfos[MBBNumber] = LiveRegs; 103 104 // While processing the basic block, we kept `Def` relative to the start 105 // of the basic block for convenience. However, future use of this information 106 // only cares about the clearance from the end of the block, so adjust 107 // everything to be relative to the end of the basic block. 108 for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber]) 109 if (OutLiveReg != ReachingDefDefaultVal) 110 OutLiveReg -= CurInstr; 111 LiveRegs.clear(); 112 } 113 114 void ReachingDefAnalysis::processDefs(MachineInstr *MI) { 115 assert(!MI->isDebugInstr() && "Won't process debug instructions"); 116 117 unsigned MBBNumber = MI->getParent()->getNumber(); 118 assert(MBBNumber < MBBReachingDefs.size() && 119 "Unexpected basic block number."); 120 121 for (auto &MO : MI->operands()) { 122 if (!isValidRegDef(MO)) 123 continue; 124 for (MCRegUnitIterator Unit(MO.getReg(), TRI); Unit.isValid(); ++Unit) { 125 // This instruction explicitly defines the current reg unit. 126 LLVM_DEBUG(dbgs() << printReg(*Unit, TRI) << ":\t" << CurInstr 127 << '\t' << *MI); 128 129 // How many instructions since this reg unit was last written? 130 if (LiveRegs[*Unit] != CurInstr) { 131 LiveRegs[*Unit] = CurInstr; 132 MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr); 133 } 134 } 135 } 136 InstIds[MI] = CurInstr; 137 ++CurInstr; 138 } 139 140 void ReachingDefAnalysis::reprocessBasicBlock(MachineBasicBlock *MBB) { 141 unsigned MBBNumber = MBB->getNumber(); 142 assert(MBBNumber < MBBReachingDefs.size() && 143 "Unexpected basic block number."); 144 145 // Count number of non-debug instructions for end of block adjustment. 146 auto NonDbgInsts = 147 instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end()); 148 int NumInsts = std::distance(NonDbgInsts.begin(), NonDbgInsts.end()); 149 150 // When reprocessing a block, the only thing we need to do is check whether 151 // there is now a more recent incoming reaching definition from a predecessor. 152 for (MachineBasicBlock *pred : MBB->predecessors()) { 153 assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() && 154 "Should have pre-allocated MBBInfos for all MBBs"); 155 const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()]; 156 // Incoming may be empty for dead predecessors. 157 if (Incoming.empty()) 158 continue; 159 160 for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) { 161 int Def = Incoming[Unit]; 162 if (Def == ReachingDefDefaultVal) 163 continue; 164 165 auto Start = MBBReachingDefs[MBBNumber][Unit].begin(); 166 if (Start != MBBReachingDefs[MBBNumber][Unit].end() && *Start < 0) { 167 if (*Start >= Def) 168 continue; 169 170 // Update existing reaching def from predecessor to a more recent one. 171 *Start = Def; 172 } else { 173 // Insert new reaching def from predecessor. 174 MBBReachingDefs[MBBNumber][Unit].insert(Start, Def); 175 } 176 177 // Update reaching def at end of of BB. Keep in mind that these are 178 // adjusted relative to the end of the basic block. 179 if (MBBOutRegsInfos[MBBNumber][Unit] < Def - NumInsts) 180 MBBOutRegsInfos[MBBNumber][Unit] = Def - NumInsts; 181 } 182 } 183 } 184 185 void ReachingDefAnalysis::processBasicBlock( 186 const LoopTraversal::TraversedMBBInfo &TraversedMBB) { 187 MachineBasicBlock *MBB = TraversedMBB.MBB; 188 LLVM_DEBUG(dbgs() << printMBBReference(*MBB) 189 << (!TraversedMBB.IsDone ? ": incomplete\n" 190 : ": all preds known\n")); 191 192 if (!TraversedMBB.PrimaryPass) { 193 // Reprocess MBB that is part of a loop. 194 reprocessBasicBlock(MBB); 195 return; 196 } 197 198 enterBasicBlock(MBB); 199 for (MachineInstr &MI : 200 instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end())) 201 processDefs(&MI); 202 leaveBasicBlock(MBB); 203 } 204 205 bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) { 206 MF = &mf; 207 TRI = MF->getSubtarget().getRegisterInfo(); 208 LLVM_DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n"); 209 init(); 210 traverse(); 211 return false; 212 } 213 214 void ReachingDefAnalysis::releaseMemory() { 215 // Clear the internal vectors. 216 MBBOutRegsInfos.clear(); 217 MBBReachingDefs.clear(); 218 InstIds.clear(); 219 LiveRegs.clear(); 220 } 221 222 void ReachingDefAnalysis::reset() { 223 releaseMemory(); 224 init(); 225 traverse(); 226 } 227 228 void ReachingDefAnalysis::init() { 229 NumRegUnits = TRI->getNumRegUnits(); 230 MBBReachingDefs.resize(MF->getNumBlockIDs()); 231 // Initialize the MBBOutRegsInfos 232 MBBOutRegsInfos.resize(MF->getNumBlockIDs()); 233 LoopTraversal Traversal; 234 TraversedMBBOrder = Traversal.traverse(*MF); 235 } 236 237 void ReachingDefAnalysis::traverse() { 238 // Traverse the basic blocks. 239 for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder) 240 processBasicBlock(TraversedMBB); 241 #ifndef NDEBUG 242 // Make sure reaching defs are sorted and unique. 243 for (MBBDefsInfo &MBBDefs : MBBReachingDefs) { 244 for (MBBRegUnitDefs &RegUnitDefs : MBBDefs) { 245 int LastDef = ReachingDefDefaultVal; 246 for (int Def : RegUnitDefs) { 247 assert(Def > LastDef && "Defs must be sorted and unique"); 248 LastDef = Def; 249 } 250 } 251 } 252 #endif 253 } 254 255 int ReachingDefAnalysis::getReachingDef(MachineInstr *MI, int PhysReg) const { 256 assert(InstIds.count(MI) && "Unexpected machine instuction."); 257 int InstId = InstIds.lookup(MI); 258 int DefRes = ReachingDefDefaultVal; 259 unsigned MBBNumber = MI->getParent()->getNumber(); 260 assert(MBBNumber < MBBReachingDefs.size() && 261 "Unexpected basic block number."); 262 int LatestDef = ReachingDefDefaultVal; 263 for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) { 264 for (int Def : MBBReachingDefs[MBBNumber][*Unit]) { 265 if (Def >= InstId) 266 break; 267 DefRes = Def; 268 } 269 LatestDef = std::max(LatestDef, DefRes); 270 } 271 return LatestDef; 272 } 273 274 MachineInstr* ReachingDefAnalysis::getReachingLocalMIDef(MachineInstr *MI, 275 int PhysReg) const { 276 return hasLocalDefBefore(MI, PhysReg) 277 ? getInstFromId(MI->getParent(), getReachingDef(MI, PhysReg)) 278 : nullptr; 279 } 280 281 bool ReachingDefAnalysis::hasSameReachingDef(MachineInstr *A, MachineInstr *B, 282 int PhysReg) const { 283 MachineBasicBlock *ParentA = A->getParent(); 284 MachineBasicBlock *ParentB = B->getParent(); 285 if (ParentA != ParentB) 286 return false; 287 288 return getReachingDef(A, PhysReg) == getReachingDef(B, PhysReg); 289 } 290 291 MachineInstr *ReachingDefAnalysis::getInstFromId(MachineBasicBlock *MBB, 292 int InstId) const { 293 assert(static_cast<size_t>(MBB->getNumber()) < MBBReachingDefs.size() && 294 "Unexpected basic block number."); 295 assert(InstId < static_cast<int>(MBB->size()) && 296 "Unexpected instruction id."); 297 298 if (InstId < 0) 299 return nullptr; 300 301 for (auto &MI : *MBB) { 302 auto F = InstIds.find(&MI); 303 if (F != InstIds.end() && F->second == InstId) 304 return &MI; 305 } 306 307 return nullptr; 308 } 309 310 int 311 ReachingDefAnalysis::getClearance(MachineInstr *MI, MCPhysReg PhysReg) const { 312 assert(InstIds.count(MI) && "Unexpected machine instuction."); 313 return InstIds.lookup(MI) - getReachingDef(MI, PhysReg); 314 } 315 316 bool 317 ReachingDefAnalysis::hasLocalDefBefore(MachineInstr *MI, int PhysReg) const { 318 return getReachingDef(MI, PhysReg) >= 0; 319 } 320 321 void ReachingDefAnalysis::getReachingLocalUses(MachineInstr *Def, int PhysReg, 322 InstSet &Uses) const { 323 MachineBasicBlock *MBB = Def->getParent(); 324 MachineBasicBlock::iterator MI = MachineBasicBlock::iterator(Def); 325 while (++MI != MBB->end()) { 326 if (MI->isDebugInstr()) 327 continue; 328 329 // If/when we find a new reaching def, we know that there's no more uses 330 // of 'Def'. 331 if (getReachingLocalMIDef(&*MI, PhysReg) != Def) 332 return; 333 334 for (auto &MO : MI->operands()) { 335 if (!isValidRegUseOf(MO, PhysReg)) 336 continue; 337 338 Uses.insert(&*MI); 339 if (MO.isKill()) 340 return; 341 } 342 } 343 } 344 345 bool 346 ReachingDefAnalysis::getLiveInUses(MachineBasicBlock *MBB, int PhysReg, 347 InstSet &Uses) const { 348 for (MachineInstr &MI : 349 instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end())) { 350 for (auto &MO : MI.operands()) { 351 if (!isValidRegUseOf(MO, PhysReg)) 352 continue; 353 if (getReachingDef(&MI, PhysReg) >= 0) 354 return false; 355 Uses.insert(&MI); 356 } 357 } 358 MachineInstr *Last = &*MBB->getLastNonDebugInstr(); 359 return isReachingDefLiveOut(Last, PhysReg); 360 } 361 362 void 363 ReachingDefAnalysis::getGlobalUses(MachineInstr *MI, int PhysReg, 364 InstSet &Uses) const { 365 MachineBasicBlock *MBB = MI->getParent(); 366 367 // Collect the uses that each def touches within the block. 368 getReachingLocalUses(MI, PhysReg, Uses); 369 370 // Handle live-out values. 371 if (auto *LiveOut = getLocalLiveOutMIDef(MI->getParent(), PhysReg)) { 372 if (LiveOut != MI) 373 return; 374 375 SmallVector<MachineBasicBlock*, 4> ToVisit; 376 ToVisit.insert(ToVisit.begin(), MBB->successors().begin(), 377 MBB->successors().end()); 378 SmallPtrSet<MachineBasicBlock*, 4>Visited; 379 while (!ToVisit.empty()) { 380 MachineBasicBlock *MBB = ToVisit.back(); 381 ToVisit.pop_back(); 382 if (Visited.count(MBB) || !MBB->isLiveIn(PhysReg)) 383 continue; 384 if (getLiveInUses(MBB, PhysReg, Uses)) 385 ToVisit.insert(ToVisit.end(), MBB->successors().begin(), 386 MBB->successors().end()); 387 Visited.insert(MBB); 388 } 389 } 390 } 391 392 void 393 ReachingDefAnalysis::getGlobalReachingDefs(MachineInstr *MI, int PhysReg, 394 InstSet &Defs) const { 395 if (auto *Def = getUniqueReachingMIDef(MI, PhysReg)) { 396 Defs.insert(Def); 397 return; 398 } 399 400 SmallPtrSet<MachineBasicBlock *, 2> Visited; 401 for (auto *MBB : MI->getParent()->predecessors()) 402 getLiveOuts(MBB, PhysReg, Defs); 403 } 404 405 void ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB, int PhysReg, 406 InstSet &Defs) const { 407 SmallPtrSet<MachineBasicBlock*, 2> VisitedBBs; 408 getLiveOuts(MBB, PhysReg, Defs, VisitedBBs); 409 } 410 411 void 412 ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB, int PhysReg, 413 InstSet &Defs, BlockSet &VisitedBBs) const { 414 if (VisitedBBs.count(MBB)) 415 return; 416 417 VisitedBBs.insert(MBB); 418 LivePhysRegs LiveRegs(*TRI); 419 LiveRegs.addLiveOuts(*MBB); 420 if (!LiveRegs.contains(PhysReg)) 421 return; 422 423 if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg)) 424 Defs.insert(Def); 425 else 426 for (auto *Pred : MBB->predecessors()) 427 getLiveOuts(Pred, PhysReg, Defs, VisitedBBs); 428 } 429 430 MachineInstr *ReachingDefAnalysis::getUniqueReachingMIDef(MachineInstr *MI, 431 int PhysReg) const { 432 // If there's a local def before MI, return it. 433 MachineInstr *LocalDef = getReachingLocalMIDef(MI, PhysReg); 434 if (LocalDef && InstIds.lookup(LocalDef) < InstIds.lookup(MI)) 435 return LocalDef; 436 437 SmallPtrSet<MachineBasicBlock*, 4> VisitedBBs; 438 SmallPtrSet<MachineInstr*, 2> Incoming; 439 MachineBasicBlock *Parent = MI->getParent(); 440 VisitedBBs.insert(Parent); 441 for (auto *Pred : Parent->predecessors()) 442 getLiveOuts(Pred, PhysReg, Incoming, VisitedBBs); 443 444 // If we have a local def and an incoming instruction, then there's not a 445 // unique instruction def. 446 if (!Incoming.empty() && LocalDef) 447 return nullptr; 448 else if (Incoming.size() == 1) 449 return *Incoming.begin(); 450 else 451 return LocalDef; 452 } 453 454 MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI, 455 unsigned Idx) const { 456 assert(MI->getOperand(Idx).isReg() && "Expected register operand"); 457 return getUniqueReachingMIDef(MI, MI->getOperand(Idx).getReg()); 458 } 459 460 MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI, 461 MachineOperand &MO) const { 462 assert(MO.isReg() && "Expected register operand"); 463 return getUniqueReachingMIDef(MI, MO.getReg()); 464 } 465 466 bool ReachingDefAnalysis::isRegUsedAfter(MachineInstr *MI, int PhysReg) const { 467 MachineBasicBlock *MBB = MI->getParent(); 468 LivePhysRegs LiveRegs(*TRI); 469 LiveRegs.addLiveOuts(*MBB); 470 471 // Yes if the register is live out of the basic block. 472 if (LiveRegs.contains(PhysReg)) 473 return true; 474 475 // Walk backwards through the block to see if the register is live at some 476 // point. 477 for (MachineInstr &Last : 478 instructionsWithoutDebug(MBB->instr_rbegin(), MBB->instr_rend())) { 479 LiveRegs.stepBackward(Last); 480 if (LiveRegs.contains(PhysReg)) 481 return InstIds.lookup(&Last) > InstIds.lookup(MI); 482 } 483 return false; 484 } 485 486 bool ReachingDefAnalysis::isRegDefinedAfter(MachineInstr *MI, 487 int PhysReg) const { 488 MachineBasicBlock *MBB = MI->getParent(); 489 MachineInstr *Last = &*MBB->getLastNonDebugInstr(); 490 if (getReachingDef(MI, PhysReg) != getReachingDef(Last, PhysReg)) 491 return true; 492 493 if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg)) 494 return Def == getReachingLocalMIDef(MI, PhysReg); 495 496 return false; 497 } 498 499 bool 500 ReachingDefAnalysis::isReachingDefLiveOut(MachineInstr *MI, int PhysReg) const { 501 MachineBasicBlock *MBB = MI->getParent(); 502 LivePhysRegs LiveRegs(*TRI); 503 LiveRegs.addLiveOuts(*MBB); 504 if (!LiveRegs.contains(PhysReg)) 505 return false; 506 507 MachineInstr *Last = &*MBB->getLastNonDebugInstr(); 508 int Def = getReachingDef(MI, PhysReg); 509 if (getReachingDef(Last, PhysReg) != Def) 510 return false; 511 512 // Finally check that the last instruction doesn't redefine the register. 513 for (auto &MO : Last->operands()) 514 if (isValidRegDefOf(MO, PhysReg)) 515 return false; 516 517 return true; 518 } 519 520 MachineInstr* ReachingDefAnalysis::getLocalLiveOutMIDef(MachineBasicBlock *MBB, 521 int PhysReg) const { 522 LivePhysRegs LiveRegs(*TRI); 523 LiveRegs.addLiveOuts(*MBB); 524 if (!LiveRegs.contains(PhysReg)) 525 return nullptr; 526 527 MachineInstr *Last = &*MBB->getLastNonDebugInstr(); 528 int Def = getReachingDef(Last, PhysReg); 529 for (auto &MO : Last->operands()) 530 if (isValidRegDefOf(MO, PhysReg)) 531 return Last; 532 533 return Def < 0 ? nullptr : getInstFromId(MBB, Def); 534 } 535 536 static bool mayHaveSideEffects(MachineInstr &MI) { 537 return MI.mayLoadOrStore() || MI.mayRaiseFPException() || 538 MI.hasUnmodeledSideEffects() || MI.isTerminator() || 539 MI.isCall() || MI.isBarrier() || MI.isBranch() || MI.isReturn(); 540 } 541 542 // Can we safely move 'From' to just before 'To'? To satisfy this, 'From' must 543 // not define a register that is used by any instructions, after and including, 544 // 'To'. These instructions also must not redefine any of Froms operands. 545 template<typename Iterator> 546 bool ReachingDefAnalysis::isSafeToMove(MachineInstr *From, 547 MachineInstr *To) const { 548 if (From->getParent() != To->getParent()) 549 return false; 550 551 SmallSet<int, 2> Defs; 552 // First check that From would compute the same value if moved. 553 for (auto &MO : From->operands()) { 554 if (!isValidReg(MO)) 555 continue; 556 if (MO.isDef()) 557 Defs.insert(MO.getReg()); 558 else if (!hasSameReachingDef(From, To, MO.getReg())) 559 return false; 560 } 561 562 // Now walk checking that the rest of the instructions will compute the same 563 // value and that we're not overwriting anything. Don't move the instruction 564 // past any memory, control-flow or other ambiguous instructions. 565 for (auto I = ++Iterator(From), E = Iterator(To); I != E; ++I) { 566 if (mayHaveSideEffects(*I)) 567 return false; 568 for (auto &MO : I->operands()) 569 if (MO.isReg() && MO.getReg() && Defs.count(MO.getReg())) 570 return false; 571 } 572 return true; 573 } 574 575 bool ReachingDefAnalysis::isSafeToMoveForwards(MachineInstr *From, 576 MachineInstr *To) const { 577 return isSafeToMove<MachineBasicBlock::reverse_iterator>(From, To); 578 } 579 580 bool ReachingDefAnalysis::isSafeToMoveBackwards(MachineInstr *From, 581 MachineInstr *To) const { 582 return isSafeToMove<MachineBasicBlock::iterator>(From, To); 583 } 584 585 bool ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, 586 InstSet &ToRemove) const { 587 SmallPtrSet<MachineInstr*, 1> Ignore; 588 SmallPtrSet<MachineInstr*, 2> Visited; 589 return isSafeToRemove(MI, Visited, ToRemove, Ignore); 590 } 591 592 bool 593 ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &ToRemove, 594 InstSet &Ignore) const { 595 SmallPtrSet<MachineInstr*, 2> Visited; 596 return isSafeToRemove(MI, Visited, ToRemove, Ignore); 597 } 598 599 bool 600 ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &Visited, 601 InstSet &ToRemove, InstSet &Ignore) const { 602 if (Visited.count(MI) || Ignore.count(MI)) 603 return true; 604 else if (mayHaveSideEffects(*MI)) { 605 // Unless told to ignore the instruction, don't remove anything which has 606 // side effects. 607 return false; 608 } 609 610 Visited.insert(MI); 611 for (auto &MO : MI->operands()) { 612 if (!isValidRegDef(MO)) 613 continue; 614 615 SmallPtrSet<MachineInstr*, 4> Uses; 616 getGlobalUses(MI, MO.getReg(), Uses); 617 618 for (auto I : Uses) { 619 if (Ignore.count(I) || ToRemove.count(I)) 620 continue; 621 if (!isSafeToRemove(I, Visited, ToRemove, Ignore)) 622 return false; 623 } 624 } 625 ToRemove.insert(MI); 626 return true; 627 } 628 629 void ReachingDefAnalysis::collectKilledOperands(MachineInstr *MI, 630 InstSet &Dead) const { 631 Dead.insert(MI); 632 auto IsDead = [this, &Dead](MachineInstr *Def, int PhysReg) { 633 unsigned LiveDefs = 0; 634 for (auto &MO : Def->operands()) { 635 if (!isValidRegDef(MO)) 636 continue; 637 if (!MO.isDead()) 638 ++LiveDefs; 639 } 640 641 if (LiveDefs > 1) 642 return false; 643 644 SmallPtrSet<MachineInstr*, 4> Uses; 645 getGlobalUses(Def, PhysReg, Uses); 646 for (auto *Use : Uses) 647 if (!Dead.count(Use)) 648 return false; 649 return true; 650 }; 651 652 for (auto &MO : MI->operands()) { 653 if (!isValidRegUse(MO)) 654 continue; 655 if (MachineInstr *Def = getMIOperand(MI, MO)) 656 if (IsDead(Def, MO.getReg())) 657 collectKilledOperands(Def, Dead); 658 } 659 } 660 661 bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, 662 int PhysReg) const { 663 SmallPtrSet<MachineInstr*, 1> Ignore; 664 return isSafeToDefRegAt(MI, PhysReg, Ignore); 665 } 666 667 bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, int PhysReg, 668 InstSet &Ignore) const { 669 // Check for any uses of the register after MI. 670 if (isRegUsedAfter(MI, PhysReg)) { 671 if (auto *Def = getReachingLocalMIDef(MI, PhysReg)) { 672 SmallPtrSet<MachineInstr*, 2> Uses; 673 getReachingLocalUses(Def, PhysReg, Uses); 674 for (auto *Use : Uses) 675 if (!Ignore.count(Use)) 676 return false; 677 } else 678 return false; 679 } 680 681 MachineBasicBlock *MBB = MI->getParent(); 682 // Check for any defs after MI. 683 if (isRegDefinedAfter(MI, PhysReg)) { 684 auto I = MachineBasicBlock::iterator(MI); 685 for (auto E = MBB->end(); I != E; ++I) { 686 if (Ignore.count(&*I)) 687 continue; 688 for (auto &MO : I->operands()) 689 if (isValidRegDefOf(MO, PhysReg)) 690 return false; 691 } 692 } 693 return true; 694 } 695