10bf841acSMarina Yatsina //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===// 20bf841acSMarina Yatsina // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60bf841acSMarina Yatsina // 70bf841acSMarina Yatsina //===----------------------------------------------------------------------===// 80bf841acSMarina Yatsina 9ac30ea2fSSam Parker #include "llvm/ADT/SmallSet.h" 10cced971fSSam Parker #include "llvm/CodeGen/LivePhysRegs.h" 110bf841acSMarina Yatsina #include "llvm/CodeGen/ReachingDefAnalysis.h" 120bf841acSMarina Yatsina #include "llvm/CodeGen/TargetRegisterInfo.h" 130bf841acSMarina Yatsina #include "llvm/CodeGen/TargetSubtargetInfo.h" 141d7b4136SReid Kleckner #include "llvm/Support/Debug.h" 150bf841acSMarina Yatsina 160bf841acSMarina Yatsina using namespace llvm; 170bf841acSMarina Yatsina 180bf841acSMarina Yatsina #define DEBUG_TYPE "reaching-deps-analysis" 190bf841acSMarina Yatsina 200bf841acSMarina Yatsina char ReachingDefAnalysis::ID = 0; 210bf841acSMarina Yatsina INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false, 220bf841acSMarina Yatsina true) 230bf841acSMarina Yatsina 24bf61421aSSam Parker bool isValidReg(const MachineOperand &MO) { 25bf61421aSSam Parker return MO.isReg() && MO.getReg(); 26bf61421aSSam Parker } 27bf61421aSSam Parker 28bf61421aSSam Parker bool isValidRegUse(const MachineOperand &MO) { 29bf61421aSSam Parker return isValidReg(MO) && MO.isUse(); 30bf61421aSSam Parker } 31bf61421aSSam Parker 32bf61421aSSam Parker bool isValidRegUseOf(const MachineOperand &MO, int PhysReg) { 33bf61421aSSam Parker return isValidRegUse(MO) && MO.getReg() == PhysReg; 34bf61421aSSam Parker } 35bf61421aSSam Parker 36bf61421aSSam Parker bool isKilledRegUse(const MachineOperand &MO) { 37bf61421aSSam Parker return isValidRegUse(MO) && MO.isKill(); 38bf61421aSSam Parker } 39bf61421aSSam Parker 40bf61421aSSam Parker bool isValidRegDef(const MachineOperand &MO) { 41bf61421aSSam Parker return isValidReg(MO) && MO.isDef(); 42bf61421aSSam Parker } 43bf61421aSSam Parker 44bf61421aSSam Parker bool isValidRegDefOf(const MachineOperand &MO, int PhysReg) { 45bf61421aSSam Parker return isValidRegDef(MO) && MO.getReg() == PhysReg; 46bf61421aSSam Parker } 47bf61421aSSam Parker 480bf841acSMarina Yatsina void ReachingDefAnalysis::enterBasicBlock( 490bf841acSMarina Yatsina const LoopTraversal::TraversedMBBInfo &TraversedMBB) { 500bf841acSMarina Yatsina 510bf841acSMarina Yatsina MachineBasicBlock *MBB = TraversedMBB.MBB; 52e4d63a49SMarina Yatsina unsigned MBBNumber = MBB->getNumber(); 530bf841acSMarina Yatsina assert(MBBNumber < MBBReachingDefs.size() && 540bf841acSMarina Yatsina "Unexpected basic block number."); 550bf841acSMarina Yatsina MBBReachingDefs[MBBNumber].resize(NumRegUnits); 560bf841acSMarina Yatsina 570bf841acSMarina Yatsina // Reset instruction counter in each basic block. 580bf841acSMarina Yatsina CurInstr = 0; 590bf841acSMarina Yatsina 600bf841acSMarina Yatsina // Set up LiveRegs to represent registers entering MBB. 610bf841acSMarina Yatsina // Default values are 'nothing happened a long time ago'. 620bf841acSMarina Yatsina if (LiveRegs.empty()) 630f110a88SCraig Topper LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal); 640bf841acSMarina Yatsina 650bf841acSMarina Yatsina // This is the entry block. 660bf841acSMarina Yatsina if (MBB->pred_empty()) { 670bf841acSMarina Yatsina for (const auto &LI : MBB->liveins()) { 680bf841acSMarina Yatsina for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) { 690bf841acSMarina Yatsina // Treat function live-ins as if they were defined just before the first 700bf841acSMarina Yatsina // instruction. Usually, function arguments are set up immediately 710bf841acSMarina Yatsina // before the call. 720bf841acSMarina Yatsina LiveRegs[*Unit] = -1; 730bf841acSMarina Yatsina MBBReachingDefs[MBBNumber][*Unit].push_back(LiveRegs[*Unit]); 740bf841acSMarina Yatsina } 750bf841acSMarina Yatsina } 76d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n"); 770bf841acSMarina Yatsina return; 780bf841acSMarina Yatsina } 790bf841acSMarina Yatsina 800bf841acSMarina Yatsina // Try to coalesce live-out registers from predecessors. 810bf841acSMarina Yatsina for (MachineBasicBlock *pred : MBB->predecessors()) { 82e4d63a49SMarina Yatsina assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() && 830bf841acSMarina Yatsina "Should have pre-allocated MBBInfos for all MBBs"); 840bf841acSMarina Yatsina const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()]; 850bf841acSMarina Yatsina // Incoming is null if this is a backedge from a BB 860bf841acSMarina Yatsina // we haven't processed yet 870bf841acSMarina Yatsina if (Incoming.empty()) 880bf841acSMarina Yatsina continue; 890bf841acSMarina Yatsina 900bf841acSMarina Yatsina for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) { 910bf841acSMarina Yatsina // Use the most recent predecessor def for each register. 920bf841acSMarina Yatsina LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]); 930f110a88SCraig Topper if ((LiveRegs[Unit] != ReachingDefDefaultVal)) 940bf841acSMarina Yatsina MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]); 950bf841acSMarina Yatsina } 960bf841acSMarina Yatsina } 970bf841acSMarina Yatsina 98d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << printMBBReference(*MBB) 990bf841acSMarina Yatsina << (!TraversedMBB.IsDone ? ": incomplete\n" 1000bf841acSMarina Yatsina : ": all preds known\n")); 1010bf841acSMarina Yatsina } 1020bf841acSMarina Yatsina 1030bf841acSMarina Yatsina void ReachingDefAnalysis::leaveBasicBlock( 1040bf841acSMarina Yatsina const LoopTraversal::TraversedMBBInfo &TraversedMBB) { 1050bf841acSMarina Yatsina assert(!LiveRegs.empty() && "Must enter basic block first."); 106e4d63a49SMarina Yatsina unsigned MBBNumber = TraversedMBB.MBB->getNumber(); 1070bf841acSMarina Yatsina assert(MBBNumber < MBBOutRegsInfos.size() && 1080bf841acSMarina Yatsina "Unexpected basic block number."); 1090bf841acSMarina Yatsina // Save register clearances at end of MBB - used by enterBasicBlock(). 1100bf841acSMarina Yatsina MBBOutRegsInfos[MBBNumber] = LiveRegs; 1110bf841acSMarina Yatsina 1120bf841acSMarina Yatsina // While processing the basic block, we kept `Def` relative to the start 1130bf841acSMarina Yatsina // of the basic block for convenience. However, future use of this information 1140bf841acSMarina Yatsina // only cares about the clearance from the end of the block, so adjust 1150bf841acSMarina Yatsina // everything to be relative to the end of the basic block. 1160bf841acSMarina Yatsina for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber]) 1170bf841acSMarina Yatsina OutLiveReg -= CurInstr; 1180bf841acSMarina Yatsina LiveRegs.clear(); 1190bf841acSMarina Yatsina } 1200bf841acSMarina Yatsina 1210bf841acSMarina Yatsina void ReachingDefAnalysis::processDefs(MachineInstr *MI) { 122801bf7ebSShiva Chen assert(!MI->isDebugInstr() && "Won't process debug instructions"); 1230bf841acSMarina Yatsina 124e4d63a49SMarina Yatsina unsigned MBBNumber = MI->getParent()->getNumber(); 1250bf841acSMarina Yatsina assert(MBBNumber < MBBReachingDefs.size() && 1260bf841acSMarina Yatsina "Unexpected basic block number."); 127bf61421aSSam Parker 128bf61421aSSam Parker for (auto &MO : MI->operands()) { 129bf61421aSSam Parker if (!isValidRegDef(MO)) 1300bf841acSMarina Yatsina continue; 1310bf841acSMarina Yatsina for (MCRegUnitIterator Unit(MO.getReg(), TRI); Unit.isValid(); ++Unit) { 1320bf841acSMarina Yatsina // This instruction explicitly defines the current reg unit. 133d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << printReg(MO.getReg(), TRI) << ":\t" << CurInstr 134d34e60caSNicola Zaghen << '\t' << *MI); 1350bf841acSMarina Yatsina 1360bf841acSMarina Yatsina // How many instructions since this reg unit was last written? 1370bf841acSMarina Yatsina LiveRegs[*Unit] = CurInstr; 1380bf841acSMarina Yatsina MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr); 1390bf841acSMarina Yatsina } 1400bf841acSMarina Yatsina } 1410bf841acSMarina Yatsina InstIds[MI] = CurInstr; 1420bf841acSMarina Yatsina ++CurInstr; 1430bf841acSMarina Yatsina } 1440bf841acSMarina Yatsina 1450bf841acSMarina Yatsina void ReachingDefAnalysis::processBasicBlock( 1460bf841acSMarina Yatsina const LoopTraversal::TraversedMBBInfo &TraversedMBB) { 1470bf841acSMarina Yatsina enterBasicBlock(TraversedMBB); 1480bf841acSMarina Yatsina for (MachineInstr &MI : *TraversedMBB.MBB) { 149801bf7ebSShiva Chen if (!MI.isDebugInstr()) 1500bf841acSMarina Yatsina processDefs(&MI); 1510bf841acSMarina Yatsina } 1520bf841acSMarina Yatsina leaveBasicBlock(TraversedMBB); 1530bf841acSMarina Yatsina } 1540bf841acSMarina Yatsina 1550bf841acSMarina Yatsina bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) { 1560bf841acSMarina Yatsina MF = &mf; 1570bf841acSMarina Yatsina TRI = MF->getSubtarget().getRegisterInfo(); 158d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n"); 159659500c0SSam Parker init(); 160659500c0SSam Parker traverse(); 1610bf841acSMarina Yatsina return false; 1620bf841acSMarina Yatsina } 1630bf841acSMarina Yatsina 1640bf841acSMarina Yatsina void ReachingDefAnalysis::releaseMemory() { 1650bf841acSMarina Yatsina // Clear the internal vectors. 1660bf841acSMarina Yatsina MBBOutRegsInfos.clear(); 1670bf841acSMarina Yatsina MBBReachingDefs.clear(); 1680bf841acSMarina Yatsina InstIds.clear(); 169659500c0SSam Parker LiveRegs.clear(); 170659500c0SSam Parker } 171659500c0SSam Parker 172659500c0SSam Parker void ReachingDefAnalysis::reset() { 173659500c0SSam Parker releaseMemory(); 174659500c0SSam Parker init(); 175659500c0SSam Parker traverse(); 176659500c0SSam Parker } 177659500c0SSam Parker 178659500c0SSam Parker void ReachingDefAnalysis::init() { 179659500c0SSam Parker NumRegUnits = TRI->getNumRegUnits(); 180659500c0SSam Parker MBBReachingDefs.resize(MF->getNumBlockIDs()); 181659500c0SSam Parker // Initialize the MBBOutRegsInfos 182659500c0SSam Parker MBBOutRegsInfos.resize(MF->getNumBlockIDs()); 183659500c0SSam Parker LoopTraversal Traversal; 184659500c0SSam Parker TraversedMBBOrder = Traversal.traverse(*MF); 185659500c0SSam Parker } 186659500c0SSam Parker 187659500c0SSam Parker void ReachingDefAnalysis::traverse() { 188659500c0SSam Parker // Traverse the basic blocks. 189659500c0SSam Parker for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder) 190659500c0SSam Parker processBasicBlock(TraversedMBB); 191659500c0SSam Parker // Sorting all reaching defs found for a ceartin reg unit in a given BB. 192659500c0SSam Parker for (MBBDefsInfo &MBBDefs : MBBReachingDefs) { 193659500c0SSam Parker for (MBBRegUnitDefs &RegUnitDefs : MBBDefs) 194659500c0SSam Parker llvm::sort(RegUnitDefs); 195659500c0SSam Parker } 1960bf841acSMarina Yatsina } 1970bf841acSMarina Yatsina 1980d1468dbSSam Parker int ReachingDefAnalysis::getReachingDef(MachineInstr *MI, int PhysReg) const { 1990bf841acSMarina Yatsina assert(InstIds.count(MI) && "Unexpected machine instuction."); 2000d1468dbSSam Parker int InstId = InstIds.lookup(MI); 2010f110a88SCraig Topper int DefRes = ReachingDefDefaultVal; 202e4d63a49SMarina Yatsina unsigned MBBNumber = MI->getParent()->getNumber(); 2030bf841acSMarina Yatsina assert(MBBNumber < MBBReachingDefs.size() && 2040bf841acSMarina Yatsina "Unexpected basic block number."); 2050f110a88SCraig Topper int LatestDef = ReachingDefDefaultVal; 2060bf841acSMarina Yatsina for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) { 2070bf841acSMarina Yatsina for (int Def : MBBReachingDefs[MBBNumber][*Unit]) { 2080bf841acSMarina Yatsina if (Def >= InstId) 2090bf841acSMarina Yatsina break; 2100bf841acSMarina Yatsina DefRes = Def; 2110bf841acSMarina Yatsina } 2120bf841acSMarina Yatsina LatestDef = std::max(LatestDef, DefRes); 2130bf841acSMarina Yatsina } 2140bf841acSMarina Yatsina return LatestDef; 2150bf841acSMarina Yatsina } 2160bf841acSMarina Yatsina 2171d06e75dSSam Parker MachineInstr* ReachingDefAnalysis::getReachingLocalMIDef(MachineInstr *MI, 2180d1468dbSSam Parker int PhysReg) const { 219cced971fSSam Parker return getInstFromId(MI->getParent(), getReachingDef(MI, PhysReg)); 220cced971fSSam Parker } 221cced971fSSam Parker 22228166816SSam Parker bool ReachingDefAnalysis::hasSameReachingDef(MachineInstr *A, MachineInstr *B, 2230d1468dbSSam Parker int PhysReg) const { 22428166816SSam Parker MachineBasicBlock *ParentA = A->getParent(); 22528166816SSam Parker MachineBasicBlock *ParentB = B->getParent(); 22628166816SSam Parker if (ParentA != ParentB) 22728166816SSam Parker return false; 22828166816SSam Parker 22928166816SSam Parker return getReachingDef(A, PhysReg) == getReachingDef(B, PhysReg); 23028166816SSam Parker } 23128166816SSam Parker 232cced971fSSam Parker MachineInstr *ReachingDefAnalysis::getInstFromId(MachineBasicBlock *MBB, 2330d1468dbSSam Parker int InstId) const { 23428166816SSam Parker assert(static_cast<size_t>(MBB->getNumber()) < MBBReachingDefs.size() && 235cced971fSSam Parker "Unexpected basic block number."); 236cced971fSSam Parker assert(InstId < static_cast<int>(MBB->size()) && 237cced971fSSam Parker "Unexpected instruction id."); 238cced971fSSam Parker 239cced971fSSam Parker if (InstId < 0) 240cced971fSSam Parker return nullptr; 241cced971fSSam Parker 242cced971fSSam Parker for (auto &MI : *MBB) { 24393b0536fSSjoerd Meijer auto F = InstIds.find(&MI); 24493b0536fSSjoerd Meijer if (F != InstIds.end() && F->second == InstId) 245cced971fSSam Parker return &MI; 246cced971fSSam Parker } 24793b0536fSSjoerd Meijer 248cced971fSSam Parker return nullptr; 249cced971fSSam Parker } 250cced971fSSam Parker 2510d1468dbSSam Parker int 2520d1468dbSSam Parker ReachingDefAnalysis::getClearance(MachineInstr *MI, MCPhysReg PhysReg) const { 2530bf841acSMarina Yatsina assert(InstIds.count(MI) && "Unexpected machine instuction."); 2540d1468dbSSam Parker return InstIds.lookup(MI) - getReachingDef(MI, PhysReg); 2550bf841acSMarina Yatsina } 256cced971fSSam Parker 257ac30ea2fSSam Parker bool 258ac30ea2fSSam Parker ReachingDefAnalysis::hasLocalDefBefore(MachineInstr *MI, int PhysReg) const { 259ac30ea2fSSam Parker return getReachingDef(MI, PhysReg) >= 0; 260ac30ea2fSSam Parker } 261ac30ea2fSSam Parker 26228166816SSam Parker void ReachingDefAnalysis::getReachingLocalUses(MachineInstr *Def, int PhysReg, 2637ad879caSSam Parker InstSet &Uses) const { 26428166816SSam Parker MachineBasicBlock *MBB = Def->getParent(); 26528166816SSam Parker MachineBasicBlock::iterator MI = MachineBasicBlock::iterator(Def); 26628166816SSam Parker while (++MI != MBB->end()) { 26705532575SSam Parker if (MI->isDebugInstr()) 26805532575SSam Parker continue; 26905532575SSam Parker 27028166816SSam Parker // If/when we find a new reaching def, we know that there's no more uses 27128166816SSam Parker // of 'Def'. 2721d06e75dSSam Parker if (getReachingLocalMIDef(&*MI, PhysReg) != Def) 27328166816SSam Parker return; 27428166816SSam Parker 275acbc9aedSSam Parker for (auto &MO : MI->operands()) { 276bf61421aSSam Parker if (!isValidRegUseOf(MO, PhysReg)) 277acbc9aedSSam Parker continue; 278acbc9aedSSam Parker 27942350cd8SSam Parker Uses.insert(&*MI); 28028166816SSam Parker if (MO.isKill()) 28128166816SSam Parker return; 28228166816SSam Parker } 28328166816SSam Parker } 28428166816SSam Parker } 28528166816SSam Parker 2860d1468dbSSam Parker bool 2870d1468dbSSam Parker ReachingDefAnalysis::getLiveInUses(MachineBasicBlock *MBB, int PhysReg, 2887ad879caSSam Parker InstSet &Uses) const { 28942350cd8SSam Parker for (auto &MI : *MBB) { 29005532575SSam Parker if (MI.isDebugInstr()) 29105532575SSam Parker continue; 29242350cd8SSam Parker for (auto &MO : MI.operands()) { 293bf61421aSSam Parker if (!isValidRegUseOf(MO, PhysReg)) 29442350cd8SSam Parker continue; 29542350cd8SSam Parker if (getReachingDef(&MI, PhysReg) >= 0) 29642350cd8SSam Parker return false; 29742350cd8SSam Parker Uses.insert(&MI); 29842350cd8SSam Parker } 29942350cd8SSam Parker } 30042350cd8SSam Parker return isReachingDefLiveOut(&MBB->back(), PhysReg); 30142350cd8SSam Parker } 30242350cd8SSam Parker 3030d1468dbSSam Parker void 3040d1468dbSSam Parker ReachingDefAnalysis::getGlobalUses(MachineInstr *MI, int PhysReg, 3057ad879caSSam Parker InstSet &Uses) const { 30642350cd8SSam Parker MachineBasicBlock *MBB = MI->getParent(); 30742350cd8SSam Parker 30842350cd8SSam Parker // Collect the uses that each def touches within the block. 30942350cd8SSam Parker getReachingLocalUses(MI, PhysReg, Uses); 31042350cd8SSam Parker 31142350cd8SSam Parker // Handle live-out values. 31242350cd8SSam Parker if (auto *LiveOut = getLocalLiveOutMIDef(MI->getParent(), PhysReg)) { 31342350cd8SSam Parker if (LiveOut != MI) 31442350cd8SSam Parker return; 31542350cd8SSam Parker 31642350cd8SSam Parker SmallVector<MachineBasicBlock*, 4> ToVisit; 31742350cd8SSam Parker ToVisit.insert(ToVisit.begin(), MBB->successors().begin(), 31842350cd8SSam Parker MBB->successors().end()); 31942350cd8SSam Parker SmallPtrSet<MachineBasicBlock*, 4>Visited; 32042350cd8SSam Parker while (!ToVisit.empty()) { 32142350cd8SSam Parker MachineBasicBlock *MBB = ToVisit.back(); 32242350cd8SSam Parker ToVisit.pop_back(); 32342350cd8SSam Parker if (Visited.count(MBB) || !MBB->isLiveIn(PhysReg)) 32442350cd8SSam Parker continue; 32542350cd8SSam Parker if (getLiveInUses(MBB, PhysReg, Uses)) 32642350cd8SSam Parker ToVisit.insert(ToVisit.end(), MBB->successors().begin(), 32742350cd8SSam Parker MBB->successors().end()); 32842350cd8SSam Parker Visited.insert(MBB); 32942350cd8SSam Parker } 33042350cd8SSam Parker } 331cced971fSSam Parker } 332cced971fSSam Parker 3331d06e75dSSam Parker void 3341d06e75dSSam Parker ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB, int PhysReg, 3351d06e75dSSam Parker InstSet &Defs, BlockSet &VisitedBBs) const { 3361d06e75dSSam Parker if (VisitedBBs.count(MBB)) 3371d06e75dSSam Parker return; 3381d06e75dSSam Parker 3391d06e75dSSam Parker VisitedBBs.insert(MBB); 3401d06e75dSSam Parker LivePhysRegs LiveRegs(*TRI); 3411d06e75dSSam Parker LiveRegs.addLiveOuts(*MBB); 3421d06e75dSSam Parker if (!LiveRegs.contains(PhysReg)) 3431d06e75dSSam Parker return; 3441d06e75dSSam Parker 3451d06e75dSSam Parker if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg)) 3461d06e75dSSam Parker Defs.insert(Def); 3471d06e75dSSam Parker else 3481d06e75dSSam Parker for (auto *Pred : MBB->predecessors()) 3491d06e75dSSam Parker getLiveOuts(Pred, PhysReg, Defs, VisitedBBs); 3501d06e75dSSam Parker } 3511d06e75dSSam Parker 3521d06e75dSSam Parker MachineInstr *ReachingDefAnalysis::getUniqueReachingMIDef(MachineInstr *MI, 3531d06e75dSSam Parker int PhysReg) const { 3541d06e75dSSam Parker // If there's a local def before MI, return it. 3551d06e75dSSam Parker MachineInstr *LocalDef = getReachingLocalMIDef(MI, PhysReg); 3561d06e75dSSam Parker if (InstIds.lookup(LocalDef) < InstIds.lookup(MI)) 3571d06e75dSSam Parker return LocalDef; 3581d06e75dSSam Parker 3591d06e75dSSam Parker SmallPtrSet<MachineBasicBlock*, 4> VisitedBBs; 3601d06e75dSSam Parker SmallPtrSet<MachineInstr*, 2> Incoming; 3611d06e75dSSam Parker for (auto *Pred : MI->getParent()->predecessors()) 3621d06e75dSSam Parker getLiveOuts(Pred, PhysReg, Incoming, VisitedBBs); 3631d06e75dSSam Parker 3641d06e75dSSam Parker // If we have a local def and an incoming instruction, then there's not a 3651d06e75dSSam Parker // unique instruction def. 3661d06e75dSSam Parker if (!Incoming.empty() && LocalDef) 3671d06e75dSSam Parker return nullptr; 3681d06e75dSSam Parker else if (Incoming.size() == 1) 3691d06e75dSSam Parker return *Incoming.begin(); 3701d06e75dSSam Parker else 3711d06e75dSSam Parker return LocalDef; 3721d06e75dSSam Parker } 3731d06e75dSSam Parker 3741d06e75dSSam Parker MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI, 3751d06e75dSSam Parker unsigned Idx) const { 3761d06e75dSSam Parker assert(MI->getOperand(Idx).isReg() && "Expected register operand"); 3771d06e75dSSam Parker return getUniqueReachingMIDef(MI, MI->getOperand(Idx).getReg()); 3781d06e75dSSam Parker } 3791d06e75dSSam Parker 3801d06e75dSSam Parker MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI, 3811d06e75dSSam Parker MachineOperand &MO) const { 3821d06e75dSSam Parker assert(MO.isReg() && "Expected register operand"); 3831d06e75dSSam Parker return getUniqueReachingMIDef(MI, MO.getReg()); 3841d06e75dSSam Parker } 3851d06e75dSSam Parker 3860d1468dbSSam Parker bool ReachingDefAnalysis::isRegUsedAfter(MachineInstr *MI, int PhysReg) const { 387cced971fSSam Parker MachineBasicBlock *MBB = MI->getParent(); 388cced971fSSam Parker LivePhysRegs LiveRegs(*TRI); 389cced971fSSam Parker LiveRegs.addLiveOuts(*MBB); 390cced971fSSam Parker 391cced971fSSam Parker // Yes if the register is live out of the basic block. 392cced971fSSam Parker if (LiveRegs.contains(PhysReg)) 393cced971fSSam Parker return true; 394cced971fSSam Parker 395cced971fSSam Parker // Walk backwards through the block to see if the register is live at some 396cced971fSSam Parker // point. 397cced971fSSam Parker for (auto Last = MBB->rbegin(), End = MBB->rend(); Last != End; ++Last) { 398cced971fSSam Parker LiveRegs.stepBackward(*Last); 399cced971fSSam Parker if (LiveRegs.contains(PhysReg)) 4000d1468dbSSam Parker return InstIds.lookup(&*Last) > InstIds.lookup(MI); 401cced971fSSam Parker } 402cced971fSSam Parker return false; 403cced971fSSam Parker } 404cced971fSSam Parker 405ac30ea2fSSam Parker bool ReachingDefAnalysis::isRegDefinedAfter(MachineInstr *MI, 406ac30ea2fSSam Parker int PhysReg) const { 407ac30ea2fSSam Parker MachineBasicBlock *MBB = MI->getParent(); 408ac30ea2fSSam Parker if (getReachingDef(MI, PhysReg) != getReachingDef(&MBB->back(), PhysReg)) 409ac30ea2fSSam Parker return true; 410ac30ea2fSSam Parker 411ac30ea2fSSam Parker if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg)) 4121d06e75dSSam Parker return Def == getReachingLocalMIDef(MI, PhysReg); 413ac30ea2fSSam Parker 414ac30ea2fSSam Parker return false; 415ac30ea2fSSam Parker } 416ac30ea2fSSam Parker 4170d1468dbSSam Parker bool 4180d1468dbSSam Parker ReachingDefAnalysis::isReachingDefLiveOut(MachineInstr *MI, int PhysReg) const { 419acbc9aedSSam Parker MachineBasicBlock *MBB = MI->getParent(); 420acbc9aedSSam Parker LivePhysRegs LiveRegs(*TRI); 421acbc9aedSSam Parker LiveRegs.addLiveOuts(*MBB); 422acbc9aedSSam Parker if (!LiveRegs.contains(PhysReg)) 423acbc9aedSSam Parker return false; 424acbc9aedSSam Parker 425acbc9aedSSam Parker MachineInstr *Last = &MBB->back(); 426acbc9aedSSam Parker int Def = getReachingDef(MI, PhysReg); 427acbc9aedSSam Parker if (getReachingDef(Last, PhysReg) != Def) 428acbc9aedSSam Parker return false; 429acbc9aedSSam Parker 430acbc9aedSSam Parker // Finally check that the last instruction doesn't redefine the register. 431acbc9aedSSam Parker for (auto &MO : Last->operands()) 432bf61421aSSam Parker if (isValidRegDefOf(MO, PhysReg)) 433acbc9aedSSam Parker return false; 434acbc9aedSSam Parker 435acbc9aedSSam Parker return true; 436acbc9aedSSam Parker } 437acbc9aedSSam Parker 438acbc9aedSSam Parker MachineInstr* ReachingDefAnalysis::getLocalLiveOutMIDef(MachineBasicBlock *MBB, 4390d1468dbSSam Parker int PhysReg) const { 440acbc9aedSSam Parker LivePhysRegs LiveRegs(*TRI); 441acbc9aedSSam Parker LiveRegs.addLiveOuts(*MBB); 442acbc9aedSSam Parker if (!LiveRegs.contains(PhysReg)) 443acbc9aedSSam Parker return nullptr; 444acbc9aedSSam Parker 445acbc9aedSSam Parker MachineInstr *Last = &MBB->back(); 446acbc9aedSSam Parker int Def = getReachingDef(Last, PhysReg); 447acbc9aedSSam Parker for (auto &MO : Last->operands()) 448bf61421aSSam Parker if (isValidRegDefOf(MO, PhysReg)) 449acbc9aedSSam Parker return Last; 450acbc9aedSSam Parker 451acbc9aedSSam Parker return Def < 0 ? nullptr : getInstFromId(MBB, Def); 452acbc9aedSSam Parker } 453ac30ea2fSSam Parker 4540a8cae10SSam Parker static bool mayHaveSideEffects(MachineInstr &MI) { 4550a8cae10SSam Parker return MI.mayLoadOrStore() || MI.mayRaiseFPException() || 4560a8cae10SSam Parker MI.hasUnmodeledSideEffects() || MI.isTerminator() || 4570a8cae10SSam Parker MI.isCall() || MI.isBarrier() || MI.isBranch() || MI.isReturn(); 4580a8cae10SSam Parker } 4590a8cae10SSam Parker 460ac30ea2fSSam Parker // Can we safely move 'From' to just before 'To'? To satisfy this, 'From' must 461ac30ea2fSSam Parker // not define a register that is used by any instructions, after and including, 462ac30ea2fSSam Parker // 'To'. These instructions also must not redefine any of Froms operands. 463ac30ea2fSSam Parker template<typename Iterator> 464ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMove(MachineInstr *From, 465ac30ea2fSSam Parker MachineInstr *To) const { 466ac30ea2fSSam Parker if (From->getParent() != To->getParent()) 467ac30ea2fSSam Parker return false; 468ac30ea2fSSam Parker 469ac30ea2fSSam Parker SmallSet<int, 2> Defs; 470ac30ea2fSSam Parker // First check that From would compute the same value if moved. 471ac30ea2fSSam Parker for (auto &MO : From->operands()) { 472bf61421aSSam Parker if (!isValidReg(MO)) 473ac30ea2fSSam Parker continue; 474ac30ea2fSSam Parker if (MO.isDef()) 475ac30ea2fSSam Parker Defs.insert(MO.getReg()); 476ac30ea2fSSam Parker else if (!hasSameReachingDef(From, To, MO.getReg())) 477ac30ea2fSSam Parker return false; 478ac30ea2fSSam Parker } 479ac30ea2fSSam Parker 480ac30ea2fSSam Parker // Now walk checking that the rest of the instructions will compute the same 4810a8cae10SSam Parker // value and that we're not overwriting anything. Don't move the instruction 4820a8cae10SSam Parker // past any memory, control-flow or other ambigious instructions. 483ac30ea2fSSam Parker for (auto I = ++Iterator(From), E = Iterator(To); I != E; ++I) { 4840a8cae10SSam Parker if (mayHaveSideEffects(*I)) 4850a8cae10SSam Parker return false; 486ac30ea2fSSam Parker for (auto &MO : I->operands()) 4870a8cae10SSam Parker if (MO.isReg() && MO.getReg() && Defs.count(MO.getReg())) 488ac30ea2fSSam Parker return false; 489ac30ea2fSSam Parker } 490ac30ea2fSSam Parker return true; 491ac30ea2fSSam Parker } 492ac30ea2fSSam Parker 493ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMoveForwards(MachineInstr *From, 494ac30ea2fSSam Parker MachineInstr *To) const { 495ac30ea2fSSam Parker return isSafeToMove<MachineBasicBlock::reverse_iterator>(From, To); 496ac30ea2fSSam Parker } 497ac30ea2fSSam Parker 498ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMoveBackwards(MachineInstr *From, 499ac30ea2fSSam Parker MachineInstr *To) const { 500ac30ea2fSSam Parker return isSafeToMove<MachineBasicBlock::iterator>(From, To); 501ac30ea2fSSam Parker } 502ac30ea2fSSam Parker 503ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, 504ac30ea2fSSam Parker InstSet &ToRemove) const { 505ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 1> Ignore; 506ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 2> Visited; 507ac30ea2fSSam Parker return isSafeToRemove(MI, Visited, ToRemove, Ignore); 508ac30ea2fSSam Parker } 509ac30ea2fSSam Parker 510ac30ea2fSSam Parker bool 511ac30ea2fSSam Parker ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &ToRemove, 512ac30ea2fSSam Parker InstSet &Ignore) const { 513ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 2> Visited; 514ac30ea2fSSam Parker return isSafeToRemove(MI, Visited, ToRemove, Ignore); 515ac30ea2fSSam Parker } 516ac30ea2fSSam Parker 517ac30ea2fSSam Parker bool 518ac30ea2fSSam Parker ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &Visited, 519ac30ea2fSSam Parker InstSet &ToRemove, InstSet &Ignore) const { 520ac30ea2fSSam Parker if (Visited.count(MI) || Ignore.count(MI)) 521ac30ea2fSSam Parker return true; 5220a8cae10SSam Parker else if (mayHaveSideEffects(*MI)) { 523ac30ea2fSSam Parker // Unless told to ignore the instruction, don't remove anything which has 524ac30ea2fSSam Parker // side effects. 525ac30ea2fSSam Parker return false; 526ac30ea2fSSam Parker } 527ac30ea2fSSam Parker 528ac30ea2fSSam Parker Visited.insert(MI); 529ac30ea2fSSam Parker for (auto &MO : MI->operands()) { 530bf61421aSSam Parker if (!isValidRegDef(MO)) 531ac30ea2fSSam Parker continue; 532ac30ea2fSSam Parker 533ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 4> Uses; 534ac30ea2fSSam Parker getGlobalUses(MI, MO.getReg(), Uses); 535ac30ea2fSSam Parker 536ac30ea2fSSam Parker for (auto I : Uses) { 537ac30ea2fSSam Parker if (Ignore.count(I) || ToRemove.count(I)) 538ac30ea2fSSam Parker continue; 539ac30ea2fSSam Parker if (!isSafeToRemove(I, Visited, ToRemove, Ignore)) 540ac30ea2fSSam Parker return false; 541ac30ea2fSSam Parker } 542ac30ea2fSSam Parker } 543ac30ea2fSSam Parker ToRemove.insert(MI); 544ac30ea2fSSam Parker return true; 545ac30ea2fSSam Parker } 546ac30ea2fSSam Parker 547a67eb221SSam Parker void ReachingDefAnalysis::collectLocalKilledOperands(MachineInstr *MI, 548a67eb221SSam Parker InstSet &Dead) const { 549a67eb221SSam Parker Dead.insert(MI); 550*dfe8f5daSSam Parker auto IsDead = [this, &Dead](MachineInstr *Def, int PhysReg) { 551a67eb221SSam Parker unsigned LiveDefs = 0; 552bf61421aSSam Parker for (auto &MO : Def->operands()) { 553bf61421aSSam Parker if (!isValidRegDef(MO)) 554bf61421aSSam Parker continue; 555a67eb221SSam Parker if (!MO.isDead()) 556a67eb221SSam Parker ++LiveDefs; 557bf61421aSSam Parker } 558a67eb221SSam Parker 559a67eb221SSam Parker if (LiveDefs > 1) 560a67eb221SSam Parker return false; 561a67eb221SSam Parker 562a67eb221SSam Parker SmallPtrSet<MachineInstr*, 4> Uses; 563a67eb221SSam Parker getGlobalUses(Def, PhysReg, Uses); 564*dfe8f5daSSam Parker for (auto *Use : Uses) 565*dfe8f5daSSam Parker if (!Dead.count(Use)) 566*dfe8f5daSSam Parker return false; 567*dfe8f5daSSam Parker return true; 568a67eb221SSam Parker }; 569a67eb221SSam Parker 570bf61421aSSam Parker for (auto &MO : MI->operands()) { 571bf61421aSSam Parker if (!isKilledRegUse(MO)) 572a67eb221SSam Parker continue; 5731d06e75dSSam Parker if (MachineInstr *Def = getReachingLocalMIDef(MI, MO.getReg())) 574a67eb221SSam Parker if (IsDead(Def, MO.getReg())) 575a67eb221SSam Parker collectLocalKilledOperands(Def, Dead); 576a67eb221SSam Parker } 577a67eb221SSam Parker } 578a67eb221SSam Parker 579ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, 580ac30ea2fSSam Parker int PhysReg) const { 581ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 1> Ignore; 582ac30ea2fSSam Parker return isSafeToDefRegAt(MI, PhysReg, Ignore); 583ac30ea2fSSam Parker } 584ac30ea2fSSam Parker 585ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, int PhysReg, 586ac30ea2fSSam Parker InstSet &Ignore) const { 587ac30ea2fSSam Parker // Check for any uses of the register after MI. 588ac30ea2fSSam Parker if (isRegUsedAfter(MI, PhysReg)) { 5891d06e75dSSam Parker if (auto *Def = getReachingLocalMIDef(MI, PhysReg)) { 590ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 2> Uses; 591ac30ea2fSSam Parker getReachingLocalUses(Def, PhysReg, Uses); 592ac30ea2fSSam Parker for (auto *Use : Uses) 593ac30ea2fSSam Parker if (!Ignore.count(Use)) 594ac30ea2fSSam Parker return false; 595ac30ea2fSSam Parker } else 596ac30ea2fSSam Parker return false; 597ac30ea2fSSam Parker } 598ac30ea2fSSam Parker 599ac30ea2fSSam Parker MachineBasicBlock *MBB = MI->getParent(); 600ac30ea2fSSam Parker // Check for any defs after MI. 601ac30ea2fSSam Parker if (isRegDefinedAfter(MI, PhysReg)) { 602ac30ea2fSSam Parker auto I = MachineBasicBlock::iterator(MI); 603ac30ea2fSSam Parker for (auto E = MBB->end(); I != E; ++I) { 604ac30ea2fSSam Parker if (Ignore.count(&*I)) 605ac30ea2fSSam Parker continue; 606ac30ea2fSSam Parker for (auto &MO : I->operands()) 607bf61421aSSam Parker if (isValidRegDefOf(MO, PhysReg)) 608ac30ea2fSSam Parker return false; 609ac30ea2fSSam Parker } 610ac30ea2fSSam Parker } 611ac30ea2fSSam Parker return true; 612ac30ea2fSSam Parker } 613