10bf841acSMarina Yatsina //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===// 20bf841acSMarina Yatsina // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60bf841acSMarina Yatsina // 70bf841acSMarina Yatsina //===----------------------------------------------------------------------===// 80bf841acSMarina Yatsina 9*ac30ea2fSSam Parker #include "llvm/ADT/SmallSet.h" 10cced971fSSam Parker #include "llvm/CodeGen/LivePhysRegs.h" 110bf841acSMarina Yatsina #include "llvm/CodeGen/ReachingDefAnalysis.h" 120bf841acSMarina Yatsina #include "llvm/CodeGen/TargetRegisterInfo.h" 130bf841acSMarina Yatsina #include "llvm/CodeGen/TargetSubtargetInfo.h" 141d7b4136SReid Kleckner #include "llvm/Support/Debug.h" 150bf841acSMarina Yatsina 160bf841acSMarina Yatsina using namespace llvm; 170bf841acSMarina Yatsina 180bf841acSMarina Yatsina #define DEBUG_TYPE "reaching-deps-analysis" 190bf841acSMarina Yatsina 200bf841acSMarina Yatsina char ReachingDefAnalysis::ID = 0; 210bf841acSMarina Yatsina INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false, 220bf841acSMarina Yatsina true) 230bf841acSMarina Yatsina 240bf841acSMarina Yatsina void ReachingDefAnalysis::enterBasicBlock( 250bf841acSMarina Yatsina const LoopTraversal::TraversedMBBInfo &TraversedMBB) { 260bf841acSMarina Yatsina 270bf841acSMarina Yatsina MachineBasicBlock *MBB = TraversedMBB.MBB; 28e4d63a49SMarina Yatsina unsigned MBBNumber = MBB->getNumber(); 290bf841acSMarina Yatsina assert(MBBNumber < MBBReachingDefs.size() && 300bf841acSMarina Yatsina "Unexpected basic block number."); 310bf841acSMarina Yatsina MBBReachingDefs[MBBNumber].resize(NumRegUnits); 320bf841acSMarina Yatsina 330bf841acSMarina Yatsina // Reset instruction counter in each basic block. 340bf841acSMarina Yatsina CurInstr = 0; 350bf841acSMarina Yatsina 360bf841acSMarina Yatsina // Set up LiveRegs to represent registers entering MBB. 370bf841acSMarina Yatsina // Default values are 'nothing happened a long time ago'. 380bf841acSMarina Yatsina if (LiveRegs.empty()) 390f110a88SCraig Topper LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal); 400bf841acSMarina Yatsina 410bf841acSMarina Yatsina // This is the entry block. 420bf841acSMarina Yatsina if (MBB->pred_empty()) { 430bf841acSMarina Yatsina for (const auto &LI : MBB->liveins()) { 440bf841acSMarina Yatsina for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) { 450bf841acSMarina Yatsina // Treat function live-ins as if they were defined just before the first 460bf841acSMarina Yatsina // instruction. Usually, function arguments are set up immediately 470bf841acSMarina Yatsina // before the call. 480bf841acSMarina Yatsina LiveRegs[*Unit] = -1; 490bf841acSMarina Yatsina MBBReachingDefs[MBBNumber][*Unit].push_back(LiveRegs[*Unit]); 500bf841acSMarina Yatsina } 510bf841acSMarina Yatsina } 52d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n"); 530bf841acSMarina Yatsina return; 540bf841acSMarina Yatsina } 550bf841acSMarina Yatsina 560bf841acSMarina Yatsina // Try to coalesce live-out registers from predecessors. 570bf841acSMarina Yatsina for (MachineBasicBlock *pred : MBB->predecessors()) { 58e4d63a49SMarina Yatsina assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() && 590bf841acSMarina Yatsina "Should have pre-allocated MBBInfos for all MBBs"); 600bf841acSMarina Yatsina const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()]; 610bf841acSMarina Yatsina // Incoming is null if this is a backedge from a BB 620bf841acSMarina Yatsina // we haven't processed yet 630bf841acSMarina Yatsina if (Incoming.empty()) 640bf841acSMarina Yatsina continue; 650bf841acSMarina Yatsina 660bf841acSMarina Yatsina for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) { 670bf841acSMarina Yatsina // Use the most recent predecessor def for each register. 680bf841acSMarina Yatsina LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]); 690f110a88SCraig Topper if ((LiveRegs[Unit] != ReachingDefDefaultVal)) 700bf841acSMarina Yatsina MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]); 710bf841acSMarina Yatsina } 720bf841acSMarina Yatsina } 730bf841acSMarina Yatsina 74d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << printMBBReference(*MBB) 750bf841acSMarina Yatsina << (!TraversedMBB.IsDone ? ": incomplete\n" 760bf841acSMarina Yatsina : ": all preds known\n")); 770bf841acSMarina Yatsina } 780bf841acSMarina Yatsina 790bf841acSMarina Yatsina void ReachingDefAnalysis::leaveBasicBlock( 800bf841acSMarina Yatsina const LoopTraversal::TraversedMBBInfo &TraversedMBB) { 810bf841acSMarina Yatsina assert(!LiveRegs.empty() && "Must enter basic block first."); 82e4d63a49SMarina Yatsina unsigned MBBNumber = TraversedMBB.MBB->getNumber(); 830bf841acSMarina Yatsina assert(MBBNumber < MBBOutRegsInfos.size() && 840bf841acSMarina Yatsina "Unexpected basic block number."); 850bf841acSMarina Yatsina // Save register clearances at end of MBB - used by enterBasicBlock(). 860bf841acSMarina Yatsina MBBOutRegsInfos[MBBNumber] = LiveRegs; 870bf841acSMarina Yatsina 880bf841acSMarina Yatsina // While processing the basic block, we kept `Def` relative to the start 890bf841acSMarina Yatsina // of the basic block for convenience. However, future use of this information 900bf841acSMarina Yatsina // only cares about the clearance from the end of the block, so adjust 910bf841acSMarina Yatsina // everything to be relative to the end of the basic block. 920bf841acSMarina Yatsina for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber]) 930bf841acSMarina Yatsina OutLiveReg -= CurInstr; 940bf841acSMarina Yatsina LiveRegs.clear(); 950bf841acSMarina Yatsina } 960bf841acSMarina Yatsina 970bf841acSMarina Yatsina void ReachingDefAnalysis::processDefs(MachineInstr *MI) { 98801bf7ebSShiva Chen assert(!MI->isDebugInstr() && "Won't process debug instructions"); 990bf841acSMarina Yatsina 100e4d63a49SMarina Yatsina unsigned MBBNumber = MI->getParent()->getNumber(); 1010bf841acSMarina Yatsina assert(MBBNumber < MBBReachingDefs.size() && 1020bf841acSMarina Yatsina "Unexpected basic block number."); 1030bf841acSMarina Yatsina const MCInstrDesc &MCID = MI->getDesc(); 1040bf841acSMarina Yatsina for (unsigned i = 0, 1050bf841acSMarina Yatsina e = MI->isVariadic() ? MI->getNumOperands() : MCID.getNumDefs(); 1060bf841acSMarina Yatsina i != e; ++i) { 1070bf841acSMarina Yatsina MachineOperand &MO = MI->getOperand(i); 1080bf841acSMarina Yatsina if (!MO.isReg() || !MO.getReg()) 1090bf841acSMarina Yatsina continue; 1100bf841acSMarina Yatsina if (MO.isUse()) 1110bf841acSMarina Yatsina continue; 1120bf841acSMarina Yatsina for (MCRegUnitIterator Unit(MO.getReg(), TRI); Unit.isValid(); ++Unit) { 1130bf841acSMarina Yatsina // This instruction explicitly defines the current reg unit. 114d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << printReg(MO.getReg(), TRI) << ":\t" << CurInstr 115d34e60caSNicola Zaghen << '\t' << *MI); 1160bf841acSMarina Yatsina 1170bf841acSMarina Yatsina // How many instructions since this reg unit was last written? 1180bf841acSMarina Yatsina LiveRegs[*Unit] = CurInstr; 1190bf841acSMarina Yatsina MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr); 1200bf841acSMarina Yatsina } 1210bf841acSMarina Yatsina } 1220bf841acSMarina Yatsina InstIds[MI] = CurInstr; 1230bf841acSMarina Yatsina ++CurInstr; 1240bf841acSMarina Yatsina } 1250bf841acSMarina Yatsina 1260bf841acSMarina Yatsina void ReachingDefAnalysis::processBasicBlock( 1270bf841acSMarina Yatsina const LoopTraversal::TraversedMBBInfo &TraversedMBB) { 1280bf841acSMarina Yatsina enterBasicBlock(TraversedMBB); 1290bf841acSMarina Yatsina for (MachineInstr &MI : *TraversedMBB.MBB) { 130801bf7ebSShiva Chen if (!MI.isDebugInstr()) 1310bf841acSMarina Yatsina processDefs(&MI); 1320bf841acSMarina Yatsina } 1330bf841acSMarina Yatsina leaveBasicBlock(TraversedMBB); 1340bf841acSMarina Yatsina } 1350bf841acSMarina Yatsina 1360bf841acSMarina Yatsina bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) { 1370bf841acSMarina Yatsina MF = &mf; 1380bf841acSMarina Yatsina TRI = MF->getSubtarget().getRegisterInfo(); 1390bf841acSMarina Yatsina 1400bf841acSMarina Yatsina LiveRegs.clear(); 1410bf841acSMarina Yatsina NumRegUnits = TRI->getNumRegUnits(); 1420bf841acSMarina Yatsina 1430bf841acSMarina Yatsina MBBReachingDefs.resize(mf.getNumBlockIDs()); 1440bf841acSMarina Yatsina 145d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n"); 1460bf841acSMarina Yatsina 1470bf841acSMarina Yatsina // Initialize the MBBOutRegsInfos 1480bf841acSMarina Yatsina MBBOutRegsInfos.resize(mf.getNumBlockIDs()); 1490bf841acSMarina Yatsina 1500bf841acSMarina Yatsina // Traverse the basic blocks. 1510bf841acSMarina Yatsina LoopTraversal Traversal; 1520bf841acSMarina Yatsina LoopTraversal::TraversalOrder TraversedMBBOrder = Traversal.traverse(mf); 1530bf841acSMarina Yatsina for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder) { 1540bf841acSMarina Yatsina processBasicBlock(TraversedMBB); 1550bf841acSMarina Yatsina } 1560bf841acSMarina Yatsina 1570bf841acSMarina Yatsina // Sorting all reaching defs found for a ceartin reg unit in a given BB. 1580bf841acSMarina Yatsina for (MBBDefsInfo &MBBDefs : MBBReachingDefs) { 1590bf841acSMarina Yatsina for (MBBRegUnitDefs &RegUnitDefs : MBBDefs) 1600cac726aSFangrui Song llvm::sort(RegUnitDefs); 1610bf841acSMarina Yatsina } 1620bf841acSMarina Yatsina 1630bf841acSMarina Yatsina return false; 1640bf841acSMarina Yatsina } 1650bf841acSMarina Yatsina 1660bf841acSMarina Yatsina void ReachingDefAnalysis::releaseMemory() { 1670bf841acSMarina Yatsina // Clear the internal vectors. 1680bf841acSMarina Yatsina MBBOutRegsInfos.clear(); 1690bf841acSMarina Yatsina MBBReachingDefs.clear(); 1700bf841acSMarina Yatsina InstIds.clear(); 1710bf841acSMarina Yatsina } 1720bf841acSMarina Yatsina 1730d1468dbSSam Parker int ReachingDefAnalysis::getReachingDef(MachineInstr *MI, int PhysReg) const { 1740bf841acSMarina Yatsina assert(InstIds.count(MI) && "Unexpected machine instuction."); 1750d1468dbSSam Parker int InstId = InstIds.lookup(MI); 1760f110a88SCraig Topper int DefRes = ReachingDefDefaultVal; 177e4d63a49SMarina Yatsina unsigned MBBNumber = MI->getParent()->getNumber(); 1780bf841acSMarina Yatsina assert(MBBNumber < MBBReachingDefs.size() && 1790bf841acSMarina Yatsina "Unexpected basic block number."); 1800f110a88SCraig Topper int LatestDef = ReachingDefDefaultVal; 1810bf841acSMarina Yatsina for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) { 1820bf841acSMarina Yatsina for (int Def : MBBReachingDefs[MBBNumber][*Unit]) { 1830bf841acSMarina Yatsina if (Def >= InstId) 1840bf841acSMarina Yatsina break; 1850bf841acSMarina Yatsina DefRes = Def; 1860bf841acSMarina Yatsina } 1870bf841acSMarina Yatsina LatestDef = std::max(LatestDef, DefRes); 1880bf841acSMarina Yatsina } 1890bf841acSMarina Yatsina return LatestDef; 1900bf841acSMarina Yatsina } 1910bf841acSMarina Yatsina 1920d1468dbSSam Parker MachineInstr* ReachingDefAnalysis::getReachingMIDef(MachineInstr *MI, 1930d1468dbSSam Parker int PhysReg) const { 194cced971fSSam Parker return getInstFromId(MI->getParent(), getReachingDef(MI, PhysReg)); 195cced971fSSam Parker } 196cced971fSSam Parker 19728166816SSam Parker bool ReachingDefAnalysis::hasSameReachingDef(MachineInstr *A, MachineInstr *B, 1980d1468dbSSam Parker int PhysReg) const { 19928166816SSam Parker MachineBasicBlock *ParentA = A->getParent(); 20028166816SSam Parker MachineBasicBlock *ParentB = B->getParent(); 20128166816SSam Parker if (ParentA != ParentB) 20228166816SSam Parker return false; 20328166816SSam Parker 20428166816SSam Parker return getReachingDef(A, PhysReg) == getReachingDef(B, PhysReg); 20528166816SSam Parker } 20628166816SSam Parker 207cced971fSSam Parker MachineInstr *ReachingDefAnalysis::getInstFromId(MachineBasicBlock *MBB, 2080d1468dbSSam Parker int InstId) const { 20928166816SSam Parker assert(static_cast<size_t>(MBB->getNumber()) < MBBReachingDefs.size() && 210cced971fSSam Parker "Unexpected basic block number."); 211cced971fSSam Parker assert(InstId < static_cast<int>(MBB->size()) && 212cced971fSSam Parker "Unexpected instruction id."); 213cced971fSSam Parker 214cced971fSSam Parker if (InstId < 0) 215cced971fSSam Parker return nullptr; 216cced971fSSam Parker 217cced971fSSam Parker for (auto &MI : *MBB) { 2180d1468dbSSam Parker if (InstIds.count(&MI) && InstIds.lookup(&MI) == InstId) 219cced971fSSam Parker return &MI; 220cced971fSSam Parker } 221cced971fSSam Parker return nullptr; 222cced971fSSam Parker } 223cced971fSSam Parker 2240d1468dbSSam Parker int 2250d1468dbSSam Parker ReachingDefAnalysis::getClearance(MachineInstr *MI, MCPhysReg PhysReg) const { 2260bf841acSMarina Yatsina assert(InstIds.count(MI) && "Unexpected machine instuction."); 2270d1468dbSSam Parker return InstIds.lookup(MI) - getReachingDef(MI, PhysReg); 2280bf841acSMarina Yatsina } 229cced971fSSam Parker 230*ac30ea2fSSam Parker bool 231*ac30ea2fSSam Parker ReachingDefAnalysis::hasLocalDefBefore(MachineInstr *MI, int PhysReg) const { 232*ac30ea2fSSam Parker return getReachingDef(MI, PhysReg) >= 0; 233*ac30ea2fSSam Parker } 234*ac30ea2fSSam Parker 23528166816SSam Parker void ReachingDefAnalysis::getReachingLocalUses(MachineInstr *Def, int PhysReg, 2367ad879caSSam Parker InstSet &Uses) const { 23728166816SSam Parker MachineBasicBlock *MBB = Def->getParent(); 23828166816SSam Parker MachineBasicBlock::iterator MI = MachineBasicBlock::iterator(Def); 23928166816SSam Parker while (++MI != MBB->end()) { 24005532575SSam Parker if (MI->isDebugInstr()) 24105532575SSam Parker continue; 24205532575SSam Parker 24328166816SSam Parker // If/when we find a new reaching def, we know that there's no more uses 24428166816SSam Parker // of 'Def'. 24528166816SSam Parker if (getReachingMIDef(&*MI, PhysReg) != Def) 24628166816SSam Parker return; 24728166816SSam Parker 248acbc9aedSSam Parker for (auto &MO : MI->operands()) { 249acbc9aedSSam Parker if (!MO.isReg() || !MO.isUse() || MO.getReg() != PhysReg) 250acbc9aedSSam Parker continue; 251acbc9aedSSam Parker 25242350cd8SSam Parker Uses.insert(&*MI); 25328166816SSam Parker if (MO.isKill()) 25428166816SSam Parker return; 25528166816SSam Parker } 25628166816SSam Parker } 25728166816SSam Parker } 25828166816SSam Parker 2590d1468dbSSam Parker bool 2600d1468dbSSam Parker ReachingDefAnalysis::getLiveInUses(MachineBasicBlock *MBB, int PhysReg, 2617ad879caSSam Parker InstSet &Uses) const { 26242350cd8SSam Parker for (auto &MI : *MBB) { 26305532575SSam Parker if (MI.isDebugInstr()) 26405532575SSam Parker continue; 26542350cd8SSam Parker for (auto &MO : MI.operands()) { 26642350cd8SSam Parker if (!MO.isReg() || !MO.isUse() || MO.getReg() != PhysReg) 26742350cd8SSam Parker continue; 26842350cd8SSam Parker if (getReachingDef(&MI, PhysReg) >= 0) 26942350cd8SSam Parker return false; 27042350cd8SSam Parker Uses.insert(&MI); 27142350cd8SSam Parker } 27242350cd8SSam Parker } 27342350cd8SSam Parker return isReachingDefLiveOut(&MBB->back(), PhysReg); 27442350cd8SSam Parker } 27542350cd8SSam Parker 2760d1468dbSSam Parker void 2770d1468dbSSam Parker ReachingDefAnalysis::getGlobalUses(MachineInstr *MI, int PhysReg, 2787ad879caSSam Parker InstSet &Uses) const { 27942350cd8SSam Parker MachineBasicBlock *MBB = MI->getParent(); 28042350cd8SSam Parker 28142350cd8SSam Parker // Collect the uses that each def touches within the block. 28242350cd8SSam Parker getReachingLocalUses(MI, PhysReg, Uses); 28342350cd8SSam Parker 28442350cd8SSam Parker // Handle live-out values. 28542350cd8SSam Parker if (auto *LiveOut = getLocalLiveOutMIDef(MI->getParent(), PhysReg)) { 28642350cd8SSam Parker if (LiveOut != MI) 28742350cd8SSam Parker return; 28842350cd8SSam Parker 28942350cd8SSam Parker SmallVector<MachineBasicBlock*, 4> ToVisit; 29042350cd8SSam Parker ToVisit.insert(ToVisit.begin(), MBB->successors().begin(), 29142350cd8SSam Parker MBB->successors().end()); 29242350cd8SSam Parker SmallPtrSet<MachineBasicBlock*, 4>Visited; 29342350cd8SSam Parker while (!ToVisit.empty()) { 29442350cd8SSam Parker MachineBasicBlock *MBB = ToVisit.back(); 29542350cd8SSam Parker ToVisit.pop_back(); 29642350cd8SSam Parker if (Visited.count(MBB) || !MBB->isLiveIn(PhysReg)) 29742350cd8SSam Parker continue; 29842350cd8SSam Parker if (getLiveInUses(MBB, PhysReg, Uses)) 29942350cd8SSam Parker ToVisit.insert(ToVisit.end(), MBB->successors().begin(), 30042350cd8SSam Parker MBB->successors().end()); 30142350cd8SSam Parker Visited.insert(MBB); 30242350cd8SSam Parker } 30342350cd8SSam Parker } 304cced971fSSam Parker } 305cced971fSSam Parker 3060d1468dbSSam Parker bool ReachingDefAnalysis::isRegUsedAfter(MachineInstr *MI, int PhysReg) const { 307cced971fSSam Parker MachineBasicBlock *MBB = MI->getParent(); 308cced971fSSam Parker LivePhysRegs LiveRegs(*TRI); 309cced971fSSam Parker LiveRegs.addLiveOuts(*MBB); 310cced971fSSam Parker 311cced971fSSam Parker // Yes if the register is live out of the basic block. 312cced971fSSam Parker if (LiveRegs.contains(PhysReg)) 313cced971fSSam Parker return true; 314cced971fSSam Parker 315cced971fSSam Parker // Walk backwards through the block to see if the register is live at some 316cced971fSSam Parker // point. 317cced971fSSam Parker for (auto Last = MBB->rbegin(), End = MBB->rend(); Last != End; ++Last) { 318cced971fSSam Parker LiveRegs.stepBackward(*Last); 319cced971fSSam Parker if (LiveRegs.contains(PhysReg)) 3200d1468dbSSam Parker return InstIds.lookup(&*Last) > InstIds.lookup(MI); 321cced971fSSam Parker } 322cced971fSSam Parker return false; 323cced971fSSam Parker } 324cced971fSSam Parker 325*ac30ea2fSSam Parker bool ReachingDefAnalysis::isRegDefinedAfter(MachineInstr *MI, 326*ac30ea2fSSam Parker int PhysReg) const { 327*ac30ea2fSSam Parker MachineBasicBlock *MBB = MI->getParent(); 328*ac30ea2fSSam Parker if (getReachingDef(MI, PhysReg) != getReachingDef(&MBB->back(), PhysReg)) 329*ac30ea2fSSam Parker return true; 330*ac30ea2fSSam Parker 331*ac30ea2fSSam Parker if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg)) 332*ac30ea2fSSam Parker return Def == getReachingMIDef(MI, PhysReg); 333*ac30ea2fSSam Parker 334*ac30ea2fSSam Parker return false; 335*ac30ea2fSSam Parker } 336*ac30ea2fSSam Parker 3370d1468dbSSam Parker bool 3380d1468dbSSam Parker ReachingDefAnalysis::isReachingDefLiveOut(MachineInstr *MI, int PhysReg) const { 339acbc9aedSSam Parker MachineBasicBlock *MBB = MI->getParent(); 340acbc9aedSSam Parker LivePhysRegs LiveRegs(*TRI); 341acbc9aedSSam Parker LiveRegs.addLiveOuts(*MBB); 342acbc9aedSSam Parker if (!LiveRegs.contains(PhysReg)) 343acbc9aedSSam Parker return false; 344acbc9aedSSam Parker 345acbc9aedSSam Parker MachineInstr *Last = &MBB->back(); 346acbc9aedSSam Parker int Def = getReachingDef(MI, PhysReg); 347acbc9aedSSam Parker if (getReachingDef(Last, PhysReg) != Def) 348acbc9aedSSam Parker return false; 349acbc9aedSSam Parker 350acbc9aedSSam Parker // Finally check that the last instruction doesn't redefine the register. 351acbc9aedSSam Parker for (auto &MO : Last->operands()) 352acbc9aedSSam Parker if (MO.isReg() && MO.isDef() && MO.getReg() == PhysReg) 353acbc9aedSSam Parker return false; 354acbc9aedSSam Parker 355acbc9aedSSam Parker return true; 356acbc9aedSSam Parker } 357acbc9aedSSam Parker 358acbc9aedSSam Parker MachineInstr* ReachingDefAnalysis::getLocalLiveOutMIDef(MachineBasicBlock *MBB, 3590d1468dbSSam Parker int PhysReg) const { 360acbc9aedSSam Parker LivePhysRegs LiveRegs(*TRI); 361acbc9aedSSam Parker LiveRegs.addLiveOuts(*MBB); 362acbc9aedSSam Parker if (!LiveRegs.contains(PhysReg)) 363acbc9aedSSam Parker return nullptr; 364acbc9aedSSam Parker 365acbc9aedSSam Parker MachineInstr *Last = &MBB->back(); 366acbc9aedSSam Parker int Def = getReachingDef(Last, PhysReg); 367acbc9aedSSam Parker for (auto &MO : Last->operands()) 368acbc9aedSSam Parker if (MO.isReg() && MO.isDef() && MO.getReg() == PhysReg) 369acbc9aedSSam Parker return Last; 370acbc9aedSSam Parker 371acbc9aedSSam Parker return Def < 0 ? nullptr : getInstFromId(MBB, Def); 372acbc9aedSSam Parker } 373*ac30ea2fSSam Parker 374*ac30ea2fSSam Parker // Can we safely move 'From' to just before 'To'? To satisfy this, 'From' must 375*ac30ea2fSSam Parker // not define a register that is used by any instructions, after and including, 376*ac30ea2fSSam Parker // 'To'. These instructions also must not redefine any of Froms operands. 377*ac30ea2fSSam Parker template<typename Iterator> 378*ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMove(MachineInstr *From, 379*ac30ea2fSSam Parker MachineInstr *To) const { 380*ac30ea2fSSam Parker if (From->getParent() != To->getParent()) 381*ac30ea2fSSam Parker return false; 382*ac30ea2fSSam Parker 383*ac30ea2fSSam Parker SmallSet<int, 2> Defs; 384*ac30ea2fSSam Parker // First check that From would compute the same value if moved. 385*ac30ea2fSSam Parker for (auto &MO : From->operands()) { 386*ac30ea2fSSam Parker if (!MO.isReg() || MO.isUndef() || !MO.getReg()) 387*ac30ea2fSSam Parker continue; 388*ac30ea2fSSam Parker if (MO.isDef()) 389*ac30ea2fSSam Parker Defs.insert(MO.getReg()); 390*ac30ea2fSSam Parker else if (!hasSameReachingDef(From, To, MO.getReg())) 391*ac30ea2fSSam Parker return false; 392*ac30ea2fSSam Parker } 393*ac30ea2fSSam Parker 394*ac30ea2fSSam Parker // Now walk checking that the rest of the instructions will compute the same 395*ac30ea2fSSam Parker // value. 396*ac30ea2fSSam Parker for (auto I = ++Iterator(From), E = Iterator(To); I != E; ++I) { 397*ac30ea2fSSam Parker for (auto &MO : I->operands()) 398*ac30ea2fSSam Parker if (MO.isReg() && MO.getReg() && MO.isUse() && Defs.count(MO.getReg())) 399*ac30ea2fSSam Parker return false; 400*ac30ea2fSSam Parker } 401*ac30ea2fSSam Parker return true; 402*ac30ea2fSSam Parker } 403*ac30ea2fSSam Parker 404*ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMoveForwards(MachineInstr *From, 405*ac30ea2fSSam Parker MachineInstr *To) const { 406*ac30ea2fSSam Parker return isSafeToMove<MachineBasicBlock::reverse_iterator>(From, To); 407*ac30ea2fSSam Parker } 408*ac30ea2fSSam Parker 409*ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMoveBackwards(MachineInstr *From, 410*ac30ea2fSSam Parker MachineInstr *To) const { 411*ac30ea2fSSam Parker return isSafeToMove<MachineBasicBlock::iterator>(From, To); 412*ac30ea2fSSam Parker } 413*ac30ea2fSSam Parker 414*ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, 415*ac30ea2fSSam Parker InstSet &ToRemove) const { 416*ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 1> Ignore; 417*ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 2> Visited; 418*ac30ea2fSSam Parker return isSafeToRemove(MI, Visited, ToRemove, Ignore); 419*ac30ea2fSSam Parker } 420*ac30ea2fSSam Parker 421*ac30ea2fSSam Parker bool 422*ac30ea2fSSam Parker ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &ToRemove, 423*ac30ea2fSSam Parker InstSet &Ignore) const { 424*ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 2> Visited; 425*ac30ea2fSSam Parker return isSafeToRemove(MI, Visited, ToRemove, Ignore); 426*ac30ea2fSSam Parker } 427*ac30ea2fSSam Parker 428*ac30ea2fSSam Parker bool 429*ac30ea2fSSam Parker ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &Visited, 430*ac30ea2fSSam Parker InstSet &ToRemove, InstSet &Ignore) const { 431*ac30ea2fSSam Parker if (Visited.count(MI) || Ignore.count(MI)) 432*ac30ea2fSSam Parker return true; 433*ac30ea2fSSam Parker else if (MI->mayLoadOrStore() || MI->hasUnmodeledSideEffects() || 434*ac30ea2fSSam Parker MI->isBranch() || MI->isTerminator() || MI->isReturn()) { 435*ac30ea2fSSam Parker // Unless told to ignore the instruction, don't remove anything which has 436*ac30ea2fSSam Parker // side effects. 437*ac30ea2fSSam Parker return false; 438*ac30ea2fSSam Parker } 439*ac30ea2fSSam Parker 440*ac30ea2fSSam Parker Visited.insert(MI); 441*ac30ea2fSSam Parker for (auto &MO : MI->operands()) { 442*ac30ea2fSSam Parker if (!MO.isReg() || MO.isUse() || MO.getReg() == 0) 443*ac30ea2fSSam Parker continue; 444*ac30ea2fSSam Parker 445*ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 4> Uses; 446*ac30ea2fSSam Parker getGlobalUses(MI, MO.getReg(), Uses); 447*ac30ea2fSSam Parker 448*ac30ea2fSSam Parker for (auto I : Uses) { 449*ac30ea2fSSam Parker if (Ignore.count(I) || ToRemove.count(I)) 450*ac30ea2fSSam Parker continue; 451*ac30ea2fSSam Parker if (!isSafeToRemove(I, Visited, ToRemove, Ignore)) 452*ac30ea2fSSam Parker return false; 453*ac30ea2fSSam Parker } 454*ac30ea2fSSam Parker } 455*ac30ea2fSSam Parker ToRemove.insert(MI); 456*ac30ea2fSSam Parker return true; 457*ac30ea2fSSam Parker } 458*ac30ea2fSSam Parker 459*ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, 460*ac30ea2fSSam Parker int PhysReg) const { 461*ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 1> Ignore; 462*ac30ea2fSSam Parker return isSafeToDefRegAt(MI, PhysReg, Ignore); 463*ac30ea2fSSam Parker } 464*ac30ea2fSSam Parker 465*ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, int PhysReg, 466*ac30ea2fSSam Parker InstSet &Ignore) const { 467*ac30ea2fSSam Parker // Check for any uses of the register after MI. 468*ac30ea2fSSam Parker if (isRegUsedAfter(MI, PhysReg)) { 469*ac30ea2fSSam Parker if (auto *Def = getReachingMIDef(MI, PhysReg)) { 470*ac30ea2fSSam Parker SmallPtrSet<MachineInstr*, 2> Uses; 471*ac30ea2fSSam Parker getReachingLocalUses(Def, PhysReg, Uses); 472*ac30ea2fSSam Parker for (auto *Use : Uses) 473*ac30ea2fSSam Parker if (!Ignore.count(Use)) 474*ac30ea2fSSam Parker return false; 475*ac30ea2fSSam Parker } else 476*ac30ea2fSSam Parker return false; 477*ac30ea2fSSam Parker } 478*ac30ea2fSSam Parker 479*ac30ea2fSSam Parker MachineBasicBlock *MBB = MI->getParent(); 480*ac30ea2fSSam Parker // Check for any defs after MI. 481*ac30ea2fSSam Parker if (isRegDefinedAfter(MI, PhysReg)) { 482*ac30ea2fSSam Parker auto I = MachineBasicBlock::iterator(MI); 483*ac30ea2fSSam Parker for (auto E = MBB->end(); I != E; ++I) { 484*ac30ea2fSSam Parker if (Ignore.count(&*I)) 485*ac30ea2fSSam Parker continue; 486*ac30ea2fSSam Parker for (auto &MO : I->operands()) 487*ac30ea2fSSam Parker if (MO.isReg() && MO.isDef() && MO.getReg() == PhysReg) 488*ac30ea2fSSam Parker return false; 489*ac30ea2fSSam Parker } 490*ac30ea2fSSam Parker } 491*ac30ea2fSSam Parker return true; 492*ac30ea2fSSam Parker } 493