10bf841acSMarina Yatsina //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===//
20bf841acSMarina Yatsina //
30bf841acSMarina Yatsina //                     The LLVM Compiler Infrastructure
40bf841acSMarina Yatsina //
50bf841acSMarina Yatsina // This file is distributed under the University of Illinois Open Source
60bf841acSMarina Yatsina // License. See LICENSE.TXT for details.
70bf841acSMarina Yatsina //
80bf841acSMarina Yatsina //===----------------------------------------------------------------------===//
90bf841acSMarina Yatsina 
100bf841acSMarina Yatsina #include "llvm/CodeGen/ReachingDefAnalysis.h"
110bf841acSMarina Yatsina #include "llvm/CodeGen/TargetRegisterInfo.h"
120bf841acSMarina Yatsina #include "llvm/CodeGen/TargetSubtargetInfo.h"
130bf841acSMarina Yatsina 
140bf841acSMarina Yatsina using namespace llvm;
150bf841acSMarina Yatsina 
160bf841acSMarina Yatsina #define DEBUG_TYPE "reaching-deps-analysis"
170bf841acSMarina Yatsina 
180bf841acSMarina Yatsina char ReachingDefAnalysis::ID = 0;
190bf841acSMarina Yatsina INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false,
200bf841acSMarina Yatsina                 true)
210bf841acSMarina Yatsina 
220bf841acSMarina Yatsina void ReachingDefAnalysis::enterBasicBlock(
230bf841acSMarina Yatsina     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
240bf841acSMarina Yatsina 
250bf841acSMarina Yatsina   MachineBasicBlock *MBB = TraversedMBB.MBB;
26e4d63a49SMarina Yatsina   unsigned MBBNumber = MBB->getNumber();
270bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
280bf841acSMarina Yatsina          "Unexpected basic block number.");
290bf841acSMarina Yatsina   MBBReachingDefs[MBBNumber].resize(NumRegUnits);
300bf841acSMarina Yatsina 
310bf841acSMarina Yatsina   // Reset instruction counter in each basic block.
320bf841acSMarina Yatsina   CurInstr = 0;
330bf841acSMarina Yatsina 
340bf841acSMarina Yatsina   // Set up LiveRegs to represent registers entering MBB.
350bf841acSMarina Yatsina   // Default values are 'nothing happened a long time ago'.
360bf841acSMarina Yatsina   if (LiveRegs.empty())
370f110a88SCraig Topper     LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal);
380bf841acSMarina Yatsina 
390bf841acSMarina Yatsina   // This is the entry block.
400bf841acSMarina Yatsina   if (MBB->pred_empty()) {
410bf841acSMarina Yatsina     for (const auto &LI : MBB->liveins()) {
420bf841acSMarina Yatsina       for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) {
430bf841acSMarina Yatsina         // Treat function live-ins as if they were defined just before the first
440bf841acSMarina Yatsina         // instruction.  Usually, function arguments are set up immediately
450bf841acSMarina Yatsina         // before the call.
460bf841acSMarina Yatsina         LiveRegs[*Unit] = -1;
470bf841acSMarina Yatsina         MBBReachingDefs[MBBNumber][*Unit].push_back(LiveRegs[*Unit]);
480bf841acSMarina Yatsina       }
490bf841acSMarina Yatsina     }
500bf841acSMarina Yatsina     DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n");
510bf841acSMarina Yatsina     return;
520bf841acSMarina Yatsina   }
530bf841acSMarina Yatsina 
540bf841acSMarina Yatsina   // Try to coalesce live-out registers from predecessors.
550bf841acSMarina Yatsina   for (MachineBasicBlock *pred : MBB->predecessors()) {
56e4d63a49SMarina Yatsina     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
570bf841acSMarina Yatsina            "Should have pre-allocated MBBInfos for all MBBs");
580bf841acSMarina Yatsina     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
590bf841acSMarina Yatsina     // Incoming is null if this is a backedge from a BB
600bf841acSMarina Yatsina     // we haven't processed yet
610bf841acSMarina Yatsina     if (Incoming.empty())
620bf841acSMarina Yatsina       continue;
630bf841acSMarina Yatsina 
640bf841acSMarina Yatsina     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) {
650bf841acSMarina Yatsina       // Use the most recent predecessor def for each register.
660bf841acSMarina Yatsina       LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]);
670f110a88SCraig Topper       if ((LiveRegs[Unit] != ReachingDefDefaultVal))
680bf841acSMarina Yatsina         MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]);
690bf841acSMarina Yatsina     }
700bf841acSMarina Yatsina   }
710bf841acSMarina Yatsina 
720bf841acSMarina Yatsina   DEBUG(dbgs() << printMBBReference(*MBB)
730bf841acSMarina Yatsina                << (!TraversedMBB.IsDone ? ": incomplete\n"
740bf841acSMarina Yatsina                                         : ": all preds known\n"));
750bf841acSMarina Yatsina }
760bf841acSMarina Yatsina 
770bf841acSMarina Yatsina void ReachingDefAnalysis::leaveBasicBlock(
780bf841acSMarina Yatsina     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
790bf841acSMarina Yatsina   assert(!LiveRegs.empty() && "Must enter basic block first.");
80e4d63a49SMarina Yatsina   unsigned MBBNumber = TraversedMBB.MBB->getNumber();
810bf841acSMarina Yatsina   assert(MBBNumber < MBBOutRegsInfos.size() &&
820bf841acSMarina Yatsina          "Unexpected basic block number.");
830bf841acSMarina Yatsina   // Save register clearances at end of MBB - used by enterBasicBlock().
840bf841acSMarina Yatsina   MBBOutRegsInfos[MBBNumber] = LiveRegs;
850bf841acSMarina Yatsina 
860bf841acSMarina Yatsina   // While processing the basic block, we kept `Def` relative to the start
870bf841acSMarina Yatsina   // of the basic block for convenience. However, future use of this information
880bf841acSMarina Yatsina   // only cares about the clearance from the end of the block, so adjust
890bf841acSMarina Yatsina   // everything to be relative to the end of the basic block.
900bf841acSMarina Yatsina   for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber])
910bf841acSMarina Yatsina     OutLiveReg -= CurInstr;
920bf841acSMarina Yatsina   LiveRegs.clear();
930bf841acSMarina Yatsina }
940bf841acSMarina Yatsina 
950bf841acSMarina Yatsina void ReachingDefAnalysis::processDefs(MachineInstr *MI) {
96*801bf7ebSShiva Chen   assert(!MI->isDebugInstr() && "Won't process debug instructions");
970bf841acSMarina Yatsina 
98e4d63a49SMarina Yatsina   unsigned MBBNumber = MI->getParent()->getNumber();
990bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
1000bf841acSMarina Yatsina          "Unexpected basic block number.");
1010bf841acSMarina Yatsina   const MCInstrDesc &MCID = MI->getDesc();
1020bf841acSMarina Yatsina   for (unsigned i = 0,
1030bf841acSMarina Yatsina                 e = MI->isVariadic() ? MI->getNumOperands() : MCID.getNumDefs();
1040bf841acSMarina Yatsina        i != e; ++i) {
1050bf841acSMarina Yatsina     MachineOperand &MO = MI->getOperand(i);
1060bf841acSMarina Yatsina     if (!MO.isReg() || !MO.getReg())
1070bf841acSMarina Yatsina       continue;
1080bf841acSMarina Yatsina     if (MO.isUse())
1090bf841acSMarina Yatsina       continue;
1100bf841acSMarina Yatsina     for (MCRegUnitIterator Unit(MO.getReg(), TRI); Unit.isValid(); ++Unit) {
1110bf841acSMarina Yatsina       // This instruction explicitly defines the current reg unit.
1120bf841acSMarina Yatsina       DEBUG(dbgs() << printReg(MO.getReg(), TRI) << ":\t" << CurInstr << '\t'
1130bf841acSMarina Yatsina                    << *MI);
1140bf841acSMarina Yatsina 
1150bf841acSMarina Yatsina       // How many instructions since this reg unit was last written?
1160bf841acSMarina Yatsina       LiveRegs[*Unit] = CurInstr;
1170bf841acSMarina Yatsina       MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr);
1180bf841acSMarina Yatsina     }
1190bf841acSMarina Yatsina   }
1200bf841acSMarina Yatsina   InstIds[MI] = CurInstr;
1210bf841acSMarina Yatsina   ++CurInstr;
1220bf841acSMarina Yatsina }
1230bf841acSMarina Yatsina 
1240bf841acSMarina Yatsina void ReachingDefAnalysis::processBasicBlock(
1250bf841acSMarina Yatsina     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
1260bf841acSMarina Yatsina   enterBasicBlock(TraversedMBB);
1270bf841acSMarina Yatsina   for (MachineInstr &MI : *TraversedMBB.MBB) {
128*801bf7ebSShiva Chen     if (!MI.isDebugInstr())
1290bf841acSMarina Yatsina       processDefs(&MI);
1300bf841acSMarina Yatsina   }
1310bf841acSMarina Yatsina   leaveBasicBlock(TraversedMBB);
1320bf841acSMarina Yatsina }
1330bf841acSMarina Yatsina 
1340bf841acSMarina Yatsina bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) {
1350bf841acSMarina Yatsina   if (skipFunction(mf.getFunction()))
1360bf841acSMarina Yatsina     return false;
1370bf841acSMarina Yatsina   MF = &mf;
1380bf841acSMarina Yatsina   TRI = MF->getSubtarget().getRegisterInfo();
1390bf841acSMarina Yatsina 
1400bf841acSMarina Yatsina   LiveRegs.clear();
1410bf841acSMarina Yatsina   NumRegUnits = TRI->getNumRegUnits();
1420bf841acSMarina Yatsina 
1430bf841acSMarina Yatsina   MBBReachingDefs.resize(mf.getNumBlockIDs());
1440bf841acSMarina Yatsina 
1450bf841acSMarina Yatsina   DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n");
1460bf841acSMarina Yatsina 
1470bf841acSMarina Yatsina   // Initialize the MBBOutRegsInfos
1480bf841acSMarina Yatsina   MBBOutRegsInfos.resize(mf.getNumBlockIDs());
1490bf841acSMarina Yatsina 
1500bf841acSMarina Yatsina   // Traverse the basic blocks.
1510bf841acSMarina Yatsina   LoopTraversal Traversal;
1520bf841acSMarina Yatsina   LoopTraversal::TraversalOrder TraversedMBBOrder = Traversal.traverse(mf);
1530bf841acSMarina Yatsina   for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder) {
1540bf841acSMarina Yatsina     processBasicBlock(TraversedMBB);
1550bf841acSMarina Yatsina   }
1560bf841acSMarina Yatsina 
1570bf841acSMarina Yatsina   // Sorting all reaching defs found for a ceartin reg unit in a given BB.
1580bf841acSMarina Yatsina   for (MBBDefsInfo &MBBDefs : MBBReachingDefs) {
1590bf841acSMarina Yatsina     for (MBBRegUnitDefs &RegUnitDefs : MBBDefs)
160e92f0cfeSMandeep Singh Grang       llvm::sort(RegUnitDefs.begin(), RegUnitDefs.end());
1610bf841acSMarina Yatsina   }
1620bf841acSMarina Yatsina 
1630bf841acSMarina Yatsina   return false;
1640bf841acSMarina Yatsina }
1650bf841acSMarina Yatsina 
1660bf841acSMarina Yatsina void ReachingDefAnalysis::releaseMemory() {
1670bf841acSMarina Yatsina   // Clear the internal vectors.
1680bf841acSMarina Yatsina   MBBOutRegsInfos.clear();
1690bf841acSMarina Yatsina   MBBReachingDefs.clear();
1700bf841acSMarina Yatsina   InstIds.clear();
1710bf841acSMarina Yatsina }
1720bf841acSMarina Yatsina 
1730bf841acSMarina Yatsina int ReachingDefAnalysis::getReachingDef(MachineInstr *MI, int PhysReg) {
1740bf841acSMarina Yatsina   assert(InstIds.count(MI) && "Unexpected machine instuction.");
1750bf841acSMarina Yatsina   int InstId = InstIds[MI];
1760f110a88SCraig Topper   int DefRes = ReachingDefDefaultVal;
177e4d63a49SMarina Yatsina   unsigned MBBNumber = MI->getParent()->getNumber();
1780bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
1790bf841acSMarina Yatsina          "Unexpected basic block number.");
1800f110a88SCraig Topper   int LatestDef = ReachingDefDefaultVal;
1810bf841acSMarina Yatsina   for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) {
1820bf841acSMarina Yatsina     for (int Def : MBBReachingDefs[MBBNumber][*Unit]) {
1830bf841acSMarina Yatsina       if (Def >= InstId)
1840bf841acSMarina Yatsina         break;
1850bf841acSMarina Yatsina       DefRes = Def;
1860bf841acSMarina Yatsina     }
1870bf841acSMarina Yatsina     LatestDef = std::max(LatestDef, DefRes);
1880bf841acSMarina Yatsina   }
1890bf841acSMarina Yatsina   return LatestDef;
1900bf841acSMarina Yatsina }
1910bf841acSMarina Yatsina 
1920bf841acSMarina Yatsina int ReachingDefAnalysis::getClearance(MachineInstr *MI, MCPhysReg PhysReg) {
1930bf841acSMarina Yatsina   assert(InstIds.count(MI) && "Unexpected machine instuction.");
1940bf841acSMarina Yatsina   return InstIds[MI] - getReachingDef(MI, PhysReg);
1950bf841acSMarina Yatsina }
196