10bf841acSMarina Yatsina //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===//
20bf841acSMarina Yatsina //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60bf841acSMarina Yatsina //
70bf841acSMarina Yatsina //===----------------------------------------------------------------------===//
80bf841acSMarina Yatsina 
9ac30ea2fSSam Parker #include "llvm/ADT/SmallSet.h"
10cced971fSSam Parker #include "llvm/CodeGen/LivePhysRegs.h"
110bf841acSMarina Yatsina #include "llvm/CodeGen/ReachingDefAnalysis.h"
120bf841acSMarina Yatsina #include "llvm/CodeGen/TargetRegisterInfo.h"
130bf841acSMarina Yatsina #include "llvm/CodeGen/TargetSubtargetInfo.h"
141d7b4136SReid Kleckner #include "llvm/Support/Debug.h"
150bf841acSMarina Yatsina 
160bf841acSMarina Yatsina using namespace llvm;
170bf841acSMarina Yatsina 
180bf841acSMarina Yatsina #define DEBUG_TYPE "reaching-deps-analysis"
190bf841acSMarina Yatsina 
200bf841acSMarina Yatsina char ReachingDefAnalysis::ID = 0;
210bf841acSMarina Yatsina INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false,
220bf841acSMarina Yatsina                 true)
230bf841acSMarina Yatsina 
24247a177cSBenjamin Kramer static bool isValidReg(const MachineOperand &MO) {
25bf61421aSSam Parker   return MO.isReg() && MO.getReg();
26bf61421aSSam Parker }
27bf61421aSSam Parker 
28247a177cSBenjamin Kramer static bool isValidRegUse(const MachineOperand &MO) {
29bf61421aSSam Parker   return isValidReg(MO) && MO.isUse();
30bf61421aSSam Parker }
31bf61421aSSam Parker 
32e24537d4SMircea Trofin static bool isValidRegUseOf(const MachineOperand &MO, MCRegister PhysReg) {
33bf61421aSSam Parker   return isValidRegUse(MO) && MO.getReg() == PhysReg;
34bf61421aSSam Parker }
35bf61421aSSam Parker 
36247a177cSBenjamin Kramer static bool isValidRegDef(const MachineOperand &MO) {
37bf61421aSSam Parker   return isValidReg(MO) && MO.isDef();
38bf61421aSSam Parker }
39bf61421aSSam Parker 
40e24537d4SMircea Trofin static bool isValidRegDefOf(const MachineOperand &MO, MCRegister PhysReg) {
41bf61421aSSam Parker   return isValidRegDef(MO) && MO.getReg() == PhysReg;
42bf61421aSSam Parker }
43bf61421aSSam Parker 
4476e987b3SNikita Popov void ReachingDefAnalysis::enterBasicBlock(MachineBasicBlock *MBB) {
45e4d63a49SMarina Yatsina   unsigned MBBNumber = MBB->getNumber();
460bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
470bf841acSMarina Yatsina          "Unexpected basic block number.");
480bf841acSMarina Yatsina   MBBReachingDefs[MBBNumber].resize(NumRegUnits);
490bf841acSMarina Yatsina 
500bf841acSMarina Yatsina   // Reset instruction counter in each basic block.
510bf841acSMarina Yatsina   CurInstr = 0;
520bf841acSMarina Yatsina 
530bf841acSMarina Yatsina   // Set up LiveRegs to represent registers entering MBB.
540bf841acSMarina Yatsina   // Default values are 'nothing happened a long time ago'.
550bf841acSMarina Yatsina   if (LiveRegs.empty())
560f110a88SCraig Topper     LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal);
570bf841acSMarina Yatsina 
580bf841acSMarina Yatsina   // This is the entry block.
590bf841acSMarina Yatsina   if (MBB->pred_empty()) {
600bf841acSMarina Yatsina     for (const auto &LI : MBB->liveins()) {
610bf841acSMarina Yatsina       for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) {
620bf841acSMarina Yatsina         // Treat function live-ins as if they were defined just before the first
630bf841acSMarina Yatsina         // instruction.  Usually, function arguments are set up immediately
640bf841acSMarina Yatsina         // before the call.
65361c29d7SNikita Popov         if (LiveRegs[*Unit] != -1) {
660bf841acSMarina Yatsina           LiveRegs[*Unit] = -1;
67361c29d7SNikita Popov           MBBReachingDefs[MBBNumber][*Unit].push_back(-1);
68361c29d7SNikita Popov         }
690bf841acSMarina Yatsina       }
700bf841acSMarina Yatsina     }
71d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n");
720bf841acSMarina Yatsina     return;
730bf841acSMarina Yatsina   }
740bf841acSMarina Yatsina 
750bf841acSMarina Yatsina   // Try to coalesce live-out registers from predecessors.
760bf841acSMarina Yatsina   for (MachineBasicBlock *pred : MBB->predecessors()) {
77e4d63a49SMarina Yatsina     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
780bf841acSMarina Yatsina            "Should have pre-allocated MBBInfos for all MBBs");
790bf841acSMarina Yatsina     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
800bf841acSMarina Yatsina     // Incoming is null if this is a backedge from a BB
810bf841acSMarina Yatsina     // we haven't processed yet
820bf841acSMarina Yatsina     if (Incoming.empty())
830bf841acSMarina Yatsina       continue;
840bf841acSMarina Yatsina 
85e8b83f7dSNikita Popov     // Find the most recent reaching definition from a predecessor.
86e8b83f7dSNikita Popov     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit)
870bf841acSMarina Yatsina       LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]);
88e8b83f7dSNikita Popov   }
89e8b83f7dSNikita Popov 
90e8b83f7dSNikita Popov   // Insert the most recent reaching definition we found.
91e8b83f7dSNikita Popov   for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit)
92e8b83f7dSNikita Popov     if (LiveRegs[Unit] != ReachingDefDefaultVal)
930bf841acSMarina Yatsina       MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]);
940bf841acSMarina Yatsina }
950bf841acSMarina Yatsina 
9676e987b3SNikita Popov void ReachingDefAnalysis::leaveBasicBlock(MachineBasicBlock *MBB) {
970bf841acSMarina Yatsina   assert(!LiveRegs.empty() && "Must enter basic block first.");
9876e987b3SNikita Popov   unsigned MBBNumber = MBB->getNumber();
990bf841acSMarina Yatsina   assert(MBBNumber < MBBOutRegsInfos.size() &&
1000bf841acSMarina Yatsina          "Unexpected basic block number.");
1010bf841acSMarina Yatsina   // Save register clearances at end of MBB - used by enterBasicBlock().
1020bf841acSMarina Yatsina   MBBOutRegsInfos[MBBNumber] = LiveRegs;
1030bf841acSMarina Yatsina 
1040bf841acSMarina Yatsina   // While processing the basic block, we kept `Def` relative to the start
1050bf841acSMarina Yatsina   // of the basic block for convenience. However, future use of this information
1060bf841acSMarina Yatsina   // only cares about the clearance from the end of the block, so adjust
1070bf841acSMarina Yatsina   // everything to be relative to the end of the basic block.
1080bf841acSMarina Yatsina   for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber])
1098d75df14SNikita Popov     if (OutLiveReg != ReachingDefDefaultVal)
1100bf841acSMarina Yatsina       OutLiveReg -= CurInstr;
1110bf841acSMarina Yatsina   LiveRegs.clear();
1120bf841acSMarina Yatsina }
1130bf841acSMarina Yatsina 
1140bf841acSMarina Yatsina void ReachingDefAnalysis::processDefs(MachineInstr *MI) {
115801bf7ebSShiva Chen   assert(!MI->isDebugInstr() && "Won't process debug instructions");
1160bf841acSMarina Yatsina 
117e4d63a49SMarina Yatsina   unsigned MBBNumber = MI->getParent()->getNumber();
1180bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
1190bf841acSMarina Yatsina          "Unexpected basic block number.");
120bf61421aSSam Parker 
121bf61421aSSam Parker   for (auto &MO : MI->operands()) {
122bf61421aSSam Parker     if (!isValidRegDef(MO))
1230bf841acSMarina Yatsina       continue;
124e24537d4SMircea Trofin     for (MCRegUnitIterator Unit(MO.getReg().asMCReg(), TRI); Unit.isValid();
125e24537d4SMircea Trofin          ++Unit) {
1260bf841acSMarina Yatsina       // This instruction explicitly defines the current reg unit.
127361c29d7SNikita Popov       LLVM_DEBUG(dbgs() << printReg(*Unit, TRI) << ":\t" << CurInstr
128d34e60caSNicola Zaghen                         << '\t' << *MI);
1290bf841acSMarina Yatsina 
1300bf841acSMarina Yatsina       // How many instructions since this reg unit was last written?
131361c29d7SNikita Popov       if (LiveRegs[*Unit] != CurInstr) {
1320bf841acSMarina Yatsina         LiveRegs[*Unit] = CurInstr;
1330bf841acSMarina Yatsina         MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr);
1340bf841acSMarina Yatsina       }
1350bf841acSMarina Yatsina     }
136361c29d7SNikita Popov   }
1370bf841acSMarina Yatsina   InstIds[MI] = CurInstr;
1380bf841acSMarina Yatsina   ++CurInstr;
1390bf841acSMarina Yatsina }
1400bf841acSMarina Yatsina 
141259649a5SNikita Popov void ReachingDefAnalysis::reprocessBasicBlock(MachineBasicBlock *MBB) {
142259649a5SNikita Popov   unsigned MBBNumber = MBB->getNumber();
143259649a5SNikita Popov   assert(MBBNumber < MBBReachingDefs.size() &&
144259649a5SNikita Popov          "Unexpected basic block number.");
145259649a5SNikita Popov 
146259649a5SNikita Popov   // Count number of non-debug instructions for end of block adjustment.
1478f92f3c2SSam Parker   auto NonDbgInsts =
1488f92f3c2SSam Parker     instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end());
1498f92f3c2SSam Parker   int NumInsts = std::distance(NonDbgInsts.begin(), NonDbgInsts.end());
150259649a5SNikita Popov 
151259649a5SNikita Popov   // When reprocessing a block, the only thing we need to do is check whether
152259649a5SNikita Popov   // there is now a more recent incoming reaching definition from a predecessor.
153259649a5SNikita Popov   for (MachineBasicBlock *pred : MBB->predecessors()) {
154259649a5SNikita Popov     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
155259649a5SNikita Popov            "Should have pre-allocated MBBInfos for all MBBs");
156259649a5SNikita Popov     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
157259649a5SNikita Popov     // Incoming may be empty for dead predecessors.
158259649a5SNikita Popov     if (Incoming.empty())
159259649a5SNikita Popov       continue;
160259649a5SNikita Popov 
161259649a5SNikita Popov     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) {
162259649a5SNikita Popov       int Def = Incoming[Unit];
163259649a5SNikita Popov       if (Def == ReachingDefDefaultVal)
164259649a5SNikita Popov         continue;
165259649a5SNikita Popov 
166259649a5SNikita Popov       auto Start = MBBReachingDefs[MBBNumber][Unit].begin();
167259649a5SNikita Popov       if (Start != MBBReachingDefs[MBBNumber][Unit].end() && *Start < 0) {
168259649a5SNikita Popov         if (*Start >= Def)
169259649a5SNikita Popov           continue;
170259649a5SNikita Popov 
171259649a5SNikita Popov         // Update existing reaching def from predecessor to a more recent one.
172259649a5SNikita Popov         *Start = Def;
173259649a5SNikita Popov       } else {
174259649a5SNikita Popov         // Insert new reaching def from predecessor.
175259649a5SNikita Popov         MBBReachingDefs[MBBNumber][Unit].insert(Start, Def);
176259649a5SNikita Popov       }
177259649a5SNikita Popov 
178259649a5SNikita Popov       // Update reaching def at end of of BB. Keep in mind that these are
179259649a5SNikita Popov       // adjusted relative to the end of the basic block.
180259649a5SNikita Popov       if (MBBOutRegsInfos[MBBNumber][Unit] < Def - NumInsts)
181259649a5SNikita Popov         MBBOutRegsInfos[MBBNumber][Unit] = Def - NumInsts;
182259649a5SNikita Popov     }
183259649a5SNikita Popov   }
184259649a5SNikita Popov }
185259649a5SNikita Popov 
1860bf841acSMarina Yatsina void ReachingDefAnalysis::processBasicBlock(
1870bf841acSMarina Yatsina     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
18876e987b3SNikita Popov   MachineBasicBlock *MBB = TraversedMBB.MBB;
18976e987b3SNikita Popov   LLVM_DEBUG(dbgs() << printMBBReference(*MBB)
19076e987b3SNikita Popov                     << (!TraversedMBB.IsDone ? ": incomplete\n"
19176e987b3SNikita Popov                                              : ": all preds known\n"));
19276e987b3SNikita Popov 
193259649a5SNikita Popov   if (!TraversedMBB.PrimaryPass) {
194259649a5SNikita Popov     // Reprocess MBB that is part of a loop.
195259649a5SNikita Popov     reprocessBasicBlock(MBB);
196259649a5SNikita Popov     return;
197259649a5SNikita Popov   }
198259649a5SNikita Popov 
19976e987b3SNikita Popov   enterBasicBlock(MBB);
2008f92f3c2SSam Parker   for (MachineInstr &MI :
2018f92f3c2SSam Parker        instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end()))
2020bf841acSMarina Yatsina     processDefs(&MI);
20376e987b3SNikita Popov   leaveBasicBlock(MBB);
2040bf841acSMarina Yatsina }
2050bf841acSMarina Yatsina 
2060bf841acSMarina Yatsina bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) {
2070bf841acSMarina Yatsina   MF = &mf;
2080bf841acSMarina Yatsina   TRI = MF->getSubtarget().getRegisterInfo();
209d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n");
210659500c0SSam Parker   init();
211659500c0SSam Parker   traverse();
2120bf841acSMarina Yatsina   return false;
2130bf841acSMarina Yatsina }
2140bf841acSMarina Yatsina 
2150bf841acSMarina Yatsina void ReachingDefAnalysis::releaseMemory() {
2160bf841acSMarina Yatsina   // Clear the internal vectors.
2170bf841acSMarina Yatsina   MBBOutRegsInfos.clear();
2180bf841acSMarina Yatsina   MBBReachingDefs.clear();
2190bf841acSMarina Yatsina   InstIds.clear();
220659500c0SSam Parker   LiveRegs.clear();
221659500c0SSam Parker }
222659500c0SSam Parker 
223659500c0SSam Parker void ReachingDefAnalysis::reset() {
224659500c0SSam Parker   releaseMemory();
225659500c0SSam Parker   init();
226659500c0SSam Parker   traverse();
227659500c0SSam Parker }
228659500c0SSam Parker 
229659500c0SSam Parker void ReachingDefAnalysis::init() {
230659500c0SSam Parker   NumRegUnits = TRI->getNumRegUnits();
231659500c0SSam Parker   MBBReachingDefs.resize(MF->getNumBlockIDs());
232659500c0SSam Parker   // Initialize the MBBOutRegsInfos
233659500c0SSam Parker   MBBOutRegsInfos.resize(MF->getNumBlockIDs());
234659500c0SSam Parker   LoopTraversal Traversal;
235659500c0SSam Parker   TraversedMBBOrder = Traversal.traverse(*MF);
236659500c0SSam Parker }
237659500c0SSam Parker 
238659500c0SSam Parker void ReachingDefAnalysis::traverse() {
239659500c0SSam Parker   // Traverse the basic blocks.
240659500c0SSam Parker   for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder)
241659500c0SSam Parker     processBasicBlock(TraversedMBB);
242259649a5SNikita Popov #ifndef NDEBUG
243259649a5SNikita Popov   // Make sure reaching defs are sorted and unique.
244659500c0SSam Parker   for (MBBDefsInfo &MBBDefs : MBBReachingDefs) {
245259649a5SNikita Popov     for (MBBRegUnitDefs &RegUnitDefs : MBBDefs) {
246259649a5SNikita Popov       int LastDef = ReachingDefDefaultVal;
247259649a5SNikita Popov       for (int Def : RegUnitDefs) {
248259649a5SNikita Popov         assert(Def > LastDef && "Defs must be sorted and unique");
249259649a5SNikita Popov         LastDef = Def;
250659500c0SSam Parker       }
2510bf841acSMarina Yatsina     }
252259649a5SNikita Popov   }
253259649a5SNikita Popov #endif
254259649a5SNikita Popov }
2550bf841acSMarina Yatsina 
256e24537d4SMircea Trofin int ReachingDefAnalysis::getReachingDef(MachineInstr *MI,
257e24537d4SMircea Trofin                                         MCRegister PhysReg) const {
2580bf841acSMarina Yatsina   assert(InstIds.count(MI) && "Unexpected machine instuction.");
2590d1468dbSSam Parker   int InstId = InstIds.lookup(MI);
2600f110a88SCraig Topper   int DefRes = ReachingDefDefaultVal;
261e4d63a49SMarina Yatsina   unsigned MBBNumber = MI->getParent()->getNumber();
2620bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
2630bf841acSMarina Yatsina          "Unexpected basic block number.");
2640f110a88SCraig Topper   int LatestDef = ReachingDefDefaultVal;
2650bf841acSMarina Yatsina   for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) {
2660bf841acSMarina Yatsina     for (int Def : MBBReachingDefs[MBBNumber][*Unit]) {
2670bf841acSMarina Yatsina       if (Def >= InstId)
2680bf841acSMarina Yatsina         break;
2690bf841acSMarina Yatsina       DefRes = Def;
2700bf841acSMarina Yatsina     }
2710bf841acSMarina Yatsina     LatestDef = std::max(LatestDef, DefRes);
2720bf841acSMarina Yatsina   }
2730bf841acSMarina Yatsina   return LatestDef;
2740bf841acSMarina Yatsina }
2750bf841acSMarina Yatsina 
276e24537d4SMircea Trofin MachineInstr *
277e24537d4SMircea Trofin ReachingDefAnalysis::getReachingLocalMIDef(MachineInstr *MI,
278e24537d4SMircea Trofin                                            MCRegister PhysReg) const {
27985a5c65fSSam Parker   return hasLocalDefBefore(MI, PhysReg)
28085a5c65fSSam Parker     ? getInstFromId(MI->getParent(), getReachingDef(MI, PhysReg))
28185a5c65fSSam Parker     : nullptr;
282cced971fSSam Parker }
283cced971fSSam Parker 
28428166816SSam Parker bool ReachingDefAnalysis::hasSameReachingDef(MachineInstr *A, MachineInstr *B,
285e24537d4SMircea Trofin                                              MCRegister PhysReg) const {
28628166816SSam Parker   MachineBasicBlock *ParentA = A->getParent();
28728166816SSam Parker   MachineBasicBlock *ParentB = B->getParent();
28828166816SSam Parker   if (ParentA != ParentB)
28928166816SSam Parker     return false;
29028166816SSam Parker 
29128166816SSam Parker   return getReachingDef(A, PhysReg) == getReachingDef(B, PhysReg);
29228166816SSam Parker }
29328166816SSam Parker 
294cced971fSSam Parker MachineInstr *ReachingDefAnalysis::getInstFromId(MachineBasicBlock *MBB,
2950d1468dbSSam Parker                                                  int InstId) const {
29628166816SSam Parker   assert(static_cast<size_t>(MBB->getNumber()) < MBBReachingDefs.size() &&
297cced971fSSam Parker          "Unexpected basic block number.");
298cced971fSSam Parker   assert(InstId < static_cast<int>(MBB->size()) &&
299cced971fSSam Parker          "Unexpected instruction id.");
300cced971fSSam Parker 
301cced971fSSam Parker   if (InstId < 0)
302cced971fSSam Parker     return nullptr;
303cced971fSSam Parker 
304cced971fSSam Parker   for (auto &MI : *MBB) {
30593b0536fSSjoerd Meijer     auto F = InstIds.find(&MI);
30693b0536fSSjoerd Meijer     if (F != InstIds.end() && F->second == InstId)
307cced971fSSam Parker       return &MI;
308cced971fSSam Parker   }
30993b0536fSSjoerd Meijer 
310cced971fSSam Parker   return nullptr;
311cced971fSSam Parker }
312cced971fSSam Parker 
313e24537d4SMircea Trofin int ReachingDefAnalysis::getClearance(MachineInstr *MI,
314e24537d4SMircea Trofin                                       MCRegister PhysReg) const {
3150bf841acSMarina Yatsina   assert(InstIds.count(MI) && "Unexpected machine instuction.");
3160d1468dbSSam Parker   return InstIds.lookup(MI) - getReachingDef(MI, PhysReg);
3170bf841acSMarina Yatsina }
318cced971fSSam Parker 
319e24537d4SMircea Trofin bool ReachingDefAnalysis::hasLocalDefBefore(MachineInstr *MI,
320e24537d4SMircea Trofin                                             MCRegister PhysReg) const {
321ac30ea2fSSam Parker   return getReachingDef(MI, PhysReg) >= 0;
322ac30ea2fSSam Parker }
323ac30ea2fSSam Parker 
324e24537d4SMircea Trofin void ReachingDefAnalysis::getReachingLocalUses(MachineInstr *Def,
325e24537d4SMircea Trofin                                                MCRegister PhysReg,
3267ad879caSSam Parker                                                InstSet &Uses) const {
32728166816SSam Parker   MachineBasicBlock *MBB = Def->getParent();
32828166816SSam Parker   MachineBasicBlock::iterator MI = MachineBasicBlock::iterator(Def);
32928166816SSam Parker   while (++MI != MBB->end()) {
33005532575SSam Parker     if (MI->isDebugInstr())
33105532575SSam Parker       continue;
33205532575SSam Parker 
33328166816SSam Parker     // If/when we find a new reaching def, we know that there's no more uses
33428166816SSam Parker     // of 'Def'.
3351d06e75dSSam Parker     if (getReachingLocalMIDef(&*MI, PhysReg) != Def)
33628166816SSam Parker       return;
33728166816SSam Parker 
338acbc9aedSSam Parker     for (auto &MO : MI->operands()) {
339bf61421aSSam Parker       if (!isValidRegUseOf(MO, PhysReg))
340acbc9aedSSam Parker         continue;
341acbc9aedSSam Parker 
34242350cd8SSam Parker       Uses.insert(&*MI);
34328166816SSam Parker       if (MO.isKill())
34428166816SSam Parker         return;
34528166816SSam Parker     }
34628166816SSam Parker   }
34728166816SSam Parker }
34828166816SSam Parker 
349e24537d4SMircea Trofin bool ReachingDefAnalysis::getLiveInUses(MachineBasicBlock *MBB,
350e24537d4SMircea Trofin                                         MCRegister PhysReg,
3517ad879caSSam Parker                                         InstSet &Uses) const {
3528f92f3c2SSam Parker   for (MachineInstr &MI :
3538f92f3c2SSam Parker        instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end())) {
35442350cd8SSam Parker     for (auto &MO : MI.operands()) {
355bf61421aSSam Parker       if (!isValidRegUseOf(MO, PhysReg))
35642350cd8SSam Parker         continue;
35742350cd8SSam Parker       if (getReachingDef(&MI, PhysReg) >= 0)
35842350cd8SSam Parker         return false;
35942350cd8SSam Parker       Uses.insert(&MI);
36042350cd8SSam Parker     }
36142350cd8SSam Parker   }
362cb27006aSDavid Green   auto Last = MBB->getLastNonDebugInstr();
363cb27006aSDavid Green   if (Last == MBB->end())
364cb27006aSDavid Green     return true;
365cb27006aSDavid Green   return isReachingDefLiveOut(&*Last, PhysReg);
36642350cd8SSam Parker }
36742350cd8SSam Parker 
368e24537d4SMircea Trofin void ReachingDefAnalysis::getGlobalUses(MachineInstr *MI, MCRegister PhysReg,
3697ad879caSSam Parker                                         InstSet &Uses) const {
37042350cd8SSam Parker   MachineBasicBlock *MBB = MI->getParent();
37142350cd8SSam Parker 
37242350cd8SSam Parker   // Collect the uses that each def touches within the block.
37342350cd8SSam Parker   getReachingLocalUses(MI, PhysReg, Uses);
37442350cd8SSam Parker 
37542350cd8SSam Parker   // Handle live-out values.
37642350cd8SSam Parker   if (auto *LiveOut = getLocalLiveOutMIDef(MI->getParent(), PhysReg)) {
37742350cd8SSam Parker     if (LiveOut != MI)
37842350cd8SSam Parker       return;
37942350cd8SSam Parker 
380*7bc76fd0SKazu Hirata     SmallVector<MachineBasicBlock *, 4> ToVisit(MBB->successors());
38142350cd8SSam Parker     SmallPtrSet<MachineBasicBlock*, 4>Visited;
38242350cd8SSam Parker     while (!ToVisit.empty()) {
38342350cd8SSam Parker       MachineBasicBlock *MBB = ToVisit.back();
38442350cd8SSam Parker       ToVisit.pop_back();
38542350cd8SSam Parker       if (Visited.count(MBB) || !MBB->isLiveIn(PhysReg))
38642350cd8SSam Parker         continue;
38742350cd8SSam Parker       if (getLiveInUses(MBB, PhysReg, Uses))
3881e3ed091SKazu Hirata         llvm::append_range(ToVisit, MBB->successors());
38942350cd8SSam Parker       Visited.insert(MBB);
39042350cd8SSam Parker     }
39142350cd8SSam Parker   }
392cced971fSSam Parker }
393cced971fSSam Parker 
394e24537d4SMircea Trofin void ReachingDefAnalysis::getGlobalReachingDefs(MachineInstr *MI,
395e24537d4SMircea Trofin                                                 MCRegister PhysReg,
396b30adfb5SSam Parker                                                 InstSet &Defs) const {
397b30adfb5SSam Parker   if (auto *Def = getUniqueReachingMIDef(MI, PhysReg)) {
398b30adfb5SSam Parker     Defs.insert(Def);
399b30adfb5SSam Parker     return;
400b30adfb5SSam Parker   }
401b30adfb5SSam Parker 
402b30adfb5SSam Parker   for (auto *MBB : MI->getParent()->predecessors())
403b30adfb5SSam Parker     getLiveOuts(MBB, PhysReg, Defs);
404b30adfb5SSam Parker }
405b30adfb5SSam Parker 
406e24537d4SMircea Trofin void ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB,
407e24537d4SMircea Trofin                                       MCRegister PhysReg, InstSet &Defs) const {
4083ee580d0SSam Parker   SmallPtrSet<MachineBasicBlock*, 2> VisitedBBs;
4093ee580d0SSam Parker   getLiveOuts(MBB, PhysReg, Defs, VisitedBBs);
4103ee580d0SSam Parker }
4113ee580d0SSam Parker 
412e24537d4SMircea Trofin void ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB,
413e24537d4SMircea Trofin                                       MCRegister PhysReg, InstSet &Defs,
414e24537d4SMircea Trofin                                       BlockSet &VisitedBBs) const {
4151d06e75dSSam Parker   if (VisitedBBs.count(MBB))
4161d06e75dSSam Parker     return;
4171d06e75dSSam Parker 
4181d06e75dSSam Parker   VisitedBBs.insert(MBB);
4191d06e75dSSam Parker   LivePhysRegs LiveRegs(*TRI);
4201d06e75dSSam Parker   LiveRegs.addLiveOuts(*MBB);
4211d06e75dSSam Parker   if (!LiveRegs.contains(PhysReg))
4221d06e75dSSam Parker     return;
4231d06e75dSSam Parker 
4241d06e75dSSam Parker   if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg))
4251d06e75dSSam Parker     Defs.insert(Def);
4261d06e75dSSam Parker   else
4271d06e75dSSam Parker     for (auto *Pred : MBB->predecessors())
4281d06e75dSSam Parker       getLiveOuts(Pred, PhysReg, Defs, VisitedBBs);
4291d06e75dSSam Parker }
4301d06e75dSSam Parker 
431e24537d4SMircea Trofin MachineInstr *
432e24537d4SMircea Trofin ReachingDefAnalysis::getUniqueReachingMIDef(MachineInstr *MI,
433e24537d4SMircea Trofin                                             MCRegister PhysReg) const {
4341d06e75dSSam Parker   // If there's a local def before MI, return it.
4351d06e75dSSam Parker   MachineInstr *LocalDef = getReachingLocalMIDef(MI, PhysReg);
4365618e9beSSam Parker   if (LocalDef && InstIds.lookup(LocalDef) < InstIds.lookup(MI))
4371d06e75dSSam Parker     return LocalDef;
4381d06e75dSSam Parker 
4391d06e75dSSam Parker   SmallPtrSet<MachineInstr*, 2> Incoming;
44085dd852aSSam Tebbs   MachineBasicBlock *Parent = MI->getParent();
44185dd852aSSam Tebbs   for (auto *Pred : Parent->predecessors())
4421c421046SSam Parker     getLiveOuts(Pred, PhysReg, Incoming);
4431d06e75dSSam Parker 
4441c421046SSam Parker   // Check that we have a single incoming value and that it does not
4451c421046SSam Parker   // come from the same block as MI - since it would mean that the def
4461c421046SSam Parker   // is executed after MI.
4471c421046SSam Parker   if (Incoming.size() == 1 && (*Incoming.begin())->getParent() != Parent)
4481d06e75dSSam Parker     return *Incoming.begin();
4491c421046SSam Parker   return nullptr;
4501d06e75dSSam Parker }
4511d06e75dSSam Parker 
4521d06e75dSSam Parker MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI,
4531d06e75dSSam Parker                                                 unsigned Idx) const {
4541d06e75dSSam Parker   assert(MI->getOperand(Idx).isReg() && "Expected register operand");
4551d06e75dSSam Parker   return getUniqueReachingMIDef(MI, MI->getOperand(Idx).getReg());
4561d06e75dSSam Parker }
4571d06e75dSSam Parker 
4581d06e75dSSam Parker MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI,
4591d06e75dSSam Parker                                                 MachineOperand &MO) const {
4601d06e75dSSam Parker   assert(MO.isReg() && "Expected register operand");
4611d06e75dSSam Parker   return getUniqueReachingMIDef(MI, MO.getReg());
4621d06e75dSSam Parker }
4631d06e75dSSam Parker 
464e24537d4SMircea Trofin bool ReachingDefAnalysis::isRegUsedAfter(MachineInstr *MI,
465e24537d4SMircea Trofin                                          MCRegister PhysReg) const {
466cced971fSSam Parker   MachineBasicBlock *MBB = MI->getParent();
467cced971fSSam Parker   LivePhysRegs LiveRegs(*TRI);
468cced971fSSam Parker   LiveRegs.addLiveOuts(*MBB);
469cced971fSSam Parker 
470cced971fSSam Parker   // Yes if the register is live out of the basic block.
471cced971fSSam Parker   if (LiveRegs.contains(PhysReg))
472cced971fSSam Parker     return true;
473cced971fSSam Parker 
474cced971fSSam Parker   // Walk backwards through the block to see if the register is live at some
475cced971fSSam Parker   // point.
4768f92f3c2SSam Parker   for (MachineInstr &Last :
4778f92f3c2SSam Parker        instructionsWithoutDebug(MBB->instr_rbegin(), MBB->instr_rend())) {
4788f92f3c2SSam Parker     LiveRegs.stepBackward(Last);
479cced971fSSam Parker     if (LiveRegs.contains(PhysReg))
4808f92f3c2SSam Parker       return InstIds.lookup(&Last) > InstIds.lookup(MI);
481cced971fSSam Parker   }
482cced971fSSam Parker   return false;
483cced971fSSam Parker }
484cced971fSSam Parker 
485ac30ea2fSSam Parker bool ReachingDefAnalysis::isRegDefinedAfter(MachineInstr *MI,
486e24537d4SMircea Trofin                                             MCRegister PhysReg) const {
487ac30ea2fSSam Parker   MachineBasicBlock *MBB = MI->getParent();
488cb27006aSDavid Green   auto Last = MBB->getLastNonDebugInstr();
489cb27006aSDavid Green   if (Last != MBB->end() &&
490cb27006aSDavid Green       getReachingDef(MI, PhysReg) != getReachingDef(&*Last, PhysReg))
491ac30ea2fSSam Parker     return true;
492ac30ea2fSSam Parker 
493ac30ea2fSSam Parker   if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg))
4941d06e75dSSam Parker     return Def == getReachingLocalMIDef(MI, PhysReg);
495ac30ea2fSSam Parker 
496ac30ea2fSSam Parker   return false;
497ac30ea2fSSam Parker }
498ac30ea2fSSam Parker 
499e24537d4SMircea Trofin bool ReachingDefAnalysis::isReachingDefLiveOut(MachineInstr *MI,
500e24537d4SMircea Trofin                                                MCRegister PhysReg) const {
501acbc9aedSSam Parker   MachineBasicBlock *MBB = MI->getParent();
502acbc9aedSSam Parker   LivePhysRegs LiveRegs(*TRI);
503acbc9aedSSam Parker   LiveRegs.addLiveOuts(*MBB);
504acbc9aedSSam Parker   if (!LiveRegs.contains(PhysReg))
505acbc9aedSSam Parker     return false;
506acbc9aedSSam Parker 
507cb27006aSDavid Green   auto Last = MBB->getLastNonDebugInstr();
508acbc9aedSSam Parker   int Def = getReachingDef(MI, PhysReg);
509cb27006aSDavid Green   if (Last != MBB->end() && getReachingDef(&*Last, PhysReg) != Def)
510acbc9aedSSam Parker     return false;
511acbc9aedSSam Parker 
512acbc9aedSSam Parker   // Finally check that the last instruction doesn't redefine the register.
513acbc9aedSSam Parker   for (auto &MO : Last->operands())
514bf61421aSSam Parker     if (isValidRegDefOf(MO, PhysReg))
515acbc9aedSSam Parker       return false;
516acbc9aedSSam Parker 
517acbc9aedSSam Parker   return true;
518acbc9aedSSam Parker }
519acbc9aedSSam Parker 
520e24537d4SMircea Trofin MachineInstr *
521e24537d4SMircea Trofin ReachingDefAnalysis::getLocalLiveOutMIDef(MachineBasicBlock *MBB,
522e24537d4SMircea Trofin                                           MCRegister PhysReg) const {
523acbc9aedSSam Parker   LivePhysRegs LiveRegs(*TRI);
524acbc9aedSSam Parker   LiveRegs.addLiveOuts(*MBB);
525acbc9aedSSam Parker   if (!LiveRegs.contains(PhysReg))
526acbc9aedSSam Parker     return nullptr;
527acbc9aedSSam Parker 
528cb27006aSDavid Green   auto Last = MBB->getLastNonDebugInstr();
529cb27006aSDavid Green   if (Last == MBB->end())
530cb27006aSDavid Green     return nullptr;
531cb27006aSDavid Green 
532cb27006aSDavid Green   int Def = getReachingDef(&*Last, PhysReg);
533acbc9aedSSam Parker   for (auto &MO : Last->operands())
534bf61421aSSam Parker     if (isValidRegDefOf(MO, PhysReg))
535cb27006aSDavid Green       return &*Last;
536acbc9aedSSam Parker 
537acbc9aedSSam Parker   return Def < 0 ? nullptr : getInstFromId(MBB, Def);
538acbc9aedSSam Parker }
539ac30ea2fSSam Parker 
5400a8cae10SSam Parker static bool mayHaveSideEffects(MachineInstr &MI) {
5410a8cae10SSam Parker   return MI.mayLoadOrStore() || MI.mayRaiseFPException() ||
5420a8cae10SSam Parker          MI.hasUnmodeledSideEffects() || MI.isTerminator() ||
5430a8cae10SSam Parker          MI.isCall() || MI.isBarrier() || MI.isBranch() || MI.isReturn();
5440a8cae10SSam Parker }
5450a8cae10SSam Parker 
546ac30ea2fSSam Parker // Can we safely move 'From' to just before 'To'? To satisfy this, 'From' must
547ac30ea2fSSam Parker // not define a register that is used by any instructions, after and including,
548ac30ea2fSSam Parker // 'To'. These instructions also must not redefine any of Froms operands.
549ac30ea2fSSam Parker template<typename Iterator>
550ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMove(MachineInstr *From,
551ac30ea2fSSam Parker                                        MachineInstr *To) const {
552700f93e9SSam Parker   if (From->getParent() != To->getParent() || From == To)
553ac30ea2fSSam Parker     return false;
554ac30ea2fSSam Parker 
555ac30ea2fSSam Parker   SmallSet<int, 2> Defs;
556ac30ea2fSSam Parker   // First check that From would compute the same value if moved.
557ac30ea2fSSam Parker   for (auto &MO : From->operands()) {
558bf61421aSSam Parker     if (!isValidReg(MO))
559ac30ea2fSSam Parker       continue;
560ac30ea2fSSam Parker     if (MO.isDef())
561ac30ea2fSSam Parker       Defs.insert(MO.getReg());
562ac30ea2fSSam Parker     else if (!hasSameReachingDef(From, To, MO.getReg()))
563ac30ea2fSSam Parker       return false;
564ac30ea2fSSam Parker   }
565ac30ea2fSSam Parker 
566ac30ea2fSSam Parker   // Now walk checking that the rest of the instructions will compute the same
5670a8cae10SSam Parker   // value and that we're not overwriting anything. Don't move the instruction
56868b30bc0SCasey Carter   // past any memory, control-flow or other ambiguous instructions.
569ac30ea2fSSam Parker   for (auto I = ++Iterator(From), E = Iterator(To); I != E; ++I) {
5700a8cae10SSam Parker     if (mayHaveSideEffects(*I))
5710a8cae10SSam Parker       return false;
572ac30ea2fSSam Parker     for (auto &MO : I->operands())
5730a8cae10SSam Parker       if (MO.isReg() && MO.getReg() && Defs.count(MO.getReg()))
574ac30ea2fSSam Parker         return false;
575ac30ea2fSSam Parker   }
576ac30ea2fSSam Parker   return true;
577ac30ea2fSSam Parker }
578ac30ea2fSSam Parker 
579ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMoveForwards(MachineInstr *From,
580ac30ea2fSSam Parker                                                MachineInstr *To) const {
581700f93e9SSam Parker   using Iterator = MachineBasicBlock::iterator;
582700f93e9SSam Parker   // Walk forwards until we find the instruction.
583700f93e9SSam Parker   for (auto I = Iterator(From), E = From->getParent()->end(); I != E; ++I)
584700f93e9SSam Parker     if (&*I == To)
585700f93e9SSam Parker       return isSafeToMove<Iterator>(From, To);
586700f93e9SSam Parker   return false;
587ac30ea2fSSam Parker }
588ac30ea2fSSam Parker 
589ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToMoveBackwards(MachineInstr *From,
590ac30ea2fSSam Parker                                                 MachineInstr *To) const {
591700f93e9SSam Parker   using Iterator = MachineBasicBlock::reverse_iterator;
592700f93e9SSam Parker   // Walk backwards until we find the instruction.
593700f93e9SSam Parker   for (auto I = Iterator(From), E = From->getParent()->rend(); I != E; ++I)
594700f93e9SSam Parker     if (&*I == To)
595700f93e9SSam Parker       return isSafeToMove<Iterator>(From, To);
596700f93e9SSam Parker   return false;
597ac30ea2fSSam Parker }
598ac30ea2fSSam Parker 
599ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI,
600ac30ea2fSSam Parker                                          InstSet &ToRemove) const {
601ac30ea2fSSam Parker   SmallPtrSet<MachineInstr*, 1> Ignore;
602ac30ea2fSSam Parker   SmallPtrSet<MachineInstr*, 2> Visited;
603ac30ea2fSSam Parker   return isSafeToRemove(MI, Visited, ToRemove, Ignore);
604ac30ea2fSSam Parker }
605ac30ea2fSSam Parker 
606ac30ea2fSSam Parker bool
607ac30ea2fSSam Parker ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &ToRemove,
608ac30ea2fSSam Parker                                     InstSet &Ignore) const {
609ac30ea2fSSam Parker   SmallPtrSet<MachineInstr*, 2> Visited;
610ac30ea2fSSam Parker   return isSafeToRemove(MI, Visited, ToRemove, Ignore);
611ac30ea2fSSam Parker }
612ac30ea2fSSam Parker 
613ac30ea2fSSam Parker bool
614ac30ea2fSSam Parker ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &Visited,
615ac30ea2fSSam Parker                                     InstSet &ToRemove, InstSet &Ignore) const {
616ac30ea2fSSam Parker   if (Visited.count(MI) || Ignore.count(MI))
617ac30ea2fSSam Parker     return true;
6180a8cae10SSam Parker   else if (mayHaveSideEffects(*MI)) {
619ac30ea2fSSam Parker     // Unless told to ignore the instruction, don't remove anything which has
620ac30ea2fSSam Parker     // side effects.
621ac30ea2fSSam Parker     return false;
622ac30ea2fSSam Parker   }
623ac30ea2fSSam Parker 
624ac30ea2fSSam Parker   Visited.insert(MI);
625ac30ea2fSSam Parker   for (auto &MO : MI->operands()) {
626bf61421aSSam Parker     if (!isValidRegDef(MO))
627ac30ea2fSSam Parker       continue;
628ac30ea2fSSam Parker 
629ac30ea2fSSam Parker     SmallPtrSet<MachineInstr*, 4> Uses;
630ac30ea2fSSam Parker     getGlobalUses(MI, MO.getReg(), Uses);
631ac30ea2fSSam Parker 
632ac30ea2fSSam Parker     for (auto I : Uses) {
633ac30ea2fSSam Parker       if (Ignore.count(I) || ToRemove.count(I))
634ac30ea2fSSam Parker         continue;
635ac30ea2fSSam Parker       if (!isSafeToRemove(I, Visited, ToRemove, Ignore))
636ac30ea2fSSam Parker         return false;
637ac30ea2fSSam Parker     }
638ac30ea2fSSam Parker   }
639ac30ea2fSSam Parker   ToRemove.insert(MI);
640ac30ea2fSSam Parker   return true;
641ac30ea2fSSam Parker }
642ac30ea2fSSam Parker 
6435618e9beSSam Parker void ReachingDefAnalysis::collectKilledOperands(MachineInstr *MI,
644a67eb221SSam Parker                                                 InstSet &Dead) const {
645a67eb221SSam Parker   Dead.insert(MI);
646e24537d4SMircea Trofin   auto IsDead = [this, &Dead](MachineInstr *Def, MCRegister PhysReg) {
647779a8a02SSam Parker     if (mayHaveSideEffects(*Def))
648779a8a02SSam Parker       return false;
649779a8a02SSam Parker 
650a67eb221SSam Parker     unsigned LiveDefs = 0;
651bf61421aSSam Parker     for (auto &MO : Def->operands()) {
652bf61421aSSam Parker       if (!isValidRegDef(MO))
653bf61421aSSam Parker         continue;
654a67eb221SSam Parker       if (!MO.isDead())
655a67eb221SSam Parker         ++LiveDefs;
656bf61421aSSam Parker     }
657a67eb221SSam Parker 
658a67eb221SSam Parker     if (LiveDefs > 1)
659a67eb221SSam Parker       return false;
660a67eb221SSam Parker 
661a67eb221SSam Parker     SmallPtrSet<MachineInstr*, 4> Uses;
662a67eb221SSam Parker     getGlobalUses(Def, PhysReg, Uses);
663dfe8f5daSSam Parker     for (auto *Use : Uses)
664dfe8f5daSSam Parker       if (!Dead.count(Use))
665dfe8f5daSSam Parker         return false;
666dfe8f5daSSam Parker     return true;
667a67eb221SSam Parker   };
668a67eb221SSam Parker 
669bf61421aSSam Parker   for (auto &MO : MI->operands()) {
6705618e9beSSam Parker     if (!isValidRegUse(MO))
671a67eb221SSam Parker       continue;
6725618e9beSSam Parker     if (MachineInstr *Def = getMIOperand(MI, MO))
673a67eb221SSam Parker       if (IsDead(Def, MO.getReg()))
6745618e9beSSam Parker         collectKilledOperands(Def, Dead);
675a67eb221SSam Parker   }
676a67eb221SSam Parker }
677a67eb221SSam Parker 
678ac30ea2fSSam Parker bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI,
679e24537d4SMircea Trofin                                            MCRegister PhysReg) const {
680ac30ea2fSSam Parker   SmallPtrSet<MachineInstr*, 1> Ignore;
681ac30ea2fSSam Parker   return isSafeToDefRegAt(MI, PhysReg, Ignore);
682ac30ea2fSSam Parker }
683ac30ea2fSSam Parker 
684e24537d4SMircea Trofin bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, MCRegister PhysReg,
685ac30ea2fSSam Parker                                            InstSet &Ignore) const {
686ac30ea2fSSam Parker   // Check for any uses of the register after MI.
687ac30ea2fSSam Parker   if (isRegUsedAfter(MI, PhysReg)) {
6881d06e75dSSam Parker     if (auto *Def = getReachingLocalMIDef(MI, PhysReg)) {
689ac30ea2fSSam Parker       SmallPtrSet<MachineInstr*, 2> Uses;
6903f88c10aSSam Parker       getGlobalUses(Def, PhysReg, Uses);
691ac30ea2fSSam Parker       for (auto *Use : Uses)
692ac30ea2fSSam Parker         if (!Ignore.count(Use))
693ac30ea2fSSam Parker           return false;
694ac30ea2fSSam Parker     } else
695ac30ea2fSSam Parker       return false;
696ac30ea2fSSam Parker   }
697ac30ea2fSSam Parker 
698ac30ea2fSSam Parker   MachineBasicBlock *MBB = MI->getParent();
699ac30ea2fSSam Parker   // Check for any defs after MI.
700ac30ea2fSSam Parker   if (isRegDefinedAfter(MI, PhysReg)) {
701ac30ea2fSSam Parker     auto I = MachineBasicBlock::iterator(MI);
702ac30ea2fSSam Parker     for (auto E = MBB->end(); I != E; ++I) {
703ac30ea2fSSam Parker       if (Ignore.count(&*I))
704ac30ea2fSSam Parker         continue;
705ac30ea2fSSam Parker       for (auto &MO : I->operands())
706bf61421aSSam Parker         if (isValidRegDefOf(MO, PhysReg))
707ac30ea2fSSam Parker           return false;
708ac30ea2fSSam Parker     }
709ac30ea2fSSam Parker   }
710ac30ea2fSSam Parker   return true;
711ac30ea2fSSam Parker }
712