10bf841acSMarina Yatsina //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===//
20bf841acSMarina Yatsina //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60bf841acSMarina Yatsina //
70bf841acSMarina Yatsina //===----------------------------------------------------------------------===//
80bf841acSMarina Yatsina 
9cced971fSSam Parker #include "llvm/CodeGen/LivePhysRegs.h"
100bf841acSMarina Yatsina #include "llvm/CodeGen/ReachingDefAnalysis.h"
110bf841acSMarina Yatsina #include "llvm/CodeGen/TargetRegisterInfo.h"
120bf841acSMarina Yatsina #include "llvm/CodeGen/TargetSubtargetInfo.h"
131d7b4136SReid Kleckner #include "llvm/Support/Debug.h"
140bf841acSMarina Yatsina 
150bf841acSMarina Yatsina using namespace llvm;
160bf841acSMarina Yatsina 
170bf841acSMarina Yatsina #define DEBUG_TYPE "reaching-deps-analysis"
180bf841acSMarina Yatsina 
190bf841acSMarina Yatsina char ReachingDefAnalysis::ID = 0;
200bf841acSMarina Yatsina INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false,
210bf841acSMarina Yatsina                 true)
220bf841acSMarina Yatsina 
230bf841acSMarina Yatsina void ReachingDefAnalysis::enterBasicBlock(
240bf841acSMarina Yatsina     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
250bf841acSMarina Yatsina 
260bf841acSMarina Yatsina   MachineBasicBlock *MBB = TraversedMBB.MBB;
27e4d63a49SMarina Yatsina   unsigned MBBNumber = MBB->getNumber();
280bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
290bf841acSMarina Yatsina          "Unexpected basic block number.");
300bf841acSMarina Yatsina   MBBReachingDefs[MBBNumber].resize(NumRegUnits);
310bf841acSMarina Yatsina 
320bf841acSMarina Yatsina   // Reset instruction counter in each basic block.
330bf841acSMarina Yatsina   CurInstr = 0;
340bf841acSMarina Yatsina 
350bf841acSMarina Yatsina   // Set up LiveRegs to represent registers entering MBB.
360bf841acSMarina Yatsina   // Default values are 'nothing happened a long time ago'.
370bf841acSMarina Yatsina   if (LiveRegs.empty())
380f110a88SCraig Topper     LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal);
390bf841acSMarina Yatsina 
400bf841acSMarina Yatsina   // This is the entry block.
410bf841acSMarina Yatsina   if (MBB->pred_empty()) {
420bf841acSMarina Yatsina     for (const auto &LI : MBB->liveins()) {
430bf841acSMarina Yatsina       for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) {
440bf841acSMarina Yatsina         // Treat function live-ins as if they were defined just before the first
450bf841acSMarina Yatsina         // instruction.  Usually, function arguments are set up immediately
460bf841acSMarina Yatsina         // before the call.
470bf841acSMarina Yatsina         LiveRegs[*Unit] = -1;
480bf841acSMarina Yatsina         MBBReachingDefs[MBBNumber][*Unit].push_back(LiveRegs[*Unit]);
490bf841acSMarina Yatsina       }
500bf841acSMarina Yatsina     }
51d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n");
520bf841acSMarina Yatsina     return;
530bf841acSMarina Yatsina   }
540bf841acSMarina Yatsina 
550bf841acSMarina Yatsina   // Try to coalesce live-out registers from predecessors.
560bf841acSMarina Yatsina   for (MachineBasicBlock *pred : MBB->predecessors()) {
57e4d63a49SMarina Yatsina     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
580bf841acSMarina Yatsina            "Should have pre-allocated MBBInfos for all MBBs");
590bf841acSMarina Yatsina     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
600bf841acSMarina Yatsina     // Incoming is null if this is a backedge from a BB
610bf841acSMarina Yatsina     // we haven't processed yet
620bf841acSMarina Yatsina     if (Incoming.empty())
630bf841acSMarina Yatsina       continue;
640bf841acSMarina Yatsina 
650bf841acSMarina Yatsina     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) {
660bf841acSMarina Yatsina       // Use the most recent predecessor def for each register.
670bf841acSMarina Yatsina       LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]);
680f110a88SCraig Topper       if ((LiveRegs[Unit] != ReachingDefDefaultVal))
690bf841acSMarina Yatsina         MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]);
700bf841acSMarina Yatsina     }
710bf841acSMarina Yatsina   }
720bf841acSMarina Yatsina 
73d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << printMBBReference(*MBB)
740bf841acSMarina Yatsina                     << (!TraversedMBB.IsDone ? ": incomplete\n"
750bf841acSMarina Yatsina                                              : ": all preds known\n"));
760bf841acSMarina Yatsina }
770bf841acSMarina Yatsina 
780bf841acSMarina Yatsina void ReachingDefAnalysis::leaveBasicBlock(
790bf841acSMarina Yatsina     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
800bf841acSMarina Yatsina   assert(!LiveRegs.empty() && "Must enter basic block first.");
81e4d63a49SMarina Yatsina   unsigned MBBNumber = TraversedMBB.MBB->getNumber();
820bf841acSMarina Yatsina   assert(MBBNumber < MBBOutRegsInfos.size() &&
830bf841acSMarina Yatsina          "Unexpected basic block number.");
840bf841acSMarina Yatsina   // Save register clearances at end of MBB - used by enterBasicBlock().
850bf841acSMarina Yatsina   MBBOutRegsInfos[MBBNumber] = LiveRegs;
860bf841acSMarina Yatsina 
870bf841acSMarina Yatsina   // While processing the basic block, we kept `Def` relative to the start
880bf841acSMarina Yatsina   // of the basic block for convenience. However, future use of this information
890bf841acSMarina Yatsina   // only cares about the clearance from the end of the block, so adjust
900bf841acSMarina Yatsina   // everything to be relative to the end of the basic block.
910bf841acSMarina Yatsina   for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber])
920bf841acSMarina Yatsina     OutLiveReg -= CurInstr;
930bf841acSMarina Yatsina   LiveRegs.clear();
940bf841acSMarina Yatsina }
950bf841acSMarina Yatsina 
960bf841acSMarina Yatsina void ReachingDefAnalysis::processDefs(MachineInstr *MI) {
97801bf7ebSShiva Chen   assert(!MI->isDebugInstr() && "Won't process debug instructions");
980bf841acSMarina Yatsina 
99e4d63a49SMarina Yatsina   unsigned MBBNumber = MI->getParent()->getNumber();
1000bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
1010bf841acSMarina Yatsina          "Unexpected basic block number.");
1020bf841acSMarina Yatsina   const MCInstrDesc &MCID = MI->getDesc();
1030bf841acSMarina Yatsina   for (unsigned i = 0,
1040bf841acSMarina Yatsina                 e = MI->isVariadic() ? MI->getNumOperands() : MCID.getNumDefs();
1050bf841acSMarina Yatsina        i != e; ++i) {
1060bf841acSMarina Yatsina     MachineOperand &MO = MI->getOperand(i);
1070bf841acSMarina Yatsina     if (!MO.isReg() || !MO.getReg())
1080bf841acSMarina Yatsina       continue;
1090bf841acSMarina Yatsina     if (MO.isUse())
1100bf841acSMarina Yatsina       continue;
1110bf841acSMarina Yatsina     for (MCRegUnitIterator Unit(MO.getReg(), TRI); Unit.isValid(); ++Unit) {
1120bf841acSMarina Yatsina       // This instruction explicitly defines the current reg unit.
113d34e60caSNicola Zaghen       LLVM_DEBUG(dbgs() << printReg(MO.getReg(), TRI) << ":\t" << CurInstr
114d34e60caSNicola Zaghen                         << '\t' << *MI);
1150bf841acSMarina Yatsina 
1160bf841acSMarina Yatsina       // How many instructions since this reg unit was last written?
1170bf841acSMarina Yatsina       LiveRegs[*Unit] = CurInstr;
1180bf841acSMarina Yatsina       MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr);
1190bf841acSMarina Yatsina     }
1200bf841acSMarina Yatsina   }
1210bf841acSMarina Yatsina   InstIds[MI] = CurInstr;
1220bf841acSMarina Yatsina   ++CurInstr;
1230bf841acSMarina Yatsina }
1240bf841acSMarina Yatsina 
1250bf841acSMarina Yatsina void ReachingDefAnalysis::processBasicBlock(
1260bf841acSMarina Yatsina     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
1270bf841acSMarina Yatsina   enterBasicBlock(TraversedMBB);
1280bf841acSMarina Yatsina   for (MachineInstr &MI : *TraversedMBB.MBB) {
129801bf7ebSShiva Chen     if (!MI.isDebugInstr())
1300bf841acSMarina Yatsina       processDefs(&MI);
1310bf841acSMarina Yatsina   }
1320bf841acSMarina Yatsina   leaveBasicBlock(TraversedMBB);
1330bf841acSMarina Yatsina }
1340bf841acSMarina Yatsina 
1350bf841acSMarina Yatsina bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) {
1360bf841acSMarina Yatsina   MF = &mf;
1370bf841acSMarina Yatsina   TRI = MF->getSubtarget().getRegisterInfo();
1380bf841acSMarina Yatsina 
1390bf841acSMarina Yatsina   LiveRegs.clear();
1400bf841acSMarina Yatsina   NumRegUnits = TRI->getNumRegUnits();
1410bf841acSMarina Yatsina 
1420bf841acSMarina Yatsina   MBBReachingDefs.resize(mf.getNumBlockIDs());
1430bf841acSMarina Yatsina 
144d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n");
1450bf841acSMarina Yatsina 
1460bf841acSMarina Yatsina   // Initialize the MBBOutRegsInfos
1470bf841acSMarina Yatsina   MBBOutRegsInfos.resize(mf.getNumBlockIDs());
1480bf841acSMarina Yatsina 
1490bf841acSMarina Yatsina   // Traverse the basic blocks.
1500bf841acSMarina Yatsina   LoopTraversal Traversal;
1510bf841acSMarina Yatsina   LoopTraversal::TraversalOrder TraversedMBBOrder = Traversal.traverse(mf);
1520bf841acSMarina Yatsina   for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder) {
1530bf841acSMarina Yatsina     processBasicBlock(TraversedMBB);
1540bf841acSMarina Yatsina   }
1550bf841acSMarina Yatsina 
1560bf841acSMarina Yatsina   // Sorting all reaching defs found for a ceartin reg unit in a given BB.
1570bf841acSMarina Yatsina   for (MBBDefsInfo &MBBDefs : MBBReachingDefs) {
1580bf841acSMarina Yatsina     for (MBBRegUnitDefs &RegUnitDefs : MBBDefs)
1590cac726aSFangrui Song       llvm::sort(RegUnitDefs);
1600bf841acSMarina Yatsina   }
1610bf841acSMarina Yatsina 
1620bf841acSMarina Yatsina   return false;
1630bf841acSMarina Yatsina }
1640bf841acSMarina Yatsina 
1650bf841acSMarina Yatsina void ReachingDefAnalysis::releaseMemory() {
1660bf841acSMarina Yatsina   // Clear the internal vectors.
1670bf841acSMarina Yatsina   MBBOutRegsInfos.clear();
1680bf841acSMarina Yatsina   MBBReachingDefs.clear();
1690bf841acSMarina Yatsina   InstIds.clear();
1700bf841acSMarina Yatsina }
1710bf841acSMarina Yatsina 
1720d1468dbSSam Parker int ReachingDefAnalysis::getReachingDef(MachineInstr *MI, int PhysReg) const {
1730bf841acSMarina Yatsina   assert(InstIds.count(MI) && "Unexpected machine instuction.");
1740d1468dbSSam Parker   int InstId = InstIds.lookup(MI);
1750f110a88SCraig Topper   int DefRes = ReachingDefDefaultVal;
176e4d63a49SMarina Yatsina   unsigned MBBNumber = MI->getParent()->getNumber();
1770bf841acSMarina Yatsina   assert(MBBNumber < MBBReachingDefs.size() &&
1780bf841acSMarina Yatsina          "Unexpected basic block number.");
1790f110a88SCraig Topper   int LatestDef = ReachingDefDefaultVal;
1800bf841acSMarina Yatsina   for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) {
1810bf841acSMarina Yatsina     for (int Def : MBBReachingDefs[MBBNumber][*Unit]) {
1820bf841acSMarina Yatsina       if (Def >= InstId)
1830bf841acSMarina Yatsina         break;
1840bf841acSMarina Yatsina       DefRes = Def;
1850bf841acSMarina Yatsina     }
1860bf841acSMarina Yatsina     LatestDef = std::max(LatestDef, DefRes);
1870bf841acSMarina Yatsina   }
1880bf841acSMarina Yatsina   return LatestDef;
1890bf841acSMarina Yatsina }
1900bf841acSMarina Yatsina 
1910d1468dbSSam Parker MachineInstr* ReachingDefAnalysis::getReachingMIDef(MachineInstr *MI,
1920d1468dbSSam Parker                                                     int PhysReg) const {
193cced971fSSam Parker   return getInstFromId(MI->getParent(), getReachingDef(MI, PhysReg));
194cced971fSSam Parker }
195cced971fSSam Parker 
19628166816SSam Parker bool ReachingDefAnalysis::hasSameReachingDef(MachineInstr *A, MachineInstr *B,
1970d1468dbSSam Parker                                              int PhysReg) const {
19828166816SSam Parker   MachineBasicBlock *ParentA = A->getParent();
19928166816SSam Parker   MachineBasicBlock *ParentB = B->getParent();
20028166816SSam Parker   if (ParentA != ParentB)
20128166816SSam Parker     return false;
20228166816SSam Parker 
20328166816SSam Parker   return getReachingDef(A, PhysReg) == getReachingDef(B, PhysReg);
20428166816SSam Parker }
20528166816SSam Parker 
206cced971fSSam Parker MachineInstr *ReachingDefAnalysis::getInstFromId(MachineBasicBlock *MBB,
2070d1468dbSSam Parker                                                  int InstId) const {
20828166816SSam Parker   assert(static_cast<size_t>(MBB->getNumber()) < MBBReachingDefs.size() &&
209cced971fSSam Parker          "Unexpected basic block number.");
210cced971fSSam Parker   assert(InstId < static_cast<int>(MBB->size()) &&
211cced971fSSam Parker          "Unexpected instruction id.");
212cced971fSSam Parker 
213cced971fSSam Parker   if (InstId < 0)
214cced971fSSam Parker     return nullptr;
215cced971fSSam Parker 
216cced971fSSam Parker   for (auto &MI : *MBB) {
2170d1468dbSSam Parker     if (InstIds.count(&MI) && InstIds.lookup(&MI) == InstId)
218cced971fSSam Parker       return &MI;
219cced971fSSam Parker   }
220cced971fSSam Parker   return nullptr;
221cced971fSSam Parker }
222cced971fSSam Parker 
2230d1468dbSSam Parker int
2240d1468dbSSam Parker ReachingDefAnalysis::getClearance(MachineInstr *MI, MCPhysReg PhysReg) const {
2250bf841acSMarina Yatsina   assert(InstIds.count(MI) && "Unexpected machine instuction.");
2260d1468dbSSam Parker   return InstIds.lookup(MI) - getReachingDef(MI, PhysReg);
2270bf841acSMarina Yatsina }
228cced971fSSam Parker 
22928166816SSam Parker void ReachingDefAnalysis::getReachingLocalUses(MachineInstr *Def, int PhysReg,
2300d1468dbSSam Parker     SmallPtrSetImpl<MachineInstr*> &Uses) const {
23128166816SSam Parker   MachineBasicBlock *MBB = Def->getParent();
23228166816SSam Parker   MachineBasicBlock::iterator MI = MachineBasicBlock::iterator(Def);
23328166816SSam Parker   while (++MI != MBB->end()) {
234*05532575SSam Parker     if (MI->isDebugInstr())
235*05532575SSam Parker       continue;
236*05532575SSam Parker 
23728166816SSam Parker     // If/when we find a new reaching def, we know that there's no more uses
23828166816SSam Parker     // of 'Def'.
23928166816SSam Parker     if (getReachingMIDef(&*MI, PhysReg) != Def)
24028166816SSam Parker       return;
24128166816SSam Parker 
242acbc9aedSSam Parker     for (auto &MO : MI->operands()) {
243acbc9aedSSam Parker       if (!MO.isReg() || !MO.isUse() || MO.getReg() != PhysReg)
244acbc9aedSSam Parker         continue;
245acbc9aedSSam Parker 
24642350cd8SSam Parker       Uses.insert(&*MI);
24728166816SSam Parker       if (MO.isKill())
24828166816SSam Parker         return;
24928166816SSam Parker     }
25028166816SSam Parker   }
25128166816SSam Parker }
25228166816SSam Parker 
2530d1468dbSSam Parker bool
2540d1468dbSSam Parker ReachingDefAnalysis::getLiveInUses(MachineBasicBlock *MBB, int PhysReg,
2550d1468dbSSam Parker                                    SmallPtrSetImpl<MachineInstr*> &Uses) const {
25642350cd8SSam Parker   for (auto &MI : *MBB) {
257*05532575SSam Parker     if (MI.isDebugInstr())
258*05532575SSam Parker       continue;
25942350cd8SSam Parker     for (auto &MO : MI.operands()) {
26042350cd8SSam Parker       if (!MO.isReg() || !MO.isUse() || MO.getReg() != PhysReg)
26142350cd8SSam Parker         continue;
26242350cd8SSam Parker       if (getReachingDef(&MI, PhysReg) >= 0)
26342350cd8SSam Parker         return false;
26442350cd8SSam Parker       Uses.insert(&MI);
26542350cd8SSam Parker     }
26642350cd8SSam Parker   }
26742350cd8SSam Parker   return isReachingDefLiveOut(&MBB->back(), PhysReg);
26842350cd8SSam Parker }
26942350cd8SSam Parker 
2700d1468dbSSam Parker void
2710d1468dbSSam Parker ReachingDefAnalysis::getGlobalUses(MachineInstr *MI, int PhysReg,
2720d1468dbSSam Parker                                    SmallPtrSetImpl<MachineInstr*> &Uses) const {
27342350cd8SSam Parker   MachineBasicBlock *MBB = MI->getParent();
27442350cd8SSam Parker 
27542350cd8SSam Parker   // Collect the uses that each def touches within the block.
27642350cd8SSam Parker   getReachingLocalUses(MI, PhysReg, Uses);
27742350cd8SSam Parker 
27842350cd8SSam Parker   // Handle live-out values.
27942350cd8SSam Parker   if (auto *LiveOut = getLocalLiveOutMIDef(MI->getParent(), PhysReg)) {
28042350cd8SSam Parker     if (LiveOut != MI)
28142350cd8SSam Parker       return;
28242350cd8SSam Parker 
28342350cd8SSam Parker     SmallVector<MachineBasicBlock*, 4> ToVisit;
28442350cd8SSam Parker     ToVisit.insert(ToVisit.begin(), MBB->successors().begin(),
28542350cd8SSam Parker                    MBB->successors().end());
28642350cd8SSam Parker     SmallPtrSet<MachineBasicBlock*, 4>Visited;
28742350cd8SSam Parker     while (!ToVisit.empty()) {
28842350cd8SSam Parker       MachineBasicBlock *MBB = ToVisit.back();
28942350cd8SSam Parker       ToVisit.pop_back();
29042350cd8SSam Parker       if (Visited.count(MBB) || !MBB->isLiveIn(PhysReg))
29142350cd8SSam Parker         continue;
29242350cd8SSam Parker       if (getLiveInUses(MBB, PhysReg, Uses))
29342350cd8SSam Parker         ToVisit.insert(ToVisit.end(), MBB->successors().begin(),
29442350cd8SSam Parker                        MBB->successors().end());
29542350cd8SSam Parker       Visited.insert(MBB);
29642350cd8SSam Parker     }
29742350cd8SSam Parker   }
298cced971fSSam Parker }
299cced971fSSam Parker 
3000d1468dbSSam Parker bool ReachingDefAnalysis::isRegUsedAfter(MachineInstr *MI, int PhysReg) const {
301cced971fSSam Parker   MachineBasicBlock *MBB = MI->getParent();
302cced971fSSam Parker   LivePhysRegs LiveRegs(*TRI);
303cced971fSSam Parker   LiveRegs.addLiveOuts(*MBB);
304cced971fSSam Parker 
305cced971fSSam Parker   // Yes if the register is live out of the basic block.
306cced971fSSam Parker   if (LiveRegs.contains(PhysReg))
307cced971fSSam Parker     return true;
308cced971fSSam Parker 
309cced971fSSam Parker   // Walk backwards through the block to see if the register is live at some
310cced971fSSam Parker   // point.
311cced971fSSam Parker   for (auto Last = MBB->rbegin(), End = MBB->rend(); Last != End; ++Last) {
312cced971fSSam Parker     LiveRegs.stepBackward(*Last);
313cced971fSSam Parker     if (LiveRegs.contains(PhysReg))
3140d1468dbSSam Parker       return InstIds.lookup(&*Last) > InstIds.lookup(MI);
315cced971fSSam Parker   }
316cced971fSSam Parker   return false;
317cced971fSSam Parker }
318cced971fSSam Parker 
3190d1468dbSSam Parker bool
3200d1468dbSSam Parker ReachingDefAnalysis::isReachingDefLiveOut(MachineInstr *MI, int PhysReg) const {
321acbc9aedSSam Parker   MachineBasicBlock *MBB = MI->getParent();
322acbc9aedSSam Parker   LivePhysRegs LiveRegs(*TRI);
323acbc9aedSSam Parker   LiveRegs.addLiveOuts(*MBB);
324acbc9aedSSam Parker   if (!LiveRegs.contains(PhysReg))
325acbc9aedSSam Parker     return false;
326acbc9aedSSam Parker 
327acbc9aedSSam Parker   MachineInstr *Last = &MBB->back();
328acbc9aedSSam Parker   int Def = getReachingDef(MI, PhysReg);
329acbc9aedSSam Parker   if (getReachingDef(Last, PhysReg) != Def)
330acbc9aedSSam Parker     return false;
331acbc9aedSSam Parker 
332acbc9aedSSam Parker   // Finally check that the last instruction doesn't redefine the register.
333acbc9aedSSam Parker   for (auto &MO : Last->operands())
334acbc9aedSSam Parker     if (MO.isReg() && MO.isDef() && MO.getReg() == PhysReg)
335acbc9aedSSam Parker       return false;
336acbc9aedSSam Parker 
337acbc9aedSSam Parker   return true;
338acbc9aedSSam Parker }
339acbc9aedSSam Parker 
340acbc9aedSSam Parker MachineInstr* ReachingDefAnalysis::getLocalLiveOutMIDef(MachineBasicBlock *MBB,
3410d1468dbSSam Parker                                                         int PhysReg) const {
342acbc9aedSSam Parker   LivePhysRegs LiveRegs(*TRI);
343acbc9aedSSam Parker   LiveRegs.addLiveOuts(*MBB);
344acbc9aedSSam Parker   if (!LiveRegs.contains(PhysReg))
345acbc9aedSSam Parker     return nullptr;
346acbc9aedSSam Parker 
347acbc9aedSSam Parker   MachineInstr *Last = &MBB->back();
348acbc9aedSSam Parker   int Def = getReachingDef(Last, PhysReg);
349acbc9aedSSam Parker   for (auto &MO : Last->operands())
350acbc9aedSSam Parker     if (MO.isReg() && MO.isDef() && MO.getReg() == PhysReg)
351acbc9aedSSam Parker       return Last;
352acbc9aedSSam Parker 
353acbc9aedSSam Parker   return Def < 0 ? nullptr : getInstFromId(MBB, Def);
354acbc9aedSSam Parker }
355