1 //===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // Pass to verify generated machine code. The following is checked: 11 // 12 // Operand counts: All explicit operands must be present. 13 // 14 // Register classes: All physical and virtual register operands must be 15 // compatible with the register class required by the instruction descriptor. 16 // 17 // Register live intervals: Registers must be defined only once, and must be 18 // defined before use. 19 // 20 // The machine code verifier is enabled from LLVMTargetMachine.cpp with the 21 // command-line option -verify-machineinstrs, or by defining the environment 22 // variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive 23 // the verifier errors. 24 //===----------------------------------------------------------------------===// 25 26 #include "llvm/ADT/DenseSet.h" 27 #include "llvm/ADT/DepthFirstIterator.h" 28 #include "llvm/ADT/SetOperations.h" 29 #include "llvm/ADT/SmallVector.h" 30 #include "llvm/Analysis/EHPersonalities.h" 31 #include "llvm/CodeGen/LiveIntervalAnalysis.h" 32 #include "llvm/CodeGen/LiveStackAnalysis.h" 33 #include "llvm/CodeGen/LiveVariables.h" 34 #include "llvm/CodeGen/MachineFrameInfo.h" 35 #include "llvm/CodeGen/MachineFunctionPass.h" 36 #include "llvm/CodeGen/MachineMemOperand.h" 37 #include "llvm/CodeGen/MachineRegisterInfo.h" 38 #include "llvm/CodeGen/Passes.h" 39 #include "llvm/CodeGen/StackMaps.h" 40 #include "llvm/IR/BasicBlock.h" 41 #include "llvm/IR/InlineAsm.h" 42 #include "llvm/IR/Instructions.h" 43 #include "llvm/MC/MCAsmInfo.h" 44 #include "llvm/Support/Debug.h" 45 #include "llvm/Support/ErrorHandling.h" 46 #include "llvm/Support/FileSystem.h" 47 #include "llvm/Support/raw_ostream.h" 48 #include "llvm/Target/TargetInstrInfo.h" 49 #include "llvm/Target/TargetMachine.h" 50 #include "llvm/Target/TargetRegisterInfo.h" 51 #include "llvm/Target/TargetSubtargetInfo.h" 52 using namespace llvm; 53 54 namespace { 55 struct MachineVerifier { 56 57 MachineVerifier(Pass *pass, const char *b) : 58 PASS(pass), 59 Banner(b) 60 {} 61 62 unsigned verify(MachineFunction &MF); 63 64 Pass *const PASS; 65 const char *Banner; 66 const MachineFunction *MF; 67 const TargetMachine *TM; 68 const TargetInstrInfo *TII; 69 const TargetRegisterInfo *TRI; 70 const MachineRegisterInfo *MRI; 71 72 unsigned foundErrors; 73 74 // Avoid querying the MachineFunctionProperties for each operand. 75 bool isFunctionRegBankSelected; 76 bool isFunctionSelected; 77 78 typedef SmallVector<unsigned, 16> RegVector; 79 typedef SmallVector<const uint32_t*, 4> RegMaskVector; 80 typedef DenseSet<unsigned> RegSet; 81 typedef DenseMap<unsigned, const MachineInstr*> RegMap; 82 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet; 83 84 const MachineInstr *FirstTerminator; 85 BlockSet FunctionBlocks; 86 87 BitVector regsReserved; 88 RegSet regsLive; 89 RegVector regsDefined, regsDead, regsKilled; 90 RegMaskVector regMasks; 91 92 SlotIndex lastIndex; 93 94 // Add Reg and any sub-registers to RV 95 void addRegWithSubRegs(RegVector &RV, unsigned Reg) { 96 RV.push_back(Reg); 97 if (TargetRegisterInfo::isPhysicalRegister(Reg)) 98 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) 99 RV.push_back(*SubRegs); 100 } 101 102 struct BBInfo { 103 // Is this MBB reachable from the MF entry point? 104 bool reachable; 105 106 // Vregs that must be live in because they are used without being 107 // defined. Map value is the user. 108 RegMap vregsLiveIn; 109 110 // Regs killed in MBB. They may be defined again, and will then be in both 111 // regsKilled and regsLiveOut. 112 RegSet regsKilled; 113 114 // Regs defined in MBB and live out. Note that vregs passing through may 115 // be live out without being mentioned here. 116 RegSet regsLiveOut; 117 118 // Vregs that pass through MBB untouched. This set is disjoint from 119 // regsKilled and regsLiveOut. 120 RegSet vregsPassed; 121 122 // Vregs that must pass through MBB because they are needed by a successor 123 // block. This set is disjoint from regsLiveOut. 124 RegSet vregsRequired; 125 126 // Set versions of block's predecessor and successor lists. 127 BlockSet Preds, Succs; 128 129 BBInfo() : reachable(false) {} 130 131 // Add register to vregsPassed if it belongs there. Return true if 132 // anything changed. 133 bool addPassed(unsigned Reg) { 134 if (!TargetRegisterInfo::isVirtualRegister(Reg)) 135 return false; 136 if (regsKilled.count(Reg) || regsLiveOut.count(Reg)) 137 return false; 138 return vregsPassed.insert(Reg).second; 139 } 140 141 // Same for a full set. 142 bool addPassed(const RegSet &RS) { 143 bool changed = false; 144 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I) 145 if (addPassed(*I)) 146 changed = true; 147 return changed; 148 } 149 150 // Add register to vregsRequired if it belongs there. Return true if 151 // anything changed. 152 bool addRequired(unsigned Reg) { 153 if (!TargetRegisterInfo::isVirtualRegister(Reg)) 154 return false; 155 if (regsLiveOut.count(Reg)) 156 return false; 157 return vregsRequired.insert(Reg).second; 158 } 159 160 // Same for a full set. 161 bool addRequired(const RegSet &RS) { 162 bool changed = false; 163 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I) 164 if (addRequired(*I)) 165 changed = true; 166 return changed; 167 } 168 169 // Same for a full map. 170 bool addRequired(const RegMap &RM) { 171 bool changed = false; 172 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I) 173 if (addRequired(I->first)) 174 changed = true; 175 return changed; 176 } 177 178 // Live-out registers are either in regsLiveOut or vregsPassed. 179 bool isLiveOut(unsigned Reg) const { 180 return regsLiveOut.count(Reg) || vregsPassed.count(Reg); 181 } 182 }; 183 184 // Extra register info per MBB. 185 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap; 186 187 bool isReserved(unsigned Reg) { 188 return Reg < regsReserved.size() && regsReserved.test(Reg); 189 } 190 191 bool isAllocatable(unsigned Reg) const { 192 return Reg < TRI->getNumRegs() && TRI->isInAllocatableClass(Reg) && 193 !regsReserved.test(Reg); 194 } 195 196 // Analysis information if available 197 LiveVariables *LiveVars; 198 LiveIntervals *LiveInts; 199 LiveStacks *LiveStks; 200 SlotIndexes *Indexes; 201 202 void visitMachineFunctionBefore(); 203 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB); 204 void visitMachineBundleBefore(const MachineInstr *MI); 205 void visitMachineInstrBefore(const MachineInstr *MI); 206 void visitMachineOperand(const MachineOperand *MO, unsigned MONum); 207 void visitMachineInstrAfter(const MachineInstr *MI); 208 void visitMachineBundleAfter(const MachineInstr *MI); 209 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB); 210 void visitMachineFunctionAfter(); 211 212 void report(const char *msg, const MachineFunction *MF); 213 void report(const char *msg, const MachineBasicBlock *MBB); 214 void report(const char *msg, const MachineInstr *MI); 215 void report(const char *msg, const MachineOperand *MO, unsigned MONum); 216 217 void report_context(const LiveInterval &LI) const; 218 void report_context(const LiveRange &LR, unsigned VRegUnit, 219 LaneBitmask LaneMask) const; 220 void report_context(const LiveRange::Segment &S) const; 221 void report_context(const VNInfo &VNI) const; 222 void report_context(SlotIndex Pos) const; 223 void report_context_liverange(const LiveRange &LR) const; 224 void report_context_lanemask(LaneBitmask LaneMask) const; 225 void report_context_vreg(unsigned VReg) const; 226 void report_context_vreg_regunit(unsigned VRegOrRegUnit) const; 227 228 void verifyInlineAsm(const MachineInstr *MI); 229 230 void checkLiveness(const MachineOperand *MO, unsigned MONum); 231 void checkLivenessAtUse(const MachineOperand *MO, unsigned MONum, 232 SlotIndex UseIdx, const LiveRange &LR, unsigned Reg, 233 LaneBitmask LaneMask = LaneBitmask::getNone()); 234 void checkLivenessAtDef(const MachineOperand *MO, unsigned MONum, 235 SlotIndex DefIdx, const LiveRange &LR, unsigned Reg, 236 LaneBitmask LaneMask = LaneBitmask::getNone()); 237 238 void markReachable(const MachineBasicBlock *MBB); 239 void calcRegsPassed(); 240 void checkPHIOps(const MachineBasicBlock *MBB); 241 242 void calcRegsRequired(); 243 void verifyLiveVariables(); 244 void verifyLiveIntervals(); 245 void verifyLiveInterval(const LiveInterval&); 246 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned, 247 LaneBitmask); 248 void verifyLiveRangeSegment(const LiveRange&, 249 const LiveRange::const_iterator I, unsigned, 250 LaneBitmask); 251 void verifyLiveRange(const LiveRange&, unsigned, 252 LaneBitmask LaneMask = LaneBitmask::getNone()); 253 254 void verifyStackFrame(); 255 256 void verifySlotIndexes() const; 257 void verifyProperties(const MachineFunction &MF); 258 }; 259 260 struct MachineVerifierPass : public MachineFunctionPass { 261 static char ID; // Pass ID, replacement for typeid 262 const std::string Banner; 263 264 MachineVerifierPass(std::string banner = std::string()) 265 : MachineFunctionPass(ID), Banner(std::move(banner)) { 266 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry()); 267 } 268 269 void getAnalysisUsage(AnalysisUsage &AU) const override { 270 AU.setPreservesAll(); 271 MachineFunctionPass::getAnalysisUsage(AU); 272 } 273 274 bool runOnMachineFunction(MachineFunction &MF) override { 275 unsigned FoundErrors = MachineVerifier(this, Banner.c_str()).verify(MF); 276 if (FoundErrors) 277 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors."); 278 return false; 279 } 280 }; 281 282 } 283 284 char MachineVerifierPass::ID = 0; 285 INITIALIZE_PASS(MachineVerifierPass, "machineverifier", 286 "Verify generated machine code", false, false) 287 288 FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) { 289 return new MachineVerifierPass(Banner); 290 } 291 292 bool MachineFunction::verify(Pass *p, const char *Banner, bool AbortOnErrors) 293 const { 294 MachineFunction &MF = const_cast<MachineFunction&>(*this); 295 unsigned FoundErrors = MachineVerifier(p, Banner).verify(MF); 296 if (AbortOnErrors && FoundErrors) 297 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors."); 298 return FoundErrors == 0; 299 } 300 301 void MachineVerifier::verifySlotIndexes() const { 302 if (Indexes == nullptr) 303 return; 304 305 // Ensure the IdxMBB list is sorted by slot indexes. 306 SlotIndex Last; 307 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(), 308 E = Indexes->MBBIndexEnd(); I != E; ++I) { 309 assert(!Last.isValid() || I->first > Last); 310 Last = I->first; 311 } 312 } 313 314 void MachineVerifier::verifyProperties(const MachineFunction &MF) { 315 // If a pass has introduced virtual registers without clearing the 316 // NoVRegs property (or set it without allocating the vregs) 317 // then report an error. 318 if (MF.getProperties().hasProperty( 319 MachineFunctionProperties::Property::NoVRegs) && 320 MRI->getNumVirtRegs()) 321 report("Function has NoVRegs property but there are VReg operands", &MF); 322 } 323 324 unsigned MachineVerifier::verify(MachineFunction &MF) { 325 foundErrors = 0; 326 327 this->MF = &MF; 328 TM = &MF.getTarget(); 329 TII = MF.getSubtarget().getInstrInfo(); 330 TRI = MF.getSubtarget().getRegisterInfo(); 331 MRI = &MF.getRegInfo(); 332 333 isFunctionRegBankSelected = MF.getProperties().hasProperty( 334 MachineFunctionProperties::Property::RegBankSelected); 335 isFunctionSelected = MF.getProperties().hasProperty( 336 MachineFunctionProperties::Property::Selected); 337 338 LiveVars = nullptr; 339 LiveInts = nullptr; 340 LiveStks = nullptr; 341 Indexes = nullptr; 342 if (PASS) { 343 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>(); 344 // We don't want to verify LiveVariables if LiveIntervals is available. 345 if (!LiveInts) 346 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>(); 347 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>(); 348 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>(); 349 } 350 351 verifySlotIndexes(); 352 353 verifyProperties(MF); 354 355 visitMachineFunctionBefore(); 356 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end(); 357 MFI!=MFE; ++MFI) { 358 visitMachineBasicBlockBefore(&*MFI); 359 // Keep track of the current bundle header. 360 const MachineInstr *CurBundle = nullptr; 361 // Do we expect the next instruction to be part of the same bundle? 362 bool InBundle = false; 363 364 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(), 365 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) { 366 if (MBBI->getParent() != &*MFI) { 367 report("Bad instruction parent pointer", &*MFI); 368 errs() << "Instruction: " << *MBBI; 369 continue; 370 } 371 372 // Check for consistent bundle flags. 373 if (InBundle && !MBBI->isBundledWithPred()) 374 report("Missing BundledPred flag, " 375 "BundledSucc was set on predecessor", 376 &*MBBI); 377 if (!InBundle && MBBI->isBundledWithPred()) 378 report("BundledPred flag is set, " 379 "but BundledSucc not set on predecessor", 380 &*MBBI); 381 382 // Is this a bundle header? 383 if (!MBBI->isInsideBundle()) { 384 if (CurBundle) 385 visitMachineBundleAfter(CurBundle); 386 CurBundle = &*MBBI; 387 visitMachineBundleBefore(CurBundle); 388 } else if (!CurBundle) 389 report("No bundle header", &*MBBI); 390 visitMachineInstrBefore(&*MBBI); 391 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) { 392 const MachineInstr &MI = *MBBI; 393 const MachineOperand &Op = MI.getOperand(I); 394 if (Op.getParent() != &MI) { 395 // Make sure to use correct addOperand / RemoveOperand / ChangeTo 396 // functions when replacing operands of a MachineInstr. 397 report("Instruction has operand with wrong parent set", &MI); 398 } 399 400 visitMachineOperand(&Op, I); 401 } 402 403 visitMachineInstrAfter(&*MBBI); 404 405 // Was this the last bundled instruction? 406 InBundle = MBBI->isBundledWithSucc(); 407 } 408 if (CurBundle) 409 visitMachineBundleAfter(CurBundle); 410 if (InBundle) 411 report("BundledSucc flag set on last instruction in block", &MFI->back()); 412 visitMachineBasicBlockAfter(&*MFI); 413 } 414 visitMachineFunctionAfter(); 415 416 // Clean up. 417 regsLive.clear(); 418 regsDefined.clear(); 419 regsDead.clear(); 420 regsKilled.clear(); 421 regMasks.clear(); 422 MBBInfoMap.clear(); 423 424 return foundErrors; 425 } 426 427 void MachineVerifier::report(const char *msg, const MachineFunction *MF) { 428 assert(MF); 429 errs() << '\n'; 430 if (!foundErrors++) { 431 if (Banner) 432 errs() << "# " << Banner << '\n'; 433 if (LiveInts != nullptr) 434 LiveInts->print(errs()); 435 else 436 MF->print(errs(), Indexes); 437 } 438 errs() << "*** Bad machine code: " << msg << " ***\n" 439 << "- function: " << MF->getName() << "\n"; 440 } 441 442 void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) { 443 assert(MBB); 444 report(msg, MBB->getParent()); 445 errs() << "- basic block: BB#" << MBB->getNumber() 446 << ' ' << MBB->getName() 447 << " (" << (const void*)MBB << ')'; 448 if (Indexes) 449 errs() << " [" << Indexes->getMBBStartIdx(MBB) 450 << ';' << Indexes->getMBBEndIdx(MBB) << ')'; 451 errs() << '\n'; 452 } 453 454 void MachineVerifier::report(const char *msg, const MachineInstr *MI) { 455 assert(MI); 456 report(msg, MI->getParent()); 457 errs() << "- instruction: "; 458 if (Indexes && Indexes->hasIndex(*MI)) 459 errs() << Indexes->getInstructionIndex(*MI) << '\t'; 460 MI->print(errs(), /*SkipOpers=*/true); 461 errs() << '\n'; 462 } 463 464 void MachineVerifier::report(const char *msg, 465 const MachineOperand *MO, unsigned MONum) { 466 assert(MO); 467 report(msg, MO->getParent()); 468 errs() << "- operand " << MONum << ": "; 469 MO->print(errs(), TRI); 470 errs() << "\n"; 471 } 472 473 void MachineVerifier::report_context(SlotIndex Pos) const { 474 errs() << "- at: " << Pos << '\n'; 475 } 476 477 void MachineVerifier::report_context(const LiveInterval &LI) const { 478 errs() << "- interval: " << LI << '\n'; 479 } 480 481 void MachineVerifier::report_context(const LiveRange &LR, unsigned VRegUnit, 482 LaneBitmask LaneMask) const { 483 report_context_liverange(LR); 484 report_context_vreg_regunit(VRegUnit); 485 if (LaneMask.any()) 486 report_context_lanemask(LaneMask); 487 } 488 489 void MachineVerifier::report_context(const LiveRange::Segment &S) const { 490 errs() << "- segment: " << S << '\n'; 491 } 492 493 void MachineVerifier::report_context(const VNInfo &VNI) const { 494 errs() << "- ValNo: " << VNI.id << " (def " << VNI.def << ")\n"; 495 } 496 497 void MachineVerifier::report_context_liverange(const LiveRange &LR) const { 498 errs() << "- liverange: " << LR << '\n'; 499 } 500 501 void MachineVerifier::report_context_vreg(unsigned VReg) const { 502 errs() << "- v. register: " << PrintReg(VReg, TRI) << '\n'; 503 } 504 505 void MachineVerifier::report_context_vreg_regunit(unsigned VRegOrUnit) const { 506 if (TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) { 507 report_context_vreg(VRegOrUnit); 508 } else { 509 errs() << "- regunit: " << PrintRegUnit(VRegOrUnit, TRI) << '\n'; 510 } 511 } 512 513 void MachineVerifier::report_context_lanemask(LaneBitmask LaneMask) const { 514 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n'; 515 } 516 517 void MachineVerifier::markReachable(const MachineBasicBlock *MBB) { 518 BBInfo &MInfo = MBBInfoMap[MBB]; 519 if (!MInfo.reachable) { 520 MInfo.reachable = true; 521 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(), 522 SuE = MBB->succ_end(); SuI != SuE; ++SuI) 523 markReachable(*SuI); 524 } 525 } 526 527 void MachineVerifier::visitMachineFunctionBefore() { 528 lastIndex = SlotIndex(); 529 regsReserved = MRI->reservedRegsFrozen() ? MRI->getReservedRegs() 530 : TRI->getReservedRegs(*MF); 531 532 if (!MF->empty()) 533 markReachable(&MF->front()); 534 535 // Build a set of the basic blocks in the function. 536 FunctionBlocks.clear(); 537 for (const auto &MBB : *MF) { 538 FunctionBlocks.insert(&MBB); 539 BBInfo &MInfo = MBBInfoMap[&MBB]; 540 541 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end()); 542 if (MInfo.Preds.size() != MBB.pred_size()) 543 report("MBB has duplicate entries in its predecessor list.", &MBB); 544 545 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end()); 546 if (MInfo.Succs.size() != MBB.succ_size()) 547 report("MBB has duplicate entries in its successor list.", &MBB); 548 } 549 550 // Check that the register use lists are sane. 551 MRI->verifyUseLists(); 552 553 if (!MF->empty()) 554 verifyStackFrame(); 555 } 556 557 // Does iterator point to a and b as the first two elements? 558 static bool matchPair(MachineBasicBlock::const_succ_iterator i, 559 const MachineBasicBlock *a, const MachineBasicBlock *b) { 560 if (*i == a) 561 return *++i == b; 562 if (*i == b) 563 return *++i == a; 564 return false; 565 } 566 567 void 568 MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) { 569 FirstTerminator = nullptr; 570 571 if (!MF->getProperties().hasProperty( 572 MachineFunctionProperties::Property::NoPHIs) && MRI->tracksLiveness()) { 573 // If this block has allocatable physical registers live-in, check that 574 // it is an entry block or landing pad. 575 for (const auto &LI : MBB->liveins()) { 576 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() && 577 MBB->getIterator() != MBB->getParent()->begin()) { 578 report("MBB has allocatable live-in, but isn't entry or landing-pad.", MBB); 579 } 580 } 581 } 582 583 // Count the number of landing pad successors. 584 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs; 585 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(), 586 E = MBB->succ_end(); I != E; ++I) { 587 if ((*I)->isEHPad()) 588 LandingPadSuccs.insert(*I); 589 if (!FunctionBlocks.count(*I)) 590 report("MBB has successor that isn't part of the function.", MBB); 591 if (!MBBInfoMap[*I].Preds.count(MBB)) { 592 report("Inconsistent CFG", MBB); 593 errs() << "MBB is not in the predecessor list of the successor BB#" 594 << (*I)->getNumber() << ".\n"; 595 } 596 } 597 598 // Check the predecessor list. 599 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(), 600 E = MBB->pred_end(); I != E; ++I) { 601 if (!FunctionBlocks.count(*I)) 602 report("MBB has predecessor that isn't part of the function.", MBB); 603 if (!MBBInfoMap[*I].Succs.count(MBB)) { 604 report("Inconsistent CFG", MBB); 605 errs() << "MBB is not in the successor list of the predecessor BB#" 606 << (*I)->getNumber() << ".\n"; 607 } 608 } 609 610 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo(); 611 const BasicBlock *BB = MBB->getBasicBlock(); 612 const Function *Fn = MF->getFunction(); 613 if (LandingPadSuccs.size() > 1 && 614 !(AsmInfo && 615 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj && 616 BB && isa<SwitchInst>(BB->getTerminator())) && 617 !isFuncletEHPersonality(classifyEHPersonality(Fn->getPersonalityFn()))) 618 report("MBB has more than one landing pad successor", MBB); 619 620 // Call AnalyzeBranch. If it succeeds, there several more conditions to check. 621 MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 622 SmallVector<MachineOperand, 4> Cond; 623 if (!TII->analyzeBranch(*const_cast<MachineBasicBlock *>(MBB), TBB, FBB, 624 Cond)) { 625 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's 626 // check whether its answers match up with reality. 627 if (!TBB && !FBB) { 628 // Block falls through to its successor. 629 MachineFunction::const_iterator MBBI = MBB->getIterator(); 630 ++MBBI; 631 if (MBBI == MF->end()) { 632 // It's possible that the block legitimately ends with a noreturn 633 // call or an unreachable, in which case it won't actually fall 634 // out the bottom of the function. 635 } else if (MBB->succ_size() == LandingPadSuccs.size()) { 636 // It's possible that the block legitimately ends with a noreturn 637 // call or an unreachable, in which case it won't actuall fall 638 // out of the block. 639 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) { 640 report("MBB exits via unconditional fall-through but doesn't have " 641 "exactly one CFG successor!", MBB); 642 } else if (!MBB->isSuccessor(&*MBBI)) { 643 report("MBB exits via unconditional fall-through but its successor " 644 "differs from its CFG successor!", MBB); 645 } 646 if (!MBB->empty() && MBB->back().isBarrier() && 647 !TII->isPredicated(MBB->back())) { 648 report("MBB exits via unconditional fall-through but ends with a " 649 "barrier instruction!", MBB); 650 } 651 if (!Cond.empty()) { 652 report("MBB exits via unconditional fall-through but has a condition!", 653 MBB); 654 } 655 } else if (TBB && !FBB && Cond.empty()) { 656 // Block unconditionally branches somewhere. 657 // If the block has exactly one successor, that happens to be a 658 // landingpad, accept it as valid control flow. 659 if (MBB->succ_size() != 1+LandingPadSuccs.size() && 660 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 || 661 *MBB->succ_begin() != *LandingPadSuccs.begin())) { 662 report("MBB exits via unconditional branch but doesn't have " 663 "exactly one CFG successor!", MBB); 664 } else if (!MBB->isSuccessor(TBB)) { 665 report("MBB exits via unconditional branch but the CFG " 666 "successor doesn't match the actual successor!", MBB); 667 } 668 if (MBB->empty()) { 669 report("MBB exits via unconditional branch but doesn't contain " 670 "any instructions!", MBB); 671 } else if (!MBB->back().isBarrier()) { 672 report("MBB exits via unconditional branch but doesn't end with a " 673 "barrier instruction!", MBB); 674 } else if (!MBB->back().isTerminator()) { 675 report("MBB exits via unconditional branch but the branch isn't a " 676 "terminator instruction!", MBB); 677 } 678 } else if (TBB && !FBB && !Cond.empty()) { 679 // Block conditionally branches somewhere, otherwise falls through. 680 MachineFunction::const_iterator MBBI = MBB->getIterator(); 681 ++MBBI; 682 if (MBBI == MF->end()) { 683 report("MBB conditionally falls through out of function!", MBB); 684 } else if (MBB->succ_size() == 1) { 685 // A conditional branch with only one successor is weird, but allowed. 686 if (&*MBBI != TBB) 687 report("MBB exits via conditional branch/fall-through but only has " 688 "one CFG successor!", MBB); 689 else if (TBB != *MBB->succ_begin()) 690 report("MBB exits via conditional branch/fall-through but the CFG " 691 "successor don't match the actual successor!", MBB); 692 } else if (MBB->succ_size() != 2) { 693 report("MBB exits via conditional branch/fall-through but doesn't have " 694 "exactly two CFG successors!", MBB); 695 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) { 696 report("MBB exits via conditional branch/fall-through but the CFG " 697 "successors don't match the actual successors!", MBB); 698 } 699 if (MBB->empty()) { 700 report("MBB exits via conditional branch/fall-through but doesn't " 701 "contain any instructions!", MBB); 702 } else if (MBB->back().isBarrier()) { 703 report("MBB exits via conditional branch/fall-through but ends with a " 704 "barrier instruction!", MBB); 705 } else if (!MBB->back().isTerminator()) { 706 report("MBB exits via conditional branch/fall-through but the branch " 707 "isn't a terminator instruction!", MBB); 708 } 709 } else if (TBB && FBB) { 710 // Block conditionally branches somewhere, otherwise branches 711 // somewhere else. 712 if (MBB->succ_size() == 1) { 713 // A conditional branch with only one successor is weird, but allowed. 714 if (FBB != TBB) 715 report("MBB exits via conditional branch/branch through but only has " 716 "one CFG successor!", MBB); 717 else if (TBB != *MBB->succ_begin()) 718 report("MBB exits via conditional branch/branch through but the CFG " 719 "successor don't match the actual successor!", MBB); 720 } else if (MBB->succ_size() != 2) { 721 report("MBB exits via conditional branch/branch but doesn't have " 722 "exactly two CFG successors!", MBB); 723 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) { 724 report("MBB exits via conditional branch/branch but the CFG " 725 "successors don't match the actual successors!", MBB); 726 } 727 if (MBB->empty()) { 728 report("MBB exits via conditional branch/branch but doesn't " 729 "contain any instructions!", MBB); 730 } else if (!MBB->back().isBarrier()) { 731 report("MBB exits via conditional branch/branch but doesn't end with a " 732 "barrier instruction!", MBB); 733 } else if (!MBB->back().isTerminator()) { 734 report("MBB exits via conditional branch/branch but the branch " 735 "isn't a terminator instruction!", MBB); 736 } 737 if (Cond.empty()) { 738 report("MBB exits via conditinal branch/branch but there's no " 739 "condition!", MBB); 740 } 741 } else { 742 report("AnalyzeBranch returned invalid data!", MBB); 743 } 744 } 745 746 regsLive.clear(); 747 if (MRI->tracksLiveness()) { 748 for (const auto &LI : MBB->liveins()) { 749 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) { 750 report("MBB live-in list contains non-physical register", MBB); 751 continue; 752 } 753 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true); 754 SubRegs.isValid(); ++SubRegs) 755 regsLive.insert(*SubRegs); 756 } 757 } 758 759 const MachineFrameInfo &MFI = MF->getFrameInfo(); 760 BitVector PR = MFI.getPristineRegs(*MF); 761 for (unsigned I : PR.set_bits()) { 762 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true); 763 SubRegs.isValid(); ++SubRegs) 764 regsLive.insert(*SubRegs); 765 } 766 767 regsKilled.clear(); 768 regsDefined.clear(); 769 770 if (Indexes) 771 lastIndex = Indexes->getMBBStartIdx(MBB); 772 } 773 774 // This function gets called for all bundle headers, including normal 775 // stand-alone unbundled instructions. 776 void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) { 777 if (Indexes && Indexes->hasIndex(*MI)) { 778 SlotIndex idx = Indexes->getInstructionIndex(*MI); 779 if (!(idx > lastIndex)) { 780 report("Instruction index out of order", MI); 781 errs() << "Last instruction was at " << lastIndex << '\n'; 782 } 783 lastIndex = idx; 784 } 785 786 // Ensure non-terminators don't follow terminators. 787 // Ignore predicated terminators formed by if conversion. 788 // FIXME: If conversion shouldn't need to violate this rule. 789 if (MI->isTerminator() && !TII->isPredicated(*MI)) { 790 if (!FirstTerminator) 791 FirstTerminator = MI; 792 } else if (FirstTerminator) { 793 report("Non-terminator instruction after the first terminator", MI); 794 errs() << "First terminator was:\t" << *FirstTerminator; 795 } 796 } 797 798 // The operands on an INLINEASM instruction must follow a template. 799 // Verify that the flag operands make sense. 800 void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) { 801 // The first two operands on INLINEASM are the asm string and global flags. 802 if (MI->getNumOperands() < 2) { 803 report("Too few operands on inline asm", MI); 804 return; 805 } 806 if (!MI->getOperand(0).isSymbol()) 807 report("Asm string must be an external symbol", MI); 808 if (!MI->getOperand(1).isImm()) 809 report("Asm flags must be an immediate", MI); 810 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2, 811 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16, 812 // and Extra_IsConvergent = 32. 813 if (!isUInt<6>(MI->getOperand(1).getImm())) 814 report("Unknown asm flags", &MI->getOperand(1), 1); 815 816 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed"); 817 818 unsigned OpNo = InlineAsm::MIOp_FirstOperand; 819 unsigned NumOps; 820 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) { 821 const MachineOperand &MO = MI->getOperand(OpNo); 822 // There may be implicit ops after the fixed operands. 823 if (!MO.isImm()) 824 break; 825 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm()); 826 } 827 828 if (OpNo > MI->getNumOperands()) 829 report("Missing operands in last group", MI); 830 831 // An optional MDNode follows the groups. 832 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata()) 833 ++OpNo; 834 835 // All trailing operands must be implicit registers. 836 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) { 837 const MachineOperand &MO = MI->getOperand(OpNo); 838 if (!MO.isReg() || !MO.isImplicit()) 839 report("Expected implicit register after groups", &MO, OpNo); 840 } 841 } 842 843 void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) { 844 const MCInstrDesc &MCID = MI->getDesc(); 845 if (MI->getNumOperands() < MCID.getNumOperands()) { 846 report("Too few operands", MI); 847 errs() << MCID.getNumOperands() << " operands expected, but " 848 << MI->getNumOperands() << " given.\n"; 849 } 850 851 if (MI->isPHI() && MF->getProperties().hasProperty( 852 MachineFunctionProperties::Property::NoPHIs)) 853 report("Found PHI instruction with NoPHIs property set", MI); 854 855 // Check the tied operands. 856 if (MI->isInlineAsm()) 857 verifyInlineAsm(MI); 858 859 // Check the MachineMemOperands for basic consistency. 860 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(), 861 E = MI->memoperands_end(); I != E; ++I) { 862 if ((*I)->isLoad() && !MI->mayLoad()) 863 report("Missing mayLoad flag", MI); 864 if ((*I)->isStore() && !MI->mayStore()) 865 report("Missing mayStore flag", MI); 866 } 867 868 // Debug values must not have a slot index. 869 // Other instructions must have one, unless they are inside a bundle. 870 if (LiveInts) { 871 bool mapped = !LiveInts->isNotInMIMap(*MI); 872 if (MI->isDebugValue()) { 873 if (mapped) 874 report("Debug instruction has a slot index", MI); 875 } else if (MI->isInsideBundle()) { 876 if (mapped) 877 report("Instruction inside bundle has a slot index", MI); 878 } else { 879 if (!mapped) 880 report("Missing slot index", MI); 881 } 882 } 883 884 // Check types. 885 if (isPreISelGenericOpcode(MCID.getOpcode())) { 886 if (isFunctionSelected) 887 report("Unexpected generic instruction in a Selected function", MI); 888 889 // Generic instructions specify equality constraints between some 890 // of their operands. Make sure these are consistent. 891 SmallVector<LLT, 4> Types; 892 for (unsigned i = 0; i < MCID.getNumOperands(); ++i) { 893 if (!MCID.OpInfo[i].isGenericType()) 894 continue; 895 size_t TypeIdx = MCID.OpInfo[i].getGenericTypeIndex(); 896 Types.resize(std::max(TypeIdx + 1, Types.size())); 897 898 LLT OpTy = MRI->getType(MI->getOperand(i).getReg()); 899 if (Types[TypeIdx].isValid() && Types[TypeIdx] != OpTy) 900 report("type mismatch in generic instruction", MI); 901 Types[TypeIdx] = OpTy; 902 } 903 } 904 905 // Generic opcodes must not have physical register operands. 906 if (isPreISelGenericOpcode(MCID.getOpcode())) { 907 for (auto &Op : MI->operands()) { 908 if (Op.isReg() && TargetRegisterInfo::isPhysicalRegister(Op.getReg())) 909 report("Generic instruction cannot have physical register", MI); 910 } 911 } 912 913 StringRef ErrorInfo; 914 if (!TII->verifyInstruction(*MI, ErrorInfo)) 915 report(ErrorInfo.data(), MI); 916 917 // Verify properties of various specific instruction types 918 switch(MI->getOpcode()) { 919 default: 920 break; 921 case TargetOpcode::G_LOAD: 922 case TargetOpcode::G_STORE: 923 // Generic loads and stores must have a single MachineMemOperand 924 // describing that access. 925 if (!MI->hasOneMemOperand()) 926 report("Generic instruction accessing memory must have one mem operand", 927 MI); 928 break; 929 case TargetOpcode::G_PHI: { 930 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 931 if (!DstTy.isValid() || 932 !std::all_of(MI->operands_begin() + 1, MI->operands_end(), 933 [this, &DstTy](const MachineOperand &MO) { 934 if (!MO.isReg()) 935 return true; 936 LLT Ty = MRI->getType(MO.getReg()); 937 if (!Ty.isValid() || (Ty != DstTy)) 938 return false; 939 return true; 940 })) 941 report("Generic Instruction G_PHI has operands with incompatible/missing " 942 "types", 943 MI); 944 break; 945 } 946 case TargetOpcode::STATEPOINT: 947 if (!MI->getOperand(StatepointOpers::IDPos).isImm() || 948 !MI->getOperand(StatepointOpers::NBytesPos).isImm() || 949 !MI->getOperand(StatepointOpers::NCallArgsPos).isImm()) 950 report("meta operands to STATEPOINT not constant!", MI); 951 break; 952 953 auto VerifyStackMapConstant = [&](unsigned Offset) { 954 if (!MI->getOperand(Offset).isImm() || 955 MI->getOperand(Offset).getImm() != StackMaps::ConstantOp || 956 !MI->getOperand(Offset + 1).isImm()) 957 report("stack map constant to STATEPOINT not well formed!", MI); 958 }; 959 const unsigned VarStart = StatepointOpers(MI).getVarIdx(); 960 VerifyStackMapConstant(VarStart + StatepointOpers::CCOffset); 961 VerifyStackMapConstant(VarStart + StatepointOpers::FlagsOffset); 962 VerifyStackMapConstant(VarStart + StatepointOpers::NumDeoptOperandsOffset); 963 964 // TODO: verify we have properly encoded deopt arguments 965 }; 966 } 967 968 void 969 MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) { 970 const MachineInstr *MI = MO->getParent(); 971 const MCInstrDesc &MCID = MI->getDesc(); 972 unsigned NumDefs = MCID.getNumDefs(); 973 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT) 974 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0; 975 976 // The first MCID.NumDefs operands must be explicit register defines 977 if (MONum < NumDefs) { 978 const MCOperandInfo &MCOI = MCID.OpInfo[MONum]; 979 if (!MO->isReg()) 980 report("Explicit definition must be a register", MO, MONum); 981 else if (!MO->isDef() && !MCOI.isOptionalDef()) 982 report("Explicit definition marked as use", MO, MONum); 983 else if (MO->isImplicit()) 984 report("Explicit definition marked as implicit", MO, MONum); 985 } else if (MONum < MCID.getNumOperands()) { 986 const MCOperandInfo &MCOI = MCID.OpInfo[MONum]; 987 // Don't check if it's the last operand in a variadic instruction. See, 988 // e.g., LDM_RET in the arm back end. 989 if (MO->isReg() && 990 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) { 991 if (MO->isDef() && !MCOI.isOptionalDef()) 992 report("Explicit operand marked as def", MO, MONum); 993 if (MO->isImplicit()) 994 report("Explicit operand marked as implicit", MO, MONum); 995 } 996 997 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO); 998 if (TiedTo != -1) { 999 if (!MO->isReg()) 1000 report("Tied use must be a register", MO, MONum); 1001 else if (!MO->isTied()) 1002 report("Operand should be tied", MO, MONum); 1003 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum)) 1004 report("Tied def doesn't match MCInstrDesc", MO, MONum); 1005 else if (TargetRegisterInfo::isPhysicalRegister(MO->getReg())) { 1006 const MachineOperand &MOTied = MI->getOperand(TiedTo); 1007 if (!MOTied.isReg()) 1008 report("Tied counterpart must be a register", &MOTied, TiedTo); 1009 else if (TargetRegisterInfo::isPhysicalRegister(MOTied.getReg()) && 1010 MO->getReg() != MOTied.getReg()) 1011 report("Tied physical registers must match.", &MOTied, TiedTo); 1012 } 1013 } else if (MO->isReg() && MO->isTied()) 1014 report("Explicit operand should not be tied", MO, MONum); 1015 } else { 1016 // ARM adds %reg0 operands to indicate predicates. We'll allow that. 1017 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg()) 1018 report("Extra explicit operand on non-variadic instruction", MO, MONum); 1019 } 1020 1021 switch (MO->getType()) { 1022 case MachineOperand::MO_Register: { 1023 const unsigned Reg = MO->getReg(); 1024 if (!Reg) 1025 return; 1026 if (MRI->tracksLiveness() && !MI->isDebugValue()) 1027 checkLiveness(MO, MONum); 1028 1029 // Verify the consistency of tied operands. 1030 if (MO->isTied()) { 1031 unsigned OtherIdx = MI->findTiedOperandIdx(MONum); 1032 const MachineOperand &OtherMO = MI->getOperand(OtherIdx); 1033 if (!OtherMO.isReg()) 1034 report("Must be tied to a register", MO, MONum); 1035 if (!OtherMO.isTied()) 1036 report("Missing tie flags on tied operand", MO, MONum); 1037 if (MI->findTiedOperandIdx(OtherIdx) != MONum) 1038 report("Inconsistent tie links", MO, MONum); 1039 if (MONum < MCID.getNumDefs()) { 1040 if (OtherIdx < MCID.getNumOperands()) { 1041 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO)) 1042 report("Explicit def tied to explicit use without tie constraint", 1043 MO, MONum); 1044 } else { 1045 if (!OtherMO.isImplicit()) 1046 report("Explicit def should be tied to implicit use", MO, MONum); 1047 } 1048 } 1049 } 1050 1051 // Verify two-address constraints after leaving SSA form. 1052 unsigned DefIdx; 1053 if (!MRI->isSSA() && MO->isUse() && 1054 MI->isRegTiedToDefOperand(MONum, &DefIdx) && 1055 Reg != MI->getOperand(DefIdx).getReg()) 1056 report("Two-address instruction operands must be identical", MO, MONum); 1057 1058 // Check register classes. 1059 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) { 1060 unsigned SubIdx = MO->getSubReg(); 1061 1062 if (TargetRegisterInfo::isPhysicalRegister(Reg)) { 1063 if (SubIdx) { 1064 report("Illegal subregister index for physical register", MO, MONum); 1065 return; 1066 } 1067 if (const TargetRegisterClass *DRC = 1068 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1069 if (!DRC->contains(Reg)) { 1070 report("Illegal physical register for instruction", MO, MONum); 1071 errs() << TRI->getName(Reg) << " is not a " 1072 << TRI->getRegClassName(DRC) << " register.\n"; 1073 } 1074 } 1075 } else { 1076 // Virtual register. 1077 const TargetRegisterClass *RC = MRI->getRegClassOrNull(Reg); 1078 if (!RC) { 1079 // This is a generic virtual register. 1080 1081 // If we're post-Select, we can't have gvregs anymore. 1082 if (isFunctionSelected) { 1083 report("Generic virtual register invalid in a Selected function", 1084 MO, MONum); 1085 return; 1086 } 1087 1088 // The gvreg must have a type and it must not have a SubIdx. 1089 LLT Ty = MRI->getType(Reg); 1090 if (!Ty.isValid()) { 1091 report("Generic virtual register must have a valid type", MO, 1092 MONum); 1093 return; 1094 } 1095 1096 const RegisterBank *RegBank = MRI->getRegBankOrNull(Reg); 1097 1098 // If we're post-RegBankSelect, the gvreg must have a bank. 1099 if (!RegBank && isFunctionRegBankSelected) { 1100 report("Generic virtual register must have a bank in a " 1101 "RegBankSelected function", 1102 MO, MONum); 1103 return; 1104 } 1105 1106 // Make sure the register fits into its register bank if any. 1107 if (RegBank && Ty.isValid() && 1108 RegBank->getSize() < Ty.getSizeInBits()) { 1109 report("Register bank is too small for virtual register", MO, 1110 MONum); 1111 errs() << "Register bank " << RegBank->getName() << " too small(" 1112 << RegBank->getSize() << ") to fit " << Ty.getSizeInBits() 1113 << "-bits\n"; 1114 return; 1115 } 1116 if (SubIdx) { 1117 report("Generic virtual register does not subregister index", MO, 1118 MONum); 1119 return; 1120 } 1121 1122 // If this is a target specific instruction and this operand 1123 // has register class constraint, the virtual register must 1124 // comply to it. 1125 if (!isPreISelGenericOpcode(MCID.getOpcode()) && 1126 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1127 report("Virtual register does not match instruction constraint", MO, 1128 MONum); 1129 errs() << "Expect register class " 1130 << TRI->getRegClassName( 1131 TII->getRegClass(MCID, MONum, TRI, *MF)) 1132 << " but got nothing\n"; 1133 return; 1134 } 1135 1136 break; 1137 } 1138 if (SubIdx) { 1139 const TargetRegisterClass *SRC = 1140 TRI->getSubClassWithSubReg(RC, SubIdx); 1141 if (!SRC) { 1142 report("Invalid subregister index for virtual register", MO, MONum); 1143 errs() << "Register class " << TRI->getRegClassName(RC) 1144 << " does not support subreg index " << SubIdx << "\n"; 1145 return; 1146 } 1147 if (RC != SRC) { 1148 report("Invalid register class for subregister index", MO, MONum); 1149 errs() << "Register class " << TRI->getRegClassName(RC) 1150 << " does not fully support subreg index " << SubIdx << "\n"; 1151 return; 1152 } 1153 } 1154 if (const TargetRegisterClass *DRC = 1155 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1156 if (SubIdx) { 1157 const TargetRegisterClass *SuperRC = 1158 TRI->getLargestLegalSuperClass(RC, *MF); 1159 if (!SuperRC) { 1160 report("No largest legal super class exists.", MO, MONum); 1161 return; 1162 } 1163 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx); 1164 if (!DRC) { 1165 report("No matching super-reg register class.", MO, MONum); 1166 return; 1167 } 1168 } 1169 if (!RC->hasSuperClassEq(DRC)) { 1170 report("Illegal virtual register for instruction", MO, MONum); 1171 errs() << "Expected a " << TRI->getRegClassName(DRC) 1172 << " register, but got a " << TRI->getRegClassName(RC) 1173 << " register\n"; 1174 } 1175 } 1176 } 1177 } 1178 break; 1179 } 1180 1181 case MachineOperand::MO_RegisterMask: 1182 regMasks.push_back(MO->getRegMask()); 1183 break; 1184 1185 case MachineOperand::MO_MachineBasicBlock: 1186 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent())) 1187 report("PHI operand is not in the CFG", MO, MONum); 1188 break; 1189 1190 case MachineOperand::MO_FrameIndex: 1191 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) && 1192 LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1193 int FI = MO->getIndex(); 1194 LiveInterval &LI = LiveStks->getInterval(FI); 1195 SlotIndex Idx = LiveInts->getInstructionIndex(*MI); 1196 1197 bool stores = MI->mayStore(); 1198 bool loads = MI->mayLoad(); 1199 // For a memory-to-memory move, we need to check if the frame 1200 // index is used for storing or loading, by inspecting the 1201 // memory operands. 1202 if (stores && loads) { 1203 for (auto *MMO : MI->memoperands()) { 1204 const PseudoSourceValue *PSV = MMO->getPseudoValue(); 1205 if (PSV == nullptr) continue; 1206 const FixedStackPseudoSourceValue *Value = 1207 dyn_cast<FixedStackPseudoSourceValue>(PSV); 1208 if (Value == nullptr) continue; 1209 if (Value->getFrameIndex() != FI) continue; 1210 1211 if (MMO->isStore()) 1212 loads = false; 1213 else 1214 stores = false; 1215 break; 1216 } 1217 if (loads == stores) 1218 report("Missing fixed stack memoperand.", MI); 1219 } 1220 if (loads && !LI.liveAt(Idx.getRegSlot(true))) { 1221 report("Instruction loads from dead spill slot", MO, MONum); 1222 errs() << "Live stack: " << LI << '\n'; 1223 } 1224 if (stores && !LI.liveAt(Idx.getRegSlot())) { 1225 report("Instruction stores to dead spill slot", MO, MONum); 1226 errs() << "Live stack: " << LI << '\n'; 1227 } 1228 } 1229 break; 1230 1231 default: 1232 break; 1233 } 1234 } 1235 1236 void MachineVerifier::checkLivenessAtUse(const MachineOperand *MO, 1237 unsigned MONum, SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit, 1238 LaneBitmask LaneMask) { 1239 LiveQueryResult LRQ = LR.Query(UseIdx); 1240 // Check if we have a segment at the use, note however that we only need one 1241 // live subregister range, the others may be dead. 1242 if (!LRQ.valueIn() && LaneMask.none()) { 1243 report("No live segment at use", MO, MONum); 1244 report_context_liverange(LR); 1245 report_context_vreg_regunit(VRegOrUnit); 1246 report_context(UseIdx); 1247 } 1248 if (MO->isKill() && !LRQ.isKill()) { 1249 report("Live range continues after kill flag", MO, MONum); 1250 report_context_liverange(LR); 1251 report_context_vreg_regunit(VRegOrUnit); 1252 if (LaneMask.any()) 1253 report_context_lanemask(LaneMask); 1254 report_context(UseIdx); 1255 } 1256 } 1257 1258 void MachineVerifier::checkLivenessAtDef(const MachineOperand *MO, 1259 unsigned MONum, SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit, 1260 LaneBitmask LaneMask) { 1261 if (const VNInfo *VNI = LR.getVNInfoAt(DefIdx)) { 1262 assert(VNI && "NULL valno is not allowed"); 1263 if (VNI->def != DefIdx) { 1264 report("Inconsistent valno->def", MO, MONum); 1265 report_context_liverange(LR); 1266 report_context_vreg_regunit(VRegOrUnit); 1267 if (LaneMask.any()) 1268 report_context_lanemask(LaneMask); 1269 report_context(*VNI); 1270 report_context(DefIdx); 1271 } 1272 } else { 1273 report("No live segment at def", MO, MONum); 1274 report_context_liverange(LR); 1275 report_context_vreg_regunit(VRegOrUnit); 1276 if (LaneMask.any()) 1277 report_context_lanemask(LaneMask); 1278 report_context(DefIdx); 1279 } 1280 // Check that, if the dead def flag is present, LiveInts agree. 1281 if (MO->isDead()) { 1282 LiveQueryResult LRQ = LR.Query(DefIdx); 1283 if (!LRQ.isDeadDef()) { 1284 // In case of physregs we can have a non-dead definition on another 1285 // operand. 1286 bool otherDef = false; 1287 if (!TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) { 1288 const MachineInstr &MI = *MO->getParent(); 1289 for (const MachineOperand &MO : MI.operands()) { 1290 if (!MO.isReg() || !MO.isDef() || MO.isDead()) 1291 continue; 1292 unsigned Reg = MO.getReg(); 1293 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) { 1294 if (*Units == VRegOrUnit) { 1295 otherDef = true; 1296 break; 1297 } 1298 } 1299 } 1300 } 1301 1302 if (!otherDef) { 1303 report("Live range continues after dead def flag", MO, MONum); 1304 report_context_liverange(LR); 1305 report_context_vreg_regunit(VRegOrUnit); 1306 if (LaneMask.any()) 1307 report_context_lanemask(LaneMask); 1308 } 1309 } 1310 } 1311 } 1312 1313 void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) { 1314 const MachineInstr *MI = MO->getParent(); 1315 const unsigned Reg = MO->getReg(); 1316 1317 // Both use and def operands can read a register. 1318 if (MO->readsReg()) { 1319 if (MO->isKill()) 1320 addRegWithSubRegs(regsKilled, Reg); 1321 1322 // Check that LiveVars knows this kill. 1323 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) && 1324 MO->isKill()) { 1325 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg); 1326 if (!is_contained(VI.Kills, MI)) 1327 report("Kill missing from LiveVariables", MO, MONum); 1328 } 1329 1330 // Check LiveInts liveness and kill. 1331 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1332 SlotIndex UseIdx = LiveInts->getInstructionIndex(*MI); 1333 // Check the cached regunit intervals. 1334 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) { 1335 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) { 1336 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units)) 1337 checkLivenessAtUse(MO, MONum, UseIdx, *LR, *Units); 1338 } 1339 } 1340 1341 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1342 if (LiveInts->hasInterval(Reg)) { 1343 // This is a virtual register interval. 1344 const LiveInterval &LI = LiveInts->getInterval(Reg); 1345 checkLivenessAtUse(MO, MONum, UseIdx, LI, Reg); 1346 1347 if (LI.hasSubRanges() && !MO->isDef()) { 1348 unsigned SubRegIdx = MO->getSubReg(); 1349 LaneBitmask MOMask = SubRegIdx != 0 1350 ? TRI->getSubRegIndexLaneMask(SubRegIdx) 1351 : MRI->getMaxLaneMaskForVReg(Reg); 1352 LaneBitmask LiveInMask; 1353 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1354 if ((MOMask & SR.LaneMask).none()) 1355 continue; 1356 checkLivenessAtUse(MO, MONum, UseIdx, SR, Reg, SR.LaneMask); 1357 LiveQueryResult LRQ = SR.Query(UseIdx); 1358 if (LRQ.valueIn()) 1359 LiveInMask |= SR.LaneMask; 1360 } 1361 // At least parts of the register has to be live at the use. 1362 if ((LiveInMask & MOMask).none()) { 1363 report("No live subrange at use", MO, MONum); 1364 report_context(LI); 1365 report_context(UseIdx); 1366 } 1367 } 1368 } else { 1369 report("Virtual register has no live interval", MO, MONum); 1370 } 1371 } 1372 } 1373 1374 // Use of a dead register. 1375 if (!regsLive.count(Reg)) { 1376 if (TargetRegisterInfo::isPhysicalRegister(Reg)) { 1377 // Reserved registers may be used even when 'dead'. 1378 bool Bad = !isReserved(Reg); 1379 // We are fine if just any subregister has a defined value. 1380 if (Bad) { 1381 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); 1382 ++SubRegs) { 1383 if (regsLive.count(*SubRegs)) { 1384 Bad = false; 1385 break; 1386 } 1387 } 1388 } 1389 // If there is an additional implicit-use of a super register we stop 1390 // here. By definition we are fine if the super register is not 1391 // (completely) dead, if the complete super register is dead we will 1392 // get a report for its operand. 1393 if (Bad) { 1394 for (const MachineOperand &MOP : MI->uses()) { 1395 if (!MOP.isReg()) 1396 continue; 1397 if (!MOP.isImplicit()) 1398 continue; 1399 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid(); 1400 ++SubRegs) { 1401 if (*SubRegs == Reg) { 1402 Bad = false; 1403 break; 1404 } 1405 } 1406 } 1407 } 1408 if (Bad) 1409 report("Using an undefined physical register", MO, MONum); 1410 } else if (MRI->def_empty(Reg)) { 1411 report("Reading virtual register without a def", MO, MONum); 1412 } else { 1413 BBInfo &MInfo = MBBInfoMap[MI->getParent()]; 1414 // We don't know which virtual registers are live in, so only complain 1415 // if vreg was killed in this MBB. Otherwise keep track of vregs that 1416 // must be live in. PHI instructions are handled separately. 1417 if (MInfo.regsKilled.count(Reg)) 1418 report("Using a killed virtual register", MO, MONum); 1419 else if (!MI->isPHI()) 1420 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI)); 1421 } 1422 } 1423 } 1424 1425 if (MO->isDef()) { 1426 // Register defined. 1427 // TODO: verify that earlyclobber ops are not used. 1428 if (MO->isDead()) 1429 addRegWithSubRegs(regsDead, Reg); 1430 else 1431 addRegWithSubRegs(regsDefined, Reg); 1432 1433 // Verify SSA form. 1434 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) && 1435 std::next(MRI->def_begin(Reg)) != MRI->def_end()) 1436 report("Multiple virtual register defs in SSA form", MO, MONum); 1437 1438 // Check LiveInts for a live segment, but only for virtual registers. 1439 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1440 SlotIndex DefIdx = LiveInts->getInstructionIndex(*MI); 1441 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber()); 1442 1443 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1444 if (LiveInts->hasInterval(Reg)) { 1445 const LiveInterval &LI = LiveInts->getInterval(Reg); 1446 checkLivenessAtDef(MO, MONum, DefIdx, LI, Reg); 1447 1448 if (LI.hasSubRanges()) { 1449 unsigned SubRegIdx = MO->getSubReg(); 1450 LaneBitmask MOMask = SubRegIdx != 0 1451 ? TRI->getSubRegIndexLaneMask(SubRegIdx) 1452 : MRI->getMaxLaneMaskForVReg(Reg); 1453 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1454 if ((SR.LaneMask & MOMask).none()) 1455 continue; 1456 checkLivenessAtDef(MO, MONum, DefIdx, SR, Reg, SR.LaneMask); 1457 } 1458 } 1459 } else { 1460 report("Virtual register has no Live interval", MO, MONum); 1461 } 1462 } 1463 } 1464 } 1465 } 1466 1467 void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) { 1468 } 1469 1470 // This function gets called after visiting all instructions in a bundle. The 1471 // argument points to the bundle header. 1472 // Normal stand-alone instructions are also considered 'bundles', and this 1473 // function is called for all of them. 1474 void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) { 1475 BBInfo &MInfo = MBBInfoMap[MI->getParent()]; 1476 set_union(MInfo.regsKilled, regsKilled); 1477 set_subtract(regsLive, regsKilled); regsKilled.clear(); 1478 // Kill any masked registers. 1479 while (!regMasks.empty()) { 1480 const uint32_t *Mask = regMasks.pop_back_val(); 1481 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I) 1482 if (TargetRegisterInfo::isPhysicalRegister(*I) && 1483 MachineOperand::clobbersPhysReg(Mask, *I)) 1484 regsDead.push_back(*I); 1485 } 1486 set_subtract(regsLive, regsDead); regsDead.clear(); 1487 set_union(regsLive, regsDefined); regsDefined.clear(); 1488 } 1489 1490 void 1491 MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) { 1492 MBBInfoMap[MBB].regsLiveOut = regsLive; 1493 regsLive.clear(); 1494 1495 if (Indexes) { 1496 SlotIndex stop = Indexes->getMBBEndIdx(MBB); 1497 if (!(stop > lastIndex)) { 1498 report("Block ends before last instruction index", MBB); 1499 errs() << "Block ends at " << stop 1500 << " last instruction was at " << lastIndex << '\n'; 1501 } 1502 lastIndex = stop; 1503 } 1504 } 1505 1506 // Calculate the largest possible vregsPassed sets. These are the registers that 1507 // can pass through an MBB live, but may not be live every time. It is assumed 1508 // that all vregsPassed sets are empty before the call. 1509 void MachineVerifier::calcRegsPassed() { 1510 // First push live-out regs to successors' vregsPassed. Remember the MBBs that 1511 // have any vregsPassed. 1512 SmallPtrSet<const MachineBasicBlock*, 8> todo; 1513 for (const auto &MBB : *MF) { 1514 BBInfo &MInfo = MBBInfoMap[&MBB]; 1515 if (!MInfo.reachable) 1516 continue; 1517 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(), 1518 SuE = MBB.succ_end(); SuI != SuE; ++SuI) { 1519 BBInfo &SInfo = MBBInfoMap[*SuI]; 1520 if (SInfo.addPassed(MInfo.regsLiveOut)) 1521 todo.insert(*SuI); 1522 } 1523 } 1524 1525 // Iteratively push vregsPassed to successors. This will converge to the same 1526 // final state regardless of DenseSet iteration order. 1527 while (!todo.empty()) { 1528 const MachineBasicBlock *MBB = *todo.begin(); 1529 todo.erase(MBB); 1530 BBInfo &MInfo = MBBInfoMap[MBB]; 1531 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(), 1532 SuE = MBB->succ_end(); SuI != SuE; ++SuI) { 1533 if (*SuI == MBB) 1534 continue; 1535 BBInfo &SInfo = MBBInfoMap[*SuI]; 1536 if (SInfo.addPassed(MInfo.vregsPassed)) 1537 todo.insert(*SuI); 1538 } 1539 } 1540 } 1541 1542 // Calculate the set of virtual registers that must be passed through each basic 1543 // block in order to satisfy the requirements of successor blocks. This is very 1544 // similar to calcRegsPassed, only backwards. 1545 void MachineVerifier::calcRegsRequired() { 1546 // First push live-in regs to predecessors' vregsRequired. 1547 SmallPtrSet<const MachineBasicBlock*, 8> todo; 1548 for (const auto &MBB : *MF) { 1549 BBInfo &MInfo = MBBInfoMap[&MBB]; 1550 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(), 1551 PrE = MBB.pred_end(); PrI != PrE; ++PrI) { 1552 BBInfo &PInfo = MBBInfoMap[*PrI]; 1553 if (PInfo.addRequired(MInfo.vregsLiveIn)) 1554 todo.insert(*PrI); 1555 } 1556 } 1557 1558 // Iteratively push vregsRequired to predecessors. This will converge to the 1559 // same final state regardless of DenseSet iteration order. 1560 while (!todo.empty()) { 1561 const MachineBasicBlock *MBB = *todo.begin(); 1562 todo.erase(MBB); 1563 BBInfo &MInfo = MBBInfoMap[MBB]; 1564 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(), 1565 PrE = MBB->pred_end(); PrI != PrE; ++PrI) { 1566 if (*PrI == MBB) 1567 continue; 1568 BBInfo &SInfo = MBBInfoMap[*PrI]; 1569 if (SInfo.addRequired(MInfo.vregsRequired)) 1570 todo.insert(*PrI); 1571 } 1572 } 1573 } 1574 1575 // Check PHI instructions at the beginning of MBB. It is assumed that 1576 // calcRegsPassed has been run so BBInfo::isLiveOut is valid. 1577 void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) { 1578 SmallPtrSet<const MachineBasicBlock*, 8> seen; 1579 for (const auto &BBI : *MBB) { 1580 if (!BBI.isPHI()) 1581 break; 1582 seen.clear(); 1583 1584 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) { 1585 unsigned Reg = BBI.getOperand(i).getReg(); 1586 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB(); 1587 if (!Pre->isSuccessor(MBB)) 1588 continue; 1589 seen.insert(Pre); 1590 BBInfo &PrInfo = MBBInfoMap[Pre]; 1591 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg)) 1592 report("PHI operand is not live-out from predecessor", 1593 &BBI.getOperand(i), i); 1594 } 1595 1596 // Did we see all predecessors? 1597 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(), 1598 PrE = MBB->pred_end(); PrI != PrE; ++PrI) { 1599 if (!seen.count(*PrI)) { 1600 report("Missing PHI operand", &BBI); 1601 errs() << "BB#" << (*PrI)->getNumber() 1602 << " is a predecessor according to the CFG.\n"; 1603 } 1604 } 1605 } 1606 } 1607 1608 void MachineVerifier::visitMachineFunctionAfter() { 1609 calcRegsPassed(); 1610 1611 for (const auto &MBB : *MF) { 1612 BBInfo &MInfo = MBBInfoMap[&MBB]; 1613 1614 // Skip unreachable MBBs. 1615 if (!MInfo.reachable) 1616 continue; 1617 1618 checkPHIOps(&MBB); 1619 } 1620 1621 // Now check liveness info if available 1622 calcRegsRequired(); 1623 1624 // Check for killed virtual registers that should be live out. 1625 for (const auto &MBB : *MF) { 1626 BBInfo &MInfo = MBBInfoMap[&MBB]; 1627 for (RegSet::iterator 1628 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E; 1629 ++I) 1630 if (MInfo.regsKilled.count(*I)) { 1631 report("Virtual register killed in block, but needed live out.", &MBB); 1632 errs() << "Virtual register " << PrintReg(*I) 1633 << " is used after the block.\n"; 1634 } 1635 } 1636 1637 if (!MF->empty()) { 1638 BBInfo &MInfo = MBBInfoMap[&MF->front()]; 1639 for (RegSet::iterator 1640 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E; 1641 ++I) { 1642 report("Virtual register defs don't dominate all uses.", MF); 1643 report_context_vreg(*I); 1644 } 1645 } 1646 1647 if (LiveVars) 1648 verifyLiveVariables(); 1649 if (LiveInts) 1650 verifyLiveIntervals(); 1651 } 1652 1653 void MachineVerifier::verifyLiveVariables() { 1654 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars"); 1655 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 1656 unsigned Reg = TargetRegisterInfo::index2VirtReg(i); 1657 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg); 1658 for (const auto &MBB : *MF) { 1659 BBInfo &MInfo = MBBInfoMap[&MBB]; 1660 1661 // Our vregsRequired should be identical to LiveVariables' AliveBlocks 1662 if (MInfo.vregsRequired.count(Reg)) { 1663 if (!VI.AliveBlocks.test(MBB.getNumber())) { 1664 report("LiveVariables: Block missing from AliveBlocks", &MBB); 1665 errs() << "Virtual register " << PrintReg(Reg) 1666 << " must be live through the block.\n"; 1667 } 1668 } else { 1669 if (VI.AliveBlocks.test(MBB.getNumber())) { 1670 report("LiveVariables: Block should not be in AliveBlocks", &MBB); 1671 errs() << "Virtual register " << PrintReg(Reg) 1672 << " is not needed live through the block.\n"; 1673 } 1674 } 1675 } 1676 } 1677 } 1678 1679 void MachineVerifier::verifyLiveIntervals() { 1680 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts"); 1681 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 1682 unsigned Reg = TargetRegisterInfo::index2VirtReg(i); 1683 1684 // Spilling and splitting may leave unused registers around. Skip them. 1685 if (MRI->reg_nodbg_empty(Reg)) 1686 continue; 1687 1688 if (!LiveInts->hasInterval(Reg)) { 1689 report("Missing live interval for virtual register", MF); 1690 errs() << PrintReg(Reg, TRI) << " still has defs or uses\n"; 1691 continue; 1692 } 1693 1694 const LiveInterval &LI = LiveInts->getInterval(Reg); 1695 assert(Reg == LI.reg && "Invalid reg to interval mapping"); 1696 verifyLiveInterval(LI); 1697 } 1698 1699 // Verify all the cached regunit intervals. 1700 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i) 1701 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i)) 1702 verifyLiveRange(*LR, i); 1703 } 1704 1705 void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR, 1706 const VNInfo *VNI, unsigned Reg, 1707 LaneBitmask LaneMask) { 1708 if (VNI->isUnused()) 1709 return; 1710 1711 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def); 1712 1713 if (!DefVNI) { 1714 report("Value not live at VNInfo def and not marked unused", MF); 1715 report_context(LR, Reg, LaneMask); 1716 report_context(*VNI); 1717 return; 1718 } 1719 1720 if (DefVNI != VNI) { 1721 report("Live segment at def has different VNInfo", MF); 1722 report_context(LR, Reg, LaneMask); 1723 report_context(*VNI); 1724 return; 1725 } 1726 1727 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def); 1728 if (!MBB) { 1729 report("Invalid VNInfo definition index", MF); 1730 report_context(LR, Reg, LaneMask); 1731 report_context(*VNI); 1732 return; 1733 } 1734 1735 if (VNI->isPHIDef()) { 1736 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) { 1737 report("PHIDef VNInfo is not defined at MBB start", MBB); 1738 report_context(LR, Reg, LaneMask); 1739 report_context(*VNI); 1740 } 1741 return; 1742 } 1743 1744 // Non-PHI def. 1745 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def); 1746 if (!MI) { 1747 report("No instruction at VNInfo def index", MBB); 1748 report_context(LR, Reg, LaneMask); 1749 report_context(*VNI); 1750 return; 1751 } 1752 1753 if (Reg != 0) { 1754 bool hasDef = false; 1755 bool isEarlyClobber = false; 1756 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) { 1757 if (!MOI->isReg() || !MOI->isDef()) 1758 continue; 1759 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1760 if (MOI->getReg() != Reg) 1761 continue; 1762 } else { 1763 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) || 1764 !TRI->hasRegUnit(MOI->getReg(), Reg)) 1765 continue; 1766 } 1767 if (LaneMask.any() && 1768 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask).none()) 1769 continue; 1770 hasDef = true; 1771 if (MOI->isEarlyClobber()) 1772 isEarlyClobber = true; 1773 } 1774 1775 if (!hasDef) { 1776 report("Defining instruction does not modify register", MI); 1777 report_context(LR, Reg, LaneMask); 1778 report_context(*VNI); 1779 } 1780 1781 // Early clobber defs begin at USE slots, but other defs must begin at 1782 // DEF slots. 1783 if (isEarlyClobber) { 1784 if (!VNI->def.isEarlyClobber()) { 1785 report("Early clobber def must be at an early-clobber slot", MBB); 1786 report_context(LR, Reg, LaneMask); 1787 report_context(*VNI); 1788 } 1789 } else if (!VNI->def.isRegister()) { 1790 report("Non-PHI, non-early clobber def must be at a register slot", MBB); 1791 report_context(LR, Reg, LaneMask); 1792 report_context(*VNI); 1793 } 1794 } 1795 } 1796 1797 void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR, 1798 const LiveRange::const_iterator I, 1799 unsigned Reg, LaneBitmask LaneMask) 1800 { 1801 const LiveRange::Segment &S = *I; 1802 const VNInfo *VNI = S.valno; 1803 assert(VNI && "Live segment has no valno"); 1804 1805 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) { 1806 report("Foreign valno in live segment", MF); 1807 report_context(LR, Reg, LaneMask); 1808 report_context(S); 1809 report_context(*VNI); 1810 } 1811 1812 if (VNI->isUnused()) { 1813 report("Live segment valno is marked unused", MF); 1814 report_context(LR, Reg, LaneMask); 1815 report_context(S); 1816 } 1817 1818 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start); 1819 if (!MBB) { 1820 report("Bad start of live segment, no basic block", MF); 1821 report_context(LR, Reg, LaneMask); 1822 report_context(S); 1823 return; 1824 } 1825 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB); 1826 if (S.start != MBBStartIdx && S.start != VNI->def) { 1827 report("Live segment must begin at MBB entry or valno def", MBB); 1828 report_context(LR, Reg, LaneMask); 1829 report_context(S); 1830 } 1831 1832 const MachineBasicBlock *EndMBB = 1833 LiveInts->getMBBFromIndex(S.end.getPrevSlot()); 1834 if (!EndMBB) { 1835 report("Bad end of live segment, no basic block", MF); 1836 report_context(LR, Reg, LaneMask); 1837 report_context(S); 1838 return; 1839 } 1840 1841 // No more checks for live-out segments. 1842 if (S.end == LiveInts->getMBBEndIdx(EndMBB)) 1843 return; 1844 1845 // RegUnit intervals are allowed dead phis. 1846 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() && 1847 S.start == VNI->def && S.end == VNI->def.getDeadSlot()) 1848 return; 1849 1850 // The live segment is ending inside EndMBB 1851 const MachineInstr *MI = 1852 LiveInts->getInstructionFromIndex(S.end.getPrevSlot()); 1853 if (!MI) { 1854 report("Live segment doesn't end at a valid instruction", EndMBB); 1855 report_context(LR, Reg, LaneMask); 1856 report_context(S); 1857 return; 1858 } 1859 1860 // The block slot must refer to a basic block boundary. 1861 if (S.end.isBlock()) { 1862 report("Live segment ends at B slot of an instruction", EndMBB); 1863 report_context(LR, Reg, LaneMask); 1864 report_context(S); 1865 } 1866 1867 if (S.end.isDead()) { 1868 // Segment ends on the dead slot. 1869 // That means there must be a dead def. 1870 if (!SlotIndex::isSameInstr(S.start, S.end)) { 1871 report("Live segment ending at dead slot spans instructions", EndMBB); 1872 report_context(LR, Reg, LaneMask); 1873 report_context(S); 1874 } 1875 } 1876 1877 // A live segment can only end at an early-clobber slot if it is being 1878 // redefined by an early-clobber def. 1879 if (S.end.isEarlyClobber()) { 1880 if (I+1 == LR.end() || (I+1)->start != S.end) { 1881 report("Live segment ending at early clobber slot must be " 1882 "redefined by an EC def in the same instruction", EndMBB); 1883 report_context(LR, Reg, LaneMask); 1884 report_context(S); 1885 } 1886 } 1887 1888 // The following checks only apply to virtual registers. Physreg liveness 1889 // is too weird to check. 1890 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1891 // A live segment can end with either a redefinition, a kill flag on a 1892 // use, or a dead flag on a def. 1893 bool hasRead = false; 1894 bool hasSubRegDef = false; 1895 bool hasDeadDef = false; 1896 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) { 1897 if (!MOI->isReg() || MOI->getReg() != Reg) 1898 continue; 1899 unsigned Sub = MOI->getSubReg(); 1900 LaneBitmask SLM = Sub != 0 ? TRI->getSubRegIndexLaneMask(Sub) 1901 : LaneBitmask::getAll(); 1902 if (MOI->isDef()) { 1903 if (Sub != 0) { 1904 hasSubRegDef = true; 1905 // An operand vreg0:sub0<def> reads vreg0:sub1..n. Invert the lane 1906 // mask for subregister defs. Read-undef defs will be handled by 1907 // readsReg below. 1908 SLM = ~SLM; 1909 } 1910 if (MOI->isDead()) 1911 hasDeadDef = true; 1912 } 1913 if (LaneMask.any() && (LaneMask & SLM).none()) 1914 continue; 1915 if (MOI->readsReg()) 1916 hasRead = true; 1917 } 1918 if (S.end.isDead()) { 1919 // Make sure that the corresponding machine operand for a "dead" live 1920 // range has the dead flag. We cannot perform this check for subregister 1921 // liveranges as partially dead values are allowed. 1922 if (LaneMask.none() && !hasDeadDef) { 1923 report("Instruction ending live segment on dead slot has no dead flag", 1924 MI); 1925 report_context(LR, Reg, LaneMask); 1926 report_context(S); 1927 } 1928 } else { 1929 if (!hasRead) { 1930 // When tracking subregister liveness, the main range must start new 1931 // values on partial register writes, even if there is no read. 1932 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask.any() || 1933 !hasSubRegDef) { 1934 report("Instruction ending live segment doesn't read the register", 1935 MI); 1936 report_context(LR, Reg, LaneMask); 1937 report_context(S); 1938 } 1939 } 1940 } 1941 } 1942 1943 // Now check all the basic blocks in this live segment. 1944 MachineFunction::const_iterator MFI = MBB->getIterator(); 1945 // Is this live segment the beginning of a non-PHIDef VN? 1946 if (S.start == VNI->def && !VNI->isPHIDef()) { 1947 // Not live-in to any blocks. 1948 if (MBB == EndMBB) 1949 return; 1950 // Skip this block. 1951 ++MFI; 1952 } 1953 for (;;) { 1954 assert(LiveInts->isLiveInToMBB(LR, &*MFI)); 1955 // We don't know how to track physregs into a landing pad. 1956 if (!TargetRegisterInfo::isVirtualRegister(Reg) && 1957 MFI->isEHPad()) { 1958 if (&*MFI == EndMBB) 1959 break; 1960 ++MFI; 1961 continue; 1962 } 1963 1964 // Is VNI a PHI-def in the current block? 1965 bool IsPHI = VNI->isPHIDef() && 1966 VNI->def == LiveInts->getMBBStartIdx(&*MFI); 1967 1968 // Check that VNI is live-out of all predecessors. 1969 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(), 1970 PE = MFI->pred_end(); PI != PE; ++PI) { 1971 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI); 1972 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd); 1973 1974 // All predecessors must have a live-out value. However for a phi 1975 // instruction with subregister intervals 1976 // only one of the subregisters (not necessarily the current one) needs to 1977 // be defined. 1978 if (!PVNI && (LaneMask.none() || !IsPHI) ) { 1979 report("Register not marked live out of predecessor", *PI); 1980 report_context(LR, Reg, LaneMask); 1981 report_context(*VNI); 1982 errs() << " live into BB#" << MFI->getNumber() 1983 << '@' << LiveInts->getMBBStartIdx(&*MFI) << ", not live before " 1984 << PEnd << '\n'; 1985 continue; 1986 } 1987 1988 // Only PHI-defs can take different predecessor values. 1989 if (!IsPHI && PVNI != VNI) { 1990 report("Different value live out of predecessor", *PI); 1991 report_context(LR, Reg, LaneMask); 1992 errs() << "Valno #" << PVNI->id << " live out of BB#" 1993 << (*PI)->getNumber() << '@' << PEnd << "\nValno #" << VNI->id 1994 << " live into BB#" << MFI->getNumber() << '@' 1995 << LiveInts->getMBBStartIdx(&*MFI) << '\n'; 1996 } 1997 } 1998 if (&*MFI == EndMBB) 1999 break; 2000 ++MFI; 2001 } 2002 } 2003 2004 void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg, 2005 LaneBitmask LaneMask) { 2006 for (const VNInfo *VNI : LR.valnos) 2007 verifyLiveRangeValue(LR, VNI, Reg, LaneMask); 2008 2009 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I) 2010 verifyLiveRangeSegment(LR, I, Reg, LaneMask); 2011 } 2012 2013 void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) { 2014 unsigned Reg = LI.reg; 2015 assert(TargetRegisterInfo::isVirtualRegister(Reg)); 2016 verifyLiveRange(LI, Reg); 2017 2018 LaneBitmask Mask; 2019 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg); 2020 for (const LiveInterval::SubRange &SR : LI.subranges()) { 2021 if ((Mask & SR.LaneMask).any()) { 2022 report("Lane masks of sub ranges overlap in live interval", MF); 2023 report_context(LI); 2024 } 2025 if ((SR.LaneMask & ~MaxMask).any()) { 2026 report("Subrange lanemask is invalid", MF); 2027 report_context(LI); 2028 } 2029 if (SR.empty()) { 2030 report("Subrange must not be empty", MF); 2031 report_context(SR, LI.reg, SR.LaneMask); 2032 } 2033 Mask |= SR.LaneMask; 2034 verifyLiveRange(SR, LI.reg, SR.LaneMask); 2035 if (!LI.covers(SR)) { 2036 report("A Subrange is not covered by the main range", MF); 2037 report_context(LI); 2038 } 2039 } 2040 2041 // Check the LI only has one connected component. 2042 ConnectedVNInfoEqClasses ConEQ(*LiveInts); 2043 unsigned NumComp = ConEQ.Classify(LI); 2044 if (NumComp > 1) { 2045 report("Multiple connected components in live interval", MF); 2046 report_context(LI); 2047 for (unsigned comp = 0; comp != NumComp; ++comp) { 2048 errs() << comp << ": valnos"; 2049 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), 2050 E = LI.vni_end(); I!=E; ++I) 2051 if (comp == ConEQ.getEqClass(*I)) 2052 errs() << ' ' << (*I)->id; 2053 errs() << '\n'; 2054 } 2055 } 2056 } 2057 2058 namespace { 2059 // FrameSetup and FrameDestroy can have zero adjustment, so using a single 2060 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the 2061 // value is zero. 2062 // We use a bool plus an integer to capture the stack state. 2063 struct StackStateOfBB { 2064 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false), 2065 ExitIsSetup(false) { } 2066 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) : 2067 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup), 2068 ExitIsSetup(ExitSetup) { } 2069 // Can be negative, which means we are setting up a frame. 2070 int EntryValue; 2071 int ExitValue; 2072 bool EntryIsSetup; 2073 bool ExitIsSetup; 2074 }; 2075 } 2076 2077 /// Make sure on every path through the CFG, a FrameSetup <n> is always followed 2078 /// by a FrameDestroy <n>, stack adjustments are identical on all 2079 /// CFG edges to a merge point, and frame is destroyed at end of a return block. 2080 void MachineVerifier::verifyStackFrame() { 2081 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode(); 2082 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode(); 2083 if (FrameSetupOpcode == ~0u && FrameDestroyOpcode == ~0u) 2084 return; 2085 2086 SmallVector<StackStateOfBB, 8> SPState; 2087 SPState.resize(MF->getNumBlockIDs()); 2088 df_iterator_default_set<const MachineBasicBlock*> Reachable; 2089 2090 // Visit the MBBs in DFS order. 2091 for (df_ext_iterator<const MachineFunction*, 2092 df_iterator_default_set<const MachineBasicBlock*> > 2093 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable); 2094 DFI != DFE; ++DFI) { 2095 const MachineBasicBlock *MBB = *DFI; 2096 2097 StackStateOfBB BBState; 2098 // Check the exit state of the DFS stack predecessor. 2099 if (DFI.getPathLength() >= 2) { 2100 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2); 2101 assert(Reachable.count(StackPred) && 2102 "DFS stack predecessor is already visited.\n"); 2103 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue; 2104 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup; 2105 BBState.ExitValue = BBState.EntryValue; 2106 BBState.ExitIsSetup = BBState.EntryIsSetup; 2107 } 2108 2109 // Update stack state by checking contents of MBB. 2110 for (const auto &I : *MBB) { 2111 if (I.getOpcode() == FrameSetupOpcode) { 2112 if (BBState.ExitIsSetup) 2113 report("FrameSetup is after another FrameSetup", &I); 2114 BBState.ExitValue -= TII->getFrameTotalSize(I); 2115 BBState.ExitIsSetup = true; 2116 } 2117 2118 if (I.getOpcode() == FrameDestroyOpcode) { 2119 int Size = TII->getFrameTotalSize(I); 2120 if (!BBState.ExitIsSetup) 2121 report("FrameDestroy is not after a FrameSetup", &I); 2122 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue : 2123 BBState.ExitValue; 2124 if (BBState.ExitIsSetup && AbsSPAdj != Size) { 2125 report("FrameDestroy <n> is after FrameSetup <m>", &I); 2126 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <" 2127 << AbsSPAdj << ">.\n"; 2128 } 2129 BBState.ExitValue += Size; 2130 BBState.ExitIsSetup = false; 2131 } 2132 } 2133 SPState[MBB->getNumber()] = BBState; 2134 2135 // Make sure the exit state of any predecessor is consistent with the entry 2136 // state. 2137 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(), 2138 E = MBB->pred_end(); I != E; ++I) { 2139 if (Reachable.count(*I) && 2140 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue || 2141 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) { 2142 report("The exit stack state of a predecessor is inconsistent.", MBB); 2143 errs() << "Predecessor BB#" << (*I)->getNumber() << " has exit state (" 2144 << SPState[(*I)->getNumber()].ExitValue << ", " 2145 << SPState[(*I)->getNumber()].ExitIsSetup 2146 << "), while BB#" << MBB->getNumber() << " has entry state (" 2147 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n"; 2148 } 2149 } 2150 2151 // Make sure the entry state of any successor is consistent with the exit 2152 // state. 2153 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(), 2154 E = MBB->succ_end(); I != E; ++I) { 2155 if (Reachable.count(*I) && 2156 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue || 2157 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) { 2158 report("The entry stack state of a successor is inconsistent.", MBB); 2159 errs() << "Successor BB#" << (*I)->getNumber() << " has entry state (" 2160 << SPState[(*I)->getNumber()].EntryValue << ", " 2161 << SPState[(*I)->getNumber()].EntryIsSetup 2162 << "), while BB#" << MBB->getNumber() << " has exit state (" 2163 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n"; 2164 } 2165 } 2166 2167 // Make sure a basic block with return ends with zero stack adjustment. 2168 if (!MBB->empty() && MBB->back().isReturn()) { 2169 if (BBState.ExitIsSetup) 2170 report("A return block ends with a FrameSetup.", MBB); 2171 if (BBState.ExitValue) 2172 report("A return block ends with a nonzero stack adjustment.", MBB); 2173 } 2174 } 2175 } 2176