1 //===- MachineVerifier.cpp - Machine Code Verifier ------------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // Pass to verify generated machine code. The following is checked: 10 // 11 // Operand counts: All explicit operands must be present. 12 // 13 // Register classes: All physical and virtual register operands must be 14 // compatible with the register class required by the instruction descriptor. 15 // 16 // Register live intervals: Registers must be defined only once, and must be 17 // defined before use. 18 // 19 // The machine code verifier is enabled from LLVMTargetMachine.cpp with the 20 // command-line option -verify-machineinstrs, or by defining the environment 21 // variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive 22 // the verifier errors. 23 //===----------------------------------------------------------------------===// 24 25 #include "LiveRangeCalc.h" 26 #include "llvm/ADT/BitVector.h" 27 #include "llvm/ADT/DenseMap.h" 28 #include "llvm/ADT/DenseSet.h" 29 #include "llvm/ADT/DepthFirstIterator.h" 30 #include "llvm/ADT/STLExtras.h" 31 #include "llvm/ADT/SetOperations.h" 32 #include "llvm/ADT/SmallPtrSet.h" 33 #include "llvm/ADT/SmallVector.h" 34 #include "llvm/ADT/StringRef.h" 35 #include "llvm/ADT/Twine.h" 36 #include "llvm/Analysis/EHPersonalities.h" 37 #include "llvm/CodeGen/GlobalISel/RegisterBank.h" 38 #include "llvm/CodeGen/LiveInterval.h" 39 #include "llvm/CodeGen/LiveIntervals.h" 40 #include "llvm/CodeGen/LiveStacks.h" 41 #include "llvm/CodeGen/LiveVariables.h" 42 #include "llvm/CodeGen/MachineBasicBlock.h" 43 #include "llvm/CodeGen/MachineFrameInfo.h" 44 #include "llvm/CodeGen/MachineFunction.h" 45 #include "llvm/CodeGen/MachineFunctionPass.h" 46 #include "llvm/CodeGen/MachineInstr.h" 47 #include "llvm/CodeGen/MachineInstrBundle.h" 48 #include "llvm/CodeGen/MachineMemOperand.h" 49 #include "llvm/CodeGen/MachineOperand.h" 50 #include "llvm/CodeGen/MachineRegisterInfo.h" 51 #include "llvm/CodeGen/PseudoSourceValue.h" 52 #include "llvm/CodeGen/SlotIndexes.h" 53 #include "llvm/CodeGen/StackMaps.h" 54 #include "llvm/CodeGen/TargetInstrInfo.h" 55 #include "llvm/CodeGen/TargetOpcodes.h" 56 #include "llvm/CodeGen/TargetRegisterInfo.h" 57 #include "llvm/CodeGen/TargetSubtargetInfo.h" 58 #include "llvm/IR/BasicBlock.h" 59 #include "llvm/IR/Function.h" 60 #include "llvm/IR/InlineAsm.h" 61 #include "llvm/IR/Instructions.h" 62 #include "llvm/MC/LaneBitmask.h" 63 #include "llvm/MC/MCAsmInfo.h" 64 #include "llvm/MC/MCInstrDesc.h" 65 #include "llvm/MC/MCRegisterInfo.h" 66 #include "llvm/MC/MCTargetOptions.h" 67 #include "llvm/Pass.h" 68 #include "llvm/Support/Casting.h" 69 #include "llvm/Support/ErrorHandling.h" 70 #include "llvm/Support/LowLevelTypeImpl.h" 71 #include "llvm/Support/MathExtras.h" 72 #include "llvm/Support/raw_ostream.h" 73 #include "llvm/Target/TargetMachine.h" 74 #include <algorithm> 75 #include <cassert> 76 #include <cstddef> 77 #include <cstdint> 78 #include <iterator> 79 #include <string> 80 #include <utility> 81 82 using namespace llvm; 83 84 namespace { 85 86 struct MachineVerifier { 87 MachineVerifier(Pass *pass, const char *b) : PASS(pass), Banner(b) {} 88 89 unsigned verify(MachineFunction &MF); 90 91 Pass *const PASS; 92 const char *Banner; 93 const MachineFunction *MF; 94 const TargetMachine *TM; 95 const TargetInstrInfo *TII; 96 const TargetRegisterInfo *TRI; 97 const MachineRegisterInfo *MRI; 98 99 unsigned foundErrors; 100 101 // Avoid querying the MachineFunctionProperties for each operand. 102 bool isFunctionRegBankSelected; 103 bool isFunctionSelected; 104 105 using RegVector = SmallVector<unsigned, 16>; 106 using RegMaskVector = SmallVector<const uint32_t *, 4>; 107 using RegSet = DenseSet<unsigned>; 108 using RegMap = DenseMap<unsigned, const MachineInstr *>; 109 using BlockSet = SmallPtrSet<const MachineBasicBlock *, 8>; 110 111 const MachineInstr *FirstNonPHI; 112 const MachineInstr *FirstTerminator; 113 BlockSet FunctionBlocks; 114 115 BitVector regsReserved; 116 RegSet regsLive; 117 RegVector regsDefined, regsDead, regsKilled; 118 RegMaskVector regMasks; 119 120 SlotIndex lastIndex; 121 122 // Add Reg and any sub-registers to RV 123 void addRegWithSubRegs(RegVector &RV, unsigned Reg) { 124 RV.push_back(Reg); 125 if (TargetRegisterInfo::isPhysicalRegister(Reg)) 126 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) 127 RV.push_back(*SubRegs); 128 } 129 130 struct BBInfo { 131 // Is this MBB reachable from the MF entry point? 132 bool reachable = false; 133 134 // Vregs that must be live in because they are used without being 135 // defined. Map value is the user. 136 RegMap vregsLiveIn; 137 138 // Regs killed in MBB. They may be defined again, and will then be in both 139 // regsKilled and regsLiveOut. 140 RegSet regsKilled; 141 142 // Regs defined in MBB and live out. Note that vregs passing through may 143 // be live out without being mentioned here. 144 RegSet regsLiveOut; 145 146 // Vregs that pass through MBB untouched. This set is disjoint from 147 // regsKilled and regsLiveOut. 148 RegSet vregsPassed; 149 150 // Vregs that must pass through MBB because they are needed by a successor 151 // block. This set is disjoint from regsLiveOut. 152 RegSet vregsRequired; 153 154 // Set versions of block's predecessor and successor lists. 155 BlockSet Preds, Succs; 156 157 BBInfo() = default; 158 159 // Add register to vregsPassed if it belongs there. Return true if 160 // anything changed. 161 bool addPassed(unsigned Reg) { 162 if (!TargetRegisterInfo::isVirtualRegister(Reg)) 163 return false; 164 if (regsKilled.count(Reg) || regsLiveOut.count(Reg)) 165 return false; 166 return vregsPassed.insert(Reg).second; 167 } 168 169 // Same for a full set. 170 bool addPassed(const RegSet &RS) { 171 bool changed = false; 172 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I) 173 if (addPassed(*I)) 174 changed = true; 175 return changed; 176 } 177 178 // Add register to vregsRequired if it belongs there. Return true if 179 // anything changed. 180 bool addRequired(unsigned Reg) { 181 if (!TargetRegisterInfo::isVirtualRegister(Reg)) 182 return false; 183 if (regsLiveOut.count(Reg)) 184 return false; 185 return vregsRequired.insert(Reg).second; 186 } 187 188 // Same for a full set. 189 bool addRequired(const RegSet &RS) { 190 bool changed = false; 191 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I) 192 if (addRequired(*I)) 193 changed = true; 194 return changed; 195 } 196 197 // Same for a full map. 198 bool addRequired(const RegMap &RM) { 199 bool changed = false; 200 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I) 201 if (addRequired(I->first)) 202 changed = true; 203 return changed; 204 } 205 206 // Live-out registers are either in regsLiveOut or vregsPassed. 207 bool isLiveOut(unsigned Reg) const { 208 return regsLiveOut.count(Reg) || vregsPassed.count(Reg); 209 } 210 }; 211 212 // Extra register info per MBB. 213 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap; 214 215 bool isReserved(unsigned Reg) { 216 return Reg < regsReserved.size() && regsReserved.test(Reg); 217 } 218 219 bool isAllocatable(unsigned Reg) const { 220 return Reg < TRI->getNumRegs() && TRI->isInAllocatableClass(Reg) && 221 !regsReserved.test(Reg); 222 } 223 224 // Analysis information if available 225 LiveVariables *LiveVars; 226 LiveIntervals *LiveInts; 227 LiveStacks *LiveStks; 228 SlotIndexes *Indexes; 229 230 void visitMachineFunctionBefore(); 231 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB); 232 void visitMachineBundleBefore(const MachineInstr *MI); 233 234 bool verifyVectorElementMatch(LLT Ty0, LLT Ty1, const MachineInstr *MI); 235 void verifyPreISelGenericInstruction(const MachineInstr *MI); 236 void visitMachineInstrBefore(const MachineInstr *MI); 237 void visitMachineOperand(const MachineOperand *MO, unsigned MONum); 238 void visitMachineInstrAfter(const MachineInstr *MI); 239 void visitMachineBundleAfter(const MachineInstr *MI); 240 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB); 241 void visitMachineFunctionAfter(); 242 243 void report(const char *msg, const MachineFunction *MF); 244 void report(const char *msg, const MachineBasicBlock *MBB); 245 void report(const char *msg, const MachineInstr *MI); 246 void report(const char *msg, const MachineOperand *MO, unsigned MONum, 247 LLT MOVRegType = LLT{}); 248 249 void report_context(const LiveInterval &LI) const; 250 void report_context(const LiveRange &LR, unsigned VRegUnit, 251 LaneBitmask LaneMask) const; 252 void report_context(const LiveRange::Segment &S) const; 253 void report_context(const VNInfo &VNI) const; 254 void report_context(SlotIndex Pos) const; 255 void report_context(MCPhysReg PhysReg) const; 256 void report_context_liverange(const LiveRange &LR) const; 257 void report_context_lanemask(LaneBitmask LaneMask) const; 258 void report_context_vreg(unsigned VReg) const; 259 void report_context_vreg_regunit(unsigned VRegOrUnit) const; 260 261 void verifyInlineAsm(const MachineInstr *MI); 262 263 void checkLiveness(const MachineOperand *MO, unsigned MONum); 264 void checkLivenessAtUse(const MachineOperand *MO, unsigned MONum, 265 SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit, 266 LaneBitmask LaneMask = LaneBitmask::getNone()); 267 void checkLivenessAtDef(const MachineOperand *MO, unsigned MONum, 268 SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit, 269 bool SubRangeCheck = false, 270 LaneBitmask LaneMask = LaneBitmask::getNone()); 271 272 void markReachable(const MachineBasicBlock *MBB); 273 void calcRegsPassed(); 274 void checkPHIOps(const MachineBasicBlock &MBB); 275 276 void calcRegsRequired(); 277 void verifyLiveVariables(); 278 void verifyLiveIntervals(); 279 void verifyLiveInterval(const LiveInterval&); 280 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned, 281 LaneBitmask); 282 void verifyLiveRangeSegment(const LiveRange&, 283 const LiveRange::const_iterator I, unsigned, 284 LaneBitmask); 285 void verifyLiveRange(const LiveRange&, unsigned, 286 LaneBitmask LaneMask = LaneBitmask::getNone()); 287 288 void verifyStackFrame(); 289 290 void verifySlotIndexes() const; 291 void verifyProperties(const MachineFunction &MF); 292 }; 293 294 struct MachineVerifierPass : public MachineFunctionPass { 295 static char ID; // Pass ID, replacement for typeid 296 297 const std::string Banner; 298 299 MachineVerifierPass(std::string banner = std::string()) 300 : MachineFunctionPass(ID), Banner(std::move(banner)) { 301 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry()); 302 } 303 304 void getAnalysisUsage(AnalysisUsage &AU) const override { 305 AU.setPreservesAll(); 306 MachineFunctionPass::getAnalysisUsage(AU); 307 } 308 309 bool runOnMachineFunction(MachineFunction &MF) override { 310 unsigned FoundErrors = MachineVerifier(this, Banner.c_str()).verify(MF); 311 if (FoundErrors) 312 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors."); 313 return false; 314 } 315 }; 316 317 } // end anonymous namespace 318 319 char MachineVerifierPass::ID = 0; 320 321 INITIALIZE_PASS(MachineVerifierPass, "machineverifier", 322 "Verify generated machine code", false, false) 323 324 FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) { 325 return new MachineVerifierPass(Banner); 326 } 327 328 bool MachineFunction::verify(Pass *p, const char *Banner, bool AbortOnErrors) 329 const { 330 MachineFunction &MF = const_cast<MachineFunction&>(*this); 331 unsigned FoundErrors = MachineVerifier(p, Banner).verify(MF); 332 if (AbortOnErrors && FoundErrors) 333 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors."); 334 return FoundErrors == 0; 335 } 336 337 void MachineVerifier::verifySlotIndexes() const { 338 if (Indexes == nullptr) 339 return; 340 341 // Ensure the IdxMBB list is sorted by slot indexes. 342 SlotIndex Last; 343 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(), 344 E = Indexes->MBBIndexEnd(); I != E; ++I) { 345 assert(!Last.isValid() || I->first > Last); 346 Last = I->first; 347 } 348 } 349 350 void MachineVerifier::verifyProperties(const MachineFunction &MF) { 351 // If a pass has introduced virtual registers without clearing the 352 // NoVRegs property (or set it without allocating the vregs) 353 // then report an error. 354 if (MF.getProperties().hasProperty( 355 MachineFunctionProperties::Property::NoVRegs) && 356 MRI->getNumVirtRegs()) 357 report("Function has NoVRegs property but there are VReg operands", &MF); 358 } 359 360 unsigned MachineVerifier::verify(MachineFunction &MF) { 361 foundErrors = 0; 362 363 this->MF = &MF; 364 TM = &MF.getTarget(); 365 TII = MF.getSubtarget().getInstrInfo(); 366 TRI = MF.getSubtarget().getRegisterInfo(); 367 MRI = &MF.getRegInfo(); 368 369 const bool isFunctionFailedISel = MF.getProperties().hasProperty( 370 MachineFunctionProperties::Property::FailedISel); 371 372 // If we're mid-GlobalISel and we already triggered the fallback path then 373 // it's expected that the MIR is somewhat broken but that's ok since we'll 374 // reset it and clear the FailedISel attribute in ResetMachineFunctions. 375 if (isFunctionFailedISel) 376 return foundErrors; 377 378 isFunctionRegBankSelected = 379 !isFunctionFailedISel && 380 MF.getProperties().hasProperty( 381 MachineFunctionProperties::Property::RegBankSelected); 382 isFunctionSelected = !isFunctionFailedISel && 383 MF.getProperties().hasProperty( 384 MachineFunctionProperties::Property::Selected); 385 LiveVars = nullptr; 386 LiveInts = nullptr; 387 LiveStks = nullptr; 388 Indexes = nullptr; 389 if (PASS) { 390 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>(); 391 // We don't want to verify LiveVariables if LiveIntervals is available. 392 if (!LiveInts) 393 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>(); 394 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>(); 395 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>(); 396 } 397 398 verifySlotIndexes(); 399 400 verifyProperties(MF); 401 402 visitMachineFunctionBefore(); 403 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end(); 404 MFI!=MFE; ++MFI) { 405 visitMachineBasicBlockBefore(&*MFI); 406 // Keep track of the current bundle header. 407 const MachineInstr *CurBundle = nullptr; 408 // Do we expect the next instruction to be part of the same bundle? 409 bool InBundle = false; 410 411 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(), 412 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) { 413 if (MBBI->getParent() != &*MFI) { 414 report("Bad instruction parent pointer", &*MFI); 415 errs() << "Instruction: " << *MBBI; 416 continue; 417 } 418 419 // Check for consistent bundle flags. 420 if (InBundle && !MBBI->isBundledWithPred()) 421 report("Missing BundledPred flag, " 422 "BundledSucc was set on predecessor", 423 &*MBBI); 424 if (!InBundle && MBBI->isBundledWithPred()) 425 report("BundledPred flag is set, " 426 "but BundledSucc not set on predecessor", 427 &*MBBI); 428 429 // Is this a bundle header? 430 if (!MBBI->isInsideBundle()) { 431 if (CurBundle) 432 visitMachineBundleAfter(CurBundle); 433 CurBundle = &*MBBI; 434 visitMachineBundleBefore(CurBundle); 435 } else if (!CurBundle) 436 report("No bundle header", &*MBBI); 437 visitMachineInstrBefore(&*MBBI); 438 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) { 439 const MachineInstr &MI = *MBBI; 440 const MachineOperand &Op = MI.getOperand(I); 441 if (Op.getParent() != &MI) { 442 // Make sure to use correct addOperand / RemoveOperand / ChangeTo 443 // functions when replacing operands of a MachineInstr. 444 report("Instruction has operand with wrong parent set", &MI); 445 } 446 447 visitMachineOperand(&Op, I); 448 } 449 450 visitMachineInstrAfter(&*MBBI); 451 452 // Was this the last bundled instruction? 453 InBundle = MBBI->isBundledWithSucc(); 454 } 455 if (CurBundle) 456 visitMachineBundleAfter(CurBundle); 457 if (InBundle) 458 report("BundledSucc flag set on last instruction in block", &MFI->back()); 459 visitMachineBasicBlockAfter(&*MFI); 460 } 461 visitMachineFunctionAfter(); 462 463 // Clean up. 464 regsLive.clear(); 465 regsDefined.clear(); 466 regsDead.clear(); 467 regsKilled.clear(); 468 regMasks.clear(); 469 MBBInfoMap.clear(); 470 471 return foundErrors; 472 } 473 474 void MachineVerifier::report(const char *msg, const MachineFunction *MF) { 475 assert(MF); 476 errs() << '\n'; 477 if (!foundErrors++) { 478 if (Banner) 479 errs() << "# " << Banner << '\n'; 480 if (LiveInts != nullptr) 481 LiveInts->print(errs()); 482 else 483 MF->print(errs(), Indexes); 484 } 485 errs() << "*** Bad machine code: " << msg << " ***\n" 486 << "- function: " << MF->getName() << "\n"; 487 } 488 489 void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) { 490 assert(MBB); 491 report(msg, MBB->getParent()); 492 errs() << "- basic block: " << printMBBReference(*MBB) << ' ' 493 << MBB->getName() << " (" << (const void *)MBB << ')'; 494 if (Indexes) 495 errs() << " [" << Indexes->getMBBStartIdx(MBB) 496 << ';' << Indexes->getMBBEndIdx(MBB) << ')'; 497 errs() << '\n'; 498 } 499 500 void MachineVerifier::report(const char *msg, const MachineInstr *MI) { 501 assert(MI); 502 report(msg, MI->getParent()); 503 errs() << "- instruction: "; 504 if (Indexes && Indexes->hasIndex(*MI)) 505 errs() << Indexes->getInstructionIndex(*MI) << '\t'; 506 MI->print(errs(), /*SkipOpers=*/true); 507 } 508 509 void MachineVerifier::report(const char *msg, const MachineOperand *MO, 510 unsigned MONum, LLT MOVRegType) { 511 assert(MO); 512 report(msg, MO->getParent()); 513 errs() << "- operand " << MONum << ": "; 514 MO->print(errs(), MOVRegType, TRI); 515 errs() << "\n"; 516 } 517 518 void MachineVerifier::report_context(SlotIndex Pos) const { 519 errs() << "- at: " << Pos << '\n'; 520 } 521 522 void MachineVerifier::report_context(const LiveInterval &LI) const { 523 errs() << "- interval: " << LI << '\n'; 524 } 525 526 void MachineVerifier::report_context(const LiveRange &LR, unsigned VRegUnit, 527 LaneBitmask LaneMask) const { 528 report_context_liverange(LR); 529 report_context_vreg_regunit(VRegUnit); 530 if (LaneMask.any()) 531 report_context_lanemask(LaneMask); 532 } 533 534 void MachineVerifier::report_context(const LiveRange::Segment &S) const { 535 errs() << "- segment: " << S << '\n'; 536 } 537 538 void MachineVerifier::report_context(const VNInfo &VNI) const { 539 errs() << "- ValNo: " << VNI.id << " (def " << VNI.def << ")\n"; 540 } 541 542 void MachineVerifier::report_context_liverange(const LiveRange &LR) const { 543 errs() << "- liverange: " << LR << '\n'; 544 } 545 546 void MachineVerifier::report_context(MCPhysReg PReg) const { 547 errs() << "- p. register: " << printReg(PReg, TRI) << '\n'; 548 } 549 550 void MachineVerifier::report_context_vreg(unsigned VReg) const { 551 errs() << "- v. register: " << printReg(VReg, TRI) << '\n'; 552 } 553 554 void MachineVerifier::report_context_vreg_regunit(unsigned VRegOrUnit) const { 555 if (TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) { 556 report_context_vreg(VRegOrUnit); 557 } else { 558 errs() << "- regunit: " << printRegUnit(VRegOrUnit, TRI) << '\n'; 559 } 560 } 561 562 void MachineVerifier::report_context_lanemask(LaneBitmask LaneMask) const { 563 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n'; 564 } 565 566 void MachineVerifier::markReachable(const MachineBasicBlock *MBB) { 567 BBInfo &MInfo = MBBInfoMap[MBB]; 568 if (!MInfo.reachable) { 569 MInfo.reachable = true; 570 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(), 571 SuE = MBB->succ_end(); SuI != SuE; ++SuI) 572 markReachable(*SuI); 573 } 574 } 575 576 void MachineVerifier::visitMachineFunctionBefore() { 577 lastIndex = SlotIndex(); 578 regsReserved = MRI->reservedRegsFrozen() ? MRI->getReservedRegs() 579 : TRI->getReservedRegs(*MF); 580 581 if (!MF->empty()) 582 markReachable(&MF->front()); 583 584 // Build a set of the basic blocks in the function. 585 FunctionBlocks.clear(); 586 for (const auto &MBB : *MF) { 587 FunctionBlocks.insert(&MBB); 588 BBInfo &MInfo = MBBInfoMap[&MBB]; 589 590 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end()); 591 if (MInfo.Preds.size() != MBB.pred_size()) 592 report("MBB has duplicate entries in its predecessor list.", &MBB); 593 594 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end()); 595 if (MInfo.Succs.size() != MBB.succ_size()) 596 report("MBB has duplicate entries in its successor list.", &MBB); 597 } 598 599 // Check that the register use lists are sane. 600 MRI->verifyUseLists(); 601 602 if (!MF->empty()) 603 verifyStackFrame(); 604 } 605 606 // Does iterator point to a and b as the first two elements? 607 static bool matchPair(MachineBasicBlock::const_succ_iterator i, 608 const MachineBasicBlock *a, const MachineBasicBlock *b) { 609 if (*i == a) 610 return *++i == b; 611 if (*i == b) 612 return *++i == a; 613 return false; 614 } 615 616 void 617 MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) { 618 FirstTerminator = nullptr; 619 FirstNonPHI = nullptr; 620 621 if (!MF->getProperties().hasProperty( 622 MachineFunctionProperties::Property::NoPHIs) && MRI->tracksLiveness()) { 623 // If this block has allocatable physical registers live-in, check that 624 // it is an entry block or landing pad. 625 for (const auto &LI : MBB->liveins()) { 626 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() && 627 MBB->getIterator() != MBB->getParent()->begin()) { 628 report("MBB has allocatable live-in, but isn't entry or landing-pad.", MBB); 629 report_context(LI.PhysReg); 630 } 631 } 632 } 633 634 // Count the number of landing pad successors. 635 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs; 636 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(), 637 E = MBB->succ_end(); I != E; ++I) { 638 if ((*I)->isEHPad()) 639 LandingPadSuccs.insert(*I); 640 if (!FunctionBlocks.count(*I)) 641 report("MBB has successor that isn't part of the function.", MBB); 642 if (!MBBInfoMap[*I].Preds.count(MBB)) { 643 report("Inconsistent CFG", MBB); 644 errs() << "MBB is not in the predecessor list of the successor " 645 << printMBBReference(*(*I)) << ".\n"; 646 } 647 } 648 649 // Check the predecessor list. 650 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(), 651 E = MBB->pred_end(); I != E; ++I) { 652 if (!FunctionBlocks.count(*I)) 653 report("MBB has predecessor that isn't part of the function.", MBB); 654 if (!MBBInfoMap[*I].Succs.count(MBB)) { 655 report("Inconsistent CFG", MBB); 656 errs() << "MBB is not in the successor list of the predecessor " 657 << printMBBReference(*(*I)) << ".\n"; 658 } 659 } 660 661 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo(); 662 const BasicBlock *BB = MBB->getBasicBlock(); 663 const Function &F = MF->getFunction(); 664 if (LandingPadSuccs.size() > 1 && 665 !(AsmInfo && 666 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj && 667 BB && isa<SwitchInst>(BB->getTerminator())) && 668 !isScopedEHPersonality(classifyEHPersonality(F.getPersonalityFn()))) 669 report("MBB has more than one landing pad successor", MBB); 670 671 // Call AnalyzeBranch. If it succeeds, there several more conditions to check. 672 MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 673 SmallVector<MachineOperand, 4> Cond; 674 if (!TII->analyzeBranch(*const_cast<MachineBasicBlock *>(MBB), TBB, FBB, 675 Cond)) { 676 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's 677 // check whether its answers match up with reality. 678 if (!TBB && !FBB) { 679 // Block falls through to its successor. 680 MachineFunction::const_iterator MBBI = MBB->getIterator(); 681 ++MBBI; 682 if (MBBI == MF->end()) { 683 // It's possible that the block legitimately ends with a noreturn 684 // call or an unreachable, in which case it won't actually fall 685 // out the bottom of the function. 686 } else if (MBB->succ_size() == LandingPadSuccs.size()) { 687 // It's possible that the block legitimately ends with a noreturn 688 // call or an unreachable, in which case it won't actually fall 689 // out of the block. 690 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) { 691 report("MBB exits via unconditional fall-through but doesn't have " 692 "exactly one CFG successor!", MBB); 693 } else if (!MBB->isSuccessor(&*MBBI)) { 694 report("MBB exits via unconditional fall-through but its successor " 695 "differs from its CFG successor!", MBB); 696 } 697 if (!MBB->empty() && MBB->back().isBarrier() && 698 !TII->isPredicated(MBB->back())) { 699 report("MBB exits via unconditional fall-through but ends with a " 700 "barrier instruction!", MBB); 701 } 702 if (!Cond.empty()) { 703 report("MBB exits via unconditional fall-through but has a condition!", 704 MBB); 705 } 706 } else if (TBB && !FBB && Cond.empty()) { 707 // Block unconditionally branches somewhere. 708 // If the block has exactly one successor, that happens to be a 709 // landingpad, accept it as valid control flow. 710 if (MBB->succ_size() != 1+LandingPadSuccs.size() && 711 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 || 712 *MBB->succ_begin() != *LandingPadSuccs.begin())) { 713 report("MBB exits via unconditional branch but doesn't have " 714 "exactly one CFG successor!", MBB); 715 } else if (!MBB->isSuccessor(TBB)) { 716 report("MBB exits via unconditional branch but the CFG " 717 "successor doesn't match the actual successor!", MBB); 718 } 719 if (MBB->empty()) { 720 report("MBB exits via unconditional branch but doesn't contain " 721 "any instructions!", MBB); 722 } else if (!MBB->back().isBarrier()) { 723 report("MBB exits via unconditional branch but doesn't end with a " 724 "barrier instruction!", MBB); 725 } else if (!MBB->back().isTerminator()) { 726 report("MBB exits via unconditional branch but the branch isn't a " 727 "terminator instruction!", MBB); 728 } 729 } else if (TBB && !FBB && !Cond.empty()) { 730 // Block conditionally branches somewhere, otherwise falls through. 731 MachineFunction::const_iterator MBBI = MBB->getIterator(); 732 ++MBBI; 733 if (MBBI == MF->end()) { 734 report("MBB conditionally falls through out of function!", MBB); 735 } else if (MBB->succ_size() == 1) { 736 // A conditional branch with only one successor is weird, but allowed. 737 if (&*MBBI != TBB) 738 report("MBB exits via conditional branch/fall-through but only has " 739 "one CFG successor!", MBB); 740 else if (TBB != *MBB->succ_begin()) 741 report("MBB exits via conditional branch/fall-through but the CFG " 742 "successor don't match the actual successor!", MBB); 743 } else if (MBB->succ_size() != 2) { 744 report("MBB exits via conditional branch/fall-through but doesn't have " 745 "exactly two CFG successors!", MBB); 746 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) { 747 report("MBB exits via conditional branch/fall-through but the CFG " 748 "successors don't match the actual successors!", MBB); 749 } 750 if (MBB->empty()) { 751 report("MBB exits via conditional branch/fall-through but doesn't " 752 "contain any instructions!", MBB); 753 } else if (MBB->back().isBarrier()) { 754 report("MBB exits via conditional branch/fall-through but ends with a " 755 "barrier instruction!", MBB); 756 } else if (!MBB->back().isTerminator()) { 757 report("MBB exits via conditional branch/fall-through but the branch " 758 "isn't a terminator instruction!", MBB); 759 } 760 } else if (TBB && FBB) { 761 // Block conditionally branches somewhere, otherwise branches 762 // somewhere else. 763 if (MBB->succ_size() == 1) { 764 // A conditional branch with only one successor is weird, but allowed. 765 if (FBB != TBB) 766 report("MBB exits via conditional branch/branch through but only has " 767 "one CFG successor!", MBB); 768 else if (TBB != *MBB->succ_begin()) 769 report("MBB exits via conditional branch/branch through but the CFG " 770 "successor don't match the actual successor!", MBB); 771 } else if (MBB->succ_size() != 2) { 772 report("MBB exits via conditional branch/branch but doesn't have " 773 "exactly two CFG successors!", MBB); 774 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) { 775 report("MBB exits via conditional branch/branch but the CFG " 776 "successors don't match the actual successors!", MBB); 777 } 778 if (MBB->empty()) { 779 report("MBB exits via conditional branch/branch but doesn't " 780 "contain any instructions!", MBB); 781 } else if (!MBB->back().isBarrier()) { 782 report("MBB exits via conditional branch/branch but doesn't end with a " 783 "barrier instruction!", MBB); 784 } else if (!MBB->back().isTerminator()) { 785 report("MBB exits via conditional branch/branch but the branch " 786 "isn't a terminator instruction!", MBB); 787 } 788 if (Cond.empty()) { 789 report("MBB exits via conditional branch/branch but there's no " 790 "condition!", MBB); 791 } 792 } else { 793 report("AnalyzeBranch returned invalid data!", MBB); 794 } 795 } 796 797 regsLive.clear(); 798 if (MRI->tracksLiveness()) { 799 for (const auto &LI : MBB->liveins()) { 800 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) { 801 report("MBB live-in list contains non-physical register", MBB); 802 continue; 803 } 804 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true); 805 SubRegs.isValid(); ++SubRegs) 806 regsLive.insert(*SubRegs); 807 } 808 } 809 810 const MachineFrameInfo &MFI = MF->getFrameInfo(); 811 BitVector PR = MFI.getPristineRegs(*MF); 812 for (unsigned I : PR.set_bits()) { 813 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true); 814 SubRegs.isValid(); ++SubRegs) 815 regsLive.insert(*SubRegs); 816 } 817 818 regsKilled.clear(); 819 regsDefined.clear(); 820 821 if (Indexes) 822 lastIndex = Indexes->getMBBStartIdx(MBB); 823 } 824 825 // This function gets called for all bundle headers, including normal 826 // stand-alone unbundled instructions. 827 void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) { 828 if (Indexes && Indexes->hasIndex(*MI)) { 829 SlotIndex idx = Indexes->getInstructionIndex(*MI); 830 if (!(idx > lastIndex)) { 831 report("Instruction index out of order", MI); 832 errs() << "Last instruction was at " << lastIndex << '\n'; 833 } 834 lastIndex = idx; 835 } 836 837 // Ensure non-terminators don't follow terminators. 838 // Ignore predicated terminators formed by if conversion. 839 // FIXME: If conversion shouldn't need to violate this rule. 840 if (MI->isTerminator() && !TII->isPredicated(*MI)) { 841 if (!FirstTerminator) 842 FirstTerminator = MI; 843 } else if (FirstTerminator) { 844 report("Non-terminator instruction after the first terminator", MI); 845 errs() << "First terminator was:\t" << *FirstTerminator; 846 } 847 } 848 849 // The operands on an INLINEASM instruction must follow a template. 850 // Verify that the flag operands make sense. 851 void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) { 852 // The first two operands on INLINEASM are the asm string and global flags. 853 if (MI->getNumOperands() < 2) { 854 report("Too few operands on inline asm", MI); 855 return; 856 } 857 if (!MI->getOperand(0).isSymbol()) 858 report("Asm string must be an external symbol", MI); 859 if (!MI->getOperand(1).isImm()) 860 report("Asm flags must be an immediate", MI); 861 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2, 862 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16, 863 // and Extra_IsConvergent = 32. 864 if (!isUInt<6>(MI->getOperand(1).getImm())) 865 report("Unknown asm flags", &MI->getOperand(1), 1); 866 867 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed"); 868 869 unsigned OpNo = InlineAsm::MIOp_FirstOperand; 870 unsigned NumOps; 871 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) { 872 const MachineOperand &MO = MI->getOperand(OpNo); 873 // There may be implicit ops after the fixed operands. 874 if (!MO.isImm()) 875 break; 876 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm()); 877 } 878 879 if (OpNo > MI->getNumOperands()) 880 report("Missing operands in last group", MI); 881 882 // An optional MDNode follows the groups. 883 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata()) 884 ++OpNo; 885 886 // All trailing operands must be implicit registers. 887 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) { 888 const MachineOperand &MO = MI->getOperand(OpNo); 889 if (!MO.isReg() || !MO.isImplicit()) 890 report("Expected implicit register after groups", &MO, OpNo); 891 } 892 } 893 894 /// Check that types are consistent when two operands need to have the same 895 /// number of vector elements. 896 /// \return true if the types are valid. 897 bool MachineVerifier::verifyVectorElementMatch(LLT Ty0, LLT Ty1, 898 const MachineInstr *MI) { 899 if (Ty0.isVector() != Ty1.isVector()) { 900 report("operand types must be all-vector or all-scalar", MI); 901 // Generally we try to report as many issues as possible at once, but in 902 // this case it's not clear what should we be comparing the size of the 903 // scalar with: the size of the whole vector or its lane. Instead of 904 // making an arbitrary choice and emitting not so helpful message, let's 905 // avoid the extra noise and stop here. 906 return false; 907 } 908 909 if (Ty0.isVector() && Ty0.getNumElements() != Ty1.getNumElements()) { 910 report("operand types must preserve number of vector elements", MI); 911 return false; 912 } 913 914 return true; 915 } 916 917 void MachineVerifier::verifyPreISelGenericInstruction(const MachineInstr *MI) { 918 if (isFunctionSelected) 919 report("Unexpected generic instruction in a Selected function", MI); 920 921 const MCInstrDesc &MCID = MI->getDesc(); 922 unsigned NumOps = MI->getNumOperands(); 923 924 // Check types. 925 SmallVector<LLT, 4> Types; 926 for (unsigned I = 0, E = std::min(MCID.getNumOperands(), NumOps); 927 I != E; ++I) { 928 if (!MCID.OpInfo[I].isGenericType()) 929 continue; 930 // Generic instructions specify type equality constraints between some of 931 // their operands. Make sure these are consistent. 932 size_t TypeIdx = MCID.OpInfo[I].getGenericTypeIndex(); 933 Types.resize(std::max(TypeIdx + 1, Types.size())); 934 935 const MachineOperand *MO = &MI->getOperand(I); 936 if (!MO->isReg()) { 937 report("generic instruction must use register operands", MI); 938 continue; 939 } 940 941 LLT OpTy = MRI->getType(MO->getReg()); 942 // Don't report a type mismatch if there is no actual mismatch, only a 943 // type missing, to reduce noise: 944 if (OpTy.isValid()) { 945 // Only the first valid type for a type index will be printed: don't 946 // overwrite it later so it's always clear which type was expected: 947 if (!Types[TypeIdx].isValid()) 948 Types[TypeIdx] = OpTy; 949 else if (Types[TypeIdx] != OpTy) 950 report("Type mismatch in generic instruction", MO, I, OpTy); 951 } else { 952 // Generic instructions must have types attached to their operands. 953 report("Generic instruction is missing a virtual register type", MO, I); 954 } 955 } 956 957 // Generic opcodes must not have physical register operands. 958 for (unsigned I = 0; I < MI->getNumOperands(); ++I) { 959 const MachineOperand *MO = &MI->getOperand(I); 960 if (MO->isReg() && TargetRegisterInfo::isPhysicalRegister(MO->getReg())) 961 report("Generic instruction cannot have physical register", MO, I); 962 } 963 964 // Avoid out of bounds in checks below. This was already reported earlier. 965 if (MI->getNumOperands() < MCID.getNumOperands()) 966 return; 967 968 StringRef ErrorInfo; 969 if (!TII->verifyInstruction(*MI, ErrorInfo)) 970 report(ErrorInfo.data(), MI); 971 972 // Verify properties of various specific instruction types 973 switch (MI->getOpcode()) { 974 case TargetOpcode::G_CONSTANT: 975 case TargetOpcode::G_FCONSTANT: { 976 if (MI->getNumOperands() < MCID.getNumOperands()) 977 break; 978 979 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 980 if (DstTy.isVector()) 981 report("Instruction cannot use a vector result type", MI); 982 983 if (MI->getOpcode() == TargetOpcode::G_CONSTANT) { 984 if (!MI->getOperand(1).isCImm()) { 985 report("G_CONSTANT operand must be cimm", MI); 986 break; 987 } 988 989 const ConstantInt *CI = MI->getOperand(1).getCImm(); 990 if (CI->getBitWidth() != DstTy.getSizeInBits()) 991 report("inconsistent constant size", MI); 992 } else { 993 if (!MI->getOperand(1).isFPImm()) { 994 report("G_FCONSTANT operand must be fpimm", MI); 995 break; 996 } 997 const ConstantFP *CF = MI->getOperand(1).getFPImm(); 998 999 if (APFloat::getSizeInBits(CF->getValueAPF().getSemantics()) != 1000 DstTy.getSizeInBits()) { 1001 report("inconsistent constant size", MI); 1002 } 1003 } 1004 1005 break; 1006 } 1007 case TargetOpcode::G_LOAD: 1008 case TargetOpcode::G_STORE: 1009 case TargetOpcode::G_ZEXTLOAD: 1010 case TargetOpcode::G_SEXTLOAD: { 1011 LLT ValTy = MRI->getType(MI->getOperand(0).getReg()); 1012 LLT PtrTy = MRI->getType(MI->getOperand(1).getReg()); 1013 if (!PtrTy.isPointer()) 1014 report("Generic memory instruction must access a pointer", MI); 1015 1016 // Generic loads and stores must have a single MachineMemOperand 1017 // describing that access. 1018 if (!MI->hasOneMemOperand()) { 1019 report("Generic instruction accessing memory must have one mem operand", 1020 MI); 1021 } else { 1022 const MachineMemOperand &MMO = **MI->memoperands_begin(); 1023 if (MI->getOpcode() == TargetOpcode::G_ZEXTLOAD || 1024 MI->getOpcode() == TargetOpcode::G_SEXTLOAD) { 1025 if (MMO.getSizeInBits() >= ValTy.getSizeInBits()) 1026 report("Generic extload must have a narrower memory type", MI); 1027 } else if (MI->getOpcode() == TargetOpcode::G_LOAD) { 1028 if (MMO.getSize() > ValTy.getSizeInBytes()) 1029 report("load memory size cannot exceed result size", MI); 1030 } else if (MI->getOpcode() == TargetOpcode::G_STORE) { 1031 if (ValTy.getSizeInBytes() < MMO.getSize()) 1032 report("store memory size cannot exceed value size", MI); 1033 } 1034 } 1035 1036 break; 1037 } 1038 case TargetOpcode::G_PHI: { 1039 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1040 if (!DstTy.isValid() || 1041 !std::all_of(MI->operands_begin() + 1, MI->operands_end(), 1042 [this, &DstTy](const MachineOperand &MO) { 1043 if (!MO.isReg()) 1044 return true; 1045 LLT Ty = MRI->getType(MO.getReg()); 1046 if (!Ty.isValid() || (Ty != DstTy)) 1047 return false; 1048 return true; 1049 })) 1050 report("Generic Instruction G_PHI has operands with incompatible/missing " 1051 "types", 1052 MI); 1053 break; 1054 } 1055 case TargetOpcode::G_BITCAST: { 1056 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1057 LLT SrcTy = MRI->getType(MI->getOperand(1).getReg()); 1058 if (!DstTy.isValid() || !SrcTy.isValid()) 1059 break; 1060 1061 if (SrcTy.isPointer() != DstTy.isPointer()) 1062 report("bitcast cannot convert between pointers and other types", MI); 1063 1064 if (SrcTy.getSizeInBits() != DstTy.getSizeInBits()) 1065 report("bitcast sizes must match", MI); 1066 break; 1067 } 1068 case TargetOpcode::G_INTTOPTR: 1069 case TargetOpcode::G_PTRTOINT: 1070 case TargetOpcode::G_ADDRSPACE_CAST: { 1071 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1072 LLT SrcTy = MRI->getType(MI->getOperand(1).getReg()); 1073 if (!DstTy.isValid() || !SrcTy.isValid()) 1074 break; 1075 1076 verifyVectorElementMatch(DstTy, SrcTy, MI); 1077 1078 DstTy = DstTy.getScalarType(); 1079 SrcTy = SrcTy.getScalarType(); 1080 1081 if (MI->getOpcode() == TargetOpcode::G_INTTOPTR) { 1082 if (!DstTy.isPointer()) 1083 report("inttoptr result type must be a pointer", MI); 1084 if (SrcTy.isPointer()) 1085 report("inttoptr source type must not be a pointer", MI); 1086 } else if (MI->getOpcode() == TargetOpcode::G_PTRTOINT) { 1087 if (!SrcTy.isPointer()) 1088 report("ptrtoint source type must be a pointer", MI); 1089 if (DstTy.isPointer()) 1090 report("ptrtoint result type must not be a pointer", MI); 1091 } else { 1092 assert(MI->getOpcode() == TargetOpcode::G_ADDRSPACE_CAST); 1093 if (!SrcTy.isPointer() || !DstTy.isPointer()) 1094 report("addrspacecast types must be pointers", MI); 1095 else { 1096 if (SrcTy.getAddressSpace() == DstTy.getAddressSpace()) 1097 report("addrspacecast must convert different address spaces", MI); 1098 } 1099 } 1100 1101 break; 1102 } 1103 case TargetOpcode::G_GEP: { 1104 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1105 LLT PtrTy = MRI->getType(MI->getOperand(1).getReg()); 1106 LLT OffsetTy = MRI->getType(MI->getOperand(2).getReg()); 1107 if (!DstTy.isValid() || !PtrTy.isValid() || !OffsetTy.isValid()) 1108 break; 1109 1110 if (!PtrTy.getScalarType().isPointer()) 1111 report("gep first operand must be a pointer", MI); 1112 1113 if (OffsetTy.getScalarType().isPointer()) 1114 report("gep offset operand must not be a pointer", MI); 1115 1116 // TODO: Is the offset allowed to be a scalar with a vector? 1117 break; 1118 } 1119 case TargetOpcode::G_SEXT: 1120 case TargetOpcode::G_ZEXT: 1121 case TargetOpcode::G_ANYEXT: 1122 case TargetOpcode::G_TRUNC: 1123 case TargetOpcode::G_FPEXT: 1124 case TargetOpcode::G_FPTRUNC: { 1125 // Number of operands and presense of types is already checked (and 1126 // reported in case of any issues), so no need to report them again. As 1127 // we're trying to report as many issues as possible at once, however, the 1128 // instructions aren't guaranteed to have the right number of operands or 1129 // types attached to them at this point 1130 assert(MCID.getNumOperands() == 2 && "Expected 2 operands G_*{EXT,TRUNC}"); 1131 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1132 LLT SrcTy = MRI->getType(MI->getOperand(1).getReg()); 1133 if (!DstTy.isValid() || !SrcTy.isValid()) 1134 break; 1135 1136 LLT DstElTy = DstTy.getScalarType(); 1137 LLT SrcElTy = SrcTy.getScalarType(); 1138 if (DstElTy.isPointer() || SrcElTy.isPointer()) 1139 report("Generic extend/truncate can not operate on pointers", MI); 1140 1141 verifyVectorElementMatch(DstTy, SrcTy, MI); 1142 1143 unsigned DstSize = DstElTy.getSizeInBits(); 1144 unsigned SrcSize = SrcElTy.getSizeInBits(); 1145 switch (MI->getOpcode()) { 1146 default: 1147 if (DstSize <= SrcSize) 1148 report("Generic extend has destination type no larger than source", MI); 1149 break; 1150 case TargetOpcode::G_TRUNC: 1151 case TargetOpcode::G_FPTRUNC: 1152 if (DstSize >= SrcSize) 1153 report("Generic truncate has destination type no smaller than source", 1154 MI); 1155 break; 1156 } 1157 break; 1158 } 1159 case TargetOpcode::G_SELECT: { 1160 LLT SelTy = MRI->getType(MI->getOperand(0).getReg()); 1161 LLT CondTy = MRI->getType(MI->getOperand(1).getReg()); 1162 if (!SelTy.isValid() || !CondTy.isValid()) 1163 break; 1164 1165 // Scalar condition select on a vector is valid. 1166 if (CondTy.isVector()) 1167 verifyVectorElementMatch(SelTy, CondTy, MI); 1168 break; 1169 } 1170 case TargetOpcode::G_MERGE_VALUES: { 1171 // G_MERGE_VALUES should only be used to merge scalars into a larger scalar, 1172 // e.g. s2N = MERGE sN, sN 1173 // Merging multiple scalars into a vector is not allowed, should use 1174 // G_BUILD_VECTOR for that. 1175 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1176 LLT SrcTy = MRI->getType(MI->getOperand(1).getReg()); 1177 if (DstTy.isVector() || SrcTy.isVector()) 1178 report("G_MERGE_VALUES cannot operate on vectors", MI); 1179 break; 1180 } 1181 case TargetOpcode::G_UNMERGE_VALUES: { 1182 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1183 LLT SrcTy = MRI->getType(MI->getOperand(MI->getNumOperands()-1).getReg()); 1184 // For now G_UNMERGE can split vectors. 1185 for (unsigned i = 0; i < MI->getNumOperands()-1; ++i) { 1186 if (MRI->getType(MI->getOperand(i).getReg()) != DstTy) 1187 report("G_UNMERGE_VALUES destination types do not match", MI); 1188 } 1189 if (SrcTy.getSizeInBits() != 1190 (DstTy.getSizeInBits() * (MI->getNumOperands() - 1))) { 1191 report("G_UNMERGE_VALUES source operand does not cover dest operands", 1192 MI); 1193 } 1194 break; 1195 } 1196 case TargetOpcode::G_BUILD_VECTOR: { 1197 // Source types must be scalars, dest type a vector. Total size of scalars 1198 // must match the dest vector size. 1199 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1200 LLT SrcEltTy = MRI->getType(MI->getOperand(1).getReg()); 1201 if (!DstTy.isVector() || SrcEltTy.isVector()) { 1202 report("G_BUILD_VECTOR must produce a vector from scalar operands", MI); 1203 break; 1204 } 1205 1206 if (DstTy.getElementType() != SrcEltTy) 1207 report("G_BUILD_VECTOR result element type must match source type", MI); 1208 1209 if (DstTy.getNumElements() != MI->getNumOperands() - 1) 1210 report("G_BUILD_VECTOR must have an operand for each elemement", MI); 1211 1212 for (unsigned i = 2; i < MI->getNumOperands(); ++i) { 1213 if (MRI->getType(MI->getOperand(1).getReg()) != 1214 MRI->getType(MI->getOperand(i).getReg())) 1215 report("G_BUILD_VECTOR source operand types are not homogeneous", MI); 1216 } 1217 1218 break; 1219 } 1220 case TargetOpcode::G_BUILD_VECTOR_TRUNC: { 1221 // Source types must be scalars, dest type a vector. Scalar types must be 1222 // larger than the dest vector elt type, as this is a truncating operation. 1223 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1224 LLT SrcEltTy = MRI->getType(MI->getOperand(1).getReg()); 1225 if (!DstTy.isVector() || SrcEltTy.isVector()) 1226 report("G_BUILD_VECTOR_TRUNC must produce a vector from scalar operands", 1227 MI); 1228 for (unsigned i = 2; i < MI->getNumOperands(); ++i) { 1229 if (MRI->getType(MI->getOperand(1).getReg()) != 1230 MRI->getType(MI->getOperand(i).getReg())) 1231 report("G_BUILD_VECTOR_TRUNC source operand types are not homogeneous", 1232 MI); 1233 } 1234 if (SrcEltTy.getSizeInBits() <= DstTy.getElementType().getSizeInBits()) 1235 report("G_BUILD_VECTOR_TRUNC source operand types are not larger than " 1236 "dest elt type", 1237 MI); 1238 break; 1239 } 1240 case TargetOpcode::G_CONCAT_VECTORS: { 1241 // Source types should be vectors, and total size should match the dest 1242 // vector size. 1243 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1244 LLT SrcTy = MRI->getType(MI->getOperand(1).getReg()); 1245 if (!DstTy.isVector() || !SrcTy.isVector()) 1246 report("G_CONCAT_VECTOR requires vector source and destination operands", 1247 MI); 1248 for (unsigned i = 2; i < MI->getNumOperands(); ++i) { 1249 if (MRI->getType(MI->getOperand(1).getReg()) != 1250 MRI->getType(MI->getOperand(i).getReg())) 1251 report("G_CONCAT_VECTOR source operand types are not homogeneous", MI); 1252 } 1253 if (DstTy.getNumElements() != 1254 SrcTy.getNumElements() * (MI->getNumOperands() - 1)) 1255 report("G_CONCAT_VECTOR num dest and source elements should match", MI); 1256 break; 1257 } 1258 case TargetOpcode::G_ICMP: 1259 case TargetOpcode::G_FCMP: { 1260 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1261 LLT SrcTy = MRI->getType(MI->getOperand(2).getReg()); 1262 1263 if ((DstTy.isVector() != SrcTy.isVector()) || 1264 (DstTy.isVector() && DstTy.getNumElements() != SrcTy.getNumElements())) 1265 report("Generic vector icmp/fcmp must preserve number of lanes", MI); 1266 1267 break; 1268 } 1269 case TargetOpcode::G_EXTRACT: { 1270 const MachineOperand &SrcOp = MI->getOperand(1); 1271 if (!SrcOp.isReg()) { 1272 report("extract source must be a register", MI); 1273 break; 1274 } 1275 1276 const MachineOperand &OffsetOp = MI->getOperand(2); 1277 if (!OffsetOp.isImm()) { 1278 report("extract offset must be a constant", MI); 1279 break; 1280 } 1281 1282 unsigned DstSize = MRI->getType(MI->getOperand(0).getReg()).getSizeInBits(); 1283 unsigned SrcSize = MRI->getType(SrcOp.getReg()).getSizeInBits(); 1284 if (SrcSize == DstSize) 1285 report("extract source must be larger than result", MI); 1286 1287 if (DstSize + OffsetOp.getImm() > SrcSize) 1288 report("extract reads past end of register", MI); 1289 break; 1290 } 1291 case TargetOpcode::G_INSERT: { 1292 const MachineOperand &SrcOp = MI->getOperand(2); 1293 if (!SrcOp.isReg()) { 1294 report("insert source must be a register", MI); 1295 break; 1296 } 1297 1298 const MachineOperand &OffsetOp = MI->getOperand(3); 1299 if (!OffsetOp.isImm()) { 1300 report("insert offset must be a constant", MI); 1301 break; 1302 } 1303 1304 unsigned DstSize = MRI->getType(MI->getOperand(0).getReg()).getSizeInBits(); 1305 unsigned SrcSize = MRI->getType(SrcOp.getReg()).getSizeInBits(); 1306 1307 if (DstSize <= SrcSize) 1308 report("inserted size must be smaller than total register", MI); 1309 1310 if (SrcSize + OffsetOp.getImm() > DstSize) 1311 report("insert writes past end of register", MI); 1312 1313 break; 1314 } 1315 case TargetOpcode::G_JUMP_TABLE: { 1316 if (!MI->getOperand(1).isJTI()) 1317 report("G_JUMP_TABLE source operand must be a jump table index", MI); 1318 LLT DstTy = MRI->getType(MI->getOperand(0).getReg()); 1319 if (!DstTy.isPointer()) 1320 report("G_JUMP_TABLE dest operand must have a pointer type", MI); 1321 break; 1322 } 1323 case TargetOpcode::G_BRJT: { 1324 if (!MRI->getType(MI->getOperand(0).getReg()).isPointer()) 1325 report("G_BRJT src operand 0 must be a pointer type", MI); 1326 1327 if (!MI->getOperand(1).isJTI()) 1328 report("G_BRJT src operand 1 must be a jump table index", MI); 1329 1330 const auto &IdxOp = MI->getOperand(2); 1331 if (!IdxOp.isReg() || MRI->getType(IdxOp.getReg()).isPointer()) 1332 report("G_BRJT src operand 2 must be a scalar reg type", MI); 1333 break; 1334 } 1335 default: 1336 break; 1337 } 1338 } 1339 1340 void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) { 1341 const MCInstrDesc &MCID = MI->getDesc(); 1342 if (MI->getNumOperands() < MCID.getNumOperands()) { 1343 report("Too few operands", MI); 1344 errs() << MCID.getNumOperands() << " operands expected, but " 1345 << MI->getNumOperands() << " given.\n"; 1346 } 1347 1348 if (MI->isPHI()) { 1349 if (MF->getProperties().hasProperty( 1350 MachineFunctionProperties::Property::NoPHIs)) 1351 report("Found PHI instruction with NoPHIs property set", MI); 1352 1353 if (FirstNonPHI) 1354 report("Found PHI instruction after non-PHI", MI); 1355 } else if (FirstNonPHI == nullptr) 1356 FirstNonPHI = MI; 1357 1358 // Check the tied operands. 1359 if (MI->isInlineAsm()) 1360 verifyInlineAsm(MI); 1361 1362 // Check the MachineMemOperands for basic consistency. 1363 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(), 1364 E = MI->memoperands_end(); 1365 I != E; ++I) { 1366 if ((*I)->isLoad() && !MI->mayLoad()) 1367 report("Missing mayLoad flag", MI); 1368 if ((*I)->isStore() && !MI->mayStore()) 1369 report("Missing mayStore flag", MI); 1370 } 1371 1372 // Debug values must not have a slot index. 1373 // Other instructions must have one, unless they are inside a bundle. 1374 if (LiveInts) { 1375 bool mapped = !LiveInts->isNotInMIMap(*MI); 1376 if (MI->isDebugInstr()) { 1377 if (mapped) 1378 report("Debug instruction has a slot index", MI); 1379 } else if (MI->isInsideBundle()) { 1380 if (mapped) 1381 report("Instruction inside bundle has a slot index", MI); 1382 } else { 1383 if (!mapped) 1384 report("Missing slot index", MI); 1385 } 1386 } 1387 1388 if (isPreISelGenericOpcode(MCID.getOpcode())) { 1389 verifyPreISelGenericInstruction(MI); 1390 return; 1391 } 1392 1393 StringRef ErrorInfo; 1394 if (!TII->verifyInstruction(*MI, ErrorInfo)) 1395 report(ErrorInfo.data(), MI); 1396 1397 // Verify properties of various specific instruction types 1398 switch (MI->getOpcode()) { 1399 case TargetOpcode::COPY: { 1400 if (foundErrors) 1401 break; 1402 const MachineOperand &DstOp = MI->getOperand(0); 1403 const MachineOperand &SrcOp = MI->getOperand(1); 1404 LLT DstTy = MRI->getType(DstOp.getReg()); 1405 LLT SrcTy = MRI->getType(SrcOp.getReg()); 1406 if (SrcTy.isValid() && DstTy.isValid()) { 1407 // If both types are valid, check that the types are the same. 1408 if (SrcTy != DstTy) { 1409 report("Copy Instruction is illegal with mismatching types", MI); 1410 errs() << "Def = " << DstTy << ", Src = " << SrcTy << "\n"; 1411 } 1412 } 1413 if (SrcTy.isValid() || DstTy.isValid()) { 1414 // If one of them have valid types, let's just check they have the same 1415 // size. 1416 unsigned SrcSize = TRI->getRegSizeInBits(SrcOp.getReg(), *MRI); 1417 unsigned DstSize = TRI->getRegSizeInBits(DstOp.getReg(), *MRI); 1418 assert(SrcSize && "Expecting size here"); 1419 assert(DstSize && "Expecting size here"); 1420 if (SrcSize != DstSize) 1421 if (!DstOp.getSubReg() && !SrcOp.getSubReg()) { 1422 report("Copy Instruction is illegal with mismatching sizes", MI); 1423 errs() << "Def Size = " << DstSize << ", Src Size = " << SrcSize 1424 << "\n"; 1425 } 1426 } 1427 break; 1428 } 1429 case TargetOpcode::STATEPOINT: 1430 if (!MI->getOperand(StatepointOpers::IDPos).isImm() || 1431 !MI->getOperand(StatepointOpers::NBytesPos).isImm() || 1432 !MI->getOperand(StatepointOpers::NCallArgsPos).isImm()) 1433 report("meta operands to STATEPOINT not constant!", MI); 1434 break; 1435 1436 auto VerifyStackMapConstant = [&](unsigned Offset) { 1437 if (!MI->getOperand(Offset).isImm() || 1438 MI->getOperand(Offset).getImm() != StackMaps::ConstantOp || 1439 !MI->getOperand(Offset + 1).isImm()) 1440 report("stack map constant to STATEPOINT not well formed!", MI); 1441 }; 1442 const unsigned VarStart = StatepointOpers(MI).getVarIdx(); 1443 VerifyStackMapConstant(VarStart + StatepointOpers::CCOffset); 1444 VerifyStackMapConstant(VarStart + StatepointOpers::FlagsOffset); 1445 VerifyStackMapConstant(VarStart + StatepointOpers::NumDeoptOperandsOffset); 1446 1447 // TODO: verify we have properly encoded deopt arguments 1448 break; 1449 } 1450 } 1451 1452 void 1453 MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) { 1454 const MachineInstr *MI = MO->getParent(); 1455 const MCInstrDesc &MCID = MI->getDesc(); 1456 unsigned NumDefs = MCID.getNumDefs(); 1457 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT) 1458 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0; 1459 1460 // The first MCID.NumDefs operands must be explicit register defines 1461 if (MONum < NumDefs) { 1462 const MCOperandInfo &MCOI = MCID.OpInfo[MONum]; 1463 if (!MO->isReg()) 1464 report("Explicit definition must be a register", MO, MONum); 1465 else if (!MO->isDef() && !MCOI.isOptionalDef()) 1466 report("Explicit definition marked as use", MO, MONum); 1467 else if (MO->isImplicit()) 1468 report("Explicit definition marked as implicit", MO, MONum); 1469 } else if (MONum < MCID.getNumOperands()) { 1470 const MCOperandInfo &MCOI = MCID.OpInfo[MONum]; 1471 // Don't check if it's the last operand in a variadic instruction. See, 1472 // e.g., LDM_RET in the arm back end. 1473 if (MO->isReg() && 1474 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) { 1475 if (MO->isDef() && !MCOI.isOptionalDef()) 1476 report("Explicit operand marked as def", MO, MONum); 1477 if (MO->isImplicit()) 1478 report("Explicit operand marked as implicit", MO, MONum); 1479 } 1480 1481 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO); 1482 if (TiedTo != -1) { 1483 if (!MO->isReg()) 1484 report("Tied use must be a register", MO, MONum); 1485 else if (!MO->isTied()) 1486 report("Operand should be tied", MO, MONum); 1487 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum)) 1488 report("Tied def doesn't match MCInstrDesc", MO, MONum); 1489 else if (TargetRegisterInfo::isPhysicalRegister(MO->getReg())) { 1490 const MachineOperand &MOTied = MI->getOperand(TiedTo); 1491 if (!MOTied.isReg()) 1492 report("Tied counterpart must be a register", &MOTied, TiedTo); 1493 else if (TargetRegisterInfo::isPhysicalRegister(MOTied.getReg()) && 1494 MO->getReg() != MOTied.getReg()) 1495 report("Tied physical registers must match.", &MOTied, TiedTo); 1496 } 1497 } else if (MO->isReg() && MO->isTied()) 1498 report("Explicit operand should not be tied", MO, MONum); 1499 } else { 1500 // ARM adds %reg0 operands to indicate predicates. We'll allow that. 1501 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg()) 1502 report("Extra explicit operand on non-variadic instruction", MO, MONum); 1503 } 1504 1505 switch (MO->getType()) { 1506 case MachineOperand::MO_Register: { 1507 const unsigned Reg = MO->getReg(); 1508 if (!Reg) 1509 return; 1510 if (MRI->tracksLiveness() && !MI->isDebugValue()) 1511 checkLiveness(MO, MONum); 1512 1513 // Verify the consistency of tied operands. 1514 if (MO->isTied()) { 1515 unsigned OtherIdx = MI->findTiedOperandIdx(MONum); 1516 const MachineOperand &OtherMO = MI->getOperand(OtherIdx); 1517 if (!OtherMO.isReg()) 1518 report("Must be tied to a register", MO, MONum); 1519 if (!OtherMO.isTied()) 1520 report("Missing tie flags on tied operand", MO, MONum); 1521 if (MI->findTiedOperandIdx(OtherIdx) != MONum) 1522 report("Inconsistent tie links", MO, MONum); 1523 if (MONum < MCID.getNumDefs()) { 1524 if (OtherIdx < MCID.getNumOperands()) { 1525 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO)) 1526 report("Explicit def tied to explicit use without tie constraint", 1527 MO, MONum); 1528 } else { 1529 if (!OtherMO.isImplicit()) 1530 report("Explicit def should be tied to implicit use", MO, MONum); 1531 } 1532 } 1533 } 1534 1535 // Verify two-address constraints after leaving SSA form. 1536 unsigned DefIdx; 1537 if (!MRI->isSSA() && MO->isUse() && 1538 MI->isRegTiedToDefOperand(MONum, &DefIdx) && 1539 Reg != MI->getOperand(DefIdx).getReg()) 1540 report("Two-address instruction operands must be identical", MO, MONum); 1541 1542 // Check register classes. 1543 unsigned SubIdx = MO->getSubReg(); 1544 1545 if (TargetRegisterInfo::isPhysicalRegister(Reg)) { 1546 if (SubIdx) { 1547 report("Illegal subregister index for physical register", MO, MONum); 1548 return; 1549 } 1550 if (MONum < MCID.getNumOperands()) { 1551 if (const TargetRegisterClass *DRC = 1552 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1553 if (!DRC->contains(Reg)) { 1554 report("Illegal physical register for instruction", MO, MONum); 1555 errs() << printReg(Reg, TRI) << " is not a " 1556 << TRI->getRegClassName(DRC) << " register.\n"; 1557 } 1558 } 1559 } 1560 if (MO->isRenamable()) { 1561 if (MRI->isReserved(Reg)) { 1562 report("isRenamable set on reserved register", MO, MONum); 1563 return; 1564 } 1565 } 1566 if (MI->isDebugValue() && MO->isUse() && !MO->isDebug()) { 1567 report("Use-reg is not IsDebug in a DBG_VALUE", MO, MONum); 1568 return; 1569 } 1570 } else { 1571 // Virtual register. 1572 const TargetRegisterClass *RC = MRI->getRegClassOrNull(Reg); 1573 if (!RC) { 1574 // This is a generic virtual register. 1575 1576 // If we're post-Select, we can't have gvregs anymore. 1577 if (isFunctionSelected) { 1578 report("Generic virtual register invalid in a Selected function", 1579 MO, MONum); 1580 return; 1581 } 1582 1583 // The gvreg must have a type and it must not have a SubIdx. 1584 LLT Ty = MRI->getType(Reg); 1585 if (!Ty.isValid()) { 1586 report("Generic virtual register must have a valid type", MO, 1587 MONum); 1588 return; 1589 } 1590 1591 const RegisterBank *RegBank = MRI->getRegBankOrNull(Reg); 1592 1593 // If we're post-RegBankSelect, the gvreg must have a bank. 1594 if (!RegBank && isFunctionRegBankSelected) { 1595 report("Generic virtual register must have a bank in a " 1596 "RegBankSelected function", 1597 MO, MONum); 1598 return; 1599 } 1600 1601 // Make sure the register fits into its register bank if any. 1602 if (RegBank && Ty.isValid() && 1603 RegBank->getSize() < Ty.getSizeInBits()) { 1604 report("Register bank is too small for virtual register", MO, 1605 MONum); 1606 errs() << "Register bank " << RegBank->getName() << " too small(" 1607 << RegBank->getSize() << ") to fit " << Ty.getSizeInBits() 1608 << "-bits\n"; 1609 return; 1610 } 1611 if (SubIdx) { 1612 report("Generic virtual register does not allow subregister index", MO, 1613 MONum); 1614 return; 1615 } 1616 1617 // If this is a target specific instruction and this operand 1618 // has register class constraint, the virtual register must 1619 // comply to it. 1620 if (!isPreISelGenericOpcode(MCID.getOpcode()) && 1621 MONum < MCID.getNumOperands() && 1622 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1623 report("Virtual register does not match instruction constraint", MO, 1624 MONum); 1625 errs() << "Expect register class " 1626 << TRI->getRegClassName( 1627 TII->getRegClass(MCID, MONum, TRI, *MF)) 1628 << " but got nothing\n"; 1629 return; 1630 } 1631 1632 break; 1633 } 1634 if (SubIdx) { 1635 const TargetRegisterClass *SRC = 1636 TRI->getSubClassWithSubReg(RC, SubIdx); 1637 if (!SRC) { 1638 report("Invalid subregister index for virtual register", MO, MONum); 1639 errs() << "Register class " << TRI->getRegClassName(RC) 1640 << " does not support subreg index " << SubIdx << "\n"; 1641 return; 1642 } 1643 if (RC != SRC) { 1644 report("Invalid register class for subregister index", MO, MONum); 1645 errs() << "Register class " << TRI->getRegClassName(RC) 1646 << " does not fully support subreg index " << SubIdx << "\n"; 1647 return; 1648 } 1649 } 1650 if (MONum < MCID.getNumOperands()) { 1651 if (const TargetRegisterClass *DRC = 1652 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1653 if (SubIdx) { 1654 const TargetRegisterClass *SuperRC = 1655 TRI->getLargestLegalSuperClass(RC, *MF); 1656 if (!SuperRC) { 1657 report("No largest legal super class exists.", MO, MONum); 1658 return; 1659 } 1660 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx); 1661 if (!DRC) { 1662 report("No matching super-reg register class.", MO, MONum); 1663 return; 1664 } 1665 } 1666 if (!RC->hasSuperClassEq(DRC)) { 1667 report("Illegal virtual register for instruction", MO, MONum); 1668 errs() << "Expected a " << TRI->getRegClassName(DRC) 1669 << " register, but got a " << TRI->getRegClassName(RC) 1670 << " register\n"; 1671 } 1672 } 1673 } 1674 } 1675 break; 1676 } 1677 1678 case MachineOperand::MO_RegisterMask: 1679 regMasks.push_back(MO->getRegMask()); 1680 break; 1681 1682 case MachineOperand::MO_MachineBasicBlock: 1683 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent())) 1684 report("PHI operand is not in the CFG", MO, MONum); 1685 break; 1686 1687 case MachineOperand::MO_FrameIndex: 1688 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) && 1689 LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1690 int FI = MO->getIndex(); 1691 LiveInterval &LI = LiveStks->getInterval(FI); 1692 SlotIndex Idx = LiveInts->getInstructionIndex(*MI); 1693 1694 bool stores = MI->mayStore(); 1695 bool loads = MI->mayLoad(); 1696 // For a memory-to-memory move, we need to check if the frame 1697 // index is used for storing or loading, by inspecting the 1698 // memory operands. 1699 if (stores && loads) { 1700 for (auto *MMO : MI->memoperands()) { 1701 const PseudoSourceValue *PSV = MMO->getPseudoValue(); 1702 if (PSV == nullptr) continue; 1703 const FixedStackPseudoSourceValue *Value = 1704 dyn_cast<FixedStackPseudoSourceValue>(PSV); 1705 if (Value == nullptr) continue; 1706 if (Value->getFrameIndex() != FI) continue; 1707 1708 if (MMO->isStore()) 1709 loads = false; 1710 else 1711 stores = false; 1712 break; 1713 } 1714 if (loads == stores) 1715 report("Missing fixed stack memoperand.", MI); 1716 } 1717 if (loads && !LI.liveAt(Idx.getRegSlot(true))) { 1718 report("Instruction loads from dead spill slot", MO, MONum); 1719 errs() << "Live stack: " << LI << '\n'; 1720 } 1721 if (stores && !LI.liveAt(Idx.getRegSlot())) { 1722 report("Instruction stores to dead spill slot", MO, MONum); 1723 errs() << "Live stack: " << LI << '\n'; 1724 } 1725 } 1726 break; 1727 1728 default: 1729 break; 1730 } 1731 } 1732 1733 void MachineVerifier::checkLivenessAtUse(const MachineOperand *MO, 1734 unsigned MONum, SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit, 1735 LaneBitmask LaneMask) { 1736 LiveQueryResult LRQ = LR.Query(UseIdx); 1737 // Check if we have a segment at the use, note however that we only need one 1738 // live subregister range, the others may be dead. 1739 if (!LRQ.valueIn() && LaneMask.none()) { 1740 report("No live segment at use", MO, MONum); 1741 report_context_liverange(LR); 1742 report_context_vreg_regunit(VRegOrUnit); 1743 report_context(UseIdx); 1744 } 1745 if (MO->isKill() && !LRQ.isKill()) { 1746 report("Live range continues after kill flag", MO, MONum); 1747 report_context_liverange(LR); 1748 report_context_vreg_regunit(VRegOrUnit); 1749 if (LaneMask.any()) 1750 report_context_lanemask(LaneMask); 1751 report_context(UseIdx); 1752 } 1753 } 1754 1755 void MachineVerifier::checkLivenessAtDef(const MachineOperand *MO, 1756 unsigned MONum, SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit, 1757 bool SubRangeCheck, LaneBitmask LaneMask) { 1758 if (const VNInfo *VNI = LR.getVNInfoAt(DefIdx)) { 1759 assert(VNI && "NULL valno is not allowed"); 1760 if (VNI->def != DefIdx) { 1761 report("Inconsistent valno->def", MO, MONum); 1762 report_context_liverange(LR); 1763 report_context_vreg_regunit(VRegOrUnit); 1764 if (LaneMask.any()) 1765 report_context_lanemask(LaneMask); 1766 report_context(*VNI); 1767 report_context(DefIdx); 1768 } 1769 } else { 1770 report("No live segment at def", MO, MONum); 1771 report_context_liverange(LR); 1772 report_context_vreg_regunit(VRegOrUnit); 1773 if (LaneMask.any()) 1774 report_context_lanemask(LaneMask); 1775 report_context(DefIdx); 1776 } 1777 // Check that, if the dead def flag is present, LiveInts agree. 1778 if (MO->isDead()) { 1779 LiveQueryResult LRQ = LR.Query(DefIdx); 1780 if (!LRQ.isDeadDef()) { 1781 assert(TargetRegisterInfo::isVirtualRegister(VRegOrUnit) && 1782 "Expecting a virtual register."); 1783 // A dead subreg def only tells us that the specific subreg is dead. There 1784 // could be other non-dead defs of other subregs, or we could have other 1785 // parts of the register being live through the instruction. So unless we 1786 // are checking liveness for a subrange it is ok for the live range to 1787 // continue, given that we have a dead def of a subregister. 1788 if (SubRangeCheck || MO->getSubReg() == 0) { 1789 report("Live range continues after dead def flag", MO, MONum); 1790 report_context_liverange(LR); 1791 report_context_vreg_regunit(VRegOrUnit); 1792 if (LaneMask.any()) 1793 report_context_lanemask(LaneMask); 1794 } 1795 } 1796 } 1797 } 1798 1799 void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) { 1800 const MachineInstr *MI = MO->getParent(); 1801 const unsigned Reg = MO->getReg(); 1802 1803 // Both use and def operands can read a register. 1804 if (MO->readsReg()) { 1805 if (MO->isKill()) 1806 addRegWithSubRegs(regsKilled, Reg); 1807 1808 // Check that LiveVars knows this kill. 1809 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) && 1810 MO->isKill()) { 1811 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg); 1812 if (!is_contained(VI.Kills, MI)) 1813 report("Kill missing from LiveVariables", MO, MONum); 1814 } 1815 1816 // Check LiveInts liveness and kill. 1817 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1818 SlotIndex UseIdx = LiveInts->getInstructionIndex(*MI); 1819 // Check the cached regunit intervals. 1820 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) { 1821 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) { 1822 if (MRI->isReservedRegUnit(*Units)) 1823 continue; 1824 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units)) 1825 checkLivenessAtUse(MO, MONum, UseIdx, *LR, *Units); 1826 } 1827 } 1828 1829 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1830 if (LiveInts->hasInterval(Reg)) { 1831 // This is a virtual register interval. 1832 const LiveInterval &LI = LiveInts->getInterval(Reg); 1833 checkLivenessAtUse(MO, MONum, UseIdx, LI, Reg); 1834 1835 if (LI.hasSubRanges() && !MO->isDef()) { 1836 unsigned SubRegIdx = MO->getSubReg(); 1837 LaneBitmask MOMask = SubRegIdx != 0 1838 ? TRI->getSubRegIndexLaneMask(SubRegIdx) 1839 : MRI->getMaxLaneMaskForVReg(Reg); 1840 LaneBitmask LiveInMask; 1841 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1842 if ((MOMask & SR.LaneMask).none()) 1843 continue; 1844 checkLivenessAtUse(MO, MONum, UseIdx, SR, Reg, SR.LaneMask); 1845 LiveQueryResult LRQ = SR.Query(UseIdx); 1846 if (LRQ.valueIn()) 1847 LiveInMask |= SR.LaneMask; 1848 } 1849 // At least parts of the register has to be live at the use. 1850 if ((LiveInMask & MOMask).none()) { 1851 report("No live subrange at use", MO, MONum); 1852 report_context(LI); 1853 report_context(UseIdx); 1854 } 1855 } 1856 } else { 1857 report("Virtual register has no live interval", MO, MONum); 1858 } 1859 } 1860 } 1861 1862 // Use of a dead register. 1863 if (!regsLive.count(Reg)) { 1864 if (TargetRegisterInfo::isPhysicalRegister(Reg)) { 1865 // Reserved registers may be used even when 'dead'. 1866 bool Bad = !isReserved(Reg); 1867 // We are fine if just any subregister has a defined value. 1868 if (Bad) { 1869 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); 1870 ++SubRegs) { 1871 if (regsLive.count(*SubRegs)) { 1872 Bad = false; 1873 break; 1874 } 1875 } 1876 } 1877 // If there is an additional implicit-use of a super register we stop 1878 // here. By definition we are fine if the super register is not 1879 // (completely) dead, if the complete super register is dead we will 1880 // get a report for its operand. 1881 if (Bad) { 1882 for (const MachineOperand &MOP : MI->uses()) { 1883 if (!MOP.isReg() || !MOP.isImplicit()) 1884 continue; 1885 1886 if (!TargetRegisterInfo::isPhysicalRegister(MOP.getReg())) 1887 continue; 1888 1889 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid(); 1890 ++SubRegs) { 1891 if (*SubRegs == Reg) { 1892 Bad = false; 1893 break; 1894 } 1895 } 1896 } 1897 } 1898 if (Bad) 1899 report("Using an undefined physical register", MO, MONum); 1900 } else if (MRI->def_empty(Reg)) { 1901 report("Reading virtual register without a def", MO, MONum); 1902 } else { 1903 BBInfo &MInfo = MBBInfoMap[MI->getParent()]; 1904 // We don't know which virtual registers are live in, so only complain 1905 // if vreg was killed in this MBB. Otherwise keep track of vregs that 1906 // must be live in. PHI instructions are handled separately. 1907 if (MInfo.regsKilled.count(Reg)) 1908 report("Using a killed virtual register", MO, MONum); 1909 else if (!MI->isPHI()) 1910 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI)); 1911 } 1912 } 1913 } 1914 1915 if (MO->isDef()) { 1916 // Register defined. 1917 // TODO: verify that earlyclobber ops are not used. 1918 if (MO->isDead()) 1919 addRegWithSubRegs(regsDead, Reg); 1920 else 1921 addRegWithSubRegs(regsDefined, Reg); 1922 1923 // Verify SSA form. 1924 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) && 1925 std::next(MRI->def_begin(Reg)) != MRI->def_end()) 1926 report("Multiple virtual register defs in SSA form", MO, MONum); 1927 1928 // Check LiveInts for a live segment, but only for virtual registers. 1929 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1930 SlotIndex DefIdx = LiveInts->getInstructionIndex(*MI); 1931 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber()); 1932 1933 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1934 if (LiveInts->hasInterval(Reg)) { 1935 const LiveInterval &LI = LiveInts->getInterval(Reg); 1936 checkLivenessAtDef(MO, MONum, DefIdx, LI, Reg); 1937 1938 if (LI.hasSubRanges()) { 1939 unsigned SubRegIdx = MO->getSubReg(); 1940 LaneBitmask MOMask = SubRegIdx != 0 1941 ? TRI->getSubRegIndexLaneMask(SubRegIdx) 1942 : MRI->getMaxLaneMaskForVReg(Reg); 1943 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1944 if ((SR.LaneMask & MOMask).none()) 1945 continue; 1946 checkLivenessAtDef(MO, MONum, DefIdx, SR, Reg, true, SR.LaneMask); 1947 } 1948 } 1949 } else { 1950 report("Virtual register has no Live interval", MO, MONum); 1951 } 1952 } 1953 } 1954 } 1955 } 1956 1957 void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {} 1958 1959 // This function gets called after visiting all instructions in a bundle. The 1960 // argument points to the bundle header. 1961 // Normal stand-alone instructions are also considered 'bundles', and this 1962 // function is called for all of them. 1963 void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) { 1964 BBInfo &MInfo = MBBInfoMap[MI->getParent()]; 1965 set_union(MInfo.regsKilled, regsKilled); 1966 set_subtract(regsLive, regsKilled); regsKilled.clear(); 1967 // Kill any masked registers. 1968 while (!regMasks.empty()) { 1969 const uint32_t *Mask = regMasks.pop_back_val(); 1970 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I) 1971 if (TargetRegisterInfo::isPhysicalRegister(*I) && 1972 MachineOperand::clobbersPhysReg(Mask, *I)) 1973 regsDead.push_back(*I); 1974 } 1975 set_subtract(regsLive, regsDead); regsDead.clear(); 1976 set_union(regsLive, regsDefined); regsDefined.clear(); 1977 } 1978 1979 void 1980 MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) { 1981 MBBInfoMap[MBB].regsLiveOut = regsLive; 1982 regsLive.clear(); 1983 1984 if (Indexes) { 1985 SlotIndex stop = Indexes->getMBBEndIdx(MBB); 1986 if (!(stop > lastIndex)) { 1987 report("Block ends before last instruction index", MBB); 1988 errs() << "Block ends at " << stop 1989 << " last instruction was at " << lastIndex << '\n'; 1990 } 1991 lastIndex = stop; 1992 } 1993 } 1994 1995 // Calculate the largest possible vregsPassed sets. These are the registers that 1996 // can pass through an MBB live, but may not be live every time. It is assumed 1997 // that all vregsPassed sets are empty before the call. 1998 void MachineVerifier::calcRegsPassed() { 1999 // First push live-out regs to successors' vregsPassed. Remember the MBBs that 2000 // have any vregsPassed. 2001 SmallPtrSet<const MachineBasicBlock*, 8> todo; 2002 for (const auto &MBB : *MF) { 2003 BBInfo &MInfo = MBBInfoMap[&MBB]; 2004 if (!MInfo.reachable) 2005 continue; 2006 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(), 2007 SuE = MBB.succ_end(); SuI != SuE; ++SuI) { 2008 BBInfo &SInfo = MBBInfoMap[*SuI]; 2009 if (SInfo.addPassed(MInfo.regsLiveOut)) 2010 todo.insert(*SuI); 2011 } 2012 } 2013 2014 // Iteratively push vregsPassed to successors. This will converge to the same 2015 // final state regardless of DenseSet iteration order. 2016 while (!todo.empty()) { 2017 const MachineBasicBlock *MBB = *todo.begin(); 2018 todo.erase(MBB); 2019 BBInfo &MInfo = MBBInfoMap[MBB]; 2020 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(), 2021 SuE = MBB->succ_end(); SuI != SuE; ++SuI) { 2022 if (*SuI == MBB) 2023 continue; 2024 BBInfo &SInfo = MBBInfoMap[*SuI]; 2025 if (SInfo.addPassed(MInfo.vregsPassed)) 2026 todo.insert(*SuI); 2027 } 2028 } 2029 } 2030 2031 // Calculate the set of virtual registers that must be passed through each basic 2032 // block in order to satisfy the requirements of successor blocks. This is very 2033 // similar to calcRegsPassed, only backwards. 2034 void MachineVerifier::calcRegsRequired() { 2035 // First push live-in regs to predecessors' vregsRequired. 2036 SmallPtrSet<const MachineBasicBlock*, 8> todo; 2037 for (const auto &MBB : *MF) { 2038 BBInfo &MInfo = MBBInfoMap[&MBB]; 2039 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(), 2040 PrE = MBB.pred_end(); PrI != PrE; ++PrI) { 2041 BBInfo &PInfo = MBBInfoMap[*PrI]; 2042 if (PInfo.addRequired(MInfo.vregsLiveIn)) 2043 todo.insert(*PrI); 2044 } 2045 } 2046 2047 // Iteratively push vregsRequired to predecessors. This will converge to the 2048 // same final state regardless of DenseSet iteration order. 2049 while (!todo.empty()) { 2050 const MachineBasicBlock *MBB = *todo.begin(); 2051 todo.erase(MBB); 2052 BBInfo &MInfo = MBBInfoMap[MBB]; 2053 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(), 2054 PrE = MBB->pred_end(); PrI != PrE; ++PrI) { 2055 if (*PrI == MBB) 2056 continue; 2057 BBInfo &SInfo = MBBInfoMap[*PrI]; 2058 if (SInfo.addRequired(MInfo.vregsRequired)) 2059 todo.insert(*PrI); 2060 } 2061 } 2062 } 2063 2064 // Check PHI instructions at the beginning of MBB. It is assumed that 2065 // calcRegsPassed has been run so BBInfo::isLiveOut is valid. 2066 void MachineVerifier::checkPHIOps(const MachineBasicBlock &MBB) { 2067 BBInfo &MInfo = MBBInfoMap[&MBB]; 2068 2069 SmallPtrSet<const MachineBasicBlock*, 8> seen; 2070 for (const MachineInstr &Phi : MBB) { 2071 if (!Phi.isPHI()) 2072 break; 2073 seen.clear(); 2074 2075 const MachineOperand &MODef = Phi.getOperand(0); 2076 if (!MODef.isReg() || !MODef.isDef()) { 2077 report("Expected first PHI operand to be a register def", &MODef, 0); 2078 continue; 2079 } 2080 if (MODef.isTied() || MODef.isImplicit() || MODef.isInternalRead() || 2081 MODef.isEarlyClobber() || MODef.isDebug()) 2082 report("Unexpected flag on PHI operand", &MODef, 0); 2083 unsigned DefReg = MODef.getReg(); 2084 if (!TargetRegisterInfo::isVirtualRegister(DefReg)) 2085 report("Expected first PHI operand to be a virtual register", &MODef, 0); 2086 2087 for (unsigned I = 1, E = Phi.getNumOperands(); I != E; I += 2) { 2088 const MachineOperand &MO0 = Phi.getOperand(I); 2089 if (!MO0.isReg()) { 2090 report("Expected PHI operand to be a register", &MO0, I); 2091 continue; 2092 } 2093 if (MO0.isImplicit() || MO0.isInternalRead() || MO0.isEarlyClobber() || 2094 MO0.isDebug() || MO0.isTied()) 2095 report("Unexpected flag on PHI operand", &MO0, I); 2096 2097 const MachineOperand &MO1 = Phi.getOperand(I + 1); 2098 if (!MO1.isMBB()) { 2099 report("Expected PHI operand to be a basic block", &MO1, I + 1); 2100 continue; 2101 } 2102 2103 const MachineBasicBlock &Pre = *MO1.getMBB(); 2104 if (!Pre.isSuccessor(&MBB)) { 2105 report("PHI input is not a predecessor block", &MO1, I + 1); 2106 continue; 2107 } 2108 2109 if (MInfo.reachable) { 2110 seen.insert(&Pre); 2111 BBInfo &PrInfo = MBBInfoMap[&Pre]; 2112 if (!MO0.isUndef() && PrInfo.reachable && 2113 !PrInfo.isLiveOut(MO0.getReg())) 2114 report("PHI operand is not live-out from predecessor", &MO0, I); 2115 } 2116 } 2117 2118 // Did we see all predecessors? 2119 if (MInfo.reachable) { 2120 for (MachineBasicBlock *Pred : MBB.predecessors()) { 2121 if (!seen.count(Pred)) { 2122 report("Missing PHI operand", &Phi); 2123 errs() << printMBBReference(*Pred) 2124 << " is a predecessor according to the CFG.\n"; 2125 } 2126 } 2127 } 2128 } 2129 } 2130 2131 void MachineVerifier::visitMachineFunctionAfter() { 2132 calcRegsPassed(); 2133 2134 for (const MachineBasicBlock &MBB : *MF) 2135 checkPHIOps(MBB); 2136 2137 // Now check liveness info if available 2138 calcRegsRequired(); 2139 2140 // Check for killed virtual registers that should be live out. 2141 for (const auto &MBB : *MF) { 2142 BBInfo &MInfo = MBBInfoMap[&MBB]; 2143 for (RegSet::iterator 2144 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E; 2145 ++I) 2146 if (MInfo.regsKilled.count(*I)) { 2147 report("Virtual register killed in block, but needed live out.", &MBB); 2148 errs() << "Virtual register " << printReg(*I) 2149 << " is used after the block.\n"; 2150 } 2151 } 2152 2153 if (!MF->empty()) { 2154 BBInfo &MInfo = MBBInfoMap[&MF->front()]; 2155 for (RegSet::iterator 2156 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E; 2157 ++I) { 2158 report("Virtual register defs don't dominate all uses.", MF); 2159 report_context_vreg(*I); 2160 } 2161 } 2162 2163 if (LiveVars) 2164 verifyLiveVariables(); 2165 if (LiveInts) 2166 verifyLiveIntervals(); 2167 } 2168 2169 void MachineVerifier::verifyLiveVariables() { 2170 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars"); 2171 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 2172 unsigned Reg = TargetRegisterInfo::index2VirtReg(i); 2173 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg); 2174 for (const auto &MBB : *MF) { 2175 BBInfo &MInfo = MBBInfoMap[&MBB]; 2176 2177 // Our vregsRequired should be identical to LiveVariables' AliveBlocks 2178 if (MInfo.vregsRequired.count(Reg)) { 2179 if (!VI.AliveBlocks.test(MBB.getNumber())) { 2180 report("LiveVariables: Block missing from AliveBlocks", &MBB); 2181 errs() << "Virtual register " << printReg(Reg) 2182 << " must be live through the block.\n"; 2183 } 2184 } else { 2185 if (VI.AliveBlocks.test(MBB.getNumber())) { 2186 report("LiveVariables: Block should not be in AliveBlocks", &MBB); 2187 errs() << "Virtual register " << printReg(Reg) 2188 << " is not needed live through the block.\n"; 2189 } 2190 } 2191 } 2192 } 2193 } 2194 2195 void MachineVerifier::verifyLiveIntervals() { 2196 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts"); 2197 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 2198 unsigned Reg = TargetRegisterInfo::index2VirtReg(i); 2199 2200 // Spilling and splitting may leave unused registers around. Skip them. 2201 if (MRI->reg_nodbg_empty(Reg)) 2202 continue; 2203 2204 if (!LiveInts->hasInterval(Reg)) { 2205 report("Missing live interval for virtual register", MF); 2206 errs() << printReg(Reg, TRI) << " still has defs or uses\n"; 2207 continue; 2208 } 2209 2210 const LiveInterval &LI = LiveInts->getInterval(Reg); 2211 assert(Reg == LI.reg && "Invalid reg to interval mapping"); 2212 verifyLiveInterval(LI); 2213 } 2214 2215 // Verify all the cached regunit intervals. 2216 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i) 2217 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i)) 2218 verifyLiveRange(*LR, i); 2219 } 2220 2221 void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR, 2222 const VNInfo *VNI, unsigned Reg, 2223 LaneBitmask LaneMask) { 2224 if (VNI->isUnused()) 2225 return; 2226 2227 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def); 2228 2229 if (!DefVNI) { 2230 report("Value not live at VNInfo def and not marked unused", MF); 2231 report_context(LR, Reg, LaneMask); 2232 report_context(*VNI); 2233 return; 2234 } 2235 2236 if (DefVNI != VNI) { 2237 report("Live segment at def has different VNInfo", MF); 2238 report_context(LR, Reg, LaneMask); 2239 report_context(*VNI); 2240 return; 2241 } 2242 2243 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def); 2244 if (!MBB) { 2245 report("Invalid VNInfo definition index", MF); 2246 report_context(LR, Reg, LaneMask); 2247 report_context(*VNI); 2248 return; 2249 } 2250 2251 if (VNI->isPHIDef()) { 2252 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) { 2253 report("PHIDef VNInfo is not defined at MBB start", MBB); 2254 report_context(LR, Reg, LaneMask); 2255 report_context(*VNI); 2256 } 2257 return; 2258 } 2259 2260 // Non-PHI def. 2261 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def); 2262 if (!MI) { 2263 report("No instruction at VNInfo def index", MBB); 2264 report_context(LR, Reg, LaneMask); 2265 report_context(*VNI); 2266 return; 2267 } 2268 2269 if (Reg != 0) { 2270 bool hasDef = false; 2271 bool isEarlyClobber = false; 2272 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) { 2273 if (!MOI->isReg() || !MOI->isDef()) 2274 continue; 2275 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 2276 if (MOI->getReg() != Reg) 2277 continue; 2278 } else { 2279 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) || 2280 !TRI->hasRegUnit(MOI->getReg(), Reg)) 2281 continue; 2282 } 2283 if (LaneMask.any() && 2284 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask).none()) 2285 continue; 2286 hasDef = true; 2287 if (MOI->isEarlyClobber()) 2288 isEarlyClobber = true; 2289 } 2290 2291 if (!hasDef) { 2292 report("Defining instruction does not modify register", MI); 2293 report_context(LR, Reg, LaneMask); 2294 report_context(*VNI); 2295 } 2296 2297 // Early clobber defs begin at USE slots, but other defs must begin at 2298 // DEF slots. 2299 if (isEarlyClobber) { 2300 if (!VNI->def.isEarlyClobber()) { 2301 report("Early clobber def must be at an early-clobber slot", MBB); 2302 report_context(LR, Reg, LaneMask); 2303 report_context(*VNI); 2304 } 2305 } else if (!VNI->def.isRegister()) { 2306 report("Non-PHI, non-early clobber def must be at a register slot", MBB); 2307 report_context(LR, Reg, LaneMask); 2308 report_context(*VNI); 2309 } 2310 } 2311 } 2312 2313 void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR, 2314 const LiveRange::const_iterator I, 2315 unsigned Reg, LaneBitmask LaneMask) 2316 { 2317 const LiveRange::Segment &S = *I; 2318 const VNInfo *VNI = S.valno; 2319 assert(VNI && "Live segment has no valno"); 2320 2321 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) { 2322 report("Foreign valno in live segment", MF); 2323 report_context(LR, Reg, LaneMask); 2324 report_context(S); 2325 report_context(*VNI); 2326 } 2327 2328 if (VNI->isUnused()) { 2329 report("Live segment valno is marked unused", MF); 2330 report_context(LR, Reg, LaneMask); 2331 report_context(S); 2332 } 2333 2334 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start); 2335 if (!MBB) { 2336 report("Bad start of live segment, no basic block", MF); 2337 report_context(LR, Reg, LaneMask); 2338 report_context(S); 2339 return; 2340 } 2341 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB); 2342 if (S.start != MBBStartIdx && S.start != VNI->def) { 2343 report("Live segment must begin at MBB entry or valno def", MBB); 2344 report_context(LR, Reg, LaneMask); 2345 report_context(S); 2346 } 2347 2348 const MachineBasicBlock *EndMBB = 2349 LiveInts->getMBBFromIndex(S.end.getPrevSlot()); 2350 if (!EndMBB) { 2351 report("Bad end of live segment, no basic block", MF); 2352 report_context(LR, Reg, LaneMask); 2353 report_context(S); 2354 return; 2355 } 2356 2357 // No more checks for live-out segments. 2358 if (S.end == LiveInts->getMBBEndIdx(EndMBB)) 2359 return; 2360 2361 // RegUnit intervals are allowed dead phis. 2362 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() && 2363 S.start == VNI->def && S.end == VNI->def.getDeadSlot()) 2364 return; 2365 2366 // The live segment is ending inside EndMBB 2367 const MachineInstr *MI = 2368 LiveInts->getInstructionFromIndex(S.end.getPrevSlot()); 2369 if (!MI) { 2370 report("Live segment doesn't end at a valid instruction", EndMBB); 2371 report_context(LR, Reg, LaneMask); 2372 report_context(S); 2373 return; 2374 } 2375 2376 // The block slot must refer to a basic block boundary. 2377 if (S.end.isBlock()) { 2378 report("Live segment ends at B slot of an instruction", EndMBB); 2379 report_context(LR, Reg, LaneMask); 2380 report_context(S); 2381 } 2382 2383 if (S.end.isDead()) { 2384 // Segment ends on the dead slot. 2385 // That means there must be a dead def. 2386 if (!SlotIndex::isSameInstr(S.start, S.end)) { 2387 report("Live segment ending at dead slot spans instructions", EndMBB); 2388 report_context(LR, Reg, LaneMask); 2389 report_context(S); 2390 } 2391 } 2392 2393 // A live segment can only end at an early-clobber slot if it is being 2394 // redefined by an early-clobber def. 2395 if (S.end.isEarlyClobber()) { 2396 if (I+1 == LR.end() || (I+1)->start != S.end) { 2397 report("Live segment ending at early clobber slot must be " 2398 "redefined by an EC def in the same instruction", EndMBB); 2399 report_context(LR, Reg, LaneMask); 2400 report_context(S); 2401 } 2402 } 2403 2404 // The following checks only apply to virtual registers. Physreg liveness 2405 // is too weird to check. 2406 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 2407 // A live segment can end with either a redefinition, a kill flag on a 2408 // use, or a dead flag on a def. 2409 bool hasRead = false; 2410 bool hasSubRegDef = false; 2411 bool hasDeadDef = false; 2412 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) { 2413 if (!MOI->isReg() || MOI->getReg() != Reg) 2414 continue; 2415 unsigned Sub = MOI->getSubReg(); 2416 LaneBitmask SLM = Sub != 0 ? TRI->getSubRegIndexLaneMask(Sub) 2417 : LaneBitmask::getAll(); 2418 if (MOI->isDef()) { 2419 if (Sub != 0) { 2420 hasSubRegDef = true; 2421 // An operand %0:sub0 reads %0:sub1..n. Invert the lane 2422 // mask for subregister defs. Read-undef defs will be handled by 2423 // readsReg below. 2424 SLM = ~SLM; 2425 } 2426 if (MOI->isDead()) 2427 hasDeadDef = true; 2428 } 2429 if (LaneMask.any() && (LaneMask & SLM).none()) 2430 continue; 2431 if (MOI->readsReg()) 2432 hasRead = true; 2433 } 2434 if (S.end.isDead()) { 2435 // Make sure that the corresponding machine operand for a "dead" live 2436 // range has the dead flag. We cannot perform this check for subregister 2437 // liveranges as partially dead values are allowed. 2438 if (LaneMask.none() && !hasDeadDef) { 2439 report("Instruction ending live segment on dead slot has no dead flag", 2440 MI); 2441 report_context(LR, Reg, LaneMask); 2442 report_context(S); 2443 } 2444 } else { 2445 if (!hasRead) { 2446 // When tracking subregister liveness, the main range must start new 2447 // values on partial register writes, even if there is no read. 2448 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask.any() || 2449 !hasSubRegDef) { 2450 report("Instruction ending live segment doesn't read the register", 2451 MI); 2452 report_context(LR, Reg, LaneMask); 2453 report_context(S); 2454 } 2455 } 2456 } 2457 } 2458 2459 // Now check all the basic blocks in this live segment. 2460 MachineFunction::const_iterator MFI = MBB->getIterator(); 2461 // Is this live segment the beginning of a non-PHIDef VN? 2462 if (S.start == VNI->def && !VNI->isPHIDef()) { 2463 // Not live-in to any blocks. 2464 if (MBB == EndMBB) 2465 return; 2466 // Skip this block. 2467 ++MFI; 2468 } 2469 2470 SmallVector<SlotIndex, 4> Undefs; 2471 if (LaneMask.any()) { 2472 LiveInterval &OwnerLI = LiveInts->getInterval(Reg); 2473 OwnerLI.computeSubRangeUndefs(Undefs, LaneMask, *MRI, *Indexes); 2474 } 2475 2476 while (true) { 2477 assert(LiveInts->isLiveInToMBB(LR, &*MFI)); 2478 // We don't know how to track physregs into a landing pad. 2479 if (!TargetRegisterInfo::isVirtualRegister(Reg) && 2480 MFI->isEHPad()) { 2481 if (&*MFI == EndMBB) 2482 break; 2483 ++MFI; 2484 continue; 2485 } 2486 2487 // Is VNI a PHI-def in the current block? 2488 bool IsPHI = VNI->isPHIDef() && 2489 VNI->def == LiveInts->getMBBStartIdx(&*MFI); 2490 2491 // Check that VNI is live-out of all predecessors. 2492 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(), 2493 PE = MFI->pred_end(); PI != PE; ++PI) { 2494 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI); 2495 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd); 2496 2497 // All predecessors must have a live-out value. However for a phi 2498 // instruction with subregister intervals 2499 // only one of the subregisters (not necessarily the current one) needs to 2500 // be defined. 2501 if (!PVNI && (LaneMask.none() || !IsPHI)) { 2502 if (LiveRangeCalc::isJointlyDominated(*PI, Undefs, *Indexes)) 2503 continue; 2504 report("Register not marked live out of predecessor", *PI); 2505 report_context(LR, Reg, LaneMask); 2506 report_context(*VNI); 2507 errs() << " live into " << printMBBReference(*MFI) << '@' 2508 << LiveInts->getMBBStartIdx(&*MFI) << ", not live before " 2509 << PEnd << '\n'; 2510 continue; 2511 } 2512 2513 // Only PHI-defs can take different predecessor values. 2514 if (!IsPHI && PVNI != VNI) { 2515 report("Different value live out of predecessor", *PI); 2516 report_context(LR, Reg, LaneMask); 2517 errs() << "Valno #" << PVNI->id << " live out of " 2518 << printMBBReference(*(*PI)) << '@' << PEnd << "\nValno #" 2519 << VNI->id << " live into " << printMBBReference(*MFI) << '@' 2520 << LiveInts->getMBBStartIdx(&*MFI) << '\n'; 2521 } 2522 } 2523 if (&*MFI == EndMBB) 2524 break; 2525 ++MFI; 2526 } 2527 } 2528 2529 void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg, 2530 LaneBitmask LaneMask) { 2531 for (const VNInfo *VNI : LR.valnos) 2532 verifyLiveRangeValue(LR, VNI, Reg, LaneMask); 2533 2534 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I) 2535 verifyLiveRangeSegment(LR, I, Reg, LaneMask); 2536 } 2537 2538 void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) { 2539 unsigned Reg = LI.reg; 2540 assert(TargetRegisterInfo::isVirtualRegister(Reg)); 2541 verifyLiveRange(LI, Reg); 2542 2543 LaneBitmask Mask; 2544 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg); 2545 for (const LiveInterval::SubRange &SR : LI.subranges()) { 2546 if ((Mask & SR.LaneMask).any()) { 2547 report("Lane masks of sub ranges overlap in live interval", MF); 2548 report_context(LI); 2549 } 2550 if ((SR.LaneMask & ~MaxMask).any()) { 2551 report("Subrange lanemask is invalid", MF); 2552 report_context(LI); 2553 } 2554 if (SR.empty()) { 2555 report("Subrange must not be empty", MF); 2556 report_context(SR, LI.reg, SR.LaneMask); 2557 } 2558 Mask |= SR.LaneMask; 2559 verifyLiveRange(SR, LI.reg, SR.LaneMask); 2560 if (!LI.covers(SR)) { 2561 report("A Subrange is not covered by the main range", MF); 2562 report_context(LI); 2563 } 2564 } 2565 2566 // Check the LI only has one connected component. 2567 ConnectedVNInfoEqClasses ConEQ(*LiveInts); 2568 unsigned NumComp = ConEQ.Classify(LI); 2569 if (NumComp > 1) { 2570 report("Multiple connected components in live interval", MF); 2571 report_context(LI); 2572 for (unsigned comp = 0; comp != NumComp; ++comp) { 2573 errs() << comp << ": valnos"; 2574 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), 2575 E = LI.vni_end(); I!=E; ++I) 2576 if (comp == ConEQ.getEqClass(*I)) 2577 errs() << ' ' << (*I)->id; 2578 errs() << '\n'; 2579 } 2580 } 2581 } 2582 2583 namespace { 2584 2585 // FrameSetup and FrameDestroy can have zero adjustment, so using a single 2586 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the 2587 // value is zero. 2588 // We use a bool plus an integer to capture the stack state. 2589 struct StackStateOfBB { 2590 StackStateOfBB() = default; 2591 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) : 2592 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup), 2593 ExitIsSetup(ExitSetup) {} 2594 2595 // Can be negative, which means we are setting up a frame. 2596 int EntryValue = 0; 2597 int ExitValue = 0; 2598 bool EntryIsSetup = false; 2599 bool ExitIsSetup = false; 2600 }; 2601 2602 } // end anonymous namespace 2603 2604 /// Make sure on every path through the CFG, a FrameSetup <n> is always followed 2605 /// by a FrameDestroy <n>, stack adjustments are identical on all 2606 /// CFG edges to a merge point, and frame is destroyed at end of a return block. 2607 void MachineVerifier::verifyStackFrame() { 2608 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode(); 2609 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode(); 2610 if (FrameSetupOpcode == ~0u && FrameDestroyOpcode == ~0u) 2611 return; 2612 2613 SmallVector<StackStateOfBB, 8> SPState; 2614 SPState.resize(MF->getNumBlockIDs()); 2615 df_iterator_default_set<const MachineBasicBlock*> Reachable; 2616 2617 // Visit the MBBs in DFS order. 2618 for (df_ext_iterator<const MachineFunction *, 2619 df_iterator_default_set<const MachineBasicBlock *>> 2620 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable); 2621 DFI != DFE; ++DFI) { 2622 const MachineBasicBlock *MBB = *DFI; 2623 2624 StackStateOfBB BBState; 2625 // Check the exit state of the DFS stack predecessor. 2626 if (DFI.getPathLength() >= 2) { 2627 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2); 2628 assert(Reachable.count(StackPred) && 2629 "DFS stack predecessor is already visited.\n"); 2630 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue; 2631 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup; 2632 BBState.ExitValue = BBState.EntryValue; 2633 BBState.ExitIsSetup = BBState.EntryIsSetup; 2634 } 2635 2636 // Update stack state by checking contents of MBB. 2637 for (const auto &I : *MBB) { 2638 if (I.getOpcode() == FrameSetupOpcode) { 2639 if (BBState.ExitIsSetup) 2640 report("FrameSetup is after another FrameSetup", &I); 2641 BBState.ExitValue -= TII->getFrameTotalSize(I); 2642 BBState.ExitIsSetup = true; 2643 } 2644 2645 if (I.getOpcode() == FrameDestroyOpcode) { 2646 int Size = TII->getFrameTotalSize(I); 2647 if (!BBState.ExitIsSetup) 2648 report("FrameDestroy is not after a FrameSetup", &I); 2649 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue : 2650 BBState.ExitValue; 2651 if (BBState.ExitIsSetup && AbsSPAdj != Size) { 2652 report("FrameDestroy <n> is after FrameSetup <m>", &I); 2653 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <" 2654 << AbsSPAdj << ">.\n"; 2655 } 2656 BBState.ExitValue += Size; 2657 BBState.ExitIsSetup = false; 2658 } 2659 } 2660 SPState[MBB->getNumber()] = BBState; 2661 2662 // Make sure the exit state of any predecessor is consistent with the entry 2663 // state. 2664 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(), 2665 E = MBB->pred_end(); I != E; ++I) { 2666 if (Reachable.count(*I) && 2667 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue || 2668 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) { 2669 report("The exit stack state of a predecessor is inconsistent.", MBB); 2670 errs() << "Predecessor " << printMBBReference(*(*I)) 2671 << " has exit state (" << SPState[(*I)->getNumber()].ExitValue 2672 << ", " << SPState[(*I)->getNumber()].ExitIsSetup << "), while " 2673 << printMBBReference(*MBB) << " has entry state (" 2674 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n"; 2675 } 2676 } 2677 2678 // Make sure the entry state of any successor is consistent with the exit 2679 // state. 2680 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(), 2681 E = MBB->succ_end(); I != E; ++I) { 2682 if (Reachable.count(*I) && 2683 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue || 2684 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) { 2685 report("The entry stack state of a successor is inconsistent.", MBB); 2686 errs() << "Successor " << printMBBReference(*(*I)) 2687 << " has entry state (" << SPState[(*I)->getNumber()].EntryValue 2688 << ", " << SPState[(*I)->getNumber()].EntryIsSetup << "), while " 2689 << printMBBReference(*MBB) << " has exit state (" 2690 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n"; 2691 } 2692 } 2693 2694 // Make sure a basic block with return ends with zero stack adjustment. 2695 if (!MBB->empty() && MBB->back().isReturn()) { 2696 if (BBState.ExitIsSetup) 2697 report("A return block ends with a FrameSetup.", MBB); 2698 if (BBState.ExitValue) 2699 report("A return block ends with a nonzero stack adjustment.", MBB); 2700 } 2701 } 2702 } 2703