1aa739695SFrancis Visoiu Mistrih //===- lib/CodeGen/MachineOperand.cpp -------------------------------------===// 2aa739695SFrancis Visoiu Mistrih // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6aa739695SFrancis Visoiu Mistrih // 7aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 8aa739695SFrancis Visoiu Mistrih // 93aa8eaa9SFrancis Visoiu Mistrih /// \file Methods common to all machine operands. 10aa739695SFrancis Visoiu Mistrih // 11aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 12aa739695SFrancis Visoiu Mistrih 13aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineOperand.h" 14e85b06d6SFrancis Visoiu Mistrih #include "llvm/ADT/StringExtras.h" 15aa739695SFrancis Visoiu Mistrih #include "llvm/Analysis/Loads.h" 16cc3f6302SKrzysztof Parzyszek #include "llvm/Analysis/MemoryLocation.h" 17de3d0ee0SDaniel Sanders #include "llvm/CodeGen/MIRFormatter.h" 18aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MIRPrinter.h" 190b5bdceaSFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineFrameInfo.h" 20b41dbbe3SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineJumpTableInfo.h" 21aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineRegisterInfo.h" 22b3a0d513SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetInstrInfo.h" 23aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetRegisterInfo.h" 24432a3883SNico Weber #include "llvm/Config/llvm-config.h" 25aa739695SFrancis Visoiu Mistrih #include "llvm/IR/Constants.h" 26e76c5fcdSFrancis Visoiu Mistrih #include "llvm/IR/IRPrintingPasses.h" 27aa739695SFrancis Visoiu Mistrih #include "llvm/IR/ModuleSlotTracker.h" 28b6c190daSEric Christopher #include "llvm/MC/MCDwarf.h" 29a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetIntrinsicInfo.h" 30a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetMachine.h" 31aa739695SFrancis Visoiu Mistrih 32aa739695SFrancis Visoiu Mistrih using namespace llvm; 33aa739695SFrancis Visoiu Mistrih 34aa739695SFrancis Visoiu Mistrih static cl::opt<int> 35aa739695SFrancis Visoiu Mistrih PrintRegMaskNumRegs("print-regmask-num-regs", 36aa739695SFrancis Visoiu Mistrih cl::desc("Number of registers to limit to when " 37aa739695SFrancis Visoiu Mistrih "printing regmask operands in IR dumps. " 38aa739695SFrancis Visoiu Mistrih "unlimited = -1"), 39aa739695SFrancis Visoiu Mistrih cl::init(32), cl::Hidden); 40aa739695SFrancis Visoiu Mistrih 4195a05915SFrancis Visoiu Mistrih static const MachineFunction *getMFIfAvailable(const MachineOperand &MO) { 4295a05915SFrancis Visoiu Mistrih if (const MachineInstr *MI = MO.getParent()) 4395a05915SFrancis Visoiu Mistrih if (const MachineBasicBlock *MBB = MI->getParent()) 4495a05915SFrancis Visoiu Mistrih if (const MachineFunction *MF = MBB->getParent()) 4595a05915SFrancis Visoiu Mistrih return MF; 4695a05915SFrancis Visoiu Mistrih return nullptr; 4795a05915SFrancis Visoiu Mistrih } 4895a05915SFrancis Visoiu Mistrih static MachineFunction *getMFIfAvailable(MachineOperand &MO) { 4995a05915SFrancis Visoiu Mistrih return const_cast<MachineFunction *>( 5095a05915SFrancis Visoiu Mistrih getMFIfAvailable(const_cast<const MachineOperand &>(MO))); 5195a05915SFrancis Visoiu Mistrih } 5295a05915SFrancis Visoiu Mistrih 53f4d3113aSMatt Arsenault void MachineOperand::setReg(Register Reg) { 54aa739695SFrancis Visoiu Mistrih if (getReg() == Reg) 55aa739695SFrancis Visoiu Mistrih return; // No change. 56aa739695SFrancis Visoiu Mistrih 57f8bf2ec0SGeoff Berry // Clear the IsRenamable bit to keep it conservatively correct. 58f8bf2ec0SGeoff Berry IsRenamable = false; 59f8bf2ec0SGeoff Berry 60aa739695SFrancis Visoiu Mistrih // Otherwise, we have to change the register. If this operand is embedded 61aa739695SFrancis Visoiu Mistrih // into a machine function, we need to update the old and new register's 62aa739695SFrancis Visoiu Mistrih // use/def lists. 6395a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) { 64aa739695SFrancis Visoiu Mistrih MachineRegisterInfo &MRI = MF->getRegInfo(); 65aa739695SFrancis Visoiu Mistrih MRI.removeRegOperandFromUseList(this); 66aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 67aa739695SFrancis Visoiu Mistrih MRI.addRegOperandToUseList(this); 68aa739695SFrancis Visoiu Mistrih return; 69aa739695SFrancis Visoiu Mistrih } 70aa739695SFrancis Visoiu Mistrih 71aa739695SFrancis Visoiu Mistrih // Otherwise, just change the register, no problem. :) 72aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 73aa739695SFrancis Visoiu Mistrih } 74aa739695SFrancis Visoiu Mistrih 75f4d3113aSMatt Arsenault void MachineOperand::substVirtReg(Register Reg, unsigned SubIdx, 76aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo &TRI) { 77f4d3113aSMatt Arsenault assert(Reg.isVirtual()); 78aa739695SFrancis Visoiu Mistrih if (SubIdx && getSubReg()) 79aa739695SFrancis Visoiu Mistrih SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); 80aa739695SFrancis Visoiu Mistrih setReg(Reg); 81aa739695SFrancis Visoiu Mistrih if (SubIdx) 82aa739695SFrancis Visoiu Mistrih setSubReg(SubIdx); 83aa739695SFrancis Visoiu Mistrih } 84aa739695SFrancis Visoiu Mistrih 85f4d3113aSMatt Arsenault void MachineOperand::substPhysReg(MCRegister Reg, const TargetRegisterInfo &TRI) { 86f4d3113aSMatt Arsenault assert(Reg.isPhysical()); 87aa739695SFrancis Visoiu Mistrih if (getSubReg()) { 88aa739695SFrancis Visoiu Mistrih Reg = TRI.getSubReg(Reg, getSubReg()); 89aa739695SFrancis Visoiu Mistrih // Note that getSubReg() may return 0 if the sub-register doesn't exist. 90aa739695SFrancis Visoiu Mistrih // That won't happen in legal code. 91aa739695SFrancis Visoiu Mistrih setSubReg(0); 92aa739695SFrancis Visoiu Mistrih if (isDef()) 93aa739695SFrancis Visoiu Mistrih setIsUndef(false); 94aa739695SFrancis Visoiu Mistrih } 95aa739695SFrancis Visoiu Mistrih setReg(Reg); 96aa739695SFrancis Visoiu Mistrih } 97aa739695SFrancis Visoiu Mistrih 98aa739695SFrancis Visoiu Mistrih /// Change a def to a use, or a use to a def. 99aa739695SFrancis Visoiu Mistrih void MachineOperand::setIsDef(bool Val) { 100aa739695SFrancis Visoiu Mistrih assert(isReg() && "Wrong MachineOperand accessor"); 101aa739695SFrancis Visoiu Mistrih assert((!Val || !isDebug()) && "Marking a debug operation as def"); 102aa739695SFrancis Visoiu Mistrih if (IsDef == Val) 103aa739695SFrancis Visoiu Mistrih return; 10460c43102SGeoff Berry assert(!IsDeadOrKill && "Changing def/use with dead/kill set not supported"); 105aa739695SFrancis Visoiu Mistrih // MRI may keep uses and defs in different list positions. 10695a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) { 107aa739695SFrancis Visoiu Mistrih MachineRegisterInfo &MRI = MF->getRegInfo(); 108aa739695SFrancis Visoiu Mistrih MRI.removeRegOperandFromUseList(this); 109aa739695SFrancis Visoiu Mistrih IsDef = Val; 110aa739695SFrancis Visoiu Mistrih MRI.addRegOperandToUseList(this); 111aa739695SFrancis Visoiu Mistrih return; 112aa739695SFrancis Visoiu Mistrih } 113aa739695SFrancis Visoiu Mistrih IsDef = Val; 114aa739695SFrancis Visoiu Mistrih } 115aa739695SFrancis Visoiu Mistrih 11660c43102SGeoff Berry bool MachineOperand::isRenamable() const { 11760c43102SGeoff Berry assert(isReg() && "Wrong MachineOperand accessor"); 1182bea69bfSDaniel Sanders assert(Register::isPhysicalRegister(getReg()) && 11960c43102SGeoff Berry "isRenamable should only be checked on physical registers"); 120f8bf2ec0SGeoff Berry if (!IsRenamable) 121f8bf2ec0SGeoff Berry return false; 122f8bf2ec0SGeoff Berry 123f8bf2ec0SGeoff Berry const MachineInstr *MI = getParent(); 124f8bf2ec0SGeoff Berry if (!MI) 125f8bf2ec0SGeoff Berry return true; 126f8bf2ec0SGeoff Berry 127f8bf2ec0SGeoff Berry if (isDef()) 128f8bf2ec0SGeoff Berry return !MI->hasExtraDefRegAllocReq(MachineInstr::IgnoreBundle); 129f8bf2ec0SGeoff Berry 130f8bf2ec0SGeoff Berry assert(isUse() && "Reg is not def or use"); 131f8bf2ec0SGeoff Berry return !MI->hasExtraSrcRegAllocReq(MachineInstr::IgnoreBundle); 13260c43102SGeoff Berry } 13360c43102SGeoff Berry 13460c43102SGeoff Berry void MachineOperand::setIsRenamable(bool Val) { 13560c43102SGeoff Berry assert(isReg() && "Wrong MachineOperand accessor"); 1362bea69bfSDaniel Sanders assert(Register::isPhysicalRegister(getReg()) && 13760c43102SGeoff Berry "setIsRenamable should only be called on physical registers"); 13860c43102SGeoff Berry IsRenamable = Val; 13960c43102SGeoff Berry } 14060c43102SGeoff Berry 141aa739695SFrancis Visoiu Mistrih // If this operand is currently a register operand, and if this is in a 142aa739695SFrancis Visoiu Mistrih // function, deregister the operand from the register's use/def list. 143aa739695SFrancis Visoiu Mistrih void MachineOperand::removeRegFromUses() { 144aa739695SFrancis Visoiu Mistrih if (!isReg() || !isOnRegUseList()) 145aa739695SFrancis Visoiu Mistrih return; 146aa739695SFrancis Visoiu Mistrih 14795a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) 148aa739695SFrancis Visoiu Mistrih MF->getRegInfo().removeRegOperandFromUseList(this); 149aa739695SFrancis Visoiu Mistrih } 150aa739695SFrancis Visoiu Mistrih 151aa739695SFrancis Visoiu Mistrih /// ChangeToImmediate - Replace this operand with a new immediate operand of 152aa739695SFrancis Visoiu Mistrih /// the specified value. If an operand is known to be an immediate already, 153aa739695SFrancis Visoiu Mistrih /// the setImm method should be used. 154aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToImmediate(int64_t ImmVal) { 155aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); 156aa739695SFrancis Visoiu Mistrih 157aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 158aa739695SFrancis Visoiu Mistrih 159aa739695SFrancis Visoiu Mistrih OpKind = MO_Immediate; 160aa739695SFrancis Visoiu Mistrih Contents.ImmVal = ImmVal; 161aa739695SFrancis Visoiu Mistrih } 162aa739695SFrancis Visoiu Mistrih 163aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) { 164aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); 165aa739695SFrancis Visoiu Mistrih 166aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 167aa739695SFrancis Visoiu Mistrih 168aa739695SFrancis Visoiu Mistrih OpKind = MO_FPImmediate; 169aa739695SFrancis Visoiu Mistrih Contents.CFP = FPImm; 170aa739695SFrancis Visoiu Mistrih } 171aa739695SFrancis Visoiu Mistrih 172aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToES(const char *SymName, 17333773d5cSPeter Collingbourne unsigned TargetFlags) { 174aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 175aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into an external symbol"); 176aa739695SFrancis Visoiu Mistrih 177aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 178aa739695SFrancis Visoiu Mistrih 179aa739695SFrancis Visoiu Mistrih OpKind = MO_ExternalSymbol; 180aa739695SFrancis Visoiu Mistrih Contents.OffsetedInfo.Val.SymbolName = SymName; 181aa739695SFrancis Visoiu Mistrih setOffset(0); // Offset is always 0. 182aa739695SFrancis Visoiu Mistrih setTargetFlags(TargetFlags); 183aa739695SFrancis Visoiu Mistrih } 184aa739695SFrancis Visoiu Mistrih 185f672b617SNicolai Haehnle void MachineOperand::ChangeToGA(const GlobalValue *GV, int64_t Offset, 18633773d5cSPeter Collingbourne unsigned TargetFlags) { 187f672b617SNicolai Haehnle assert((!isReg() || !isTied()) && 188f672b617SNicolai Haehnle "Cannot change a tied operand into a global address"); 189f672b617SNicolai Haehnle 190f672b617SNicolai Haehnle removeRegFromUses(); 191f672b617SNicolai Haehnle 192f672b617SNicolai Haehnle OpKind = MO_GlobalAddress; 193f672b617SNicolai Haehnle Contents.OffsetedInfo.Val.GV = GV; 194f672b617SNicolai Haehnle setOffset(Offset); 195f672b617SNicolai Haehnle setTargetFlags(TargetFlags); 196f672b617SNicolai Haehnle } 197f672b617SNicolai Haehnle 198aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) { 199aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 200aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into an MCSymbol"); 201aa739695SFrancis Visoiu Mistrih 202aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 203aa739695SFrancis Visoiu Mistrih 204aa739695SFrancis Visoiu Mistrih OpKind = MO_MCSymbol; 205aa739695SFrancis Visoiu Mistrih Contents.Sym = Sym; 206aa739695SFrancis Visoiu Mistrih } 207aa739695SFrancis Visoiu Mistrih 208aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFrameIndex(int Idx) { 209aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 210aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into a FrameIndex"); 211aa739695SFrancis Visoiu Mistrih 212aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 213aa739695SFrancis Visoiu Mistrih 214aa739695SFrancis Visoiu Mistrih OpKind = MO_FrameIndex; 215aa739695SFrancis Visoiu Mistrih setIndex(Idx); 216aa739695SFrancis Visoiu Mistrih } 217aa739695SFrancis Visoiu Mistrih 218aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToTargetIndex(unsigned Idx, int64_t Offset, 21933773d5cSPeter Collingbourne unsigned TargetFlags) { 220aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 221aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into a FrameIndex"); 222aa739695SFrancis Visoiu Mistrih 223aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 224aa739695SFrancis Visoiu Mistrih 225aa739695SFrancis Visoiu Mistrih OpKind = MO_TargetIndex; 226aa739695SFrancis Visoiu Mistrih setIndex(Idx); 227aa739695SFrancis Visoiu Mistrih setOffset(Offset); 228aa739695SFrancis Visoiu Mistrih setTargetFlags(TargetFlags); 229aa739695SFrancis Visoiu Mistrih } 230aa739695SFrancis Visoiu Mistrih 231aa739695SFrancis Visoiu Mistrih /// ChangeToRegister - Replace this operand with a new register operand of 232aa739695SFrancis Visoiu Mistrih /// the specified value. If an operand is known to be an register already, 233aa739695SFrancis Visoiu Mistrih /// the setReg method should be used. 234f4d3113aSMatt Arsenault void MachineOperand::ChangeToRegister(Register Reg, bool isDef, bool isImp, 235aa739695SFrancis Visoiu Mistrih bool isKill, bool isDead, bool isUndef, 236aa739695SFrancis Visoiu Mistrih bool isDebug) { 237aa739695SFrancis Visoiu Mistrih MachineRegisterInfo *RegInfo = nullptr; 23895a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) 239aa739695SFrancis Visoiu Mistrih RegInfo = &MF->getRegInfo(); 240aa739695SFrancis Visoiu Mistrih // If this operand is already a register operand, remove it from the 241aa739695SFrancis Visoiu Mistrih // register's use/def lists. 242aa739695SFrancis Visoiu Mistrih bool WasReg = isReg(); 243aa739695SFrancis Visoiu Mistrih if (RegInfo && WasReg) 244aa739695SFrancis Visoiu Mistrih RegInfo->removeRegOperandFromUseList(this); 245aa739695SFrancis Visoiu Mistrih 246aa739695SFrancis Visoiu Mistrih // Change this to a register and set the reg#. 24760c43102SGeoff Berry assert(!(isDead && !isDef) && "Dead flag on non-def"); 24860c43102SGeoff Berry assert(!(isKill && isDef) && "Kill flag on def"); 249aa739695SFrancis Visoiu Mistrih OpKind = MO_Register; 250aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 251aa739695SFrancis Visoiu Mistrih SubReg_TargetFlags = 0; 252aa739695SFrancis Visoiu Mistrih IsDef = isDef; 253aa739695SFrancis Visoiu Mistrih IsImp = isImp; 25460c43102SGeoff Berry IsDeadOrKill = isKill | isDead; 25560c43102SGeoff Berry IsRenamable = false; 256aa739695SFrancis Visoiu Mistrih IsUndef = isUndef; 257aa739695SFrancis Visoiu Mistrih IsInternalRead = false; 258aa739695SFrancis Visoiu Mistrih IsEarlyClobber = false; 259aa739695SFrancis Visoiu Mistrih IsDebug = isDebug; 260aa739695SFrancis Visoiu Mistrih // Ensure isOnRegUseList() returns false. 261aa739695SFrancis Visoiu Mistrih Contents.Reg.Prev = nullptr; 262aa739695SFrancis Visoiu Mistrih // Preserve the tie when the operand was already a register. 263aa739695SFrancis Visoiu Mistrih if (!WasReg) 264aa739695SFrancis Visoiu Mistrih TiedTo = 0; 265aa739695SFrancis Visoiu Mistrih 266aa739695SFrancis Visoiu Mistrih // If this operand is embedded in a function, add the operand to the 267aa739695SFrancis Visoiu Mistrih // register's use/def list. 268aa739695SFrancis Visoiu Mistrih if (RegInfo) 269aa739695SFrancis Visoiu Mistrih RegInfo->addRegOperandToUseList(this); 270aa739695SFrancis Visoiu Mistrih } 271aa739695SFrancis Visoiu Mistrih 272aa739695SFrancis Visoiu Mistrih /// isIdenticalTo - Return true if this operand is identical to the specified 273aa739695SFrancis Visoiu Mistrih /// operand. Note that this should stay in sync with the hash_value overload 274aa739695SFrancis Visoiu Mistrih /// below. 275aa739695SFrancis Visoiu Mistrih bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { 276aa739695SFrancis Visoiu Mistrih if (getType() != Other.getType() || 277aa739695SFrancis Visoiu Mistrih getTargetFlags() != Other.getTargetFlags()) 278aa739695SFrancis Visoiu Mistrih return false; 279aa739695SFrancis Visoiu Mistrih 280aa739695SFrancis Visoiu Mistrih switch (getType()) { 281aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 282aa739695SFrancis Visoiu Mistrih return getReg() == Other.getReg() && isDef() == Other.isDef() && 283aa739695SFrancis Visoiu Mistrih getSubReg() == Other.getSubReg(); 284aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 285aa739695SFrancis Visoiu Mistrih return getImm() == Other.getImm(); 286aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 287aa739695SFrancis Visoiu Mistrih return getCImm() == Other.getCImm(); 288aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 289aa739695SFrancis Visoiu Mistrih return getFPImm() == Other.getFPImm(); 290aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 291aa739695SFrancis Visoiu Mistrih return getMBB() == Other.getMBB(); 292aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 293aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex(); 294aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 295aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 296aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); 297aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 298aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex(); 299aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 300aa739695SFrancis Visoiu Mistrih return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); 301aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 302aa739695SFrancis Visoiu Mistrih return strcmp(getSymbolName(), Other.getSymbolName()) == 0 && 303aa739695SFrancis Visoiu Mistrih getOffset() == Other.getOffset(); 304aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 305aa739695SFrancis Visoiu Mistrih return getBlockAddress() == Other.getBlockAddress() && 306aa739695SFrancis Visoiu Mistrih getOffset() == Other.getOffset(); 307aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: 308aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: { 309aa739695SFrancis Visoiu Mistrih // Shallow compare of the two RegMasks 310aa739695SFrancis Visoiu Mistrih const uint32_t *RegMask = getRegMask(); 311aa739695SFrancis Visoiu Mistrih const uint32_t *OtherRegMask = Other.getRegMask(); 312aa739695SFrancis Visoiu Mistrih if (RegMask == OtherRegMask) 313aa739695SFrancis Visoiu Mistrih return true; 314aa739695SFrancis Visoiu Mistrih 31595a05915SFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) { 316aa739695SFrancis Visoiu Mistrih // Calculate the size of the RegMask 317aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 318aa739695SFrancis Visoiu Mistrih unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32; 319aa739695SFrancis Visoiu Mistrih 320aa739695SFrancis Visoiu Mistrih // Deep compare of the two RegMasks 321aa739695SFrancis Visoiu Mistrih return std::equal(RegMask, RegMask + RegMaskSize, OtherRegMask); 322aa739695SFrancis Visoiu Mistrih } 32395a05915SFrancis Visoiu Mistrih // We don't know the size of the RegMask, so we can't deep compare the two 32495a05915SFrancis Visoiu Mistrih // reg masks. 32595a05915SFrancis Visoiu Mistrih return false; 32695a05915SFrancis Visoiu Mistrih } 327aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 328aa739695SFrancis Visoiu Mistrih return getMCSymbol() == Other.getMCSymbol(); 329aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 330aa739695SFrancis Visoiu Mistrih return getCFIIndex() == Other.getCFIIndex(); 331aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 332aa739695SFrancis Visoiu Mistrih return getMetadata() == Other.getMetadata(); 333aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: 334aa739695SFrancis Visoiu Mistrih return getIntrinsicID() == Other.getIntrinsicID(); 335aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: 336aa739695SFrancis Visoiu Mistrih return getPredicate() == Other.getPredicate(); 3375af9cf04SMatt Arsenault case MachineOperand::MO_ShuffleMask: 3385af9cf04SMatt Arsenault return getShuffleMask() == Other.getShuffleMask(); 339aa739695SFrancis Visoiu Mistrih } 340aa739695SFrancis Visoiu Mistrih llvm_unreachable("Invalid machine operand type"); 341aa739695SFrancis Visoiu Mistrih } 342aa739695SFrancis Visoiu Mistrih 343aa739695SFrancis Visoiu Mistrih // Note: this must stay exactly in sync with isIdenticalTo above. 344aa739695SFrancis Visoiu Mistrih hash_code llvm::hash_value(const MachineOperand &MO) { 345aa739695SFrancis Visoiu Mistrih switch (MO.getType()) { 346aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 347aa739695SFrancis Visoiu Mistrih // Register operands don't have target flags. 348e3a676e9SMatt Arsenault return hash_combine(MO.getType(), (unsigned)MO.getReg(), MO.getSubReg(), MO.isDef()); 349aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 350aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm()); 351aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 352aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm()); 353aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 354aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm()); 355aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 356aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB()); 357aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 358aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); 359aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 360aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 361aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(), 362aa739695SFrancis Visoiu Mistrih MO.getOffset()); 363aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 364aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); 365aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 366aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(), 367d8e87227SEli Friedman StringRef(MO.getSymbolName())); 368aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 369aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(), 370aa739695SFrancis Visoiu Mistrih MO.getOffset()); 371aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 372aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getBlockAddress(), 373aa739695SFrancis Visoiu Mistrih MO.getOffset()); 374aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: 375aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: 376aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); 377aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 378aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata()); 379aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 380aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol()); 381aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 382aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex()); 383aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: 384aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID()); 385aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: 386aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate()); 3875af9cf04SMatt Arsenault case MachineOperand::MO_ShuffleMask: 3885af9cf04SMatt Arsenault return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getShuffleMask()); 389aa739695SFrancis Visoiu Mistrih } 390aa739695SFrancis Visoiu Mistrih llvm_unreachable("Invalid machine operand type"); 391aa739695SFrancis Visoiu Mistrih } 392aa739695SFrancis Visoiu Mistrih 393a8a83d15SFrancis Visoiu Mistrih // Try to crawl up to the machine function and get TRI and IntrinsicInfo from 394a8a83d15SFrancis Visoiu Mistrih // it. 395a8a83d15SFrancis Visoiu Mistrih static void tryToGetTargetInfo(const MachineOperand &MO, 396a8a83d15SFrancis Visoiu Mistrih const TargetRegisterInfo *&TRI, 397a8a83d15SFrancis Visoiu Mistrih const TargetIntrinsicInfo *&IntrinsicInfo) { 398567611efSFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(MO)) { 399a8a83d15SFrancis Visoiu Mistrih TRI = MF->getSubtarget().getRegisterInfo(); 400a8a83d15SFrancis Visoiu Mistrih IntrinsicInfo = MF->getTarget().getIntrinsicInfo(); 401a8a83d15SFrancis Visoiu Mistrih } 402a8a83d15SFrancis Visoiu Mistrih } 403a8a83d15SFrancis Visoiu Mistrih 404b3a0d513SFrancis Visoiu Mistrih static const char *getTargetIndexName(const MachineFunction &MF, int Index) { 405b3a0d513SFrancis Visoiu Mistrih const auto *TII = MF.getSubtarget().getInstrInfo(); 406b3a0d513SFrancis Visoiu Mistrih assert(TII && "expected instruction info"); 407b3a0d513SFrancis Visoiu Mistrih auto Indices = TII->getSerializableTargetIndices(); 408b3a0d513SFrancis Visoiu Mistrih auto Found = find_if(Indices, [&](const std::pair<int, const char *> &I) { 409b3a0d513SFrancis Visoiu Mistrih return I.first == Index; 410b3a0d513SFrancis Visoiu Mistrih }); 411b3a0d513SFrancis Visoiu Mistrih if (Found != Indices.end()) 412b3a0d513SFrancis Visoiu Mistrih return Found->second; 413b3a0d513SFrancis Visoiu Mistrih return nullptr; 414b3a0d513SFrancis Visoiu Mistrih } 415b3a0d513SFrancis Visoiu Mistrih 4165df3bbf3SFrancis Visoiu Mistrih static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) { 4175df3bbf3SFrancis Visoiu Mistrih auto Flags = TII->getSerializableDirectMachineOperandTargetFlags(); 4185df3bbf3SFrancis Visoiu Mistrih for (const auto &I : Flags) { 4195df3bbf3SFrancis Visoiu Mistrih if (I.first == TF) { 4205df3bbf3SFrancis Visoiu Mistrih return I.second; 4215df3bbf3SFrancis Visoiu Mistrih } 4225df3bbf3SFrancis Visoiu Mistrih } 4235df3bbf3SFrancis Visoiu Mistrih return nullptr; 4245df3bbf3SFrancis Visoiu Mistrih } 4255df3bbf3SFrancis Visoiu Mistrih 426874ae6faSFrancis Visoiu Mistrih static void printCFIRegister(unsigned DwarfReg, raw_ostream &OS, 427874ae6faSFrancis Visoiu Mistrih const TargetRegisterInfo *TRI) { 428874ae6faSFrancis Visoiu Mistrih if (!TRI) { 429874ae6faSFrancis Visoiu Mistrih OS << "%dwarfreg." << DwarfReg; 430874ae6faSFrancis Visoiu Mistrih return; 431874ae6faSFrancis Visoiu Mistrih } 432874ae6faSFrancis Visoiu Mistrih 433aaff1a63SPavel Labath if (Optional<unsigned> Reg = TRI->getLLVMRegNum(DwarfReg, true)) 434aaff1a63SPavel Labath OS << printReg(*Reg, TRI); 435aaff1a63SPavel Labath else 436874ae6faSFrancis Visoiu Mistrih OS << "<badreg>"; 437874ae6faSFrancis Visoiu Mistrih } 438874ae6faSFrancis Visoiu Mistrih 439f81727d1SFrancis Visoiu Mistrih static void printIRBlockReference(raw_ostream &OS, const BasicBlock &BB, 440f81727d1SFrancis Visoiu Mistrih ModuleSlotTracker &MST) { 441f81727d1SFrancis Visoiu Mistrih OS << "%ir-block."; 442f81727d1SFrancis Visoiu Mistrih if (BB.hasName()) { 443f81727d1SFrancis Visoiu Mistrih printLLVMNameWithoutPrefix(OS, BB.getName()); 444f81727d1SFrancis Visoiu Mistrih return; 445f81727d1SFrancis Visoiu Mistrih } 446f81727d1SFrancis Visoiu Mistrih Optional<int> Slot; 447f81727d1SFrancis Visoiu Mistrih if (const Function *F = BB.getParent()) { 448f81727d1SFrancis Visoiu Mistrih if (F == MST.getCurrentFunction()) { 449f81727d1SFrancis Visoiu Mistrih Slot = MST.getLocalSlot(&BB); 450f81727d1SFrancis Visoiu Mistrih } else if (const Module *M = F->getParent()) { 451f81727d1SFrancis Visoiu Mistrih ModuleSlotTracker CustomMST(M, /*ShouldInitializeAllMetadata=*/false); 452f81727d1SFrancis Visoiu Mistrih CustomMST.incorporateFunction(*F); 453f81727d1SFrancis Visoiu Mistrih Slot = CustomMST.getLocalSlot(&BB); 454f81727d1SFrancis Visoiu Mistrih } 455f81727d1SFrancis Visoiu Mistrih } 456f81727d1SFrancis Visoiu Mistrih if (Slot) 457f81727d1SFrancis Visoiu Mistrih MachineOperand::printIRSlotNumber(OS, *Slot); 458f81727d1SFrancis Visoiu Mistrih else 459f81727d1SFrancis Visoiu Mistrih OS << "<unknown>"; 460f81727d1SFrancis Visoiu Mistrih } 461f81727d1SFrancis Visoiu Mistrih 462e85b06d6SFrancis Visoiu Mistrih static void printSyncScope(raw_ostream &OS, const LLVMContext &Context, 463e85b06d6SFrancis Visoiu Mistrih SyncScope::ID SSID, 464e85b06d6SFrancis Visoiu Mistrih SmallVectorImpl<StringRef> &SSNs) { 465e85b06d6SFrancis Visoiu Mistrih switch (SSID) { 466e85b06d6SFrancis Visoiu Mistrih case SyncScope::System: 467e85b06d6SFrancis Visoiu Mistrih break; 468e85b06d6SFrancis Visoiu Mistrih default: 469e85b06d6SFrancis Visoiu Mistrih if (SSNs.empty()) 470e85b06d6SFrancis Visoiu Mistrih Context.getSyncScopeNames(SSNs); 471e85b06d6SFrancis Visoiu Mistrih 472e85b06d6SFrancis Visoiu Mistrih OS << "syncscope(\""; 473745918ffSJonas Devlieghere printEscapedString(SSNs[SSID], OS); 474e85b06d6SFrancis Visoiu Mistrih OS << "\") "; 475e85b06d6SFrancis Visoiu Mistrih break; 476e85b06d6SFrancis Visoiu Mistrih } 477e85b06d6SFrancis Visoiu Mistrih } 478e85b06d6SFrancis Visoiu Mistrih 479e85b06d6SFrancis Visoiu Mistrih static const char *getTargetMMOFlagName(const TargetInstrInfo &TII, 480e85b06d6SFrancis Visoiu Mistrih unsigned TMMOFlag) { 481e85b06d6SFrancis Visoiu Mistrih auto Flags = TII.getSerializableMachineMemOperandTargetFlags(); 482e85b06d6SFrancis Visoiu Mistrih for (const auto &I : Flags) { 483e85b06d6SFrancis Visoiu Mistrih if (I.first == TMMOFlag) { 484e85b06d6SFrancis Visoiu Mistrih return I.second; 485e85b06d6SFrancis Visoiu Mistrih } 486e85b06d6SFrancis Visoiu Mistrih } 487e85b06d6SFrancis Visoiu Mistrih return nullptr; 488e85b06d6SFrancis Visoiu Mistrih } 489e85b06d6SFrancis Visoiu Mistrih 490e85b06d6SFrancis Visoiu Mistrih static void printFrameIndex(raw_ostream& OS, int FrameIndex, bool IsFixed, 491e85b06d6SFrancis Visoiu Mistrih const MachineFrameInfo *MFI) { 492e85b06d6SFrancis Visoiu Mistrih StringRef Name; 493e85b06d6SFrancis Visoiu Mistrih if (MFI) { 494e85b06d6SFrancis Visoiu Mistrih IsFixed = MFI->isFixedObjectIndex(FrameIndex); 495e85b06d6SFrancis Visoiu Mistrih if (const AllocaInst *Alloca = MFI->getObjectAllocation(FrameIndex)) 496e85b06d6SFrancis Visoiu Mistrih if (Alloca->hasName()) 497e85b06d6SFrancis Visoiu Mistrih Name = Alloca->getName(); 498e85b06d6SFrancis Visoiu Mistrih if (IsFixed) 499e85b06d6SFrancis Visoiu Mistrih FrameIndex -= MFI->getObjectIndexBegin(); 500e85b06d6SFrancis Visoiu Mistrih } 501e85b06d6SFrancis Visoiu Mistrih MachineOperand::printStackObjectReference(OS, FrameIndex, IsFixed, Name); 502e85b06d6SFrancis Visoiu Mistrih } 503e85b06d6SFrancis Visoiu Mistrih 504ecd0b833SFrancis Visoiu Mistrih void MachineOperand::printSubRegIdx(raw_ostream &OS, uint64_t Index, 505440f69c9SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI) { 506440f69c9SFrancis Visoiu Mistrih OS << "%subreg."; 507440f69c9SFrancis Visoiu Mistrih if (TRI) 508440f69c9SFrancis Visoiu Mistrih OS << TRI->getSubRegIndexName(Index); 509440f69c9SFrancis Visoiu Mistrih else 510440f69c9SFrancis Visoiu Mistrih OS << Index; 511440f69c9SFrancis Visoiu Mistrih } 512440f69c9SFrancis Visoiu Mistrih 5135df3bbf3SFrancis Visoiu Mistrih void MachineOperand::printTargetFlags(raw_ostream &OS, 5145df3bbf3SFrancis Visoiu Mistrih const MachineOperand &Op) { 5155df3bbf3SFrancis Visoiu Mistrih if (!Op.getTargetFlags()) 5165df3bbf3SFrancis Visoiu Mistrih return; 5175df3bbf3SFrancis Visoiu Mistrih const MachineFunction *MF = getMFIfAvailable(Op); 5185df3bbf3SFrancis Visoiu Mistrih if (!MF) 5195df3bbf3SFrancis Visoiu Mistrih return; 5205df3bbf3SFrancis Visoiu Mistrih 5215df3bbf3SFrancis Visoiu Mistrih const auto *TII = MF->getSubtarget().getInstrInfo(); 5225df3bbf3SFrancis Visoiu Mistrih assert(TII && "expected instruction info"); 5235df3bbf3SFrancis Visoiu Mistrih auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags()); 5245df3bbf3SFrancis Visoiu Mistrih OS << "target-flags("; 5255df3bbf3SFrancis Visoiu Mistrih const bool HasDirectFlags = Flags.first; 5265df3bbf3SFrancis Visoiu Mistrih const bool HasBitmaskFlags = Flags.second; 5275df3bbf3SFrancis Visoiu Mistrih if (!HasDirectFlags && !HasBitmaskFlags) { 5285df3bbf3SFrancis Visoiu Mistrih OS << "<unknown>) "; 5295df3bbf3SFrancis Visoiu Mistrih return; 5305df3bbf3SFrancis Visoiu Mistrih } 5315df3bbf3SFrancis Visoiu Mistrih if (HasDirectFlags) { 5325df3bbf3SFrancis Visoiu Mistrih if (const auto *Name = getTargetFlagName(TII, Flags.first)) 5335df3bbf3SFrancis Visoiu Mistrih OS << Name; 5345df3bbf3SFrancis Visoiu Mistrih else 5355df3bbf3SFrancis Visoiu Mistrih OS << "<unknown target flag>"; 5365df3bbf3SFrancis Visoiu Mistrih } 5375df3bbf3SFrancis Visoiu Mistrih if (!HasBitmaskFlags) { 5385df3bbf3SFrancis Visoiu Mistrih OS << ") "; 5395df3bbf3SFrancis Visoiu Mistrih return; 5405df3bbf3SFrancis Visoiu Mistrih } 5415df3bbf3SFrancis Visoiu Mistrih bool IsCommaNeeded = HasDirectFlags; 5425df3bbf3SFrancis Visoiu Mistrih unsigned BitMask = Flags.second; 5435df3bbf3SFrancis Visoiu Mistrih auto BitMasks = TII->getSerializableBitmaskMachineOperandTargetFlags(); 5445df3bbf3SFrancis Visoiu Mistrih for (const auto &Mask : BitMasks) { 5455df3bbf3SFrancis Visoiu Mistrih // Check if the flag's bitmask has the bits of the current mask set. 5465df3bbf3SFrancis Visoiu Mistrih if ((BitMask & Mask.first) == Mask.first) { 5475df3bbf3SFrancis Visoiu Mistrih if (IsCommaNeeded) 5485df3bbf3SFrancis Visoiu Mistrih OS << ", "; 5495df3bbf3SFrancis Visoiu Mistrih IsCommaNeeded = true; 5505df3bbf3SFrancis Visoiu Mistrih OS << Mask.second; 5515df3bbf3SFrancis Visoiu Mistrih // Clear the bits which were serialized from the flag's bitmask. 5525df3bbf3SFrancis Visoiu Mistrih BitMask &= ~(Mask.first); 5535df3bbf3SFrancis Visoiu Mistrih } 5545df3bbf3SFrancis Visoiu Mistrih } 5555df3bbf3SFrancis Visoiu Mistrih if (BitMask) { 5565df3bbf3SFrancis Visoiu Mistrih // When the resulting flag's bitmask isn't zero, we know that we didn't 5575df3bbf3SFrancis Visoiu Mistrih // serialize all of the bit flags. 5585df3bbf3SFrancis Visoiu Mistrih if (IsCommaNeeded) 5595df3bbf3SFrancis Visoiu Mistrih OS << ", "; 5605df3bbf3SFrancis Visoiu Mistrih OS << "<unknown bitmask target flag>"; 5615df3bbf3SFrancis Visoiu Mistrih } 5625df3bbf3SFrancis Visoiu Mistrih OS << ") "; 5635df3bbf3SFrancis Visoiu Mistrih } 5645df3bbf3SFrancis Visoiu Mistrih 5655de20e03SFrancis Visoiu Mistrih void MachineOperand::printSymbol(raw_ostream &OS, MCSymbol &Sym) { 5665de20e03SFrancis Visoiu Mistrih OS << "<mcsymbol " << Sym << ">"; 5675de20e03SFrancis Visoiu Mistrih } 5685de20e03SFrancis Visoiu Mistrih 5690b5bdceaSFrancis Visoiu Mistrih void MachineOperand::printStackObjectReference(raw_ostream &OS, 5700b5bdceaSFrancis Visoiu Mistrih unsigned FrameIndex, 5710b5bdceaSFrancis Visoiu Mistrih bool IsFixed, StringRef Name) { 5720b5bdceaSFrancis Visoiu Mistrih if (IsFixed) { 5730b5bdceaSFrancis Visoiu Mistrih OS << "%fixed-stack." << FrameIndex; 5740b5bdceaSFrancis Visoiu Mistrih return; 5750b5bdceaSFrancis Visoiu Mistrih } 5760b5bdceaSFrancis Visoiu Mistrih 5770b5bdceaSFrancis Visoiu Mistrih OS << "%stack." << FrameIndex; 5780b5bdceaSFrancis Visoiu Mistrih if (!Name.empty()) 5790b5bdceaSFrancis Visoiu Mistrih OS << '.' << Name; 5800b5bdceaSFrancis Visoiu Mistrih } 5810b5bdceaSFrancis Visoiu Mistrih 58281226602SFrancis Visoiu Mistrih void MachineOperand::printOperandOffset(raw_ostream &OS, int64_t Offset) { 58381226602SFrancis Visoiu Mistrih if (Offset == 0) 58481226602SFrancis Visoiu Mistrih return; 58581226602SFrancis Visoiu Mistrih if (Offset < 0) { 58681226602SFrancis Visoiu Mistrih OS << " - " << -Offset; 58781226602SFrancis Visoiu Mistrih return; 58881226602SFrancis Visoiu Mistrih } 58981226602SFrancis Visoiu Mistrih OS << " + " << Offset; 59081226602SFrancis Visoiu Mistrih } 59181226602SFrancis Visoiu Mistrih 592f81727d1SFrancis Visoiu Mistrih void MachineOperand::printIRSlotNumber(raw_ostream &OS, int Slot) { 593f81727d1SFrancis Visoiu Mistrih if (Slot == -1) 594f81727d1SFrancis Visoiu Mistrih OS << "<badref>"; 595f81727d1SFrancis Visoiu Mistrih else 596f81727d1SFrancis Visoiu Mistrih OS << Slot; 597f81727d1SFrancis Visoiu Mistrih } 598f81727d1SFrancis Visoiu Mistrih 599874ae6faSFrancis Visoiu Mistrih static void printCFI(raw_ostream &OS, const MCCFIInstruction &CFI, 600874ae6faSFrancis Visoiu Mistrih const TargetRegisterInfo *TRI) { 601874ae6faSFrancis Visoiu Mistrih switch (CFI.getOperation()) { 602874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpSameValue: 603874ae6faSFrancis Visoiu Mistrih OS << "same_value "; 604874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 605874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 606874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 607874ae6faSFrancis Visoiu Mistrih break; 608874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRememberState: 609874ae6faSFrancis Visoiu Mistrih OS << "remember_state "; 610874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 611874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 612874ae6faSFrancis Visoiu Mistrih break; 613874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRestoreState: 614874ae6faSFrancis Visoiu Mistrih OS << "restore_state "; 615874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 616874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 617874ae6faSFrancis Visoiu Mistrih break; 618874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpOffset: 619874ae6faSFrancis Visoiu Mistrih OS << "offset "; 620874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 621874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 622874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 623874ae6faSFrancis Visoiu Mistrih OS << ", " << CFI.getOffset(); 624874ae6faSFrancis Visoiu Mistrih break; 625874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpDefCfaRegister: 626874ae6faSFrancis Visoiu Mistrih OS << "def_cfa_register "; 627874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 628874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 629874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 630874ae6faSFrancis Visoiu Mistrih break; 631874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpDefCfaOffset: 632874ae6faSFrancis Visoiu Mistrih OS << "def_cfa_offset "; 633874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 634874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 635874ae6faSFrancis Visoiu Mistrih OS << CFI.getOffset(); 636874ae6faSFrancis Visoiu Mistrih break; 637874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpDefCfa: 638874ae6faSFrancis Visoiu Mistrih OS << "def_cfa "; 639874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 640874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 641874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 642874ae6faSFrancis Visoiu Mistrih OS << ", " << CFI.getOffset(); 643874ae6faSFrancis Visoiu Mistrih break; 644874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRelOffset: 645874ae6faSFrancis Visoiu Mistrih OS << "rel_offset "; 646874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 647874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 648874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 649874ae6faSFrancis Visoiu Mistrih OS << ", " << CFI.getOffset(); 650874ae6faSFrancis Visoiu Mistrih break; 651874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpAdjustCfaOffset: 652874ae6faSFrancis Visoiu Mistrih OS << "adjust_cfa_offset "; 653874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 654874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 655874ae6faSFrancis Visoiu Mistrih OS << CFI.getOffset(); 656874ae6faSFrancis Visoiu Mistrih break; 657874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRestore: 658874ae6faSFrancis Visoiu Mistrih OS << "restore "; 659874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 660874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 661874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 662874ae6faSFrancis Visoiu Mistrih break; 663874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpEscape: { 664874ae6faSFrancis Visoiu Mistrih OS << "escape "; 665874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 666874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 667874ae6faSFrancis Visoiu Mistrih if (!CFI.getValues().empty()) { 668874ae6faSFrancis Visoiu Mistrih size_t e = CFI.getValues().size() - 1; 669874ae6faSFrancis Visoiu Mistrih for (size_t i = 0; i < e; ++i) 670874ae6faSFrancis Visoiu Mistrih OS << format("0x%02x", uint8_t(CFI.getValues()[i])) << ", "; 671874ae6faSFrancis Visoiu Mistrih OS << format("0x%02x", uint8_t(CFI.getValues()[e])) << ", "; 672874ae6faSFrancis Visoiu Mistrih } 673874ae6faSFrancis Visoiu Mistrih break; 674874ae6faSFrancis Visoiu Mistrih } 675874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpUndefined: 676874ae6faSFrancis Visoiu Mistrih OS << "undefined "; 677874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 678874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 679874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 680874ae6faSFrancis Visoiu Mistrih break; 681874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRegister: 682874ae6faSFrancis Visoiu Mistrih OS << "register "; 683874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 684874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 685874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 686874ae6faSFrancis Visoiu Mistrih OS << ", "; 687874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister2(), OS, TRI); 688874ae6faSFrancis Visoiu Mistrih break; 689874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpWindowSave: 690874ae6faSFrancis Visoiu Mistrih OS << "window_save "; 691874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 692874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 693874ae6faSFrancis Visoiu Mistrih break; 694f57d7d82SLuke Cheeseman case MCCFIInstruction::OpNegateRAState: 695f57d7d82SLuke Cheeseman OS << "negate_ra_sign_state "; 696f57d7d82SLuke Cheeseman if (MCSymbol *Label = CFI.getLabel()) 697f57d7d82SLuke Cheeseman MachineOperand::printSymbol(OS, *Label); 698f57d7d82SLuke Cheeseman break; 699874ae6faSFrancis Visoiu Mistrih default: 700874ae6faSFrancis Visoiu Mistrih // TODO: Print the other CFI Operations. 701874ae6faSFrancis Visoiu Mistrih OS << "<unserializable cfi directive>"; 702874ae6faSFrancis Visoiu Mistrih break; 703874ae6faSFrancis Visoiu Mistrih } 704874ae6faSFrancis Visoiu Mistrih } 705874ae6faSFrancis Visoiu Mistrih 706aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI, 707aa739695SFrancis Visoiu Mistrih const TargetIntrinsicInfo *IntrinsicInfo) const { 708f487edaeSRoman Tereshin print(OS, LLT{}, TRI, IntrinsicInfo); 709f487edaeSRoman Tereshin } 710f487edaeSRoman Tereshin 711f487edaeSRoman Tereshin void MachineOperand::print(raw_ostream &OS, LLT TypeToPrint, 712f487edaeSRoman Tereshin const TargetRegisterInfo *TRI, 713f487edaeSRoman Tereshin const TargetIntrinsicInfo *IntrinsicInfo) const { 714a8a83d15SFrancis Visoiu Mistrih tryToGetTargetInfo(*this, TRI, IntrinsicInfo); 715aa739695SFrancis Visoiu Mistrih ModuleSlotTracker DummyMST(nullptr); 716de3d0ee0SDaniel Sanders print(OS, DummyMST, TypeToPrint, None, /*PrintDef=*/false, 717de3d0ee0SDaniel Sanders /*IsStandalone=*/true, 718a8a83d15SFrancis Visoiu Mistrih /*ShouldPrintRegisterTies=*/true, 719a8a83d15SFrancis Visoiu Mistrih /*TiedOperandIdx=*/0, TRI, IntrinsicInfo); 720aa739695SFrancis Visoiu Mistrih } 721aa739695SFrancis Visoiu Mistrih 722aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, 723de3d0ee0SDaniel Sanders LLT TypeToPrint, Optional<unsigned> OpIdx, bool PrintDef, 724de3d0ee0SDaniel Sanders bool IsStandalone, bool ShouldPrintRegisterTies, 725a8a83d15SFrancis Visoiu Mistrih unsigned TiedOperandIdx, 726aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI, 727aa739695SFrancis Visoiu Mistrih const TargetIntrinsicInfo *IntrinsicInfo) const { 7285df3bbf3SFrancis Visoiu Mistrih printTargetFlags(OS, *this); 729aa739695SFrancis Visoiu Mistrih switch (getType()) { 730a8a83d15SFrancis Visoiu Mistrih case MachineOperand::MO_Register: { 7310c476111SDaniel Sanders Register Reg = getReg(); 732aa739695SFrancis Visoiu Mistrih if (isImplicit()) 733a8a83d15SFrancis Visoiu Mistrih OS << (isDef() ? "implicit-def " : "implicit "); 734a8a83d15SFrancis Visoiu Mistrih else if (PrintDef && isDef()) 735a8a83d15SFrancis Visoiu Mistrih // Print the 'def' flag only when the operand is defined after '='. 736aa739695SFrancis Visoiu Mistrih OS << "def "; 737a8a83d15SFrancis Visoiu Mistrih if (isInternalRead()) 738aa739695SFrancis Visoiu Mistrih OS << "internal "; 739a8a83d15SFrancis Visoiu Mistrih if (isDead()) 740a8a83d15SFrancis Visoiu Mistrih OS << "dead "; 741a8a83d15SFrancis Visoiu Mistrih if (isKill()) 742a8a83d15SFrancis Visoiu Mistrih OS << "killed "; 743a8a83d15SFrancis Visoiu Mistrih if (isUndef()) 744a8a83d15SFrancis Visoiu Mistrih OS << "undef "; 745a8a83d15SFrancis Visoiu Mistrih if (isEarlyClobber()) 746a8a83d15SFrancis Visoiu Mistrih OS << "early-clobber "; 7472bea69bfSDaniel Sanders if (Register::isPhysicalRegister(getReg()) && isRenamable()) 74860c43102SGeoff Berry OS << "renamable "; 749a8340389SMatthias Braun // isDebug() is exactly true for register operands of a DBG_VALUE. So we 750a8340389SMatthias Braun // simply infer it when parsing and do not need to print it. 751399b46c9SPuyan Lotfi 752399b46c9SPuyan Lotfi const MachineRegisterInfo *MRI = nullptr; 7532bea69bfSDaniel Sanders if (Register::isVirtualRegister(Reg)) { 754399b46c9SPuyan Lotfi if (const MachineFunction *MF = getMFIfAvailable(*this)) { 755399b46c9SPuyan Lotfi MRI = &MF->getRegInfo(); 756399b46c9SPuyan Lotfi } 757399b46c9SPuyan Lotfi } 758399b46c9SPuyan Lotfi 759399b46c9SPuyan Lotfi OS << printReg(Reg, TRI, 0, MRI); 760a8a83d15SFrancis Visoiu Mistrih // Print the sub register. 761a8a83d15SFrancis Visoiu Mistrih if (unsigned SubReg = getSubReg()) { 762a8a83d15SFrancis Visoiu Mistrih if (TRI) 763a8a83d15SFrancis Visoiu Mistrih OS << '.' << TRI->getSubRegIndexName(SubReg); 764a8a83d15SFrancis Visoiu Mistrih else 765a8a83d15SFrancis Visoiu Mistrih OS << ".subreg" << SubReg; 766aa739695SFrancis Visoiu Mistrih } 767a8a83d15SFrancis Visoiu Mistrih // Print the register class / bank. 7682bea69bfSDaniel Sanders if (Register::isVirtualRegister(Reg)) { 769567611efSFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) { 770a8a83d15SFrancis Visoiu Mistrih const MachineRegisterInfo &MRI = MF->getRegInfo(); 771eb3f76fcSFrancis Visoiu Mistrih if (IsStandalone || !PrintDef || MRI.def_empty(Reg)) { 772a8a83d15SFrancis Visoiu Mistrih OS << ':'; 773a8a83d15SFrancis Visoiu Mistrih OS << printRegClassOrBank(Reg, MRI, TRI); 774aa739695SFrancis Visoiu Mistrih } 775aa739695SFrancis Visoiu Mistrih } 776a8a83d15SFrancis Visoiu Mistrih } 777a8a83d15SFrancis Visoiu Mistrih // Print ties. 778a8a83d15SFrancis Visoiu Mistrih if (ShouldPrintRegisterTies && isTied() && !isDef()) 779a8a83d15SFrancis Visoiu Mistrih OS << "(tied-def " << TiedOperandIdx << ")"; 780a8a83d15SFrancis Visoiu Mistrih // Print types. 781a8a83d15SFrancis Visoiu Mistrih if (TypeToPrint.isValid()) 782a8a83d15SFrancis Visoiu Mistrih OS << '(' << TypeToPrint << ')'; 783aa739695SFrancis Visoiu Mistrih break; 784a8a83d15SFrancis Visoiu Mistrih } 785de3d0ee0SDaniel Sanders case MachineOperand::MO_Immediate: { 786de3d0ee0SDaniel Sanders const MIRFormatter *Formatter = nullptr; 787cfd84984SPeng Guo if (const MachineFunction *MF = getMFIfAvailable(*this)) { 788cfd84984SPeng Guo const auto *TII = MF->getSubtarget().getInstrInfo(); 789cfd84984SPeng Guo assert(TII && "expected instruction info"); 790cfd84984SPeng Guo Formatter = TII->getMIRFormatter(); 791cfd84984SPeng Guo } 792de3d0ee0SDaniel Sanders if (Formatter) 793de3d0ee0SDaniel Sanders Formatter->printImm(OS, *getParent(), OpIdx, getImm()); 794de3d0ee0SDaniel Sanders else 795aa739695SFrancis Visoiu Mistrih OS << getImm(); 796aa739695SFrancis Visoiu Mistrih break; 797de3d0ee0SDaniel Sanders } 798aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 7996c4ca713SFrancis Visoiu Mistrih getCImm()->printAsOperand(OS, /*PrintType=*/true, MST); 800aa739695SFrancis Visoiu Mistrih break; 801aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 8023b265c8fSFrancis Visoiu Mistrih getFPImm()->printAsOperand(OS, /*PrintType=*/true, MST); 803aa739695SFrancis Visoiu Mistrih break; 804aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 80525528d6dSFrancis Visoiu Mistrih OS << printMBBReference(*getMBB()); 806aa739695SFrancis Visoiu Mistrih break; 8070b5bdceaSFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: { 8080b5bdceaSFrancis Visoiu Mistrih int FrameIndex = getIndex(); 8090b5bdceaSFrancis Visoiu Mistrih bool IsFixed = false; 810e85b06d6SFrancis Visoiu Mistrih const MachineFrameInfo *MFI = nullptr; 811e85b06d6SFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) 812e85b06d6SFrancis Visoiu Mistrih MFI = &MF->getFrameInfo(); 813e85b06d6SFrancis Visoiu Mistrih printFrameIndex(OS, FrameIndex, IsFixed, MFI); 814aa739695SFrancis Visoiu Mistrih break; 8150b5bdceaSFrancis Visoiu Mistrih } 816aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 81726ae8a65SFrancis Visoiu Mistrih OS << "%const." << getIndex(); 81881226602SFrancis Visoiu Mistrih printOperandOffset(OS, getOffset()); 819aa739695SFrancis Visoiu Mistrih break; 820b3a0d513SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: { 821b3a0d513SFrancis Visoiu Mistrih OS << "target-index("; 822b3a0d513SFrancis Visoiu Mistrih const char *Name = "<unknown>"; 823b3a0d513SFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) 824b3a0d513SFrancis Visoiu Mistrih if (const auto *TargetIndexName = getTargetIndexName(*MF, getIndex())) 825b3a0d513SFrancis Visoiu Mistrih Name = TargetIndexName; 826b3a0d513SFrancis Visoiu Mistrih OS << Name << ')'; 82781226602SFrancis Visoiu Mistrih printOperandOffset(OS, getOffset()); 828aa739695SFrancis Visoiu Mistrih break; 829b3a0d513SFrancis Visoiu Mistrih } 830aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 831b41dbbe3SFrancis Visoiu Mistrih OS << printJumpTableEntryReference(getIndex()); 832aa739695SFrancis Visoiu Mistrih break; 833aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 834aa739695SFrancis Visoiu Mistrih getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST); 83581226602SFrancis Visoiu Mistrih printOperandOffset(OS, getOffset()); 836aa739695SFrancis Visoiu Mistrih break; 837e76c5fcdSFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: { 838e76c5fcdSFrancis Visoiu Mistrih StringRef Name = getSymbolName(); 839fe6c9cbbSPuyan Lotfi OS << '&'; 840e76c5fcdSFrancis Visoiu Mistrih if (Name.empty()) { 841e76c5fcdSFrancis Visoiu Mistrih OS << "\"\""; 842e76c5fcdSFrancis Visoiu Mistrih } else { 843e76c5fcdSFrancis Visoiu Mistrih printLLVMNameWithoutPrefix(OS, Name); 844e76c5fcdSFrancis Visoiu Mistrih } 84581226602SFrancis Visoiu Mistrih printOperandOffset(OS, getOffset()); 846aa739695SFrancis Visoiu Mistrih break; 847e76c5fcdSFrancis Visoiu Mistrih } 848f81727d1SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: { 849f81727d1SFrancis Visoiu Mistrih OS << "blockaddress("; 850f81727d1SFrancis Visoiu Mistrih getBlockAddress()->getFunction()->printAsOperand(OS, /*PrintType=*/false, 851f81727d1SFrancis Visoiu Mistrih MST); 852f81727d1SFrancis Visoiu Mistrih OS << ", "; 853f81727d1SFrancis Visoiu Mistrih printIRBlockReference(OS, *getBlockAddress()->getBasicBlock(), MST); 854f81727d1SFrancis Visoiu Mistrih OS << ')'; 855f81727d1SFrancis Visoiu Mistrih MachineOperand::printOperandOffset(OS, getOffset()); 856aa739695SFrancis Visoiu Mistrih break; 857f81727d1SFrancis Visoiu Mistrih } 858aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: { 859a8a83d15SFrancis Visoiu Mistrih OS << "<regmask"; 860a8a83d15SFrancis Visoiu Mistrih if (TRI) { 861aa739695SFrancis Visoiu Mistrih unsigned NumRegsInMask = 0; 862aa739695SFrancis Visoiu Mistrih unsigned NumRegsEmitted = 0; 863aa739695SFrancis Visoiu Mistrih for (unsigned i = 0; i < TRI->getNumRegs(); ++i) { 864aa739695SFrancis Visoiu Mistrih unsigned MaskWord = i / 32; 865aa739695SFrancis Visoiu Mistrih unsigned MaskBit = i % 32; 866aa739695SFrancis Visoiu Mistrih if (getRegMask()[MaskWord] & (1 << MaskBit)) { 867aa739695SFrancis Visoiu Mistrih if (PrintRegMaskNumRegs < 0 || 868aa739695SFrancis Visoiu Mistrih NumRegsEmitted <= static_cast<unsigned>(PrintRegMaskNumRegs)) { 869aa739695SFrancis Visoiu Mistrih OS << " " << printReg(i, TRI); 870aa739695SFrancis Visoiu Mistrih NumRegsEmitted++; 871aa739695SFrancis Visoiu Mistrih } 872aa739695SFrancis Visoiu Mistrih NumRegsInMask++; 873aa739695SFrancis Visoiu Mistrih } 874aa739695SFrancis Visoiu Mistrih } 875aa739695SFrancis Visoiu Mistrih if (NumRegsEmitted != NumRegsInMask) 876aa739695SFrancis Visoiu Mistrih OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more..."; 877a8a83d15SFrancis Visoiu Mistrih } else { 878a8a83d15SFrancis Visoiu Mistrih OS << " ..."; 879a8a83d15SFrancis Visoiu Mistrih } 880aa739695SFrancis Visoiu Mistrih OS << ">"; 881aa739695SFrancis Visoiu Mistrih break; 882aa739695SFrancis Visoiu Mistrih } 883bdaf8bfaSFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: { 884bdaf8bfaSFrancis Visoiu Mistrih const uint32_t *RegMask = getRegLiveOut(); 885bdaf8bfaSFrancis Visoiu Mistrih OS << "liveout("; 886bdaf8bfaSFrancis Visoiu Mistrih if (!TRI) { 887bdaf8bfaSFrancis Visoiu Mistrih OS << "<unknown>"; 888bdaf8bfaSFrancis Visoiu Mistrih } else { 889bdaf8bfaSFrancis Visoiu Mistrih bool IsCommaNeeded = false; 890bdaf8bfaSFrancis Visoiu Mistrih for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) { 891bdaf8bfaSFrancis Visoiu Mistrih if (RegMask[Reg / 32] & (1U << (Reg % 32))) { 892bdaf8bfaSFrancis Visoiu Mistrih if (IsCommaNeeded) 893bdaf8bfaSFrancis Visoiu Mistrih OS << ", "; 894bdaf8bfaSFrancis Visoiu Mistrih OS << printReg(Reg, TRI); 895bdaf8bfaSFrancis Visoiu Mistrih IsCommaNeeded = true; 896bdaf8bfaSFrancis Visoiu Mistrih } 897bdaf8bfaSFrancis Visoiu Mistrih } 898bdaf8bfaSFrancis Visoiu Mistrih } 899bdaf8bfaSFrancis Visoiu Mistrih OS << ")"; 900aa739695SFrancis Visoiu Mistrih break; 901bdaf8bfaSFrancis Visoiu Mistrih } 902aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 903aa739695SFrancis Visoiu Mistrih getMetadata()->printAsOperand(OS, MST); 904aa739695SFrancis Visoiu Mistrih break; 905aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 9065de20e03SFrancis Visoiu Mistrih printSymbol(OS, *getMCSymbol()); 907aa739695SFrancis Visoiu Mistrih break; 908874ae6faSFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: { 909874ae6faSFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) 910874ae6faSFrancis Visoiu Mistrih printCFI(OS, MF->getFrameInstructions()[getCFIIndex()], TRI); 911874ae6faSFrancis Visoiu Mistrih else 912874ae6faSFrancis Visoiu Mistrih OS << "<cfi directive>"; 913aa739695SFrancis Visoiu Mistrih break; 914874ae6faSFrancis Visoiu Mistrih } 915aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: { 916aa739695SFrancis Visoiu Mistrih Intrinsic::ID ID = getIntrinsicID(); 917aa739695SFrancis Visoiu Mistrih if (ID < Intrinsic::num_intrinsics) 918bbd610aeSFrancis Visoiu Mistrih OS << "intrinsic(@" << Intrinsic::getName(ID, None) << ')'; 919aa739695SFrancis Visoiu Mistrih else if (IntrinsicInfo) 920bbd610aeSFrancis Visoiu Mistrih OS << "intrinsic(@" << IntrinsicInfo->getName(ID) << ')'; 921aa739695SFrancis Visoiu Mistrih else 922bbd610aeSFrancis Visoiu Mistrih OS << "intrinsic(" << ID << ')'; 923aa739695SFrancis Visoiu Mistrih break; 924aa739695SFrancis Visoiu Mistrih } 925aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: { 926aa739695SFrancis Visoiu Mistrih auto Pred = static_cast<CmpInst::Predicate>(getPredicate()); 927cb2683d4SFrancis Visoiu Mistrih OS << (CmpInst::isIntPredicate(Pred) ? "int" : "float") << "pred(" 928cb2683d4SFrancis Visoiu Mistrih << CmpInst::getPredicateName(Pred) << ')'; 929aa739695SFrancis Visoiu Mistrih break; 930aa739695SFrancis Visoiu Mistrih } 9315af9cf04SMatt Arsenault case MachineOperand::MO_ShuffleMask: 9325af9cf04SMatt Arsenault OS << "shufflemask("; 933*e68e4cbcSEli Friedman ArrayRef<int> Mask = getShuffleMask(); 9345af9cf04SMatt Arsenault StringRef Separator; 935*e68e4cbcSEli Friedman for (int Elt : Mask) { 936*e68e4cbcSEli Friedman if (Elt == -1) 937*e68e4cbcSEli Friedman OS << Separator << "undef"; 938*e68e4cbcSEli Friedman else 939*e68e4cbcSEli Friedman OS << Separator << Elt; 9405af9cf04SMatt Arsenault Separator = ", "; 9415af9cf04SMatt Arsenault } 9425af9cf04SMatt Arsenault 9435af9cf04SMatt Arsenault OS << ')'; 9445af9cf04SMatt Arsenault break; 945aa739695SFrancis Visoiu Mistrih } 946aa739695SFrancis Visoiu Mistrih } 947aa739695SFrancis Visoiu Mistrih 948aa739695SFrancis Visoiu Mistrih #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 949aa739695SFrancis Visoiu Mistrih LLVM_DUMP_METHOD void MachineOperand::dump() const { dbgs() << *this << '\n'; } 950aa739695SFrancis Visoiu Mistrih #endif 951aa739695SFrancis Visoiu Mistrih 952aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 953aa739695SFrancis Visoiu Mistrih // MachineMemOperand Implementation 954aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 955aa739695SFrancis Visoiu Mistrih 956aa739695SFrancis Visoiu Mistrih /// getAddrSpace - Return the LLVM IR address space number that this pointer 957aa739695SFrancis Visoiu Mistrih /// points into. 95849477040SYaxun Liu unsigned MachinePointerInfo::getAddrSpace() const { return AddrSpace; } 959aa739695SFrancis Visoiu Mistrih 960aa739695SFrancis Visoiu Mistrih /// isDereferenceable - Return true if V is always dereferenceable for 961aa739695SFrancis Visoiu Mistrih /// Offset + Size byte. 962aa739695SFrancis Visoiu Mistrih bool MachinePointerInfo::isDereferenceable(unsigned Size, LLVMContext &C, 963aa739695SFrancis Visoiu Mistrih const DataLayout &DL) const { 964aa739695SFrancis Visoiu Mistrih if (!V.is<const Value *>()) 965aa739695SFrancis Visoiu Mistrih return false; 966aa739695SFrancis Visoiu Mistrih 967aa739695SFrancis Visoiu Mistrih const Value *BasePtr = V.get<const Value *>(); 968aa739695SFrancis Visoiu Mistrih if (BasePtr == nullptr) 969aa739695SFrancis Visoiu Mistrih return false; 970aa739695SFrancis Visoiu Mistrih 971aa739695SFrancis Visoiu Mistrih return isDereferenceableAndAlignedPointer( 972301b4128SGuillaume Chatelet BasePtr, Align::None(), APInt(DL.getPointerSizeInBits(), Offset + Size), 973301b4128SGuillaume Chatelet DL); 974aa739695SFrancis Visoiu Mistrih } 975aa739695SFrancis Visoiu Mistrih 976aa739695SFrancis Visoiu Mistrih /// getConstantPool - Return a MachinePointerInfo record that refers to the 977aa739695SFrancis Visoiu Mistrih /// constant pool. 978aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) { 979aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getConstantPool()); 980aa739695SFrancis Visoiu Mistrih } 981aa739695SFrancis Visoiu Mistrih 982aa739695SFrancis Visoiu Mistrih /// getFixedStack - Return a MachinePointerInfo record that refers to the 983aa739695SFrancis Visoiu Mistrih /// the specified FrameIndex. 984aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF, 985aa739695SFrancis Visoiu Mistrih int FI, int64_t Offset) { 986aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset); 987aa739695SFrancis Visoiu Mistrih } 988aa739695SFrancis Visoiu Mistrih 989aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) { 990aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getJumpTable()); 991aa739695SFrancis Visoiu Mistrih } 992aa739695SFrancis Visoiu Mistrih 993aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) { 994aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getGOT()); 995aa739695SFrancis Visoiu Mistrih } 996aa739695SFrancis Visoiu Mistrih 997aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF, 998aa739695SFrancis Visoiu Mistrih int64_t Offset, uint8_t ID) { 999aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getStack(), Offset, ID); 1000aa739695SFrancis Visoiu Mistrih } 1001aa739695SFrancis Visoiu Mistrih 100249477040SYaxun Liu MachinePointerInfo MachinePointerInfo::getUnknownStack(MachineFunction &MF) { 100349477040SYaxun Liu return MachinePointerInfo(MF.getDataLayout().getAllocaAddrSpace()); 100449477040SYaxun Liu } 100549477040SYaxun Liu 1006aa739695SFrancis Visoiu Mistrih MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f, 1007c01efe69SDaniel Sanders uint64_t s, uint64_t a, 1008aa739695SFrancis Visoiu Mistrih const AAMDNodes &AAInfo, 1009aa739695SFrancis Visoiu Mistrih const MDNode *Ranges, SyncScope::ID SSID, 1010aa739695SFrancis Visoiu Mistrih AtomicOrdering Ordering, 1011aa739695SFrancis Visoiu Mistrih AtomicOrdering FailureOrdering) 1012aa739695SFrancis Visoiu Mistrih : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1), 1013aa739695SFrancis Visoiu Mistrih AAInfo(AAInfo), Ranges(Ranges) { 1014aa739695SFrancis Visoiu Mistrih assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue *>() || 1015aa739695SFrancis Visoiu Mistrih isa<PointerType>(PtrInfo.V.get<const Value *>()->getType())) && 1016aa739695SFrancis Visoiu Mistrih "invalid pointer value"); 10172a64598eSMatt Arsenault assert(getBaseAlignment() == a && a != 0 && "Alignment is not a power of 2!"); 1018aa739695SFrancis Visoiu Mistrih assert((isLoad() || isStore()) && "Not a load/store!"); 1019aa739695SFrancis Visoiu Mistrih 1020aa739695SFrancis Visoiu Mistrih AtomicInfo.SSID = static_cast<unsigned>(SSID); 1021aa739695SFrancis Visoiu Mistrih assert(getSyncScopeID() == SSID && "Value truncated"); 1022aa739695SFrancis Visoiu Mistrih AtomicInfo.Ordering = static_cast<unsigned>(Ordering); 1023aa739695SFrancis Visoiu Mistrih assert(getOrdering() == Ordering && "Value truncated"); 1024aa739695SFrancis Visoiu Mistrih AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering); 1025aa739695SFrancis Visoiu Mistrih assert(getFailureOrdering() == FailureOrdering && "Value truncated"); 1026aa739695SFrancis Visoiu Mistrih } 1027aa739695SFrancis Visoiu Mistrih 1028aa739695SFrancis Visoiu Mistrih /// Profile - Gather unique data for the object. 1029aa739695SFrancis Visoiu Mistrih /// 1030aa739695SFrancis Visoiu Mistrih void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { 1031aa739695SFrancis Visoiu Mistrih ID.AddInteger(getOffset()); 1032aa739695SFrancis Visoiu Mistrih ID.AddInteger(Size); 1033aa739695SFrancis Visoiu Mistrih ID.AddPointer(getOpaqueValue()); 1034aa739695SFrancis Visoiu Mistrih ID.AddInteger(getFlags()); 1035aa739695SFrancis Visoiu Mistrih ID.AddInteger(getBaseAlignment()); 1036aa739695SFrancis Visoiu Mistrih } 1037aa739695SFrancis Visoiu Mistrih 1038aa739695SFrancis Visoiu Mistrih void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { 1039aa739695SFrancis Visoiu Mistrih // The Value and Offset may differ due to CSE. But the flags and size 1040aa739695SFrancis Visoiu Mistrih // should be the same. 1041aa739695SFrancis Visoiu Mistrih assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); 1042aa739695SFrancis Visoiu Mistrih assert(MMO->getSize() == getSize() && "Size mismatch!"); 1043aa739695SFrancis Visoiu Mistrih 1044aa739695SFrancis Visoiu Mistrih if (MMO->getBaseAlignment() >= getBaseAlignment()) { 1045aa739695SFrancis Visoiu Mistrih // Update the alignment value. 1046aa739695SFrancis Visoiu Mistrih BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1; 1047aa739695SFrancis Visoiu Mistrih // Also update the base and offset, because the new alignment may 1048aa739695SFrancis Visoiu Mistrih // not be applicable with the old ones. 1049aa739695SFrancis Visoiu Mistrih PtrInfo = MMO->PtrInfo; 1050aa739695SFrancis Visoiu Mistrih } 1051aa739695SFrancis Visoiu Mistrih } 1052aa739695SFrancis Visoiu Mistrih 1053aa739695SFrancis Visoiu Mistrih /// getAlignment - Return the minimum known alignment in bytes of the 1054aa739695SFrancis Visoiu Mistrih /// actual memory reference. 1055aa739695SFrancis Visoiu Mistrih uint64_t MachineMemOperand::getAlignment() const { 1056aa739695SFrancis Visoiu Mistrih return MinAlign(getBaseAlignment(), getOffset()); 1057aa739695SFrancis Visoiu Mistrih } 1058aa739695SFrancis Visoiu Mistrih 1059e85b06d6SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, 1060e85b06d6SFrancis Visoiu Mistrih SmallVectorImpl<StringRef> &SSNs, 1061e85b06d6SFrancis Visoiu Mistrih const LLVMContext &Context, 1062e85b06d6SFrancis Visoiu Mistrih const MachineFrameInfo *MFI, 1063cfd84984SPeng Guo const TargetInstrInfo *TII) const { 1064e85b06d6SFrancis Visoiu Mistrih OS << '('; 1065aa739695SFrancis Visoiu Mistrih if (isVolatile()) 1066e85b06d6SFrancis Visoiu Mistrih OS << "volatile "; 1067e85b06d6SFrancis Visoiu Mistrih if (isNonTemporal()) 1068e85b06d6SFrancis Visoiu Mistrih OS << "non-temporal "; 1069e85b06d6SFrancis Visoiu Mistrih if (isDereferenceable()) 1070e85b06d6SFrancis Visoiu Mistrih OS << "dereferenceable "; 1071e85b06d6SFrancis Visoiu Mistrih if (isInvariant()) 1072e85b06d6SFrancis Visoiu Mistrih OS << "invariant "; 1073e85b06d6SFrancis Visoiu Mistrih if (getFlags() & MachineMemOperand::MOTargetFlag1) 1074e85b06d6SFrancis Visoiu Mistrih OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag1) 1075e85b06d6SFrancis Visoiu Mistrih << "\" "; 1076e85b06d6SFrancis Visoiu Mistrih if (getFlags() & MachineMemOperand::MOTargetFlag2) 1077e85b06d6SFrancis Visoiu Mistrih OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag2) 1078e85b06d6SFrancis Visoiu Mistrih << "\" "; 1079e85b06d6SFrancis Visoiu Mistrih if (getFlags() & MachineMemOperand::MOTargetFlag3) 1080e85b06d6SFrancis Visoiu Mistrih OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag3) 1081e85b06d6SFrancis Visoiu Mistrih << "\" "; 1082aa739695SFrancis Visoiu Mistrih 1083e85b06d6SFrancis Visoiu Mistrih assert((isLoad() || isStore()) && 1084e85b06d6SFrancis Visoiu Mistrih "machine memory operand must be a load or store (or both)"); 1085aa739695SFrancis Visoiu Mistrih if (isLoad()) 1086e85b06d6SFrancis Visoiu Mistrih OS << "load "; 1087aa739695SFrancis Visoiu Mistrih if (isStore()) 1088e85b06d6SFrancis Visoiu Mistrih OS << "store "; 1089e85b06d6SFrancis Visoiu Mistrih 1090e85b06d6SFrancis Visoiu Mistrih printSyncScope(OS, Context, getSyncScopeID(), SSNs); 1091e85b06d6SFrancis Visoiu Mistrih 1092e85b06d6SFrancis Visoiu Mistrih if (getOrdering() != AtomicOrdering::NotAtomic) 1093e85b06d6SFrancis Visoiu Mistrih OS << toIRString(getOrdering()) << ' '; 1094e85b06d6SFrancis Visoiu Mistrih if (getFailureOrdering() != AtomicOrdering::NotAtomic) 1095e85b06d6SFrancis Visoiu Mistrih OS << toIRString(getFailureOrdering()) << ' '; 1096e85b06d6SFrancis Visoiu Mistrih 1097cc3f6302SKrzysztof Parzyszek if (getSize() == MemoryLocation::UnknownSize) 1098cc3f6302SKrzysztof Parzyszek OS << "unknown-size"; 1099cc3f6302SKrzysztof Parzyszek else 1100aa739695SFrancis Visoiu Mistrih OS << getSize(); 1101cc3f6302SKrzysztof Parzyszek 1102e85b06d6SFrancis Visoiu Mistrih if (const Value *Val = getValue()) { 1103e85b06d6SFrancis Visoiu Mistrih OS << ((isLoad() && isStore()) ? " on " : isLoad() ? " from " : " into "); 1104de3d0ee0SDaniel Sanders MIRFormatter::printIRValue(OS, *Val, MST); 1105e85b06d6SFrancis Visoiu Mistrih } else if (const PseudoSourceValue *PVal = getPseudoValue()) { 1106e85b06d6SFrancis Visoiu Mistrih OS << ((isLoad() && isStore()) ? " on " : isLoad() ? " from " : " into "); 1107e85b06d6SFrancis Visoiu Mistrih assert(PVal && "Expected a pseudo source value"); 1108e85b06d6SFrancis Visoiu Mistrih switch (PVal->kind()) { 1109e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::Stack: 1110e85b06d6SFrancis Visoiu Mistrih OS << "stack"; 1111e85b06d6SFrancis Visoiu Mistrih break; 1112e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::GOT: 1113e85b06d6SFrancis Visoiu Mistrih OS << "got"; 1114e85b06d6SFrancis Visoiu Mistrih break; 1115e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::JumpTable: 1116e85b06d6SFrancis Visoiu Mistrih OS << "jump-table"; 1117e85b06d6SFrancis Visoiu Mistrih break; 1118e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::ConstantPool: 1119e85b06d6SFrancis Visoiu Mistrih OS << "constant-pool"; 1120e85b06d6SFrancis Visoiu Mistrih break; 1121e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::FixedStack: { 1122e85b06d6SFrancis Visoiu Mistrih int FrameIndex = cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex(); 1123e85b06d6SFrancis Visoiu Mistrih bool IsFixed = true; 1124e85b06d6SFrancis Visoiu Mistrih printFrameIndex(OS, FrameIndex, IsFixed, MFI); 1125e85b06d6SFrancis Visoiu Mistrih break; 1126aa739695SFrancis Visoiu Mistrih } 1127e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::GlobalValueCallEntry: 1128e85b06d6SFrancis Visoiu Mistrih OS << "call-entry "; 1129e85b06d6SFrancis Visoiu Mistrih cast<GlobalValuePseudoSourceValue>(PVal)->getValue()->printAsOperand( 1130e85b06d6SFrancis Visoiu Mistrih OS, /*PrintType=*/false, MST); 1131e85b06d6SFrancis Visoiu Mistrih break; 1132e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::ExternalSymbolCallEntry: 1133e85b06d6SFrancis Visoiu Mistrih OS << "call-entry &"; 1134e85b06d6SFrancis Visoiu Mistrih printLLVMNameWithoutPrefix( 1135e85b06d6SFrancis Visoiu Mistrih OS, cast<ExternalSymbolPseudoSourceValue>(PVal)->getSymbol()); 1136e85b06d6SFrancis Visoiu Mistrih break; 1137de3d0ee0SDaniel Sanders default: { 1138cfd84984SPeng Guo const MIRFormatter *Formatter = TII->getMIRFormatter(); 11394db09604STim Renouf // FIXME: This is not necessarily the correct MIR serialization format for 11404db09604STim Renouf // a custom pseudo source value, but at least it allows 11414db09604STim Renouf // -print-machineinstrs to work on a target with custom pseudo source 11424db09604STim Renouf // values. 1143de3d0ee0SDaniel Sanders OS << "custom \""; 1144cfd84984SPeng Guo Formatter->printCustomPseudoSourceValue(OS, MST, *PVal); 1145de3d0ee0SDaniel Sanders OS << '\"'; 1146e85b06d6SFrancis Visoiu Mistrih break; 1147aa739695SFrancis Visoiu Mistrih } 1148aa739695SFrancis Visoiu Mistrih } 1149de3d0ee0SDaniel Sanders } 1150e85b06d6SFrancis Visoiu Mistrih MachineOperand::printOperandOffset(OS, getOffset()); 1151e85b06d6SFrancis Visoiu Mistrih if (getBaseAlignment() != getSize()) 1152e85b06d6SFrancis Visoiu Mistrih OS << ", align " << getBaseAlignment(); 1153e85b06d6SFrancis Visoiu Mistrih auto AAInfo = getAAInfo(); 1154e85b06d6SFrancis Visoiu Mistrih if (AAInfo.TBAA) { 1155e85b06d6SFrancis Visoiu Mistrih OS << ", !tbaa "; 1156e85b06d6SFrancis Visoiu Mistrih AAInfo.TBAA->printAsOperand(OS, MST); 1157aa739695SFrancis Visoiu Mistrih } 1158e85b06d6SFrancis Visoiu Mistrih if (AAInfo.Scope) { 1159e85b06d6SFrancis Visoiu Mistrih OS << ", !alias.scope "; 1160e85b06d6SFrancis Visoiu Mistrih AAInfo.Scope->printAsOperand(OS, MST); 1161aa739695SFrancis Visoiu Mistrih } 1162e85b06d6SFrancis Visoiu Mistrih if (AAInfo.NoAlias) { 1163e85b06d6SFrancis Visoiu Mistrih OS << ", !noalias "; 1164e85b06d6SFrancis Visoiu Mistrih AAInfo.NoAlias->printAsOperand(OS, MST); 1165aa739695SFrancis Visoiu Mistrih } 1166e85b06d6SFrancis Visoiu Mistrih if (getRanges()) { 1167e85b06d6SFrancis Visoiu Mistrih OS << ", !range "; 1168e85b06d6SFrancis Visoiu Mistrih getRanges()->printAsOperand(OS, MST); 1169e85b06d6SFrancis Visoiu Mistrih } 1170e85b06d6SFrancis Visoiu Mistrih // FIXME: Implement addrspace printing/parsing in MIR. 1171e85b06d6SFrancis Visoiu Mistrih // For now, print this even though parsing it is not available in MIR. 1172e85b06d6SFrancis Visoiu Mistrih if (unsigned AS = getAddrSpace()) 1173e85b06d6SFrancis Visoiu Mistrih OS << ", addrspace " << AS; 1174aa739695SFrancis Visoiu Mistrih 1175aa739695SFrancis Visoiu Mistrih OS << ')'; 1176aa739695SFrancis Visoiu Mistrih } 1177