1aa739695SFrancis Visoiu Mistrih //===- lib/CodeGen/MachineOperand.cpp -------------------------------------===//
2aa739695SFrancis Visoiu Mistrih //
3aa739695SFrancis Visoiu Mistrih //                     The LLVM Compiler Infrastructure
4aa739695SFrancis Visoiu Mistrih //
5aa739695SFrancis Visoiu Mistrih // This file is distributed under the University of Illinois Open Source
6aa739695SFrancis Visoiu Mistrih // License. See LICENSE.TXT for details.
7aa739695SFrancis Visoiu Mistrih //
8aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
9aa739695SFrancis Visoiu Mistrih //
103aa8eaa9SFrancis Visoiu Mistrih /// \file Methods common to all machine operands.
11aa739695SFrancis Visoiu Mistrih //
12aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
13aa739695SFrancis Visoiu Mistrih 
14aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineOperand.h"
15aa739695SFrancis Visoiu Mistrih #include "llvm/Analysis/Loads.h"
16aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MIRPrinter.h"
17*b41dbbe3SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineJumpTableInfo.h"
18aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineRegisterInfo.h"
19b3a0d513SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetInstrInfo.h"
20aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetRegisterInfo.h"
21aa739695SFrancis Visoiu Mistrih #include "llvm/IR/Constants.h"
22aa739695SFrancis Visoiu Mistrih #include "llvm/IR/ModuleSlotTracker.h"
23a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetIntrinsicInfo.h"
24a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetMachine.h"
25aa739695SFrancis Visoiu Mistrih 
26aa739695SFrancis Visoiu Mistrih using namespace llvm;
27aa739695SFrancis Visoiu Mistrih 
28aa739695SFrancis Visoiu Mistrih static cl::opt<int>
29aa739695SFrancis Visoiu Mistrih     PrintRegMaskNumRegs("print-regmask-num-regs",
30aa739695SFrancis Visoiu Mistrih                         cl::desc("Number of registers to limit to when "
31aa739695SFrancis Visoiu Mistrih                                  "printing regmask operands in IR dumps. "
32aa739695SFrancis Visoiu Mistrih                                  "unlimited = -1"),
33aa739695SFrancis Visoiu Mistrih                         cl::init(32), cl::Hidden);
34aa739695SFrancis Visoiu Mistrih 
3595a05915SFrancis Visoiu Mistrih static const MachineFunction *getMFIfAvailable(const MachineOperand &MO) {
3695a05915SFrancis Visoiu Mistrih   if (const MachineInstr *MI = MO.getParent())
3795a05915SFrancis Visoiu Mistrih     if (const MachineBasicBlock *MBB = MI->getParent())
3895a05915SFrancis Visoiu Mistrih       if (const MachineFunction *MF = MBB->getParent())
3995a05915SFrancis Visoiu Mistrih         return MF;
4095a05915SFrancis Visoiu Mistrih   return nullptr;
4195a05915SFrancis Visoiu Mistrih }
4295a05915SFrancis Visoiu Mistrih static MachineFunction *getMFIfAvailable(MachineOperand &MO) {
4395a05915SFrancis Visoiu Mistrih   return const_cast<MachineFunction *>(
4495a05915SFrancis Visoiu Mistrih       getMFIfAvailable(const_cast<const MachineOperand &>(MO)));
4595a05915SFrancis Visoiu Mistrih }
4695a05915SFrancis Visoiu Mistrih 
47aa739695SFrancis Visoiu Mistrih void MachineOperand::setReg(unsigned Reg) {
48aa739695SFrancis Visoiu Mistrih   if (getReg() == Reg)
49aa739695SFrancis Visoiu Mistrih     return; // No change.
50aa739695SFrancis Visoiu Mistrih 
51aa739695SFrancis Visoiu Mistrih   // Otherwise, we have to change the register.  If this operand is embedded
52aa739695SFrancis Visoiu Mistrih   // into a machine function, we need to update the old and new register's
53aa739695SFrancis Visoiu Mistrih   // use/def lists.
5495a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this)) {
55aa739695SFrancis Visoiu Mistrih     MachineRegisterInfo &MRI = MF->getRegInfo();
56aa739695SFrancis Visoiu Mistrih     MRI.removeRegOperandFromUseList(this);
57aa739695SFrancis Visoiu Mistrih     SmallContents.RegNo = Reg;
58aa739695SFrancis Visoiu Mistrih     MRI.addRegOperandToUseList(this);
59aa739695SFrancis Visoiu Mistrih     return;
60aa739695SFrancis Visoiu Mistrih   }
61aa739695SFrancis Visoiu Mistrih 
62aa739695SFrancis Visoiu Mistrih   // Otherwise, just change the register, no problem.  :)
63aa739695SFrancis Visoiu Mistrih   SmallContents.RegNo = Reg;
64aa739695SFrancis Visoiu Mistrih }
65aa739695SFrancis Visoiu Mistrih 
66aa739695SFrancis Visoiu Mistrih void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
67aa739695SFrancis Visoiu Mistrih                                   const TargetRegisterInfo &TRI) {
68aa739695SFrancis Visoiu Mistrih   assert(TargetRegisterInfo::isVirtualRegister(Reg));
69aa739695SFrancis Visoiu Mistrih   if (SubIdx && getSubReg())
70aa739695SFrancis Visoiu Mistrih     SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
71aa739695SFrancis Visoiu Mistrih   setReg(Reg);
72aa739695SFrancis Visoiu Mistrih   if (SubIdx)
73aa739695SFrancis Visoiu Mistrih     setSubReg(SubIdx);
74aa739695SFrancis Visoiu Mistrih }
75aa739695SFrancis Visoiu Mistrih 
76aa739695SFrancis Visoiu Mistrih void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
77aa739695SFrancis Visoiu Mistrih   assert(TargetRegisterInfo::isPhysicalRegister(Reg));
78aa739695SFrancis Visoiu Mistrih   if (getSubReg()) {
79aa739695SFrancis Visoiu Mistrih     Reg = TRI.getSubReg(Reg, getSubReg());
80aa739695SFrancis Visoiu Mistrih     // Note that getSubReg() may return 0 if the sub-register doesn't exist.
81aa739695SFrancis Visoiu Mistrih     // That won't happen in legal code.
82aa739695SFrancis Visoiu Mistrih     setSubReg(0);
83aa739695SFrancis Visoiu Mistrih     if (isDef())
84aa739695SFrancis Visoiu Mistrih       setIsUndef(false);
85aa739695SFrancis Visoiu Mistrih   }
86aa739695SFrancis Visoiu Mistrih   setReg(Reg);
87aa739695SFrancis Visoiu Mistrih }
88aa739695SFrancis Visoiu Mistrih 
89aa739695SFrancis Visoiu Mistrih /// Change a def to a use, or a use to a def.
90aa739695SFrancis Visoiu Mistrih void MachineOperand::setIsDef(bool Val) {
91aa739695SFrancis Visoiu Mistrih   assert(isReg() && "Wrong MachineOperand accessor");
92aa739695SFrancis Visoiu Mistrih   assert((!Val || !isDebug()) && "Marking a debug operation as def");
93aa739695SFrancis Visoiu Mistrih   if (IsDef == Val)
94aa739695SFrancis Visoiu Mistrih     return;
9560c43102SGeoff Berry   assert(!IsDeadOrKill && "Changing def/use with dead/kill set not supported");
96aa739695SFrancis Visoiu Mistrih   // MRI may keep uses and defs in different list positions.
9795a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this)) {
98aa739695SFrancis Visoiu Mistrih     MachineRegisterInfo &MRI = MF->getRegInfo();
99aa739695SFrancis Visoiu Mistrih     MRI.removeRegOperandFromUseList(this);
100aa739695SFrancis Visoiu Mistrih     IsDef = Val;
101aa739695SFrancis Visoiu Mistrih     MRI.addRegOperandToUseList(this);
102aa739695SFrancis Visoiu Mistrih     return;
103aa739695SFrancis Visoiu Mistrih   }
104aa739695SFrancis Visoiu Mistrih   IsDef = Val;
105aa739695SFrancis Visoiu Mistrih }
106aa739695SFrancis Visoiu Mistrih 
10760c43102SGeoff Berry bool MachineOperand::isRenamable() const {
10860c43102SGeoff Berry   assert(isReg() && "Wrong MachineOperand accessor");
10960c43102SGeoff Berry   assert(TargetRegisterInfo::isPhysicalRegister(getReg()) &&
11060c43102SGeoff Berry          "isRenamable should only be checked on physical registers");
11160c43102SGeoff Berry   return IsRenamable;
11260c43102SGeoff Berry }
11360c43102SGeoff Berry 
11460c43102SGeoff Berry void MachineOperand::setIsRenamable(bool Val) {
11560c43102SGeoff Berry   assert(isReg() && "Wrong MachineOperand accessor");
11660c43102SGeoff Berry   assert(TargetRegisterInfo::isPhysicalRegister(getReg()) &&
11760c43102SGeoff Berry          "setIsRenamable should only be called on physical registers");
11860c43102SGeoff Berry   if (const MachineInstr *MI = getParent())
11960c43102SGeoff Berry     if ((isDef() && MI->hasExtraDefRegAllocReq()) ||
12060c43102SGeoff Berry         (isUse() && MI->hasExtraSrcRegAllocReq()))
12160c43102SGeoff Berry       assert(!Val && "isRenamable should be false for "
12260c43102SGeoff Berry                      "hasExtraDefRegAllocReq/hasExtraSrcRegAllocReq opcodes");
12360c43102SGeoff Berry   IsRenamable = Val;
12460c43102SGeoff Berry }
12560c43102SGeoff Berry 
12660c43102SGeoff Berry void MachineOperand::setIsRenamableIfNoExtraRegAllocReq() {
12760c43102SGeoff Berry   if (const MachineInstr *MI = getParent())
12860c43102SGeoff Berry     if ((isDef() && MI->hasExtraDefRegAllocReq()) ||
12960c43102SGeoff Berry         (isUse() && MI->hasExtraSrcRegAllocReq()))
13060c43102SGeoff Berry       return;
13160c43102SGeoff Berry 
13260c43102SGeoff Berry   setIsRenamable(true);
13360c43102SGeoff Berry }
13460c43102SGeoff Berry 
135aa739695SFrancis Visoiu Mistrih // If this operand is currently a register operand, and if this is in a
136aa739695SFrancis Visoiu Mistrih // function, deregister the operand from the register's use/def list.
137aa739695SFrancis Visoiu Mistrih void MachineOperand::removeRegFromUses() {
138aa739695SFrancis Visoiu Mistrih   if (!isReg() || !isOnRegUseList())
139aa739695SFrancis Visoiu Mistrih     return;
140aa739695SFrancis Visoiu Mistrih 
14195a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this))
142aa739695SFrancis Visoiu Mistrih     MF->getRegInfo().removeRegOperandFromUseList(this);
143aa739695SFrancis Visoiu Mistrih }
144aa739695SFrancis Visoiu Mistrih 
145aa739695SFrancis Visoiu Mistrih /// ChangeToImmediate - Replace this operand with a new immediate operand of
146aa739695SFrancis Visoiu Mistrih /// the specified value.  If an operand is known to be an immediate already,
147aa739695SFrancis Visoiu Mistrih /// the setImm method should be used.
148aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
149aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
150aa739695SFrancis Visoiu Mistrih 
151aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
152aa739695SFrancis Visoiu Mistrih 
153aa739695SFrancis Visoiu Mistrih   OpKind = MO_Immediate;
154aa739695SFrancis Visoiu Mistrih   Contents.ImmVal = ImmVal;
155aa739695SFrancis Visoiu Mistrih }
156aa739695SFrancis Visoiu Mistrih 
157aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
158aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
159aa739695SFrancis Visoiu Mistrih 
160aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
161aa739695SFrancis Visoiu Mistrih 
162aa739695SFrancis Visoiu Mistrih   OpKind = MO_FPImmediate;
163aa739695SFrancis Visoiu Mistrih   Contents.CFP = FPImm;
164aa739695SFrancis Visoiu Mistrih }
165aa739695SFrancis Visoiu Mistrih 
166aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToES(const char *SymName,
167aa739695SFrancis Visoiu Mistrih                                 unsigned char TargetFlags) {
168aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
169aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into an external symbol");
170aa739695SFrancis Visoiu Mistrih 
171aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
172aa739695SFrancis Visoiu Mistrih 
173aa739695SFrancis Visoiu Mistrih   OpKind = MO_ExternalSymbol;
174aa739695SFrancis Visoiu Mistrih   Contents.OffsetedInfo.Val.SymbolName = SymName;
175aa739695SFrancis Visoiu Mistrih   setOffset(0); // Offset is always 0.
176aa739695SFrancis Visoiu Mistrih   setTargetFlags(TargetFlags);
177aa739695SFrancis Visoiu Mistrih }
178aa739695SFrancis Visoiu Mistrih 
179aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) {
180aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
181aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into an MCSymbol");
182aa739695SFrancis Visoiu Mistrih 
183aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
184aa739695SFrancis Visoiu Mistrih 
185aa739695SFrancis Visoiu Mistrih   OpKind = MO_MCSymbol;
186aa739695SFrancis Visoiu Mistrih   Contents.Sym = Sym;
187aa739695SFrancis Visoiu Mistrih }
188aa739695SFrancis Visoiu Mistrih 
189aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFrameIndex(int Idx) {
190aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
191aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into a FrameIndex");
192aa739695SFrancis Visoiu Mistrih 
193aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
194aa739695SFrancis Visoiu Mistrih 
195aa739695SFrancis Visoiu Mistrih   OpKind = MO_FrameIndex;
196aa739695SFrancis Visoiu Mistrih   setIndex(Idx);
197aa739695SFrancis Visoiu Mistrih }
198aa739695SFrancis Visoiu Mistrih 
199aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToTargetIndex(unsigned Idx, int64_t Offset,
200aa739695SFrancis Visoiu Mistrih                                          unsigned char TargetFlags) {
201aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
202aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into a FrameIndex");
203aa739695SFrancis Visoiu Mistrih 
204aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
205aa739695SFrancis Visoiu Mistrih 
206aa739695SFrancis Visoiu Mistrih   OpKind = MO_TargetIndex;
207aa739695SFrancis Visoiu Mistrih   setIndex(Idx);
208aa739695SFrancis Visoiu Mistrih   setOffset(Offset);
209aa739695SFrancis Visoiu Mistrih   setTargetFlags(TargetFlags);
210aa739695SFrancis Visoiu Mistrih }
211aa739695SFrancis Visoiu Mistrih 
212aa739695SFrancis Visoiu Mistrih /// ChangeToRegister - Replace this operand with a new register operand of
213aa739695SFrancis Visoiu Mistrih /// the specified value.  If an operand is known to be an register already,
214aa739695SFrancis Visoiu Mistrih /// the setReg method should be used.
215aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
216aa739695SFrancis Visoiu Mistrih                                       bool isKill, bool isDead, bool isUndef,
217aa739695SFrancis Visoiu Mistrih                                       bool isDebug) {
218aa739695SFrancis Visoiu Mistrih   MachineRegisterInfo *RegInfo = nullptr;
21995a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this))
220aa739695SFrancis Visoiu Mistrih     RegInfo = &MF->getRegInfo();
221aa739695SFrancis Visoiu Mistrih   // If this operand is already a register operand, remove it from the
222aa739695SFrancis Visoiu Mistrih   // register's use/def lists.
223aa739695SFrancis Visoiu Mistrih   bool WasReg = isReg();
224aa739695SFrancis Visoiu Mistrih   if (RegInfo && WasReg)
225aa739695SFrancis Visoiu Mistrih     RegInfo->removeRegOperandFromUseList(this);
226aa739695SFrancis Visoiu Mistrih 
227aa739695SFrancis Visoiu Mistrih   // Change this to a register and set the reg#.
22860c43102SGeoff Berry   assert(!(isDead && !isDef) && "Dead flag on non-def");
22960c43102SGeoff Berry   assert(!(isKill && isDef) && "Kill flag on def");
230aa739695SFrancis Visoiu Mistrih   OpKind = MO_Register;
231aa739695SFrancis Visoiu Mistrih   SmallContents.RegNo = Reg;
232aa739695SFrancis Visoiu Mistrih   SubReg_TargetFlags = 0;
233aa739695SFrancis Visoiu Mistrih   IsDef = isDef;
234aa739695SFrancis Visoiu Mistrih   IsImp = isImp;
23560c43102SGeoff Berry   IsDeadOrKill = isKill | isDead;
23660c43102SGeoff Berry   IsRenamable = false;
237aa739695SFrancis Visoiu Mistrih   IsUndef = isUndef;
238aa739695SFrancis Visoiu Mistrih   IsInternalRead = false;
239aa739695SFrancis Visoiu Mistrih   IsEarlyClobber = false;
240aa739695SFrancis Visoiu Mistrih   IsDebug = isDebug;
241aa739695SFrancis Visoiu Mistrih   // Ensure isOnRegUseList() returns false.
242aa739695SFrancis Visoiu Mistrih   Contents.Reg.Prev = nullptr;
243aa739695SFrancis Visoiu Mistrih   // Preserve the tie when the operand was already a register.
244aa739695SFrancis Visoiu Mistrih   if (!WasReg)
245aa739695SFrancis Visoiu Mistrih     TiedTo = 0;
246aa739695SFrancis Visoiu Mistrih 
247aa739695SFrancis Visoiu Mistrih   // If this operand is embedded in a function, add the operand to the
248aa739695SFrancis Visoiu Mistrih   // register's use/def list.
249aa739695SFrancis Visoiu Mistrih   if (RegInfo)
250aa739695SFrancis Visoiu Mistrih     RegInfo->addRegOperandToUseList(this);
251aa739695SFrancis Visoiu Mistrih }
252aa739695SFrancis Visoiu Mistrih 
253aa739695SFrancis Visoiu Mistrih /// isIdenticalTo - Return true if this operand is identical to the specified
254aa739695SFrancis Visoiu Mistrih /// operand. Note that this should stay in sync with the hash_value overload
255aa739695SFrancis Visoiu Mistrih /// below.
256aa739695SFrancis Visoiu Mistrih bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
257aa739695SFrancis Visoiu Mistrih   if (getType() != Other.getType() ||
258aa739695SFrancis Visoiu Mistrih       getTargetFlags() != Other.getTargetFlags())
259aa739695SFrancis Visoiu Mistrih     return false;
260aa739695SFrancis Visoiu Mistrih 
261aa739695SFrancis Visoiu Mistrih   switch (getType()) {
262aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Register:
263aa739695SFrancis Visoiu Mistrih     return getReg() == Other.getReg() && isDef() == Other.isDef() &&
264aa739695SFrancis Visoiu Mistrih            getSubReg() == Other.getSubReg();
265aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
266aa739695SFrancis Visoiu Mistrih     return getImm() == Other.getImm();
267aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
268aa739695SFrancis Visoiu Mistrih     return getCImm() == Other.getCImm();
269aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
270aa739695SFrancis Visoiu Mistrih     return getFPImm() == Other.getFPImm();
271aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
272aa739695SFrancis Visoiu Mistrih     return getMBB() == Other.getMBB();
273aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex:
274aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex();
275aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
276aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex:
277aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
278aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
279aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex();
280aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
281aa739695SFrancis Visoiu Mistrih     return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
282aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol:
283aa739695SFrancis Visoiu Mistrih     return strcmp(getSymbolName(), Other.getSymbolName()) == 0 &&
284aa739695SFrancis Visoiu Mistrih            getOffset() == Other.getOffset();
285aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
286aa739695SFrancis Visoiu Mistrih     return getBlockAddress() == Other.getBlockAddress() &&
287aa739695SFrancis Visoiu Mistrih            getOffset() == Other.getOffset();
288aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask:
289aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut: {
290aa739695SFrancis Visoiu Mistrih     // Shallow compare of the two RegMasks
291aa739695SFrancis Visoiu Mistrih     const uint32_t *RegMask = getRegMask();
292aa739695SFrancis Visoiu Mistrih     const uint32_t *OtherRegMask = Other.getRegMask();
293aa739695SFrancis Visoiu Mistrih     if (RegMask == OtherRegMask)
294aa739695SFrancis Visoiu Mistrih       return true;
295aa739695SFrancis Visoiu Mistrih 
29695a05915SFrancis Visoiu Mistrih     if (const MachineFunction *MF = getMFIfAvailable(*this)) {
297aa739695SFrancis Visoiu Mistrih       // Calculate the size of the RegMask
298aa739695SFrancis Visoiu Mistrih       const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
299aa739695SFrancis Visoiu Mistrih       unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32;
300aa739695SFrancis Visoiu Mistrih 
301aa739695SFrancis Visoiu Mistrih       // Deep compare of the two RegMasks
302aa739695SFrancis Visoiu Mistrih       return std::equal(RegMask, RegMask + RegMaskSize, OtherRegMask);
303aa739695SFrancis Visoiu Mistrih     }
30495a05915SFrancis Visoiu Mistrih     // We don't know the size of the RegMask, so we can't deep compare the two
30595a05915SFrancis Visoiu Mistrih     // reg masks.
30695a05915SFrancis Visoiu Mistrih     return false;
30795a05915SFrancis Visoiu Mistrih   }
308aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
309aa739695SFrancis Visoiu Mistrih     return getMCSymbol() == Other.getMCSymbol();
310aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
311aa739695SFrancis Visoiu Mistrih     return getCFIIndex() == Other.getCFIIndex();
312aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
313aa739695SFrancis Visoiu Mistrih     return getMetadata() == Other.getMetadata();
314aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID:
315aa739695SFrancis Visoiu Mistrih     return getIntrinsicID() == Other.getIntrinsicID();
316aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate:
317aa739695SFrancis Visoiu Mistrih     return getPredicate() == Other.getPredicate();
318aa739695SFrancis Visoiu Mistrih   }
319aa739695SFrancis Visoiu Mistrih   llvm_unreachable("Invalid machine operand type");
320aa739695SFrancis Visoiu Mistrih }
321aa739695SFrancis Visoiu Mistrih 
322aa739695SFrancis Visoiu Mistrih // Note: this must stay exactly in sync with isIdenticalTo above.
323aa739695SFrancis Visoiu Mistrih hash_code llvm::hash_value(const MachineOperand &MO) {
324aa739695SFrancis Visoiu Mistrih   switch (MO.getType()) {
325aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Register:
326aa739695SFrancis Visoiu Mistrih     // Register operands don't have target flags.
327aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
328aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
329aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
330aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
331aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
332aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
333aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
334aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
335aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
336aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex:
337aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
338aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
339aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex:
340aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
341aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
342aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
343aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
344aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol:
345aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
346aa739695SFrancis Visoiu Mistrih                         MO.getSymbolName());
347aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
348aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
349aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
350aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
351aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getBlockAddress(),
352aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
353aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask:
354aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut:
355aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
356aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
357aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
358aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
359aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
360aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
361aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
362aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID:
363aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID());
364aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate:
365aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate());
366aa739695SFrancis Visoiu Mistrih   }
367aa739695SFrancis Visoiu Mistrih   llvm_unreachable("Invalid machine operand type");
368aa739695SFrancis Visoiu Mistrih }
369aa739695SFrancis Visoiu Mistrih 
370a8a83d15SFrancis Visoiu Mistrih // Try to crawl up to the machine function and get TRI and IntrinsicInfo from
371a8a83d15SFrancis Visoiu Mistrih // it.
372a8a83d15SFrancis Visoiu Mistrih static void tryToGetTargetInfo(const MachineOperand &MO,
373a8a83d15SFrancis Visoiu Mistrih                                const TargetRegisterInfo *&TRI,
374a8a83d15SFrancis Visoiu Mistrih                                const TargetIntrinsicInfo *&IntrinsicInfo) {
375567611efSFrancis Visoiu Mistrih   if (const MachineFunction *MF = getMFIfAvailable(MO)) {
376a8a83d15SFrancis Visoiu Mistrih     TRI = MF->getSubtarget().getRegisterInfo();
377a8a83d15SFrancis Visoiu Mistrih     IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
378a8a83d15SFrancis Visoiu Mistrih   }
379a8a83d15SFrancis Visoiu Mistrih }
380a8a83d15SFrancis Visoiu Mistrih 
38126ae8a65SFrancis Visoiu Mistrih static void printOffset(raw_ostream &OS, int64_t Offset) {
38226ae8a65SFrancis Visoiu Mistrih   if (Offset == 0)
38326ae8a65SFrancis Visoiu Mistrih     return;
38426ae8a65SFrancis Visoiu Mistrih   if (Offset < 0) {
38526ae8a65SFrancis Visoiu Mistrih     OS << " - " << -Offset;
38626ae8a65SFrancis Visoiu Mistrih     return;
38726ae8a65SFrancis Visoiu Mistrih   }
38826ae8a65SFrancis Visoiu Mistrih   OS << " + " << Offset;
38926ae8a65SFrancis Visoiu Mistrih }
39026ae8a65SFrancis Visoiu Mistrih 
391b3a0d513SFrancis Visoiu Mistrih static const char *getTargetIndexName(const MachineFunction &MF, int Index) {
392b3a0d513SFrancis Visoiu Mistrih   const auto *TII = MF.getSubtarget().getInstrInfo();
393b3a0d513SFrancis Visoiu Mistrih   assert(TII && "expected instruction info");
394b3a0d513SFrancis Visoiu Mistrih   auto Indices = TII->getSerializableTargetIndices();
395b3a0d513SFrancis Visoiu Mistrih   auto Found = find_if(Indices, [&](const std::pair<int, const char *> &I) {
396b3a0d513SFrancis Visoiu Mistrih     return I.first == Index;
397b3a0d513SFrancis Visoiu Mistrih   });
398b3a0d513SFrancis Visoiu Mistrih   if (Found != Indices.end())
399b3a0d513SFrancis Visoiu Mistrih     return Found->second;
400b3a0d513SFrancis Visoiu Mistrih   return nullptr;
401b3a0d513SFrancis Visoiu Mistrih }
402b3a0d513SFrancis Visoiu Mistrih 
403440f69c9SFrancis Visoiu Mistrih void MachineOperand::printSubregIdx(raw_ostream &OS, uint64_t Index,
404440f69c9SFrancis Visoiu Mistrih                                     const TargetRegisterInfo *TRI) {
405440f69c9SFrancis Visoiu Mistrih   OS << "%subreg.";
406440f69c9SFrancis Visoiu Mistrih   if (TRI)
407440f69c9SFrancis Visoiu Mistrih     OS << TRI->getSubRegIndexName(Index);
408440f69c9SFrancis Visoiu Mistrih   else
409440f69c9SFrancis Visoiu Mistrih     OS << Index;
410440f69c9SFrancis Visoiu Mistrih }
411440f69c9SFrancis Visoiu Mistrih 
412aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI,
413aa739695SFrancis Visoiu Mistrih                            const TargetIntrinsicInfo *IntrinsicInfo) const {
414a8a83d15SFrancis Visoiu Mistrih   tryToGetTargetInfo(*this, TRI, IntrinsicInfo);
415aa739695SFrancis Visoiu Mistrih   ModuleSlotTracker DummyMST(nullptr);
416a8a83d15SFrancis Visoiu Mistrih   print(OS, DummyMST, LLT{}, /*PrintDef=*/false,
417a8a83d15SFrancis Visoiu Mistrih         /*ShouldPrintRegisterTies=*/true,
418a8a83d15SFrancis Visoiu Mistrih         /*TiedOperandIdx=*/0, TRI, IntrinsicInfo);
419aa739695SFrancis Visoiu Mistrih }
420aa739695SFrancis Visoiu Mistrih 
421aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
422a8a83d15SFrancis Visoiu Mistrih                            LLT TypeToPrint, bool PrintDef,
423a8a83d15SFrancis Visoiu Mistrih                            bool ShouldPrintRegisterTies,
424a8a83d15SFrancis Visoiu Mistrih                            unsigned TiedOperandIdx,
425aa739695SFrancis Visoiu Mistrih                            const TargetRegisterInfo *TRI,
426aa739695SFrancis Visoiu Mistrih                            const TargetIntrinsicInfo *IntrinsicInfo) const {
427aa739695SFrancis Visoiu Mistrih   switch (getType()) {
428a8a83d15SFrancis Visoiu Mistrih   case MachineOperand::MO_Register: {
429a8a83d15SFrancis Visoiu Mistrih     unsigned Reg = getReg();
430aa739695SFrancis Visoiu Mistrih     if (isImplicit())
431a8a83d15SFrancis Visoiu Mistrih       OS << (isDef() ? "implicit-def " : "implicit ");
432a8a83d15SFrancis Visoiu Mistrih     else if (PrintDef && isDef())
433a8a83d15SFrancis Visoiu Mistrih       // Print the 'def' flag only when the operand is defined after '='.
434aa739695SFrancis Visoiu Mistrih       OS << "def ";
435a8a83d15SFrancis Visoiu Mistrih     if (isInternalRead())
436aa739695SFrancis Visoiu Mistrih       OS << "internal ";
437a8a83d15SFrancis Visoiu Mistrih     if (isDead())
438a8a83d15SFrancis Visoiu Mistrih       OS << "dead ";
439a8a83d15SFrancis Visoiu Mistrih     if (isKill())
440a8a83d15SFrancis Visoiu Mistrih       OS << "killed ";
441a8a83d15SFrancis Visoiu Mistrih     if (isUndef())
442a8a83d15SFrancis Visoiu Mistrih       OS << "undef ";
443a8a83d15SFrancis Visoiu Mistrih     if (isEarlyClobber())
444a8a83d15SFrancis Visoiu Mistrih       OS << "early-clobber ";
445a8a83d15SFrancis Visoiu Mistrih     if (isDebug())
446a8a83d15SFrancis Visoiu Mistrih       OS << "debug-use ";
44760c43102SGeoff Berry     if (TargetRegisterInfo::isPhysicalRegister(getReg()) && isRenamable())
44860c43102SGeoff Berry       OS << "renamable ";
449a8a83d15SFrancis Visoiu Mistrih     OS << printReg(Reg, TRI);
450a8a83d15SFrancis Visoiu Mistrih     // Print the sub register.
451a8a83d15SFrancis Visoiu Mistrih     if (unsigned SubReg = getSubReg()) {
452a8a83d15SFrancis Visoiu Mistrih       if (TRI)
453a8a83d15SFrancis Visoiu Mistrih         OS << '.' << TRI->getSubRegIndexName(SubReg);
454a8a83d15SFrancis Visoiu Mistrih       else
455a8a83d15SFrancis Visoiu Mistrih         OS << ".subreg" << SubReg;
456aa739695SFrancis Visoiu Mistrih     }
457a8a83d15SFrancis Visoiu Mistrih     // Print the register class / bank.
458a8a83d15SFrancis Visoiu Mistrih     if (TargetRegisterInfo::isVirtualRegister(Reg)) {
459567611efSFrancis Visoiu Mistrih       if (const MachineFunction *MF = getMFIfAvailable(*this)) {
460a8a83d15SFrancis Visoiu Mistrih         const MachineRegisterInfo &MRI = MF->getRegInfo();
461a8a83d15SFrancis Visoiu Mistrih         if (!PrintDef || MRI.def_empty(Reg)) {
462a8a83d15SFrancis Visoiu Mistrih           OS << ':';
463a8a83d15SFrancis Visoiu Mistrih           OS << printRegClassOrBank(Reg, MRI, TRI);
464aa739695SFrancis Visoiu Mistrih         }
465aa739695SFrancis Visoiu Mistrih       }
466a8a83d15SFrancis Visoiu Mistrih     }
467a8a83d15SFrancis Visoiu Mistrih     // Print ties.
468a8a83d15SFrancis Visoiu Mistrih     if (ShouldPrintRegisterTies && isTied() && !isDef())
469a8a83d15SFrancis Visoiu Mistrih       OS << "(tied-def " << TiedOperandIdx << ")";
470a8a83d15SFrancis Visoiu Mistrih     // Print types.
471a8a83d15SFrancis Visoiu Mistrih     if (TypeToPrint.isValid())
472a8a83d15SFrancis Visoiu Mistrih       OS << '(' << TypeToPrint << ')';
473aa739695SFrancis Visoiu Mistrih     break;
474a8a83d15SFrancis Visoiu Mistrih   }
475aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
476aa739695SFrancis Visoiu Mistrih     OS << getImm();
477aa739695SFrancis Visoiu Mistrih     break;
478aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
4796c4ca713SFrancis Visoiu Mistrih     getCImm()->printAsOperand(OS, /*PrintType=*/true, MST);
480aa739695SFrancis Visoiu Mistrih     break;
481aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
482aa739695SFrancis Visoiu Mistrih     if (getFPImm()->getType()->isFloatTy()) {
483aa739695SFrancis Visoiu Mistrih       OS << getFPImm()->getValueAPF().convertToFloat();
484aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isHalfTy()) {
485aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
486aa739695SFrancis Visoiu Mistrih       bool Unused;
487aa739695SFrancis Visoiu Mistrih       APF.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, &Unused);
488aa739695SFrancis Visoiu Mistrih       OS << "half " << APF.convertToFloat();
489aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isFP128Ty()) {
490aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
491aa739695SFrancis Visoiu Mistrih       SmallString<16> Str;
492aa739695SFrancis Visoiu Mistrih       getFPImm()->getValueAPF().toString(Str);
493aa739695SFrancis Visoiu Mistrih       OS << "quad " << Str;
494aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isX86_FP80Ty()) {
495aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
496aa739695SFrancis Visoiu Mistrih       OS << "x86_fp80 0xK";
497aa739695SFrancis Visoiu Mistrih       APInt API = APF.bitcastToAPInt();
498aa739695SFrancis Visoiu Mistrih       OS << format_hex_no_prefix(API.getHiBits(16).getZExtValue(), 4,
499aa739695SFrancis Visoiu Mistrih                                  /*Upper=*/true);
500aa739695SFrancis Visoiu Mistrih       OS << format_hex_no_prefix(API.getLoBits(64).getZExtValue(), 16,
501aa739695SFrancis Visoiu Mistrih                                  /*Upper=*/true);
502aa739695SFrancis Visoiu Mistrih     } else {
503aa739695SFrancis Visoiu Mistrih       OS << getFPImm()->getValueAPF().convertToDouble();
504aa739695SFrancis Visoiu Mistrih     }
505aa739695SFrancis Visoiu Mistrih     break;
506aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
50725528d6dSFrancis Visoiu Mistrih     OS << printMBBReference(*getMBB());
508aa739695SFrancis Visoiu Mistrih     break;
509aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex:
510aa739695SFrancis Visoiu Mistrih     OS << "<fi#" << getIndex() << '>';
511aa739695SFrancis Visoiu Mistrih     break;
512aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
51326ae8a65SFrancis Visoiu Mistrih     OS << "%const." << getIndex();
51426ae8a65SFrancis Visoiu Mistrih     printOffset(OS, getOffset());
515aa739695SFrancis Visoiu Mistrih     break;
516b3a0d513SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex: {
517b3a0d513SFrancis Visoiu Mistrih     OS << "target-index(";
518b3a0d513SFrancis Visoiu Mistrih     const char *Name = "<unknown>";
519b3a0d513SFrancis Visoiu Mistrih     if (const MachineFunction *MF = getMFIfAvailable(*this))
520b3a0d513SFrancis Visoiu Mistrih       if (const auto *TargetIndexName = getTargetIndexName(*MF, getIndex()))
521b3a0d513SFrancis Visoiu Mistrih         Name = TargetIndexName;
522b3a0d513SFrancis Visoiu Mistrih     OS << Name << ')';
523b3a0d513SFrancis Visoiu Mistrih     printOffset(OS, getOffset());
524aa739695SFrancis Visoiu Mistrih     break;
525b3a0d513SFrancis Visoiu Mistrih   }
526aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
527*b41dbbe3SFrancis Visoiu Mistrih     OS << printJumpTableEntryReference(getIndex());
528aa739695SFrancis Visoiu Mistrih     break;
529aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
530aa739695SFrancis Visoiu Mistrih     OS << "<ga:";
531aa739695SFrancis Visoiu Mistrih     getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
532aa739695SFrancis Visoiu Mistrih     if (getOffset())
533aa739695SFrancis Visoiu Mistrih       OS << "+" << getOffset();
534aa739695SFrancis Visoiu Mistrih     OS << '>';
535aa739695SFrancis Visoiu Mistrih     break;
536aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol:
537aa739695SFrancis Visoiu Mistrih     OS << "<es:" << getSymbolName();
538aa739695SFrancis Visoiu Mistrih     if (getOffset())
539aa739695SFrancis Visoiu Mistrih       OS << "+" << getOffset();
540aa739695SFrancis Visoiu Mistrih     OS << '>';
541aa739695SFrancis Visoiu Mistrih     break;
542aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
543aa739695SFrancis Visoiu Mistrih     OS << '<';
544aa739695SFrancis Visoiu Mistrih     getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST);
545aa739695SFrancis Visoiu Mistrih     if (getOffset())
546aa739695SFrancis Visoiu Mistrih       OS << "+" << getOffset();
547aa739695SFrancis Visoiu Mistrih     OS << '>';
548aa739695SFrancis Visoiu Mistrih     break;
549aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask: {
550a8a83d15SFrancis Visoiu Mistrih     OS << "<regmask";
551a8a83d15SFrancis Visoiu Mistrih     if (TRI) {
552aa739695SFrancis Visoiu Mistrih       unsigned NumRegsInMask = 0;
553aa739695SFrancis Visoiu Mistrih       unsigned NumRegsEmitted = 0;
554aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0; i < TRI->getNumRegs(); ++i) {
555aa739695SFrancis Visoiu Mistrih         unsigned MaskWord = i / 32;
556aa739695SFrancis Visoiu Mistrih         unsigned MaskBit = i % 32;
557aa739695SFrancis Visoiu Mistrih         if (getRegMask()[MaskWord] & (1 << MaskBit)) {
558aa739695SFrancis Visoiu Mistrih           if (PrintRegMaskNumRegs < 0 ||
559aa739695SFrancis Visoiu Mistrih               NumRegsEmitted <= static_cast<unsigned>(PrintRegMaskNumRegs)) {
560aa739695SFrancis Visoiu Mistrih             OS << " " << printReg(i, TRI);
561aa739695SFrancis Visoiu Mistrih             NumRegsEmitted++;
562aa739695SFrancis Visoiu Mistrih           }
563aa739695SFrancis Visoiu Mistrih           NumRegsInMask++;
564aa739695SFrancis Visoiu Mistrih         }
565aa739695SFrancis Visoiu Mistrih       }
566aa739695SFrancis Visoiu Mistrih       if (NumRegsEmitted != NumRegsInMask)
567aa739695SFrancis Visoiu Mistrih         OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more...";
568a8a83d15SFrancis Visoiu Mistrih     } else {
569a8a83d15SFrancis Visoiu Mistrih       OS << " ...";
570a8a83d15SFrancis Visoiu Mistrih     }
571aa739695SFrancis Visoiu Mistrih     OS << ">";
572aa739695SFrancis Visoiu Mistrih     break;
573aa739695SFrancis Visoiu Mistrih   }
574aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut:
575aa739695SFrancis Visoiu Mistrih     OS << "<regliveout>";
576aa739695SFrancis Visoiu Mistrih     break;
577aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
578aa739695SFrancis Visoiu Mistrih     OS << '<';
579aa739695SFrancis Visoiu Mistrih     getMetadata()->printAsOperand(OS, MST);
580aa739695SFrancis Visoiu Mistrih     OS << '>';
581aa739695SFrancis Visoiu Mistrih     break;
582aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
583aa739695SFrancis Visoiu Mistrih     OS << "<MCSym=" << *getMCSymbol() << '>';
584aa739695SFrancis Visoiu Mistrih     break;
585aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
586aa739695SFrancis Visoiu Mistrih     OS << "<call frame instruction>";
587aa739695SFrancis Visoiu Mistrih     break;
588aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID: {
589aa739695SFrancis Visoiu Mistrih     Intrinsic::ID ID = getIntrinsicID();
590aa739695SFrancis Visoiu Mistrih     if (ID < Intrinsic::num_intrinsics)
591aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>';
592aa739695SFrancis Visoiu Mistrih     else if (IntrinsicInfo)
593aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>';
594aa739695SFrancis Visoiu Mistrih     else
595aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:" << ID << '>';
596aa739695SFrancis Visoiu Mistrih     break;
597aa739695SFrancis Visoiu Mistrih   }
598aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate: {
599aa739695SFrancis Visoiu Mistrih     auto Pred = static_cast<CmpInst::Predicate>(getPredicate());
600aa739695SFrancis Visoiu Mistrih     OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred")
601aa739695SFrancis Visoiu Mistrih        << CmpInst::getPredicateName(Pred) << '>';
602aa739695SFrancis Visoiu Mistrih     break;
603aa739695SFrancis Visoiu Mistrih   }
604aa739695SFrancis Visoiu Mistrih   }
605aa739695SFrancis Visoiu Mistrih   if (unsigned TF = getTargetFlags())
606aa739695SFrancis Visoiu Mistrih     OS << "[TF=" << TF << ']';
607aa739695SFrancis Visoiu Mistrih }
608aa739695SFrancis Visoiu Mistrih 
609aa739695SFrancis Visoiu Mistrih #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
610aa739695SFrancis Visoiu Mistrih LLVM_DUMP_METHOD void MachineOperand::dump() const { dbgs() << *this << '\n'; }
611aa739695SFrancis Visoiu Mistrih #endif
612aa739695SFrancis Visoiu Mistrih 
613aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
614aa739695SFrancis Visoiu Mistrih // MachineMemOperand Implementation
615aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
616aa739695SFrancis Visoiu Mistrih 
617aa739695SFrancis Visoiu Mistrih /// getAddrSpace - Return the LLVM IR address space number that this pointer
618aa739695SFrancis Visoiu Mistrih /// points into.
61949477040SYaxun Liu unsigned MachinePointerInfo::getAddrSpace() const { return AddrSpace; }
620aa739695SFrancis Visoiu Mistrih 
621aa739695SFrancis Visoiu Mistrih /// isDereferenceable - Return true if V is always dereferenceable for
622aa739695SFrancis Visoiu Mistrih /// Offset + Size byte.
623aa739695SFrancis Visoiu Mistrih bool MachinePointerInfo::isDereferenceable(unsigned Size, LLVMContext &C,
624aa739695SFrancis Visoiu Mistrih                                            const DataLayout &DL) const {
625aa739695SFrancis Visoiu Mistrih   if (!V.is<const Value *>())
626aa739695SFrancis Visoiu Mistrih     return false;
627aa739695SFrancis Visoiu Mistrih 
628aa739695SFrancis Visoiu Mistrih   const Value *BasePtr = V.get<const Value *>();
629aa739695SFrancis Visoiu Mistrih   if (BasePtr == nullptr)
630aa739695SFrancis Visoiu Mistrih     return false;
631aa739695SFrancis Visoiu Mistrih 
632aa739695SFrancis Visoiu Mistrih   return isDereferenceableAndAlignedPointer(
633aa739695SFrancis Visoiu Mistrih       BasePtr, 1, APInt(DL.getPointerSizeInBits(), Offset + Size), DL);
634aa739695SFrancis Visoiu Mistrih }
635aa739695SFrancis Visoiu Mistrih 
636aa739695SFrancis Visoiu Mistrih /// getConstantPool - Return a MachinePointerInfo record that refers to the
637aa739695SFrancis Visoiu Mistrih /// constant pool.
638aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) {
639aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getConstantPool());
640aa739695SFrancis Visoiu Mistrih }
641aa739695SFrancis Visoiu Mistrih 
642aa739695SFrancis Visoiu Mistrih /// getFixedStack - Return a MachinePointerInfo record that refers to the
643aa739695SFrancis Visoiu Mistrih /// the specified FrameIndex.
644aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF,
645aa739695SFrancis Visoiu Mistrih                                                      int FI, int64_t Offset) {
646aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset);
647aa739695SFrancis Visoiu Mistrih }
648aa739695SFrancis Visoiu Mistrih 
649aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) {
650aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getJumpTable());
651aa739695SFrancis Visoiu Mistrih }
652aa739695SFrancis Visoiu Mistrih 
653aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) {
654aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getGOT());
655aa739695SFrancis Visoiu Mistrih }
656aa739695SFrancis Visoiu Mistrih 
657aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF,
658aa739695SFrancis Visoiu Mistrih                                                 int64_t Offset, uint8_t ID) {
659aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getStack(), Offset, ID);
660aa739695SFrancis Visoiu Mistrih }
661aa739695SFrancis Visoiu Mistrih 
66249477040SYaxun Liu MachinePointerInfo MachinePointerInfo::getUnknownStack(MachineFunction &MF) {
66349477040SYaxun Liu   return MachinePointerInfo(MF.getDataLayout().getAllocaAddrSpace());
66449477040SYaxun Liu }
66549477040SYaxun Liu 
666aa739695SFrancis Visoiu Mistrih MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f,
667aa739695SFrancis Visoiu Mistrih                                      uint64_t s, unsigned int a,
668aa739695SFrancis Visoiu Mistrih                                      const AAMDNodes &AAInfo,
669aa739695SFrancis Visoiu Mistrih                                      const MDNode *Ranges, SyncScope::ID SSID,
670aa739695SFrancis Visoiu Mistrih                                      AtomicOrdering Ordering,
671aa739695SFrancis Visoiu Mistrih                                      AtomicOrdering FailureOrdering)
672aa739695SFrancis Visoiu Mistrih     : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1),
673aa739695SFrancis Visoiu Mistrih       AAInfo(AAInfo), Ranges(Ranges) {
674aa739695SFrancis Visoiu Mistrih   assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue *>() ||
675aa739695SFrancis Visoiu Mistrih           isa<PointerType>(PtrInfo.V.get<const Value *>()->getType())) &&
676aa739695SFrancis Visoiu Mistrih          "invalid pointer value");
677aa739695SFrancis Visoiu Mistrih   assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
678aa739695SFrancis Visoiu Mistrih   assert((isLoad() || isStore()) && "Not a load/store!");
679aa739695SFrancis Visoiu Mistrih 
680aa739695SFrancis Visoiu Mistrih   AtomicInfo.SSID = static_cast<unsigned>(SSID);
681aa739695SFrancis Visoiu Mistrih   assert(getSyncScopeID() == SSID && "Value truncated");
682aa739695SFrancis Visoiu Mistrih   AtomicInfo.Ordering = static_cast<unsigned>(Ordering);
683aa739695SFrancis Visoiu Mistrih   assert(getOrdering() == Ordering && "Value truncated");
684aa739695SFrancis Visoiu Mistrih   AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering);
685aa739695SFrancis Visoiu Mistrih   assert(getFailureOrdering() == FailureOrdering && "Value truncated");
686aa739695SFrancis Visoiu Mistrih }
687aa739695SFrancis Visoiu Mistrih 
688aa739695SFrancis Visoiu Mistrih /// Profile - Gather unique data for the object.
689aa739695SFrancis Visoiu Mistrih ///
690aa739695SFrancis Visoiu Mistrih void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
691aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getOffset());
692aa739695SFrancis Visoiu Mistrih   ID.AddInteger(Size);
693aa739695SFrancis Visoiu Mistrih   ID.AddPointer(getOpaqueValue());
694aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getFlags());
695aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getBaseAlignment());
696aa739695SFrancis Visoiu Mistrih }
697aa739695SFrancis Visoiu Mistrih 
698aa739695SFrancis Visoiu Mistrih void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
699aa739695SFrancis Visoiu Mistrih   // The Value and Offset may differ due to CSE. But the flags and size
700aa739695SFrancis Visoiu Mistrih   // should be the same.
701aa739695SFrancis Visoiu Mistrih   assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
702aa739695SFrancis Visoiu Mistrih   assert(MMO->getSize() == getSize() && "Size mismatch!");
703aa739695SFrancis Visoiu Mistrih 
704aa739695SFrancis Visoiu Mistrih   if (MMO->getBaseAlignment() >= getBaseAlignment()) {
705aa739695SFrancis Visoiu Mistrih     // Update the alignment value.
706aa739695SFrancis Visoiu Mistrih     BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1;
707aa739695SFrancis Visoiu Mistrih     // Also update the base and offset, because the new alignment may
708aa739695SFrancis Visoiu Mistrih     // not be applicable with the old ones.
709aa739695SFrancis Visoiu Mistrih     PtrInfo = MMO->PtrInfo;
710aa739695SFrancis Visoiu Mistrih   }
711aa739695SFrancis Visoiu Mistrih }
712aa739695SFrancis Visoiu Mistrih 
713aa739695SFrancis Visoiu Mistrih /// getAlignment - Return the minimum known alignment in bytes of the
714aa739695SFrancis Visoiu Mistrih /// actual memory reference.
715aa739695SFrancis Visoiu Mistrih uint64_t MachineMemOperand::getAlignment() const {
716aa739695SFrancis Visoiu Mistrih   return MinAlign(getBaseAlignment(), getOffset());
717aa739695SFrancis Visoiu Mistrih }
718aa739695SFrancis Visoiu Mistrih 
719aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS) const {
720aa739695SFrancis Visoiu Mistrih   ModuleSlotTracker DummyMST(nullptr);
721aa739695SFrancis Visoiu Mistrih   print(OS, DummyMST);
722aa739695SFrancis Visoiu Mistrih }
723aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const {
724aa739695SFrancis Visoiu Mistrih   assert((isLoad() || isStore()) && "SV has to be a load, store or both.");
725aa739695SFrancis Visoiu Mistrih 
726aa739695SFrancis Visoiu Mistrih   if (isVolatile())
727aa739695SFrancis Visoiu Mistrih     OS << "Volatile ";
728aa739695SFrancis Visoiu Mistrih 
729aa739695SFrancis Visoiu Mistrih   if (isLoad())
730aa739695SFrancis Visoiu Mistrih     OS << "LD";
731aa739695SFrancis Visoiu Mistrih   if (isStore())
732aa739695SFrancis Visoiu Mistrih     OS << "ST";
733aa739695SFrancis Visoiu Mistrih   OS << getSize();
734aa739695SFrancis Visoiu Mistrih 
735aa739695SFrancis Visoiu Mistrih   // Print the address information.
736aa739695SFrancis Visoiu Mistrih   OS << "[";
737aa739695SFrancis Visoiu Mistrih   if (const Value *V = getValue())
738aa739695SFrancis Visoiu Mistrih     V->printAsOperand(OS, /*PrintType=*/false, MST);
739aa739695SFrancis Visoiu Mistrih   else if (const PseudoSourceValue *PSV = getPseudoValue())
740aa739695SFrancis Visoiu Mistrih     PSV->printCustom(OS);
741aa739695SFrancis Visoiu Mistrih   else
742aa739695SFrancis Visoiu Mistrih     OS << "<unknown>";
743aa739695SFrancis Visoiu Mistrih 
744aa739695SFrancis Visoiu Mistrih   unsigned AS = getAddrSpace();
745aa739695SFrancis Visoiu Mistrih   if (AS != 0)
746aa739695SFrancis Visoiu Mistrih     OS << "(addrspace=" << AS << ')';
747aa739695SFrancis Visoiu Mistrih 
748aa739695SFrancis Visoiu Mistrih   // If the alignment of the memory reference itself differs from the alignment
749aa739695SFrancis Visoiu Mistrih   // of the base pointer, print the base alignment explicitly, next to the base
750aa739695SFrancis Visoiu Mistrih   // pointer.
751aa739695SFrancis Visoiu Mistrih   if (getBaseAlignment() != getAlignment())
752aa739695SFrancis Visoiu Mistrih     OS << "(align=" << getBaseAlignment() << ")";
753aa739695SFrancis Visoiu Mistrih 
754aa739695SFrancis Visoiu Mistrih   if (getOffset() != 0)
755aa739695SFrancis Visoiu Mistrih     OS << "+" << getOffset();
756aa739695SFrancis Visoiu Mistrih   OS << "]";
757aa739695SFrancis Visoiu Mistrih 
758aa739695SFrancis Visoiu Mistrih   // Print the alignment of the reference.
759aa739695SFrancis Visoiu Mistrih   if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize())
760aa739695SFrancis Visoiu Mistrih     OS << "(align=" << getAlignment() << ")";
761aa739695SFrancis Visoiu Mistrih 
762aa739695SFrancis Visoiu Mistrih   // Print TBAA info.
763aa739695SFrancis Visoiu Mistrih   if (const MDNode *TBAAInfo = getAAInfo().TBAA) {
764aa739695SFrancis Visoiu Mistrih     OS << "(tbaa=";
765aa739695SFrancis Visoiu Mistrih     if (TBAAInfo->getNumOperands() > 0)
766aa739695SFrancis Visoiu Mistrih       TBAAInfo->getOperand(0)->printAsOperand(OS, MST);
767aa739695SFrancis Visoiu Mistrih     else
768aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
769aa739695SFrancis Visoiu Mistrih     OS << ")";
770aa739695SFrancis Visoiu Mistrih   }
771aa739695SFrancis Visoiu Mistrih 
772aa739695SFrancis Visoiu Mistrih   // Print AA scope info.
773aa739695SFrancis Visoiu Mistrih   if (const MDNode *ScopeInfo = getAAInfo().Scope) {
774aa739695SFrancis Visoiu Mistrih     OS << "(alias.scope=";
775aa739695SFrancis Visoiu Mistrih     if (ScopeInfo->getNumOperands() > 0)
776aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
777aa739695SFrancis Visoiu Mistrih         ScopeInfo->getOperand(i)->printAsOperand(OS, MST);
778aa739695SFrancis Visoiu Mistrih         if (i != ie - 1)
779aa739695SFrancis Visoiu Mistrih           OS << ",";
780aa739695SFrancis Visoiu Mistrih       }
781aa739695SFrancis Visoiu Mistrih     else
782aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
783aa739695SFrancis Visoiu Mistrih     OS << ")";
784aa739695SFrancis Visoiu Mistrih   }
785aa739695SFrancis Visoiu Mistrih 
786aa739695SFrancis Visoiu Mistrih   // Print AA noalias scope info.
787aa739695SFrancis Visoiu Mistrih   if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) {
788aa739695SFrancis Visoiu Mistrih     OS << "(noalias=";
789aa739695SFrancis Visoiu Mistrih     if (NoAliasInfo->getNumOperands() > 0)
790aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
791aa739695SFrancis Visoiu Mistrih         NoAliasInfo->getOperand(i)->printAsOperand(OS, MST);
792aa739695SFrancis Visoiu Mistrih         if (i != ie - 1)
793aa739695SFrancis Visoiu Mistrih           OS << ",";
794aa739695SFrancis Visoiu Mistrih       }
795aa739695SFrancis Visoiu Mistrih     else
796aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
797aa739695SFrancis Visoiu Mistrih     OS << ")";
798aa739695SFrancis Visoiu Mistrih   }
799aa739695SFrancis Visoiu Mistrih 
800aa739695SFrancis Visoiu Mistrih   if (const MDNode *Ranges = getRanges()) {
801aa739695SFrancis Visoiu Mistrih     unsigned NumRanges = Ranges->getNumOperands();
802aa739695SFrancis Visoiu Mistrih     if (NumRanges != 0) {
803aa739695SFrancis Visoiu Mistrih       OS << "(ranges=";
804aa739695SFrancis Visoiu Mistrih 
805aa739695SFrancis Visoiu Mistrih       for (unsigned I = 0; I != NumRanges; ++I) {
806aa739695SFrancis Visoiu Mistrih         Ranges->getOperand(I)->printAsOperand(OS, MST);
807aa739695SFrancis Visoiu Mistrih         if (I != NumRanges - 1)
808aa739695SFrancis Visoiu Mistrih           OS << ',';
809aa739695SFrancis Visoiu Mistrih       }
810aa739695SFrancis Visoiu Mistrih 
811aa739695SFrancis Visoiu Mistrih       OS << ')';
812aa739695SFrancis Visoiu Mistrih     }
813aa739695SFrancis Visoiu Mistrih   }
814aa739695SFrancis Visoiu Mistrih 
815aa739695SFrancis Visoiu Mistrih   if (isNonTemporal())
816aa739695SFrancis Visoiu Mistrih     OS << "(nontemporal)";
817aa739695SFrancis Visoiu Mistrih   if (isDereferenceable())
818aa739695SFrancis Visoiu Mistrih     OS << "(dereferenceable)";
819aa739695SFrancis Visoiu Mistrih   if (isInvariant())
820aa739695SFrancis Visoiu Mistrih     OS << "(invariant)";
821aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag1)
822aa739695SFrancis Visoiu Mistrih     OS << "(flag1)";
823aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag2)
824aa739695SFrancis Visoiu Mistrih     OS << "(flag2)";
825aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag3)
826aa739695SFrancis Visoiu Mistrih     OS << "(flag3)";
827aa739695SFrancis Visoiu Mistrih }
828