1aa739695SFrancis Visoiu Mistrih //===- lib/CodeGen/MachineOperand.cpp -------------------------------------===//
2aa739695SFrancis Visoiu Mistrih //
3aa739695SFrancis Visoiu Mistrih //                     The LLVM Compiler Infrastructure
4aa739695SFrancis Visoiu Mistrih //
5aa739695SFrancis Visoiu Mistrih // This file is distributed under the University of Illinois Open Source
6aa739695SFrancis Visoiu Mistrih // License. See LICENSE.TXT for details.
7aa739695SFrancis Visoiu Mistrih //
8aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
9aa739695SFrancis Visoiu Mistrih //
103aa8eaa9SFrancis Visoiu Mistrih /// \file Methods common to all machine operands.
11aa739695SFrancis Visoiu Mistrih //
12aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
13aa739695SFrancis Visoiu Mistrih 
14aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineOperand.h"
15aa739695SFrancis Visoiu Mistrih #include "llvm/Analysis/Loads.h"
16aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MIRPrinter.h"
17aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineRegisterInfo.h"
18*b3a0d513SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetInstrInfo.h"
19aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetRegisterInfo.h"
20aa739695SFrancis Visoiu Mistrih #include "llvm/IR/Constants.h"
21aa739695SFrancis Visoiu Mistrih #include "llvm/IR/ModuleSlotTracker.h"
22a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetIntrinsicInfo.h"
23a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetMachine.h"
24aa739695SFrancis Visoiu Mistrih 
25aa739695SFrancis Visoiu Mistrih using namespace llvm;
26aa739695SFrancis Visoiu Mistrih 
27aa739695SFrancis Visoiu Mistrih static cl::opt<int>
28aa739695SFrancis Visoiu Mistrih     PrintRegMaskNumRegs("print-regmask-num-regs",
29aa739695SFrancis Visoiu Mistrih                         cl::desc("Number of registers to limit to when "
30aa739695SFrancis Visoiu Mistrih                                  "printing regmask operands in IR dumps. "
31aa739695SFrancis Visoiu Mistrih                                  "unlimited = -1"),
32aa739695SFrancis Visoiu Mistrih                         cl::init(32), cl::Hidden);
33aa739695SFrancis Visoiu Mistrih 
3495a05915SFrancis Visoiu Mistrih static const MachineFunction *getMFIfAvailable(const MachineOperand &MO) {
3595a05915SFrancis Visoiu Mistrih   if (const MachineInstr *MI = MO.getParent())
3695a05915SFrancis Visoiu Mistrih     if (const MachineBasicBlock *MBB = MI->getParent())
3795a05915SFrancis Visoiu Mistrih       if (const MachineFunction *MF = MBB->getParent())
3895a05915SFrancis Visoiu Mistrih         return MF;
3995a05915SFrancis Visoiu Mistrih   return nullptr;
4095a05915SFrancis Visoiu Mistrih }
4195a05915SFrancis Visoiu Mistrih static MachineFunction *getMFIfAvailable(MachineOperand &MO) {
4295a05915SFrancis Visoiu Mistrih   return const_cast<MachineFunction *>(
4395a05915SFrancis Visoiu Mistrih       getMFIfAvailable(const_cast<const MachineOperand &>(MO)));
4495a05915SFrancis Visoiu Mistrih }
4595a05915SFrancis Visoiu Mistrih 
46aa739695SFrancis Visoiu Mistrih void MachineOperand::setReg(unsigned Reg) {
47aa739695SFrancis Visoiu Mistrih   if (getReg() == Reg)
48aa739695SFrancis Visoiu Mistrih     return; // No change.
49aa739695SFrancis Visoiu Mistrih 
50aa739695SFrancis Visoiu Mistrih   // Otherwise, we have to change the register.  If this operand is embedded
51aa739695SFrancis Visoiu Mistrih   // into a machine function, we need to update the old and new register's
52aa739695SFrancis Visoiu Mistrih   // use/def lists.
5395a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this)) {
54aa739695SFrancis Visoiu Mistrih     MachineRegisterInfo &MRI = MF->getRegInfo();
55aa739695SFrancis Visoiu Mistrih     MRI.removeRegOperandFromUseList(this);
56aa739695SFrancis Visoiu Mistrih     SmallContents.RegNo = Reg;
57aa739695SFrancis Visoiu Mistrih     MRI.addRegOperandToUseList(this);
58aa739695SFrancis Visoiu Mistrih     return;
59aa739695SFrancis Visoiu Mistrih   }
60aa739695SFrancis Visoiu Mistrih 
61aa739695SFrancis Visoiu Mistrih   // Otherwise, just change the register, no problem.  :)
62aa739695SFrancis Visoiu Mistrih   SmallContents.RegNo = Reg;
63aa739695SFrancis Visoiu Mistrih }
64aa739695SFrancis Visoiu Mistrih 
65aa739695SFrancis Visoiu Mistrih void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
66aa739695SFrancis Visoiu Mistrih                                   const TargetRegisterInfo &TRI) {
67aa739695SFrancis Visoiu Mistrih   assert(TargetRegisterInfo::isVirtualRegister(Reg));
68aa739695SFrancis Visoiu Mistrih   if (SubIdx && getSubReg())
69aa739695SFrancis Visoiu Mistrih     SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
70aa739695SFrancis Visoiu Mistrih   setReg(Reg);
71aa739695SFrancis Visoiu Mistrih   if (SubIdx)
72aa739695SFrancis Visoiu Mistrih     setSubReg(SubIdx);
73aa739695SFrancis Visoiu Mistrih }
74aa739695SFrancis Visoiu Mistrih 
75aa739695SFrancis Visoiu Mistrih void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
76aa739695SFrancis Visoiu Mistrih   assert(TargetRegisterInfo::isPhysicalRegister(Reg));
77aa739695SFrancis Visoiu Mistrih   if (getSubReg()) {
78aa739695SFrancis Visoiu Mistrih     Reg = TRI.getSubReg(Reg, getSubReg());
79aa739695SFrancis Visoiu Mistrih     // Note that getSubReg() may return 0 if the sub-register doesn't exist.
80aa739695SFrancis Visoiu Mistrih     // That won't happen in legal code.
81aa739695SFrancis Visoiu Mistrih     setSubReg(0);
82aa739695SFrancis Visoiu Mistrih     if (isDef())
83aa739695SFrancis Visoiu Mistrih       setIsUndef(false);
84aa739695SFrancis Visoiu Mistrih   }
85aa739695SFrancis Visoiu Mistrih   setReg(Reg);
86aa739695SFrancis Visoiu Mistrih }
87aa739695SFrancis Visoiu Mistrih 
88aa739695SFrancis Visoiu Mistrih /// Change a def to a use, or a use to a def.
89aa739695SFrancis Visoiu Mistrih void MachineOperand::setIsDef(bool Val) {
90aa739695SFrancis Visoiu Mistrih   assert(isReg() && "Wrong MachineOperand accessor");
91aa739695SFrancis Visoiu Mistrih   assert((!Val || !isDebug()) && "Marking a debug operation as def");
92aa739695SFrancis Visoiu Mistrih   if (IsDef == Val)
93aa739695SFrancis Visoiu Mistrih     return;
9460c43102SGeoff Berry   assert(!IsDeadOrKill && "Changing def/use with dead/kill set not supported");
95aa739695SFrancis Visoiu Mistrih   // MRI may keep uses and defs in different list positions.
9695a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this)) {
97aa739695SFrancis Visoiu Mistrih     MachineRegisterInfo &MRI = MF->getRegInfo();
98aa739695SFrancis Visoiu Mistrih     MRI.removeRegOperandFromUseList(this);
99aa739695SFrancis Visoiu Mistrih     IsDef = Val;
100aa739695SFrancis Visoiu Mistrih     MRI.addRegOperandToUseList(this);
101aa739695SFrancis Visoiu Mistrih     return;
102aa739695SFrancis Visoiu Mistrih   }
103aa739695SFrancis Visoiu Mistrih   IsDef = Val;
104aa739695SFrancis Visoiu Mistrih }
105aa739695SFrancis Visoiu Mistrih 
10660c43102SGeoff Berry bool MachineOperand::isRenamable() const {
10760c43102SGeoff Berry   assert(isReg() && "Wrong MachineOperand accessor");
10860c43102SGeoff Berry   assert(TargetRegisterInfo::isPhysicalRegister(getReg()) &&
10960c43102SGeoff Berry          "isRenamable should only be checked on physical registers");
11060c43102SGeoff Berry   return IsRenamable;
11160c43102SGeoff Berry }
11260c43102SGeoff Berry 
11360c43102SGeoff Berry void MachineOperand::setIsRenamable(bool Val) {
11460c43102SGeoff Berry   assert(isReg() && "Wrong MachineOperand accessor");
11560c43102SGeoff Berry   assert(TargetRegisterInfo::isPhysicalRegister(getReg()) &&
11660c43102SGeoff Berry          "setIsRenamable should only be called on physical registers");
11760c43102SGeoff Berry   if (const MachineInstr *MI = getParent())
11860c43102SGeoff Berry     if ((isDef() && MI->hasExtraDefRegAllocReq()) ||
11960c43102SGeoff Berry         (isUse() && MI->hasExtraSrcRegAllocReq()))
12060c43102SGeoff Berry       assert(!Val && "isRenamable should be false for "
12160c43102SGeoff Berry                      "hasExtraDefRegAllocReq/hasExtraSrcRegAllocReq opcodes");
12260c43102SGeoff Berry   IsRenamable = Val;
12360c43102SGeoff Berry }
12460c43102SGeoff Berry 
12560c43102SGeoff Berry void MachineOperand::setIsRenamableIfNoExtraRegAllocReq() {
12660c43102SGeoff Berry   if (const MachineInstr *MI = getParent())
12760c43102SGeoff Berry     if ((isDef() && MI->hasExtraDefRegAllocReq()) ||
12860c43102SGeoff Berry         (isUse() && MI->hasExtraSrcRegAllocReq()))
12960c43102SGeoff Berry       return;
13060c43102SGeoff Berry 
13160c43102SGeoff Berry   setIsRenamable(true);
13260c43102SGeoff Berry }
13360c43102SGeoff Berry 
134aa739695SFrancis Visoiu Mistrih // If this operand is currently a register operand, and if this is in a
135aa739695SFrancis Visoiu Mistrih // function, deregister the operand from the register's use/def list.
136aa739695SFrancis Visoiu Mistrih void MachineOperand::removeRegFromUses() {
137aa739695SFrancis Visoiu Mistrih   if (!isReg() || !isOnRegUseList())
138aa739695SFrancis Visoiu Mistrih     return;
139aa739695SFrancis Visoiu Mistrih 
14095a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this))
141aa739695SFrancis Visoiu Mistrih     MF->getRegInfo().removeRegOperandFromUseList(this);
142aa739695SFrancis Visoiu Mistrih }
143aa739695SFrancis Visoiu Mistrih 
144aa739695SFrancis Visoiu Mistrih /// ChangeToImmediate - Replace this operand with a new immediate operand of
145aa739695SFrancis Visoiu Mistrih /// the specified value.  If an operand is known to be an immediate already,
146aa739695SFrancis Visoiu Mistrih /// the setImm method should be used.
147aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
148aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
149aa739695SFrancis Visoiu Mistrih 
150aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
151aa739695SFrancis Visoiu Mistrih 
152aa739695SFrancis Visoiu Mistrih   OpKind = MO_Immediate;
153aa739695SFrancis Visoiu Mistrih   Contents.ImmVal = ImmVal;
154aa739695SFrancis Visoiu Mistrih }
155aa739695SFrancis Visoiu Mistrih 
156aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
157aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
158aa739695SFrancis Visoiu Mistrih 
159aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
160aa739695SFrancis Visoiu Mistrih 
161aa739695SFrancis Visoiu Mistrih   OpKind = MO_FPImmediate;
162aa739695SFrancis Visoiu Mistrih   Contents.CFP = FPImm;
163aa739695SFrancis Visoiu Mistrih }
164aa739695SFrancis Visoiu Mistrih 
165aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToES(const char *SymName,
166aa739695SFrancis Visoiu Mistrih                                 unsigned char TargetFlags) {
167aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
168aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into an external symbol");
169aa739695SFrancis Visoiu Mistrih 
170aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
171aa739695SFrancis Visoiu Mistrih 
172aa739695SFrancis Visoiu Mistrih   OpKind = MO_ExternalSymbol;
173aa739695SFrancis Visoiu Mistrih   Contents.OffsetedInfo.Val.SymbolName = SymName;
174aa739695SFrancis Visoiu Mistrih   setOffset(0); // Offset is always 0.
175aa739695SFrancis Visoiu Mistrih   setTargetFlags(TargetFlags);
176aa739695SFrancis Visoiu Mistrih }
177aa739695SFrancis Visoiu Mistrih 
178aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) {
179aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
180aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into an MCSymbol");
181aa739695SFrancis Visoiu Mistrih 
182aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
183aa739695SFrancis Visoiu Mistrih 
184aa739695SFrancis Visoiu Mistrih   OpKind = MO_MCSymbol;
185aa739695SFrancis Visoiu Mistrih   Contents.Sym = Sym;
186aa739695SFrancis Visoiu Mistrih }
187aa739695SFrancis Visoiu Mistrih 
188aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFrameIndex(int Idx) {
189aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
190aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into a FrameIndex");
191aa739695SFrancis Visoiu Mistrih 
192aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
193aa739695SFrancis Visoiu Mistrih 
194aa739695SFrancis Visoiu Mistrih   OpKind = MO_FrameIndex;
195aa739695SFrancis Visoiu Mistrih   setIndex(Idx);
196aa739695SFrancis Visoiu Mistrih }
197aa739695SFrancis Visoiu Mistrih 
198aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToTargetIndex(unsigned Idx, int64_t Offset,
199aa739695SFrancis Visoiu Mistrih                                          unsigned char TargetFlags) {
200aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
201aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into a FrameIndex");
202aa739695SFrancis Visoiu Mistrih 
203aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
204aa739695SFrancis Visoiu Mistrih 
205aa739695SFrancis Visoiu Mistrih   OpKind = MO_TargetIndex;
206aa739695SFrancis Visoiu Mistrih   setIndex(Idx);
207aa739695SFrancis Visoiu Mistrih   setOffset(Offset);
208aa739695SFrancis Visoiu Mistrih   setTargetFlags(TargetFlags);
209aa739695SFrancis Visoiu Mistrih }
210aa739695SFrancis Visoiu Mistrih 
211aa739695SFrancis Visoiu Mistrih /// ChangeToRegister - Replace this operand with a new register operand of
212aa739695SFrancis Visoiu Mistrih /// the specified value.  If an operand is known to be an register already,
213aa739695SFrancis Visoiu Mistrih /// the setReg method should be used.
214aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
215aa739695SFrancis Visoiu Mistrih                                       bool isKill, bool isDead, bool isUndef,
216aa739695SFrancis Visoiu Mistrih                                       bool isDebug) {
217aa739695SFrancis Visoiu Mistrih   MachineRegisterInfo *RegInfo = nullptr;
21895a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this))
219aa739695SFrancis Visoiu Mistrih     RegInfo = &MF->getRegInfo();
220aa739695SFrancis Visoiu Mistrih   // If this operand is already a register operand, remove it from the
221aa739695SFrancis Visoiu Mistrih   // register's use/def lists.
222aa739695SFrancis Visoiu Mistrih   bool WasReg = isReg();
223aa739695SFrancis Visoiu Mistrih   if (RegInfo && WasReg)
224aa739695SFrancis Visoiu Mistrih     RegInfo->removeRegOperandFromUseList(this);
225aa739695SFrancis Visoiu Mistrih 
226aa739695SFrancis Visoiu Mistrih   // Change this to a register and set the reg#.
22760c43102SGeoff Berry   assert(!(isDead && !isDef) && "Dead flag on non-def");
22860c43102SGeoff Berry   assert(!(isKill && isDef) && "Kill flag on def");
229aa739695SFrancis Visoiu Mistrih   OpKind = MO_Register;
230aa739695SFrancis Visoiu Mistrih   SmallContents.RegNo = Reg;
231aa739695SFrancis Visoiu Mistrih   SubReg_TargetFlags = 0;
232aa739695SFrancis Visoiu Mistrih   IsDef = isDef;
233aa739695SFrancis Visoiu Mistrih   IsImp = isImp;
23460c43102SGeoff Berry   IsDeadOrKill = isKill | isDead;
23560c43102SGeoff Berry   IsRenamable = false;
236aa739695SFrancis Visoiu Mistrih   IsUndef = isUndef;
237aa739695SFrancis Visoiu Mistrih   IsInternalRead = false;
238aa739695SFrancis Visoiu Mistrih   IsEarlyClobber = false;
239aa739695SFrancis Visoiu Mistrih   IsDebug = isDebug;
240aa739695SFrancis Visoiu Mistrih   // Ensure isOnRegUseList() returns false.
241aa739695SFrancis Visoiu Mistrih   Contents.Reg.Prev = nullptr;
242aa739695SFrancis Visoiu Mistrih   // Preserve the tie when the operand was already a register.
243aa739695SFrancis Visoiu Mistrih   if (!WasReg)
244aa739695SFrancis Visoiu Mistrih     TiedTo = 0;
245aa739695SFrancis Visoiu Mistrih 
246aa739695SFrancis Visoiu Mistrih   // If this operand is embedded in a function, add the operand to the
247aa739695SFrancis Visoiu Mistrih   // register's use/def list.
248aa739695SFrancis Visoiu Mistrih   if (RegInfo)
249aa739695SFrancis Visoiu Mistrih     RegInfo->addRegOperandToUseList(this);
250aa739695SFrancis Visoiu Mistrih }
251aa739695SFrancis Visoiu Mistrih 
252aa739695SFrancis Visoiu Mistrih /// isIdenticalTo - Return true if this operand is identical to the specified
253aa739695SFrancis Visoiu Mistrih /// operand. Note that this should stay in sync with the hash_value overload
254aa739695SFrancis Visoiu Mistrih /// below.
255aa739695SFrancis Visoiu Mistrih bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
256aa739695SFrancis Visoiu Mistrih   if (getType() != Other.getType() ||
257aa739695SFrancis Visoiu Mistrih       getTargetFlags() != Other.getTargetFlags())
258aa739695SFrancis Visoiu Mistrih     return false;
259aa739695SFrancis Visoiu Mistrih 
260aa739695SFrancis Visoiu Mistrih   switch (getType()) {
261aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Register:
262aa739695SFrancis Visoiu Mistrih     return getReg() == Other.getReg() && isDef() == Other.isDef() &&
263aa739695SFrancis Visoiu Mistrih            getSubReg() == Other.getSubReg();
264aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
265aa739695SFrancis Visoiu Mistrih     return getImm() == Other.getImm();
266aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
267aa739695SFrancis Visoiu Mistrih     return getCImm() == Other.getCImm();
268aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
269aa739695SFrancis Visoiu Mistrih     return getFPImm() == Other.getFPImm();
270aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
271aa739695SFrancis Visoiu Mistrih     return getMBB() == Other.getMBB();
272aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex:
273aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex();
274aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
275aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex:
276aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
277aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
278aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex();
279aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
280aa739695SFrancis Visoiu Mistrih     return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
281aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol:
282aa739695SFrancis Visoiu Mistrih     return strcmp(getSymbolName(), Other.getSymbolName()) == 0 &&
283aa739695SFrancis Visoiu Mistrih            getOffset() == Other.getOffset();
284aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
285aa739695SFrancis Visoiu Mistrih     return getBlockAddress() == Other.getBlockAddress() &&
286aa739695SFrancis Visoiu Mistrih            getOffset() == Other.getOffset();
287aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask:
288aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut: {
289aa739695SFrancis Visoiu Mistrih     // Shallow compare of the two RegMasks
290aa739695SFrancis Visoiu Mistrih     const uint32_t *RegMask = getRegMask();
291aa739695SFrancis Visoiu Mistrih     const uint32_t *OtherRegMask = Other.getRegMask();
292aa739695SFrancis Visoiu Mistrih     if (RegMask == OtherRegMask)
293aa739695SFrancis Visoiu Mistrih       return true;
294aa739695SFrancis Visoiu Mistrih 
29595a05915SFrancis Visoiu Mistrih     if (const MachineFunction *MF = getMFIfAvailable(*this)) {
296aa739695SFrancis Visoiu Mistrih       // Calculate the size of the RegMask
297aa739695SFrancis Visoiu Mistrih       const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
298aa739695SFrancis Visoiu Mistrih       unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32;
299aa739695SFrancis Visoiu Mistrih 
300aa739695SFrancis Visoiu Mistrih       // Deep compare of the two RegMasks
301aa739695SFrancis Visoiu Mistrih       return std::equal(RegMask, RegMask + RegMaskSize, OtherRegMask);
302aa739695SFrancis Visoiu Mistrih     }
30395a05915SFrancis Visoiu Mistrih     // We don't know the size of the RegMask, so we can't deep compare the two
30495a05915SFrancis Visoiu Mistrih     // reg masks.
30595a05915SFrancis Visoiu Mistrih     return false;
30695a05915SFrancis Visoiu Mistrih   }
307aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
308aa739695SFrancis Visoiu Mistrih     return getMCSymbol() == Other.getMCSymbol();
309aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
310aa739695SFrancis Visoiu Mistrih     return getCFIIndex() == Other.getCFIIndex();
311aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
312aa739695SFrancis Visoiu Mistrih     return getMetadata() == Other.getMetadata();
313aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID:
314aa739695SFrancis Visoiu Mistrih     return getIntrinsicID() == Other.getIntrinsicID();
315aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate:
316aa739695SFrancis Visoiu Mistrih     return getPredicate() == Other.getPredicate();
317aa739695SFrancis Visoiu Mistrih   }
318aa739695SFrancis Visoiu Mistrih   llvm_unreachable("Invalid machine operand type");
319aa739695SFrancis Visoiu Mistrih }
320aa739695SFrancis Visoiu Mistrih 
321aa739695SFrancis Visoiu Mistrih // Note: this must stay exactly in sync with isIdenticalTo above.
322aa739695SFrancis Visoiu Mistrih hash_code llvm::hash_value(const MachineOperand &MO) {
323aa739695SFrancis Visoiu Mistrih   switch (MO.getType()) {
324aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Register:
325aa739695SFrancis Visoiu Mistrih     // Register operands don't have target flags.
326aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
327aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
328aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
329aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
330aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
331aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
332aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
333aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
334aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
335aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex:
336aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
337aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
338aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex:
339aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
340aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
341aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
342aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
343aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol:
344aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
345aa739695SFrancis Visoiu Mistrih                         MO.getSymbolName());
346aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
347aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
348aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
349aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
350aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getBlockAddress(),
351aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
352aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask:
353aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut:
354aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
355aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
356aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
357aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
358aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
359aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
360aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
361aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID:
362aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID());
363aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate:
364aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate());
365aa739695SFrancis Visoiu Mistrih   }
366aa739695SFrancis Visoiu Mistrih   llvm_unreachable("Invalid machine operand type");
367aa739695SFrancis Visoiu Mistrih }
368aa739695SFrancis Visoiu Mistrih 
369a8a83d15SFrancis Visoiu Mistrih // Try to crawl up to the machine function and get TRI and IntrinsicInfo from
370a8a83d15SFrancis Visoiu Mistrih // it.
371a8a83d15SFrancis Visoiu Mistrih static void tryToGetTargetInfo(const MachineOperand &MO,
372a8a83d15SFrancis Visoiu Mistrih                                const TargetRegisterInfo *&TRI,
373a8a83d15SFrancis Visoiu Mistrih                                const TargetIntrinsicInfo *&IntrinsicInfo) {
374567611efSFrancis Visoiu Mistrih   if (const MachineFunction *MF = getMFIfAvailable(MO)) {
375a8a83d15SFrancis Visoiu Mistrih     TRI = MF->getSubtarget().getRegisterInfo();
376a8a83d15SFrancis Visoiu Mistrih     IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
377a8a83d15SFrancis Visoiu Mistrih   }
378a8a83d15SFrancis Visoiu Mistrih }
379a8a83d15SFrancis Visoiu Mistrih 
38026ae8a65SFrancis Visoiu Mistrih static void printOffset(raw_ostream &OS, int64_t Offset) {
38126ae8a65SFrancis Visoiu Mistrih   if (Offset == 0)
38226ae8a65SFrancis Visoiu Mistrih     return;
38326ae8a65SFrancis Visoiu Mistrih   if (Offset < 0) {
38426ae8a65SFrancis Visoiu Mistrih     OS << " - " << -Offset;
38526ae8a65SFrancis Visoiu Mistrih     return;
38626ae8a65SFrancis Visoiu Mistrih   }
38726ae8a65SFrancis Visoiu Mistrih   OS << " + " << Offset;
38826ae8a65SFrancis Visoiu Mistrih }
38926ae8a65SFrancis Visoiu Mistrih 
390*b3a0d513SFrancis Visoiu Mistrih static const char *getTargetIndexName(const MachineFunction &MF, int Index) {
391*b3a0d513SFrancis Visoiu Mistrih   const auto *TII = MF.getSubtarget().getInstrInfo();
392*b3a0d513SFrancis Visoiu Mistrih   assert(TII && "expected instruction info");
393*b3a0d513SFrancis Visoiu Mistrih   auto Indices = TII->getSerializableTargetIndices();
394*b3a0d513SFrancis Visoiu Mistrih   auto Found = find_if(Indices, [&](const std::pair<int, const char *> &I) {
395*b3a0d513SFrancis Visoiu Mistrih     return I.first == Index;
396*b3a0d513SFrancis Visoiu Mistrih   });
397*b3a0d513SFrancis Visoiu Mistrih   if (Found != Indices.end())
398*b3a0d513SFrancis Visoiu Mistrih     return Found->second;
399*b3a0d513SFrancis Visoiu Mistrih   return nullptr;
400*b3a0d513SFrancis Visoiu Mistrih }
401*b3a0d513SFrancis Visoiu Mistrih 
402440f69c9SFrancis Visoiu Mistrih void MachineOperand::printSubregIdx(raw_ostream &OS, uint64_t Index,
403440f69c9SFrancis Visoiu Mistrih                                     const TargetRegisterInfo *TRI) {
404440f69c9SFrancis Visoiu Mistrih   OS << "%subreg.";
405440f69c9SFrancis Visoiu Mistrih   if (TRI)
406440f69c9SFrancis Visoiu Mistrih     OS << TRI->getSubRegIndexName(Index);
407440f69c9SFrancis Visoiu Mistrih   else
408440f69c9SFrancis Visoiu Mistrih     OS << Index;
409440f69c9SFrancis Visoiu Mistrih }
410440f69c9SFrancis Visoiu Mistrih 
411aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI,
412aa739695SFrancis Visoiu Mistrih                            const TargetIntrinsicInfo *IntrinsicInfo) const {
413a8a83d15SFrancis Visoiu Mistrih   tryToGetTargetInfo(*this, TRI, IntrinsicInfo);
414aa739695SFrancis Visoiu Mistrih   ModuleSlotTracker DummyMST(nullptr);
415a8a83d15SFrancis Visoiu Mistrih   print(OS, DummyMST, LLT{}, /*PrintDef=*/false,
416a8a83d15SFrancis Visoiu Mistrih         /*ShouldPrintRegisterTies=*/true,
417a8a83d15SFrancis Visoiu Mistrih         /*TiedOperandIdx=*/0, TRI, IntrinsicInfo);
418aa739695SFrancis Visoiu Mistrih }
419aa739695SFrancis Visoiu Mistrih 
420aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
421a8a83d15SFrancis Visoiu Mistrih                            LLT TypeToPrint, bool PrintDef,
422a8a83d15SFrancis Visoiu Mistrih                            bool ShouldPrintRegisterTies,
423a8a83d15SFrancis Visoiu Mistrih                            unsigned TiedOperandIdx,
424aa739695SFrancis Visoiu Mistrih                            const TargetRegisterInfo *TRI,
425aa739695SFrancis Visoiu Mistrih                            const TargetIntrinsicInfo *IntrinsicInfo) const {
426aa739695SFrancis Visoiu Mistrih   switch (getType()) {
427a8a83d15SFrancis Visoiu Mistrih   case MachineOperand::MO_Register: {
428a8a83d15SFrancis Visoiu Mistrih     unsigned Reg = getReg();
429aa739695SFrancis Visoiu Mistrih     if (isImplicit())
430a8a83d15SFrancis Visoiu Mistrih       OS << (isDef() ? "implicit-def " : "implicit ");
431a8a83d15SFrancis Visoiu Mistrih     else if (PrintDef && isDef())
432a8a83d15SFrancis Visoiu Mistrih       // Print the 'def' flag only when the operand is defined after '='.
433aa739695SFrancis Visoiu Mistrih       OS << "def ";
434a8a83d15SFrancis Visoiu Mistrih     if (isInternalRead())
435aa739695SFrancis Visoiu Mistrih       OS << "internal ";
436a8a83d15SFrancis Visoiu Mistrih     if (isDead())
437a8a83d15SFrancis Visoiu Mistrih       OS << "dead ";
438a8a83d15SFrancis Visoiu Mistrih     if (isKill())
439a8a83d15SFrancis Visoiu Mistrih       OS << "killed ";
440a8a83d15SFrancis Visoiu Mistrih     if (isUndef())
441a8a83d15SFrancis Visoiu Mistrih       OS << "undef ";
442a8a83d15SFrancis Visoiu Mistrih     if (isEarlyClobber())
443a8a83d15SFrancis Visoiu Mistrih       OS << "early-clobber ";
444a8a83d15SFrancis Visoiu Mistrih     if (isDebug())
445a8a83d15SFrancis Visoiu Mistrih       OS << "debug-use ";
44660c43102SGeoff Berry     if (TargetRegisterInfo::isPhysicalRegister(getReg()) && isRenamable())
44760c43102SGeoff Berry       OS << "renamable ";
448a8a83d15SFrancis Visoiu Mistrih     OS << printReg(Reg, TRI);
449a8a83d15SFrancis Visoiu Mistrih     // Print the sub register.
450a8a83d15SFrancis Visoiu Mistrih     if (unsigned SubReg = getSubReg()) {
451a8a83d15SFrancis Visoiu Mistrih       if (TRI)
452a8a83d15SFrancis Visoiu Mistrih         OS << '.' << TRI->getSubRegIndexName(SubReg);
453a8a83d15SFrancis Visoiu Mistrih       else
454a8a83d15SFrancis Visoiu Mistrih         OS << ".subreg" << SubReg;
455aa739695SFrancis Visoiu Mistrih     }
456a8a83d15SFrancis Visoiu Mistrih     // Print the register class / bank.
457a8a83d15SFrancis Visoiu Mistrih     if (TargetRegisterInfo::isVirtualRegister(Reg)) {
458567611efSFrancis Visoiu Mistrih       if (const MachineFunction *MF = getMFIfAvailable(*this)) {
459a8a83d15SFrancis Visoiu Mistrih         const MachineRegisterInfo &MRI = MF->getRegInfo();
460a8a83d15SFrancis Visoiu Mistrih         if (!PrintDef || MRI.def_empty(Reg)) {
461a8a83d15SFrancis Visoiu Mistrih           OS << ':';
462a8a83d15SFrancis Visoiu Mistrih           OS << printRegClassOrBank(Reg, MRI, TRI);
463aa739695SFrancis Visoiu Mistrih         }
464aa739695SFrancis Visoiu Mistrih       }
465a8a83d15SFrancis Visoiu Mistrih     }
466a8a83d15SFrancis Visoiu Mistrih     // Print ties.
467a8a83d15SFrancis Visoiu Mistrih     if (ShouldPrintRegisterTies && isTied() && !isDef())
468a8a83d15SFrancis Visoiu Mistrih       OS << "(tied-def " << TiedOperandIdx << ")";
469a8a83d15SFrancis Visoiu Mistrih     // Print types.
470a8a83d15SFrancis Visoiu Mistrih     if (TypeToPrint.isValid())
471a8a83d15SFrancis Visoiu Mistrih       OS << '(' << TypeToPrint << ')';
472aa739695SFrancis Visoiu Mistrih     break;
473a8a83d15SFrancis Visoiu Mistrih   }
474aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
475aa739695SFrancis Visoiu Mistrih     OS << getImm();
476aa739695SFrancis Visoiu Mistrih     break;
477aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
4786c4ca713SFrancis Visoiu Mistrih     getCImm()->printAsOperand(OS, /*PrintType=*/true, MST);
479aa739695SFrancis Visoiu Mistrih     break;
480aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
481aa739695SFrancis Visoiu Mistrih     if (getFPImm()->getType()->isFloatTy()) {
482aa739695SFrancis Visoiu Mistrih       OS << getFPImm()->getValueAPF().convertToFloat();
483aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isHalfTy()) {
484aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
485aa739695SFrancis Visoiu Mistrih       bool Unused;
486aa739695SFrancis Visoiu Mistrih       APF.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, &Unused);
487aa739695SFrancis Visoiu Mistrih       OS << "half " << APF.convertToFloat();
488aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isFP128Ty()) {
489aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
490aa739695SFrancis Visoiu Mistrih       SmallString<16> Str;
491aa739695SFrancis Visoiu Mistrih       getFPImm()->getValueAPF().toString(Str);
492aa739695SFrancis Visoiu Mistrih       OS << "quad " << Str;
493aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isX86_FP80Ty()) {
494aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
495aa739695SFrancis Visoiu Mistrih       OS << "x86_fp80 0xK";
496aa739695SFrancis Visoiu Mistrih       APInt API = APF.bitcastToAPInt();
497aa739695SFrancis Visoiu Mistrih       OS << format_hex_no_prefix(API.getHiBits(16).getZExtValue(), 4,
498aa739695SFrancis Visoiu Mistrih                                  /*Upper=*/true);
499aa739695SFrancis Visoiu Mistrih       OS << format_hex_no_prefix(API.getLoBits(64).getZExtValue(), 16,
500aa739695SFrancis Visoiu Mistrih                                  /*Upper=*/true);
501aa739695SFrancis Visoiu Mistrih     } else {
502aa739695SFrancis Visoiu Mistrih       OS << getFPImm()->getValueAPF().convertToDouble();
503aa739695SFrancis Visoiu Mistrih     }
504aa739695SFrancis Visoiu Mistrih     break;
505aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
50625528d6dSFrancis Visoiu Mistrih     OS << printMBBReference(*getMBB());
507aa739695SFrancis Visoiu Mistrih     break;
508aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex:
509aa739695SFrancis Visoiu Mistrih     OS << "<fi#" << getIndex() << '>';
510aa739695SFrancis Visoiu Mistrih     break;
511aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
51226ae8a65SFrancis Visoiu Mistrih     OS << "%const." << getIndex();
51326ae8a65SFrancis Visoiu Mistrih     printOffset(OS, getOffset());
514aa739695SFrancis Visoiu Mistrih     break;
515*b3a0d513SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex: {
516*b3a0d513SFrancis Visoiu Mistrih     OS << "target-index(";
517*b3a0d513SFrancis Visoiu Mistrih     const char *Name = "<unknown>";
518*b3a0d513SFrancis Visoiu Mistrih     if (const MachineFunction *MF = getMFIfAvailable(*this))
519*b3a0d513SFrancis Visoiu Mistrih       if (const auto *TargetIndexName = getTargetIndexName(*MF, getIndex()))
520*b3a0d513SFrancis Visoiu Mistrih         Name = TargetIndexName;
521*b3a0d513SFrancis Visoiu Mistrih     OS << Name << ')';
522*b3a0d513SFrancis Visoiu Mistrih     printOffset(OS, getOffset());
523aa739695SFrancis Visoiu Mistrih     break;
524*b3a0d513SFrancis Visoiu Mistrih   }
525aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
526aa739695SFrancis Visoiu Mistrih     OS << "<jt#" << getIndex() << '>';
527aa739695SFrancis Visoiu Mistrih     break;
528aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
529aa739695SFrancis Visoiu Mistrih     OS << "<ga:";
530aa739695SFrancis Visoiu Mistrih     getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
531aa739695SFrancis Visoiu Mistrih     if (getOffset())
532aa739695SFrancis Visoiu Mistrih       OS << "+" << getOffset();
533aa739695SFrancis Visoiu Mistrih     OS << '>';
534aa739695SFrancis Visoiu Mistrih     break;
535aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol:
536aa739695SFrancis Visoiu Mistrih     OS << "<es:" << getSymbolName();
537aa739695SFrancis Visoiu Mistrih     if (getOffset())
538aa739695SFrancis Visoiu Mistrih       OS << "+" << getOffset();
539aa739695SFrancis Visoiu Mistrih     OS << '>';
540aa739695SFrancis Visoiu Mistrih     break;
541aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
542aa739695SFrancis Visoiu Mistrih     OS << '<';
543aa739695SFrancis Visoiu Mistrih     getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST);
544aa739695SFrancis Visoiu Mistrih     if (getOffset())
545aa739695SFrancis Visoiu Mistrih       OS << "+" << getOffset();
546aa739695SFrancis Visoiu Mistrih     OS << '>';
547aa739695SFrancis Visoiu Mistrih     break;
548aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask: {
549a8a83d15SFrancis Visoiu Mistrih     OS << "<regmask";
550a8a83d15SFrancis Visoiu Mistrih     if (TRI) {
551aa739695SFrancis Visoiu Mistrih       unsigned NumRegsInMask = 0;
552aa739695SFrancis Visoiu Mistrih       unsigned NumRegsEmitted = 0;
553aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0; i < TRI->getNumRegs(); ++i) {
554aa739695SFrancis Visoiu Mistrih         unsigned MaskWord = i / 32;
555aa739695SFrancis Visoiu Mistrih         unsigned MaskBit = i % 32;
556aa739695SFrancis Visoiu Mistrih         if (getRegMask()[MaskWord] & (1 << MaskBit)) {
557aa739695SFrancis Visoiu Mistrih           if (PrintRegMaskNumRegs < 0 ||
558aa739695SFrancis Visoiu Mistrih               NumRegsEmitted <= static_cast<unsigned>(PrintRegMaskNumRegs)) {
559aa739695SFrancis Visoiu Mistrih             OS << " " << printReg(i, TRI);
560aa739695SFrancis Visoiu Mistrih             NumRegsEmitted++;
561aa739695SFrancis Visoiu Mistrih           }
562aa739695SFrancis Visoiu Mistrih           NumRegsInMask++;
563aa739695SFrancis Visoiu Mistrih         }
564aa739695SFrancis Visoiu Mistrih       }
565aa739695SFrancis Visoiu Mistrih       if (NumRegsEmitted != NumRegsInMask)
566aa739695SFrancis Visoiu Mistrih         OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more...";
567a8a83d15SFrancis Visoiu Mistrih     } else {
568a8a83d15SFrancis Visoiu Mistrih       OS << " ...";
569a8a83d15SFrancis Visoiu Mistrih     }
570aa739695SFrancis Visoiu Mistrih     OS << ">";
571aa739695SFrancis Visoiu Mistrih     break;
572aa739695SFrancis Visoiu Mistrih   }
573aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut:
574aa739695SFrancis Visoiu Mistrih     OS << "<regliveout>";
575aa739695SFrancis Visoiu Mistrih     break;
576aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
577aa739695SFrancis Visoiu Mistrih     OS << '<';
578aa739695SFrancis Visoiu Mistrih     getMetadata()->printAsOperand(OS, MST);
579aa739695SFrancis Visoiu Mistrih     OS << '>';
580aa739695SFrancis Visoiu Mistrih     break;
581aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
582aa739695SFrancis Visoiu Mistrih     OS << "<MCSym=" << *getMCSymbol() << '>';
583aa739695SFrancis Visoiu Mistrih     break;
584aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
585aa739695SFrancis Visoiu Mistrih     OS << "<call frame instruction>";
586aa739695SFrancis Visoiu Mistrih     break;
587aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID: {
588aa739695SFrancis Visoiu Mistrih     Intrinsic::ID ID = getIntrinsicID();
589aa739695SFrancis Visoiu Mistrih     if (ID < Intrinsic::num_intrinsics)
590aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>';
591aa739695SFrancis Visoiu Mistrih     else if (IntrinsicInfo)
592aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>';
593aa739695SFrancis Visoiu Mistrih     else
594aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:" << ID << '>';
595aa739695SFrancis Visoiu Mistrih     break;
596aa739695SFrancis Visoiu Mistrih   }
597aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate: {
598aa739695SFrancis Visoiu Mistrih     auto Pred = static_cast<CmpInst::Predicate>(getPredicate());
599aa739695SFrancis Visoiu Mistrih     OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred")
600aa739695SFrancis Visoiu Mistrih        << CmpInst::getPredicateName(Pred) << '>';
601aa739695SFrancis Visoiu Mistrih     break;
602aa739695SFrancis Visoiu Mistrih   }
603aa739695SFrancis Visoiu Mistrih   }
604aa739695SFrancis Visoiu Mistrih   if (unsigned TF = getTargetFlags())
605aa739695SFrancis Visoiu Mistrih     OS << "[TF=" << TF << ']';
606aa739695SFrancis Visoiu Mistrih }
607aa739695SFrancis Visoiu Mistrih 
608aa739695SFrancis Visoiu Mistrih #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
609aa739695SFrancis Visoiu Mistrih LLVM_DUMP_METHOD void MachineOperand::dump() const { dbgs() << *this << '\n'; }
610aa739695SFrancis Visoiu Mistrih #endif
611aa739695SFrancis Visoiu Mistrih 
612aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
613aa739695SFrancis Visoiu Mistrih // MachineMemOperand Implementation
614aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
615aa739695SFrancis Visoiu Mistrih 
616aa739695SFrancis Visoiu Mistrih /// getAddrSpace - Return the LLVM IR address space number that this pointer
617aa739695SFrancis Visoiu Mistrih /// points into.
61849477040SYaxun Liu unsigned MachinePointerInfo::getAddrSpace() const { return AddrSpace; }
619aa739695SFrancis Visoiu Mistrih 
620aa739695SFrancis Visoiu Mistrih /// isDereferenceable - Return true if V is always dereferenceable for
621aa739695SFrancis Visoiu Mistrih /// Offset + Size byte.
622aa739695SFrancis Visoiu Mistrih bool MachinePointerInfo::isDereferenceable(unsigned Size, LLVMContext &C,
623aa739695SFrancis Visoiu Mistrih                                            const DataLayout &DL) const {
624aa739695SFrancis Visoiu Mistrih   if (!V.is<const Value *>())
625aa739695SFrancis Visoiu Mistrih     return false;
626aa739695SFrancis Visoiu Mistrih 
627aa739695SFrancis Visoiu Mistrih   const Value *BasePtr = V.get<const Value *>();
628aa739695SFrancis Visoiu Mistrih   if (BasePtr == nullptr)
629aa739695SFrancis Visoiu Mistrih     return false;
630aa739695SFrancis Visoiu Mistrih 
631aa739695SFrancis Visoiu Mistrih   return isDereferenceableAndAlignedPointer(
632aa739695SFrancis Visoiu Mistrih       BasePtr, 1, APInt(DL.getPointerSizeInBits(), Offset + Size), DL);
633aa739695SFrancis Visoiu Mistrih }
634aa739695SFrancis Visoiu Mistrih 
635aa739695SFrancis Visoiu Mistrih /// getConstantPool - Return a MachinePointerInfo record that refers to the
636aa739695SFrancis Visoiu Mistrih /// constant pool.
637aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) {
638aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getConstantPool());
639aa739695SFrancis Visoiu Mistrih }
640aa739695SFrancis Visoiu Mistrih 
641aa739695SFrancis Visoiu Mistrih /// getFixedStack - Return a MachinePointerInfo record that refers to the
642aa739695SFrancis Visoiu Mistrih /// the specified FrameIndex.
643aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF,
644aa739695SFrancis Visoiu Mistrih                                                      int FI, int64_t Offset) {
645aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset);
646aa739695SFrancis Visoiu Mistrih }
647aa739695SFrancis Visoiu Mistrih 
648aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) {
649aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getJumpTable());
650aa739695SFrancis Visoiu Mistrih }
651aa739695SFrancis Visoiu Mistrih 
652aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) {
653aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getGOT());
654aa739695SFrancis Visoiu Mistrih }
655aa739695SFrancis Visoiu Mistrih 
656aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF,
657aa739695SFrancis Visoiu Mistrih                                                 int64_t Offset, uint8_t ID) {
658aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getStack(), Offset, ID);
659aa739695SFrancis Visoiu Mistrih }
660aa739695SFrancis Visoiu Mistrih 
66149477040SYaxun Liu MachinePointerInfo MachinePointerInfo::getUnknownStack(MachineFunction &MF) {
66249477040SYaxun Liu   return MachinePointerInfo(MF.getDataLayout().getAllocaAddrSpace());
66349477040SYaxun Liu }
66449477040SYaxun Liu 
665aa739695SFrancis Visoiu Mistrih MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f,
666aa739695SFrancis Visoiu Mistrih                                      uint64_t s, unsigned int a,
667aa739695SFrancis Visoiu Mistrih                                      const AAMDNodes &AAInfo,
668aa739695SFrancis Visoiu Mistrih                                      const MDNode *Ranges, SyncScope::ID SSID,
669aa739695SFrancis Visoiu Mistrih                                      AtomicOrdering Ordering,
670aa739695SFrancis Visoiu Mistrih                                      AtomicOrdering FailureOrdering)
671aa739695SFrancis Visoiu Mistrih     : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1),
672aa739695SFrancis Visoiu Mistrih       AAInfo(AAInfo), Ranges(Ranges) {
673aa739695SFrancis Visoiu Mistrih   assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue *>() ||
674aa739695SFrancis Visoiu Mistrih           isa<PointerType>(PtrInfo.V.get<const Value *>()->getType())) &&
675aa739695SFrancis Visoiu Mistrih          "invalid pointer value");
676aa739695SFrancis Visoiu Mistrih   assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
677aa739695SFrancis Visoiu Mistrih   assert((isLoad() || isStore()) && "Not a load/store!");
678aa739695SFrancis Visoiu Mistrih 
679aa739695SFrancis Visoiu Mistrih   AtomicInfo.SSID = static_cast<unsigned>(SSID);
680aa739695SFrancis Visoiu Mistrih   assert(getSyncScopeID() == SSID && "Value truncated");
681aa739695SFrancis Visoiu Mistrih   AtomicInfo.Ordering = static_cast<unsigned>(Ordering);
682aa739695SFrancis Visoiu Mistrih   assert(getOrdering() == Ordering && "Value truncated");
683aa739695SFrancis Visoiu Mistrih   AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering);
684aa739695SFrancis Visoiu Mistrih   assert(getFailureOrdering() == FailureOrdering && "Value truncated");
685aa739695SFrancis Visoiu Mistrih }
686aa739695SFrancis Visoiu Mistrih 
687aa739695SFrancis Visoiu Mistrih /// Profile - Gather unique data for the object.
688aa739695SFrancis Visoiu Mistrih ///
689aa739695SFrancis Visoiu Mistrih void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
690aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getOffset());
691aa739695SFrancis Visoiu Mistrih   ID.AddInteger(Size);
692aa739695SFrancis Visoiu Mistrih   ID.AddPointer(getOpaqueValue());
693aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getFlags());
694aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getBaseAlignment());
695aa739695SFrancis Visoiu Mistrih }
696aa739695SFrancis Visoiu Mistrih 
697aa739695SFrancis Visoiu Mistrih void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
698aa739695SFrancis Visoiu Mistrih   // The Value and Offset may differ due to CSE. But the flags and size
699aa739695SFrancis Visoiu Mistrih   // should be the same.
700aa739695SFrancis Visoiu Mistrih   assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
701aa739695SFrancis Visoiu Mistrih   assert(MMO->getSize() == getSize() && "Size mismatch!");
702aa739695SFrancis Visoiu Mistrih 
703aa739695SFrancis Visoiu Mistrih   if (MMO->getBaseAlignment() >= getBaseAlignment()) {
704aa739695SFrancis Visoiu Mistrih     // Update the alignment value.
705aa739695SFrancis Visoiu Mistrih     BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1;
706aa739695SFrancis Visoiu Mistrih     // Also update the base and offset, because the new alignment may
707aa739695SFrancis Visoiu Mistrih     // not be applicable with the old ones.
708aa739695SFrancis Visoiu Mistrih     PtrInfo = MMO->PtrInfo;
709aa739695SFrancis Visoiu Mistrih   }
710aa739695SFrancis Visoiu Mistrih }
711aa739695SFrancis Visoiu Mistrih 
712aa739695SFrancis Visoiu Mistrih /// getAlignment - Return the minimum known alignment in bytes of the
713aa739695SFrancis Visoiu Mistrih /// actual memory reference.
714aa739695SFrancis Visoiu Mistrih uint64_t MachineMemOperand::getAlignment() const {
715aa739695SFrancis Visoiu Mistrih   return MinAlign(getBaseAlignment(), getOffset());
716aa739695SFrancis Visoiu Mistrih }
717aa739695SFrancis Visoiu Mistrih 
718aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS) const {
719aa739695SFrancis Visoiu Mistrih   ModuleSlotTracker DummyMST(nullptr);
720aa739695SFrancis Visoiu Mistrih   print(OS, DummyMST);
721aa739695SFrancis Visoiu Mistrih }
722aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const {
723aa739695SFrancis Visoiu Mistrih   assert((isLoad() || isStore()) && "SV has to be a load, store or both.");
724aa739695SFrancis Visoiu Mistrih 
725aa739695SFrancis Visoiu Mistrih   if (isVolatile())
726aa739695SFrancis Visoiu Mistrih     OS << "Volatile ";
727aa739695SFrancis Visoiu Mistrih 
728aa739695SFrancis Visoiu Mistrih   if (isLoad())
729aa739695SFrancis Visoiu Mistrih     OS << "LD";
730aa739695SFrancis Visoiu Mistrih   if (isStore())
731aa739695SFrancis Visoiu Mistrih     OS << "ST";
732aa739695SFrancis Visoiu Mistrih   OS << getSize();
733aa739695SFrancis Visoiu Mistrih 
734aa739695SFrancis Visoiu Mistrih   // Print the address information.
735aa739695SFrancis Visoiu Mistrih   OS << "[";
736aa739695SFrancis Visoiu Mistrih   if (const Value *V = getValue())
737aa739695SFrancis Visoiu Mistrih     V->printAsOperand(OS, /*PrintType=*/false, MST);
738aa739695SFrancis Visoiu Mistrih   else if (const PseudoSourceValue *PSV = getPseudoValue())
739aa739695SFrancis Visoiu Mistrih     PSV->printCustom(OS);
740aa739695SFrancis Visoiu Mistrih   else
741aa739695SFrancis Visoiu Mistrih     OS << "<unknown>";
742aa739695SFrancis Visoiu Mistrih 
743aa739695SFrancis Visoiu Mistrih   unsigned AS = getAddrSpace();
744aa739695SFrancis Visoiu Mistrih   if (AS != 0)
745aa739695SFrancis Visoiu Mistrih     OS << "(addrspace=" << AS << ')';
746aa739695SFrancis Visoiu Mistrih 
747aa739695SFrancis Visoiu Mistrih   // If the alignment of the memory reference itself differs from the alignment
748aa739695SFrancis Visoiu Mistrih   // of the base pointer, print the base alignment explicitly, next to the base
749aa739695SFrancis Visoiu Mistrih   // pointer.
750aa739695SFrancis Visoiu Mistrih   if (getBaseAlignment() != getAlignment())
751aa739695SFrancis Visoiu Mistrih     OS << "(align=" << getBaseAlignment() << ")";
752aa739695SFrancis Visoiu Mistrih 
753aa739695SFrancis Visoiu Mistrih   if (getOffset() != 0)
754aa739695SFrancis Visoiu Mistrih     OS << "+" << getOffset();
755aa739695SFrancis Visoiu Mistrih   OS << "]";
756aa739695SFrancis Visoiu Mistrih 
757aa739695SFrancis Visoiu Mistrih   // Print the alignment of the reference.
758aa739695SFrancis Visoiu Mistrih   if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize())
759aa739695SFrancis Visoiu Mistrih     OS << "(align=" << getAlignment() << ")";
760aa739695SFrancis Visoiu Mistrih 
761aa739695SFrancis Visoiu Mistrih   // Print TBAA info.
762aa739695SFrancis Visoiu Mistrih   if (const MDNode *TBAAInfo = getAAInfo().TBAA) {
763aa739695SFrancis Visoiu Mistrih     OS << "(tbaa=";
764aa739695SFrancis Visoiu Mistrih     if (TBAAInfo->getNumOperands() > 0)
765aa739695SFrancis Visoiu Mistrih       TBAAInfo->getOperand(0)->printAsOperand(OS, MST);
766aa739695SFrancis Visoiu Mistrih     else
767aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
768aa739695SFrancis Visoiu Mistrih     OS << ")";
769aa739695SFrancis Visoiu Mistrih   }
770aa739695SFrancis Visoiu Mistrih 
771aa739695SFrancis Visoiu Mistrih   // Print AA scope info.
772aa739695SFrancis Visoiu Mistrih   if (const MDNode *ScopeInfo = getAAInfo().Scope) {
773aa739695SFrancis Visoiu Mistrih     OS << "(alias.scope=";
774aa739695SFrancis Visoiu Mistrih     if (ScopeInfo->getNumOperands() > 0)
775aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
776aa739695SFrancis Visoiu Mistrih         ScopeInfo->getOperand(i)->printAsOperand(OS, MST);
777aa739695SFrancis Visoiu Mistrih         if (i != ie - 1)
778aa739695SFrancis Visoiu Mistrih           OS << ",";
779aa739695SFrancis Visoiu Mistrih       }
780aa739695SFrancis Visoiu Mistrih     else
781aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
782aa739695SFrancis Visoiu Mistrih     OS << ")";
783aa739695SFrancis Visoiu Mistrih   }
784aa739695SFrancis Visoiu Mistrih 
785aa739695SFrancis Visoiu Mistrih   // Print AA noalias scope info.
786aa739695SFrancis Visoiu Mistrih   if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) {
787aa739695SFrancis Visoiu Mistrih     OS << "(noalias=";
788aa739695SFrancis Visoiu Mistrih     if (NoAliasInfo->getNumOperands() > 0)
789aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
790aa739695SFrancis Visoiu Mistrih         NoAliasInfo->getOperand(i)->printAsOperand(OS, MST);
791aa739695SFrancis Visoiu Mistrih         if (i != ie - 1)
792aa739695SFrancis Visoiu Mistrih           OS << ",";
793aa739695SFrancis Visoiu Mistrih       }
794aa739695SFrancis Visoiu Mistrih     else
795aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
796aa739695SFrancis Visoiu Mistrih     OS << ")";
797aa739695SFrancis Visoiu Mistrih   }
798aa739695SFrancis Visoiu Mistrih 
799aa739695SFrancis Visoiu Mistrih   if (const MDNode *Ranges = getRanges()) {
800aa739695SFrancis Visoiu Mistrih     unsigned NumRanges = Ranges->getNumOperands();
801aa739695SFrancis Visoiu Mistrih     if (NumRanges != 0) {
802aa739695SFrancis Visoiu Mistrih       OS << "(ranges=";
803aa739695SFrancis Visoiu Mistrih 
804aa739695SFrancis Visoiu Mistrih       for (unsigned I = 0; I != NumRanges; ++I) {
805aa739695SFrancis Visoiu Mistrih         Ranges->getOperand(I)->printAsOperand(OS, MST);
806aa739695SFrancis Visoiu Mistrih         if (I != NumRanges - 1)
807aa739695SFrancis Visoiu Mistrih           OS << ',';
808aa739695SFrancis Visoiu Mistrih       }
809aa739695SFrancis Visoiu Mistrih 
810aa739695SFrancis Visoiu Mistrih       OS << ')';
811aa739695SFrancis Visoiu Mistrih     }
812aa739695SFrancis Visoiu Mistrih   }
813aa739695SFrancis Visoiu Mistrih 
814aa739695SFrancis Visoiu Mistrih   if (isNonTemporal())
815aa739695SFrancis Visoiu Mistrih     OS << "(nontemporal)";
816aa739695SFrancis Visoiu Mistrih   if (isDereferenceable())
817aa739695SFrancis Visoiu Mistrih     OS << "(dereferenceable)";
818aa739695SFrancis Visoiu Mistrih   if (isInvariant())
819aa739695SFrancis Visoiu Mistrih     OS << "(invariant)";
820aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag1)
821aa739695SFrancis Visoiu Mistrih     OS << "(flag1)";
822aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag2)
823aa739695SFrancis Visoiu Mistrih     OS << "(flag2)";
824aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag3)
825aa739695SFrancis Visoiu Mistrih     OS << "(flag3)";
826aa739695SFrancis Visoiu Mistrih }
827