1aa739695SFrancis Visoiu Mistrih //===- lib/CodeGen/MachineOperand.cpp -------------------------------------===// 2aa739695SFrancis Visoiu Mistrih // 3aa739695SFrancis Visoiu Mistrih // The LLVM Compiler Infrastructure 4aa739695SFrancis Visoiu Mistrih // 5aa739695SFrancis Visoiu Mistrih // This file is distributed under the University of Illinois Open Source 6aa739695SFrancis Visoiu Mistrih // License. See LICENSE.TXT for details. 7aa739695SFrancis Visoiu Mistrih // 8aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 9aa739695SFrancis Visoiu Mistrih // 103aa8eaa9SFrancis Visoiu Mistrih /// \file Methods common to all machine operands. 11aa739695SFrancis Visoiu Mistrih // 12aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 13aa739695SFrancis Visoiu Mistrih 14aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineOperand.h" 15aa739695SFrancis Visoiu Mistrih #include "llvm/Analysis/Loads.h" 16aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MIRPrinter.h" 17aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineRegisterInfo.h" 18aa739695SFrancis Visoiu Mistrih #include "llvm/Target/TargetIntrinsicInfo.h" 19aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetRegisterInfo.h" 20aa739695SFrancis Visoiu Mistrih #include "llvm/IR/Constants.h" 21aa739695SFrancis Visoiu Mistrih #include "llvm/IR/ModuleSlotTracker.h" 22aa739695SFrancis Visoiu Mistrih 23aa739695SFrancis Visoiu Mistrih using namespace llvm; 24aa739695SFrancis Visoiu Mistrih 25aa739695SFrancis Visoiu Mistrih static cl::opt<int> 26aa739695SFrancis Visoiu Mistrih PrintRegMaskNumRegs("print-regmask-num-regs", 27aa739695SFrancis Visoiu Mistrih cl::desc("Number of registers to limit to when " 28aa739695SFrancis Visoiu Mistrih "printing regmask operands in IR dumps. " 29aa739695SFrancis Visoiu Mistrih "unlimited = -1"), 30aa739695SFrancis Visoiu Mistrih cl::init(32), cl::Hidden); 31aa739695SFrancis Visoiu Mistrih 32*95a05915SFrancis Visoiu Mistrih static const MachineFunction *getMFIfAvailable(const MachineOperand &MO) { 33*95a05915SFrancis Visoiu Mistrih if (const MachineInstr *MI = MO.getParent()) 34*95a05915SFrancis Visoiu Mistrih if (const MachineBasicBlock *MBB = MI->getParent()) 35*95a05915SFrancis Visoiu Mistrih if (const MachineFunction *MF = MBB->getParent()) 36*95a05915SFrancis Visoiu Mistrih return MF; 37*95a05915SFrancis Visoiu Mistrih return nullptr; 38*95a05915SFrancis Visoiu Mistrih } 39*95a05915SFrancis Visoiu Mistrih static MachineFunction *getMFIfAvailable(MachineOperand &MO) { 40*95a05915SFrancis Visoiu Mistrih return const_cast<MachineFunction *>( 41*95a05915SFrancis Visoiu Mistrih getMFIfAvailable(const_cast<const MachineOperand &>(MO))); 42*95a05915SFrancis Visoiu Mistrih } 43*95a05915SFrancis Visoiu Mistrih 44aa739695SFrancis Visoiu Mistrih void MachineOperand::setReg(unsigned Reg) { 45aa739695SFrancis Visoiu Mistrih if (getReg() == Reg) 46aa739695SFrancis Visoiu Mistrih return; // No change. 47aa739695SFrancis Visoiu Mistrih 48aa739695SFrancis Visoiu Mistrih // Otherwise, we have to change the register. If this operand is embedded 49aa739695SFrancis Visoiu Mistrih // into a machine function, we need to update the old and new register's 50aa739695SFrancis Visoiu Mistrih // use/def lists. 51*95a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) { 52aa739695SFrancis Visoiu Mistrih MachineRegisterInfo &MRI = MF->getRegInfo(); 53aa739695SFrancis Visoiu Mistrih MRI.removeRegOperandFromUseList(this); 54aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 55aa739695SFrancis Visoiu Mistrih MRI.addRegOperandToUseList(this); 56aa739695SFrancis Visoiu Mistrih return; 57aa739695SFrancis Visoiu Mistrih } 58aa739695SFrancis Visoiu Mistrih 59aa739695SFrancis Visoiu Mistrih // Otherwise, just change the register, no problem. :) 60aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 61aa739695SFrancis Visoiu Mistrih } 62aa739695SFrancis Visoiu Mistrih 63aa739695SFrancis Visoiu Mistrih void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, 64aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo &TRI) { 65aa739695SFrancis Visoiu Mistrih assert(TargetRegisterInfo::isVirtualRegister(Reg)); 66aa739695SFrancis Visoiu Mistrih if (SubIdx && getSubReg()) 67aa739695SFrancis Visoiu Mistrih SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); 68aa739695SFrancis Visoiu Mistrih setReg(Reg); 69aa739695SFrancis Visoiu Mistrih if (SubIdx) 70aa739695SFrancis Visoiu Mistrih setSubReg(SubIdx); 71aa739695SFrancis Visoiu Mistrih } 72aa739695SFrancis Visoiu Mistrih 73aa739695SFrancis Visoiu Mistrih void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { 74aa739695SFrancis Visoiu Mistrih assert(TargetRegisterInfo::isPhysicalRegister(Reg)); 75aa739695SFrancis Visoiu Mistrih if (getSubReg()) { 76aa739695SFrancis Visoiu Mistrih Reg = TRI.getSubReg(Reg, getSubReg()); 77aa739695SFrancis Visoiu Mistrih // Note that getSubReg() may return 0 if the sub-register doesn't exist. 78aa739695SFrancis Visoiu Mistrih // That won't happen in legal code. 79aa739695SFrancis Visoiu Mistrih setSubReg(0); 80aa739695SFrancis Visoiu Mistrih if (isDef()) 81aa739695SFrancis Visoiu Mistrih setIsUndef(false); 82aa739695SFrancis Visoiu Mistrih } 83aa739695SFrancis Visoiu Mistrih setReg(Reg); 84aa739695SFrancis Visoiu Mistrih } 85aa739695SFrancis Visoiu Mistrih 86aa739695SFrancis Visoiu Mistrih /// Change a def to a use, or a use to a def. 87aa739695SFrancis Visoiu Mistrih void MachineOperand::setIsDef(bool Val) { 88aa739695SFrancis Visoiu Mistrih assert(isReg() && "Wrong MachineOperand accessor"); 89aa739695SFrancis Visoiu Mistrih assert((!Val || !isDebug()) && "Marking a debug operation as def"); 90aa739695SFrancis Visoiu Mistrih if (IsDef == Val) 91aa739695SFrancis Visoiu Mistrih return; 92aa739695SFrancis Visoiu Mistrih // MRI may keep uses and defs in different list positions. 93*95a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) { 94aa739695SFrancis Visoiu Mistrih MachineRegisterInfo &MRI = MF->getRegInfo(); 95aa739695SFrancis Visoiu Mistrih MRI.removeRegOperandFromUseList(this); 96aa739695SFrancis Visoiu Mistrih IsDef = Val; 97aa739695SFrancis Visoiu Mistrih MRI.addRegOperandToUseList(this); 98aa739695SFrancis Visoiu Mistrih return; 99aa739695SFrancis Visoiu Mistrih } 100aa739695SFrancis Visoiu Mistrih IsDef = Val; 101aa739695SFrancis Visoiu Mistrih } 102aa739695SFrancis Visoiu Mistrih 103aa739695SFrancis Visoiu Mistrih // If this operand is currently a register operand, and if this is in a 104aa739695SFrancis Visoiu Mistrih // function, deregister the operand from the register's use/def list. 105aa739695SFrancis Visoiu Mistrih void MachineOperand::removeRegFromUses() { 106aa739695SFrancis Visoiu Mistrih if (!isReg() || !isOnRegUseList()) 107aa739695SFrancis Visoiu Mistrih return; 108aa739695SFrancis Visoiu Mistrih 109*95a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) 110aa739695SFrancis Visoiu Mistrih MF->getRegInfo().removeRegOperandFromUseList(this); 111aa739695SFrancis Visoiu Mistrih } 112aa739695SFrancis Visoiu Mistrih 113aa739695SFrancis Visoiu Mistrih /// ChangeToImmediate - Replace this operand with a new immediate operand of 114aa739695SFrancis Visoiu Mistrih /// the specified value. If an operand is known to be an immediate already, 115aa739695SFrancis Visoiu Mistrih /// the setImm method should be used. 116aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToImmediate(int64_t ImmVal) { 117aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); 118aa739695SFrancis Visoiu Mistrih 119aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 120aa739695SFrancis Visoiu Mistrih 121aa739695SFrancis Visoiu Mistrih OpKind = MO_Immediate; 122aa739695SFrancis Visoiu Mistrih Contents.ImmVal = ImmVal; 123aa739695SFrancis Visoiu Mistrih } 124aa739695SFrancis Visoiu Mistrih 125aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) { 126aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); 127aa739695SFrancis Visoiu Mistrih 128aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 129aa739695SFrancis Visoiu Mistrih 130aa739695SFrancis Visoiu Mistrih OpKind = MO_FPImmediate; 131aa739695SFrancis Visoiu Mistrih Contents.CFP = FPImm; 132aa739695SFrancis Visoiu Mistrih } 133aa739695SFrancis Visoiu Mistrih 134aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToES(const char *SymName, 135aa739695SFrancis Visoiu Mistrih unsigned char TargetFlags) { 136aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 137aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into an external symbol"); 138aa739695SFrancis Visoiu Mistrih 139aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 140aa739695SFrancis Visoiu Mistrih 141aa739695SFrancis Visoiu Mistrih OpKind = MO_ExternalSymbol; 142aa739695SFrancis Visoiu Mistrih Contents.OffsetedInfo.Val.SymbolName = SymName; 143aa739695SFrancis Visoiu Mistrih setOffset(0); // Offset is always 0. 144aa739695SFrancis Visoiu Mistrih setTargetFlags(TargetFlags); 145aa739695SFrancis Visoiu Mistrih } 146aa739695SFrancis Visoiu Mistrih 147aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) { 148aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 149aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into an MCSymbol"); 150aa739695SFrancis Visoiu Mistrih 151aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 152aa739695SFrancis Visoiu Mistrih 153aa739695SFrancis Visoiu Mistrih OpKind = MO_MCSymbol; 154aa739695SFrancis Visoiu Mistrih Contents.Sym = Sym; 155aa739695SFrancis Visoiu Mistrih } 156aa739695SFrancis Visoiu Mistrih 157aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFrameIndex(int Idx) { 158aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 159aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into a FrameIndex"); 160aa739695SFrancis Visoiu Mistrih 161aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 162aa739695SFrancis Visoiu Mistrih 163aa739695SFrancis Visoiu Mistrih OpKind = MO_FrameIndex; 164aa739695SFrancis Visoiu Mistrih setIndex(Idx); 165aa739695SFrancis Visoiu Mistrih } 166aa739695SFrancis Visoiu Mistrih 167aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToTargetIndex(unsigned Idx, int64_t Offset, 168aa739695SFrancis Visoiu Mistrih unsigned char TargetFlags) { 169aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 170aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into a FrameIndex"); 171aa739695SFrancis Visoiu Mistrih 172aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 173aa739695SFrancis Visoiu Mistrih 174aa739695SFrancis Visoiu Mistrih OpKind = MO_TargetIndex; 175aa739695SFrancis Visoiu Mistrih setIndex(Idx); 176aa739695SFrancis Visoiu Mistrih setOffset(Offset); 177aa739695SFrancis Visoiu Mistrih setTargetFlags(TargetFlags); 178aa739695SFrancis Visoiu Mistrih } 179aa739695SFrancis Visoiu Mistrih 180aa739695SFrancis Visoiu Mistrih /// ChangeToRegister - Replace this operand with a new register operand of 181aa739695SFrancis Visoiu Mistrih /// the specified value. If an operand is known to be an register already, 182aa739695SFrancis Visoiu Mistrih /// the setReg method should be used. 183aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, 184aa739695SFrancis Visoiu Mistrih bool isKill, bool isDead, bool isUndef, 185aa739695SFrancis Visoiu Mistrih bool isDebug) { 186aa739695SFrancis Visoiu Mistrih MachineRegisterInfo *RegInfo = nullptr; 187*95a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) 188aa739695SFrancis Visoiu Mistrih RegInfo = &MF->getRegInfo(); 189aa739695SFrancis Visoiu Mistrih // If this operand is already a register operand, remove it from the 190aa739695SFrancis Visoiu Mistrih // register's use/def lists. 191aa739695SFrancis Visoiu Mistrih bool WasReg = isReg(); 192aa739695SFrancis Visoiu Mistrih if (RegInfo && WasReg) 193aa739695SFrancis Visoiu Mistrih RegInfo->removeRegOperandFromUseList(this); 194aa739695SFrancis Visoiu Mistrih 195aa739695SFrancis Visoiu Mistrih // Change this to a register and set the reg#. 196aa739695SFrancis Visoiu Mistrih OpKind = MO_Register; 197aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 198aa739695SFrancis Visoiu Mistrih SubReg_TargetFlags = 0; 199aa739695SFrancis Visoiu Mistrih IsDef = isDef; 200aa739695SFrancis Visoiu Mistrih IsImp = isImp; 201aa739695SFrancis Visoiu Mistrih IsKill = isKill; 202aa739695SFrancis Visoiu Mistrih IsDead = isDead; 203aa739695SFrancis Visoiu Mistrih IsUndef = isUndef; 204aa739695SFrancis Visoiu Mistrih IsInternalRead = false; 205aa739695SFrancis Visoiu Mistrih IsEarlyClobber = false; 206aa739695SFrancis Visoiu Mistrih IsDebug = isDebug; 207aa739695SFrancis Visoiu Mistrih // Ensure isOnRegUseList() returns false. 208aa739695SFrancis Visoiu Mistrih Contents.Reg.Prev = nullptr; 209aa739695SFrancis Visoiu Mistrih // Preserve the tie when the operand was already a register. 210aa739695SFrancis Visoiu Mistrih if (!WasReg) 211aa739695SFrancis Visoiu Mistrih TiedTo = 0; 212aa739695SFrancis Visoiu Mistrih 213aa739695SFrancis Visoiu Mistrih // If this operand is embedded in a function, add the operand to the 214aa739695SFrancis Visoiu Mistrih // register's use/def list. 215aa739695SFrancis Visoiu Mistrih if (RegInfo) 216aa739695SFrancis Visoiu Mistrih RegInfo->addRegOperandToUseList(this); 217aa739695SFrancis Visoiu Mistrih } 218aa739695SFrancis Visoiu Mistrih 219aa739695SFrancis Visoiu Mistrih /// isIdenticalTo - Return true if this operand is identical to the specified 220aa739695SFrancis Visoiu Mistrih /// operand. Note that this should stay in sync with the hash_value overload 221aa739695SFrancis Visoiu Mistrih /// below. 222aa739695SFrancis Visoiu Mistrih bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { 223aa739695SFrancis Visoiu Mistrih if (getType() != Other.getType() || 224aa739695SFrancis Visoiu Mistrih getTargetFlags() != Other.getTargetFlags()) 225aa739695SFrancis Visoiu Mistrih return false; 226aa739695SFrancis Visoiu Mistrih 227aa739695SFrancis Visoiu Mistrih switch (getType()) { 228aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 229aa739695SFrancis Visoiu Mistrih return getReg() == Other.getReg() && isDef() == Other.isDef() && 230aa739695SFrancis Visoiu Mistrih getSubReg() == Other.getSubReg(); 231aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 232aa739695SFrancis Visoiu Mistrih return getImm() == Other.getImm(); 233aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 234aa739695SFrancis Visoiu Mistrih return getCImm() == Other.getCImm(); 235aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 236aa739695SFrancis Visoiu Mistrih return getFPImm() == Other.getFPImm(); 237aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 238aa739695SFrancis Visoiu Mistrih return getMBB() == Other.getMBB(); 239aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 240aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex(); 241aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 242aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 243aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); 244aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 245aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex(); 246aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 247aa739695SFrancis Visoiu Mistrih return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); 248aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 249aa739695SFrancis Visoiu Mistrih return strcmp(getSymbolName(), Other.getSymbolName()) == 0 && 250aa739695SFrancis Visoiu Mistrih getOffset() == Other.getOffset(); 251aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 252aa739695SFrancis Visoiu Mistrih return getBlockAddress() == Other.getBlockAddress() && 253aa739695SFrancis Visoiu Mistrih getOffset() == Other.getOffset(); 254aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: 255aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: { 256aa739695SFrancis Visoiu Mistrih // Shallow compare of the two RegMasks 257aa739695SFrancis Visoiu Mistrih const uint32_t *RegMask = getRegMask(); 258aa739695SFrancis Visoiu Mistrih const uint32_t *OtherRegMask = Other.getRegMask(); 259aa739695SFrancis Visoiu Mistrih if (RegMask == OtherRegMask) 260aa739695SFrancis Visoiu Mistrih return true; 261aa739695SFrancis Visoiu Mistrih 262*95a05915SFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) { 263aa739695SFrancis Visoiu Mistrih // Calculate the size of the RegMask 264aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 265aa739695SFrancis Visoiu Mistrih unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32; 266aa739695SFrancis Visoiu Mistrih 267aa739695SFrancis Visoiu Mistrih // Deep compare of the two RegMasks 268aa739695SFrancis Visoiu Mistrih return std::equal(RegMask, RegMask + RegMaskSize, OtherRegMask); 269aa739695SFrancis Visoiu Mistrih } 270*95a05915SFrancis Visoiu Mistrih // We don't know the size of the RegMask, so we can't deep compare the two 271*95a05915SFrancis Visoiu Mistrih // reg masks. 272*95a05915SFrancis Visoiu Mistrih return false; 273*95a05915SFrancis Visoiu Mistrih } 274aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 275aa739695SFrancis Visoiu Mistrih return getMCSymbol() == Other.getMCSymbol(); 276aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 277aa739695SFrancis Visoiu Mistrih return getCFIIndex() == Other.getCFIIndex(); 278aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 279aa739695SFrancis Visoiu Mistrih return getMetadata() == Other.getMetadata(); 280aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: 281aa739695SFrancis Visoiu Mistrih return getIntrinsicID() == Other.getIntrinsicID(); 282aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: 283aa739695SFrancis Visoiu Mistrih return getPredicate() == Other.getPredicate(); 284aa739695SFrancis Visoiu Mistrih } 285aa739695SFrancis Visoiu Mistrih llvm_unreachable("Invalid machine operand type"); 286aa739695SFrancis Visoiu Mistrih } 287aa739695SFrancis Visoiu Mistrih 288aa739695SFrancis Visoiu Mistrih // Note: this must stay exactly in sync with isIdenticalTo above. 289aa739695SFrancis Visoiu Mistrih hash_code llvm::hash_value(const MachineOperand &MO) { 290aa739695SFrancis Visoiu Mistrih switch (MO.getType()) { 291aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 292aa739695SFrancis Visoiu Mistrih // Register operands don't have target flags. 293aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef()); 294aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 295aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm()); 296aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 297aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm()); 298aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 299aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm()); 300aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 301aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB()); 302aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 303aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); 304aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 305aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 306aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(), 307aa739695SFrancis Visoiu Mistrih MO.getOffset()); 308aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 309aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); 310aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 311aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(), 312aa739695SFrancis Visoiu Mistrih MO.getSymbolName()); 313aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 314aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(), 315aa739695SFrancis Visoiu Mistrih MO.getOffset()); 316aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 317aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getBlockAddress(), 318aa739695SFrancis Visoiu Mistrih MO.getOffset()); 319aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: 320aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: 321aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); 322aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 323aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata()); 324aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 325aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol()); 326aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 327aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex()); 328aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: 329aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID()); 330aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: 331aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate()); 332aa739695SFrancis Visoiu Mistrih } 333aa739695SFrancis Visoiu Mistrih llvm_unreachable("Invalid machine operand type"); 334aa739695SFrancis Visoiu Mistrih } 335aa739695SFrancis Visoiu Mistrih 336aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI, 337aa739695SFrancis Visoiu Mistrih const TargetIntrinsicInfo *IntrinsicInfo) const { 338aa739695SFrancis Visoiu Mistrih ModuleSlotTracker DummyMST(nullptr); 339aa739695SFrancis Visoiu Mistrih print(OS, DummyMST, TRI, IntrinsicInfo); 340aa739695SFrancis Visoiu Mistrih } 341aa739695SFrancis Visoiu Mistrih 342aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, 343aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI, 344aa739695SFrancis Visoiu Mistrih const TargetIntrinsicInfo *IntrinsicInfo) const { 345aa739695SFrancis Visoiu Mistrih switch (getType()) { 346aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 347aa739695SFrancis Visoiu Mistrih OS << printReg(getReg(), TRI, getSubReg()); 348aa739695SFrancis Visoiu Mistrih 349aa739695SFrancis Visoiu Mistrih if (isDef() || isKill() || isDead() || isImplicit() || isUndef() || 350aa739695SFrancis Visoiu Mistrih isInternalRead() || isEarlyClobber() || isTied()) { 351aa739695SFrancis Visoiu Mistrih OS << '<'; 352aa739695SFrancis Visoiu Mistrih bool NeedComma = false; 353aa739695SFrancis Visoiu Mistrih if (isDef()) { 354aa739695SFrancis Visoiu Mistrih if (NeedComma) 355aa739695SFrancis Visoiu Mistrih OS << ','; 356aa739695SFrancis Visoiu Mistrih if (isEarlyClobber()) 357aa739695SFrancis Visoiu Mistrih OS << "earlyclobber,"; 358aa739695SFrancis Visoiu Mistrih if (isImplicit()) 359aa739695SFrancis Visoiu Mistrih OS << "imp-"; 360aa739695SFrancis Visoiu Mistrih OS << "def"; 361aa739695SFrancis Visoiu Mistrih NeedComma = true; 362aa739695SFrancis Visoiu Mistrih // <def,read-undef> only makes sense when getSubReg() is set. 363aa739695SFrancis Visoiu Mistrih // Don't clutter the output otherwise. 364aa739695SFrancis Visoiu Mistrih if (isUndef() && getSubReg()) 365aa739695SFrancis Visoiu Mistrih OS << ",read-undef"; 366aa739695SFrancis Visoiu Mistrih } else if (isImplicit()) { 367aa739695SFrancis Visoiu Mistrih OS << "imp-use"; 368aa739695SFrancis Visoiu Mistrih NeedComma = true; 369aa739695SFrancis Visoiu Mistrih } 370aa739695SFrancis Visoiu Mistrih 371aa739695SFrancis Visoiu Mistrih if (isKill()) { 372aa739695SFrancis Visoiu Mistrih if (NeedComma) 373aa739695SFrancis Visoiu Mistrih OS << ','; 374aa739695SFrancis Visoiu Mistrih OS << "kill"; 375aa739695SFrancis Visoiu Mistrih NeedComma = true; 376aa739695SFrancis Visoiu Mistrih } 377aa739695SFrancis Visoiu Mistrih if (isDead()) { 378aa739695SFrancis Visoiu Mistrih if (NeedComma) 379aa739695SFrancis Visoiu Mistrih OS << ','; 380aa739695SFrancis Visoiu Mistrih OS << "dead"; 381aa739695SFrancis Visoiu Mistrih NeedComma = true; 382aa739695SFrancis Visoiu Mistrih } 383aa739695SFrancis Visoiu Mistrih if (isUndef() && isUse()) { 384aa739695SFrancis Visoiu Mistrih if (NeedComma) 385aa739695SFrancis Visoiu Mistrih OS << ','; 386aa739695SFrancis Visoiu Mistrih OS << "undef"; 387aa739695SFrancis Visoiu Mistrih NeedComma = true; 388aa739695SFrancis Visoiu Mistrih } 389aa739695SFrancis Visoiu Mistrih if (isInternalRead()) { 390aa739695SFrancis Visoiu Mistrih if (NeedComma) 391aa739695SFrancis Visoiu Mistrih OS << ','; 392aa739695SFrancis Visoiu Mistrih OS << "internal"; 393aa739695SFrancis Visoiu Mistrih NeedComma = true; 394aa739695SFrancis Visoiu Mistrih } 395aa739695SFrancis Visoiu Mistrih if (isTied()) { 396aa739695SFrancis Visoiu Mistrih if (NeedComma) 397aa739695SFrancis Visoiu Mistrih OS << ','; 398aa739695SFrancis Visoiu Mistrih OS << "tied"; 399aa739695SFrancis Visoiu Mistrih if (TiedTo != 15) 400aa739695SFrancis Visoiu Mistrih OS << unsigned(TiedTo - 1); 401aa739695SFrancis Visoiu Mistrih } 402aa739695SFrancis Visoiu Mistrih OS << '>'; 403aa739695SFrancis Visoiu Mistrih } 404aa739695SFrancis Visoiu Mistrih break; 405aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 406aa739695SFrancis Visoiu Mistrih OS << getImm(); 407aa739695SFrancis Visoiu Mistrih break; 408aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 409aa739695SFrancis Visoiu Mistrih getCImm()->getValue().print(OS, false); 410aa739695SFrancis Visoiu Mistrih break; 411aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 412aa739695SFrancis Visoiu Mistrih if (getFPImm()->getType()->isFloatTy()) { 413aa739695SFrancis Visoiu Mistrih OS << getFPImm()->getValueAPF().convertToFloat(); 414aa739695SFrancis Visoiu Mistrih } else if (getFPImm()->getType()->isHalfTy()) { 415aa739695SFrancis Visoiu Mistrih APFloat APF = getFPImm()->getValueAPF(); 416aa739695SFrancis Visoiu Mistrih bool Unused; 417aa739695SFrancis Visoiu Mistrih APF.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, &Unused); 418aa739695SFrancis Visoiu Mistrih OS << "half " << APF.convertToFloat(); 419aa739695SFrancis Visoiu Mistrih } else if (getFPImm()->getType()->isFP128Ty()) { 420aa739695SFrancis Visoiu Mistrih APFloat APF = getFPImm()->getValueAPF(); 421aa739695SFrancis Visoiu Mistrih SmallString<16> Str; 422aa739695SFrancis Visoiu Mistrih getFPImm()->getValueAPF().toString(Str); 423aa739695SFrancis Visoiu Mistrih OS << "quad " << Str; 424aa739695SFrancis Visoiu Mistrih } else if (getFPImm()->getType()->isX86_FP80Ty()) { 425aa739695SFrancis Visoiu Mistrih APFloat APF = getFPImm()->getValueAPF(); 426aa739695SFrancis Visoiu Mistrih OS << "x86_fp80 0xK"; 427aa739695SFrancis Visoiu Mistrih APInt API = APF.bitcastToAPInt(); 428aa739695SFrancis Visoiu Mistrih OS << format_hex_no_prefix(API.getHiBits(16).getZExtValue(), 4, 429aa739695SFrancis Visoiu Mistrih /*Upper=*/true); 430aa739695SFrancis Visoiu Mistrih OS << format_hex_no_prefix(API.getLoBits(64).getZExtValue(), 16, 431aa739695SFrancis Visoiu Mistrih /*Upper=*/true); 432aa739695SFrancis Visoiu Mistrih } else { 433aa739695SFrancis Visoiu Mistrih OS << getFPImm()->getValueAPF().convertToDouble(); 434aa739695SFrancis Visoiu Mistrih } 435aa739695SFrancis Visoiu Mistrih break; 436aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 43725528d6dSFrancis Visoiu Mistrih OS << printMBBReference(*getMBB()); 438aa739695SFrancis Visoiu Mistrih break; 439aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 440aa739695SFrancis Visoiu Mistrih OS << "<fi#" << getIndex() << '>'; 441aa739695SFrancis Visoiu Mistrih break; 442aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 443aa739695SFrancis Visoiu Mistrih OS << "<cp#" << getIndex(); 444aa739695SFrancis Visoiu Mistrih if (getOffset()) 445aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 446aa739695SFrancis Visoiu Mistrih OS << '>'; 447aa739695SFrancis Visoiu Mistrih break; 448aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 449aa739695SFrancis Visoiu Mistrih OS << "<ti#" << getIndex(); 450aa739695SFrancis Visoiu Mistrih if (getOffset()) 451aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 452aa739695SFrancis Visoiu Mistrih OS << '>'; 453aa739695SFrancis Visoiu Mistrih break; 454aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 455aa739695SFrancis Visoiu Mistrih OS << "<jt#" << getIndex() << '>'; 456aa739695SFrancis Visoiu Mistrih break; 457aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 458aa739695SFrancis Visoiu Mistrih OS << "<ga:"; 459aa739695SFrancis Visoiu Mistrih getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST); 460aa739695SFrancis Visoiu Mistrih if (getOffset()) 461aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 462aa739695SFrancis Visoiu Mistrih OS << '>'; 463aa739695SFrancis Visoiu Mistrih break; 464aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 465aa739695SFrancis Visoiu Mistrih OS << "<es:" << getSymbolName(); 466aa739695SFrancis Visoiu Mistrih if (getOffset()) 467aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 468aa739695SFrancis Visoiu Mistrih OS << '>'; 469aa739695SFrancis Visoiu Mistrih break; 470aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 471aa739695SFrancis Visoiu Mistrih OS << '<'; 472aa739695SFrancis Visoiu Mistrih getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST); 473aa739695SFrancis Visoiu Mistrih if (getOffset()) 474aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 475aa739695SFrancis Visoiu Mistrih OS << '>'; 476aa739695SFrancis Visoiu Mistrih break; 477aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: { 478aa739695SFrancis Visoiu Mistrih unsigned NumRegsInMask = 0; 479aa739695SFrancis Visoiu Mistrih unsigned NumRegsEmitted = 0; 480aa739695SFrancis Visoiu Mistrih OS << "<regmask"; 481aa739695SFrancis Visoiu Mistrih for (unsigned i = 0; i < TRI->getNumRegs(); ++i) { 482aa739695SFrancis Visoiu Mistrih unsigned MaskWord = i / 32; 483aa739695SFrancis Visoiu Mistrih unsigned MaskBit = i % 32; 484aa739695SFrancis Visoiu Mistrih if (getRegMask()[MaskWord] & (1 << MaskBit)) { 485aa739695SFrancis Visoiu Mistrih if (PrintRegMaskNumRegs < 0 || 486aa739695SFrancis Visoiu Mistrih NumRegsEmitted <= static_cast<unsigned>(PrintRegMaskNumRegs)) { 487aa739695SFrancis Visoiu Mistrih OS << " " << printReg(i, TRI); 488aa739695SFrancis Visoiu Mistrih NumRegsEmitted++; 489aa739695SFrancis Visoiu Mistrih } 490aa739695SFrancis Visoiu Mistrih NumRegsInMask++; 491aa739695SFrancis Visoiu Mistrih } 492aa739695SFrancis Visoiu Mistrih } 493aa739695SFrancis Visoiu Mistrih if (NumRegsEmitted != NumRegsInMask) 494aa739695SFrancis Visoiu Mistrih OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more..."; 495aa739695SFrancis Visoiu Mistrih OS << ">"; 496aa739695SFrancis Visoiu Mistrih break; 497aa739695SFrancis Visoiu Mistrih } 498aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: 499aa739695SFrancis Visoiu Mistrih OS << "<regliveout>"; 500aa739695SFrancis Visoiu Mistrih break; 501aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 502aa739695SFrancis Visoiu Mistrih OS << '<'; 503aa739695SFrancis Visoiu Mistrih getMetadata()->printAsOperand(OS, MST); 504aa739695SFrancis Visoiu Mistrih OS << '>'; 505aa739695SFrancis Visoiu Mistrih break; 506aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 507aa739695SFrancis Visoiu Mistrih OS << "<MCSym=" << *getMCSymbol() << '>'; 508aa739695SFrancis Visoiu Mistrih break; 509aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 510aa739695SFrancis Visoiu Mistrih OS << "<call frame instruction>"; 511aa739695SFrancis Visoiu Mistrih break; 512aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: { 513aa739695SFrancis Visoiu Mistrih Intrinsic::ID ID = getIntrinsicID(); 514aa739695SFrancis Visoiu Mistrih if (ID < Intrinsic::num_intrinsics) 515aa739695SFrancis Visoiu Mistrih OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>'; 516aa739695SFrancis Visoiu Mistrih else if (IntrinsicInfo) 517aa739695SFrancis Visoiu Mistrih OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>'; 518aa739695SFrancis Visoiu Mistrih else 519aa739695SFrancis Visoiu Mistrih OS << "<intrinsic:" << ID << '>'; 520aa739695SFrancis Visoiu Mistrih break; 521aa739695SFrancis Visoiu Mistrih } 522aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: { 523aa739695SFrancis Visoiu Mistrih auto Pred = static_cast<CmpInst::Predicate>(getPredicate()); 524aa739695SFrancis Visoiu Mistrih OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred") 525aa739695SFrancis Visoiu Mistrih << CmpInst::getPredicateName(Pred) << '>'; 526aa739695SFrancis Visoiu Mistrih break; 527aa739695SFrancis Visoiu Mistrih } 528aa739695SFrancis Visoiu Mistrih } 529aa739695SFrancis Visoiu Mistrih if (unsigned TF = getTargetFlags()) 530aa739695SFrancis Visoiu Mistrih OS << "[TF=" << TF << ']'; 531aa739695SFrancis Visoiu Mistrih } 532aa739695SFrancis Visoiu Mistrih 533aa739695SFrancis Visoiu Mistrih #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 534aa739695SFrancis Visoiu Mistrih LLVM_DUMP_METHOD void MachineOperand::dump() const { dbgs() << *this << '\n'; } 535aa739695SFrancis Visoiu Mistrih #endif 536aa739695SFrancis Visoiu Mistrih 537aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 538aa739695SFrancis Visoiu Mistrih // MachineMemOperand Implementation 539aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 540aa739695SFrancis Visoiu Mistrih 541aa739695SFrancis Visoiu Mistrih /// getAddrSpace - Return the LLVM IR address space number that this pointer 542aa739695SFrancis Visoiu Mistrih /// points into. 54349477040SYaxun Liu unsigned MachinePointerInfo::getAddrSpace() const { return AddrSpace; } 544aa739695SFrancis Visoiu Mistrih 545aa739695SFrancis Visoiu Mistrih /// isDereferenceable - Return true if V is always dereferenceable for 546aa739695SFrancis Visoiu Mistrih /// Offset + Size byte. 547aa739695SFrancis Visoiu Mistrih bool MachinePointerInfo::isDereferenceable(unsigned Size, LLVMContext &C, 548aa739695SFrancis Visoiu Mistrih const DataLayout &DL) const { 549aa739695SFrancis Visoiu Mistrih if (!V.is<const Value *>()) 550aa739695SFrancis Visoiu Mistrih return false; 551aa739695SFrancis Visoiu Mistrih 552aa739695SFrancis Visoiu Mistrih const Value *BasePtr = V.get<const Value *>(); 553aa739695SFrancis Visoiu Mistrih if (BasePtr == nullptr) 554aa739695SFrancis Visoiu Mistrih return false; 555aa739695SFrancis Visoiu Mistrih 556aa739695SFrancis Visoiu Mistrih return isDereferenceableAndAlignedPointer( 557aa739695SFrancis Visoiu Mistrih BasePtr, 1, APInt(DL.getPointerSizeInBits(), Offset + Size), DL); 558aa739695SFrancis Visoiu Mistrih } 559aa739695SFrancis Visoiu Mistrih 560aa739695SFrancis Visoiu Mistrih /// getConstantPool - Return a MachinePointerInfo record that refers to the 561aa739695SFrancis Visoiu Mistrih /// constant pool. 562aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) { 563aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getConstantPool()); 564aa739695SFrancis Visoiu Mistrih } 565aa739695SFrancis Visoiu Mistrih 566aa739695SFrancis Visoiu Mistrih /// getFixedStack - Return a MachinePointerInfo record that refers to the 567aa739695SFrancis Visoiu Mistrih /// the specified FrameIndex. 568aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF, 569aa739695SFrancis Visoiu Mistrih int FI, int64_t Offset) { 570aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset); 571aa739695SFrancis Visoiu Mistrih } 572aa739695SFrancis Visoiu Mistrih 573aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) { 574aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getJumpTable()); 575aa739695SFrancis Visoiu Mistrih } 576aa739695SFrancis Visoiu Mistrih 577aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) { 578aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getGOT()); 579aa739695SFrancis Visoiu Mistrih } 580aa739695SFrancis Visoiu Mistrih 581aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF, 582aa739695SFrancis Visoiu Mistrih int64_t Offset, uint8_t ID) { 583aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getStack(), Offset, ID); 584aa739695SFrancis Visoiu Mistrih } 585aa739695SFrancis Visoiu Mistrih 58649477040SYaxun Liu MachinePointerInfo MachinePointerInfo::getUnknownStack(MachineFunction &MF) { 58749477040SYaxun Liu return MachinePointerInfo(MF.getDataLayout().getAllocaAddrSpace()); 58849477040SYaxun Liu } 58949477040SYaxun Liu 590aa739695SFrancis Visoiu Mistrih MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f, 591aa739695SFrancis Visoiu Mistrih uint64_t s, unsigned int a, 592aa739695SFrancis Visoiu Mistrih const AAMDNodes &AAInfo, 593aa739695SFrancis Visoiu Mistrih const MDNode *Ranges, SyncScope::ID SSID, 594aa739695SFrancis Visoiu Mistrih AtomicOrdering Ordering, 595aa739695SFrancis Visoiu Mistrih AtomicOrdering FailureOrdering) 596aa739695SFrancis Visoiu Mistrih : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1), 597aa739695SFrancis Visoiu Mistrih AAInfo(AAInfo), Ranges(Ranges) { 598aa739695SFrancis Visoiu Mistrih assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue *>() || 599aa739695SFrancis Visoiu Mistrih isa<PointerType>(PtrInfo.V.get<const Value *>()->getType())) && 600aa739695SFrancis Visoiu Mistrih "invalid pointer value"); 601aa739695SFrancis Visoiu Mistrih assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); 602aa739695SFrancis Visoiu Mistrih assert((isLoad() || isStore()) && "Not a load/store!"); 603aa739695SFrancis Visoiu Mistrih 604aa739695SFrancis Visoiu Mistrih AtomicInfo.SSID = static_cast<unsigned>(SSID); 605aa739695SFrancis Visoiu Mistrih assert(getSyncScopeID() == SSID && "Value truncated"); 606aa739695SFrancis Visoiu Mistrih AtomicInfo.Ordering = static_cast<unsigned>(Ordering); 607aa739695SFrancis Visoiu Mistrih assert(getOrdering() == Ordering && "Value truncated"); 608aa739695SFrancis Visoiu Mistrih AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering); 609aa739695SFrancis Visoiu Mistrih assert(getFailureOrdering() == FailureOrdering && "Value truncated"); 610aa739695SFrancis Visoiu Mistrih } 611aa739695SFrancis Visoiu Mistrih 612aa739695SFrancis Visoiu Mistrih /// Profile - Gather unique data for the object. 613aa739695SFrancis Visoiu Mistrih /// 614aa739695SFrancis Visoiu Mistrih void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { 615aa739695SFrancis Visoiu Mistrih ID.AddInteger(getOffset()); 616aa739695SFrancis Visoiu Mistrih ID.AddInteger(Size); 617aa739695SFrancis Visoiu Mistrih ID.AddPointer(getOpaqueValue()); 618aa739695SFrancis Visoiu Mistrih ID.AddInteger(getFlags()); 619aa739695SFrancis Visoiu Mistrih ID.AddInteger(getBaseAlignment()); 620aa739695SFrancis Visoiu Mistrih } 621aa739695SFrancis Visoiu Mistrih 622aa739695SFrancis Visoiu Mistrih void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { 623aa739695SFrancis Visoiu Mistrih // The Value and Offset may differ due to CSE. But the flags and size 624aa739695SFrancis Visoiu Mistrih // should be the same. 625aa739695SFrancis Visoiu Mistrih assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); 626aa739695SFrancis Visoiu Mistrih assert(MMO->getSize() == getSize() && "Size mismatch!"); 627aa739695SFrancis Visoiu Mistrih 628aa739695SFrancis Visoiu Mistrih if (MMO->getBaseAlignment() >= getBaseAlignment()) { 629aa739695SFrancis Visoiu Mistrih // Update the alignment value. 630aa739695SFrancis Visoiu Mistrih BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1; 631aa739695SFrancis Visoiu Mistrih // Also update the base and offset, because the new alignment may 632aa739695SFrancis Visoiu Mistrih // not be applicable with the old ones. 633aa739695SFrancis Visoiu Mistrih PtrInfo = MMO->PtrInfo; 634aa739695SFrancis Visoiu Mistrih } 635aa739695SFrancis Visoiu Mistrih } 636aa739695SFrancis Visoiu Mistrih 637aa739695SFrancis Visoiu Mistrih /// getAlignment - Return the minimum known alignment in bytes of the 638aa739695SFrancis Visoiu Mistrih /// actual memory reference. 639aa739695SFrancis Visoiu Mistrih uint64_t MachineMemOperand::getAlignment() const { 640aa739695SFrancis Visoiu Mistrih return MinAlign(getBaseAlignment(), getOffset()); 641aa739695SFrancis Visoiu Mistrih } 642aa739695SFrancis Visoiu Mistrih 643aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS) const { 644aa739695SFrancis Visoiu Mistrih ModuleSlotTracker DummyMST(nullptr); 645aa739695SFrancis Visoiu Mistrih print(OS, DummyMST); 646aa739695SFrancis Visoiu Mistrih } 647aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const { 648aa739695SFrancis Visoiu Mistrih assert((isLoad() || isStore()) && "SV has to be a load, store or both."); 649aa739695SFrancis Visoiu Mistrih 650aa739695SFrancis Visoiu Mistrih if (isVolatile()) 651aa739695SFrancis Visoiu Mistrih OS << "Volatile "; 652aa739695SFrancis Visoiu Mistrih 653aa739695SFrancis Visoiu Mistrih if (isLoad()) 654aa739695SFrancis Visoiu Mistrih OS << "LD"; 655aa739695SFrancis Visoiu Mistrih if (isStore()) 656aa739695SFrancis Visoiu Mistrih OS << "ST"; 657aa739695SFrancis Visoiu Mistrih OS << getSize(); 658aa739695SFrancis Visoiu Mistrih 659aa739695SFrancis Visoiu Mistrih // Print the address information. 660aa739695SFrancis Visoiu Mistrih OS << "["; 661aa739695SFrancis Visoiu Mistrih if (const Value *V = getValue()) 662aa739695SFrancis Visoiu Mistrih V->printAsOperand(OS, /*PrintType=*/false, MST); 663aa739695SFrancis Visoiu Mistrih else if (const PseudoSourceValue *PSV = getPseudoValue()) 664aa739695SFrancis Visoiu Mistrih PSV->printCustom(OS); 665aa739695SFrancis Visoiu Mistrih else 666aa739695SFrancis Visoiu Mistrih OS << "<unknown>"; 667aa739695SFrancis Visoiu Mistrih 668aa739695SFrancis Visoiu Mistrih unsigned AS = getAddrSpace(); 669aa739695SFrancis Visoiu Mistrih if (AS != 0) 670aa739695SFrancis Visoiu Mistrih OS << "(addrspace=" << AS << ')'; 671aa739695SFrancis Visoiu Mistrih 672aa739695SFrancis Visoiu Mistrih // If the alignment of the memory reference itself differs from the alignment 673aa739695SFrancis Visoiu Mistrih // of the base pointer, print the base alignment explicitly, next to the base 674aa739695SFrancis Visoiu Mistrih // pointer. 675aa739695SFrancis Visoiu Mistrih if (getBaseAlignment() != getAlignment()) 676aa739695SFrancis Visoiu Mistrih OS << "(align=" << getBaseAlignment() << ")"; 677aa739695SFrancis Visoiu Mistrih 678aa739695SFrancis Visoiu Mistrih if (getOffset() != 0) 679aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 680aa739695SFrancis Visoiu Mistrih OS << "]"; 681aa739695SFrancis Visoiu Mistrih 682aa739695SFrancis Visoiu Mistrih // Print the alignment of the reference. 683aa739695SFrancis Visoiu Mistrih if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize()) 684aa739695SFrancis Visoiu Mistrih OS << "(align=" << getAlignment() << ")"; 685aa739695SFrancis Visoiu Mistrih 686aa739695SFrancis Visoiu Mistrih // Print TBAA info. 687aa739695SFrancis Visoiu Mistrih if (const MDNode *TBAAInfo = getAAInfo().TBAA) { 688aa739695SFrancis Visoiu Mistrih OS << "(tbaa="; 689aa739695SFrancis Visoiu Mistrih if (TBAAInfo->getNumOperands() > 0) 690aa739695SFrancis Visoiu Mistrih TBAAInfo->getOperand(0)->printAsOperand(OS, MST); 691aa739695SFrancis Visoiu Mistrih else 692aa739695SFrancis Visoiu Mistrih OS << "<unknown>"; 693aa739695SFrancis Visoiu Mistrih OS << ")"; 694aa739695SFrancis Visoiu Mistrih } 695aa739695SFrancis Visoiu Mistrih 696aa739695SFrancis Visoiu Mistrih // Print AA scope info. 697aa739695SFrancis Visoiu Mistrih if (const MDNode *ScopeInfo = getAAInfo().Scope) { 698aa739695SFrancis Visoiu Mistrih OS << "(alias.scope="; 699aa739695SFrancis Visoiu Mistrih if (ScopeInfo->getNumOperands() > 0) 700aa739695SFrancis Visoiu Mistrih for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) { 701aa739695SFrancis Visoiu Mistrih ScopeInfo->getOperand(i)->printAsOperand(OS, MST); 702aa739695SFrancis Visoiu Mistrih if (i != ie - 1) 703aa739695SFrancis Visoiu Mistrih OS << ","; 704aa739695SFrancis Visoiu Mistrih } 705aa739695SFrancis Visoiu Mistrih else 706aa739695SFrancis Visoiu Mistrih OS << "<unknown>"; 707aa739695SFrancis Visoiu Mistrih OS << ")"; 708aa739695SFrancis Visoiu Mistrih } 709aa739695SFrancis Visoiu Mistrih 710aa739695SFrancis Visoiu Mistrih // Print AA noalias scope info. 711aa739695SFrancis Visoiu Mistrih if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) { 712aa739695SFrancis Visoiu Mistrih OS << "(noalias="; 713aa739695SFrancis Visoiu Mistrih if (NoAliasInfo->getNumOperands() > 0) 714aa739695SFrancis Visoiu Mistrih for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) { 715aa739695SFrancis Visoiu Mistrih NoAliasInfo->getOperand(i)->printAsOperand(OS, MST); 716aa739695SFrancis Visoiu Mistrih if (i != ie - 1) 717aa739695SFrancis Visoiu Mistrih OS << ","; 718aa739695SFrancis Visoiu Mistrih } 719aa739695SFrancis Visoiu Mistrih else 720aa739695SFrancis Visoiu Mistrih OS << "<unknown>"; 721aa739695SFrancis Visoiu Mistrih OS << ")"; 722aa739695SFrancis Visoiu Mistrih } 723aa739695SFrancis Visoiu Mistrih 724aa739695SFrancis Visoiu Mistrih if (const MDNode *Ranges = getRanges()) { 725aa739695SFrancis Visoiu Mistrih unsigned NumRanges = Ranges->getNumOperands(); 726aa739695SFrancis Visoiu Mistrih if (NumRanges != 0) { 727aa739695SFrancis Visoiu Mistrih OS << "(ranges="; 728aa739695SFrancis Visoiu Mistrih 729aa739695SFrancis Visoiu Mistrih for (unsigned I = 0; I != NumRanges; ++I) { 730aa739695SFrancis Visoiu Mistrih Ranges->getOperand(I)->printAsOperand(OS, MST); 731aa739695SFrancis Visoiu Mistrih if (I != NumRanges - 1) 732aa739695SFrancis Visoiu Mistrih OS << ','; 733aa739695SFrancis Visoiu Mistrih } 734aa739695SFrancis Visoiu Mistrih 735aa739695SFrancis Visoiu Mistrih OS << ')'; 736aa739695SFrancis Visoiu Mistrih } 737aa739695SFrancis Visoiu Mistrih } 738aa739695SFrancis Visoiu Mistrih 739aa739695SFrancis Visoiu Mistrih if (isNonTemporal()) 740aa739695SFrancis Visoiu Mistrih OS << "(nontemporal)"; 741aa739695SFrancis Visoiu Mistrih if (isDereferenceable()) 742aa739695SFrancis Visoiu Mistrih OS << "(dereferenceable)"; 743aa739695SFrancis Visoiu Mistrih if (isInvariant()) 744aa739695SFrancis Visoiu Mistrih OS << "(invariant)"; 745aa739695SFrancis Visoiu Mistrih if (getFlags() & MOTargetFlag1) 746aa739695SFrancis Visoiu Mistrih OS << "(flag1)"; 747aa739695SFrancis Visoiu Mistrih if (getFlags() & MOTargetFlag2) 748aa739695SFrancis Visoiu Mistrih OS << "(flag2)"; 749aa739695SFrancis Visoiu Mistrih if (getFlags() & MOTargetFlag3) 750aa739695SFrancis Visoiu Mistrih OS << "(flag3)"; 751aa739695SFrancis Visoiu Mistrih } 752