1aa739695SFrancis Visoiu Mistrih //===- lib/CodeGen/MachineOperand.cpp -------------------------------------===// 2aa739695SFrancis Visoiu Mistrih // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6aa739695SFrancis Visoiu Mistrih // 7aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 8aa739695SFrancis Visoiu Mistrih // 93aa8eaa9SFrancis Visoiu Mistrih /// \file Methods common to all machine operands. 10aa739695SFrancis Visoiu Mistrih // 11aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 12aa739695SFrancis Visoiu Mistrih 13aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineOperand.h" 14e85b06d6SFrancis Visoiu Mistrih #include "llvm/ADT/StringExtras.h" 15aa739695SFrancis Visoiu Mistrih #include "llvm/Analysis/Loads.h" 16cc3f6302SKrzysztof Parzyszek #include "llvm/Analysis/MemoryLocation.h" 17aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MIRPrinter.h" 180b5bdceaSFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineFrameInfo.h" 19b41dbbe3SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineJumpTableInfo.h" 20aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineRegisterInfo.h" 21b3a0d513SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetInstrInfo.h" 22aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetRegisterInfo.h" 23432a3883SNico Weber #include "llvm/Config/llvm-config.h" 24aa739695SFrancis Visoiu Mistrih #include "llvm/IR/Constants.h" 25e76c5fcdSFrancis Visoiu Mistrih #include "llvm/IR/IRPrintingPasses.h" 26aa739695SFrancis Visoiu Mistrih #include "llvm/IR/ModuleSlotTracker.h" 27b6c190daSEric Christopher #include "llvm/MC/MCDwarf.h" 28a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetIntrinsicInfo.h" 29a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetMachine.h" 30aa739695SFrancis Visoiu Mistrih 31aa739695SFrancis Visoiu Mistrih using namespace llvm; 32aa739695SFrancis Visoiu Mistrih 33aa739695SFrancis Visoiu Mistrih static cl::opt<int> 34aa739695SFrancis Visoiu Mistrih PrintRegMaskNumRegs("print-regmask-num-regs", 35aa739695SFrancis Visoiu Mistrih cl::desc("Number of registers to limit to when " 36aa739695SFrancis Visoiu Mistrih "printing regmask operands in IR dumps. " 37aa739695SFrancis Visoiu Mistrih "unlimited = -1"), 38aa739695SFrancis Visoiu Mistrih cl::init(32), cl::Hidden); 39aa739695SFrancis Visoiu Mistrih 4095a05915SFrancis Visoiu Mistrih static const MachineFunction *getMFIfAvailable(const MachineOperand &MO) { 4195a05915SFrancis Visoiu Mistrih if (const MachineInstr *MI = MO.getParent()) 4295a05915SFrancis Visoiu Mistrih if (const MachineBasicBlock *MBB = MI->getParent()) 4395a05915SFrancis Visoiu Mistrih if (const MachineFunction *MF = MBB->getParent()) 4495a05915SFrancis Visoiu Mistrih return MF; 4595a05915SFrancis Visoiu Mistrih return nullptr; 4695a05915SFrancis Visoiu Mistrih } 4795a05915SFrancis Visoiu Mistrih static MachineFunction *getMFIfAvailable(MachineOperand &MO) { 4895a05915SFrancis Visoiu Mistrih return const_cast<MachineFunction *>( 4995a05915SFrancis Visoiu Mistrih getMFIfAvailable(const_cast<const MachineOperand &>(MO))); 5095a05915SFrancis Visoiu Mistrih } 5195a05915SFrancis Visoiu Mistrih 52f4d3113aSMatt Arsenault void MachineOperand::setReg(Register Reg) { 53aa739695SFrancis Visoiu Mistrih if (getReg() == Reg) 54aa739695SFrancis Visoiu Mistrih return; // No change. 55aa739695SFrancis Visoiu Mistrih 56f8bf2ec0SGeoff Berry // Clear the IsRenamable bit to keep it conservatively correct. 57f8bf2ec0SGeoff Berry IsRenamable = false; 58f8bf2ec0SGeoff Berry 59aa739695SFrancis Visoiu Mistrih // Otherwise, we have to change the register. If this operand is embedded 60aa739695SFrancis Visoiu Mistrih // into a machine function, we need to update the old and new register's 61aa739695SFrancis Visoiu Mistrih // use/def lists. 6295a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) { 63aa739695SFrancis Visoiu Mistrih MachineRegisterInfo &MRI = MF->getRegInfo(); 64aa739695SFrancis Visoiu Mistrih MRI.removeRegOperandFromUseList(this); 65aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 66aa739695SFrancis Visoiu Mistrih MRI.addRegOperandToUseList(this); 67aa739695SFrancis Visoiu Mistrih return; 68aa739695SFrancis Visoiu Mistrih } 69aa739695SFrancis Visoiu Mistrih 70aa739695SFrancis Visoiu Mistrih // Otherwise, just change the register, no problem. :) 71aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 72aa739695SFrancis Visoiu Mistrih } 73aa739695SFrancis Visoiu Mistrih 74f4d3113aSMatt Arsenault void MachineOperand::substVirtReg(Register Reg, unsigned SubIdx, 75aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo &TRI) { 76f4d3113aSMatt Arsenault assert(Reg.isVirtual()); 77aa739695SFrancis Visoiu Mistrih if (SubIdx && getSubReg()) 78aa739695SFrancis Visoiu Mistrih SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); 79aa739695SFrancis Visoiu Mistrih setReg(Reg); 80aa739695SFrancis Visoiu Mistrih if (SubIdx) 81aa739695SFrancis Visoiu Mistrih setSubReg(SubIdx); 82aa739695SFrancis Visoiu Mistrih } 83aa739695SFrancis Visoiu Mistrih 84f4d3113aSMatt Arsenault void MachineOperand::substPhysReg(MCRegister Reg, const TargetRegisterInfo &TRI) { 85f4d3113aSMatt Arsenault assert(Reg.isPhysical()); 86aa739695SFrancis Visoiu Mistrih if (getSubReg()) { 87aa739695SFrancis Visoiu Mistrih Reg = TRI.getSubReg(Reg, getSubReg()); 88aa739695SFrancis Visoiu Mistrih // Note that getSubReg() may return 0 if the sub-register doesn't exist. 89aa739695SFrancis Visoiu Mistrih // That won't happen in legal code. 90aa739695SFrancis Visoiu Mistrih setSubReg(0); 91aa739695SFrancis Visoiu Mistrih if (isDef()) 92aa739695SFrancis Visoiu Mistrih setIsUndef(false); 93aa739695SFrancis Visoiu Mistrih } 94aa739695SFrancis Visoiu Mistrih setReg(Reg); 95aa739695SFrancis Visoiu Mistrih } 96aa739695SFrancis Visoiu Mistrih 97aa739695SFrancis Visoiu Mistrih /// Change a def to a use, or a use to a def. 98aa739695SFrancis Visoiu Mistrih void MachineOperand::setIsDef(bool Val) { 99aa739695SFrancis Visoiu Mistrih assert(isReg() && "Wrong MachineOperand accessor"); 100aa739695SFrancis Visoiu Mistrih assert((!Val || !isDebug()) && "Marking a debug operation as def"); 101aa739695SFrancis Visoiu Mistrih if (IsDef == Val) 102aa739695SFrancis Visoiu Mistrih return; 10360c43102SGeoff Berry assert(!IsDeadOrKill && "Changing def/use with dead/kill set not supported"); 104aa739695SFrancis Visoiu Mistrih // MRI may keep uses and defs in different list positions. 10595a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) { 106aa739695SFrancis Visoiu Mistrih MachineRegisterInfo &MRI = MF->getRegInfo(); 107aa739695SFrancis Visoiu Mistrih MRI.removeRegOperandFromUseList(this); 108aa739695SFrancis Visoiu Mistrih IsDef = Val; 109aa739695SFrancis Visoiu Mistrih MRI.addRegOperandToUseList(this); 110aa739695SFrancis Visoiu Mistrih return; 111aa739695SFrancis Visoiu Mistrih } 112aa739695SFrancis Visoiu Mistrih IsDef = Val; 113aa739695SFrancis Visoiu Mistrih } 114aa739695SFrancis Visoiu Mistrih 11560c43102SGeoff Berry bool MachineOperand::isRenamable() const { 11660c43102SGeoff Berry assert(isReg() && "Wrong MachineOperand accessor"); 1172bea69bfSDaniel Sanders assert(Register::isPhysicalRegister(getReg()) && 11860c43102SGeoff Berry "isRenamable should only be checked on physical registers"); 119f8bf2ec0SGeoff Berry if (!IsRenamable) 120f8bf2ec0SGeoff Berry return false; 121f8bf2ec0SGeoff Berry 122f8bf2ec0SGeoff Berry const MachineInstr *MI = getParent(); 123f8bf2ec0SGeoff Berry if (!MI) 124f8bf2ec0SGeoff Berry return true; 125f8bf2ec0SGeoff Berry 126f8bf2ec0SGeoff Berry if (isDef()) 127f8bf2ec0SGeoff Berry return !MI->hasExtraDefRegAllocReq(MachineInstr::IgnoreBundle); 128f8bf2ec0SGeoff Berry 129f8bf2ec0SGeoff Berry assert(isUse() && "Reg is not def or use"); 130f8bf2ec0SGeoff Berry return !MI->hasExtraSrcRegAllocReq(MachineInstr::IgnoreBundle); 13160c43102SGeoff Berry } 13260c43102SGeoff Berry 13360c43102SGeoff Berry void MachineOperand::setIsRenamable(bool Val) { 13460c43102SGeoff Berry assert(isReg() && "Wrong MachineOperand accessor"); 1352bea69bfSDaniel Sanders assert(Register::isPhysicalRegister(getReg()) && 13660c43102SGeoff Berry "setIsRenamable should only be called on physical registers"); 13760c43102SGeoff Berry IsRenamable = Val; 13860c43102SGeoff Berry } 13960c43102SGeoff Berry 140aa739695SFrancis Visoiu Mistrih // If this operand is currently a register operand, and if this is in a 141aa739695SFrancis Visoiu Mistrih // function, deregister the operand from the register's use/def list. 142aa739695SFrancis Visoiu Mistrih void MachineOperand::removeRegFromUses() { 143aa739695SFrancis Visoiu Mistrih if (!isReg() || !isOnRegUseList()) 144aa739695SFrancis Visoiu Mistrih return; 145aa739695SFrancis Visoiu Mistrih 14695a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) 147aa739695SFrancis Visoiu Mistrih MF->getRegInfo().removeRegOperandFromUseList(this); 148aa739695SFrancis Visoiu Mistrih } 149aa739695SFrancis Visoiu Mistrih 150aa739695SFrancis Visoiu Mistrih /// ChangeToImmediate - Replace this operand with a new immediate operand of 151aa739695SFrancis Visoiu Mistrih /// the specified value. If an operand is known to be an immediate already, 152aa739695SFrancis Visoiu Mistrih /// the setImm method should be used. 153aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToImmediate(int64_t ImmVal) { 154aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); 155aa739695SFrancis Visoiu Mistrih 156aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 157aa739695SFrancis Visoiu Mistrih 158aa739695SFrancis Visoiu Mistrih OpKind = MO_Immediate; 159aa739695SFrancis Visoiu Mistrih Contents.ImmVal = ImmVal; 160aa739695SFrancis Visoiu Mistrih } 161aa739695SFrancis Visoiu Mistrih 162aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) { 163aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); 164aa739695SFrancis Visoiu Mistrih 165aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 166aa739695SFrancis Visoiu Mistrih 167aa739695SFrancis Visoiu Mistrih OpKind = MO_FPImmediate; 168aa739695SFrancis Visoiu Mistrih Contents.CFP = FPImm; 169aa739695SFrancis Visoiu Mistrih } 170aa739695SFrancis Visoiu Mistrih 171aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToES(const char *SymName, 17233773d5cSPeter Collingbourne unsigned TargetFlags) { 173aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 174aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into an external symbol"); 175aa739695SFrancis Visoiu Mistrih 176aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 177aa739695SFrancis Visoiu Mistrih 178aa739695SFrancis Visoiu Mistrih OpKind = MO_ExternalSymbol; 179aa739695SFrancis Visoiu Mistrih Contents.OffsetedInfo.Val.SymbolName = SymName; 180aa739695SFrancis Visoiu Mistrih setOffset(0); // Offset is always 0. 181aa739695SFrancis Visoiu Mistrih setTargetFlags(TargetFlags); 182aa739695SFrancis Visoiu Mistrih } 183aa739695SFrancis Visoiu Mistrih 184f672b617SNicolai Haehnle void MachineOperand::ChangeToGA(const GlobalValue *GV, int64_t Offset, 18533773d5cSPeter Collingbourne unsigned TargetFlags) { 186f672b617SNicolai Haehnle assert((!isReg() || !isTied()) && 187f672b617SNicolai Haehnle "Cannot change a tied operand into a global address"); 188f672b617SNicolai Haehnle 189f672b617SNicolai Haehnle removeRegFromUses(); 190f672b617SNicolai Haehnle 191f672b617SNicolai Haehnle OpKind = MO_GlobalAddress; 192f672b617SNicolai Haehnle Contents.OffsetedInfo.Val.GV = GV; 193f672b617SNicolai Haehnle setOffset(Offset); 194f672b617SNicolai Haehnle setTargetFlags(TargetFlags); 195f672b617SNicolai Haehnle } 196f672b617SNicolai Haehnle 197aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) { 198aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 199aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into an MCSymbol"); 200aa739695SFrancis Visoiu Mistrih 201aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 202aa739695SFrancis Visoiu Mistrih 203aa739695SFrancis Visoiu Mistrih OpKind = MO_MCSymbol; 204aa739695SFrancis Visoiu Mistrih Contents.Sym = Sym; 205aa739695SFrancis Visoiu Mistrih } 206aa739695SFrancis Visoiu Mistrih 207aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFrameIndex(int Idx) { 208aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 209aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into a FrameIndex"); 210aa739695SFrancis Visoiu Mistrih 211aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 212aa739695SFrancis Visoiu Mistrih 213aa739695SFrancis Visoiu Mistrih OpKind = MO_FrameIndex; 214aa739695SFrancis Visoiu Mistrih setIndex(Idx); 215aa739695SFrancis Visoiu Mistrih } 216aa739695SFrancis Visoiu Mistrih 217aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToTargetIndex(unsigned Idx, int64_t Offset, 21833773d5cSPeter Collingbourne unsigned TargetFlags) { 219aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 220aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into a FrameIndex"); 221aa739695SFrancis Visoiu Mistrih 222aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 223aa739695SFrancis Visoiu Mistrih 224aa739695SFrancis Visoiu Mistrih OpKind = MO_TargetIndex; 225aa739695SFrancis Visoiu Mistrih setIndex(Idx); 226aa739695SFrancis Visoiu Mistrih setOffset(Offset); 227aa739695SFrancis Visoiu Mistrih setTargetFlags(TargetFlags); 228aa739695SFrancis Visoiu Mistrih } 229aa739695SFrancis Visoiu Mistrih 230aa739695SFrancis Visoiu Mistrih /// ChangeToRegister - Replace this operand with a new register operand of 231aa739695SFrancis Visoiu Mistrih /// the specified value. If an operand is known to be an register already, 232aa739695SFrancis Visoiu Mistrih /// the setReg method should be used. 233f4d3113aSMatt Arsenault void MachineOperand::ChangeToRegister(Register Reg, bool isDef, bool isImp, 234aa739695SFrancis Visoiu Mistrih bool isKill, bool isDead, bool isUndef, 235aa739695SFrancis Visoiu Mistrih bool isDebug) { 236aa739695SFrancis Visoiu Mistrih MachineRegisterInfo *RegInfo = nullptr; 23795a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) 238aa739695SFrancis Visoiu Mistrih RegInfo = &MF->getRegInfo(); 239aa739695SFrancis Visoiu Mistrih // If this operand is already a register operand, remove it from the 240aa739695SFrancis Visoiu Mistrih // register's use/def lists. 241aa739695SFrancis Visoiu Mistrih bool WasReg = isReg(); 242aa739695SFrancis Visoiu Mistrih if (RegInfo && WasReg) 243aa739695SFrancis Visoiu Mistrih RegInfo->removeRegOperandFromUseList(this); 244aa739695SFrancis Visoiu Mistrih 245aa739695SFrancis Visoiu Mistrih // Change this to a register and set the reg#. 24660c43102SGeoff Berry assert(!(isDead && !isDef) && "Dead flag on non-def"); 24760c43102SGeoff Berry assert(!(isKill && isDef) && "Kill flag on def"); 248aa739695SFrancis Visoiu Mistrih OpKind = MO_Register; 249aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 250aa739695SFrancis Visoiu Mistrih SubReg_TargetFlags = 0; 251aa739695SFrancis Visoiu Mistrih IsDef = isDef; 252aa739695SFrancis Visoiu Mistrih IsImp = isImp; 25360c43102SGeoff Berry IsDeadOrKill = isKill | isDead; 25460c43102SGeoff Berry IsRenamable = false; 255aa739695SFrancis Visoiu Mistrih IsUndef = isUndef; 256aa739695SFrancis Visoiu Mistrih IsInternalRead = false; 257aa739695SFrancis Visoiu Mistrih IsEarlyClobber = false; 258aa739695SFrancis Visoiu Mistrih IsDebug = isDebug; 259aa739695SFrancis Visoiu Mistrih // Ensure isOnRegUseList() returns false. 260aa739695SFrancis Visoiu Mistrih Contents.Reg.Prev = nullptr; 261aa739695SFrancis Visoiu Mistrih // Preserve the tie when the operand was already a register. 262aa739695SFrancis Visoiu Mistrih if (!WasReg) 263aa739695SFrancis Visoiu Mistrih TiedTo = 0; 264aa739695SFrancis Visoiu Mistrih 265aa739695SFrancis Visoiu Mistrih // If this operand is embedded in a function, add the operand to the 266aa739695SFrancis Visoiu Mistrih // register's use/def list. 267aa739695SFrancis Visoiu Mistrih if (RegInfo) 268aa739695SFrancis Visoiu Mistrih RegInfo->addRegOperandToUseList(this); 269aa739695SFrancis Visoiu Mistrih } 270aa739695SFrancis Visoiu Mistrih 271aa739695SFrancis Visoiu Mistrih /// isIdenticalTo - Return true if this operand is identical to the specified 272aa739695SFrancis Visoiu Mistrih /// operand. Note that this should stay in sync with the hash_value overload 273aa739695SFrancis Visoiu Mistrih /// below. 274aa739695SFrancis Visoiu Mistrih bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { 275aa739695SFrancis Visoiu Mistrih if (getType() != Other.getType() || 276aa739695SFrancis Visoiu Mistrih getTargetFlags() != Other.getTargetFlags()) 277aa739695SFrancis Visoiu Mistrih return false; 278aa739695SFrancis Visoiu Mistrih 279aa739695SFrancis Visoiu Mistrih switch (getType()) { 280aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 281aa739695SFrancis Visoiu Mistrih return getReg() == Other.getReg() && isDef() == Other.isDef() && 282aa739695SFrancis Visoiu Mistrih getSubReg() == Other.getSubReg(); 283aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 284aa739695SFrancis Visoiu Mistrih return getImm() == Other.getImm(); 285aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 286aa739695SFrancis Visoiu Mistrih return getCImm() == Other.getCImm(); 287aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 288aa739695SFrancis Visoiu Mistrih return getFPImm() == Other.getFPImm(); 289aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 290aa739695SFrancis Visoiu Mistrih return getMBB() == Other.getMBB(); 291aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 292aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex(); 293aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 294aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 295aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); 296aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 297aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex(); 298aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 299aa739695SFrancis Visoiu Mistrih return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); 300aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 301aa739695SFrancis Visoiu Mistrih return strcmp(getSymbolName(), Other.getSymbolName()) == 0 && 302aa739695SFrancis Visoiu Mistrih getOffset() == Other.getOffset(); 303aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 304aa739695SFrancis Visoiu Mistrih return getBlockAddress() == Other.getBlockAddress() && 305aa739695SFrancis Visoiu Mistrih getOffset() == Other.getOffset(); 306aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: 307aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: { 308aa739695SFrancis Visoiu Mistrih // Shallow compare of the two RegMasks 309aa739695SFrancis Visoiu Mistrih const uint32_t *RegMask = getRegMask(); 310aa739695SFrancis Visoiu Mistrih const uint32_t *OtherRegMask = Other.getRegMask(); 311aa739695SFrancis Visoiu Mistrih if (RegMask == OtherRegMask) 312aa739695SFrancis Visoiu Mistrih return true; 313aa739695SFrancis Visoiu Mistrih 31495a05915SFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) { 315aa739695SFrancis Visoiu Mistrih // Calculate the size of the RegMask 316aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 317aa739695SFrancis Visoiu Mistrih unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32; 318aa739695SFrancis Visoiu Mistrih 319aa739695SFrancis Visoiu Mistrih // Deep compare of the two RegMasks 320aa739695SFrancis Visoiu Mistrih return std::equal(RegMask, RegMask + RegMaskSize, OtherRegMask); 321aa739695SFrancis Visoiu Mistrih } 32295a05915SFrancis Visoiu Mistrih // We don't know the size of the RegMask, so we can't deep compare the two 32395a05915SFrancis Visoiu Mistrih // reg masks. 32495a05915SFrancis Visoiu Mistrih return false; 32595a05915SFrancis Visoiu Mistrih } 326aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 327aa739695SFrancis Visoiu Mistrih return getMCSymbol() == Other.getMCSymbol(); 328aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 329aa739695SFrancis Visoiu Mistrih return getCFIIndex() == Other.getCFIIndex(); 330aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 331aa739695SFrancis Visoiu Mistrih return getMetadata() == Other.getMetadata(); 332aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: 333aa739695SFrancis Visoiu Mistrih return getIntrinsicID() == Other.getIntrinsicID(); 334aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: 335aa739695SFrancis Visoiu Mistrih return getPredicate() == Other.getPredicate(); 3365af9cf04SMatt Arsenault case MachineOperand::MO_ShuffleMask: 3375af9cf04SMatt Arsenault return getShuffleMask() == Other.getShuffleMask(); 338aa739695SFrancis Visoiu Mistrih } 339aa739695SFrancis Visoiu Mistrih llvm_unreachable("Invalid machine operand type"); 340aa739695SFrancis Visoiu Mistrih } 341aa739695SFrancis Visoiu Mistrih 342aa739695SFrancis Visoiu Mistrih // Note: this must stay exactly in sync with isIdenticalTo above. 343aa739695SFrancis Visoiu Mistrih hash_code llvm::hash_value(const MachineOperand &MO) { 344aa739695SFrancis Visoiu Mistrih switch (MO.getType()) { 345aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 346aa739695SFrancis Visoiu Mistrih // Register operands don't have target flags. 347e3a676e9SMatt Arsenault return hash_combine(MO.getType(), (unsigned)MO.getReg(), MO.getSubReg(), MO.isDef()); 348aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 349aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm()); 350aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 351aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm()); 352aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 353aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm()); 354aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 355aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB()); 356aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 357aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); 358aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 359aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 360aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(), 361aa739695SFrancis Visoiu Mistrih MO.getOffset()); 362aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 363aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); 364aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 365aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(), 366d8e87227SEli Friedman StringRef(MO.getSymbolName())); 367aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 368aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(), 369aa739695SFrancis Visoiu Mistrih MO.getOffset()); 370aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 371aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getBlockAddress(), 372aa739695SFrancis Visoiu Mistrih MO.getOffset()); 373aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: 374aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: 375aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); 376aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 377aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata()); 378aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 379aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol()); 380aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 381aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex()); 382aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: 383aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID()); 384aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: 385aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate()); 3865af9cf04SMatt Arsenault case MachineOperand::MO_ShuffleMask: 3875af9cf04SMatt Arsenault return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getShuffleMask()); 388aa739695SFrancis Visoiu Mistrih } 389aa739695SFrancis Visoiu Mistrih llvm_unreachable("Invalid machine operand type"); 390aa739695SFrancis Visoiu Mistrih } 391aa739695SFrancis Visoiu Mistrih 392a8a83d15SFrancis Visoiu Mistrih // Try to crawl up to the machine function and get TRI and IntrinsicInfo from 393a8a83d15SFrancis Visoiu Mistrih // it. 394a8a83d15SFrancis Visoiu Mistrih static void tryToGetTargetInfo(const MachineOperand &MO, 395a8a83d15SFrancis Visoiu Mistrih const TargetRegisterInfo *&TRI, 396a8a83d15SFrancis Visoiu Mistrih const TargetIntrinsicInfo *&IntrinsicInfo) { 397567611efSFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(MO)) { 398a8a83d15SFrancis Visoiu Mistrih TRI = MF->getSubtarget().getRegisterInfo(); 399a8a83d15SFrancis Visoiu Mistrih IntrinsicInfo = MF->getTarget().getIntrinsicInfo(); 400a8a83d15SFrancis Visoiu Mistrih } 401a8a83d15SFrancis Visoiu Mistrih } 402a8a83d15SFrancis Visoiu Mistrih 403b3a0d513SFrancis Visoiu Mistrih static const char *getTargetIndexName(const MachineFunction &MF, int Index) { 404b3a0d513SFrancis Visoiu Mistrih const auto *TII = MF.getSubtarget().getInstrInfo(); 405b3a0d513SFrancis Visoiu Mistrih assert(TII && "expected instruction info"); 406b3a0d513SFrancis Visoiu Mistrih auto Indices = TII->getSerializableTargetIndices(); 407b3a0d513SFrancis Visoiu Mistrih auto Found = find_if(Indices, [&](const std::pair<int, const char *> &I) { 408b3a0d513SFrancis Visoiu Mistrih return I.first == Index; 409b3a0d513SFrancis Visoiu Mistrih }); 410b3a0d513SFrancis Visoiu Mistrih if (Found != Indices.end()) 411b3a0d513SFrancis Visoiu Mistrih return Found->second; 412b3a0d513SFrancis Visoiu Mistrih return nullptr; 413b3a0d513SFrancis Visoiu Mistrih } 414b3a0d513SFrancis Visoiu Mistrih 4155df3bbf3SFrancis Visoiu Mistrih static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) { 4165df3bbf3SFrancis Visoiu Mistrih auto Flags = TII->getSerializableDirectMachineOperandTargetFlags(); 4175df3bbf3SFrancis Visoiu Mistrih for (const auto &I : Flags) { 4185df3bbf3SFrancis Visoiu Mistrih if (I.first == TF) { 4195df3bbf3SFrancis Visoiu Mistrih return I.second; 4205df3bbf3SFrancis Visoiu Mistrih } 4215df3bbf3SFrancis Visoiu Mistrih } 4225df3bbf3SFrancis Visoiu Mistrih return nullptr; 4235df3bbf3SFrancis Visoiu Mistrih } 4245df3bbf3SFrancis Visoiu Mistrih 425874ae6faSFrancis Visoiu Mistrih static void printCFIRegister(unsigned DwarfReg, raw_ostream &OS, 426874ae6faSFrancis Visoiu Mistrih const TargetRegisterInfo *TRI) { 427874ae6faSFrancis Visoiu Mistrih if (!TRI) { 428874ae6faSFrancis Visoiu Mistrih OS << "%dwarfreg." << DwarfReg; 429874ae6faSFrancis Visoiu Mistrih return; 430874ae6faSFrancis Visoiu Mistrih } 431874ae6faSFrancis Visoiu Mistrih 432aaff1a63SPavel Labath if (Optional<unsigned> Reg = TRI->getLLVMRegNum(DwarfReg, true)) 433aaff1a63SPavel Labath OS << printReg(*Reg, TRI); 434aaff1a63SPavel Labath else 435874ae6faSFrancis Visoiu Mistrih OS << "<badreg>"; 436874ae6faSFrancis Visoiu Mistrih } 437874ae6faSFrancis Visoiu Mistrih 438f81727d1SFrancis Visoiu Mistrih static void printIRBlockReference(raw_ostream &OS, const BasicBlock &BB, 439f81727d1SFrancis Visoiu Mistrih ModuleSlotTracker &MST) { 440f81727d1SFrancis Visoiu Mistrih OS << "%ir-block."; 441f81727d1SFrancis Visoiu Mistrih if (BB.hasName()) { 442f81727d1SFrancis Visoiu Mistrih printLLVMNameWithoutPrefix(OS, BB.getName()); 443f81727d1SFrancis Visoiu Mistrih return; 444f81727d1SFrancis Visoiu Mistrih } 445f81727d1SFrancis Visoiu Mistrih Optional<int> Slot; 446f81727d1SFrancis Visoiu Mistrih if (const Function *F = BB.getParent()) { 447f81727d1SFrancis Visoiu Mistrih if (F == MST.getCurrentFunction()) { 448f81727d1SFrancis Visoiu Mistrih Slot = MST.getLocalSlot(&BB); 449f81727d1SFrancis Visoiu Mistrih } else if (const Module *M = F->getParent()) { 450f81727d1SFrancis Visoiu Mistrih ModuleSlotTracker CustomMST(M, /*ShouldInitializeAllMetadata=*/false); 451f81727d1SFrancis Visoiu Mistrih CustomMST.incorporateFunction(*F); 452f81727d1SFrancis Visoiu Mistrih Slot = CustomMST.getLocalSlot(&BB); 453f81727d1SFrancis Visoiu Mistrih } 454f81727d1SFrancis Visoiu Mistrih } 455f81727d1SFrancis Visoiu Mistrih if (Slot) 456f81727d1SFrancis Visoiu Mistrih MachineOperand::printIRSlotNumber(OS, *Slot); 457f81727d1SFrancis Visoiu Mistrih else 458f81727d1SFrancis Visoiu Mistrih OS << "<unknown>"; 459f81727d1SFrancis Visoiu Mistrih } 460f81727d1SFrancis Visoiu Mistrih 461e85b06d6SFrancis Visoiu Mistrih static void printIRValueReference(raw_ostream &OS, const Value &V, 462e85b06d6SFrancis Visoiu Mistrih ModuleSlotTracker &MST) { 463e85b06d6SFrancis Visoiu Mistrih if (isa<GlobalValue>(V)) { 464e85b06d6SFrancis Visoiu Mistrih V.printAsOperand(OS, /*PrintType=*/false, MST); 465e85b06d6SFrancis Visoiu Mistrih return; 466e85b06d6SFrancis Visoiu Mistrih } 467e85b06d6SFrancis Visoiu Mistrih if (isa<Constant>(V)) { 468e85b06d6SFrancis Visoiu Mistrih // Machine memory operands can load/store to/from constant value pointers. 469e85b06d6SFrancis Visoiu Mistrih OS << '`'; 470e85b06d6SFrancis Visoiu Mistrih V.printAsOperand(OS, /*PrintType=*/true, MST); 471e85b06d6SFrancis Visoiu Mistrih OS << '`'; 472e85b06d6SFrancis Visoiu Mistrih return; 473e85b06d6SFrancis Visoiu Mistrih } 474e85b06d6SFrancis Visoiu Mistrih OS << "%ir."; 475e85b06d6SFrancis Visoiu Mistrih if (V.hasName()) { 476e85b06d6SFrancis Visoiu Mistrih printLLVMNameWithoutPrefix(OS, V.getName()); 477e85b06d6SFrancis Visoiu Mistrih return; 478e85b06d6SFrancis Visoiu Mistrih } 479f213f81dSJonas Paulsson int Slot = MST.getCurrentFunction() ? MST.getLocalSlot(&V) : -1; 480f213f81dSJonas Paulsson MachineOperand::printIRSlotNumber(OS, Slot); 481e85b06d6SFrancis Visoiu Mistrih } 482e85b06d6SFrancis Visoiu Mistrih 483e85b06d6SFrancis Visoiu Mistrih static void printSyncScope(raw_ostream &OS, const LLVMContext &Context, 484e85b06d6SFrancis Visoiu Mistrih SyncScope::ID SSID, 485e85b06d6SFrancis Visoiu Mistrih SmallVectorImpl<StringRef> &SSNs) { 486e85b06d6SFrancis Visoiu Mistrih switch (SSID) { 487e85b06d6SFrancis Visoiu Mistrih case SyncScope::System: 488e85b06d6SFrancis Visoiu Mistrih break; 489e85b06d6SFrancis Visoiu Mistrih default: 490e85b06d6SFrancis Visoiu Mistrih if (SSNs.empty()) 491e85b06d6SFrancis Visoiu Mistrih Context.getSyncScopeNames(SSNs); 492e85b06d6SFrancis Visoiu Mistrih 493e85b06d6SFrancis Visoiu Mistrih OS << "syncscope(\""; 494745918ffSJonas Devlieghere printEscapedString(SSNs[SSID], OS); 495e85b06d6SFrancis Visoiu Mistrih OS << "\") "; 496e85b06d6SFrancis Visoiu Mistrih break; 497e85b06d6SFrancis Visoiu Mistrih } 498e85b06d6SFrancis Visoiu Mistrih } 499e85b06d6SFrancis Visoiu Mistrih 500e85b06d6SFrancis Visoiu Mistrih static const char *getTargetMMOFlagName(const TargetInstrInfo &TII, 501e85b06d6SFrancis Visoiu Mistrih unsigned TMMOFlag) { 502e85b06d6SFrancis Visoiu Mistrih auto Flags = TII.getSerializableMachineMemOperandTargetFlags(); 503e85b06d6SFrancis Visoiu Mistrih for (const auto &I : Flags) { 504e85b06d6SFrancis Visoiu Mistrih if (I.first == TMMOFlag) { 505e85b06d6SFrancis Visoiu Mistrih return I.second; 506e85b06d6SFrancis Visoiu Mistrih } 507e85b06d6SFrancis Visoiu Mistrih } 508e85b06d6SFrancis Visoiu Mistrih return nullptr; 509e85b06d6SFrancis Visoiu Mistrih } 510e85b06d6SFrancis Visoiu Mistrih 511e85b06d6SFrancis Visoiu Mistrih static void printFrameIndex(raw_ostream& OS, int FrameIndex, bool IsFixed, 512e85b06d6SFrancis Visoiu Mistrih const MachineFrameInfo *MFI) { 513e85b06d6SFrancis Visoiu Mistrih StringRef Name; 514e85b06d6SFrancis Visoiu Mistrih if (MFI) { 515e85b06d6SFrancis Visoiu Mistrih IsFixed = MFI->isFixedObjectIndex(FrameIndex); 516e85b06d6SFrancis Visoiu Mistrih if (const AllocaInst *Alloca = MFI->getObjectAllocation(FrameIndex)) 517e85b06d6SFrancis Visoiu Mistrih if (Alloca->hasName()) 518e85b06d6SFrancis Visoiu Mistrih Name = Alloca->getName(); 519e85b06d6SFrancis Visoiu Mistrih if (IsFixed) 520e85b06d6SFrancis Visoiu Mistrih FrameIndex -= MFI->getObjectIndexBegin(); 521e85b06d6SFrancis Visoiu Mistrih } 522e85b06d6SFrancis Visoiu Mistrih MachineOperand::printStackObjectReference(OS, FrameIndex, IsFixed, Name); 523e85b06d6SFrancis Visoiu Mistrih } 524e85b06d6SFrancis Visoiu Mistrih 525ecd0b833SFrancis Visoiu Mistrih void MachineOperand::printSubRegIdx(raw_ostream &OS, uint64_t Index, 526440f69c9SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI) { 527440f69c9SFrancis Visoiu Mistrih OS << "%subreg."; 528440f69c9SFrancis Visoiu Mistrih if (TRI) 529440f69c9SFrancis Visoiu Mistrih OS << TRI->getSubRegIndexName(Index); 530440f69c9SFrancis Visoiu Mistrih else 531440f69c9SFrancis Visoiu Mistrih OS << Index; 532440f69c9SFrancis Visoiu Mistrih } 533440f69c9SFrancis Visoiu Mistrih 5345df3bbf3SFrancis Visoiu Mistrih void MachineOperand::printTargetFlags(raw_ostream &OS, 5355df3bbf3SFrancis Visoiu Mistrih const MachineOperand &Op) { 5365df3bbf3SFrancis Visoiu Mistrih if (!Op.getTargetFlags()) 5375df3bbf3SFrancis Visoiu Mistrih return; 5385df3bbf3SFrancis Visoiu Mistrih const MachineFunction *MF = getMFIfAvailable(Op); 5395df3bbf3SFrancis Visoiu Mistrih if (!MF) 5405df3bbf3SFrancis Visoiu Mistrih return; 5415df3bbf3SFrancis Visoiu Mistrih 5425df3bbf3SFrancis Visoiu Mistrih const auto *TII = MF->getSubtarget().getInstrInfo(); 5435df3bbf3SFrancis Visoiu Mistrih assert(TII && "expected instruction info"); 5445df3bbf3SFrancis Visoiu Mistrih auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags()); 5455df3bbf3SFrancis Visoiu Mistrih OS << "target-flags("; 5465df3bbf3SFrancis Visoiu Mistrih const bool HasDirectFlags = Flags.first; 5475df3bbf3SFrancis Visoiu Mistrih const bool HasBitmaskFlags = Flags.second; 5485df3bbf3SFrancis Visoiu Mistrih if (!HasDirectFlags && !HasBitmaskFlags) { 5495df3bbf3SFrancis Visoiu Mistrih OS << "<unknown>) "; 5505df3bbf3SFrancis Visoiu Mistrih return; 5515df3bbf3SFrancis Visoiu Mistrih } 5525df3bbf3SFrancis Visoiu Mistrih if (HasDirectFlags) { 5535df3bbf3SFrancis Visoiu Mistrih if (const auto *Name = getTargetFlagName(TII, Flags.first)) 5545df3bbf3SFrancis Visoiu Mistrih OS << Name; 5555df3bbf3SFrancis Visoiu Mistrih else 5565df3bbf3SFrancis Visoiu Mistrih OS << "<unknown target flag>"; 5575df3bbf3SFrancis Visoiu Mistrih } 5585df3bbf3SFrancis Visoiu Mistrih if (!HasBitmaskFlags) { 5595df3bbf3SFrancis Visoiu Mistrih OS << ") "; 5605df3bbf3SFrancis Visoiu Mistrih return; 5615df3bbf3SFrancis Visoiu Mistrih } 5625df3bbf3SFrancis Visoiu Mistrih bool IsCommaNeeded = HasDirectFlags; 5635df3bbf3SFrancis Visoiu Mistrih unsigned BitMask = Flags.second; 5645df3bbf3SFrancis Visoiu Mistrih auto BitMasks = TII->getSerializableBitmaskMachineOperandTargetFlags(); 5655df3bbf3SFrancis Visoiu Mistrih for (const auto &Mask : BitMasks) { 5665df3bbf3SFrancis Visoiu Mistrih // Check if the flag's bitmask has the bits of the current mask set. 5675df3bbf3SFrancis Visoiu Mistrih if ((BitMask & Mask.first) == Mask.first) { 5685df3bbf3SFrancis Visoiu Mistrih if (IsCommaNeeded) 5695df3bbf3SFrancis Visoiu Mistrih OS << ", "; 5705df3bbf3SFrancis Visoiu Mistrih IsCommaNeeded = true; 5715df3bbf3SFrancis Visoiu Mistrih OS << Mask.second; 5725df3bbf3SFrancis Visoiu Mistrih // Clear the bits which were serialized from the flag's bitmask. 5735df3bbf3SFrancis Visoiu Mistrih BitMask &= ~(Mask.first); 5745df3bbf3SFrancis Visoiu Mistrih } 5755df3bbf3SFrancis Visoiu Mistrih } 5765df3bbf3SFrancis Visoiu Mistrih if (BitMask) { 5775df3bbf3SFrancis Visoiu Mistrih // When the resulting flag's bitmask isn't zero, we know that we didn't 5785df3bbf3SFrancis Visoiu Mistrih // serialize all of the bit flags. 5795df3bbf3SFrancis Visoiu Mistrih if (IsCommaNeeded) 5805df3bbf3SFrancis Visoiu Mistrih OS << ", "; 5815df3bbf3SFrancis Visoiu Mistrih OS << "<unknown bitmask target flag>"; 5825df3bbf3SFrancis Visoiu Mistrih } 5835df3bbf3SFrancis Visoiu Mistrih OS << ") "; 5845df3bbf3SFrancis Visoiu Mistrih } 5855df3bbf3SFrancis Visoiu Mistrih 5865de20e03SFrancis Visoiu Mistrih void MachineOperand::printSymbol(raw_ostream &OS, MCSymbol &Sym) { 5875de20e03SFrancis Visoiu Mistrih OS << "<mcsymbol " << Sym << ">"; 5885de20e03SFrancis Visoiu Mistrih } 5895de20e03SFrancis Visoiu Mistrih 5900b5bdceaSFrancis Visoiu Mistrih void MachineOperand::printStackObjectReference(raw_ostream &OS, 5910b5bdceaSFrancis Visoiu Mistrih unsigned FrameIndex, 5920b5bdceaSFrancis Visoiu Mistrih bool IsFixed, StringRef Name) { 5930b5bdceaSFrancis Visoiu Mistrih if (IsFixed) { 5940b5bdceaSFrancis Visoiu Mistrih OS << "%fixed-stack." << FrameIndex; 5950b5bdceaSFrancis Visoiu Mistrih return; 5960b5bdceaSFrancis Visoiu Mistrih } 5970b5bdceaSFrancis Visoiu Mistrih 5980b5bdceaSFrancis Visoiu Mistrih OS << "%stack." << FrameIndex; 5990b5bdceaSFrancis Visoiu Mistrih if (!Name.empty()) 6000b5bdceaSFrancis Visoiu Mistrih OS << '.' << Name; 6010b5bdceaSFrancis Visoiu Mistrih } 6020b5bdceaSFrancis Visoiu Mistrih 60381226602SFrancis Visoiu Mistrih void MachineOperand::printOperandOffset(raw_ostream &OS, int64_t Offset) { 60481226602SFrancis Visoiu Mistrih if (Offset == 0) 60581226602SFrancis Visoiu Mistrih return; 60681226602SFrancis Visoiu Mistrih if (Offset < 0) { 60781226602SFrancis Visoiu Mistrih OS << " - " << -Offset; 60881226602SFrancis Visoiu Mistrih return; 60981226602SFrancis Visoiu Mistrih } 61081226602SFrancis Visoiu Mistrih OS << " + " << Offset; 61181226602SFrancis Visoiu Mistrih } 61281226602SFrancis Visoiu Mistrih 613f81727d1SFrancis Visoiu Mistrih void MachineOperand::printIRSlotNumber(raw_ostream &OS, int Slot) { 614f81727d1SFrancis Visoiu Mistrih if (Slot == -1) 615f81727d1SFrancis Visoiu Mistrih OS << "<badref>"; 616f81727d1SFrancis Visoiu Mistrih else 617f81727d1SFrancis Visoiu Mistrih OS << Slot; 618f81727d1SFrancis Visoiu Mistrih } 619f81727d1SFrancis Visoiu Mistrih 620874ae6faSFrancis Visoiu Mistrih static void printCFI(raw_ostream &OS, const MCCFIInstruction &CFI, 621874ae6faSFrancis Visoiu Mistrih const TargetRegisterInfo *TRI) { 622874ae6faSFrancis Visoiu Mistrih switch (CFI.getOperation()) { 623874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpSameValue: 624874ae6faSFrancis Visoiu Mistrih OS << "same_value "; 625874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 626874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 627874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 628874ae6faSFrancis Visoiu Mistrih break; 629874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRememberState: 630874ae6faSFrancis Visoiu Mistrih OS << "remember_state "; 631874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 632874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 633874ae6faSFrancis Visoiu Mistrih break; 634874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRestoreState: 635874ae6faSFrancis Visoiu Mistrih OS << "restore_state "; 636874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 637874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 638874ae6faSFrancis Visoiu Mistrih break; 639874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpOffset: 640874ae6faSFrancis Visoiu Mistrih OS << "offset "; 641874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 642874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 643874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 644874ae6faSFrancis Visoiu Mistrih OS << ", " << CFI.getOffset(); 645874ae6faSFrancis Visoiu Mistrih break; 646874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpDefCfaRegister: 647874ae6faSFrancis Visoiu Mistrih OS << "def_cfa_register "; 648874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 649874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 650874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 651874ae6faSFrancis Visoiu Mistrih break; 652874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpDefCfaOffset: 653874ae6faSFrancis Visoiu Mistrih OS << "def_cfa_offset "; 654874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 655874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 656874ae6faSFrancis Visoiu Mistrih OS << CFI.getOffset(); 657874ae6faSFrancis Visoiu Mistrih break; 658874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpDefCfa: 659874ae6faSFrancis Visoiu Mistrih OS << "def_cfa "; 660874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 661874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 662874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 663874ae6faSFrancis Visoiu Mistrih OS << ", " << CFI.getOffset(); 664874ae6faSFrancis Visoiu Mistrih break; 665874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRelOffset: 666874ae6faSFrancis Visoiu Mistrih OS << "rel_offset "; 667874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 668874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 669874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 670874ae6faSFrancis Visoiu Mistrih OS << ", " << CFI.getOffset(); 671874ae6faSFrancis Visoiu Mistrih break; 672874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpAdjustCfaOffset: 673874ae6faSFrancis Visoiu Mistrih OS << "adjust_cfa_offset "; 674874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 675874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 676874ae6faSFrancis Visoiu Mistrih OS << CFI.getOffset(); 677874ae6faSFrancis Visoiu Mistrih break; 678874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRestore: 679874ae6faSFrancis Visoiu Mistrih OS << "restore "; 680874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 681874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 682874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 683874ae6faSFrancis Visoiu Mistrih break; 684874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpEscape: { 685874ae6faSFrancis Visoiu Mistrih OS << "escape "; 686874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 687874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 688874ae6faSFrancis Visoiu Mistrih if (!CFI.getValues().empty()) { 689874ae6faSFrancis Visoiu Mistrih size_t e = CFI.getValues().size() - 1; 690874ae6faSFrancis Visoiu Mistrih for (size_t i = 0; i < e; ++i) 691874ae6faSFrancis Visoiu Mistrih OS << format("0x%02x", uint8_t(CFI.getValues()[i])) << ", "; 692874ae6faSFrancis Visoiu Mistrih OS << format("0x%02x", uint8_t(CFI.getValues()[e])) << ", "; 693874ae6faSFrancis Visoiu Mistrih } 694874ae6faSFrancis Visoiu Mistrih break; 695874ae6faSFrancis Visoiu Mistrih } 696874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpUndefined: 697874ae6faSFrancis Visoiu Mistrih OS << "undefined "; 698874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 699874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 700874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 701874ae6faSFrancis Visoiu Mistrih break; 702874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpRegister: 703874ae6faSFrancis Visoiu Mistrih OS << "register "; 704874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 705874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 706874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister(), OS, TRI); 707874ae6faSFrancis Visoiu Mistrih OS << ", "; 708874ae6faSFrancis Visoiu Mistrih printCFIRegister(CFI.getRegister2(), OS, TRI); 709874ae6faSFrancis Visoiu Mistrih break; 710874ae6faSFrancis Visoiu Mistrih case MCCFIInstruction::OpWindowSave: 711874ae6faSFrancis Visoiu Mistrih OS << "window_save "; 712874ae6faSFrancis Visoiu Mistrih if (MCSymbol *Label = CFI.getLabel()) 713874ae6faSFrancis Visoiu Mistrih MachineOperand::printSymbol(OS, *Label); 714874ae6faSFrancis Visoiu Mistrih break; 715f57d7d82SLuke Cheeseman case MCCFIInstruction::OpNegateRAState: 716f57d7d82SLuke Cheeseman OS << "negate_ra_sign_state "; 717f57d7d82SLuke Cheeseman if (MCSymbol *Label = CFI.getLabel()) 718f57d7d82SLuke Cheeseman MachineOperand::printSymbol(OS, *Label); 719f57d7d82SLuke Cheeseman break; 720874ae6faSFrancis Visoiu Mistrih default: 721874ae6faSFrancis Visoiu Mistrih // TODO: Print the other CFI Operations. 722874ae6faSFrancis Visoiu Mistrih OS << "<unserializable cfi directive>"; 723874ae6faSFrancis Visoiu Mistrih break; 724874ae6faSFrancis Visoiu Mistrih } 725874ae6faSFrancis Visoiu Mistrih } 726874ae6faSFrancis Visoiu Mistrih 727aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI, 728aa739695SFrancis Visoiu Mistrih const TargetIntrinsicInfo *IntrinsicInfo) const { 729f487edaeSRoman Tereshin print(OS, LLT{}, TRI, IntrinsicInfo); 730f487edaeSRoman Tereshin } 731f487edaeSRoman Tereshin 732f487edaeSRoman Tereshin void MachineOperand::print(raw_ostream &OS, LLT TypeToPrint, 733f487edaeSRoman Tereshin const TargetRegisterInfo *TRI, 734f487edaeSRoman Tereshin const TargetIntrinsicInfo *IntrinsicInfo) const { 735a8a83d15SFrancis Visoiu Mistrih tryToGetTargetInfo(*this, TRI, IntrinsicInfo); 736aa739695SFrancis Visoiu Mistrih ModuleSlotTracker DummyMST(nullptr); 737f487edaeSRoman Tereshin print(OS, DummyMST, TypeToPrint, /*PrintDef=*/false, /*IsStandalone=*/true, 738a8a83d15SFrancis Visoiu Mistrih /*ShouldPrintRegisterTies=*/true, 739a8a83d15SFrancis Visoiu Mistrih /*TiedOperandIdx=*/0, TRI, IntrinsicInfo); 740aa739695SFrancis Visoiu Mistrih } 741aa739695SFrancis Visoiu Mistrih 742aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, 743eb3f76fcSFrancis Visoiu Mistrih LLT TypeToPrint, bool PrintDef, bool IsStandalone, 744a8a83d15SFrancis Visoiu Mistrih bool ShouldPrintRegisterTies, 745a8a83d15SFrancis Visoiu Mistrih unsigned TiedOperandIdx, 746aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI, 747aa739695SFrancis Visoiu Mistrih const TargetIntrinsicInfo *IntrinsicInfo) const { 7485df3bbf3SFrancis Visoiu Mistrih printTargetFlags(OS, *this); 749aa739695SFrancis Visoiu Mistrih switch (getType()) { 750a8a83d15SFrancis Visoiu Mistrih case MachineOperand::MO_Register: { 7510c476111SDaniel Sanders Register Reg = getReg(); 752aa739695SFrancis Visoiu Mistrih if (isImplicit()) 753a8a83d15SFrancis Visoiu Mistrih OS << (isDef() ? "implicit-def " : "implicit "); 754a8a83d15SFrancis Visoiu Mistrih else if (PrintDef && isDef()) 755a8a83d15SFrancis Visoiu Mistrih // Print the 'def' flag only when the operand is defined after '='. 756aa739695SFrancis Visoiu Mistrih OS << "def "; 757a8a83d15SFrancis Visoiu Mistrih if (isInternalRead()) 758aa739695SFrancis Visoiu Mistrih OS << "internal "; 759a8a83d15SFrancis Visoiu Mistrih if (isDead()) 760a8a83d15SFrancis Visoiu Mistrih OS << "dead "; 761a8a83d15SFrancis Visoiu Mistrih if (isKill()) 762a8a83d15SFrancis Visoiu Mistrih OS << "killed "; 763a8a83d15SFrancis Visoiu Mistrih if (isUndef()) 764a8a83d15SFrancis Visoiu Mistrih OS << "undef "; 765a8a83d15SFrancis Visoiu Mistrih if (isEarlyClobber()) 766a8a83d15SFrancis Visoiu Mistrih OS << "early-clobber "; 7672bea69bfSDaniel Sanders if (Register::isPhysicalRegister(getReg()) && isRenamable()) 76860c43102SGeoff Berry OS << "renamable "; 769a8340389SMatthias Braun // isDebug() is exactly true for register operands of a DBG_VALUE. So we 770a8340389SMatthias Braun // simply infer it when parsing and do not need to print it. 771399b46c9SPuyan Lotfi 772399b46c9SPuyan Lotfi const MachineRegisterInfo *MRI = nullptr; 7732bea69bfSDaniel Sanders if (Register::isVirtualRegister(Reg)) { 774399b46c9SPuyan Lotfi if (const MachineFunction *MF = getMFIfAvailable(*this)) { 775399b46c9SPuyan Lotfi MRI = &MF->getRegInfo(); 776399b46c9SPuyan Lotfi } 777399b46c9SPuyan Lotfi } 778399b46c9SPuyan Lotfi 779399b46c9SPuyan Lotfi OS << printReg(Reg, TRI, 0, MRI); 780a8a83d15SFrancis Visoiu Mistrih // Print the sub register. 781a8a83d15SFrancis Visoiu Mistrih if (unsigned SubReg = getSubReg()) { 782a8a83d15SFrancis Visoiu Mistrih if (TRI) 783a8a83d15SFrancis Visoiu Mistrih OS << '.' << TRI->getSubRegIndexName(SubReg); 784a8a83d15SFrancis Visoiu Mistrih else 785a8a83d15SFrancis Visoiu Mistrih OS << ".subreg" << SubReg; 786aa739695SFrancis Visoiu Mistrih } 787a8a83d15SFrancis Visoiu Mistrih // Print the register class / bank. 7882bea69bfSDaniel Sanders if (Register::isVirtualRegister(Reg)) { 789567611efSFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) { 790a8a83d15SFrancis Visoiu Mistrih const MachineRegisterInfo &MRI = MF->getRegInfo(); 791eb3f76fcSFrancis Visoiu Mistrih if (IsStandalone || !PrintDef || MRI.def_empty(Reg)) { 792a8a83d15SFrancis Visoiu Mistrih OS << ':'; 793a8a83d15SFrancis Visoiu Mistrih OS << printRegClassOrBank(Reg, MRI, TRI); 794aa739695SFrancis Visoiu Mistrih } 795aa739695SFrancis Visoiu Mistrih } 796a8a83d15SFrancis Visoiu Mistrih } 797a8a83d15SFrancis Visoiu Mistrih // Print ties. 798a8a83d15SFrancis Visoiu Mistrih if (ShouldPrintRegisterTies && isTied() && !isDef()) 799a8a83d15SFrancis Visoiu Mistrih OS << "(tied-def " << TiedOperandIdx << ")"; 800a8a83d15SFrancis Visoiu Mistrih // Print types. 801a8a83d15SFrancis Visoiu Mistrih if (TypeToPrint.isValid()) 802a8a83d15SFrancis Visoiu Mistrih OS << '(' << TypeToPrint << ')'; 803aa739695SFrancis Visoiu Mistrih break; 804a8a83d15SFrancis Visoiu Mistrih } 805aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 806aa739695SFrancis Visoiu Mistrih OS << getImm(); 807aa739695SFrancis Visoiu Mistrih break; 808aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 8096c4ca713SFrancis Visoiu Mistrih getCImm()->printAsOperand(OS, /*PrintType=*/true, MST); 810aa739695SFrancis Visoiu Mistrih break; 811aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 8123b265c8fSFrancis Visoiu Mistrih getFPImm()->printAsOperand(OS, /*PrintType=*/true, MST); 813aa739695SFrancis Visoiu Mistrih break; 814aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 81525528d6dSFrancis Visoiu Mistrih OS << printMBBReference(*getMBB()); 816aa739695SFrancis Visoiu Mistrih break; 8170b5bdceaSFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: { 8180b5bdceaSFrancis Visoiu Mistrih int FrameIndex = getIndex(); 8190b5bdceaSFrancis Visoiu Mistrih bool IsFixed = false; 820e85b06d6SFrancis Visoiu Mistrih const MachineFrameInfo *MFI = nullptr; 821e85b06d6SFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) 822e85b06d6SFrancis Visoiu Mistrih MFI = &MF->getFrameInfo(); 823e85b06d6SFrancis Visoiu Mistrih printFrameIndex(OS, FrameIndex, IsFixed, MFI); 824aa739695SFrancis Visoiu Mistrih break; 8250b5bdceaSFrancis Visoiu Mistrih } 826aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 82726ae8a65SFrancis Visoiu Mistrih OS << "%const." << getIndex(); 82881226602SFrancis Visoiu Mistrih printOperandOffset(OS, getOffset()); 829aa739695SFrancis Visoiu Mistrih break; 830b3a0d513SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: { 831b3a0d513SFrancis Visoiu Mistrih OS << "target-index("; 832b3a0d513SFrancis Visoiu Mistrih const char *Name = "<unknown>"; 833b3a0d513SFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) 834b3a0d513SFrancis Visoiu Mistrih if (const auto *TargetIndexName = getTargetIndexName(*MF, getIndex())) 835b3a0d513SFrancis Visoiu Mistrih Name = TargetIndexName; 836b3a0d513SFrancis Visoiu Mistrih OS << Name << ')'; 83781226602SFrancis Visoiu Mistrih printOperandOffset(OS, getOffset()); 838aa739695SFrancis Visoiu Mistrih break; 839b3a0d513SFrancis Visoiu Mistrih } 840aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 841b41dbbe3SFrancis Visoiu Mistrih OS << printJumpTableEntryReference(getIndex()); 842aa739695SFrancis Visoiu Mistrih break; 843aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 844aa739695SFrancis Visoiu Mistrih getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST); 84581226602SFrancis Visoiu Mistrih printOperandOffset(OS, getOffset()); 846aa739695SFrancis Visoiu Mistrih break; 847e76c5fcdSFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: { 848e76c5fcdSFrancis Visoiu Mistrih StringRef Name = getSymbolName(); 849fe6c9cbbSPuyan Lotfi OS << '&'; 850e76c5fcdSFrancis Visoiu Mistrih if (Name.empty()) { 851e76c5fcdSFrancis Visoiu Mistrih OS << "\"\""; 852e76c5fcdSFrancis Visoiu Mistrih } else { 853e76c5fcdSFrancis Visoiu Mistrih printLLVMNameWithoutPrefix(OS, Name); 854e76c5fcdSFrancis Visoiu Mistrih } 85581226602SFrancis Visoiu Mistrih printOperandOffset(OS, getOffset()); 856aa739695SFrancis Visoiu Mistrih break; 857e76c5fcdSFrancis Visoiu Mistrih } 858f81727d1SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: { 859f81727d1SFrancis Visoiu Mistrih OS << "blockaddress("; 860f81727d1SFrancis Visoiu Mistrih getBlockAddress()->getFunction()->printAsOperand(OS, /*PrintType=*/false, 861f81727d1SFrancis Visoiu Mistrih MST); 862f81727d1SFrancis Visoiu Mistrih OS << ", "; 863f81727d1SFrancis Visoiu Mistrih printIRBlockReference(OS, *getBlockAddress()->getBasicBlock(), MST); 864f81727d1SFrancis Visoiu Mistrih OS << ')'; 865f81727d1SFrancis Visoiu Mistrih MachineOperand::printOperandOffset(OS, getOffset()); 866aa739695SFrancis Visoiu Mistrih break; 867f81727d1SFrancis Visoiu Mistrih } 868aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: { 869a8a83d15SFrancis Visoiu Mistrih OS << "<regmask"; 870a8a83d15SFrancis Visoiu Mistrih if (TRI) { 871aa739695SFrancis Visoiu Mistrih unsigned NumRegsInMask = 0; 872aa739695SFrancis Visoiu Mistrih unsigned NumRegsEmitted = 0; 873aa739695SFrancis Visoiu Mistrih for (unsigned i = 0; i < TRI->getNumRegs(); ++i) { 874aa739695SFrancis Visoiu Mistrih unsigned MaskWord = i / 32; 875aa739695SFrancis Visoiu Mistrih unsigned MaskBit = i % 32; 876aa739695SFrancis Visoiu Mistrih if (getRegMask()[MaskWord] & (1 << MaskBit)) { 877aa739695SFrancis Visoiu Mistrih if (PrintRegMaskNumRegs < 0 || 878aa739695SFrancis Visoiu Mistrih NumRegsEmitted <= static_cast<unsigned>(PrintRegMaskNumRegs)) { 879aa739695SFrancis Visoiu Mistrih OS << " " << printReg(i, TRI); 880aa739695SFrancis Visoiu Mistrih NumRegsEmitted++; 881aa739695SFrancis Visoiu Mistrih } 882aa739695SFrancis Visoiu Mistrih NumRegsInMask++; 883aa739695SFrancis Visoiu Mistrih } 884aa739695SFrancis Visoiu Mistrih } 885aa739695SFrancis Visoiu Mistrih if (NumRegsEmitted != NumRegsInMask) 886aa739695SFrancis Visoiu Mistrih OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more..."; 887a8a83d15SFrancis Visoiu Mistrih } else { 888a8a83d15SFrancis Visoiu Mistrih OS << " ..."; 889a8a83d15SFrancis Visoiu Mistrih } 890aa739695SFrancis Visoiu Mistrih OS << ">"; 891aa739695SFrancis Visoiu Mistrih break; 892aa739695SFrancis Visoiu Mistrih } 893bdaf8bfaSFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: { 894bdaf8bfaSFrancis Visoiu Mistrih const uint32_t *RegMask = getRegLiveOut(); 895bdaf8bfaSFrancis Visoiu Mistrih OS << "liveout("; 896bdaf8bfaSFrancis Visoiu Mistrih if (!TRI) { 897bdaf8bfaSFrancis Visoiu Mistrih OS << "<unknown>"; 898bdaf8bfaSFrancis Visoiu Mistrih } else { 899bdaf8bfaSFrancis Visoiu Mistrih bool IsCommaNeeded = false; 900bdaf8bfaSFrancis Visoiu Mistrih for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) { 901bdaf8bfaSFrancis Visoiu Mistrih if (RegMask[Reg / 32] & (1U << (Reg % 32))) { 902bdaf8bfaSFrancis Visoiu Mistrih if (IsCommaNeeded) 903bdaf8bfaSFrancis Visoiu Mistrih OS << ", "; 904bdaf8bfaSFrancis Visoiu Mistrih OS << printReg(Reg, TRI); 905bdaf8bfaSFrancis Visoiu Mistrih IsCommaNeeded = true; 906bdaf8bfaSFrancis Visoiu Mistrih } 907bdaf8bfaSFrancis Visoiu Mistrih } 908bdaf8bfaSFrancis Visoiu Mistrih } 909bdaf8bfaSFrancis Visoiu Mistrih OS << ")"; 910aa739695SFrancis Visoiu Mistrih break; 911bdaf8bfaSFrancis Visoiu Mistrih } 912aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 913aa739695SFrancis Visoiu Mistrih getMetadata()->printAsOperand(OS, MST); 914aa739695SFrancis Visoiu Mistrih break; 915aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 9165de20e03SFrancis Visoiu Mistrih printSymbol(OS, *getMCSymbol()); 917aa739695SFrancis Visoiu Mistrih break; 918874ae6faSFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: { 919874ae6faSFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) 920874ae6faSFrancis Visoiu Mistrih printCFI(OS, MF->getFrameInstructions()[getCFIIndex()], TRI); 921874ae6faSFrancis Visoiu Mistrih else 922874ae6faSFrancis Visoiu Mistrih OS << "<cfi directive>"; 923aa739695SFrancis Visoiu Mistrih break; 924874ae6faSFrancis Visoiu Mistrih } 925aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: { 926aa739695SFrancis Visoiu Mistrih Intrinsic::ID ID = getIntrinsicID(); 927aa739695SFrancis Visoiu Mistrih if (ID < Intrinsic::num_intrinsics) 928bbd610aeSFrancis Visoiu Mistrih OS << "intrinsic(@" << Intrinsic::getName(ID, None) << ')'; 929aa739695SFrancis Visoiu Mistrih else if (IntrinsicInfo) 930bbd610aeSFrancis Visoiu Mistrih OS << "intrinsic(@" << IntrinsicInfo->getName(ID) << ')'; 931aa739695SFrancis Visoiu Mistrih else 932bbd610aeSFrancis Visoiu Mistrih OS << "intrinsic(" << ID << ')'; 933aa739695SFrancis Visoiu Mistrih break; 934aa739695SFrancis Visoiu Mistrih } 935aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: { 936aa739695SFrancis Visoiu Mistrih auto Pred = static_cast<CmpInst::Predicate>(getPredicate()); 937cb2683d4SFrancis Visoiu Mistrih OS << (CmpInst::isIntPredicate(Pred) ? "int" : "float") << "pred(" 938cb2683d4SFrancis Visoiu Mistrih << CmpInst::getPredicateName(Pred) << ')'; 939aa739695SFrancis Visoiu Mistrih break; 940aa739695SFrancis Visoiu Mistrih } 9415af9cf04SMatt Arsenault case MachineOperand::MO_ShuffleMask: 9425af9cf04SMatt Arsenault OS << "shufflemask("; 9435af9cf04SMatt Arsenault const Constant* C = getShuffleMask(); 9445af9cf04SMatt Arsenault const int NumElts = C->getType()->getVectorNumElements(); 9455af9cf04SMatt Arsenault 9465af9cf04SMatt Arsenault StringRef Separator; 9475af9cf04SMatt Arsenault for (int I = 0; I != NumElts; ++I) { 9485af9cf04SMatt Arsenault OS << Separator; 9495af9cf04SMatt Arsenault C->getAggregateElement(I)->printAsOperand(OS, false, MST); 9505af9cf04SMatt Arsenault Separator = ", "; 9515af9cf04SMatt Arsenault } 9525af9cf04SMatt Arsenault 9535af9cf04SMatt Arsenault OS << ')'; 9545af9cf04SMatt Arsenault break; 955aa739695SFrancis Visoiu Mistrih } 956aa739695SFrancis Visoiu Mistrih } 957aa739695SFrancis Visoiu Mistrih 958aa739695SFrancis Visoiu Mistrih #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 959aa739695SFrancis Visoiu Mistrih LLVM_DUMP_METHOD void MachineOperand::dump() const { dbgs() << *this << '\n'; } 960aa739695SFrancis Visoiu Mistrih #endif 961aa739695SFrancis Visoiu Mistrih 962aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 963aa739695SFrancis Visoiu Mistrih // MachineMemOperand Implementation 964aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 965aa739695SFrancis Visoiu Mistrih 966aa739695SFrancis Visoiu Mistrih /// getAddrSpace - Return the LLVM IR address space number that this pointer 967aa739695SFrancis Visoiu Mistrih /// points into. 96849477040SYaxun Liu unsigned MachinePointerInfo::getAddrSpace() const { return AddrSpace; } 969aa739695SFrancis Visoiu Mistrih 970aa739695SFrancis Visoiu Mistrih /// isDereferenceable - Return true if V is always dereferenceable for 971aa739695SFrancis Visoiu Mistrih /// Offset + Size byte. 972aa739695SFrancis Visoiu Mistrih bool MachinePointerInfo::isDereferenceable(unsigned Size, LLVMContext &C, 973aa739695SFrancis Visoiu Mistrih const DataLayout &DL) const { 974aa739695SFrancis Visoiu Mistrih if (!V.is<const Value *>()) 975aa739695SFrancis Visoiu Mistrih return false; 976aa739695SFrancis Visoiu Mistrih 977aa739695SFrancis Visoiu Mistrih const Value *BasePtr = V.get<const Value *>(); 978aa739695SFrancis Visoiu Mistrih if (BasePtr == nullptr) 979aa739695SFrancis Visoiu Mistrih return false; 980aa739695SFrancis Visoiu Mistrih 981aa739695SFrancis Visoiu Mistrih return isDereferenceableAndAlignedPointer( 982*301b4128SGuillaume Chatelet BasePtr, Align::None(), APInt(DL.getPointerSizeInBits(), Offset + Size), 983*301b4128SGuillaume Chatelet DL); 984aa739695SFrancis Visoiu Mistrih } 985aa739695SFrancis Visoiu Mistrih 986aa739695SFrancis Visoiu Mistrih /// getConstantPool - Return a MachinePointerInfo record that refers to the 987aa739695SFrancis Visoiu Mistrih /// constant pool. 988aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) { 989aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getConstantPool()); 990aa739695SFrancis Visoiu Mistrih } 991aa739695SFrancis Visoiu Mistrih 992aa739695SFrancis Visoiu Mistrih /// getFixedStack - Return a MachinePointerInfo record that refers to the 993aa739695SFrancis Visoiu Mistrih /// the specified FrameIndex. 994aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF, 995aa739695SFrancis Visoiu Mistrih int FI, int64_t Offset) { 996aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset); 997aa739695SFrancis Visoiu Mistrih } 998aa739695SFrancis Visoiu Mistrih 999aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) { 1000aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getJumpTable()); 1001aa739695SFrancis Visoiu Mistrih } 1002aa739695SFrancis Visoiu Mistrih 1003aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) { 1004aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getGOT()); 1005aa739695SFrancis Visoiu Mistrih } 1006aa739695SFrancis Visoiu Mistrih 1007aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF, 1008aa739695SFrancis Visoiu Mistrih int64_t Offset, uint8_t ID) { 1009aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getStack(), Offset, ID); 1010aa739695SFrancis Visoiu Mistrih } 1011aa739695SFrancis Visoiu Mistrih 101249477040SYaxun Liu MachinePointerInfo MachinePointerInfo::getUnknownStack(MachineFunction &MF) { 101349477040SYaxun Liu return MachinePointerInfo(MF.getDataLayout().getAllocaAddrSpace()); 101449477040SYaxun Liu } 101549477040SYaxun Liu 1016aa739695SFrancis Visoiu Mistrih MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f, 1017c01efe69SDaniel Sanders uint64_t s, uint64_t a, 1018aa739695SFrancis Visoiu Mistrih const AAMDNodes &AAInfo, 1019aa739695SFrancis Visoiu Mistrih const MDNode *Ranges, SyncScope::ID SSID, 1020aa739695SFrancis Visoiu Mistrih AtomicOrdering Ordering, 1021aa739695SFrancis Visoiu Mistrih AtomicOrdering FailureOrdering) 1022aa739695SFrancis Visoiu Mistrih : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1), 1023aa739695SFrancis Visoiu Mistrih AAInfo(AAInfo), Ranges(Ranges) { 1024aa739695SFrancis Visoiu Mistrih assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue *>() || 1025aa739695SFrancis Visoiu Mistrih isa<PointerType>(PtrInfo.V.get<const Value *>()->getType())) && 1026aa739695SFrancis Visoiu Mistrih "invalid pointer value"); 10272a64598eSMatt Arsenault assert(getBaseAlignment() == a && a != 0 && "Alignment is not a power of 2!"); 1028aa739695SFrancis Visoiu Mistrih assert((isLoad() || isStore()) && "Not a load/store!"); 1029aa739695SFrancis Visoiu Mistrih 1030aa739695SFrancis Visoiu Mistrih AtomicInfo.SSID = static_cast<unsigned>(SSID); 1031aa739695SFrancis Visoiu Mistrih assert(getSyncScopeID() == SSID && "Value truncated"); 1032aa739695SFrancis Visoiu Mistrih AtomicInfo.Ordering = static_cast<unsigned>(Ordering); 1033aa739695SFrancis Visoiu Mistrih assert(getOrdering() == Ordering && "Value truncated"); 1034aa739695SFrancis Visoiu Mistrih AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering); 1035aa739695SFrancis Visoiu Mistrih assert(getFailureOrdering() == FailureOrdering && "Value truncated"); 1036aa739695SFrancis Visoiu Mistrih } 1037aa739695SFrancis Visoiu Mistrih 1038aa739695SFrancis Visoiu Mistrih /// Profile - Gather unique data for the object. 1039aa739695SFrancis Visoiu Mistrih /// 1040aa739695SFrancis Visoiu Mistrih void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { 1041aa739695SFrancis Visoiu Mistrih ID.AddInteger(getOffset()); 1042aa739695SFrancis Visoiu Mistrih ID.AddInteger(Size); 1043aa739695SFrancis Visoiu Mistrih ID.AddPointer(getOpaqueValue()); 1044aa739695SFrancis Visoiu Mistrih ID.AddInteger(getFlags()); 1045aa739695SFrancis Visoiu Mistrih ID.AddInteger(getBaseAlignment()); 1046aa739695SFrancis Visoiu Mistrih } 1047aa739695SFrancis Visoiu Mistrih 1048aa739695SFrancis Visoiu Mistrih void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { 1049aa739695SFrancis Visoiu Mistrih // The Value and Offset may differ due to CSE. But the flags and size 1050aa739695SFrancis Visoiu Mistrih // should be the same. 1051aa739695SFrancis Visoiu Mistrih assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); 1052aa739695SFrancis Visoiu Mistrih assert(MMO->getSize() == getSize() && "Size mismatch!"); 1053aa739695SFrancis Visoiu Mistrih 1054aa739695SFrancis Visoiu Mistrih if (MMO->getBaseAlignment() >= getBaseAlignment()) { 1055aa739695SFrancis Visoiu Mistrih // Update the alignment value. 1056aa739695SFrancis Visoiu Mistrih BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1; 1057aa739695SFrancis Visoiu Mistrih // Also update the base and offset, because the new alignment may 1058aa739695SFrancis Visoiu Mistrih // not be applicable with the old ones. 1059aa739695SFrancis Visoiu Mistrih PtrInfo = MMO->PtrInfo; 1060aa739695SFrancis Visoiu Mistrih } 1061aa739695SFrancis Visoiu Mistrih } 1062aa739695SFrancis Visoiu Mistrih 1063aa739695SFrancis Visoiu Mistrih /// getAlignment - Return the minimum known alignment in bytes of the 1064aa739695SFrancis Visoiu Mistrih /// actual memory reference. 1065aa739695SFrancis Visoiu Mistrih uint64_t MachineMemOperand::getAlignment() const { 1066aa739695SFrancis Visoiu Mistrih return MinAlign(getBaseAlignment(), getOffset()); 1067aa739695SFrancis Visoiu Mistrih } 1068aa739695SFrancis Visoiu Mistrih 1069e85b06d6SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, 1070e85b06d6SFrancis Visoiu Mistrih SmallVectorImpl<StringRef> &SSNs, 1071e85b06d6SFrancis Visoiu Mistrih const LLVMContext &Context, 1072e85b06d6SFrancis Visoiu Mistrih const MachineFrameInfo *MFI, 1073e85b06d6SFrancis Visoiu Mistrih const TargetInstrInfo *TII) const { 1074e85b06d6SFrancis Visoiu Mistrih OS << '('; 1075aa739695SFrancis Visoiu Mistrih if (isVolatile()) 1076e85b06d6SFrancis Visoiu Mistrih OS << "volatile "; 1077e85b06d6SFrancis Visoiu Mistrih if (isNonTemporal()) 1078e85b06d6SFrancis Visoiu Mistrih OS << "non-temporal "; 1079e85b06d6SFrancis Visoiu Mistrih if (isDereferenceable()) 1080e85b06d6SFrancis Visoiu Mistrih OS << "dereferenceable "; 1081e85b06d6SFrancis Visoiu Mistrih if (isInvariant()) 1082e85b06d6SFrancis Visoiu Mistrih OS << "invariant "; 1083e85b06d6SFrancis Visoiu Mistrih if (getFlags() & MachineMemOperand::MOTargetFlag1) 1084e85b06d6SFrancis Visoiu Mistrih OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag1) 1085e85b06d6SFrancis Visoiu Mistrih << "\" "; 1086e85b06d6SFrancis Visoiu Mistrih if (getFlags() & MachineMemOperand::MOTargetFlag2) 1087e85b06d6SFrancis Visoiu Mistrih OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag2) 1088e85b06d6SFrancis Visoiu Mistrih << "\" "; 1089e85b06d6SFrancis Visoiu Mistrih if (getFlags() & MachineMemOperand::MOTargetFlag3) 1090e85b06d6SFrancis Visoiu Mistrih OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag3) 1091e85b06d6SFrancis Visoiu Mistrih << "\" "; 1092aa739695SFrancis Visoiu Mistrih 1093e85b06d6SFrancis Visoiu Mistrih assert((isLoad() || isStore()) && 1094e85b06d6SFrancis Visoiu Mistrih "machine memory operand must be a load or store (or both)"); 1095aa739695SFrancis Visoiu Mistrih if (isLoad()) 1096e85b06d6SFrancis Visoiu Mistrih OS << "load "; 1097aa739695SFrancis Visoiu Mistrih if (isStore()) 1098e85b06d6SFrancis Visoiu Mistrih OS << "store "; 1099e85b06d6SFrancis Visoiu Mistrih 1100e85b06d6SFrancis Visoiu Mistrih printSyncScope(OS, Context, getSyncScopeID(), SSNs); 1101e85b06d6SFrancis Visoiu Mistrih 1102e85b06d6SFrancis Visoiu Mistrih if (getOrdering() != AtomicOrdering::NotAtomic) 1103e85b06d6SFrancis Visoiu Mistrih OS << toIRString(getOrdering()) << ' '; 1104e85b06d6SFrancis Visoiu Mistrih if (getFailureOrdering() != AtomicOrdering::NotAtomic) 1105e85b06d6SFrancis Visoiu Mistrih OS << toIRString(getFailureOrdering()) << ' '; 1106e85b06d6SFrancis Visoiu Mistrih 1107cc3f6302SKrzysztof Parzyszek if (getSize() == MemoryLocation::UnknownSize) 1108cc3f6302SKrzysztof Parzyszek OS << "unknown-size"; 1109cc3f6302SKrzysztof Parzyszek else 1110aa739695SFrancis Visoiu Mistrih OS << getSize(); 1111cc3f6302SKrzysztof Parzyszek 1112e85b06d6SFrancis Visoiu Mistrih if (const Value *Val = getValue()) { 1113e85b06d6SFrancis Visoiu Mistrih OS << ((isLoad() && isStore()) ? " on " : isLoad() ? " from " : " into "); 1114e85b06d6SFrancis Visoiu Mistrih printIRValueReference(OS, *Val, MST); 1115e85b06d6SFrancis Visoiu Mistrih } else if (const PseudoSourceValue *PVal = getPseudoValue()) { 1116e85b06d6SFrancis Visoiu Mistrih OS << ((isLoad() && isStore()) ? " on " : isLoad() ? " from " : " into "); 1117e85b06d6SFrancis Visoiu Mistrih assert(PVal && "Expected a pseudo source value"); 1118e85b06d6SFrancis Visoiu Mistrih switch (PVal->kind()) { 1119e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::Stack: 1120e85b06d6SFrancis Visoiu Mistrih OS << "stack"; 1121e85b06d6SFrancis Visoiu Mistrih break; 1122e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::GOT: 1123e85b06d6SFrancis Visoiu Mistrih OS << "got"; 1124e85b06d6SFrancis Visoiu Mistrih break; 1125e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::JumpTable: 1126e85b06d6SFrancis Visoiu Mistrih OS << "jump-table"; 1127e85b06d6SFrancis Visoiu Mistrih break; 1128e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::ConstantPool: 1129e85b06d6SFrancis Visoiu Mistrih OS << "constant-pool"; 1130e85b06d6SFrancis Visoiu Mistrih break; 1131e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::FixedStack: { 1132e85b06d6SFrancis Visoiu Mistrih int FrameIndex = cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex(); 1133e85b06d6SFrancis Visoiu Mistrih bool IsFixed = true; 1134e85b06d6SFrancis Visoiu Mistrih printFrameIndex(OS, FrameIndex, IsFixed, MFI); 1135e85b06d6SFrancis Visoiu Mistrih break; 1136aa739695SFrancis Visoiu Mistrih } 1137e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::GlobalValueCallEntry: 1138e85b06d6SFrancis Visoiu Mistrih OS << "call-entry "; 1139e85b06d6SFrancis Visoiu Mistrih cast<GlobalValuePseudoSourceValue>(PVal)->getValue()->printAsOperand( 1140e85b06d6SFrancis Visoiu Mistrih OS, /*PrintType=*/false, MST); 1141e85b06d6SFrancis Visoiu Mistrih break; 1142e85b06d6SFrancis Visoiu Mistrih case PseudoSourceValue::ExternalSymbolCallEntry: 1143e85b06d6SFrancis Visoiu Mistrih OS << "call-entry &"; 1144e85b06d6SFrancis Visoiu Mistrih printLLVMNameWithoutPrefix( 1145e85b06d6SFrancis Visoiu Mistrih OS, cast<ExternalSymbolPseudoSourceValue>(PVal)->getSymbol()); 1146e85b06d6SFrancis Visoiu Mistrih break; 11473062e87aSMatt Arsenault default: 11484db09604STim Renouf // FIXME: This is not necessarily the correct MIR serialization format for 11494db09604STim Renouf // a custom pseudo source value, but at least it allows 11504db09604STim Renouf // -print-machineinstrs to work on a target with custom pseudo source 11514db09604STim Renouf // values. 11524db09604STim Renouf OS << "custom "; 11534db09604STim Renouf PVal->printCustom(OS); 1154e85b06d6SFrancis Visoiu Mistrih break; 1155aa739695SFrancis Visoiu Mistrih } 1156aa739695SFrancis Visoiu Mistrih } 1157e85b06d6SFrancis Visoiu Mistrih MachineOperand::printOperandOffset(OS, getOffset()); 1158e85b06d6SFrancis Visoiu Mistrih if (getBaseAlignment() != getSize()) 1159e85b06d6SFrancis Visoiu Mistrih OS << ", align " << getBaseAlignment(); 1160e85b06d6SFrancis Visoiu Mistrih auto AAInfo = getAAInfo(); 1161e85b06d6SFrancis Visoiu Mistrih if (AAInfo.TBAA) { 1162e85b06d6SFrancis Visoiu Mistrih OS << ", !tbaa "; 1163e85b06d6SFrancis Visoiu Mistrih AAInfo.TBAA->printAsOperand(OS, MST); 1164aa739695SFrancis Visoiu Mistrih } 1165e85b06d6SFrancis Visoiu Mistrih if (AAInfo.Scope) { 1166e85b06d6SFrancis Visoiu Mistrih OS << ", !alias.scope "; 1167e85b06d6SFrancis Visoiu Mistrih AAInfo.Scope->printAsOperand(OS, MST); 1168aa739695SFrancis Visoiu Mistrih } 1169e85b06d6SFrancis Visoiu Mistrih if (AAInfo.NoAlias) { 1170e85b06d6SFrancis Visoiu Mistrih OS << ", !noalias "; 1171e85b06d6SFrancis Visoiu Mistrih AAInfo.NoAlias->printAsOperand(OS, MST); 1172aa739695SFrancis Visoiu Mistrih } 1173e85b06d6SFrancis Visoiu Mistrih if (getRanges()) { 1174e85b06d6SFrancis Visoiu Mistrih OS << ", !range "; 1175e85b06d6SFrancis Visoiu Mistrih getRanges()->printAsOperand(OS, MST); 1176e85b06d6SFrancis Visoiu Mistrih } 1177e85b06d6SFrancis Visoiu Mistrih // FIXME: Implement addrspace printing/parsing in MIR. 1178e85b06d6SFrancis Visoiu Mistrih // For now, print this even though parsing it is not available in MIR. 1179e85b06d6SFrancis Visoiu Mistrih if (unsigned AS = getAddrSpace()) 1180e85b06d6SFrancis Visoiu Mistrih OS << ", addrspace " << AS; 1181aa739695SFrancis Visoiu Mistrih 1182aa739695SFrancis Visoiu Mistrih OS << ')'; 1183aa739695SFrancis Visoiu Mistrih } 1184