1aa739695SFrancis Visoiu Mistrih //===- lib/CodeGen/MachineOperand.cpp -------------------------------------===// 2aa739695SFrancis Visoiu Mistrih // 3aa739695SFrancis Visoiu Mistrih // The LLVM Compiler Infrastructure 4aa739695SFrancis Visoiu Mistrih // 5aa739695SFrancis Visoiu Mistrih // This file is distributed under the University of Illinois Open Source 6aa739695SFrancis Visoiu Mistrih // License. See LICENSE.TXT for details. 7aa739695SFrancis Visoiu Mistrih // 8aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 9aa739695SFrancis Visoiu Mistrih // 103aa8eaa9SFrancis Visoiu Mistrih /// \file Methods common to all machine operands. 11aa739695SFrancis Visoiu Mistrih // 12aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 13aa739695SFrancis Visoiu Mistrih 14aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineOperand.h" 15aa739695SFrancis Visoiu Mistrih #include "llvm/Analysis/Loads.h" 16aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MIRPrinter.h" 17aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineRegisterInfo.h" 18aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetRegisterInfo.h" 19aa739695SFrancis Visoiu Mistrih #include "llvm/IR/Constants.h" 20aa739695SFrancis Visoiu Mistrih #include "llvm/IR/ModuleSlotTracker.h" 21a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetIntrinsicInfo.h" 22a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetMachine.h" 23aa739695SFrancis Visoiu Mistrih 24aa739695SFrancis Visoiu Mistrih using namespace llvm; 25aa739695SFrancis Visoiu Mistrih 26aa739695SFrancis Visoiu Mistrih static cl::opt<int> 27aa739695SFrancis Visoiu Mistrih PrintRegMaskNumRegs("print-regmask-num-regs", 28aa739695SFrancis Visoiu Mistrih cl::desc("Number of registers to limit to when " 29aa739695SFrancis Visoiu Mistrih "printing regmask operands in IR dumps. " 30aa739695SFrancis Visoiu Mistrih "unlimited = -1"), 31aa739695SFrancis Visoiu Mistrih cl::init(32), cl::Hidden); 32aa739695SFrancis Visoiu Mistrih 3395a05915SFrancis Visoiu Mistrih static const MachineFunction *getMFIfAvailable(const MachineOperand &MO) { 3495a05915SFrancis Visoiu Mistrih if (const MachineInstr *MI = MO.getParent()) 3595a05915SFrancis Visoiu Mistrih if (const MachineBasicBlock *MBB = MI->getParent()) 3695a05915SFrancis Visoiu Mistrih if (const MachineFunction *MF = MBB->getParent()) 3795a05915SFrancis Visoiu Mistrih return MF; 3895a05915SFrancis Visoiu Mistrih return nullptr; 3995a05915SFrancis Visoiu Mistrih } 4095a05915SFrancis Visoiu Mistrih static MachineFunction *getMFIfAvailable(MachineOperand &MO) { 4195a05915SFrancis Visoiu Mistrih return const_cast<MachineFunction *>( 4295a05915SFrancis Visoiu Mistrih getMFIfAvailable(const_cast<const MachineOperand &>(MO))); 4395a05915SFrancis Visoiu Mistrih } 4495a05915SFrancis Visoiu Mistrih 45aa739695SFrancis Visoiu Mistrih void MachineOperand::setReg(unsigned Reg) { 46aa739695SFrancis Visoiu Mistrih if (getReg() == Reg) 47aa739695SFrancis Visoiu Mistrih return; // No change. 48aa739695SFrancis Visoiu Mistrih 49aa739695SFrancis Visoiu Mistrih // Otherwise, we have to change the register. If this operand is embedded 50aa739695SFrancis Visoiu Mistrih // into a machine function, we need to update the old and new register's 51aa739695SFrancis Visoiu Mistrih // use/def lists. 5295a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) { 53aa739695SFrancis Visoiu Mistrih MachineRegisterInfo &MRI = MF->getRegInfo(); 54aa739695SFrancis Visoiu Mistrih MRI.removeRegOperandFromUseList(this); 55aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 56aa739695SFrancis Visoiu Mistrih MRI.addRegOperandToUseList(this); 57aa739695SFrancis Visoiu Mistrih return; 58aa739695SFrancis Visoiu Mistrih } 59aa739695SFrancis Visoiu Mistrih 60aa739695SFrancis Visoiu Mistrih // Otherwise, just change the register, no problem. :) 61aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 62aa739695SFrancis Visoiu Mistrih } 63aa739695SFrancis Visoiu Mistrih 64aa739695SFrancis Visoiu Mistrih void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, 65aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo &TRI) { 66aa739695SFrancis Visoiu Mistrih assert(TargetRegisterInfo::isVirtualRegister(Reg)); 67aa739695SFrancis Visoiu Mistrih if (SubIdx && getSubReg()) 68aa739695SFrancis Visoiu Mistrih SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); 69aa739695SFrancis Visoiu Mistrih setReg(Reg); 70aa739695SFrancis Visoiu Mistrih if (SubIdx) 71aa739695SFrancis Visoiu Mistrih setSubReg(SubIdx); 72aa739695SFrancis Visoiu Mistrih } 73aa739695SFrancis Visoiu Mistrih 74aa739695SFrancis Visoiu Mistrih void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { 75aa739695SFrancis Visoiu Mistrih assert(TargetRegisterInfo::isPhysicalRegister(Reg)); 76aa739695SFrancis Visoiu Mistrih if (getSubReg()) { 77aa739695SFrancis Visoiu Mistrih Reg = TRI.getSubReg(Reg, getSubReg()); 78aa739695SFrancis Visoiu Mistrih // Note that getSubReg() may return 0 if the sub-register doesn't exist. 79aa739695SFrancis Visoiu Mistrih // That won't happen in legal code. 80aa739695SFrancis Visoiu Mistrih setSubReg(0); 81aa739695SFrancis Visoiu Mistrih if (isDef()) 82aa739695SFrancis Visoiu Mistrih setIsUndef(false); 83aa739695SFrancis Visoiu Mistrih } 84aa739695SFrancis Visoiu Mistrih setReg(Reg); 85aa739695SFrancis Visoiu Mistrih } 86aa739695SFrancis Visoiu Mistrih 87aa739695SFrancis Visoiu Mistrih /// Change a def to a use, or a use to a def. 88aa739695SFrancis Visoiu Mistrih void MachineOperand::setIsDef(bool Val) { 89aa739695SFrancis Visoiu Mistrih assert(isReg() && "Wrong MachineOperand accessor"); 90aa739695SFrancis Visoiu Mistrih assert((!Val || !isDebug()) && "Marking a debug operation as def"); 91aa739695SFrancis Visoiu Mistrih if (IsDef == Val) 92aa739695SFrancis Visoiu Mistrih return; 9360c43102SGeoff Berry assert(!IsDeadOrKill && "Changing def/use with dead/kill set not supported"); 94aa739695SFrancis Visoiu Mistrih // MRI may keep uses and defs in different list positions. 9595a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) { 96aa739695SFrancis Visoiu Mistrih MachineRegisterInfo &MRI = MF->getRegInfo(); 97aa739695SFrancis Visoiu Mistrih MRI.removeRegOperandFromUseList(this); 98aa739695SFrancis Visoiu Mistrih IsDef = Val; 99aa739695SFrancis Visoiu Mistrih MRI.addRegOperandToUseList(this); 100aa739695SFrancis Visoiu Mistrih return; 101aa739695SFrancis Visoiu Mistrih } 102aa739695SFrancis Visoiu Mistrih IsDef = Val; 103aa739695SFrancis Visoiu Mistrih } 104aa739695SFrancis Visoiu Mistrih 10560c43102SGeoff Berry bool MachineOperand::isRenamable() const { 10660c43102SGeoff Berry assert(isReg() && "Wrong MachineOperand accessor"); 10760c43102SGeoff Berry assert(TargetRegisterInfo::isPhysicalRegister(getReg()) && 10860c43102SGeoff Berry "isRenamable should only be checked on physical registers"); 10960c43102SGeoff Berry return IsRenamable; 11060c43102SGeoff Berry } 11160c43102SGeoff Berry 11260c43102SGeoff Berry void MachineOperand::setIsRenamable(bool Val) { 11360c43102SGeoff Berry assert(isReg() && "Wrong MachineOperand accessor"); 11460c43102SGeoff Berry assert(TargetRegisterInfo::isPhysicalRegister(getReg()) && 11560c43102SGeoff Berry "setIsRenamable should only be called on physical registers"); 11660c43102SGeoff Berry if (const MachineInstr *MI = getParent()) 11760c43102SGeoff Berry if ((isDef() && MI->hasExtraDefRegAllocReq()) || 11860c43102SGeoff Berry (isUse() && MI->hasExtraSrcRegAllocReq())) 11960c43102SGeoff Berry assert(!Val && "isRenamable should be false for " 12060c43102SGeoff Berry "hasExtraDefRegAllocReq/hasExtraSrcRegAllocReq opcodes"); 12160c43102SGeoff Berry IsRenamable = Val; 12260c43102SGeoff Berry } 12360c43102SGeoff Berry 12460c43102SGeoff Berry void MachineOperand::setIsRenamableIfNoExtraRegAllocReq() { 12560c43102SGeoff Berry if (const MachineInstr *MI = getParent()) 12660c43102SGeoff Berry if ((isDef() && MI->hasExtraDefRegAllocReq()) || 12760c43102SGeoff Berry (isUse() && MI->hasExtraSrcRegAllocReq())) 12860c43102SGeoff Berry return; 12960c43102SGeoff Berry 13060c43102SGeoff Berry setIsRenamable(true); 13160c43102SGeoff Berry } 13260c43102SGeoff Berry 133aa739695SFrancis Visoiu Mistrih // If this operand is currently a register operand, and if this is in a 134aa739695SFrancis Visoiu Mistrih // function, deregister the operand from the register's use/def list. 135aa739695SFrancis Visoiu Mistrih void MachineOperand::removeRegFromUses() { 136aa739695SFrancis Visoiu Mistrih if (!isReg() || !isOnRegUseList()) 137aa739695SFrancis Visoiu Mistrih return; 138aa739695SFrancis Visoiu Mistrih 13995a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) 140aa739695SFrancis Visoiu Mistrih MF->getRegInfo().removeRegOperandFromUseList(this); 141aa739695SFrancis Visoiu Mistrih } 142aa739695SFrancis Visoiu Mistrih 143aa739695SFrancis Visoiu Mistrih /// ChangeToImmediate - Replace this operand with a new immediate operand of 144aa739695SFrancis Visoiu Mistrih /// the specified value. If an operand is known to be an immediate already, 145aa739695SFrancis Visoiu Mistrih /// the setImm method should be used. 146aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToImmediate(int64_t ImmVal) { 147aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); 148aa739695SFrancis Visoiu Mistrih 149aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 150aa739695SFrancis Visoiu Mistrih 151aa739695SFrancis Visoiu Mistrih OpKind = MO_Immediate; 152aa739695SFrancis Visoiu Mistrih Contents.ImmVal = ImmVal; 153aa739695SFrancis Visoiu Mistrih } 154aa739695SFrancis Visoiu Mistrih 155aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) { 156aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); 157aa739695SFrancis Visoiu Mistrih 158aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 159aa739695SFrancis Visoiu Mistrih 160aa739695SFrancis Visoiu Mistrih OpKind = MO_FPImmediate; 161aa739695SFrancis Visoiu Mistrih Contents.CFP = FPImm; 162aa739695SFrancis Visoiu Mistrih } 163aa739695SFrancis Visoiu Mistrih 164aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToES(const char *SymName, 165aa739695SFrancis Visoiu Mistrih unsigned char TargetFlags) { 166aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 167aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into an external symbol"); 168aa739695SFrancis Visoiu Mistrih 169aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 170aa739695SFrancis Visoiu Mistrih 171aa739695SFrancis Visoiu Mistrih OpKind = MO_ExternalSymbol; 172aa739695SFrancis Visoiu Mistrih Contents.OffsetedInfo.Val.SymbolName = SymName; 173aa739695SFrancis Visoiu Mistrih setOffset(0); // Offset is always 0. 174aa739695SFrancis Visoiu Mistrih setTargetFlags(TargetFlags); 175aa739695SFrancis Visoiu Mistrih } 176aa739695SFrancis Visoiu Mistrih 177aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) { 178aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 179aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into an MCSymbol"); 180aa739695SFrancis Visoiu Mistrih 181aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 182aa739695SFrancis Visoiu Mistrih 183aa739695SFrancis Visoiu Mistrih OpKind = MO_MCSymbol; 184aa739695SFrancis Visoiu Mistrih Contents.Sym = Sym; 185aa739695SFrancis Visoiu Mistrih } 186aa739695SFrancis Visoiu Mistrih 187aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFrameIndex(int Idx) { 188aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 189aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into a FrameIndex"); 190aa739695SFrancis Visoiu Mistrih 191aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 192aa739695SFrancis Visoiu Mistrih 193aa739695SFrancis Visoiu Mistrih OpKind = MO_FrameIndex; 194aa739695SFrancis Visoiu Mistrih setIndex(Idx); 195aa739695SFrancis Visoiu Mistrih } 196aa739695SFrancis Visoiu Mistrih 197aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToTargetIndex(unsigned Idx, int64_t Offset, 198aa739695SFrancis Visoiu Mistrih unsigned char TargetFlags) { 199aa739695SFrancis Visoiu Mistrih assert((!isReg() || !isTied()) && 200aa739695SFrancis Visoiu Mistrih "Cannot change a tied operand into a FrameIndex"); 201aa739695SFrancis Visoiu Mistrih 202aa739695SFrancis Visoiu Mistrih removeRegFromUses(); 203aa739695SFrancis Visoiu Mistrih 204aa739695SFrancis Visoiu Mistrih OpKind = MO_TargetIndex; 205aa739695SFrancis Visoiu Mistrih setIndex(Idx); 206aa739695SFrancis Visoiu Mistrih setOffset(Offset); 207aa739695SFrancis Visoiu Mistrih setTargetFlags(TargetFlags); 208aa739695SFrancis Visoiu Mistrih } 209aa739695SFrancis Visoiu Mistrih 210aa739695SFrancis Visoiu Mistrih /// ChangeToRegister - Replace this operand with a new register operand of 211aa739695SFrancis Visoiu Mistrih /// the specified value. If an operand is known to be an register already, 212aa739695SFrancis Visoiu Mistrih /// the setReg method should be used. 213aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, 214aa739695SFrancis Visoiu Mistrih bool isKill, bool isDead, bool isUndef, 215aa739695SFrancis Visoiu Mistrih bool isDebug) { 216aa739695SFrancis Visoiu Mistrih MachineRegisterInfo *RegInfo = nullptr; 21795a05915SFrancis Visoiu Mistrih if (MachineFunction *MF = getMFIfAvailable(*this)) 218aa739695SFrancis Visoiu Mistrih RegInfo = &MF->getRegInfo(); 219aa739695SFrancis Visoiu Mistrih // If this operand is already a register operand, remove it from the 220aa739695SFrancis Visoiu Mistrih // register's use/def lists. 221aa739695SFrancis Visoiu Mistrih bool WasReg = isReg(); 222aa739695SFrancis Visoiu Mistrih if (RegInfo && WasReg) 223aa739695SFrancis Visoiu Mistrih RegInfo->removeRegOperandFromUseList(this); 224aa739695SFrancis Visoiu Mistrih 225aa739695SFrancis Visoiu Mistrih // Change this to a register and set the reg#. 22660c43102SGeoff Berry assert(!(isDead && !isDef) && "Dead flag on non-def"); 22760c43102SGeoff Berry assert(!(isKill && isDef) && "Kill flag on def"); 228aa739695SFrancis Visoiu Mistrih OpKind = MO_Register; 229aa739695SFrancis Visoiu Mistrih SmallContents.RegNo = Reg; 230aa739695SFrancis Visoiu Mistrih SubReg_TargetFlags = 0; 231aa739695SFrancis Visoiu Mistrih IsDef = isDef; 232aa739695SFrancis Visoiu Mistrih IsImp = isImp; 23360c43102SGeoff Berry IsDeadOrKill = isKill | isDead; 23460c43102SGeoff Berry IsRenamable = false; 235aa739695SFrancis Visoiu Mistrih IsUndef = isUndef; 236aa739695SFrancis Visoiu Mistrih IsInternalRead = false; 237aa739695SFrancis Visoiu Mistrih IsEarlyClobber = false; 238aa739695SFrancis Visoiu Mistrih IsDebug = isDebug; 239aa739695SFrancis Visoiu Mistrih // Ensure isOnRegUseList() returns false. 240aa739695SFrancis Visoiu Mistrih Contents.Reg.Prev = nullptr; 241aa739695SFrancis Visoiu Mistrih // Preserve the tie when the operand was already a register. 242aa739695SFrancis Visoiu Mistrih if (!WasReg) 243aa739695SFrancis Visoiu Mistrih TiedTo = 0; 244aa739695SFrancis Visoiu Mistrih 245aa739695SFrancis Visoiu Mistrih // If this operand is embedded in a function, add the operand to the 246aa739695SFrancis Visoiu Mistrih // register's use/def list. 247aa739695SFrancis Visoiu Mistrih if (RegInfo) 248aa739695SFrancis Visoiu Mistrih RegInfo->addRegOperandToUseList(this); 249aa739695SFrancis Visoiu Mistrih } 250aa739695SFrancis Visoiu Mistrih 251aa739695SFrancis Visoiu Mistrih /// isIdenticalTo - Return true if this operand is identical to the specified 252aa739695SFrancis Visoiu Mistrih /// operand. Note that this should stay in sync with the hash_value overload 253aa739695SFrancis Visoiu Mistrih /// below. 254aa739695SFrancis Visoiu Mistrih bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { 255aa739695SFrancis Visoiu Mistrih if (getType() != Other.getType() || 256aa739695SFrancis Visoiu Mistrih getTargetFlags() != Other.getTargetFlags()) 257aa739695SFrancis Visoiu Mistrih return false; 258aa739695SFrancis Visoiu Mistrih 259aa739695SFrancis Visoiu Mistrih switch (getType()) { 260aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 261aa739695SFrancis Visoiu Mistrih return getReg() == Other.getReg() && isDef() == Other.isDef() && 262aa739695SFrancis Visoiu Mistrih getSubReg() == Other.getSubReg(); 263aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 264aa739695SFrancis Visoiu Mistrih return getImm() == Other.getImm(); 265aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 266aa739695SFrancis Visoiu Mistrih return getCImm() == Other.getCImm(); 267aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 268aa739695SFrancis Visoiu Mistrih return getFPImm() == Other.getFPImm(); 269aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 270aa739695SFrancis Visoiu Mistrih return getMBB() == Other.getMBB(); 271aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 272aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex(); 273aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 274aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 275aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); 276aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 277aa739695SFrancis Visoiu Mistrih return getIndex() == Other.getIndex(); 278aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 279aa739695SFrancis Visoiu Mistrih return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); 280aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 281aa739695SFrancis Visoiu Mistrih return strcmp(getSymbolName(), Other.getSymbolName()) == 0 && 282aa739695SFrancis Visoiu Mistrih getOffset() == Other.getOffset(); 283aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 284aa739695SFrancis Visoiu Mistrih return getBlockAddress() == Other.getBlockAddress() && 285aa739695SFrancis Visoiu Mistrih getOffset() == Other.getOffset(); 286aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: 287aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: { 288aa739695SFrancis Visoiu Mistrih // Shallow compare of the two RegMasks 289aa739695SFrancis Visoiu Mistrih const uint32_t *RegMask = getRegMask(); 290aa739695SFrancis Visoiu Mistrih const uint32_t *OtherRegMask = Other.getRegMask(); 291aa739695SFrancis Visoiu Mistrih if (RegMask == OtherRegMask) 292aa739695SFrancis Visoiu Mistrih return true; 293aa739695SFrancis Visoiu Mistrih 29495a05915SFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) { 295aa739695SFrancis Visoiu Mistrih // Calculate the size of the RegMask 296aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 297aa739695SFrancis Visoiu Mistrih unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32; 298aa739695SFrancis Visoiu Mistrih 299aa739695SFrancis Visoiu Mistrih // Deep compare of the two RegMasks 300aa739695SFrancis Visoiu Mistrih return std::equal(RegMask, RegMask + RegMaskSize, OtherRegMask); 301aa739695SFrancis Visoiu Mistrih } 30295a05915SFrancis Visoiu Mistrih // We don't know the size of the RegMask, so we can't deep compare the two 30395a05915SFrancis Visoiu Mistrih // reg masks. 30495a05915SFrancis Visoiu Mistrih return false; 30595a05915SFrancis Visoiu Mistrih } 306aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 307aa739695SFrancis Visoiu Mistrih return getMCSymbol() == Other.getMCSymbol(); 308aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 309aa739695SFrancis Visoiu Mistrih return getCFIIndex() == Other.getCFIIndex(); 310aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 311aa739695SFrancis Visoiu Mistrih return getMetadata() == Other.getMetadata(); 312aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: 313aa739695SFrancis Visoiu Mistrih return getIntrinsicID() == Other.getIntrinsicID(); 314aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: 315aa739695SFrancis Visoiu Mistrih return getPredicate() == Other.getPredicate(); 316aa739695SFrancis Visoiu Mistrih } 317aa739695SFrancis Visoiu Mistrih llvm_unreachable("Invalid machine operand type"); 318aa739695SFrancis Visoiu Mistrih } 319aa739695SFrancis Visoiu Mistrih 320aa739695SFrancis Visoiu Mistrih // Note: this must stay exactly in sync with isIdenticalTo above. 321aa739695SFrancis Visoiu Mistrih hash_code llvm::hash_value(const MachineOperand &MO) { 322aa739695SFrancis Visoiu Mistrih switch (MO.getType()) { 323aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Register: 324aa739695SFrancis Visoiu Mistrih // Register operands don't have target flags. 325aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef()); 326aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 327aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm()); 328aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 329aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm()); 330aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 331aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm()); 332aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 333aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB()); 334aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 335aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); 336aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 337aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 338aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(), 339aa739695SFrancis Visoiu Mistrih MO.getOffset()); 340aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 341aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); 342aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 343aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(), 344aa739695SFrancis Visoiu Mistrih MO.getSymbolName()); 345aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 346aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(), 347aa739695SFrancis Visoiu Mistrih MO.getOffset()); 348aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 349aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getBlockAddress(), 350aa739695SFrancis Visoiu Mistrih MO.getOffset()); 351aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: 352aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: 353aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); 354aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 355aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata()); 356aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 357aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol()); 358aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 359aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex()); 360aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: 361aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID()); 362aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: 363aa739695SFrancis Visoiu Mistrih return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate()); 364aa739695SFrancis Visoiu Mistrih } 365aa739695SFrancis Visoiu Mistrih llvm_unreachable("Invalid machine operand type"); 366aa739695SFrancis Visoiu Mistrih } 367aa739695SFrancis Visoiu Mistrih 368a8a83d15SFrancis Visoiu Mistrih // Try to crawl up to the machine function and get TRI and IntrinsicInfo from 369a8a83d15SFrancis Visoiu Mistrih // it. 370a8a83d15SFrancis Visoiu Mistrih static void tryToGetTargetInfo(const MachineOperand &MO, 371a8a83d15SFrancis Visoiu Mistrih const TargetRegisterInfo *&TRI, 372a8a83d15SFrancis Visoiu Mistrih const TargetIntrinsicInfo *&IntrinsicInfo) { 373567611efSFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(MO)) { 374a8a83d15SFrancis Visoiu Mistrih TRI = MF->getSubtarget().getRegisterInfo(); 375a8a83d15SFrancis Visoiu Mistrih IntrinsicInfo = MF->getTarget().getIntrinsicInfo(); 376a8a83d15SFrancis Visoiu Mistrih } 377a8a83d15SFrancis Visoiu Mistrih } 378a8a83d15SFrancis Visoiu Mistrih 379*26ae8a65SFrancis Visoiu Mistrih static void printOffset(raw_ostream &OS, int64_t Offset) { 380*26ae8a65SFrancis Visoiu Mistrih if (Offset == 0) 381*26ae8a65SFrancis Visoiu Mistrih return; 382*26ae8a65SFrancis Visoiu Mistrih if (Offset < 0) { 383*26ae8a65SFrancis Visoiu Mistrih OS << " - " << -Offset; 384*26ae8a65SFrancis Visoiu Mistrih return; 385*26ae8a65SFrancis Visoiu Mistrih } 386*26ae8a65SFrancis Visoiu Mistrih OS << " + " << Offset; 387*26ae8a65SFrancis Visoiu Mistrih } 388*26ae8a65SFrancis Visoiu Mistrih 389440f69c9SFrancis Visoiu Mistrih void MachineOperand::printSubregIdx(raw_ostream &OS, uint64_t Index, 390440f69c9SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI) { 391440f69c9SFrancis Visoiu Mistrih OS << "%subreg."; 392440f69c9SFrancis Visoiu Mistrih if (TRI) 393440f69c9SFrancis Visoiu Mistrih OS << TRI->getSubRegIndexName(Index); 394440f69c9SFrancis Visoiu Mistrih else 395440f69c9SFrancis Visoiu Mistrih OS << Index; 396440f69c9SFrancis Visoiu Mistrih } 397440f69c9SFrancis Visoiu Mistrih 398aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI, 399aa739695SFrancis Visoiu Mistrih const TargetIntrinsicInfo *IntrinsicInfo) const { 400a8a83d15SFrancis Visoiu Mistrih tryToGetTargetInfo(*this, TRI, IntrinsicInfo); 401aa739695SFrancis Visoiu Mistrih ModuleSlotTracker DummyMST(nullptr); 402a8a83d15SFrancis Visoiu Mistrih print(OS, DummyMST, LLT{}, /*PrintDef=*/false, 403a8a83d15SFrancis Visoiu Mistrih /*ShouldPrintRegisterTies=*/true, 404a8a83d15SFrancis Visoiu Mistrih /*TiedOperandIdx=*/0, TRI, IntrinsicInfo); 405aa739695SFrancis Visoiu Mistrih } 406aa739695SFrancis Visoiu Mistrih 407aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, 408a8a83d15SFrancis Visoiu Mistrih LLT TypeToPrint, bool PrintDef, 409a8a83d15SFrancis Visoiu Mistrih bool ShouldPrintRegisterTies, 410a8a83d15SFrancis Visoiu Mistrih unsigned TiedOperandIdx, 411aa739695SFrancis Visoiu Mistrih const TargetRegisterInfo *TRI, 412aa739695SFrancis Visoiu Mistrih const TargetIntrinsicInfo *IntrinsicInfo) const { 413aa739695SFrancis Visoiu Mistrih switch (getType()) { 414a8a83d15SFrancis Visoiu Mistrih case MachineOperand::MO_Register: { 415a8a83d15SFrancis Visoiu Mistrih unsigned Reg = getReg(); 416aa739695SFrancis Visoiu Mistrih if (isImplicit()) 417a8a83d15SFrancis Visoiu Mistrih OS << (isDef() ? "implicit-def " : "implicit "); 418a8a83d15SFrancis Visoiu Mistrih else if (PrintDef && isDef()) 419a8a83d15SFrancis Visoiu Mistrih // Print the 'def' flag only when the operand is defined after '='. 420aa739695SFrancis Visoiu Mistrih OS << "def "; 421a8a83d15SFrancis Visoiu Mistrih if (isInternalRead()) 422aa739695SFrancis Visoiu Mistrih OS << "internal "; 423a8a83d15SFrancis Visoiu Mistrih if (isDead()) 424a8a83d15SFrancis Visoiu Mistrih OS << "dead "; 425a8a83d15SFrancis Visoiu Mistrih if (isKill()) 426a8a83d15SFrancis Visoiu Mistrih OS << "killed "; 427a8a83d15SFrancis Visoiu Mistrih if (isUndef()) 428a8a83d15SFrancis Visoiu Mistrih OS << "undef "; 429a8a83d15SFrancis Visoiu Mistrih if (isEarlyClobber()) 430a8a83d15SFrancis Visoiu Mistrih OS << "early-clobber "; 431a8a83d15SFrancis Visoiu Mistrih if (isDebug()) 432a8a83d15SFrancis Visoiu Mistrih OS << "debug-use "; 43360c43102SGeoff Berry if (TargetRegisterInfo::isPhysicalRegister(getReg()) && isRenamable()) 43460c43102SGeoff Berry OS << "renamable "; 435a8a83d15SFrancis Visoiu Mistrih OS << printReg(Reg, TRI); 436a8a83d15SFrancis Visoiu Mistrih // Print the sub register. 437a8a83d15SFrancis Visoiu Mistrih if (unsigned SubReg = getSubReg()) { 438a8a83d15SFrancis Visoiu Mistrih if (TRI) 439a8a83d15SFrancis Visoiu Mistrih OS << '.' << TRI->getSubRegIndexName(SubReg); 440a8a83d15SFrancis Visoiu Mistrih else 441a8a83d15SFrancis Visoiu Mistrih OS << ".subreg" << SubReg; 442aa739695SFrancis Visoiu Mistrih } 443a8a83d15SFrancis Visoiu Mistrih // Print the register class / bank. 444a8a83d15SFrancis Visoiu Mistrih if (TargetRegisterInfo::isVirtualRegister(Reg)) { 445567611efSFrancis Visoiu Mistrih if (const MachineFunction *MF = getMFIfAvailable(*this)) { 446a8a83d15SFrancis Visoiu Mistrih const MachineRegisterInfo &MRI = MF->getRegInfo(); 447a8a83d15SFrancis Visoiu Mistrih if (!PrintDef || MRI.def_empty(Reg)) { 448a8a83d15SFrancis Visoiu Mistrih OS << ':'; 449a8a83d15SFrancis Visoiu Mistrih OS << printRegClassOrBank(Reg, MRI, TRI); 450aa739695SFrancis Visoiu Mistrih } 451aa739695SFrancis Visoiu Mistrih } 452a8a83d15SFrancis Visoiu Mistrih } 453a8a83d15SFrancis Visoiu Mistrih // Print ties. 454a8a83d15SFrancis Visoiu Mistrih if (ShouldPrintRegisterTies && isTied() && !isDef()) 455a8a83d15SFrancis Visoiu Mistrih OS << "(tied-def " << TiedOperandIdx << ")"; 456a8a83d15SFrancis Visoiu Mistrih // Print types. 457a8a83d15SFrancis Visoiu Mistrih if (TypeToPrint.isValid()) 458a8a83d15SFrancis Visoiu Mistrih OS << '(' << TypeToPrint << ')'; 459aa739695SFrancis Visoiu Mistrih break; 460a8a83d15SFrancis Visoiu Mistrih } 461aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Immediate: 462aa739695SFrancis Visoiu Mistrih OS << getImm(); 463aa739695SFrancis Visoiu Mistrih break; 464aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CImmediate: 4656c4ca713SFrancis Visoiu Mistrih getCImm()->printAsOperand(OS, /*PrintType=*/true, MST); 466aa739695SFrancis Visoiu Mistrih break; 467aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FPImmediate: 468aa739695SFrancis Visoiu Mistrih if (getFPImm()->getType()->isFloatTy()) { 469aa739695SFrancis Visoiu Mistrih OS << getFPImm()->getValueAPF().convertToFloat(); 470aa739695SFrancis Visoiu Mistrih } else if (getFPImm()->getType()->isHalfTy()) { 471aa739695SFrancis Visoiu Mistrih APFloat APF = getFPImm()->getValueAPF(); 472aa739695SFrancis Visoiu Mistrih bool Unused; 473aa739695SFrancis Visoiu Mistrih APF.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, &Unused); 474aa739695SFrancis Visoiu Mistrih OS << "half " << APF.convertToFloat(); 475aa739695SFrancis Visoiu Mistrih } else if (getFPImm()->getType()->isFP128Ty()) { 476aa739695SFrancis Visoiu Mistrih APFloat APF = getFPImm()->getValueAPF(); 477aa739695SFrancis Visoiu Mistrih SmallString<16> Str; 478aa739695SFrancis Visoiu Mistrih getFPImm()->getValueAPF().toString(Str); 479aa739695SFrancis Visoiu Mistrih OS << "quad " << Str; 480aa739695SFrancis Visoiu Mistrih } else if (getFPImm()->getType()->isX86_FP80Ty()) { 481aa739695SFrancis Visoiu Mistrih APFloat APF = getFPImm()->getValueAPF(); 482aa739695SFrancis Visoiu Mistrih OS << "x86_fp80 0xK"; 483aa739695SFrancis Visoiu Mistrih APInt API = APF.bitcastToAPInt(); 484aa739695SFrancis Visoiu Mistrih OS << format_hex_no_prefix(API.getHiBits(16).getZExtValue(), 4, 485aa739695SFrancis Visoiu Mistrih /*Upper=*/true); 486aa739695SFrancis Visoiu Mistrih OS << format_hex_no_prefix(API.getLoBits(64).getZExtValue(), 16, 487aa739695SFrancis Visoiu Mistrih /*Upper=*/true); 488aa739695SFrancis Visoiu Mistrih } else { 489aa739695SFrancis Visoiu Mistrih OS << getFPImm()->getValueAPF().convertToDouble(); 490aa739695SFrancis Visoiu Mistrih } 491aa739695SFrancis Visoiu Mistrih break; 492aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MachineBasicBlock: 49325528d6dSFrancis Visoiu Mistrih OS << printMBBReference(*getMBB()); 494aa739695SFrancis Visoiu Mistrih break; 495aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_FrameIndex: 496aa739695SFrancis Visoiu Mistrih OS << "<fi#" << getIndex() << '>'; 497aa739695SFrancis Visoiu Mistrih break; 498aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ConstantPoolIndex: 499*26ae8a65SFrancis Visoiu Mistrih OS << "%const." << getIndex(); 500*26ae8a65SFrancis Visoiu Mistrih printOffset(OS, getOffset()); 501aa739695SFrancis Visoiu Mistrih break; 502aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_TargetIndex: 503aa739695SFrancis Visoiu Mistrih OS << "<ti#" << getIndex(); 504aa739695SFrancis Visoiu Mistrih if (getOffset()) 505aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 506aa739695SFrancis Visoiu Mistrih OS << '>'; 507aa739695SFrancis Visoiu Mistrih break; 508aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_JumpTableIndex: 509aa739695SFrancis Visoiu Mistrih OS << "<jt#" << getIndex() << '>'; 510aa739695SFrancis Visoiu Mistrih break; 511aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_GlobalAddress: 512aa739695SFrancis Visoiu Mistrih OS << "<ga:"; 513aa739695SFrancis Visoiu Mistrih getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST); 514aa739695SFrancis Visoiu Mistrih if (getOffset()) 515aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 516aa739695SFrancis Visoiu Mistrih OS << '>'; 517aa739695SFrancis Visoiu Mistrih break; 518aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_ExternalSymbol: 519aa739695SFrancis Visoiu Mistrih OS << "<es:" << getSymbolName(); 520aa739695SFrancis Visoiu Mistrih if (getOffset()) 521aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 522aa739695SFrancis Visoiu Mistrih OS << '>'; 523aa739695SFrancis Visoiu Mistrih break; 524aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_BlockAddress: 525aa739695SFrancis Visoiu Mistrih OS << '<'; 526aa739695SFrancis Visoiu Mistrih getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST); 527aa739695SFrancis Visoiu Mistrih if (getOffset()) 528aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 529aa739695SFrancis Visoiu Mistrih OS << '>'; 530aa739695SFrancis Visoiu Mistrih break; 531aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterMask: { 532a8a83d15SFrancis Visoiu Mistrih OS << "<regmask"; 533a8a83d15SFrancis Visoiu Mistrih if (TRI) { 534aa739695SFrancis Visoiu Mistrih unsigned NumRegsInMask = 0; 535aa739695SFrancis Visoiu Mistrih unsigned NumRegsEmitted = 0; 536aa739695SFrancis Visoiu Mistrih for (unsigned i = 0; i < TRI->getNumRegs(); ++i) { 537aa739695SFrancis Visoiu Mistrih unsigned MaskWord = i / 32; 538aa739695SFrancis Visoiu Mistrih unsigned MaskBit = i % 32; 539aa739695SFrancis Visoiu Mistrih if (getRegMask()[MaskWord] & (1 << MaskBit)) { 540aa739695SFrancis Visoiu Mistrih if (PrintRegMaskNumRegs < 0 || 541aa739695SFrancis Visoiu Mistrih NumRegsEmitted <= static_cast<unsigned>(PrintRegMaskNumRegs)) { 542aa739695SFrancis Visoiu Mistrih OS << " " << printReg(i, TRI); 543aa739695SFrancis Visoiu Mistrih NumRegsEmitted++; 544aa739695SFrancis Visoiu Mistrih } 545aa739695SFrancis Visoiu Mistrih NumRegsInMask++; 546aa739695SFrancis Visoiu Mistrih } 547aa739695SFrancis Visoiu Mistrih } 548aa739695SFrancis Visoiu Mistrih if (NumRegsEmitted != NumRegsInMask) 549aa739695SFrancis Visoiu Mistrih OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more..."; 550a8a83d15SFrancis Visoiu Mistrih } else { 551a8a83d15SFrancis Visoiu Mistrih OS << " ..."; 552a8a83d15SFrancis Visoiu Mistrih } 553aa739695SFrancis Visoiu Mistrih OS << ">"; 554aa739695SFrancis Visoiu Mistrih break; 555aa739695SFrancis Visoiu Mistrih } 556aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_RegisterLiveOut: 557aa739695SFrancis Visoiu Mistrih OS << "<regliveout>"; 558aa739695SFrancis Visoiu Mistrih break; 559aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Metadata: 560aa739695SFrancis Visoiu Mistrih OS << '<'; 561aa739695SFrancis Visoiu Mistrih getMetadata()->printAsOperand(OS, MST); 562aa739695SFrancis Visoiu Mistrih OS << '>'; 563aa739695SFrancis Visoiu Mistrih break; 564aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_MCSymbol: 565aa739695SFrancis Visoiu Mistrih OS << "<MCSym=" << *getMCSymbol() << '>'; 566aa739695SFrancis Visoiu Mistrih break; 567aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_CFIIndex: 568aa739695SFrancis Visoiu Mistrih OS << "<call frame instruction>"; 569aa739695SFrancis Visoiu Mistrih break; 570aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_IntrinsicID: { 571aa739695SFrancis Visoiu Mistrih Intrinsic::ID ID = getIntrinsicID(); 572aa739695SFrancis Visoiu Mistrih if (ID < Intrinsic::num_intrinsics) 573aa739695SFrancis Visoiu Mistrih OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>'; 574aa739695SFrancis Visoiu Mistrih else if (IntrinsicInfo) 575aa739695SFrancis Visoiu Mistrih OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>'; 576aa739695SFrancis Visoiu Mistrih else 577aa739695SFrancis Visoiu Mistrih OS << "<intrinsic:" << ID << '>'; 578aa739695SFrancis Visoiu Mistrih break; 579aa739695SFrancis Visoiu Mistrih } 580aa739695SFrancis Visoiu Mistrih case MachineOperand::MO_Predicate: { 581aa739695SFrancis Visoiu Mistrih auto Pred = static_cast<CmpInst::Predicate>(getPredicate()); 582aa739695SFrancis Visoiu Mistrih OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred") 583aa739695SFrancis Visoiu Mistrih << CmpInst::getPredicateName(Pred) << '>'; 584aa739695SFrancis Visoiu Mistrih break; 585aa739695SFrancis Visoiu Mistrih } 586aa739695SFrancis Visoiu Mistrih } 587aa739695SFrancis Visoiu Mistrih if (unsigned TF = getTargetFlags()) 588aa739695SFrancis Visoiu Mistrih OS << "[TF=" << TF << ']'; 589aa739695SFrancis Visoiu Mistrih } 590aa739695SFrancis Visoiu Mistrih 591aa739695SFrancis Visoiu Mistrih #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 592aa739695SFrancis Visoiu Mistrih LLVM_DUMP_METHOD void MachineOperand::dump() const { dbgs() << *this << '\n'; } 593aa739695SFrancis Visoiu Mistrih #endif 594aa739695SFrancis Visoiu Mistrih 595aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 596aa739695SFrancis Visoiu Mistrih // MachineMemOperand Implementation 597aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===// 598aa739695SFrancis Visoiu Mistrih 599aa739695SFrancis Visoiu Mistrih /// getAddrSpace - Return the LLVM IR address space number that this pointer 600aa739695SFrancis Visoiu Mistrih /// points into. 60149477040SYaxun Liu unsigned MachinePointerInfo::getAddrSpace() const { return AddrSpace; } 602aa739695SFrancis Visoiu Mistrih 603aa739695SFrancis Visoiu Mistrih /// isDereferenceable - Return true if V is always dereferenceable for 604aa739695SFrancis Visoiu Mistrih /// Offset + Size byte. 605aa739695SFrancis Visoiu Mistrih bool MachinePointerInfo::isDereferenceable(unsigned Size, LLVMContext &C, 606aa739695SFrancis Visoiu Mistrih const DataLayout &DL) const { 607aa739695SFrancis Visoiu Mistrih if (!V.is<const Value *>()) 608aa739695SFrancis Visoiu Mistrih return false; 609aa739695SFrancis Visoiu Mistrih 610aa739695SFrancis Visoiu Mistrih const Value *BasePtr = V.get<const Value *>(); 611aa739695SFrancis Visoiu Mistrih if (BasePtr == nullptr) 612aa739695SFrancis Visoiu Mistrih return false; 613aa739695SFrancis Visoiu Mistrih 614aa739695SFrancis Visoiu Mistrih return isDereferenceableAndAlignedPointer( 615aa739695SFrancis Visoiu Mistrih BasePtr, 1, APInt(DL.getPointerSizeInBits(), Offset + Size), DL); 616aa739695SFrancis Visoiu Mistrih } 617aa739695SFrancis Visoiu Mistrih 618aa739695SFrancis Visoiu Mistrih /// getConstantPool - Return a MachinePointerInfo record that refers to the 619aa739695SFrancis Visoiu Mistrih /// constant pool. 620aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) { 621aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getConstantPool()); 622aa739695SFrancis Visoiu Mistrih } 623aa739695SFrancis Visoiu Mistrih 624aa739695SFrancis Visoiu Mistrih /// getFixedStack - Return a MachinePointerInfo record that refers to the 625aa739695SFrancis Visoiu Mistrih /// the specified FrameIndex. 626aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF, 627aa739695SFrancis Visoiu Mistrih int FI, int64_t Offset) { 628aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset); 629aa739695SFrancis Visoiu Mistrih } 630aa739695SFrancis Visoiu Mistrih 631aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) { 632aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getJumpTable()); 633aa739695SFrancis Visoiu Mistrih } 634aa739695SFrancis Visoiu Mistrih 635aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) { 636aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getGOT()); 637aa739695SFrancis Visoiu Mistrih } 638aa739695SFrancis Visoiu Mistrih 639aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF, 640aa739695SFrancis Visoiu Mistrih int64_t Offset, uint8_t ID) { 641aa739695SFrancis Visoiu Mistrih return MachinePointerInfo(MF.getPSVManager().getStack(), Offset, ID); 642aa739695SFrancis Visoiu Mistrih } 643aa739695SFrancis Visoiu Mistrih 64449477040SYaxun Liu MachinePointerInfo MachinePointerInfo::getUnknownStack(MachineFunction &MF) { 64549477040SYaxun Liu return MachinePointerInfo(MF.getDataLayout().getAllocaAddrSpace()); 64649477040SYaxun Liu } 64749477040SYaxun Liu 648aa739695SFrancis Visoiu Mistrih MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f, 649aa739695SFrancis Visoiu Mistrih uint64_t s, unsigned int a, 650aa739695SFrancis Visoiu Mistrih const AAMDNodes &AAInfo, 651aa739695SFrancis Visoiu Mistrih const MDNode *Ranges, SyncScope::ID SSID, 652aa739695SFrancis Visoiu Mistrih AtomicOrdering Ordering, 653aa739695SFrancis Visoiu Mistrih AtomicOrdering FailureOrdering) 654aa739695SFrancis Visoiu Mistrih : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1), 655aa739695SFrancis Visoiu Mistrih AAInfo(AAInfo), Ranges(Ranges) { 656aa739695SFrancis Visoiu Mistrih assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue *>() || 657aa739695SFrancis Visoiu Mistrih isa<PointerType>(PtrInfo.V.get<const Value *>()->getType())) && 658aa739695SFrancis Visoiu Mistrih "invalid pointer value"); 659aa739695SFrancis Visoiu Mistrih assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); 660aa739695SFrancis Visoiu Mistrih assert((isLoad() || isStore()) && "Not a load/store!"); 661aa739695SFrancis Visoiu Mistrih 662aa739695SFrancis Visoiu Mistrih AtomicInfo.SSID = static_cast<unsigned>(SSID); 663aa739695SFrancis Visoiu Mistrih assert(getSyncScopeID() == SSID && "Value truncated"); 664aa739695SFrancis Visoiu Mistrih AtomicInfo.Ordering = static_cast<unsigned>(Ordering); 665aa739695SFrancis Visoiu Mistrih assert(getOrdering() == Ordering && "Value truncated"); 666aa739695SFrancis Visoiu Mistrih AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering); 667aa739695SFrancis Visoiu Mistrih assert(getFailureOrdering() == FailureOrdering && "Value truncated"); 668aa739695SFrancis Visoiu Mistrih } 669aa739695SFrancis Visoiu Mistrih 670aa739695SFrancis Visoiu Mistrih /// Profile - Gather unique data for the object. 671aa739695SFrancis Visoiu Mistrih /// 672aa739695SFrancis Visoiu Mistrih void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { 673aa739695SFrancis Visoiu Mistrih ID.AddInteger(getOffset()); 674aa739695SFrancis Visoiu Mistrih ID.AddInteger(Size); 675aa739695SFrancis Visoiu Mistrih ID.AddPointer(getOpaqueValue()); 676aa739695SFrancis Visoiu Mistrih ID.AddInteger(getFlags()); 677aa739695SFrancis Visoiu Mistrih ID.AddInteger(getBaseAlignment()); 678aa739695SFrancis Visoiu Mistrih } 679aa739695SFrancis Visoiu Mistrih 680aa739695SFrancis Visoiu Mistrih void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { 681aa739695SFrancis Visoiu Mistrih // The Value and Offset may differ due to CSE. But the flags and size 682aa739695SFrancis Visoiu Mistrih // should be the same. 683aa739695SFrancis Visoiu Mistrih assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); 684aa739695SFrancis Visoiu Mistrih assert(MMO->getSize() == getSize() && "Size mismatch!"); 685aa739695SFrancis Visoiu Mistrih 686aa739695SFrancis Visoiu Mistrih if (MMO->getBaseAlignment() >= getBaseAlignment()) { 687aa739695SFrancis Visoiu Mistrih // Update the alignment value. 688aa739695SFrancis Visoiu Mistrih BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1; 689aa739695SFrancis Visoiu Mistrih // Also update the base and offset, because the new alignment may 690aa739695SFrancis Visoiu Mistrih // not be applicable with the old ones. 691aa739695SFrancis Visoiu Mistrih PtrInfo = MMO->PtrInfo; 692aa739695SFrancis Visoiu Mistrih } 693aa739695SFrancis Visoiu Mistrih } 694aa739695SFrancis Visoiu Mistrih 695aa739695SFrancis Visoiu Mistrih /// getAlignment - Return the minimum known alignment in bytes of the 696aa739695SFrancis Visoiu Mistrih /// actual memory reference. 697aa739695SFrancis Visoiu Mistrih uint64_t MachineMemOperand::getAlignment() const { 698aa739695SFrancis Visoiu Mistrih return MinAlign(getBaseAlignment(), getOffset()); 699aa739695SFrancis Visoiu Mistrih } 700aa739695SFrancis Visoiu Mistrih 701aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS) const { 702aa739695SFrancis Visoiu Mistrih ModuleSlotTracker DummyMST(nullptr); 703aa739695SFrancis Visoiu Mistrih print(OS, DummyMST); 704aa739695SFrancis Visoiu Mistrih } 705aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const { 706aa739695SFrancis Visoiu Mistrih assert((isLoad() || isStore()) && "SV has to be a load, store or both."); 707aa739695SFrancis Visoiu Mistrih 708aa739695SFrancis Visoiu Mistrih if (isVolatile()) 709aa739695SFrancis Visoiu Mistrih OS << "Volatile "; 710aa739695SFrancis Visoiu Mistrih 711aa739695SFrancis Visoiu Mistrih if (isLoad()) 712aa739695SFrancis Visoiu Mistrih OS << "LD"; 713aa739695SFrancis Visoiu Mistrih if (isStore()) 714aa739695SFrancis Visoiu Mistrih OS << "ST"; 715aa739695SFrancis Visoiu Mistrih OS << getSize(); 716aa739695SFrancis Visoiu Mistrih 717aa739695SFrancis Visoiu Mistrih // Print the address information. 718aa739695SFrancis Visoiu Mistrih OS << "["; 719aa739695SFrancis Visoiu Mistrih if (const Value *V = getValue()) 720aa739695SFrancis Visoiu Mistrih V->printAsOperand(OS, /*PrintType=*/false, MST); 721aa739695SFrancis Visoiu Mistrih else if (const PseudoSourceValue *PSV = getPseudoValue()) 722aa739695SFrancis Visoiu Mistrih PSV->printCustom(OS); 723aa739695SFrancis Visoiu Mistrih else 724aa739695SFrancis Visoiu Mistrih OS << "<unknown>"; 725aa739695SFrancis Visoiu Mistrih 726aa739695SFrancis Visoiu Mistrih unsigned AS = getAddrSpace(); 727aa739695SFrancis Visoiu Mistrih if (AS != 0) 728aa739695SFrancis Visoiu Mistrih OS << "(addrspace=" << AS << ')'; 729aa739695SFrancis Visoiu Mistrih 730aa739695SFrancis Visoiu Mistrih // If the alignment of the memory reference itself differs from the alignment 731aa739695SFrancis Visoiu Mistrih // of the base pointer, print the base alignment explicitly, next to the base 732aa739695SFrancis Visoiu Mistrih // pointer. 733aa739695SFrancis Visoiu Mistrih if (getBaseAlignment() != getAlignment()) 734aa739695SFrancis Visoiu Mistrih OS << "(align=" << getBaseAlignment() << ")"; 735aa739695SFrancis Visoiu Mistrih 736aa739695SFrancis Visoiu Mistrih if (getOffset() != 0) 737aa739695SFrancis Visoiu Mistrih OS << "+" << getOffset(); 738aa739695SFrancis Visoiu Mistrih OS << "]"; 739aa739695SFrancis Visoiu Mistrih 740aa739695SFrancis Visoiu Mistrih // Print the alignment of the reference. 741aa739695SFrancis Visoiu Mistrih if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize()) 742aa739695SFrancis Visoiu Mistrih OS << "(align=" << getAlignment() << ")"; 743aa739695SFrancis Visoiu Mistrih 744aa739695SFrancis Visoiu Mistrih // Print TBAA info. 745aa739695SFrancis Visoiu Mistrih if (const MDNode *TBAAInfo = getAAInfo().TBAA) { 746aa739695SFrancis Visoiu Mistrih OS << "(tbaa="; 747aa739695SFrancis Visoiu Mistrih if (TBAAInfo->getNumOperands() > 0) 748aa739695SFrancis Visoiu Mistrih TBAAInfo->getOperand(0)->printAsOperand(OS, MST); 749aa739695SFrancis Visoiu Mistrih else 750aa739695SFrancis Visoiu Mistrih OS << "<unknown>"; 751aa739695SFrancis Visoiu Mistrih OS << ")"; 752aa739695SFrancis Visoiu Mistrih } 753aa739695SFrancis Visoiu Mistrih 754aa739695SFrancis Visoiu Mistrih // Print AA scope info. 755aa739695SFrancis Visoiu Mistrih if (const MDNode *ScopeInfo = getAAInfo().Scope) { 756aa739695SFrancis Visoiu Mistrih OS << "(alias.scope="; 757aa739695SFrancis Visoiu Mistrih if (ScopeInfo->getNumOperands() > 0) 758aa739695SFrancis Visoiu Mistrih for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) { 759aa739695SFrancis Visoiu Mistrih ScopeInfo->getOperand(i)->printAsOperand(OS, MST); 760aa739695SFrancis Visoiu Mistrih if (i != ie - 1) 761aa739695SFrancis Visoiu Mistrih OS << ","; 762aa739695SFrancis Visoiu Mistrih } 763aa739695SFrancis Visoiu Mistrih else 764aa739695SFrancis Visoiu Mistrih OS << "<unknown>"; 765aa739695SFrancis Visoiu Mistrih OS << ")"; 766aa739695SFrancis Visoiu Mistrih } 767aa739695SFrancis Visoiu Mistrih 768aa739695SFrancis Visoiu Mistrih // Print AA noalias scope info. 769aa739695SFrancis Visoiu Mistrih if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) { 770aa739695SFrancis Visoiu Mistrih OS << "(noalias="; 771aa739695SFrancis Visoiu Mistrih if (NoAliasInfo->getNumOperands() > 0) 772aa739695SFrancis Visoiu Mistrih for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) { 773aa739695SFrancis Visoiu Mistrih NoAliasInfo->getOperand(i)->printAsOperand(OS, MST); 774aa739695SFrancis Visoiu Mistrih if (i != ie - 1) 775aa739695SFrancis Visoiu Mistrih OS << ","; 776aa739695SFrancis Visoiu Mistrih } 777aa739695SFrancis Visoiu Mistrih else 778aa739695SFrancis Visoiu Mistrih OS << "<unknown>"; 779aa739695SFrancis Visoiu Mistrih OS << ")"; 780aa739695SFrancis Visoiu Mistrih } 781aa739695SFrancis Visoiu Mistrih 782aa739695SFrancis Visoiu Mistrih if (const MDNode *Ranges = getRanges()) { 783aa739695SFrancis Visoiu Mistrih unsigned NumRanges = Ranges->getNumOperands(); 784aa739695SFrancis Visoiu Mistrih if (NumRanges != 0) { 785aa739695SFrancis Visoiu Mistrih OS << "(ranges="; 786aa739695SFrancis Visoiu Mistrih 787aa739695SFrancis Visoiu Mistrih for (unsigned I = 0; I != NumRanges; ++I) { 788aa739695SFrancis Visoiu Mistrih Ranges->getOperand(I)->printAsOperand(OS, MST); 789aa739695SFrancis Visoiu Mistrih if (I != NumRanges - 1) 790aa739695SFrancis Visoiu Mistrih OS << ','; 791aa739695SFrancis Visoiu Mistrih } 792aa739695SFrancis Visoiu Mistrih 793aa739695SFrancis Visoiu Mistrih OS << ')'; 794aa739695SFrancis Visoiu Mistrih } 795aa739695SFrancis Visoiu Mistrih } 796aa739695SFrancis Visoiu Mistrih 797aa739695SFrancis Visoiu Mistrih if (isNonTemporal()) 798aa739695SFrancis Visoiu Mistrih OS << "(nontemporal)"; 799aa739695SFrancis Visoiu Mistrih if (isDereferenceable()) 800aa739695SFrancis Visoiu Mistrih OS << "(dereferenceable)"; 801aa739695SFrancis Visoiu Mistrih if (isInvariant()) 802aa739695SFrancis Visoiu Mistrih OS << "(invariant)"; 803aa739695SFrancis Visoiu Mistrih if (getFlags() & MOTargetFlag1) 804aa739695SFrancis Visoiu Mistrih OS << "(flag1)"; 805aa739695SFrancis Visoiu Mistrih if (getFlags() & MOTargetFlag2) 806aa739695SFrancis Visoiu Mistrih OS << "(flag2)"; 807aa739695SFrancis Visoiu Mistrih if (getFlags() & MOTargetFlag3) 808aa739695SFrancis Visoiu Mistrih OS << "(flag3)"; 809aa739695SFrancis Visoiu Mistrih } 810