1aa739695SFrancis Visoiu Mistrih //===- lib/CodeGen/MachineOperand.cpp -------------------------------------===//
2aa739695SFrancis Visoiu Mistrih //
3aa739695SFrancis Visoiu Mistrih //                     The LLVM Compiler Infrastructure
4aa739695SFrancis Visoiu Mistrih //
5aa739695SFrancis Visoiu Mistrih // This file is distributed under the University of Illinois Open Source
6aa739695SFrancis Visoiu Mistrih // License. See LICENSE.TXT for details.
7aa739695SFrancis Visoiu Mistrih //
8aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
9aa739695SFrancis Visoiu Mistrih //
103aa8eaa9SFrancis Visoiu Mistrih /// \file Methods common to all machine operands.
11aa739695SFrancis Visoiu Mistrih //
12aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
13aa739695SFrancis Visoiu Mistrih 
14aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineOperand.h"
15aa739695SFrancis Visoiu Mistrih #include "llvm/Analysis/Loads.h"
16aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MIRPrinter.h"
17*0b5bdceaSFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineFrameInfo.h"
18b41dbbe3SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineJumpTableInfo.h"
19aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/MachineRegisterInfo.h"
20b3a0d513SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetInstrInfo.h"
21aa739695SFrancis Visoiu Mistrih #include "llvm/CodeGen/TargetRegisterInfo.h"
22aa739695SFrancis Visoiu Mistrih #include "llvm/IR/Constants.h"
23e76c5fcdSFrancis Visoiu Mistrih #include "llvm/IR/IRPrintingPasses.h"
24aa739695SFrancis Visoiu Mistrih #include "llvm/IR/ModuleSlotTracker.h"
25a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetIntrinsicInfo.h"
26a8a83d15SFrancis Visoiu Mistrih #include "llvm/Target/TargetMachine.h"
27aa739695SFrancis Visoiu Mistrih 
28aa739695SFrancis Visoiu Mistrih using namespace llvm;
29aa739695SFrancis Visoiu Mistrih 
30aa739695SFrancis Visoiu Mistrih static cl::opt<int>
31aa739695SFrancis Visoiu Mistrih     PrintRegMaskNumRegs("print-regmask-num-regs",
32aa739695SFrancis Visoiu Mistrih                         cl::desc("Number of registers to limit to when "
33aa739695SFrancis Visoiu Mistrih                                  "printing regmask operands in IR dumps. "
34aa739695SFrancis Visoiu Mistrih                                  "unlimited = -1"),
35aa739695SFrancis Visoiu Mistrih                         cl::init(32), cl::Hidden);
36aa739695SFrancis Visoiu Mistrih 
3795a05915SFrancis Visoiu Mistrih static const MachineFunction *getMFIfAvailable(const MachineOperand &MO) {
3895a05915SFrancis Visoiu Mistrih   if (const MachineInstr *MI = MO.getParent())
3995a05915SFrancis Visoiu Mistrih     if (const MachineBasicBlock *MBB = MI->getParent())
4095a05915SFrancis Visoiu Mistrih       if (const MachineFunction *MF = MBB->getParent())
4195a05915SFrancis Visoiu Mistrih         return MF;
4295a05915SFrancis Visoiu Mistrih   return nullptr;
4395a05915SFrancis Visoiu Mistrih }
4495a05915SFrancis Visoiu Mistrih static MachineFunction *getMFIfAvailable(MachineOperand &MO) {
4595a05915SFrancis Visoiu Mistrih   return const_cast<MachineFunction *>(
4695a05915SFrancis Visoiu Mistrih       getMFIfAvailable(const_cast<const MachineOperand &>(MO)));
4795a05915SFrancis Visoiu Mistrih }
4895a05915SFrancis Visoiu Mistrih 
49aa739695SFrancis Visoiu Mistrih void MachineOperand::setReg(unsigned Reg) {
50aa739695SFrancis Visoiu Mistrih   if (getReg() == Reg)
51aa739695SFrancis Visoiu Mistrih     return; // No change.
52aa739695SFrancis Visoiu Mistrih 
53aa739695SFrancis Visoiu Mistrih   // Otherwise, we have to change the register.  If this operand is embedded
54aa739695SFrancis Visoiu Mistrih   // into a machine function, we need to update the old and new register's
55aa739695SFrancis Visoiu Mistrih   // use/def lists.
5695a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this)) {
57aa739695SFrancis Visoiu Mistrih     MachineRegisterInfo &MRI = MF->getRegInfo();
58aa739695SFrancis Visoiu Mistrih     MRI.removeRegOperandFromUseList(this);
59aa739695SFrancis Visoiu Mistrih     SmallContents.RegNo = Reg;
60aa739695SFrancis Visoiu Mistrih     MRI.addRegOperandToUseList(this);
61aa739695SFrancis Visoiu Mistrih     return;
62aa739695SFrancis Visoiu Mistrih   }
63aa739695SFrancis Visoiu Mistrih 
64aa739695SFrancis Visoiu Mistrih   // Otherwise, just change the register, no problem.  :)
65aa739695SFrancis Visoiu Mistrih   SmallContents.RegNo = Reg;
66aa739695SFrancis Visoiu Mistrih }
67aa739695SFrancis Visoiu Mistrih 
68aa739695SFrancis Visoiu Mistrih void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
69aa739695SFrancis Visoiu Mistrih                                   const TargetRegisterInfo &TRI) {
70aa739695SFrancis Visoiu Mistrih   assert(TargetRegisterInfo::isVirtualRegister(Reg));
71aa739695SFrancis Visoiu Mistrih   if (SubIdx && getSubReg())
72aa739695SFrancis Visoiu Mistrih     SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
73aa739695SFrancis Visoiu Mistrih   setReg(Reg);
74aa739695SFrancis Visoiu Mistrih   if (SubIdx)
75aa739695SFrancis Visoiu Mistrih     setSubReg(SubIdx);
76aa739695SFrancis Visoiu Mistrih }
77aa739695SFrancis Visoiu Mistrih 
78aa739695SFrancis Visoiu Mistrih void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
79aa739695SFrancis Visoiu Mistrih   assert(TargetRegisterInfo::isPhysicalRegister(Reg));
80aa739695SFrancis Visoiu Mistrih   if (getSubReg()) {
81aa739695SFrancis Visoiu Mistrih     Reg = TRI.getSubReg(Reg, getSubReg());
82aa739695SFrancis Visoiu Mistrih     // Note that getSubReg() may return 0 if the sub-register doesn't exist.
83aa739695SFrancis Visoiu Mistrih     // That won't happen in legal code.
84aa739695SFrancis Visoiu Mistrih     setSubReg(0);
85aa739695SFrancis Visoiu Mistrih     if (isDef())
86aa739695SFrancis Visoiu Mistrih       setIsUndef(false);
87aa739695SFrancis Visoiu Mistrih   }
88aa739695SFrancis Visoiu Mistrih   setReg(Reg);
89aa739695SFrancis Visoiu Mistrih }
90aa739695SFrancis Visoiu Mistrih 
91aa739695SFrancis Visoiu Mistrih /// Change a def to a use, or a use to a def.
92aa739695SFrancis Visoiu Mistrih void MachineOperand::setIsDef(bool Val) {
93aa739695SFrancis Visoiu Mistrih   assert(isReg() && "Wrong MachineOperand accessor");
94aa739695SFrancis Visoiu Mistrih   assert((!Val || !isDebug()) && "Marking a debug operation as def");
95aa739695SFrancis Visoiu Mistrih   if (IsDef == Val)
96aa739695SFrancis Visoiu Mistrih     return;
9760c43102SGeoff Berry   assert(!IsDeadOrKill && "Changing def/use with dead/kill set not supported");
98aa739695SFrancis Visoiu Mistrih   // MRI may keep uses and defs in different list positions.
9995a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this)) {
100aa739695SFrancis Visoiu Mistrih     MachineRegisterInfo &MRI = MF->getRegInfo();
101aa739695SFrancis Visoiu Mistrih     MRI.removeRegOperandFromUseList(this);
102aa739695SFrancis Visoiu Mistrih     IsDef = Val;
103aa739695SFrancis Visoiu Mistrih     MRI.addRegOperandToUseList(this);
104aa739695SFrancis Visoiu Mistrih     return;
105aa739695SFrancis Visoiu Mistrih   }
106aa739695SFrancis Visoiu Mistrih   IsDef = Val;
107aa739695SFrancis Visoiu Mistrih }
108aa739695SFrancis Visoiu Mistrih 
10960c43102SGeoff Berry bool MachineOperand::isRenamable() const {
11060c43102SGeoff Berry   assert(isReg() && "Wrong MachineOperand accessor");
11160c43102SGeoff Berry   assert(TargetRegisterInfo::isPhysicalRegister(getReg()) &&
11260c43102SGeoff Berry          "isRenamable should only be checked on physical registers");
11360c43102SGeoff Berry   return IsRenamable;
11460c43102SGeoff Berry }
11560c43102SGeoff Berry 
11660c43102SGeoff Berry void MachineOperand::setIsRenamable(bool Val) {
11760c43102SGeoff Berry   assert(isReg() && "Wrong MachineOperand accessor");
11860c43102SGeoff Berry   assert(TargetRegisterInfo::isPhysicalRegister(getReg()) &&
11960c43102SGeoff Berry          "setIsRenamable should only be called on physical registers");
12060c43102SGeoff Berry   if (const MachineInstr *MI = getParent())
12160c43102SGeoff Berry     if ((isDef() && MI->hasExtraDefRegAllocReq()) ||
12260c43102SGeoff Berry         (isUse() && MI->hasExtraSrcRegAllocReq()))
12360c43102SGeoff Berry       assert(!Val && "isRenamable should be false for "
12460c43102SGeoff Berry                      "hasExtraDefRegAllocReq/hasExtraSrcRegAllocReq opcodes");
12560c43102SGeoff Berry   IsRenamable = Val;
12660c43102SGeoff Berry }
12760c43102SGeoff Berry 
12860c43102SGeoff Berry void MachineOperand::setIsRenamableIfNoExtraRegAllocReq() {
12960c43102SGeoff Berry   if (const MachineInstr *MI = getParent())
13060c43102SGeoff Berry     if ((isDef() && MI->hasExtraDefRegAllocReq()) ||
13160c43102SGeoff Berry         (isUse() && MI->hasExtraSrcRegAllocReq()))
13260c43102SGeoff Berry       return;
13360c43102SGeoff Berry 
13460c43102SGeoff Berry   setIsRenamable(true);
13560c43102SGeoff Berry }
13660c43102SGeoff Berry 
137aa739695SFrancis Visoiu Mistrih // If this operand is currently a register operand, and if this is in a
138aa739695SFrancis Visoiu Mistrih // function, deregister the operand from the register's use/def list.
139aa739695SFrancis Visoiu Mistrih void MachineOperand::removeRegFromUses() {
140aa739695SFrancis Visoiu Mistrih   if (!isReg() || !isOnRegUseList())
141aa739695SFrancis Visoiu Mistrih     return;
142aa739695SFrancis Visoiu Mistrih 
14395a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this))
144aa739695SFrancis Visoiu Mistrih     MF->getRegInfo().removeRegOperandFromUseList(this);
145aa739695SFrancis Visoiu Mistrih }
146aa739695SFrancis Visoiu Mistrih 
147aa739695SFrancis Visoiu Mistrih /// ChangeToImmediate - Replace this operand with a new immediate operand of
148aa739695SFrancis Visoiu Mistrih /// the specified value.  If an operand is known to be an immediate already,
149aa739695SFrancis Visoiu Mistrih /// the setImm method should be used.
150aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
151aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
152aa739695SFrancis Visoiu Mistrih 
153aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
154aa739695SFrancis Visoiu Mistrih 
155aa739695SFrancis Visoiu Mistrih   OpKind = MO_Immediate;
156aa739695SFrancis Visoiu Mistrih   Contents.ImmVal = ImmVal;
157aa739695SFrancis Visoiu Mistrih }
158aa739695SFrancis Visoiu Mistrih 
159aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
160aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
161aa739695SFrancis Visoiu Mistrih 
162aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
163aa739695SFrancis Visoiu Mistrih 
164aa739695SFrancis Visoiu Mistrih   OpKind = MO_FPImmediate;
165aa739695SFrancis Visoiu Mistrih   Contents.CFP = FPImm;
166aa739695SFrancis Visoiu Mistrih }
167aa739695SFrancis Visoiu Mistrih 
168aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToES(const char *SymName,
169aa739695SFrancis Visoiu Mistrih                                 unsigned char TargetFlags) {
170aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
171aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into an external symbol");
172aa739695SFrancis Visoiu Mistrih 
173aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
174aa739695SFrancis Visoiu Mistrih 
175aa739695SFrancis Visoiu Mistrih   OpKind = MO_ExternalSymbol;
176aa739695SFrancis Visoiu Mistrih   Contents.OffsetedInfo.Val.SymbolName = SymName;
177aa739695SFrancis Visoiu Mistrih   setOffset(0); // Offset is always 0.
178aa739695SFrancis Visoiu Mistrih   setTargetFlags(TargetFlags);
179aa739695SFrancis Visoiu Mistrih }
180aa739695SFrancis Visoiu Mistrih 
181aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) {
182aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
183aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into an MCSymbol");
184aa739695SFrancis Visoiu Mistrih 
185aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
186aa739695SFrancis Visoiu Mistrih 
187aa739695SFrancis Visoiu Mistrih   OpKind = MO_MCSymbol;
188aa739695SFrancis Visoiu Mistrih   Contents.Sym = Sym;
189aa739695SFrancis Visoiu Mistrih }
190aa739695SFrancis Visoiu Mistrih 
191aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToFrameIndex(int Idx) {
192aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
193aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into a FrameIndex");
194aa739695SFrancis Visoiu Mistrih 
195aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
196aa739695SFrancis Visoiu Mistrih 
197aa739695SFrancis Visoiu Mistrih   OpKind = MO_FrameIndex;
198aa739695SFrancis Visoiu Mistrih   setIndex(Idx);
199aa739695SFrancis Visoiu Mistrih }
200aa739695SFrancis Visoiu Mistrih 
201aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToTargetIndex(unsigned Idx, int64_t Offset,
202aa739695SFrancis Visoiu Mistrih                                          unsigned char TargetFlags) {
203aa739695SFrancis Visoiu Mistrih   assert((!isReg() || !isTied()) &&
204aa739695SFrancis Visoiu Mistrih          "Cannot change a tied operand into a FrameIndex");
205aa739695SFrancis Visoiu Mistrih 
206aa739695SFrancis Visoiu Mistrih   removeRegFromUses();
207aa739695SFrancis Visoiu Mistrih 
208aa739695SFrancis Visoiu Mistrih   OpKind = MO_TargetIndex;
209aa739695SFrancis Visoiu Mistrih   setIndex(Idx);
210aa739695SFrancis Visoiu Mistrih   setOffset(Offset);
211aa739695SFrancis Visoiu Mistrih   setTargetFlags(TargetFlags);
212aa739695SFrancis Visoiu Mistrih }
213aa739695SFrancis Visoiu Mistrih 
214aa739695SFrancis Visoiu Mistrih /// ChangeToRegister - Replace this operand with a new register operand of
215aa739695SFrancis Visoiu Mistrih /// the specified value.  If an operand is known to be an register already,
216aa739695SFrancis Visoiu Mistrih /// the setReg method should be used.
217aa739695SFrancis Visoiu Mistrih void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
218aa739695SFrancis Visoiu Mistrih                                       bool isKill, bool isDead, bool isUndef,
219aa739695SFrancis Visoiu Mistrih                                       bool isDebug) {
220aa739695SFrancis Visoiu Mistrih   MachineRegisterInfo *RegInfo = nullptr;
22195a05915SFrancis Visoiu Mistrih   if (MachineFunction *MF = getMFIfAvailable(*this))
222aa739695SFrancis Visoiu Mistrih     RegInfo = &MF->getRegInfo();
223aa739695SFrancis Visoiu Mistrih   // If this operand is already a register operand, remove it from the
224aa739695SFrancis Visoiu Mistrih   // register's use/def lists.
225aa739695SFrancis Visoiu Mistrih   bool WasReg = isReg();
226aa739695SFrancis Visoiu Mistrih   if (RegInfo && WasReg)
227aa739695SFrancis Visoiu Mistrih     RegInfo->removeRegOperandFromUseList(this);
228aa739695SFrancis Visoiu Mistrih 
229aa739695SFrancis Visoiu Mistrih   // Change this to a register and set the reg#.
23060c43102SGeoff Berry   assert(!(isDead && !isDef) && "Dead flag on non-def");
23160c43102SGeoff Berry   assert(!(isKill && isDef) && "Kill flag on def");
232aa739695SFrancis Visoiu Mistrih   OpKind = MO_Register;
233aa739695SFrancis Visoiu Mistrih   SmallContents.RegNo = Reg;
234aa739695SFrancis Visoiu Mistrih   SubReg_TargetFlags = 0;
235aa739695SFrancis Visoiu Mistrih   IsDef = isDef;
236aa739695SFrancis Visoiu Mistrih   IsImp = isImp;
23760c43102SGeoff Berry   IsDeadOrKill = isKill | isDead;
23860c43102SGeoff Berry   IsRenamable = false;
239aa739695SFrancis Visoiu Mistrih   IsUndef = isUndef;
240aa739695SFrancis Visoiu Mistrih   IsInternalRead = false;
241aa739695SFrancis Visoiu Mistrih   IsEarlyClobber = false;
242aa739695SFrancis Visoiu Mistrih   IsDebug = isDebug;
243aa739695SFrancis Visoiu Mistrih   // Ensure isOnRegUseList() returns false.
244aa739695SFrancis Visoiu Mistrih   Contents.Reg.Prev = nullptr;
245aa739695SFrancis Visoiu Mistrih   // Preserve the tie when the operand was already a register.
246aa739695SFrancis Visoiu Mistrih   if (!WasReg)
247aa739695SFrancis Visoiu Mistrih     TiedTo = 0;
248aa739695SFrancis Visoiu Mistrih 
249aa739695SFrancis Visoiu Mistrih   // If this operand is embedded in a function, add the operand to the
250aa739695SFrancis Visoiu Mistrih   // register's use/def list.
251aa739695SFrancis Visoiu Mistrih   if (RegInfo)
252aa739695SFrancis Visoiu Mistrih     RegInfo->addRegOperandToUseList(this);
253aa739695SFrancis Visoiu Mistrih }
254aa739695SFrancis Visoiu Mistrih 
255aa739695SFrancis Visoiu Mistrih /// isIdenticalTo - Return true if this operand is identical to the specified
256aa739695SFrancis Visoiu Mistrih /// operand. Note that this should stay in sync with the hash_value overload
257aa739695SFrancis Visoiu Mistrih /// below.
258aa739695SFrancis Visoiu Mistrih bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
259aa739695SFrancis Visoiu Mistrih   if (getType() != Other.getType() ||
260aa739695SFrancis Visoiu Mistrih       getTargetFlags() != Other.getTargetFlags())
261aa739695SFrancis Visoiu Mistrih     return false;
262aa739695SFrancis Visoiu Mistrih 
263aa739695SFrancis Visoiu Mistrih   switch (getType()) {
264aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Register:
265aa739695SFrancis Visoiu Mistrih     return getReg() == Other.getReg() && isDef() == Other.isDef() &&
266aa739695SFrancis Visoiu Mistrih            getSubReg() == Other.getSubReg();
267aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
268aa739695SFrancis Visoiu Mistrih     return getImm() == Other.getImm();
269aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
270aa739695SFrancis Visoiu Mistrih     return getCImm() == Other.getCImm();
271aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
272aa739695SFrancis Visoiu Mistrih     return getFPImm() == Other.getFPImm();
273aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
274aa739695SFrancis Visoiu Mistrih     return getMBB() == Other.getMBB();
275aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex:
276aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex();
277aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
278aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex:
279aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
280aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
281aa739695SFrancis Visoiu Mistrih     return getIndex() == Other.getIndex();
282aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
283aa739695SFrancis Visoiu Mistrih     return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
284aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol:
285aa739695SFrancis Visoiu Mistrih     return strcmp(getSymbolName(), Other.getSymbolName()) == 0 &&
286aa739695SFrancis Visoiu Mistrih            getOffset() == Other.getOffset();
287aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
288aa739695SFrancis Visoiu Mistrih     return getBlockAddress() == Other.getBlockAddress() &&
289aa739695SFrancis Visoiu Mistrih            getOffset() == Other.getOffset();
290aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask:
291aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut: {
292aa739695SFrancis Visoiu Mistrih     // Shallow compare of the two RegMasks
293aa739695SFrancis Visoiu Mistrih     const uint32_t *RegMask = getRegMask();
294aa739695SFrancis Visoiu Mistrih     const uint32_t *OtherRegMask = Other.getRegMask();
295aa739695SFrancis Visoiu Mistrih     if (RegMask == OtherRegMask)
296aa739695SFrancis Visoiu Mistrih       return true;
297aa739695SFrancis Visoiu Mistrih 
29895a05915SFrancis Visoiu Mistrih     if (const MachineFunction *MF = getMFIfAvailable(*this)) {
299aa739695SFrancis Visoiu Mistrih       // Calculate the size of the RegMask
300aa739695SFrancis Visoiu Mistrih       const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
301aa739695SFrancis Visoiu Mistrih       unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32;
302aa739695SFrancis Visoiu Mistrih 
303aa739695SFrancis Visoiu Mistrih       // Deep compare of the two RegMasks
304aa739695SFrancis Visoiu Mistrih       return std::equal(RegMask, RegMask + RegMaskSize, OtherRegMask);
305aa739695SFrancis Visoiu Mistrih     }
30695a05915SFrancis Visoiu Mistrih     // We don't know the size of the RegMask, so we can't deep compare the two
30795a05915SFrancis Visoiu Mistrih     // reg masks.
30895a05915SFrancis Visoiu Mistrih     return false;
30995a05915SFrancis Visoiu Mistrih   }
310aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
311aa739695SFrancis Visoiu Mistrih     return getMCSymbol() == Other.getMCSymbol();
312aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
313aa739695SFrancis Visoiu Mistrih     return getCFIIndex() == Other.getCFIIndex();
314aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
315aa739695SFrancis Visoiu Mistrih     return getMetadata() == Other.getMetadata();
316aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID:
317aa739695SFrancis Visoiu Mistrih     return getIntrinsicID() == Other.getIntrinsicID();
318aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate:
319aa739695SFrancis Visoiu Mistrih     return getPredicate() == Other.getPredicate();
320aa739695SFrancis Visoiu Mistrih   }
321aa739695SFrancis Visoiu Mistrih   llvm_unreachable("Invalid machine operand type");
322aa739695SFrancis Visoiu Mistrih }
323aa739695SFrancis Visoiu Mistrih 
324aa739695SFrancis Visoiu Mistrih // Note: this must stay exactly in sync with isIdenticalTo above.
325aa739695SFrancis Visoiu Mistrih hash_code llvm::hash_value(const MachineOperand &MO) {
326aa739695SFrancis Visoiu Mistrih   switch (MO.getType()) {
327aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Register:
328aa739695SFrancis Visoiu Mistrih     // Register operands don't have target flags.
329aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
330aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
331aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
332aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
333aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
334aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
335aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
336aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
337aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
338aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex:
339aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
340aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
341aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex:
342aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
343aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
344aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
345aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
346aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol:
347aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
348aa739695SFrancis Visoiu Mistrih                         MO.getSymbolName());
349aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
350aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
351aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
352aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
353aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getBlockAddress(),
354aa739695SFrancis Visoiu Mistrih                         MO.getOffset());
355aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask:
356aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut:
357aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
358aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
359aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
360aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
361aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
362aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
363aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
364aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID:
365aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID());
366aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate:
367aa739695SFrancis Visoiu Mistrih     return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate());
368aa739695SFrancis Visoiu Mistrih   }
369aa739695SFrancis Visoiu Mistrih   llvm_unreachable("Invalid machine operand type");
370aa739695SFrancis Visoiu Mistrih }
371aa739695SFrancis Visoiu Mistrih 
372a8a83d15SFrancis Visoiu Mistrih // Try to crawl up to the machine function and get TRI and IntrinsicInfo from
373a8a83d15SFrancis Visoiu Mistrih // it.
374a8a83d15SFrancis Visoiu Mistrih static void tryToGetTargetInfo(const MachineOperand &MO,
375a8a83d15SFrancis Visoiu Mistrih                                const TargetRegisterInfo *&TRI,
376a8a83d15SFrancis Visoiu Mistrih                                const TargetIntrinsicInfo *&IntrinsicInfo) {
377567611efSFrancis Visoiu Mistrih   if (const MachineFunction *MF = getMFIfAvailable(MO)) {
378a8a83d15SFrancis Visoiu Mistrih     TRI = MF->getSubtarget().getRegisterInfo();
379a8a83d15SFrancis Visoiu Mistrih     IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
380a8a83d15SFrancis Visoiu Mistrih   }
381a8a83d15SFrancis Visoiu Mistrih }
382a8a83d15SFrancis Visoiu Mistrih 
38326ae8a65SFrancis Visoiu Mistrih static void printOffset(raw_ostream &OS, int64_t Offset) {
38426ae8a65SFrancis Visoiu Mistrih   if (Offset == 0)
38526ae8a65SFrancis Visoiu Mistrih     return;
38626ae8a65SFrancis Visoiu Mistrih   if (Offset < 0) {
38726ae8a65SFrancis Visoiu Mistrih     OS << " - " << -Offset;
38826ae8a65SFrancis Visoiu Mistrih     return;
38926ae8a65SFrancis Visoiu Mistrih   }
39026ae8a65SFrancis Visoiu Mistrih   OS << " + " << Offset;
39126ae8a65SFrancis Visoiu Mistrih }
39226ae8a65SFrancis Visoiu Mistrih 
393b3a0d513SFrancis Visoiu Mistrih static const char *getTargetIndexName(const MachineFunction &MF, int Index) {
394b3a0d513SFrancis Visoiu Mistrih   const auto *TII = MF.getSubtarget().getInstrInfo();
395b3a0d513SFrancis Visoiu Mistrih   assert(TII && "expected instruction info");
396b3a0d513SFrancis Visoiu Mistrih   auto Indices = TII->getSerializableTargetIndices();
397b3a0d513SFrancis Visoiu Mistrih   auto Found = find_if(Indices, [&](const std::pair<int, const char *> &I) {
398b3a0d513SFrancis Visoiu Mistrih     return I.first == Index;
399b3a0d513SFrancis Visoiu Mistrih   });
400b3a0d513SFrancis Visoiu Mistrih   if (Found != Indices.end())
401b3a0d513SFrancis Visoiu Mistrih     return Found->second;
402b3a0d513SFrancis Visoiu Mistrih   return nullptr;
403b3a0d513SFrancis Visoiu Mistrih }
404b3a0d513SFrancis Visoiu Mistrih 
4055df3bbf3SFrancis Visoiu Mistrih static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) {
4065df3bbf3SFrancis Visoiu Mistrih   auto Flags = TII->getSerializableDirectMachineOperandTargetFlags();
4075df3bbf3SFrancis Visoiu Mistrih   for (const auto &I : Flags) {
4085df3bbf3SFrancis Visoiu Mistrih     if (I.first == TF) {
4095df3bbf3SFrancis Visoiu Mistrih       return I.second;
4105df3bbf3SFrancis Visoiu Mistrih     }
4115df3bbf3SFrancis Visoiu Mistrih   }
4125df3bbf3SFrancis Visoiu Mistrih   return nullptr;
4135df3bbf3SFrancis Visoiu Mistrih }
4145df3bbf3SFrancis Visoiu Mistrih 
415440f69c9SFrancis Visoiu Mistrih void MachineOperand::printSubregIdx(raw_ostream &OS, uint64_t Index,
416440f69c9SFrancis Visoiu Mistrih                                     const TargetRegisterInfo *TRI) {
417440f69c9SFrancis Visoiu Mistrih   OS << "%subreg.";
418440f69c9SFrancis Visoiu Mistrih   if (TRI)
419440f69c9SFrancis Visoiu Mistrih     OS << TRI->getSubRegIndexName(Index);
420440f69c9SFrancis Visoiu Mistrih   else
421440f69c9SFrancis Visoiu Mistrih     OS << Index;
422440f69c9SFrancis Visoiu Mistrih }
423440f69c9SFrancis Visoiu Mistrih 
4245df3bbf3SFrancis Visoiu Mistrih void MachineOperand::printTargetFlags(raw_ostream &OS,
4255df3bbf3SFrancis Visoiu Mistrih                                       const MachineOperand &Op) {
4265df3bbf3SFrancis Visoiu Mistrih   if (!Op.getTargetFlags())
4275df3bbf3SFrancis Visoiu Mistrih     return;
4285df3bbf3SFrancis Visoiu Mistrih   const MachineFunction *MF = getMFIfAvailable(Op);
4295df3bbf3SFrancis Visoiu Mistrih   if (!MF)
4305df3bbf3SFrancis Visoiu Mistrih     return;
4315df3bbf3SFrancis Visoiu Mistrih 
4325df3bbf3SFrancis Visoiu Mistrih   const auto *TII = MF->getSubtarget().getInstrInfo();
4335df3bbf3SFrancis Visoiu Mistrih   assert(TII && "expected instruction info");
4345df3bbf3SFrancis Visoiu Mistrih   auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags());
4355df3bbf3SFrancis Visoiu Mistrih   OS << "target-flags(";
4365df3bbf3SFrancis Visoiu Mistrih   const bool HasDirectFlags = Flags.first;
4375df3bbf3SFrancis Visoiu Mistrih   const bool HasBitmaskFlags = Flags.second;
4385df3bbf3SFrancis Visoiu Mistrih   if (!HasDirectFlags && !HasBitmaskFlags) {
4395df3bbf3SFrancis Visoiu Mistrih     OS << "<unknown>) ";
4405df3bbf3SFrancis Visoiu Mistrih     return;
4415df3bbf3SFrancis Visoiu Mistrih   }
4425df3bbf3SFrancis Visoiu Mistrih   if (HasDirectFlags) {
4435df3bbf3SFrancis Visoiu Mistrih     if (const auto *Name = getTargetFlagName(TII, Flags.first))
4445df3bbf3SFrancis Visoiu Mistrih       OS << Name;
4455df3bbf3SFrancis Visoiu Mistrih     else
4465df3bbf3SFrancis Visoiu Mistrih       OS << "<unknown target flag>";
4475df3bbf3SFrancis Visoiu Mistrih   }
4485df3bbf3SFrancis Visoiu Mistrih   if (!HasBitmaskFlags) {
4495df3bbf3SFrancis Visoiu Mistrih     OS << ") ";
4505df3bbf3SFrancis Visoiu Mistrih     return;
4515df3bbf3SFrancis Visoiu Mistrih   }
4525df3bbf3SFrancis Visoiu Mistrih   bool IsCommaNeeded = HasDirectFlags;
4535df3bbf3SFrancis Visoiu Mistrih   unsigned BitMask = Flags.second;
4545df3bbf3SFrancis Visoiu Mistrih   auto BitMasks = TII->getSerializableBitmaskMachineOperandTargetFlags();
4555df3bbf3SFrancis Visoiu Mistrih   for (const auto &Mask : BitMasks) {
4565df3bbf3SFrancis Visoiu Mistrih     // Check if the flag's bitmask has the bits of the current mask set.
4575df3bbf3SFrancis Visoiu Mistrih     if ((BitMask & Mask.first) == Mask.first) {
4585df3bbf3SFrancis Visoiu Mistrih       if (IsCommaNeeded)
4595df3bbf3SFrancis Visoiu Mistrih         OS << ", ";
4605df3bbf3SFrancis Visoiu Mistrih       IsCommaNeeded = true;
4615df3bbf3SFrancis Visoiu Mistrih       OS << Mask.second;
4625df3bbf3SFrancis Visoiu Mistrih       // Clear the bits which were serialized from the flag's bitmask.
4635df3bbf3SFrancis Visoiu Mistrih       BitMask &= ~(Mask.first);
4645df3bbf3SFrancis Visoiu Mistrih     }
4655df3bbf3SFrancis Visoiu Mistrih   }
4665df3bbf3SFrancis Visoiu Mistrih   if (BitMask) {
4675df3bbf3SFrancis Visoiu Mistrih     // When the resulting flag's bitmask isn't zero, we know that we didn't
4685df3bbf3SFrancis Visoiu Mistrih     // serialize all of the bit flags.
4695df3bbf3SFrancis Visoiu Mistrih     if (IsCommaNeeded)
4705df3bbf3SFrancis Visoiu Mistrih       OS << ", ";
4715df3bbf3SFrancis Visoiu Mistrih     OS << "<unknown bitmask target flag>";
4725df3bbf3SFrancis Visoiu Mistrih   }
4735df3bbf3SFrancis Visoiu Mistrih   OS << ") ";
4745df3bbf3SFrancis Visoiu Mistrih }
4755df3bbf3SFrancis Visoiu Mistrih 
4765de20e03SFrancis Visoiu Mistrih void MachineOperand::printSymbol(raw_ostream &OS, MCSymbol &Sym) {
4775de20e03SFrancis Visoiu Mistrih   OS << "<mcsymbol " << Sym << ">";
4785de20e03SFrancis Visoiu Mistrih }
4795de20e03SFrancis Visoiu Mistrih 
480*0b5bdceaSFrancis Visoiu Mistrih void MachineOperand::printStackObjectReference(raw_ostream &OS,
481*0b5bdceaSFrancis Visoiu Mistrih                                                unsigned FrameIndex,
482*0b5bdceaSFrancis Visoiu Mistrih                                                bool IsFixed, StringRef Name) {
483*0b5bdceaSFrancis Visoiu Mistrih   if (IsFixed) {
484*0b5bdceaSFrancis Visoiu Mistrih     OS << "%fixed-stack." << FrameIndex;
485*0b5bdceaSFrancis Visoiu Mistrih     return;
486*0b5bdceaSFrancis Visoiu Mistrih   }
487*0b5bdceaSFrancis Visoiu Mistrih 
488*0b5bdceaSFrancis Visoiu Mistrih   OS << "%stack." << FrameIndex;
489*0b5bdceaSFrancis Visoiu Mistrih   if (!Name.empty())
490*0b5bdceaSFrancis Visoiu Mistrih     OS << '.' << Name;
491*0b5bdceaSFrancis Visoiu Mistrih }
492*0b5bdceaSFrancis Visoiu Mistrih 
493aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI,
494aa739695SFrancis Visoiu Mistrih                            const TargetIntrinsicInfo *IntrinsicInfo) const {
495a8a83d15SFrancis Visoiu Mistrih   tryToGetTargetInfo(*this, TRI, IntrinsicInfo);
496aa739695SFrancis Visoiu Mistrih   ModuleSlotTracker DummyMST(nullptr);
497a8a83d15SFrancis Visoiu Mistrih   print(OS, DummyMST, LLT{}, /*PrintDef=*/false,
498a8a83d15SFrancis Visoiu Mistrih         /*ShouldPrintRegisterTies=*/true,
499a8a83d15SFrancis Visoiu Mistrih         /*TiedOperandIdx=*/0, TRI, IntrinsicInfo);
500aa739695SFrancis Visoiu Mistrih }
501aa739695SFrancis Visoiu Mistrih 
502aa739695SFrancis Visoiu Mistrih void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
503a8a83d15SFrancis Visoiu Mistrih                            LLT TypeToPrint, bool PrintDef,
504a8a83d15SFrancis Visoiu Mistrih                            bool ShouldPrintRegisterTies,
505a8a83d15SFrancis Visoiu Mistrih                            unsigned TiedOperandIdx,
506aa739695SFrancis Visoiu Mistrih                            const TargetRegisterInfo *TRI,
507aa739695SFrancis Visoiu Mistrih                            const TargetIntrinsicInfo *IntrinsicInfo) const {
5085df3bbf3SFrancis Visoiu Mistrih   printTargetFlags(OS, *this);
509aa739695SFrancis Visoiu Mistrih   switch (getType()) {
510a8a83d15SFrancis Visoiu Mistrih   case MachineOperand::MO_Register: {
511a8a83d15SFrancis Visoiu Mistrih     unsigned Reg = getReg();
512aa739695SFrancis Visoiu Mistrih     if (isImplicit())
513a8a83d15SFrancis Visoiu Mistrih       OS << (isDef() ? "implicit-def " : "implicit ");
514a8a83d15SFrancis Visoiu Mistrih     else if (PrintDef && isDef())
515a8a83d15SFrancis Visoiu Mistrih       // Print the 'def' flag only when the operand is defined after '='.
516aa739695SFrancis Visoiu Mistrih       OS << "def ";
517a8a83d15SFrancis Visoiu Mistrih     if (isInternalRead())
518aa739695SFrancis Visoiu Mistrih       OS << "internal ";
519a8a83d15SFrancis Visoiu Mistrih     if (isDead())
520a8a83d15SFrancis Visoiu Mistrih       OS << "dead ";
521a8a83d15SFrancis Visoiu Mistrih     if (isKill())
522a8a83d15SFrancis Visoiu Mistrih       OS << "killed ";
523a8a83d15SFrancis Visoiu Mistrih     if (isUndef())
524a8a83d15SFrancis Visoiu Mistrih       OS << "undef ";
525a8a83d15SFrancis Visoiu Mistrih     if (isEarlyClobber())
526a8a83d15SFrancis Visoiu Mistrih       OS << "early-clobber ";
527a8a83d15SFrancis Visoiu Mistrih     if (isDebug())
528a8a83d15SFrancis Visoiu Mistrih       OS << "debug-use ";
52960c43102SGeoff Berry     if (TargetRegisterInfo::isPhysicalRegister(getReg()) && isRenamable())
53060c43102SGeoff Berry       OS << "renamable ";
531a8a83d15SFrancis Visoiu Mistrih     OS << printReg(Reg, TRI);
532a8a83d15SFrancis Visoiu Mistrih     // Print the sub register.
533a8a83d15SFrancis Visoiu Mistrih     if (unsigned SubReg = getSubReg()) {
534a8a83d15SFrancis Visoiu Mistrih       if (TRI)
535a8a83d15SFrancis Visoiu Mistrih         OS << '.' << TRI->getSubRegIndexName(SubReg);
536a8a83d15SFrancis Visoiu Mistrih       else
537a8a83d15SFrancis Visoiu Mistrih         OS << ".subreg" << SubReg;
538aa739695SFrancis Visoiu Mistrih     }
539a8a83d15SFrancis Visoiu Mistrih     // Print the register class / bank.
540a8a83d15SFrancis Visoiu Mistrih     if (TargetRegisterInfo::isVirtualRegister(Reg)) {
541567611efSFrancis Visoiu Mistrih       if (const MachineFunction *MF = getMFIfAvailable(*this)) {
542a8a83d15SFrancis Visoiu Mistrih         const MachineRegisterInfo &MRI = MF->getRegInfo();
543a8a83d15SFrancis Visoiu Mistrih         if (!PrintDef || MRI.def_empty(Reg)) {
544a8a83d15SFrancis Visoiu Mistrih           OS << ':';
545a8a83d15SFrancis Visoiu Mistrih           OS << printRegClassOrBank(Reg, MRI, TRI);
546aa739695SFrancis Visoiu Mistrih         }
547aa739695SFrancis Visoiu Mistrih       }
548a8a83d15SFrancis Visoiu Mistrih     }
549a8a83d15SFrancis Visoiu Mistrih     // Print ties.
550a8a83d15SFrancis Visoiu Mistrih     if (ShouldPrintRegisterTies && isTied() && !isDef())
551a8a83d15SFrancis Visoiu Mistrih       OS << "(tied-def " << TiedOperandIdx << ")";
552a8a83d15SFrancis Visoiu Mistrih     // Print types.
553a8a83d15SFrancis Visoiu Mistrih     if (TypeToPrint.isValid())
554a8a83d15SFrancis Visoiu Mistrih       OS << '(' << TypeToPrint << ')';
555aa739695SFrancis Visoiu Mistrih     break;
556a8a83d15SFrancis Visoiu Mistrih   }
557aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Immediate:
558aa739695SFrancis Visoiu Mistrih     OS << getImm();
559aa739695SFrancis Visoiu Mistrih     break;
560aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CImmediate:
5616c4ca713SFrancis Visoiu Mistrih     getCImm()->printAsOperand(OS, /*PrintType=*/true, MST);
562aa739695SFrancis Visoiu Mistrih     break;
563aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_FPImmediate:
564aa739695SFrancis Visoiu Mistrih     if (getFPImm()->getType()->isFloatTy()) {
565aa739695SFrancis Visoiu Mistrih       OS << getFPImm()->getValueAPF().convertToFloat();
566aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isHalfTy()) {
567aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
568aa739695SFrancis Visoiu Mistrih       bool Unused;
569aa739695SFrancis Visoiu Mistrih       APF.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, &Unused);
570aa739695SFrancis Visoiu Mistrih       OS << "half " << APF.convertToFloat();
571aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isFP128Ty()) {
572aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
573aa739695SFrancis Visoiu Mistrih       SmallString<16> Str;
574aa739695SFrancis Visoiu Mistrih       getFPImm()->getValueAPF().toString(Str);
575aa739695SFrancis Visoiu Mistrih       OS << "quad " << Str;
576aa739695SFrancis Visoiu Mistrih     } else if (getFPImm()->getType()->isX86_FP80Ty()) {
577aa739695SFrancis Visoiu Mistrih       APFloat APF = getFPImm()->getValueAPF();
578aa739695SFrancis Visoiu Mistrih       OS << "x86_fp80 0xK";
579aa739695SFrancis Visoiu Mistrih       APInt API = APF.bitcastToAPInt();
580aa739695SFrancis Visoiu Mistrih       OS << format_hex_no_prefix(API.getHiBits(16).getZExtValue(), 4,
581aa739695SFrancis Visoiu Mistrih                                  /*Upper=*/true);
582aa739695SFrancis Visoiu Mistrih       OS << format_hex_no_prefix(API.getLoBits(64).getZExtValue(), 16,
583aa739695SFrancis Visoiu Mistrih                                  /*Upper=*/true);
584aa739695SFrancis Visoiu Mistrih     } else {
585aa739695SFrancis Visoiu Mistrih       OS << getFPImm()->getValueAPF().convertToDouble();
586aa739695SFrancis Visoiu Mistrih     }
587aa739695SFrancis Visoiu Mistrih     break;
588aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MachineBasicBlock:
58925528d6dSFrancis Visoiu Mistrih     OS << printMBBReference(*getMBB());
590aa739695SFrancis Visoiu Mistrih     break;
591*0b5bdceaSFrancis Visoiu Mistrih   case MachineOperand::MO_FrameIndex: {
592*0b5bdceaSFrancis Visoiu Mistrih     int FrameIndex = getIndex();
593*0b5bdceaSFrancis Visoiu Mistrih     bool IsFixed = false;
594*0b5bdceaSFrancis Visoiu Mistrih     StringRef Name;
595*0b5bdceaSFrancis Visoiu Mistrih     if (const MachineFunction *MF = getMFIfAvailable(*this)) {
596*0b5bdceaSFrancis Visoiu Mistrih       const MachineFrameInfo &MFI = MF->getFrameInfo();
597*0b5bdceaSFrancis Visoiu Mistrih       IsFixed = MFI.isFixedObjectIndex(FrameIndex);
598*0b5bdceaSFrancis Visoiu Mistrih       if (const AllocaInst *Alloca = MFI.getObjectAllocation(FrameIndex))
599*0b5bdceaSFrancis Visoiu Mistrih         if (Alloca->hasName())
600*0b5bdceaSFrancis Visoiu Mistrih           Name = Alloca->getName();
601*0b5bdceaSFrancis Visoiu Mistrih       if (IsFixed)
602*0b5bdceaSFrancis Visoiu Mistrih         FrameIndex -= MFI.getObjectIndexBegin();
603*0b5bdceaSFrancis Visoiu Mistrih     }
604*0b5bdceaSFrancis Visoiu Mistrih     printStackObjectReference(OS, FrameIndex, IsFixed, Name);
605aa739695SFrancis Visoiu Mistrih     break;
606*0b5bdceaSFrancis Visoiu Mistrih   }
607aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_ConstantPoolIndex:
60826ae8a65SFrancis Visoiu Mistrih     OS << "%const." << getIndex();
60926ae8a65SFrancis Visoiu Mistrih     printOffset(OS, getOffset());
610aa739695SFrancis Visoiu Mistrih     break;
611b3a0d513SFrancis Visoiu Mistrih   case MachineOperand::MO_TargetIndex: {
612b3a0d513SFrancis Visoiu Mistrih     OS << "target-index(";
613b3a0d513SFrancis Visoiu Mistrih     const char *Name = "<unknown>";
614b3a0d513SFrancis Visoiu Mistrih     if (const MachineFunction *MF = getMFIfAvailable(*this))
615b3a0d513SFrancis Visoiu Mistrih       if (const auto *TargetIndexName = getTargetIndexName(*MF, getIndex()))
616b3a0d513SFrancis Visoiu Mistrih         Name = TargetIndexName;
617b3a0d513SFrancis Visoiu Mistrih     OS << Name << ')';
618b3a0d513SFrancis Visoiu Mistrih     printOffset(OS, getOffset());
619aa739695SFrancis Visoiu Mistrih     break;
620b3a0d513SFrancis Visoiu Mistrih   }
621aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_JumpTableIndex:
622b41dbbe3SFrancis Visoiu Mistrih     OS << printJumpTableEntryReference(getIndex());
623aa739695SFrancis Visoiu Mistrih     break;
624aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_GlobalAddress:
625aa739695SFrancis Visoiu Mistrih     getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
6265df3bbf3SFrancis Visoiu Mistrih     printOffset(OS, getOffset());
627aa739695SFrancis Visoiu Mistrih     break;
628e76c5fcdSFrancis Visoiu Mistrih   case MachineOperand::MO_ExternalSymbol: {
629e76c5fcdSFrancis Visoiu Mistrih     StringRef Name = getSymbolName();
630e76c5fcdSFrancis Visoiu Mistrih     OS << '$';
631e76c5fcdSFrancis Visoiu Mistrih     if (Name.empty()) {
632e76c5fcdSFrancis Visoiu Mistrih       OS << "\"\"";
633e76c5fcdSFrancis Visoiu Mistrih     } else {
634e76c5fcdSFrancis Visoiu Mistrih       printLLVMNameWithoutPrefix(OS, Name);
635e76c5fcdSFrancis Visoiu Mistrih     }
636e76c5fcdSFrancis Visoiu Mistrih     printOffset(OS, getOffset());
637aa739695SFrancis Visoiu Mistrih     break;
638e76c5fcdSFrancis Visoiu Mistrih   }
639aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_BlockAddress:
640aa739695SFrancis Visoiu Mistrih     OS << '<';
641aa739695SFrancis Visoiu Mistrih     getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST);
642aa739695SFrancis Visoiu Mistrih     if (getOffset())
643aa739695SFrancis Visoiu Mistrih       OS << "+" << getOffset();
644aa739695SFrancis Visoiu Mistrih     OS << '>';
645aa739695SFrancis Visoiu Mistrih     break;
646aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterMask: {
647a8a83d15SFrancis Visoiu Mistrih     OS << "<regmask";
648a8a83d15SFrancis Visoiu Mistrih     if (TRI) {
649aa739695SFrancis Visoiu Mistrih       unsigned NumRegsInMask = 0;
650aa739695SFrancis Visoiu Mistrih       unsigned NumRegsEmitted = 0;
651aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0; i < TRI->getNumRegs(); ++i) {
652aa739695SFrancis Visoiu Mistrih         unsigned MaskWord = i / 32;
653aa739695SFrancis Visoiu Mistrih         unsigned MaskBit = i % 32;
654aa739695SFrancis Visoiu Mistrih         if (getRegMask()[MaskWord] & (1 << MaskBit)) {
655aa739695SFrancis Visoiu Mistrih           if (PrintRegMaskNumRegs < 0 ||
656aa739695SFrancis Visoiu Mistrih               NumRegsEmitted <= static_cast<unsigned>(PrintRegMaskNumRegs)) {
657aa739695SFrancis Visoiu Mistrih             OS << " " << printReg(i, TRI);
658aa739695SFrancis Visoiu Mistrih             NumRegsEmitted++;
659aa739695SFrancis Visoiu Mistrih           }
660aa739695SFrancis Visoiu Mistrih           NumRegsInMask++;
661aa739695SFrancis Visoiu Mistrih         }
662aa739695SFrancis Visoiu Mistrih       }
663aa739695SFrancis Visoiu Mistrih       if (NumRegsEmitted != NumRegsInMask)
664aa739695SFrancis Visoiu Mistrih         OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more...";
665a8a83d15SFrancis Visoiu Mistrih     } else {
666a8a83d15SFrancis Visoiu Mistrih       OS << " ...";
667a8a83d15SFrancis Visoiu Mistrih     }
668aa739695SFrancis Visoiu Mistrih     OS << ">";
669aa739695SFrancis Visoiu Mistrih     break;
670aa739695SFrancis Visoiu Mistrih   }
671bdaf8bfaSFrancis Visoiu Mistrih   case MachineOperand::MO_RegisterLiveOut: {
672bdaf8bfaSFrancis Visoiu Mistrih     const uint32_t *RegMask = getRegLiveOut();
673bdaf8bfaSFrancis Visoiu Mistrih     OS << "liveout(";
674bdaf8bfaSFrancis Visoiu Mistrih     if (!TRI) {
675bdaf8bfaSFrancis Visoiu Mistrih       OS << "<unknown>";
676bdaf8bfaSFrancis Visoiu Mistrih     } else {
677bdaf8bfaSFrancis Visoiu Mistrih       bool IsCommaNeeded = false;
678bdaf8bfaSFrancis Visoiu Mistrih       for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) {
679bdaf8bfaSFrancis Visoiu Mistrih         if (RegMask[Reg / 32] & (1U << (Reg % 32))) {
680bdaf8bfaSFrancis Visoiu Mistrih           if (IsCommaNeeded)
681bdaf8bfaSFrancis Visoiu Mistrih             OS << ", ";
682bdaf8bfaSFrancis Visoiu Mistrih           OS << printReg(Reg, TRI);
683bdaf8bfaSFrancis Visoiu Mistrih           IsCommaNeeded = true;
684bdaf8bfaSFrancis Visoiu Mistrih         }
685bdaf8bfaSFrancis Visoiu Mistrih       }
686bdaf8bfaSFrancis Visoiu Mistrih     }
687bdaf8bfaSFrancis Visoiu Mistrih     OS << ")";
688aa739695SFrancis Visoiu Mistrih     break;
689bdaf8bfaSFrancis Visoiu Mistrih   }
690aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Metadata:
691aa739695SFrancis Visoiu Mistrih     getMetadata()->printAsOperand(OS, MST);
692aa739695SFrancis Visoiu Mistrih     break;
693aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_MCSymbol:
6945de20e03SFrancis Visoiu Mistrih     printSymbol(OS, *getMCSymbol());
695aa739695SFrancis Visoiu Mistrih     break;
696aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_CFIIndex:
697aa739695SFrancis Visoiu Mistrih     OS << "<call frame instruction>";
698aa739695SFrancis Visoiu Mistrih     break;
699aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_IntrinsicID: {
700aa739695SFrancis Visoiu Mistrih     Intrinsic::ID ID = getIntrinsicID();
701aa739695SFrancis Visoiu Mistrih     if (ID < Intrinsic::num_intrinsics)
702aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>';
703aa739695SFrancis Visoiu Mistrih     else if (IntrinsicInfo)
704aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>';
705aa739695SFrancis Visoiu Mistrih     else
706aa739695SFrancis Visoiu Mistrih       OS << "<intrinsic:" << ID << '>';
707aa739695SFrancis Visoiu Mistrih     break;
708aa739695SFrancis Visoiu Mistrih   }
709aa739695SFrancis Visoiu Mistrih   case MachineOperand::MO_Predicate: {
710aa739695SFrancis Visoiu Mistrih     auto Pred = static_cast<CmpInst::Predicate>(getPredicate());
711aa739695SFrancis Visoiu Mistrih     OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred")
712aa739695SFrancis Visoiu Mistrih        << CmpInst::getPredicateName(Pred) << '>';
713aa739695SFrancis Visoiu Mistrih     break;
714aa739695SFrancis Visoiu Mistrih   }
715aa739695SFrancis Visoiu Mistrih   }
716aa739695SFrancis Visoiu Mistrih }
717aa739695SFrancis Visoiu Mistrih 
718aa739695SFrancis Visoiu Mistrih #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
719aa739695SFrancis Visoiu Mistrih LLVM_DUMP_METHOD void MachineOperand::dump() const { dbgs() << *this << '\n'; }
720aa739695SFrancis Visoiu Mistrih #endif
721aa739695SFrancis Visoiu Mistrih 
722aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
723aa739695SFrancis Visoiu Mistrih // MachineMemOperand Implementation
724aa739695SFrancis Visoiu Mistrih //===----------------------------------------------------------------------===//
725aa739695SFrancis Visoiu Mistrih 
726aa739695SFrancis Visoiu Mistrih /// getAddrSpace - Return the LLVM IR address space number that this pointer
727aa739695SFrancis Visoiu Mistrih /// points into.
72849477040SYaxun Liu unsigned MachinePointerInfo::getAddrSpace() const { return AddrSpace; }
729aa739695SFrancis Visoiu Mistrih 
730aa739695SFrancis Visoiu Mistrih /// isDereferenceable - Return true if V is always dereferenceable for
731aa739695SFrancis Visoiu Mistrih /// Offset + Size byte.
732aa739695SFrancis Visoiu Mistrih bool MachinePointerInfo::isDereferenceable(unsigned Size, LLVMContext &C,
733aa739695SFrancis Visoiu Mistrih                                            const DataLayout &DL) const {
734aa739695SFrancis Visoiu Mistrih   if (!V.is<const Value *>())
735aa739695SFrancis Visoiu Mistrih     return false;
736aa739695SFrancis Visoiu Mistrih 
737aa739695SFrancis Visoiu Mistrih   const Value *BasePtr = V.get<const Value *>();
738aa739695SFrancis Visoiu Mistrih   if (BasePtr == nullptr)
739aa739695SFrancis Visoiu Mistrih     return false;
740aa739695SFrancis Visoiu Mistrih 
741aa739695SFrancis Visoiu Mistrih   return isDereferenceableAndAlignedPointer(
742aa739695SFrancis Visoiu Mistrih       BasePtr, 1, APInt(DL.getPointerSizeInBits(), Offset + Size), DL);
743aa739695SFrancis Visoiu Mistrih }
744aa739695SFrancis Visoiu Mistrih 
745aa739695SFrancis Visoiu Mistrih /// getConstantPool - Return a MachinePointerInfo record that refers to the
746aa739695SFrancis Visoiu Mistrih /// constant pool.
747aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) {
748aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getConstantPool());
749aa739695SFrancis Visoiu Mistrih }
750aa739695SFrancis Visoiu Mistrih 
751aa739695SFrancis Visoiu Mistrih /// getFixedStack - Return a MachinePointerInfo record that refers to the
752aa739695SFrancis Visoiu Mistrih /// the specified FrameIndex.
753aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF,
754aa739695SFrancis Visoiu Mistrih                                                      int FI, int64_t Offset) {
755aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset);
756aa739695SFrancis Visoiu Mistrih }
757aa739695SFrancis Visoiu Mistrih 
758aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) {
759aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getJumpTable());
760aa739695SFrancis Visoiu Mistrih }
761aa739695SFrancis Visoiu Mistrih 
762aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) {
763aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getGOT());
764aa739695SFrancis Visoiu Mistrih }
765aa739695SFrancis Visoiu Mistrih 
766aa739695SFrancis Visoiu Mistrih MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF,
767aa739695SFrancis Visoiu Mistrih                                                 int64_t Offset, uint8_t ID) {
768aa739695SFrancis Visoiu Mistrih   return MachinePointerInfo(MF.getPSVManager().getStack(), Offset, ID);
769aa739695SFrancis Visoiu Mistrih }
770aa739695SFrancis Visoiu Mistrih 
77149477040SYaxun Liu MachinePointerInfo MachinePointerInfo::getUnknownStack(MachineFunction &MF) {
77249477040SYaxun Liu   return MachinePointerInfo(MF.getDataLayout().getAllocaAddrSpace());
77349477040SYaxun Liu }
77449477040SYaxun Liu 
775aa739695SFrancis Visoiu Mistrih MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f,
776aa739695SFrancis Visoiu Mistrih                                      uint64_t s, unsigned int a,
777aa739695SFrancis Visoiu Mistrih                                      const AAMDNodes &AAInfo,
778aa739695SFrancis Visoiu Mistrih                                      const MDNode *Ranges, SyncScope::ID SSID,
779aa739695SFrancis Visoiu Mistrih                                      AtomicOrdering Ordering,
780aa739695SFrancis Visoiu Mistrih                                      AtomicOrdering FailureOrdering)
781aa739695SFrancis Visoiu Mistrih     : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1),
782aa739695SFrancis Visoiu Mistrih       AAInfo(AAInfo), Ranges(Ranges) {
783aa739695SFrancis Visoiu Mistrih   assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue *>() ||
784aa739695SFrancis Visoiu Mistrih           isa<PointerType>(PtrInfo.V.get<const Value *>()->getType())) &&
785aa739695SFrancis Visoiu Mistrih          "invalid pointer value");
786aa739695SFrancis Visoiu Mistrih   assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
787aa739695SFrancis Visoiu Mistrih   assert((isLoad() || isStore()) && "Not a load/store!");
788aa739695SFrancis Visoiu Mistrih 
789aa739695SFrancis Visoiu Mistrih   AtomicInfo.SSID = static_cast<unsigned>(SSID);
790aa739695SFrancis Visoiu Mistrih   assert(getSyncScopeID() == SSID && "Value truncated");
791aa739695SFrancis Visoiu Mistrih   AtomicInfo.Ordering = static_cast<unsigned>(Ordering);
792aa739695SFrancis Visoiu Mistrih   assert(getOrdering() == Ordering && "Value truncated");
793aa739695SFrancis Visoiu Mistrih   AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering);
794aa739695SFrancis Visoiu Mistrih   assert(getFailureOrdering() == FailureOrdering && "Value truncated");
795aa739695SFrancis Visoiu Mistrih }
796aa739695SFrancis Visoiu Mistrih 
797aa739695SFrancis Visoiu Mistrih /// Profile - Gather unique data for the object.
798aa739695SFrancis Visoiu Mistrih ///
799aa739695SFrancis Visoiu Mistrih void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
800aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getOffset());
801aa739695SFrancis Visoiu Mistrih   ID.AddInteger(Size);
802aa739695SFrancis Visoiu Mistrih   ID.AddPointer(getOpaqueValue());
803aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getFlags());
804aa739695SFrancis Visoiu Mistrih   ID.AddInteger(getBaseAlignment());
805aa739695SFrancis Visoiu Mistrih }
806aa739695SFrancis Visoiu Mistrih 
807aa739695SFrancis Visoiu Mistrih void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
808aa739695SFrancis Visoiu Mistrih   // The Value and Offset may differ due to CSE. But the flags and size
809aa739695SFrancis Visoiu Mistrih   // should be the same.
810aa739695SFrancis Visoiu Mistrih   assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
811aa739695SFrancis Visoiu Mistrih   assert(MMO->getSize() == getSize() && "Size mismatch!");
812aa739695SFrancis Visoiu Mistrih 
813aa739695SFrancis Visoiu Mistrih   if (MMO->getBaseAlignment() >= getBaseAlignment()) {
814aa739695SFrancis Visoiu Mistrih     // Update the alignment value.
815aa739695SFrancis Visoiu Mistrih     BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1;
816aa739695SFrancis Visoiu Mistrih     // Also update the base and offset, because the new alignment may
817aa739695SFrancis Visoiu Mistrih     // not be applicable with the old ones.
818aa739695SFrancis Visoiu Mistrih     PtrInfo = MMO->PtrInfo;
819aa739695SFrancis Visoiu Mistrih   }
820aa739695SFrancis Visoiu Mistrih }
821aa739695SFrancis Visoiu Mistrih 
822aa739695SFrancis Visoiu Mistrih /// getAlignment - Return the minimum known alignment in bytes of the
823aa739695SFrancis Visoiu Mistrih /// actual memory reference.
824aa739695SFrancis Visoiu Mistrih uint64_t MachineMemOperand::getAlignment() const {
825aa739695SFrancis Visoiu Mistrih   return MinAlign(getBaseAlignment(), getOffset());
826aa739695SFrancis Visoiu Mistrih }
827aa739695SFrancis Visoiu Mistrih 
828aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS) const {
829aa739695SFrancis Visoiu Mistrih   ModuleSlotTracker DummyMST(nullptr);
830aa739695SFrancis Visoiu Mistrih   print(OS, DummyMST);
831aa739695SFrancis Visoiu Mistrih }
832aa739695SFrancis Visoiu Mistrih void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const {
833aa739695SFrancis Visoiu Mistrih   assert((isLoad() || isStore()) && "SV has to be a load, store or both.");
834aa739695SFrancis Visoiu Mistrih 
835aa739695SFrancis Visoiu Mistrih   if (isVolatile())
836aa739695SFrancis Visoiu Mistrih     OS << "Volatile ";
837aa739695SFrancis Visoiu Mistrih 
838aa739695SFrancis Visoiu Mistrih   if (isLoad())
839aa739695SFrancis Visoiu Mistrih     OS << "LD";
840aa739695SFrancis Visoiu Mistrih   if (isStore())
841aa739695SFrancis Visoiu Mistrih     OS << "ST";
842aa739695SFrancis Visoiu Mistrih   OS << getSize();
843aa739695SFrancis Visoiu Mistrih 
844aa739695SFrancis Visoiu Mistrih   // Print the address information.
845aa739695SFrancis Visoiu Mistrih   OS << "[";
846aa739695SFrancis Visoiu Mistrih   if (const Value *V = getValue())
847aa739695SFrancis Visoiu Mistrih     V->printAsOperand(OS, /*PrintType=*/false, MST);
848aa739695SFrancis Visoiu Mistrih   else if (const PseudoSourceValue *PSV = getPseudoValue())
849aa739695SFrancis Visoiu Mistrih     PSV->printCustom(OS);
850aa739695SFrancis Visoiu Mistrih   else
851aa739695SFrancis Visoiu Mistrih     OS << "<unknown>";
852aa739695SFrancis Visoiu Mistrih 
853aa739695SFrancis Visoiu Mistrih   unsigned AS = getAddrSpace();
854aa739695SFrancis Visoiu Mistrih   if (AS != 0)
855aa739695SFrancis Visoiu Mistrih     OS << "(addrspace=" << AS << ')';
856aa739695SFrancis Visoiu Mistrih 
857aa739695SFrancis Visoiu Mistrih   // If the alignment of the memory reference itself differs from the alignment
858aa739695SFrancis Visoiu Mistrih   // of the base pointer, print the base alignment explicitly, next to the base
859aa739695SFrancis Visoiu Mistrih   // pointer.
860aa739695SFrancis Visoiu Mistrih   if (getBaseAlignment() != getAlignment())
861aa739695SFrancis Visoiu Mistrih     OS << "(align=" << getBaseAlignment() << ")";
862aa739695SFrancis Visoiu Mistrih 
863aa739695SFrancis Visoiu Mistrih   if (getOffset() != 0)
864aa739695SFrancis Visoiu Mistrih     OS << "+" << getOffset();
865aa739695SFrancis Visoiu Mistrih   OS << "]";
866aa739695SFrancis Visoiu Mistrih 
867aa739695SFrancis Visoiu Mistrih   // Print the alignment of the reference.
868aa739695SFrancis Visoiu Mistrih   if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize())
869aa739695SFrancis Visoiu Mistrih     OS << "(align=" << getAlignment() << ")";
870aa739695SFrancis Visoiu Mistrih 
871aa739695SFrancis Visoiu Mistrih   // Print TBAA info.
872aa739695SFrancis Visoiu Mistrih   if (const MDNode *TBAAInfo = getAAInfo().TBAA) {
873aa739695SFrancis Visoiu Mistrih     OS << "(tbaa=";
874aa739695SFrancis Visoiu Mistrih     if (TBAAInfo->getNumOperands() > 0)
875aa739695SFrancis Visoiu Mistrih       TBAAInfo->getOperand(0)->printAsOperand(OS, MST);
876aa739695SFrancis Visoiu Mistrih     else
877aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
878aa739695SFrancis Visoiu Mistrih     OS << ")";
879aa739695SFrancis Visoiu Mistrih   }
880aa739695SFrancis Visoiu Mistrih 
881aa739695SFrancis Visoiu Mistrih   // Print AA scope info.
882aa739695SFrancis Visoiu Mistrih   if (const MDNode *ScopeInfo = getAAInfo().Scope) {
883aa739695SFrancis Visoiu Mistrih     OS << "(alias.scope=";
884aa739695SFrancis Visoiu Mistrih     if (ScopeInfo->getNumOperands() > 0)
885aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
886aa739695SFrancis Visoiu Mistrih         ScopeInfo->getOperand(i)->printAsOperand(OS, MST);
887aa739695SFrancis Visoiu Mistrih         if (i != ie - 1)
888aa739695SFrancis Visoiu Mistrih           OS << ",";
889aa739695SFrancis Visoiu Mistrih       }
890aa739695SFrancis Visoiu Mistrih     else
891aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
892aa739695SFrancis Visoiu Mistrih     OS << ")";
893aa739695SFrancis Visoiu Mistrih   }
894aa739695SFrancis Visoiu Mistrih 
895aa739695SFrancis Visoiu Mistrih   // Print AA noalias scope info.
896aa739695SFrancis Visoiu Mistrih   if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) {
897aa739695SFrancis Visoiu Mistrih     OS << "(noalias=";
898aa739695SFrancis Visoiu Mistrih     if (NoAliasInfo->getNumOperands() > 0)
899aa739695SFrancis Visoiu Mistrih       for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
900aa739695SFrancis Visoiu Mistrih         NoAliasInfo->getOperand(i)->printAsOperand(OS, MST);
901aa739695SFrancis Visoiu Mistrih         if (i != ie - 1)
902aa739695SFrancis Visoiu Mistrih           OS << ",";
903aa739695SFrancis Visoiu Mistrih       }
904aa739695SFrancis Visoiu Mistrih     else
905aa739695SFrancis Visoiu Mistrih       OS << "<unknown>";
906aa739695SFrancis Visoiu Mistrih     OS << ")";
907aa739695SFrancis Visoiu Mistrih   }
908aa739695SFrancis Visoiu Mistrih 
909aa739695SFrancis Visoiu Mistrih   if (const MDNode *Ranges = getRanges()) {
910aa739695SFrancis Visoiu Mistrih     unsigned NumRanges = Ranges->getNumOperands();
911aa739695SFrancis Visoiu Mistrih     if (NumRanges != 0) {
912aa739695SFrancis Visoiu Mistrih       OS << "(ranges=";
913aa739695SFrancis Visoiu Mistrih 
914aa739695SFrancis Visoiu Mistrih       for (unsigned I = 0; I != NumRanges; ++I) {
915aa739695SFrancis Visoiu Mistrih         Ranges->getOperand(I)->printAsOperand(OS, MST);
916aa739695SFrancis Visoiu Mistrih         if (I != NumRanges - 1)
917aa739695SFrancis Visoiu Mistrih           OS << ',';
918aa739695SFrancis Visoiu Mistrih       }
919aa739695SFrancis Visoiu Mistrih 
920aa739695SFrancis Visoiu Mistrih       OS << ')';
921aa739695SFrancis Visoiu Mistrih     }
922aa739695SFrancis Visoiu Mistrih   }
923aa739695SFrancis Visoiu Mistrih 
924aa739695SFrancis Visoiu Mistrih   if (isNonTemporal())
925aa739695SFrancis Visoiu Mistrih     OS << "(nontemporal)";
926aa739695SFrancis Visoiu Mistrih   if (isDereferenceable())
927aa739695SFrancis Visoiu Mistrih     OS << "(dereferenceable)";
928aa739695SFrancis Visoiu Mistrih   if (isInvariant())
929aa739695SFrancis Visoiu Mistrih     OS << "(invariant)";
930aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag1)
931aa739695SFrancis Visoiu Mistrih     OS << "(flag1)";
932aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag2)
933aa739695SFrancis Visoiu Mistrih     OS << "(flag2)";
934aa739695SFrancis Visoiu Mistrih   if (getFlags() & MOTargetFlag3)
935aa739695SFrancis Visoiu Mistrih     OS << "(flag3)";
936aa739695SFrancis Visoiu Mistrih }
937