1*5db84df7SEugene Zelenko //===- LiveRegMatrix.cpp - Track register interference --------------------===//
2c26fbbfbSJakob Stoklund Olesen //
3c26fbbfbSJakob Stoklund Olesen //                     The LLVM Compiler Infrastructure
4c26fbbfbSJakob Stoklund Olesen //
5c26fbbfbSJakob Stoklund Olesen // This file is distributed under the University of Illinois Open Source
6c26fbbfbSJakob Stoklund Olesen // License. See LICENSE.TXT for details.
7c26fbbfbSJakob Stoklund Olesen //
8c26fbbfbSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
9c26fbbfbSJakob Stoklund Olesen //
10c26fbbfbSJakob Stoklund Olesen // This file defines the LiveRegMatrix analysis pass.
11c26fbbfbSJakob Stoklund Olesen //
12c26fbbfbSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
13c26fbbfbSJakob Stoklund Olesen 
14866908c4SJakob Stoklund Olesen #include "RegisterCoalescer.h"
15c26fbbfbSJakob Stoklund Olesen #include "llvm/ADT/Statistic.h"
16*5db84df7SEugene Zelenko #include "llvm/CodeGen/LiveInterval.h"
17c26fbbfbSJakob Stoklund Olesen #include "llvm/CodeGen/LiveIntervalAnalysis.h"
18*5db84df7SEugene Zelenko #include "llvm/CodeGen/LiveRegMatrix.h"
1926c9d70dSJakob Stoklund Olesen #include "llvm/CodeGen/VirtRegMap.h"
20*5db84df7SEugene Zelenko #include "llvm/CodeGen/LiveIntervalUnion.h"
21*5db84df7SEugene Zelenko #include "llvm/CodeGen/MachineFunction.h"
22*5db84df7SEugene Zelenko #include "llvm/Pass.h"
23*5db84df7SEugene Zelenko #include "llvm/MC/LaneBitmask.h"
24*5db84df7SEugene Zelenko #include "llvm/MC/MCRegisterInfo.h"
25c26fbbfbSJakob Stoklund Olesen #include "llvm/Support/Debug.h"
26d9903888SChandler Carruth #include "llvm/Support/raw_ostream.h"
27ed0881b2SChandler Carruth #include "llvm/Target/TargetRegisterInfo.h"
289912bb81SMatthias Braun #include "llvm/Target/TargetSubtargetInfo.h"
29*5db84df7SEugene Zelenko #include <cassert>
30c26fbbfbSJakob Stoklund Olesen 
31c26fbbfbSJakob Stoklund Olesen using namespace llvm;
32c26fbbfbSJakob Stoklund Olesen 
331b9dde08SChandler Carruth #define DEBUG_TYPE "regalloc"
341b9dde08SChandler Carruth 
35c26fbbfbSJakob Stoklund Olesen STATISTIC(NumAssigned   , "Number of registers assigned");
36c26fbbfbSJakob Stoklund Olesen STATISTIC(NumUnassigned , "Number of registers unassigned");
37c26fbbfbSJakob Stoklund Olesen 
38c26fbbfbSJakob Stoklund Olesen char LiveRegMatrix::ID = 0;
39c26fbbfbSJakob Stoklund Olesen INITIALIZE_PASS_BEGIN(LiveRegMatrix, "liveregmatrix",
40c26fbbfbSJakob Stoklund Olesen                       "Live Register Matrix", false, false)
41c26fbbfbSJakob Stoklund Olesen INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
42c26fbbfbSJakob Stoklund Olesen INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
43c26fbbfbSJakob Stoklund Olesen INITIALIZE_PASS_END(LiveRegMatrix, "liveregmatrix",
44c26fbbfbSJakob Stoklund Olesen                     "Live Register Matrix", false, false)
45c26fbbfbSJakob Stoklund Olesen 
46*5db84df7SEugene Zelenko LiveRegMatrix::LiveRegMatrix() : MachineFunctionPass(ID) {}
47c26fbbfbSJakob Stoklund Olesen 
48c26fbbfbSJakob Stoklund Olesen void LiveRegMatrix::getAnalysisUsage(AnalysisUsage &AU) const {
49c26fbbfbSJakob Stoklund Olesen   AU.setPreservesAll();
50c26fbbfbSJakob Stoklund Olesen   AU.addRequiredTransitive<LiveIntervals>();
51c26fbbfbSJakob Stoklund Olesen   AU.addRequiredTransitive<VirtRegMap>();
52c26fbbfbSJakob Stoklund Olesen   MachineFunctionPass::getAnalysisUsage(AU);
53c26fbbfbSJakob Stoklund Olesen }
54c26fbbfbSJakob Stoklund Olesen 
55c26fbbfbSJakob Stoklund Olesen bool LiveRegMatrix::runOnMachineFunction(MachineFunction &MF) {
56fc6de428SEric Christopher   TRI = MF.getSubtarget().getRegisterInfo();
57c26fbbfbSJakob Stoklund Olesen   LIS = &getAnalysis<LiveIntervals>();
58c26fbbfbSJakob Stoklund Olesen   VRM = &getAnalysis<VirtRegMap>();
59c26fbbfbSJakob Stoklund Olesen 
60c26fbbfbSJakob Stoklund Olesen   unsigned NumRegUnits = TRI->getNumRegUnits();
61c26fbbfbSJakob Stoklund Olesen   if (NumRegUnits != Matrix.size())
62c26fbbfbSJakob Stoklund Olesen     Queries.reset(new LiveIntervalUnion::Query[NumRegUnits]);
63c26fbbfbSJakob Stoklund Olesen   Matrix.init(LIUAlloc, NumRegUnits);
64c26fbbfbSJakob Stoklund Olesen 
65c26fbbfbSJakob Stoklund Olesen   // Make sure no stale queries get reused.
66c26fbbfbSJakob Stoklund Olesen   invalidateVirtRegs();
67c26fbbfbSJakob Stoklund Olesen   return false;
68c26fbbfbSJakob Stoklund Olesen }
69c26fbbfbSJakob Stoklund Olesen 
70c26fbbfbSJakob Stoklund Olesen void LiveRegMatrix::releaseMemory() {
71c26fbbfbSJakob Stoklund Olesen   for (unsigned i = 0, e = Matrix.size(); i != e; ++i) {
72c26fbbfbSJakob Stoklund Olesen     Matrix[i].clear();
7312ae04bdSPuyan Lotfi     // No need to clear Queries here, since LiveIntervalUnion::Query doesn't
7412ae04bdSPuyan Lotfi     // have anything important to clear and LiveRegMatrix's runOnFunction()
7556440fd8SAhmed Charles     // does a std::unique_ptr::reset anyways.
76c26fbbfbSJakob Stoklund Olesen   }
77c26fbbfbSJakob Stoklund Olesen }
78c26fbbfbSJakob Stoklund Olesen 
79587e2741SMatthias Braun template <typename Callable>
80b7d3311cSBenjamin Kramer static bool foreachUnit(const TargetRegisterInfo *TRI,
81b7d3311cSBenjamin Kramer                         LiveInterval &VRegInterval, unsigned PhysReg,
82b7d3311cSBenjamin Kramer                         Callable Func) {
83587e2741SMatthias Braun   if (VRegInterval.hasSubRanges()) {
84587e2741SMatthias Braun     for (MCRegUnitMaskIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
85587e2741SMatthias Braun       unsigned Unit = (*Units).first;
86e6a2485eSMatthias Braun       LaneBitmask Mask = (*Units).second;
8709afa1eaSMatthias Braun       for (LiveInterval::SubRange &S : VRegInterval.subranges()) {
88ea9f8ce0SKrzysztof Parzyszek         if ((S.LaneMask & Mask).any()) {
8909afa1eaSMatthias Braun           if (Func(Unit, S))
90587e2741SMatthias Braun             return true;
91587e2741SMatthias Braun           break;
92587e2741SMatthias Braun         }
93587e2741SMatthias Braun       }
94587e2741SMatthias Braun     }
95587e2741SMatthias Braun   } else {
96587e2741SMatthias Braun     for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
97587e2741SMatthias Braun       if (Func(*Units, VRegInterval))
98587e2741SMatthias Braun         return true;
99587e2741SMatthias Braun     }
100587e2741SMatthias Braun   }
101587e2741SMatthias Braun   return false;
102587e2741SMatthias Braun }
103587e2741SMatthias Braun 
104c26fbbfbSJakob Stoklund Olesen void LiveRegMatrix::assign(LiveInterval &VirtReg, unsigned PhysReg) {
105c26fbbfbSJakob Stoklund Olesen   DEBUG(dbgs() << "assigning " << PrintReg(VirtReg.reg, TRI)
106c26fbbfbSJakob Stoklund Olesen                << " to " << PrintReg(PhysReg, TRI) << ':');
107c26fbbfbSJakob Stoklund Olesen   assert(!VRM->hasPhys(VirtReg.reg) && "Duplicate VirtReg assignment");
108c26fbbfbSJakob Stoklund Olesen   VRM->assignVirt2Phys(VirtReg.reg, PhysReg);
109587e2741SMatthias Braun 
110587e2741SMatthias Braun   foreachUnit(TRI, VirtReg, PhysReg, [&](unsigned Unit,
111587e2741SMatthias Braun                                          const LiveRange &Range) {
112587e2741SMatthias Braun     DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << ' ' << Range);
113587e2741SMatthias Braun     Matrix[Unit].unify(VirtReg, Range);
114587e2741SMatthias Braun     return false;
115587e2741SMatthias Braun   });
116587e2741SMatthias Braun 
117c26fbbfbSJakob Stoklund Olesen   ++NumAssigned;
118c26fbbfbSJakob Stoklund Olesen   DEBUG(dbgs() << '\n');
119c26fbbfbSJakob Stoklund Olesen }
120c26fbbfbSJakob Stoklund Olesen 
121c26fbbfbSJakob Stoklund Olesen void LiveRegMatrix::unassign(LiveInterval &VirtReg) {
122c26fbbfbSJakob Stoklund Olesen   unsigned PhysReg = VRM->getPhys(VirtReg.reg);
123c26fbbfbSJakob Stoklund Olesen   DEBUG(dbgs() << "unassigning " << PrintReg(VirtReg.reg, TRI)
124c26fbbfbSJakob Stoklund Olesen                << " from " << PrintReg(PhysReg, TRI) << ':');
125c26fbbfbSJakob Stoklund Olesen   VRM->clearVirt(VirtReg.reg);
126587e2741SMatthias Braun 
127587e2741SMatthias Braun   foreachUnit(TRI, VirtReg, PhysReg, [&](unsigned Unit,
128587e2741SMatthias Braun                                          const LiveRange &Range) {
129587e2741SMatthias Braun     DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI));
130587e2741SMatthias Braun     Matrix[Unit].extract(VirtReg, Range);
131587e2741SMatthias Braun     return false;
132587e2741SMatthias Braun   });
133587e2741SMatthias Braun 
134c26fbbfbSJakob Stoklund Olesen   ++NumUnassigned;
135c26fbbfbSJakob Stoklund Olesen   DEBUG(dbgs() << '\n');
136c26fbbfbSJakob Stoklund Olesen }
137c26fbbfbSJakob Stoklund Olesen 
138953393a7SMatthias Braun bool LiveRegMatrix::isPhysRegUsed(unsigned PhysReg) const {
139953393a7SMatthias Braun   for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) {
140953393a7SMatthias Braun     if (!Matrix[*Unit].empty())
141953393a7SMatthias Braun       return true;
142953393a7SMatthias Braun   }
143953393a7SMatthias Braun   return false;
144953393a7SMatthias Braun }
145953393a7SMatthias Braun 
146c26fbbfbSJakob Stoklund Olesen bool LiveRegMatrix::checkRegMaskInterference(LiveInterval &VirtReg,
147c26fbbfbSJakob Stoklund Olesen                                              unsigned PhysReg) {
148c26fbbfbSJakob Stoklund Olesen   // Check if the cached information is valid.
149c26fbbfbSJakob Stoklund Olesen   // The same BitVector can be reused for all PhysRegs.
150c26fbbfbSJakob Stoklund Olesen   // We could cache multiple VirtRegs if it becomes necessary.
151c26fbbfbSJakob Stoklund Olesen   if (RegMaskVirtReg != VirtReg.reg || RegMaskTag != UserTag) {
152c26fbbfbSJakob Stoklund Olesen     RegMaskVirtReg = VirtReg.reg;
153c26fbbfbSJakob Stoklund Olesen     RegMaskTag = UserTag;
154c26fbbfbSJakob Stoklund Olesen     RegMaskUsable.clear();
155c26fbbfbSJakob Stoklund Olesen     LIS->checkRegMaskInterference(VirtReg, RegMaskUsable);
156c26fbbfbSJakob Stoklund Olesen   }
157c26fbbfbSJakob Stoklund Olesen 
158c26fbbfbSJakob Stoklund Olesen   // The BitVector is indexed by PhysReg, not register unit.
159c26fbbfbSJakob Stoklund Olesen   // Regmask interference is more fine grained than regunits.
160c26fbbfbSJakob Stoklund Olesen   // For example, a Win64 call can clobber %ymm8 yet preserve %xmm8.
16113dffcb7SJakob Stoklund Olesen   return !RegMaskUsable.empty() && (!PhysReg || !RegMaskUsable.test(PhysReg));
162c26fbbfbSJakob Stoklund Olesen }
163c26fbbfbSJakob Stoklund Olesen 
164c26fbbfbSJakob Stoklund Olesen bool LiveRegMatrix::checkRegUnitInterference(LiveInterval &VirtReg,
165c26fbbfbSJakob Stoklund Olesen                                              unsigned PhysReg) {
166c26fbbfbSJakob Stoklund Olesen   if (VirtReg.empty())
167c26fbbfbSJakob Stoklund Olesen     return false;
168866908c4SJakob Stoklund Olesen   CoalescerPair CP(VirtReg.reg, PhysReg, *TRI);
169587e2741SMatthias Braun 
170587e2741SMatthias Braun   bool Result = foreachUnit(TRI, VirtReg, PhysReg, [&](unsigned Unit,
171587e2741SMatthias Braun                                                        const LiveRange &Range) {
172587e2741SMatthias Braun     const LiveRange &UnitRange = LIS->getRegUnit(Unit);
173587e2741SMatthias Braun     return Range.overlaps(UnitRange, CP, *LIS->getSlotIndexes());
174587e2741SMatthias Braun   });
175587e2741SMatthias Braun   return Result;
176c26fbbfbSJakob Stoklund Olesen }
177c26fbbfbSJakob Stoklund Olesen 
178c26fbbfbSJakob Stoklund Olesen LiveIntervalUnion::Query &LiveRegMatrix::query(LiveInterval &VirtReg,
179c26fbbfbSJakob Stoklund Olesen                                                unsigned RegUnit) {
180c26fbbfbSJakob Stoklund Olesen   LiveIntervalUnion::Query &Q = Queries[RegUnit];
181c26fbbfbSJakob Stoklund Olesen   Q.init(UserTag, &VirtReg, &Matrix[RegUnit]);
182c26fbbfbSJakob Stoklund Olesen   return Q;
183c26fbbfbSJakob Stoklund Olesen }
184c26fbbfbSJakob Stoklund Olesen 
185c26fbbfbSJakob Stoklund Olesen LiveRegMatrix::InterferenceKind
186c26fbbfbSJakob Stoklund Olesen LiveRegMatrix::checkInterference(LiveInterval &VirtReg, unsigned PhysReg) {
187c26fbbfbSJakob Stoklund Olesen   if (VirtReg.empty())
188c26fbbfbSJakob Stoklund Olesen     return IK_Free;
189c26fbbfbSJakob Stoklund Olesen 
190c26fbbfbSJakob Stoklund Olesen   // Regmask interference is the fastest check.
191c26fbbfbSJakob Stoklund Olesen   if (checkRegMaskInterference(VirtReg, PhysReg))
192c26fbbfbSJakob Stoklund Olesen     return IK_RegMask;
193c26fbbfbSJakob Stoklund Olesen 
194c26fbbfbSJakob Stoklund Olesen   // Check for fixed interference.
195c26fbbfbSJakob Stoklund Olesen   if (checkRegUnitInterference(VirtReg, PhysReg))
196c26fbbfbSJakob Stoklund Olesen     return IK_RegUnit;
197c26fbbfbSJakob Stoklund Olesen 
198c26fbbfbSJakob Stoklund Olesen   // Check the matrix for virtual register interference.
199c26fbbfbSJakob Stoklund Olesen   for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
200c26fbbfbSJakob Stoklund Olesen     if (query(VirtReg, *Units).checkInterference())
201c26fbbfbSJakob Stoklund Olesen       return IK_VirtReg;
202c26fbbfbSJakob Stoklund Olesen 
203c26fbbfbSJakob Stoklund Olesen   return IK_Free;
204c26fbbfbSJakob Stoklund Olesen }
205