1900b6335SEugene Zelenko //===- ImplicitNullChecks.cpp - Fold null checks into memory accesses -----===// 269fad079SSanjoy Das // 3*2946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*2946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 5*2946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 669fad079SSanjoy Das // 769fad079SSanjoy Das //===----------------------------------------------------------------------===// 869fad079SSanjoy Das // 969fad079SSanjoy Das // This pass turns explicit null checks of the form 1069fad079SSanjoy Das // 1169fad079SSanjoy Das // test %r10, %r10 1269fad079SSanjoy Das // je throw_npe 1369fad079SSanjoy Das // movl (%r10), %esi 1469fad079SSanjoy Das // ... 1569fad079SSanjoy Das // 1669fad079SSanjoy Das // to 1769fad079SSanjoy Das // 1869fad079SSanjoy Das // faulting_load_op("movl (%r10), %esi", throw_npe) 1969fad079SSanjoy Das // ... 2069fad079SSanjoy Das // 2169fad079SSanjoy Das // With the help of a runtime that understands the .fault_maps section, 2269fad079SSanjoy Das // faulting_load_op branches to throw_npe if executing movl (%r10), %esi incurs 2369fad079SSanjoy Das // a page fault. 2451c220cbSSerguei Katkov // Store and LoadStore are also supported. 2569fad079SSanjoy Das // 2669fad079SSanjoy Das //===----------------------------------------------------------------------===// 2769fad079SSanjoy Das 28900b6335SEugene Zelenko #include "llvm/ADT/ArrayRef.h" 29900b6335SEugene Zelenko #include "llvm/ADT/None.h" 30900b6335SEugene Zelenko #include "llvm/ADT/Optional.h" 31900b6335SEugene Zelenko #include "llvm/ADT/STLExtras.h" 3269fad079SSanjoy Das #include "llvm/ADT/SmallVector.h" 338ee6a30bSSanjoy Das #include "llvm/ADT/Statistic.h" 34e57bf680SSanjoy Das #include "llvm/Analysis/AliasAnalysis.h" 35900b6335SEugene Zelenko #include "llvm/Analysis/MemoryLocation.h" 362f63cbccSSanjoy Das #include "llvm/CodeGen/FaultMaps.h" 37900b6335SEugene Zelenko #include "llvm/CodeGen/MachineBasicBlock.h" 3869fad079SSanjoy Das #include "llvm/CodeGen/MachineFunction.h" 3969fad079SSanjoy Das #include "llvm/CodeGen/MachineFunctionPass.h" 40900b6335SEugene Zelenko #include "llvm/CodeGen/MachineInstr.h" 4169fad079SSanjoy Das #include "llvm/CodeGen/MachineInstrBuilder.h" 426bda14b3SChandler Carruth #include "llvm/CodeGen/MachineMemOperand.h" 436bda14b3SChandler Carruth #include "llvm/CodeGen/MachineOperand.h" 446bda14b3SChandler Carruth #include "llvm/CodeGen/MachineRegisterInfo.h" 45900b6335SEugene Zelenko #include "llvm/CodeGen/PseudoSourceValue.h" 463f833edcSDavid Blaikie #include "llvm/CodeGen/TargetInstrInfo.h" 47b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetOpcodes.h" 48b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetRegisterInfo.h" 49b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetSubtargetInfo.h" 5069fad079SSanjoy Das #include "llvm/IR/BasicBlock.h" 51900b6335SEugene Zelenko #include "llvm/IR/DebugLoc.h" 5200038784SChen Li #include "llvm/IR/LLVMContext.h" 53900b6335SEugene Zelenko #include "llvm/MC/MCInstrDesc.h" 54900b6335SEugene Zelenko #include "llvm/MC/MCRegisterInfo.h" 55900b6335SEugene Zelenko #include "llvm/Pass.h" 5669fad079SSanjoy Das #include "llvm/Support/CommandLine.h" 57900b6335SEugene Zelenko #include <cassert> 58900b6335SEugene Zelenko #include <cstdint> 59900b6335SEugene Zelenko #include <iterator> 6069fad079SSanjoy Das 6169fad079SSanjoy Das using namespace llvm; 6269fad079SSanjoy Das 63c27a18f3SChad Rosier static cl::opt<int> PageSize("imp-null-check-page-size", 64c27a18f3SChad Rosier cl::desc("The page size of the target in bytes"), 658065f0b9SZachary Turner cl::init(4096), cl::Hidden); 6669fad079SSanjoy Das 679a129807SSanjoy Das static cl::opt<unsigned> MaxInstsToConsider( 689a129807SSanjoy Das "imp-null-max-insts-to-consider", 699a129807SSanjoy Das cl::desc("The max number of instructions to consider hoisting loads over " 709a129807SSanjoy Das "(the algorithm is quadratic over this number)"), 718065f0b9SZachary Turner cl::Hidden, cl::init(8)); 729a129807SSanjoy Das 738ee6a30bSSanjoy Das #define DEBUG_TYPE "implicit-null-checks" 748ee6a30bSSanjoy Das 758ee6a30bSSanjoy Das STATISTIC(NumImplicitNullChecks, 768ee6a30bSSanjoy Das "Number of explicit null checks made implicit"); 778ee6a30bSSanjoy Das 7869fad079SSanjoy Das namespace { 7969fad079SSanjoy Das 8069fad079SSanjoy Das class ImplicitNullChecks : public MachineFunctionPass { 819a129807SSanjoy Das /// Return true if \c computeDependence can process \p MI. 829a129807SSanjoy Das static bool canHandle(const MachineInstr *MI); 839a129807SSanjoy Das 849a129807SSanjoy Das /// Helper function for \c computeDependence. Return true if \p A 859a129807SSanjoy Das /// and \p B do not have any dependences between them, and can be 869a129807SSanjoy Das /// re-ordered without changing program semantics. 879a129807SSanjoy Das bool canReorder(const MachineInstr *A, const MachineInstr *B); 889a129807SSanjoy Das 899a129807SSanjoy Das /// A data type for representing the result computed by \c 909a129807SSanjoy Das /// computeDependence. States whether it is okay to reorder the 919a129807SSanjoy Das /// instruction passed to \c computeDependence with at most one 9258963e43SFangrui Song /// dependency. 939a129807SSanjoy Das struct DependenceResult { 949a129807SSanjoy Das /// Can we actually re-order \p MI with \p Insts (see \c 959a129807SSanjoy Das /// computeDependence). 969a129807SSanjoy Das bool CanReorder; 979a129807SSanjoy Das 989a129807SSanjoy Das /// If non-None, then an instruction in \p Insts that also must be 999a129807SSanjoy Das /// hoisted. 1009a129807SSanjoy Das Optional<ArrayRef<MachineInstr *>::iterator> PotentialDependence; 1019a129807SSanjoy Das 1029a129807SSanjoy Das /*implicit*/ DependenceResult( 1039a129807SSanjoy Das bool CanReorder, 1049a129807SSanjoy Das Optional<ArrayRef<MachineInstr *>::iterator> PotentialDependence) 1059a129807SSanjoy Das : CanReorder(CanReorder), PotentialDependence(PotentialDependence) { 1069a129807SSanjoy Das assert((!PotentialDependence || CanReorder) && 1079a129807SSanjoy Das "!CanReorder && PotentialDependence.hasValue() not allowed!"); 1089a129807SSanjoy Das } 1099a129807SSanjoy Das }; 1109a129807SSanjoy Das 1119a129807SSanjoy Das /// Compute a result for the following question: can \p MI be 1129a129807SSanjoy Das /// re-ordered from after \p Insts to before it. 1139a129807SSanjoy Das /// 1149a129807SSanjoy Das /// \c canHandle should return true for all instructions in \p 1159a129807SSanjoy Das /// Insts. 1169a129807SSanjoy Das DependenceResult computeDependence(const MachineInstr *MI, 117cb0bab86SFangrui Song ArrayRef<MachineInstr *> Block); 1189a129807SSanjoy Das 11969fad079SSanjoy Das /// Represents one null check that can be made implicit. 120e173b9aeSSanjoy Das class NullCheck { 12169fad079SSanjoy Das // The memory operation the null check can be folded into. 12269fad079SSanjoy Das MachineInstr *MemOperation; 12369fad079SSanjoy Das 12469fad079SSanjoy Das // The instruction actually doing the null check (Ptr != 0). 12569fad079SSanjoy Das MachineInstr *CheckOperation; 12669fad079SSanjoy Das 12769fad079SSanjoy Das // The block the check resides in. 12869fad079SSanjoy Das MachineBasicBlock *CheckBlock; 12969fad079SSanjoy Das 130572e03a3SEric Christopher // The block branched to if the pointer is non-null. 13169fad079SSanjoy Das MachineBasicBlock *NotNullSucc; 13269fad079SSanjoy Das 133572e03a3SEric Christopher // The block branched to if the pointer is null. 13469fad079SSanjoy Das MachineBasicBlock *NullSucc; 13569fad079SSanjoy Das 1360909ca13SHiroshi Inoue // If this is non-null, then MemOperation has a dependency on this 137e57bf680SSanjoy Das // instruction; and it needs to be hoisted to execute before MemOperation. 138e57bf680SSanjoy Das MachineInstr *OnlyDependency; 139e57bf680SSanjoy Das 140e173b9aeSSanjoy Das public: 14169fad079SSanjoy Das explicit NullCheck(MachineInstr *memOperation, MachineInstr *checkOperation, 14269fad079SSanjoy Das MachineBasicBlock *checkBlock, 14369fad079SSanjoy Das MachineBasicBlock *notNullSucc, 144e57bf680SSanjoy Das MachineBasicBlock *nullSucc, 145e57bf680SSanjoy Das MachineInstr *onlyDependency) 14669fad079SSanjoy Das : MemOperation(memOperation), CheckOperation(checkOperation), 147e57bf680SSanjoy Das CheckBlock(checkBlock), NotNullSucc(notNullSucc), NullSucc(nullSucc), 148e57bf680SSanjoy Das OnlyDependency(onlyDependency) {} 149e173b9aeSSanjoy Das 150e173b9aeSSanjoy Das MachineInstr *getMemOperation() const { return MemOperation; } 151e173b9aeSSanjoy Das 152e173b9aeSSanjoy Das MachineInstr *getCheckOperation() const { return CheckOperation; } 153e173b9aeSSanjoy Das 154e173b9aeSSanjoy Das MachineBasicBlock *getCheckBlock() const { return CheckBlock; } 155e173b9aeSSanjoy Das 156e173b9aeSSanjoy Das MachineBasicBlock *getNotNullSucc() const { return NotNullSucc; } 157e173b9aeSSanjoy Das 158e173b9aeSSanjoy Das MachineBasicBlock *getNullSucc() const { return NullSucc; } 159e57bf680SSanjoy Das 160e57bf680SSanjoy Das MachineInstr *getOnlyDependency() const { return OnlyDependency; } 16169fad079SSanjoy Das }; 16269fad079SSanjoy Das 16369fad079SSanjoy Das const TargetInstrInfo *TII = nullptr; 16469fad079SSanjoy Das const TargetRegisterInfo *TRI = nullptr; 165e57bf680SSanjoy Das AliasAnalysis *AA = nullptr; 166eef785c1SSanjoy Das MachineFrameInfo *MFI = nullptr; 16769fad079SSanjoy Das 16869fad079SSanjoy Das bool analyzeBlockForNullChecks(MachineBasicBlock &MBB, 16969fad079SSanjoy Das SmallVectorImpl<NullCheck> &NullCheckList); 1702f63cbccSSanjoy Das MachineInstr *insertFaultingInstr(MachineInstr *MI, MachineBasicBlock *MBB, 1714e1d389aSQuentin Colombet MachineBasicBlock *HandlerMBB); 17269fad079SSanjoy Das void rewriteNullChecks(ArrayRef<NullCheck> NullCheckList); 17369fad079SSanjoy Das 174eef785c1SSanjoy Das enum AliasResult { 175eef785c1SSanjoy Das AR_NoAlias, 176eef785c1SSanjoy Das AR_MayAlias, 177eef785c1SSanjoy Das AR_WillAliasEverything 178eef785c1SSanjoy Das }; 179900b6335SEugene Zelenko 180eef785c1SSanjoy Das /// Returns AR_NoAlias if \p MI memory operation does not alias with 181eef785c1SSanjoy Das /// \p PrevMI, AR_MayAlias if they may alias and AR_WillAliasEverything if 182eef785c1SSanjoy Das /// they may alias and any further memory operation may alias with \p PrevMI. 183eef785c1SSanjoy Das AliasResult areMemoryOpsAliased(MachineInstr &MI, MachineInstr *PrevMI); 18415e50b51SSanjoy Das 185eef785c1SSanjoy Das enum SuitabilityResult { 186eef785c1SSanjoy Das SR_Suitable, 187eef785c1SSanjoy Das SR_Unsuitable, 188eef785c1SSanjoy Das SR_Impossible 189eef785c1SSanjoy Das }; 190900b6335SEugene Zelenko 19115e50b51SSanjoy Das /// Return SR_Suitable if \p MI a memory operation that can be used to 19215e50b51SSanjoy Das /// implicitly null check the value in \p PointerReg, SR_Unsuitable if 19315e50b51SSanjoy Das /// \p MI cannot be used to null check and SR_Impossible if there is 19415e50b51SSanjoy Das /// no sense to continue lookup due to any other instruction will not be able 19515e50b51SSanjoy Das /// to be used. \p PrevInsts is the set of instruction seen since 196eef785c1SSanjoy Das /// the explicit null check on \p PointerReg. 19715e50b51SSanjoy Das SuitabilityResult isSuitableMemoryOp(MachineInstr &MI, unsigned PointerReg, 198eef785c1SSanjoy Das ArrayRef<MachineInstr *> PrevInsts); 19950fef432SSanjoy Das 2008f976ba0SHiroshi Inoue /// Return true if \p FaultingMI can be hoisted from after the 20150fef432SSanjoy Das /// instructions in \p InstsSeenSoFar to before them. Set \p Dependence to a 20250fef432SSanjoy Das /// non-null value if we also need to (and legally can) hoist a depedency. 2032f63cbccSSanjoy Das bool canHoistInst(MachineInstr *FaultingMI, unsigned PointerReg, 20450fef432SSanjoy Das ArrayRef<MachineInstr *> InstsSeenSoFar, 20550fef432SSanjoy Das MachineBasicBlock *NullSucc, MachineInstr *&Dependence); 20650fef432SSanjoy Das 20769fad079SSanjoy Das public: 20869fad079SSanjoy Das static char ID; 20969fad079SSanjoy Das 21069fad079SSanjoy Das ImplicitNullChecks() : MachineFunctionPass(ID) { 21169fad079SSanjoy Das initializeImplicitNullChecksPass(*PassRegistry::getPassRegistry()); 21269fad079SSanjoy Das } 21369fad079SSanjoy Das 21469fad079SSanjoy Das bool runOnMachineFunction(MachineFunction &MF) override; 215900b6335SEugene Zelenko 216e57bf680SSanjoy Das void getAnalysisUsage(AnalysisUsage &AU) const override { 217e57bf680SSanjoy Das AU.addRequired<AAResultsWrapperPass>(); 218e57bf680SSanjoy Das MachineFunctionPass::getAnalysisUsage(AU); 219e57bf680SSanjoy Das } 220ad154c83SDerek Schuff 221ad154c83SDerek Schuff MachineFunctionProperties getRequiredProperties() const override { 222ad154c83SDerek Schuff return MachineFunctionProperties().set( 2231eb47368SMatthias Braun MachineFunctionProperties::Property::NoVRegs); 224ad154c83SDerek Schuff } 22569fad079SSanjoy Das }; 226edc394f1SSanjoy Das 227900b6335SEugene Zelenko } // end anonymous namespace 228e57bf680SSanjoy Das 2299a129807SSanjoy Das bool ImplicitNullChecks::canHandle(const MachineInstr *MI) { 2302f63cbccSSanjoy Das if (MI->isCall() || MI->hasUnmodeledSideEffects()) 2319a129807SSanjoy Das return false; 2329a129807SSanjoy Das auto IsRegMask = [](const MachineOperand &MO) { return MO.isRegMask(); }; 2339a129807SSanjoy Das (void)IsRegMask; 234edc394f1SSanjoy Das 2359a129807SSanjoy Das assert(!llvm::any_of(MI->operands(), IsRegMask) && 2369a129807SSanjoy Das "Calls were filtered out above!"); 237edc394f1SSanjoy Das 2389a129807SSanjoy Das auto IsUnordered = [](MachineMemOperand *MMO) { return MMO->isUnordered(); }; 2399a129807SSanjoy Das return llvm::all_of(MI->memoperands(), IsUnordered); 240edc394f1SSanjoy Das } 241edc394f1SSanjoy Das 2429a129807SSanjoy Das ImplicitNullChecks::DependenceResult 2439a129807SSanjoy Das ImplicitNullChecks::computeDependence(const MachineInstr *MI, 2449a129807SSanjoy Das ArrayRef<MachineInstr *> Block) { 2459a129807SSanjoy Das assert(llvm::all_of(Block, canHandle) && "Check this first!"); 246900b6335SEugene Zelenko assert(!is_contained(Block, MI) && "Block must be exclusive of MI!"); 247edc394f1SSanjoy Das 2489a129807SSanjoy Das Optional<ArrayRef<MachineInstr *>::iterator> Dep; 249edc394f1SSanjoy Das 2509a129807SSanjoy Das for (auto I = Block.begin(), E = Block.end(); I != E; ++I) { 2519a129807SSanjoy Das if (canReorder(*I, MI)) 252edc394f1SSanjoy Das continue; 253edc394f1SSanjoy Das 2549a129807SSanjoy Das if (Dep == None) { 2559a129807SSanjoy Das // Found one possible dependency, keep track of it. 2569a129807SSanjoy Das Dep = I; 2579a129807SSanjoy Das } else { 2589a129807SSanjoy Das // We found two dependencies, so bail out. 2599a129807SSanjoy Das return {false, None}; 260edc394f1SSanjoy Das } 261edc394f1SSanjoy Das } 262edc394f1SSanjoy Das 2639a129807SSanjoy Das return {true, Dep}; 2649a129807SSanjoy Das } 265edc394f1SSanjoy Das 2669a129807SSanjoy Das bool ImplicitNullChecks::canReorder(const MachineInstr *A, 2679a129807SSanjoy Das const MachineInstr *B) { 2689a129807SSanjoy Das assert(canHandle(A) && canHandle(B) && "Precondition!"); 269edc394f1SSanjoy Das 2709a129807SSanjoy Das // canHandle makes sure that we _can_ correctly analyze the dependencies 2719a129807SSanjoy Das // between A and B here -- for instance, we should not be dealing with heap 2729a129807SSanjoy Das // load-store dependencies here. 2739a129807SSanjoy Das 2749a129807SSanjoy Das for (auto MOA : A->operands()) { 2759a129807SSanjoy Das if (!(MOA.isReg() && MOA.getReg())) 276e57bf680SSanjoy Das continue; 277e57bf680SSanjoy Das 2789a129807SSanjoy Das unsigned RegA = MOA.getReg(); 2799a129807SSanjoy Das for (auto MOB : B->operands()) { 2809a129807SSanjoy Das if (!(MOB.isReg() && MOB.getReg())) 281e57bf680SSanjoy Das continue; 2829a129807SSanjoy Das 2839a129807SSanjoy Das unsigned RegB = MOB.getReg(); 2849a129807SSanjoy Das 28508da2e28SSanjoy Das if (TRI->regsOverlap(RegA, RegB) && (MOA.isDef() || MOB.isDef())) 286e57bf680SSanjoy Das return false; 287e57bf680SSanjoy Das } 288edc394f1SSanjoy Das } 289edc394f1SSanjoy Das 290edc394f1SSanjoy Das return true; 291f00654e3SAlexander Kornienko } 29269fad079SSanjoy Das 29369fad079SSanjoy Das bool ImplicitNullChecks::runOnMachineFunction(MachineFunction &MF) { 29469fad079SSanjoy Das TII = MF.getSubtarget().getInstrInfo(); 29569fad079SSanjoy Das TRI = MF.getRegInfo().getTargetRegisterInfo(); 296eef785c1SSanjoy Das MFI = &MF.getFrameInfo(); 297e57bf680SSanjoy Das AA = &getAnalysis<AAResultsWrapperPass>().getAAResults(); 29869fad079SSanjoy Das 29969fad079SSanjoy Das SmallVector<NullCheck, 16> NullCheckList; 30069fad079SSanjoy Das 30169fad079SSanjoy Das for (auto &MBB : MF) 30269fad079SSanjoy Das analyzeBlockForNullChecks(MBB, NullCheckList); 30369fad079SSanjoy Das 30469fad079SSanjoy Das if (!NullCheckList.empty()) 30569fad079SSanjoy Das rewriteNullChecks(NullCheckList); 30669fad079SSanjoy Das 30769fad079SSanjoy Das return !NullCheckList.empty(); 30869fad079SSanjoy Das } 30969fad079SSanjoy Das 310e57bf680SSanjoy Das // Return true if any register aliasing \p Reg is live-in into \p MBB. 311e57bf680SSanjoy Das static bool AnyAliasLiveIn(const TargetRegisterInfo *TRI, 312e57bf680SSanjoy Das MachineBasicBlock *MBB, unsigned Reg) { 313e57bf680SSanjoy Das for (MCRegAliasIterator AR(Reg, TRI, /*IncludeSelf*/ true); AR.isValid(); 314e57bf680SSanjoy Das ++AR) 315e57bf680SSanjoy Das if (MBB->isLiveIn(*AR)) 316e57bf680SSanjoy Das return true; 317e57bf680SSanjoy Das return false; 318e57bf680SSanjoy Das } 319e57bf680SSanjoy Das 320eef785c1SSanjoy Das ImplicitNullChecks::AliasResult 321eef785c1SSanjoy Das ImplicitNullChecks::areMemoryOpsAliased(MachineInstr &MI, 322eef785c1SSanjoy Das MachineInstr *PrevMI) { 323eef785c1SSanjoy Das // If it is not memory access, skip the check. 324eef785c1SSanjoy Das if (!(PrevMI->mayStore() || PrevMI->mayLoad())) 325eef785c1SSanjoy Das return AR_NoAlias; 326eef785c1SSanjoy Das // Load-Load may alias 327eef785c1SSanjoy Das if (!(MI.mayStore() || PrevMI->mayStore())) 328eef785c1SSanjoy Das return AR_NoAlias; 329eef785c1SSanjoy Das // We lost info, conservatively alias. If it was store then no sense to 330eef785c1SSanjoy Das // continue because we won't be able to check against it further. 331eef785c1SSanjoy Das if (MI.memoperands_empty()) 332eef785c1SSanjoy Das return MI.mayStore() ? AR_WillAliasEverything : AR_MayAlias; 333eef785c1SSanjoy Das if (PrevMI->memoperands_empty()) 334eef785c1SSanjoy Das return PrevMI->mayStore() ? AR_WillAliasEverything : AR_MayAlias; 335eef785c1SSanjoy Das 336eef785c1SSanjoy Das for (MachineMemOperand *MMO1 : MI.memoperands()) { 337eef785c1SSanjoy Das // MMO1 should have a value due it comes from operation we'd like to use 338eef785c1SSanjoy Das // as implicit null check. 339eef785c1SSanjoy Das assert(MMO1->getValue() && "MMO1 should have a Value!"); 340eef785c1SSanjoy Das for (MachineMemOperand *MMO2 : PrevMI->memoperands()) { 341eef785c1SSanjoy Das if (const PseudoSourceValue *PSV = MMO2->getPseudoValue()) { 342eef785c1SSanjoy Das if (PSV->mayAlias(MFI)) 343eef785c1SSanjoy Das return AR_MayAlias; 344eef785c1SSanjoy Das continue; 345eef785c1SSanjoy Das } 3466ef8002cSGeorge Burgess IV llvm::AliasResult AAResult = 3476ef8002cSGeorge Burgess IV AA->alias(MemoryLocation(MMO1->getValue(), LocationSize::unknown(), 348eef785c1SSanjoy Das MMO1->getAAInfo()), 3496ef8002cSGeorge Burgess IV MemoryLocation(MMO2->getValue(), LocationSize::unknown(), 350eef785c1SSanjoy Das MMO2->getAAInfo())); 351eef785c1SSanjoy Das if (AAResult != NoAlias) 352eef785c1SSanjoy Das return AR_MayAlias; 353eef785c1SSanjoy Das } 354eef785c1SSanjoy Das } 355eef785c1SSanjoy Das return AR_NoAlias; 356eef785c1SSanjoy Das } 357eef785c1SSanjoy Das 35815e50b51SSanjoy Das ImplicitNullChecks::SuitabilityResult 35915e50b51SSanjoy Das ImplicitNullChecks::isSuitableMemoryOp(MachineInstr &MI, unsigned PointerReg, 360eef785c1SSanjoy Das ArrayRef<MachineInstr *> PrevInsts) { 36150fef432SSanjoy Das int64_t Offset; 362d7eebd6dSFrancis Visoiu Mistrih MachineOperand *BaseOp; 36350fef432SSanjoy Das 364d7eebd6dSFrancis Visoiu Mistrih if (!TII->getMemOperandWithOffset(MI, BaseOp, Offset, TRI) || 365d7eebd6dSFrancis Visoiu Mistrih !BaseOp->isReg() || BaseOp->getReg() != PointerReg) 366eef785c1SSanjoy Das return SR_Unsuitable; 36750fef432SSanjoy Das 3682f63cbccSSanjoy Das // We want the mem access to be issued at a sane offset from PointerReg, 3692f63cbccSSanjoy Das // so that if PointerReg is null then the access reliably page faults. 3702f63cbccSSanjoy Das if (!((MI.mayLoad() || MI.mayStore()) && !MI.isPredicable() && 371a18b0b18SYichao Yu -PageSize < Offset && Offset < PageSize)) 372eef785c1SSanjoy Das return SR_Unsuitable; 37350fef432SSanjoy Das 3740b0dc57dSSerguei Katkov // Finally, check whether the current memory access aliases with previous one. 3750b0dc57dSSerguei Katkov for (auto *PrevMI : PrevInsts) { 376eef785c1SSanjoy Das AliasResult AR = areMemoryOpsAliased(MI, PrevMI); 377eef785c1SSanjoy Das if (AR == AR_WillAliasEverything) 378eef785c1SSanjoy Das return SR_Impossible; 379eef785c1SSanjoy Das if (AR == AR_MayAlias) 3800b0dc57dSSerguei Katkov return SR_Unsuitable; 381eef785c1SSanjoy Das } 3820b0dc57dSSerguei Katkov return SR_Suitable; 38350fef432SSanjoy Das } 38450fef432SSanjoy Das 3852f63cbccSSanjoy Das bool ImplicitNullChecks::canHoistInst(MachineInstr *FaultingMI, 3862f63cbccSSanjoy Das unsigned PointerReg, 3872f63cbccSSanjoy Das ArrayRef<MachineInstr *> InstsSeenSoFar, 3882f63cbccSSanjoy Das MachineBasicBlock *NullSucc, 38950fef432SSanjoy Das MachineInstr *&Dependence) { 39050fef432SSanjoy Das auto DepResult = computeDependence(FaultingMI, InstsSeenSoFar); 39150fef432SSanjoy Das if (!DepResult.CanReorder) 39250fef432SSanjoy Das return false; 39350fef432SSanjoy Das 39450fef432SSanjoy Das if (!DepResult.PotentialDependence) { 39550fef432SSanjoy Das Dependence = nullptr; 39650fef432SSanjoy Das return true; 39750fef432SSanjoy Das } 39850fef432SSanjoy Das 39950fef432SSanjoy Das auto DependenceItr = *DepResult.PotentialDependence; 40050fef432SSanjoy Das auto *DependenceMI = *DependenceItr; 40150fef432SSanjoy Das 40250fef432SSanjoy Das // We don't want to reason about speculating loads. Note -- at this point 40350fef432SSanjoy Das // we should have already filtered out all of the other non-speculatable 40450fef432SSanjoy Das // things, like calls and stores. 4056ea2e81cSSerguei Katkov // We also do not want to hoist stores because it might change the memory 4066ea2e81cSSerguei Katkov // while the FaultingMI may result in faulting. 40750fef432SSanjoy Das assert(canHandle(DependenceMI) && "Should never have reached here!"); 4086ea2e81cSSerguei Katkov if (DependenceMI->mayLoadOrStore()) 40950fef432SSanjoy Das return false; 41050fef432SSanjoy Das 41150fef432SSanjoy Das for (auto &DependenceMO : DependenceMI->operands()) { 41250fef432SSanjoy Das if (!(DependenceMO.isReg() && DependenceMO.getReg())) 41350fef432SSanjoy Das continue; 41450fef432SSanjoy Das 41550fef432SSanjoy Das // Make sure that we won't clobber any live ins to the sibling block by 41650fef432SSanjoy Das // hoisting Dependency. For instance, we can't hoist INST to before the 41750fef432SSanjoy Das // null check (even if it safe, and does not violate any dependencies in 41850fef432SSanjoy Das // the non_null_block) if %rdx is live in to _null_block. 41950fef432SSanjoy Das // 42050fef432SSanjoy Das // test %rcx, %rcx 42150fef432SSanjoy Das // je _null_block 42250fef432SSanjoy Das // _non_null_block: 423a8a83d15SFrancis Visoiu Mistrih // %rdx = INST 42450fef432SSanjoy Das // ... 42550fef432SSanjoy Das // 42650fef432SSanjoy Das // This restriction does not apply to the faulting load inst because in 42750fef432SSanjoy Das // case the pointer loaded from is in the null page, the load will not 42850fef432SSanjoy Das // semantically execute, and affect machine state. That is, if the load 42950fef432SSanjoy Das // was loading into %rax and it faults, the value of %rax should stay the 43050fef432SSanjoy Das // same as it would have been had the load not have executed and we'd have 43150fef432SSanjoy Das // branched to NullSucc directly. 43250fef432SSanjoy Das if (AnyAliasLiveIn(TRI, NullSucc, DependenceMO.getReg())) 43350fef432SSanjoy Das return false; 43450fef432SSanjoy Das 43550fef432SSanjoy Das // The Dependency can't be re-defining the base register -- then we won't 43650fef432SSanjoy Das // get the memory operation on the address we want. This is already 43750fef432SSanjoy Das // checked in \c IsSuitableMemoryOp. 43808da2e28SSanjoy Das assert(!(DependenceMO.isDef() && 43908da2e28SSanjoy Das TRI->regsOverlap(DependenceMO.getReg(), PointerReg)) && 44050fef432SSanjoy Das "Should have been checked before!"); 44150fef432SSanjoy Das } 44250fef432SSanjoy Das 44350fef432SSanjoy Das auto DepDepResult = 44450fef432SSanjoy Das computeDependence(DependenceMI, {InstsSeenSoFar.begin(), DependenceItr}); 44550fef432SSanjoy Das 44650fef432SSanjoy Das if (!DepDepResult.CanReorder || DepDepResult.PotentialDependence) 44750fef432SSanjoy Das return false; 44850fef432SSanjoy Das 44950fef432SSanjoy Das Dependence = DependenceMI; 45050fef432SSanjoy Das return true; 45150fef432SSanjoy Das } 45250fef432SSanjoy Das 45369fad079SSanjoy Das /// Analyze MBB to check if its terminating branch can be turned into an 45469fad079SSanjoy Das /// implicit null check. If yes, append a description of the said null check to 45569fad079SSanjoy Das /// NullCheckList and return true, else return false. 45669fad079SSanjoy Das bool ImplicitNullChecks::analyzeBlockForNullChecks( 45769fad079SSanjoy Das MachineBasicBlock &MBB, SmallVectorImpl<NullCheck> &NullCheckList) { 458900b6335SEugene Zelenko using MachineBranchPredicate = TargetInstrInfo::MachineBranchPredicate; 45969fad079SSanjoy Das 460e8b81649SSanjoy Das MDNode *BranchMD = nullptr; 461e8b81649SSanjoy Das if (auto *BB = MBB.getBasicBlock()) 462e8b81649SSanjoy Das BranchMD = BB->getTerminator()->getMetadata(LLVMContext::MD_make_implicit); 463e8b81649SSanjoy Das 4649c41a93eSSanjoy Das if (!BranchMD) 4659c41a93eSSanjoy Das return false; 4669c41a93eSSanjoy Das 46769fad079SSanjoy Das MachineBranchPredicate MBP; 46869fad079SSanjoy Das 46971c30a14SJacques Pienaar if (TII->analyzeBranchPredicate(MBB, MBP, true)) 47069fad079SSanjoy Das return false; 47169fad079SSanjoy Das 47269fad079SSanjoy Das // Is the predicate comparing an integer to zero? 47369fad079SSanjoy Das if (!(MBP.LHS.isReg() && MBP.RHS.isImm() && MBP.RHS.getImm() == 0 && 47469fad079SSanjoy Das (MBP.Predicate == MachineBranchPredicate::PRED_NE || 47569fad079SSanjoy Das MBP.Predicate == MachineBranchPredicate::PRED_EQ))) 47669fad079SSanjoy Das return false; 47769fad079SSanjoy Das 47869fad079SSanjoy Das // If we cannot erase the test instruction itself, then making the null check 47969fad079SSanjoy Das // implicit does not buy us much. 48069fad079SSanjoy Das if (!MBP.SingleUseCondition) 48169fad079SSanjoy Das return false; 48269fad079SSanjoy Das 48369fad079SSanjoy Das MachineBasicBlock *NotNullSucc, *NullSucc; 48469fad079SSanjoy Das 48569fad079SSanjoy Das if (MBP.Predicate == MachineBranchPredicate::PRED_NE) { 48669fad079SSanjoy Das NotNullSucc = MBP.TrueDest; 48769fad079SSanjoy Das NullSucc = MBP.FalseDest; 48869fad079SSanjoy Das } else { 48969fad079SSanjoy Das NotNullSucc = MBP.FalseDest; 49069fad079SSanjoy Das NullSucc = MBP.TrueDest; 49169fad079SSanjoy Das } 49269fad079SSanjoy Das 49369fad079SSanjoy Das // We handle the simplest case for now. We can potentially do better by using 49469fad079SSanjoy Das // the machine dominator tree. 49569fad079SSanjoy Das if (NotNullSucc->pred_size() != 1) 49669fad079SSanjoy Das return false; 49769fad079SSanjoy Das 498e8e01143SMax Kazantsev // To prevent the invalid transformation of the following code: 499e8e01143SMax Kazantsev // 500e8e01143SMax Kazantsev // mov %rax, %rcx 501e8e01143SMax Kazantsev // test %rax, %rax 502e8e01143SMax Kazantsev // %rax = ... 503e8e01143SMax Kazantsev // je throw_npe 504e8e01143SMax Kazantsev // mov(%rcx), %r9 505e8e01143SMax Kazantsev // mov(%rax), %r10 506e8e01143SMax Kazantsev // 507e8e01143SMax Kazantsev // into: 508e8e01143SMax Kazantsev // 509e8e01143SMax Kazantsev // mov %rax, %rcx 510e8e01143SMax Kazantsev // %rax = .... 511e8e01143SMax Kazantsev // faulting_load_op("movl (%rax), %r10", throw_npe) 512e8e01143SMax Kazantsev // mov(%rcx), %r9 513e8e01143SMax Kazantsev // 514e8e01143SMax Kazantsev // we must ensure that there are no instructions between the 'test' and 515e8e01143SMax Kazantsev // conditional jump that modify %rax. 516e8e01143SMax Kazantsev const unsigned PointerReg = MBP.LHS.getReg(); 517e8e01143SMax Kazantsev 518e8e01143SMax Kazantsev assert(MBP.ConditionDef->getParent() == &MBB && "Should be in basic block"); 519e8e01143SMax Kazantsev 520e8e01143SMax Kazantsev for (auto I = MBB.rbegin(); MBP.ConditionDef != &*I; ++I) 521e8e01143SMax Kazantsev if (I->modifiesRegister(PointerReg, TRI)) 522e8e01143SMax Kazantsev return false; 523e8e01143SMax Kazantsev 52469fad079SSanjoy Das // Starting with a code fragment like: 52569fad079SSanjoy Das // 5269d7bb0cbSFrancis Visoiu Mistrih // test %rax, %rax 52769fad079SSanjoy Das // jne LblNotNull 52869fad079SSanjoy Das // 52969fad079SSanjoy Das // LblNull: 53069fad079SSanjoy Das // callq throw_NullPointerException 53169fad079SSanjoy Das // 53269fad079SSanjoy Das // LblNotNull: 533b7718454SSanjoy Das // Inst0 534b7718454SSanjoy Das // Inst1 535b7718454SSanjoy Das // ... 5369d7bb0cbSFrancis Visoiu Mistrih // Def = Load (%rax + <offset>) 53769fad079SSanjoy Das // ... 53869fad079SSanjoy Das // 53969fad079SSanjoy Das // 54069fad079SSanjoy Das // we want to end up with 54169fad079SSanjoy Das // 5429d7bb0cbSFrancis Visoiu Mistrih // Def = FaultingLoad (%rax + <offset>), LblNull 54369fad079SSanjoy Das // jmp LblNotNull ;; explicit or fallthrough 54469fad079SSanjoy Das // 54569fad079SSanjoy Das // LblNotNull: 546b7718454SSanjoy Das // Inst0 547b7718454SSanjoy Das // Inst1 54869fad079SSanjoy Das // ... 54969fad079SSanjoy Das // 55069fad079SSanjoy Das // LblNull: 55169fad079SSanjoy Das // callq throw_NullPointerException 55269fad079SSanjoy Das // 553ac9c5b19SSanjoy Das // 554ac9c5b19SSanjoy Das // To see why this is legal, consider the two possibilities: 555ac9c5b19SSanjoy Das // 5569d7bb0cbSFrancis Visoiu Mistrih // 1. %rax is null: since we constrain <offset> to be less than PageSize, the 557ac9c5b19SSanjoy Das // load instruction dereferences the null page, causing a segmentation 558ac9c5b19SSanjoy Das // fault. 559ac9c5b19SSanjoy Das // 5609d7bb0cbSFrancis Visoiu Mistrih // 2. %rax is not null: in this case we know that the load cannot fault, as 561ac9c5b19SSanjoy Das // otherwise the load would've faulted in the original program too and the 562ac9c5b19SSanjoy Das // original program would've been undefined. 563ac9c5b19SSanjoy Das // 564ac9c5b19SSanjoy Das // This reasoning cannot be extended to justify hoisting through arbitrary 565ac9c5b19SSanjoy Das // control flow. For instance, in the example below (in pseudo-C) 566ac9c5b19SSanjoy Das // 567ac9c5b19SSanjoy Das // if (ptr == null) { throw_npe(); unreachable; } 568ac9c5b19SSanjoy Das // if (some_cond) { return 42; } 569ac9c5b19SSanjoy Das // v = ptr->field; // LD 570ac9c5b19SSanjoy Das // ... 571ac9c5b19SSanjoy Das // 572ac9c5b19SSanjoy Das // we cannot (without code duplication) use the load marked "LD" to null check 573ac9c5b19SSanjoy Das // ptr -- clause (2) above does not apply in this case. In the above program 574ac9c5b19SSanjoy Das // the safety of ptr->field can be dependent on some_cond; and, for instance, 575ac9c5b19SSanjoy Das // ptr could be some non-null invalid reference that never gets loaded from 576ac9c5b19SSanjoy Das // because some_cond is always true. 57769fad079SSanjoy Das 5789a129807SSanjoy Das SmallVector<MachineInstr *, 8> InstsSeenSoFar; 579b7718454SSanjoy Das 5809a129807SSanjoy Das for (auto &MI : *NotNullSucc) { 5819a129807SSanjoy Das if (!canHandle(&MI) || InstsSeenSoFar.size() >= MaxInstsToConsider) 5829a129807SSanjoy Das return false; 583e57bf680SSanjoy Das 5849a129807SSanjoy Das MachineInstr *Dependence; 585eef785c1SSanjoy Das SuitabilityResult SR = isSuitableMemoryOp(MI, PointerReg, InstsSeenSoFar); 58615e50b51SSanjoy Das if (SR == SR_Impossible) 58715e50b51SSanjoy Das return false; 5882f63cbccSSanjoy Das if (SR == SR_Suitable && 5892f63cbccSSanjoy Das canHoistInst(&MI, PointerReg, InstsSeenSoFar, NullSucc, Dependence)) { 5909cfc75c2SDuncan P. N. Exon Smith NullCheckList.emplace_back(&MI, MBP.ConditionDef, &MBB, NotNullSucc, 5919a129807SSanjoy Das NullSucc, Dependence); 592e57bf680SSanjoy Das return true; 593e57bf680SSanjoy Das } 59469fad079SSanjoy Das 5950b0dc57dSSerguei Katkov // If MI re-defines the PointerReg then we cannot move further. 596900b6335SEugene Zelenko if (llvm::any_of(MI.operands(), [&](MachineOperand &MO) { 5970b0dc57dSSerguei Katkov return MO.isReg() && MO.getReg() && MO.isDef() && 5980b0dc57dSSerguei Katkov TRI->regsOverlap(MO.getReg(), PointerReg); 5990b0dc57dSSerguei Katkov })) 6000b0dc57dSSerguei Katkov return false; 6019a129807SSanjoy Das InstsSeenSoFar.push_back(&MI); 602b7718454SSanjoy Das } 603b7718454SSanjoy Das 60469fad079SSanjoy Das return false; 60569fad079SSanjoy Das } 60669fad079SSanjoy Das 6072f63cbccSSanjoy Das /// Wrap a machine instruction, MI, into a FAULTING machine instruction. 6082f63cbccSSanjoy Das /// The FAULTING instruction does the same load/store as MI 6092f63cbccSSanjoy Das /// (defining the same register), and branches to HandlerMBB if the mem access 6102f63cbccSSanjoy Das /// faults. The FAULTING instruction is inserted at the end of MBB. 6112f63cbccSSanjoy Das MachineInstr *ImplicitNullChecks::insertFaultingInstr( 6122f63cbccSSanjoy Das MachineInstr *MI, MachineBasicBlock *MBB, MachineBasicBlock *HandlerMBB) { 61393d608c3SSanjoy Das const unsigned NoRegister = 0; // Guaranteed to be the NoRegister value for 61493d608c3SSanjoy Das // all targets. 61593d608c3SSanjoy Das 61669fad079SSanjoy Das DebugLoc DL; 6172f63cbccSSanjoy Das unsigned NumDefs = MI->getDesc().getNumDefs(); 61893d608c3SSanjoy Das assert(NumDefs <= 1 && "other cases unhandled!"); 61969fad079SSanjoy Das 62093d608c3SSanjoy Das unsigned DefReg = NoRegister; 62193d608c3SSanjoy Das if (NumDefs != 0) { 622342273a1SCraig Topper DefReg = MI->getOperand(0).getReg(); 6235a0872c2SVedant Kumar assert(NumDefs == 1 && "expected exactly one def!"); 62493d608c3SSanjoy Das } 62569fad079SSanjoy Das 6262f63cbccSSanjoy Das FaultMaps::FaultKind FK; 6272f63cbccSSanjoy Das if (MI->mayLoad()) 6282f63cbccSSanjoy Das FK = 6292f63cbccSSanjoy Das MI->mayStore() ? FaultMaps::FaultingLoadStore : FaultMaps::FaultingLoad; 6302f63cbccSSanjoy Das else 6312f63cbccSSanjoy Das FK = FaultMaps::FaultingStore; 63269fad079SSanjoy Das 6332f63cbccSSanjoy Das auto MIB = BuildMI(MBB, DL, TII->get(TargetOpcode::FAULTING_OP), DefReg) 6342f63cbccSSanjoy Das .addImm(FK) 6352f63cbccSSanjoy Das .addMBB(HandlerMBB) 6362f63cbccSSanjoy Das .addImm(MI->getOpcode()); 6372f63cbccSSanjoy Das 638605f7795SMatthias Braun for (auto &MO : MI->uses()) { 639605f7795SMatthias Braun if (MO.isReg()) { 640605f7795SMatthias Braun MachineOperand NewMO = MO; 641605f7795SMatthias Braun if (MO.isUse()) { 642605f7795SMatthias Braun NewMO.setIsKill(false); 643605f7795SMatthias Braun } else { 644605f7795SMatthias Braun assert(MO.isDef() && "Expected def or use"); 645605f7795SMatthias Braun NewMO.setIsDead(false); 646605f7795SMatthias Braun } 647605f7795SMatthias Braun MIB.add(NewMO); 648605f7795SMatthias Braun } else { 649116bbab4SDiana Picus MIB.add(MO); 650605f7795SMatthias Braun } 651605f7795SMatthias Braun } 65269fad079SSanjoy Das 653c73c0307SChandler Carruth MIB.setMemRefs(MI->memoperands()); 65469fad079SSanjoy Das 65569fad079SSanjoy Das return MIB; 65669fad079SSanjoy Das } 65769fad079SSanjoy Das 65869fad079SSanjoy Das /// Rewrite the null checks in NullCheckList into implicit null checks. 65969fad079SSanjoy Das void ImplicitNullChecks::rewriteNullChecks( 66069fad079SSanjoy Das ArrayRef<ImplicitNullChecks::NullCheck> NullCheckList) { 66169fad079SSanjoy Das DebugLoc DL; 66269fad079SSanjoy Das 66369fad079SSanjoy Das for (auto &NC : NullCheckList) { 66469fad079SSanjoy Das // Remove the conditional branch dependent on the null check. 6651b9fc8edSMatt Arsenault unsigned BranchesRemoved = TII->removeBranch(*NC.getCheckBlock()); 66669fad079SSanjoy Das (void)BranchesRemoved; 66769fad079SSanjoy Das assert(BranchesRemoved > 0 && "expected at least one branch!"); 66869fad079SSanjoy Das 669e57bf680SSanjoy Das if (auto *DepMI = NC.getOnlyDependency()) { 670e57bf680SSanjoy Das DepMI->removeFromParent(); 671e57bf680SSanjoy Das NC.getCheckBlock()->insert(NC.getCheckBlock()->end(), DepMI); 672e57bf680SSanjoy Das } 673e57bf680SSanjoy Das 6742f63cbccSSanjoy Das // Insert a faulting instruction where the conditional branch was 6752f63cbccSSanjoy Das // originally. We check earlier ensures that this bit of code motion 6762f63cbccSSanjoy Das // is legal. We do not touch the successors list for any basic block 6772f63cbccSSanjoy Das // since we haven't changed control flow, we've just made it implicit. 6782f63cbccSSanjoy Das MachineInstr *FaultingInstr = insertFaultingInstr( 679e173b9aeSSanjoy Das NC.getMemOperation(), NC.getCheckBlock(), NC.getNullSucc()); 68026dab3a4SQuentin Colombet // Now the values defined by MemOperation, if any, are live-in of 68126dab3a4SQuentin Colombet // the block of MemOperation. 6822f63cbccSSanjoy Das // The original operation may define implicit-defs alongside 6832f63cbccSSanjoy Das // the value. 684e173b9aeSSanjoy Das MachineBasicBlock *MBB = NC.getMemOperation()->getParent(); 6852f63cbccSSanjoy Das for (const MachineOperand &MO : FaultingInstr->operands()) { 68626dab3a4SQuentin Colombet if (!MO.isReg() || !MO.isDef()) 68726dab3a4SQuentin Colombet continue; 68826dab3a4SQuentin Colombet unsigned Reg = MO.getReg(); 68926dab3a4SQuentin Colombet if (!Reg || MBB->isLiveIn(Reg)) 69026dab3a4SQuentin Colombet continue; 69112b69919SQuentin Colombet MBB->addLiveIn(Reg); 69212b69919SQuentin Colombet } 693e57bf680SSanjoy Das 694e57bf680SSanjoy Das if (auto *DepMI = NC.getOnlyDependency()) { 695e57bf680SSanjoy Das for (auto &MO : DepMI->operands()) { 696e57bf680SSanjoy Das if (!MO.isReg() || !MO.getReg() || !MO.isDef()) 697e57bf680SSanjoy Das continue; 698e57bf680SSanjoy Das if (!NC.getNotNullSucc()->isLiveIn(MO.getReg())) 699e57bf680SSanjoy Das NC.getNotNullSucc()->addLiveIn(MO.getReg()); 700e57bf680SSanjoy Das } 701e57bf680SSanjoy Das } 702e57bf680SSanjoy Das 703e173b9aeSSanjoy Das NC.getMemOperation()->eraseFromParent(); 704e173b9aeSSanjoy Das NC.getCheckOperation()->eraseFromParent(); 70569fad079SSanjoy Das 70669fad079SSanjoy Das // Insert an *unconditional* branch to not-null successor. 707e8e0f5caSMatt Arsenault TII->insertBranch(*NC.getCheckBlock(), NC.getNotNullSucc(), nullptr, 708e173b9aeSSanjoy Das /*Cond=*/None, DL); 70969fad079SSanjoy Das 7108ee6a30bSSanjoy Das NumImplicitNullChecks++; 71169fad079SSanjoy Das } 71269fad079SSanjoy Das } 71369fad079SSanjoy Das 71469fad079SSanjoy Das char ImplicitNullChecks::ID = 0; 715900b6335SEugene Zelenko 71669fad079SSanjoy Das char &llvm::ImplicitNullChecksID = ImplicitNullChecks::ID; 717900b6335SEugene Zelenko 7181527baabSMatthias Braun INITIALIZE_PASS_BEGIN(ImplicitNullChecks, DEBUG_TYPE, 71969fad079SSanjoy Das "Implicit null checks", false, false) 720e57bf680SSanjoy Das INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass) 7211527baabSMatthias Braun INITIALIZE_PASS_END(ImplicitNullChecks, DEBUG_TYPE, 72269fad079SSanjoy Das "Implicit null checks", false, false) 723