1 //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 /// \file This file implements the LegalizerHelper class to legalize 10 /// individual instructions and the LegalizeMachineIR wrapper pass for the 11 /// primary legalization. 12 // 13 //===----------------------------------------------------------------------===// 14 15 #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h" 16 #include "llvm/CodeGen/GlobalISel/CallLowering.h" 17 #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" 18 #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" 19 #include "llvm/CodeGen/MachineRegisterInfo.h" 20 #include "llvm/CodeGen/TargetFrameLowering.h" 21 #include "llvm/CodeGen/TargetInstrInfo.h" 22 #include "llvm/CodeGen/TargetLowering.h" 23 #include "llvm/CodeGen/TargetSubtargetInfo.h" 24 #include "llvm/Support/Debug.h" 25 #include "llvm/Support/MathExtras.h" 26 #include "llvm/Support/raw_ostream.h" 27 28 #define DEBUG_TYPE "legalizer" 29 30 using namespace llvm; 31 using namespace LegalizeActions; 32 33 /// Try to break down \p OrigTy into \p NarrowTy sized pieces. 34 /// 35 /// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy, 36 /// with any leftover piece as type \p LeftoverTy 37 /// 38 /// Returns -1 in the first element of the pair if the breakdown is not 39 /// satisfiable. 40 static std::pair<int, int> 41 getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) { 42 assert(!LeftoverTy.isValid() && "this is an out argument"); 43 44 unsigned Size = OrigTy.getSizeInBits(); 45 unsigned NarrowSize = NarrowTy.getSizeInBits(); 46 unsigned NumParts = Size / NarrowSize; 47 unsigned LeftoverSize = Size - NumParts * NarrowSize; 48 assert(Size > NarrowSize); 49 50 if (LeftoverSize == 0) 51 return {NumParts, 0}; 52 53 if (NarrowTy.isVector()) { 54 unsigned EltSize = OrigTy.getScalarSizeInBits(); 55 if (LeftoverSize % EltSize != 0) 56 return {-1, -1}; 57 LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize); 58 } else { 59 LeftoverTy = LLT::scalar(LeftoverSize); 60 } 61 62 int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits(); 63 return std::make_pair(NumParts, NumLeftover); 64 } 65 66 static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) { 67 68 if (!Ty.isScalar()) 69 return nullptr; 70 71 switch (Ty.getSizeInBits()) { 72 case 16: 73 return Type::getHalfTy(Ctx); 74 case 32: 75 return Type::getFloatTy(Ctx); 76 case 64: 77 return Type::getDoubleTy(Ctx); 78 case 128: 79 return Type::getFP128Ty(Ctx); 80 default: 81 return nullptr; 82 } 83 } 84 85 LegalizerHelper::LegalizerHelper(MachineFunction &MF, 86 GISelChangeObserver &Observer, 87 MachineIRBuilder &Builder) 88 : MIRBuilder(Builder), MRI(MF.getRegInfo()), 89 LI(*MF.getSubtarget().getLegalizerInfo()), Observer(Observer) { 90 MIRBuilder.setMF(MF); 91 MIRBuilder.setChangeObserver(Observer); 92 } 93 94 LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI, 95 GISelChangeObserver &Observer, 96 MachineIRBuilder &B) 97 : MIRBuilder(B), MRI(MF.getRegInfo()), LI(LI), Observer(Observer) { 98 MIRBuilder.setMF(MF); 99 MIRBuilder.setChangeObserver(Observer); 100 } 101 LegalizerHelper::LegalizeResult 102 LegalizerHelper::legalizeInstrStep(MachineInstr &MI) { 103 LLVM_DEBUG(dbgs() << "Legalizing: "; MI.print(dbgs())); 104 105 if (MI.getOpcode() == TargetOpcode::G_INTRINSIC || 106 MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS) 107 return LI.legalizeIntrinsic(MI, MIRBuilder, Observer) ? Legalized 108 : UnableToLegalize; 109 auto Step = LI.getAction(MI, MRI); 110 switch (Step.Action) { 111 case Legal: 112 LLVM_DEBUG(dbgs() << ".. Already legal\n"); 113 return AlreadyLegal; 114 case Libcall: 115 LLVM_DEBUG(dbgs() << ".. Convert to libcall\n"); 116 return libcall(MI); 117 case NarrowScalar: 118 LLVM_DEBUG(dbgs() << ".. Narrow scalar\n"); 119 return narrowScalar(MI, Step.TypeIdx, Step.NewType); 120 case WidenScalar: 121 LLVM_DEBUG(dbgs() << ".. Widen scalar\n"); 122 return widenScalar(MI, Step.TypeIdx, Step.NewType); 123 case Lower: 124 LLVM_DEBUG(dbgs() << ".. Lower\n"); 125 return lower(MI, Step.TypeIdx, Step.NewType); 126 case FewerElements: 127 LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n"); 128 return fewerElementsVector(MI, Step.TypeIdx, Step.NewType); 129 case MoreElements: 130 LLVM_DEBUG(dbgs() << ".. Increase number of elements\n"); 131 return moreElementsVector(MI, Step.TypeIdx, Step.NewType); 132 case Custom: 133 LLVM_DEBUG(dbgs() << ".. Custom legalization\n"); 134 return LI.legalizeCustom(MI, MRI, MIRBuilder, Observer) ? Legalized 135 : UnableToLegalize; 136 default: 137 LLVM_DEBUG(dbgs() << ".. Unable to legalize\n"); 138 return UnableToLegalize; 139 } 140 } 141 142 void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts, 143 SmallVectorImpl<Register> &VRegs) { 144 for (int i = 0; i < NumParts; ++i) 145 VRegs.push_back(MRI.createGenericVirtualRegister(Ty)); 146 MIRBuilder.buildUnmerge(VRegs, Reg); 147 } 148 149 bool LegalizerHelper::extractParts(Register Reg, LLT RegTy, 150 LLT MainTy, LLT &LeftoverTy, 151 SmallVectorImpl<Register> &VRegs, 152 SmallVectorImpl<Register> &LeftoverRegs) { 153 assert(!LeftoverTy.isValid() && "this is an out argument"); 154 155 unsigned RegSize = RegTy.getSizeInBits(); 156 unsigned MainSize = MainTy.getSizeInBits(); 157 unsigned NumParts = RegSize / MainSize; 158 unsigned LeftoverSize = RegSize - NumParts * MainSize; 159 160 // Use an unmerge when possible. 161 if (LeftoverSize == 0) { 162 for (unsigned I = 0; I < NumParts; ++I) 163 VRegs.push_back(MRI.createGenericVirtualRegister(MainTy)); 164 MIRBuilder.buildUnmerge(VRegs, Reg); 165 return true; 166 } 167 168 if (MainTy.isVector()) { 169 unsigned EltSize = MainTy.getScalarSizeInBits(); 170 if (LeftoverSize % EltSize != 0) 171 return false; 172 LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize); 173 } else { 174 LeftoverTy = LLT::scalar(LeftoverSize); 175 } 176 177 // For irregular sizes, extract the individual parts. 178 for (unsigned I = 0; I != NumParts; ++I) { 179 Register NewReg = MRI.createGenericVirtualRegister(MainTy); 180 VRegs.push_back(NewReg); 181 MIRBuilder.buildExtract(NewReg, Reg, MainSize * I); 182 } 183 184 for (unsigned Offset = MainSize * NumParts; Offset < RegSize; 185 Offset += LeftoverSize) { 186 Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy); 187 LeftoverRegs.push_back(NewReg); 188 MIRBuilder.buildExtract(NewReg, Reg, Offset); 189 } 190 191 return true; 192 } 193 194 void LegalizerHelper::insertParts(Register DstReg, 195 LLT ResultTy, LLT PartTy, 196 ArrayRef<Register> PartRegs, 197 LLT LeftoverTy, 198 ArrayRef<Register> LeftoverRegs) { 199 if (!LeftoverTy.isValid()) { 200 assert(LeftoverRegs.empty()); 201 202 if (!ResultTy.isVector()) { 203 MIRBuilder.buildMerge(DstReg, PartRegs); 204 return; 205 } 206 207 if (PartTy.isVector()) 208 MIRBuilder.buildConcatVectors(DstReg, PartRegs); 209 else 210 MIRBuilder.buildBuildVector(DstReg, PartRegs); 211 return; 212 } 213 214 unsigned PartSize = PartTy.getSizeInBits(); 215 unsigned LeftoverPartSize = LeftoverTy.getSizeInBits(); 216 217 Register CurResultReg = MRI.createGenericVirtualRegister(ResultTy); 218 MIRBuilder.buildUndef(CurResultReg); 219 220 unsigned Offset = 0; 221 for (Register PartReg : PartRegs) { 222 Register NewResultReg = MRI.createGenericVirtualRegister(ResultTy); 223 MIRBuilder.buildInsert(NewResultReg, CurResultReg, PartReg, Offset); 224 CurResultReg = NewResultReg; 225 Offset += PartSize; 226 } 227 228 for (unsigned I = 0, E = LeftoverRegs.size(); I != E; ++I) { 229 // Use the original output register for the final insert to avoid a copy. 230 Register NewResultReg = (I + 1 == E) ? 231 DstReg : MRI.createGenericVirtualRegister(ResultTy); 232 233 MIRBuilder.buildInsert(NewResultReg, CurResultReg, LeftoverRegs[I], Offset); 234 CurResultReg = NewResultReg; 235 Offset += LeftoverPartSize; 236 } 237 } 238 239 /// Return the result registers of G_UNMERGE_VALUES \p MI in \p Regs 240 static void getUnmergeResults(SmallVectorImpl<Register> &Regs, 241 const MachineInstr &MI) { 242 assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES); 243 244 const int NumResults = MI.getNumOperands() - 1; 245 Regs.resize(NumResults); 246 for (int I = 0; I != NumResults; ++I) 247 Regs[I] = MI.getOperand(I).getReg(); 248 } 249 250 LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy, 251 LLT NarrowTy, Register SrcReg) { 252 LLT SrcTy = MRI.getType(SrcReg); 253 254 LLT GCDTy = getGCDType(DstTy, getGCDType(SrcTy, NarrowTy)); 255 if (SrcTy == GCDTy) { 256 // If the source already evenly divides the result type, we don't need to do 257 // anything. 258 Parts.push_back(SrcReg); 259 } else { 260 // Need to split into common type sized pieces. 261 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 262 getUnmergeResults(Parts, *Unmerge); 263 } 264 265 return GCDTy; 266 } 267 268 LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy, 269 SmallVectorImpl<Register> &VRegs, 270 unsigned PadStrategy) { 271 LLT LCMTy = getLCMType(DstTy, NarrowTy); 272 273 int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits(); 274 int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits(); 275 int NumOrigSrc = VRegs.size(); 276 277 Register PadReg; 278 279 // Get a value we can use to pad the source value if the sources won't evenly 280 // cover the result type. 281 if (NumOrigSrc < NumParts * NumSubParts) { 282 if (PadStrategy == TargetOpcode::G_ZEXT) 283 PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0); 284 else if (PadStrategy == TargetOpcode::G_ANYEXT) 285 PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0); 286 else { 287 assert(PadStrategy == TargetOpcode::G_SEXT); 288 289 // Shift the sign bit of the low register through the high register. 290 auto ShiftAmt = 291 MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1); 292 PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0); 293 } 294 } 295 296 // Registers for the final merge to be produced. 297 SmallVector<Register, 4> Remerge(NumParts); 298 299 // Registers needed for intermediate merges, which will be merged into a 300 // source for Remerge. 301 SmallVector<Register, 4> SubMerge(NumSubParts); 302 303 // Once we've fully read off the end of the original source bits, we can reuse 304 // the same high bits for remaining padding elements. 305 Register AllPadReg; 306 307 // Build merges to the LCM type to cover the original result type. 308 for (int I = 0; I != NumParts; ++I) { 309 bool AllMergePartsArePadding = true; 310 311 // Build the requested merges to the requested type. 312 for (int J = 0; J != NumSubParts; ++J) { 313 int Idx = I * NumSubParts + J; 314 if (Idx >= NumOrigSrc) { 315 SubMerge[J] = PadReg; 316 continue; 317 } 318 319 SubMerge[J] = VRegs[Idx]; 320 321 // There are meaningful bits here we can't reuse later. 322 AllMergePartsArePadding = false; 323 } 324 325 // If we've filled up a complete piece with padding bits, we can directly 326 // emit the natural sized constant if applicable, rather than a merge of 327 // smaller constants. 328 if (AllMergePartsArePadding && !AllPadReg) { 329 if (PadStrategy == TargetOpcode::G_ANYEXT) 330 AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0); 331 else if (PadStrategy == TargetOpcode::G_ZEXT) 332 AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0); 333 334 // If this is a sign extension, we can't materialize a trivial constant 335 // with the right type and have to produce a merge. 336 } 337 338 if (AllPadReg) { 339 // Avoid creating additional instructions if we're just adding additional 340 // copies of padding bits. 341 Remerge[I] = AllPadReg; 342 continue; 343 } 344 345 if (NumSubParts == 1) 346 Remerge[I] = SubMerge[0]; 347 else 348 Remerge[I] = MIRBuilder.buildMerge(NarrowTy, SubMerge).getReg(0); 349 350 // In the sign extend padding case, re-use the first all-signbit merge. 351 if (AllMergePartsArePadding && !AllPadReg) 352 AllPadReg = Remerge[I]; 353 } 354 355 VRegs = std::move(Remerge); 356 return LCMTy; 357 } 358 359 void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy, 360 ArrayRef<Register> RemergeRegs) { 361 LLT DstTy = MRI.getType(DstReg); 362 363 // Create the merge to the widened source, and extract the relevant bits into 364 // the result. 365 366 if (DstTy == LCMTy) { 367 MIRBuilder.buildMerge(DstReg, RemergeRegs); 368 return; 369 } 370 371 auto Remerge = MIRBuilder.buildMerge(LCMTy, RemergeRegs); 372 if (DstTy.isScalar() && LCMTy.isScalar()) { 373 MIRBuilder.buildTrunc(DstReg, Remerge); 374 return; 375 } 376 377 if (LCMTy.isVector()) { 378 MIRBuilder.buildExtract(DstReg, Remerge, 0); 379 return; 380 } 381 382 llvm_unreachable("unhandled case"); 383 } 384 385 static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) { 386 #define RTLIBCASE(LibcallPrefix) \ 387 do { \ 388 switch (Size) { \ 389 case 32: \ 390 return RTLIB::LibcallPrefix##32; \ 391 case 64: \ 392 return RTLIB::LibcallPrefix##64; \ 393 case 128: \ 394 return RTLIB::LibcallPrefix##128; \ 395 default: \ 396 llvm_unreachable("unexpected size"); \ 397 } \ 398 } while (0) 399 400 assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size"); 401 402 switch (Opcode) { 403 case TargetOpcode::G_SDIV: 404 RTLIBCASE(SDIV_I); 405 case TargetOpcode::G_UDIV: 406 RTLIBCASE(UDIV_I); 407 case TargetOpcode::G_SREM: 408 RTLIBCASE(SREM_I); 409 case TargetOpcode::G_UREM: 410 RTLIBCASE(UREM_I); 411 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 412 RTLIBCASE(CTLZ_I); 413 case TargetOpcode::G_FADD: 414 RTLIBCASE(ADD_F); 415 case TargetOpcode::G_FSUB: 416 RTLIBCASE(SUB_F); 417 case TargetOpcode::G_FMUL: 418 RTLIBCASE(MUL_F); 419 case TargetOpcode::G_FDIV: 420 RTLIBCASE(DIV_F); 421 case TargetOpcode::G_FEXP: 422 RTLIBCASE(EXP_F); 423 case TargetOpcode::G_FEXP2: 424 RTLIBCASE(EXP2_F); 425 case TargetOpcode::G_FREM: 426 RTLIBCASE(REM_F); 427 case TargetOpcode::G_FPOW: 428 RTLIBCASE(POW_F); 429 case TargetOpcode::G_FMA: 430 RTLIBCASE(FMA_F); 431 case TargetOpcode::G_FSIN: 432 RTLIBCASE(SIN_F); 433 case TargetOpcode::G_FCOS: 434 RTLIBCASE(COS_F); 435 case TargetOpcode::G_FLOG10: 436 RTLIBCASE(LOG10_F); 437 case TargetOpcode::G_FLOG: 438 RTLIBCASE(LOG_F); 439 case TargetOpcode::G_FLOG2: 440 RTLIBCASE(LOG2_F); 441 case TargetOpcode::G_FCEIL: 442 RTLIBCASE(CEIL_F); 443 case TargetOpcode::G_FFLOOR: 444 RTLIBCASE(FLOOR_F); 445 case TargetOpcode::G_FMINNUM: 446 RTLIBCASE(FMIN_F); 447 case TargetOpcode::G_FMAXNUM: 448 RTLIBCASE(FMAX_F); 449 case TargetOpcode::G_FSQRT: 450 RTLIBCASE(SQRT_F); 451 case TargetOpcode::G_FRINT: 452 RTLIBCASE(RINT_F); 453 case TargetOpcode::G_FNEARBYINT: 454 RTLIBCASE(NEARBYINT_F); 455 } 456 llvm_unreachable("Unknown libcall function"); 457 } 458 459 /// True if an instruction is in tail position in its caller. Intended for 460 /// legalizing libcalls as tail calls when possible. 461 static bool isLibCallInTailPosition(MachineInstr &MI) { 462 const Function &F = MI.getParent()->getParent()->getFunction(); 463 464 // Conservatively require the attributes of the call to match those of 465 // the return. Ignore NoAlias and NonNull because they don't affect the 466 // call sequence. 467 AttributeList CallerAttrs = F.getAttributes(); 468 if (AttrBuilder(CallerAttrs, AttributeList::ReturnIndex) 469 .removeAttribute(Attribute::NoAlias) 470 .removeAttribute(Attribute::NonNull) 471 .hasAttributes()) 472 return false; 473 474 // It's not safe to eliminate the sign / zero extension of the return value. 475 if (CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::ZExt) || 476 CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::SExt)) 477 return false; 478 479 // Only tail call if the following instruction is a standard return. 480 auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); 481 MachineInstr *Next = MI.getNextNode(); 482 if (!Next || TII.isTailCall(*Next) || !Next->isReturn()) 483 return false; 484 485 return true; 486 } 487 488 LegalizerHelper::LegalizeResult 489 llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall, 490 const CallLowering::ArgInfo &Result, 491 ArrayRef<CallLowering::ArgInfo> Args) { 492 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); 493 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); 494 const char *Name = TLI.getLibcallName(Libcall); 495 496 CallLowering::CallLoweringInfo Info; 497 Info.CallConv = TLI.getLibcallCallingConv(Libcall); 498 Info.Callee = MachineOperand::CreateES(Name); 499 Info.OrigRet = Result; 500 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); 501 if (!CLI.lowerCall(MIRBuilder, Info)) 502 return LegalizerHelper::UnableToLegalize; 503 504 return LegalizerHelper::Legalized; 505 } 506 507 // Useful for libcalls where all operands have the same type. 508 static LegalizerHelper::LegalizeResult 509 simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size, 510 Type *OpType) { 511 auto Libcall = getRTLibDesc(MI.getOpcode(), Size); 512 513 SmallVector<CallLowering::ArgInfo, 3> Args; 514 for (unsigned i = 1; i < MI.getNumOperands(); i++) 515 Args.push_back({MI.getOperand(i).getReg(), OpType}); 516 return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType}, 517 Args); 518 } 519 520 LegalizerHelper::LegalizeResult 521 llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, 522 MachineInstr &MI) { 523 assert(MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS); 524 auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); 525 526 SmallVector<CallLowering::ArgInfo, 3> Args; 527 // Add all the args, except for the last which is an imm denoting 'tail'. 528 for (unsigned i = 1; i < MI.getNumOperands() - 1; i++) { 529 Register Reg = MI.getOperand(i).getReg(); 530 531 // Need derive an IR type for call lowering. 532 LLT OpLLT = MRI.getType(Reg); 533 Type *OpTy = nullptr; 534 if (OpLLT.isPointer()) 535 OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace()); 536 else 537 OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits()); 538 Args.push_back({Reg, OpTy}); 539 } 540 541 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); 542 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); 543 Intrinsic::ID ID = MI.getOperand(0).getIntrinsicID(); 544 RTLIB::Libcall RTLibcall; 545 switch (ID) { 546 case Intrinsic::memcpy: 547 RTLibcall = RTLIB::MEMCPY; 548 break; 549 case Intrinsic::memset: 550 RTLibcall = RTLIB::MEMSET; 551 break; 552 case Intrinsic::memmove: 553 RTLibcall = RTLIB::MEMMOVE; 554 break; 555 default: 556 return LegalizerHelper::UnableToLegalize; 557 } 558 const char *Name = TLI.getLibcallName(RTLibcall); 559 560 MIRBuilder.setInstr(MI); 561 562 CallLowering::CallLoweringInfo Info; 563 Info.CallConv = TLI.getLibcallCallingConv(RTLibcall); 564 Info.Callee = MachineOperand::CreateES(Name); 565 Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx)); 566 Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() == 1 && 567 isLibCallInTailPosition(MI); 568 569 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); 570 if (!CLI.lowerCall(MIRBuilder, Info)) 571 return LegalizerHelper::UnableToLegalize; 572 573 if (Info.LoweredTailCall) { 574 assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?"); 575 // We must have a return following the call to get past 576 // isLibCallInTailPosition. 577 assert(MI.getNextNode() && MI.getNextNode()->isReturn() && 578 "Expected instr following MI to be a return?"); 579 580 // We lowered a tail call, so the call is now the return from the block. 581 // Delete the old return. 582 MI.getNextNode()->eraseFromParent(); 583 } 584 585 return LegalizerHelper::Legalized; 586 } 587 588 static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType, 589 Type *FromType) { 590 auto ToMVT = MVT::getVT(ToType); 591 auto FromMVT = MVT::getVT(FromType); 592 593 switch (Opcode) { 594 case TargetOpcode::G_FPEXT: 595 return RTLIB::getFPEXT(FromMVT, ToMVT); 596 case TargetOpcode::G_FPTRUNC: 597 return RTLIB::getFPROUND(FromMVT, ToMVT); 598 case TargetOpcode::G_FPTOSI: 599 return RTLIB::getFPTOSINT(FromMVT, ToMVT); 600 case TargetOpcode::G_FPTOUI: 601 return RTLIB::getFPTOUINT(FromMVT, ToMVT); 602 case TargetOpcode::G_SITOFP: 603 return RTLIB::getSINTTOFP(FromMVT, ToMVT); 604 case TargetOpcode::G_UITOFP: 605 return RTLIB::getUINTTOFP(FromMVT, ToMVT); 606 } 607 llvm_unreachable("Unsupported libcall function"); 608 } 609 610 static LegalizerHelper::LegalizeResult 611 conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType, 612 Type *FromType) { 613 RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType); 614 return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType}, 615 {{MI.getOperand(1).getReg(), FromType}}); 616 } 617 618 LegalizerHelper::LegalizeResult 619 LegalizerHelper::libcall(MachineInstr &MI) { 620 LLT LLTy = MRI.getType(MI.getOperand(0).getReg()); 621 unsigned Size = LLTy.getSizeInBits(); 622 auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); 623 624 MIRBuilder.setInstr(MI); 625 626 switch (MI.getOpcode()) { 627 default: 628 return UnableToLegalize; 629 case TargetOpcode::G_SDIV: 630 case TargetOpcode::G_UDIV: 631 case TargetOpcode::G_SREM: 632 case TargetOpcode::G_UREM: 633 case TargetOpcode::G_CTLZ_ZERO_UNDEF: { 634 Type *HLTy = IntegerType::get(Ctx, Size); 635 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); 636 if (Status != Legalized) 637 return Status; 638 break; 639 } 640 case TargetOpcode::G_FADD: 641 case TargetOpcode::G_FSUB: 642 case TargetOpcode::G_FMUL: 643 case TargetOpcode::G_FDIV: 644 case TargetOpcode::G_FMA: 645 case TargetOpcode::G_FPOW: 646 case TargetOpcode::G_FREM: 647 case TargetOpcode::G_FCOS: 648 case TargetOpcode::G_FSIN: 649 case TargetOpcode::G_FLOG10: 650 case TargetOpcode::G_FLOG: 651 case TargetOpcode::G_FLOG2: 652 case TargetOpcode::G_FEXP: 653 case TargetOpcode::G_FEXP2: 654 case TargetOpcode::G_FCEIL: 655 case TargetOpcode::G_FFLOOR: 656 case TargetOpcode::G_FMINNUM: 657 case TargetOpcode::G_FMAXNUM: 658 case TargetOpcode::G_FSQRT: 659 case TargetOpcode::G_FRINT: 660 case TargetOpcode::G_FNEARBYINT: { 661 Type *HLTy = getFloatTypeForLLT(Ctx, LLTy); 662 if (!HLTy || (Size != 32 && Size != 64 && Size != 128)) { 663 LLVM_DEBUG(dbgs() << "No libcall available for size " << Size << ".\n"); 664 return UnableToLegalize; 665 } 666 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); 667 if (Status != Legalized) 668 return Status; 669 break; 670 } 671 case TargetOpcode::G_FPEXT: 672 case TargetOpcode::G_FPTRUNC: { 673 Type *FromTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg())); 674 Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg())); 675 if (!FromTy || !ToTy) 676 return UnableToLegalize; 677 LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy ); 678 if (Status != Legalized) 679 return Status; 680 break; 681 } 682 case TargetOpcode::G_FPTOSI: 683 case TargetOpcode::G_FPTOUI: { 684 // FIXME: Support other types 685 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 686 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 687 if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64)) 688 return UnableToLegalize; 689 LegalizeResult Status = conversionLibcall( 690 MI, MIRBuilder, 691 ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx), 692 FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx)); 693 if (Status != Legalized) 694 return Status; 695 break; 696 } 697 case TargetOpcode::G_SITOFP: 698 case TargetOpcode::G_UITOFP: { 699 // FIXME: Support other types 700 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 701 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 702 if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64)) 703 return UnableToLegalize; 704 LegalizeResult Status = conversionLibcall( 705 MI, MIRBuilder, 706 ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx), 707 FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx)); 708 if (Status != Legalized) 709 return Status; 710 break; 711 } 712 } 713 714 MI.eraseFromParent(); 715 return Legalized; 716 } 717 718 LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI, 719 unsigned TypeIdx, 720 LLT NarrowTy) { 721 MIRBuilder.setInstr(MI); 722 723 uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 724 uint64_t NarrowSize = NarrowTy.getSizeInBits(); 725 726 switch (MI.getOpcode()) { 727 default: 728 return UnableToLegalize; 729 case TargetOpcode::G_IMPLICIT_DEF: { 730 // FIXME: add support for when SizeOp0 isn't an exact multiple of 731 // NarrowSize. 732 if (SizeOp0 % NarrowSize != 0) 733 return UnableToLegalize; 734 int NumParts = SizeOp0 / NarrowSize; 735 736 SmallVector<Register, 2> DstRegs; 737 for (int i = 0; i < NumParts; ++i) 738 DstRegs.push_back( 739 MIRBuilder.buildUndef(NarrowTy).getReg(0)); 740 741 Register DstReg = MI.getOperand(0).getReg(); 742 if(MRI.getType(DstReg).isVector()) 743 MIRBuilder.buildBuildVector(DstReg, DstRegs); 744 else 745 MIRBuilder.buildMerge(DstReg, DstRegs); 746 MI.eraseFromParent(); 747 return Legalized; 748 } 749 case TargetOpcode::G_CONSTANT: { 750 LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 751 const APInt &Val = MI.getOperand(1).getCImm()->getValue(); 752 unsigned TotalSize = Ty.getSizeInBits(); 753 unsigned NarrowSize = NarrowTy.getSizeInBits(); 754 int NumParts = TotalSize / NarrowSize; 755 756 SmallVector<Register, 4> PartRegs; 757 for (int I = 0; I != NumParts; ++I) { 758 unsigned Offset = I * NarrowSize; 759 auto K = MIRBuilder.buildConstant(NarrowTy, 760 Val.lshr(Offset).trunc(NarrowSize)); 761 PartRegs.push_back(K.getReg(0)); 762 } 763 764 LLT LeftoverTy; 765 unsigned LeftoverBits = TotalSize - NumParts * NarrowSize; 766 SmallVector<Register, 1> LeftoverRegs; 767 if (LeftoverBits != 0) { 768 LeftoverTy = LLT::scalar(LeftoverBits); 769 auto K = MIRBuilder.buildConstant( 770 LeftoverTy, 771 Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits)); 772 LeftoverRegs.push_back(K.getReg(0)); 773 } 774 775 insertParts(MI.getOperand(0).getReg(), 776 Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs); 777 778 MI.eraseFromParent(); 779 return Legalized; 780 } 781 case TargetOpcode::G_SEXT: 782 case TargetOpcode::G_ZEXT: 783 case TargetOpcode::G_ANYEXT: 784 return narrowScalarExt(MI, TypeIdx, NarrowTy); 785 case TargetOpcode::G_TRUNC: { 786 if (TypeIdx != 1) 787 return UnableToLegalize; 788 789 uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 790 if (NarrowTy.getSizeInBits() * 2 != SizeOp1) { 791 LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n"); 792 return UnableToLegalize; 793 } 794 795 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); 796 MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0)); 797 MI.eraseFromParent(); 798 return Legalized; 799 } 800 801 case TargetOpcode::G_ADD: { 802 // FIXME: add support for when SizeOp0 isn't an exact multiple of 803 // NarrowSize. 804 if (SizeOp0 % NarrowSize != 0) 805 return UnableToLegalize; 806 // Expand in terms of carry-setting/consuming G_ADDE instructions. 807 int NumParts = SizeOp0 / NarrowTy.getSizeInBits(); 808 809 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs; 810 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs); 811 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs); 812 813 Register CarryIn; 814 for (int i = 0; i < NumParts; ++i) { 815 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); 816 Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); 817 818 if (i == 0) 819 MIRBuilder.buildUAddo(DstReg, CarryOut, Src1Regs[i], Src2Regs[i]); 820 else { 821 MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i], 822 Src2Regs[i], CarryIn); 823 } 824 825 DstRegs.push_back(DstReg); 826 CarryIn = CarryOut; 827 } 828 Register DstReg = MI.getOperand(0).getReg(); 829 if(MRI.getType(DstReg).isVector()) 830 MIRBuilder.buildBuildVector(DstReg, DstRegs); 831 else 832 MIRBuilder.buildMerge(DstReg, DstRegs); 833 MI.eraseFromParent(); 834 return Legalized; 835 } 836 case TargetOpcode::G_SUB: { 837 // FIXME: add support for when SizeOp0 isn't an exact multiple of 838 // NarrowSize. 839 if (SizeOp0 % NarrowSize != 0) 840 return UnableToLegalize; 841 842 int NumParts = SizeOp0 / NarrowTy.getSizeInBits(); 843 844 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs; 845 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs); 846 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs); 847 848 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); 849 Register BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); 850 MIRBuilder.buildInstr(TargetOpcode::G_USUBO, {DstReg, BorrowOut}, 851 {Src1Regs[0], Src2Regs[0]}); 852 DstRegs.push_back(DstReg); 853 Register BorrowIn = BorrowOut; 854 for (int i = 1; i < NumParts; ++i) { 855 DstReg = MRI.createGenericVirtualRegister(NarrowTy); 856 BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); 857 858 MIRBuilder.buildInstr(TargetOpcode::G_USUBE, {DstReg, BorrowOut}, 859 {Src1Regs[i], Src2Regs[i], BorrowIn}); 860 861 DstRegs.push_back(DstReg); 862 BorrowIn = BorrowOut; 863 } 864 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs); 865 MI.eraseFromParent(); 866 return Legalized; 867 } 868 case TargetOpcode::G_MUL: 869 case TargetOpcode::G_UMULH: 870 return narrowScalarMul(MI, NarrowTy); 871 case TargetOpcode::G_EXTRACT: 872 return narrowScalarExtract(MI, TypeIdx, NarrowTy); 873 case TargetOpcode::G_INSERT: 874 return narrowScalarInsert(MI, TypeIdx, NarrowTy); 875 case TargetOpcode::G_LOAD: { 876 const auto &MMO = **MI.memoperands_begin(); 877 Register DstReg = MI.getOperand(0).getReg(); 878 LLT DstTy = MRI.getType(DstReg); 879 if (DstTy.isVector()) 880 return UnableToLegalize; 881 882 if (8 * MMO.getSize() != DstTy.getSizeInBits()) { 883 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 884 auto &MMO = **MI.memoperands_begin(); 885 MIRBuilder.buildLoad(TmpReg, MI.getOperand(1), MMO); 886 MIRBuilder.buildAnyExt(DstReg, TmpReg); 887 MI.eraseFromParent(); 888 return Legalized; 889 } 890 891 return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy); 892 } 893 case TargetOpcode::G_ZEXTLOAD: 894 case TargetOpcode::G_SEXTLOAD: { 895 bool ZExt = MI.getOpcode() == TargetOpcode::G_ZEXTLOAD; 896 Register DstReg = MI.getOperand(0).getReg(); 897 Register PtrReg = MI.getOperand(1).getReg(); 898 899 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 900 auto &MMO = **MI.memoperands_begin(); 901 if (MMO.getSizeInBits() == NarrowSize) { 902 MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); 903 } else { 904 MIRBuilder.buildLoadInstr(MI.getOpcode(), TmpReg, PtrReg, MMO); 905 } 906 907 if (ZExt) 908 MIRBuilder.buildZExt(DstReg, TmpReg); 909 else 910 MIRBuilder.buildSExt(DstReg, TmpReg); 911 912 MI.eraseFromParent(); 913 return Legalized; 914 } 915 case TargetOpcode::G_STORE: { 916 const auto &MMO = **MI.memoperands_begin(); 917 918 Register SrcReg = MI.getOperand(0).getReg(); 919 LLT SrcTy = MRI.getType(SrcReg); 920 if (SrcTy.isVector()) 921 return UnableToLegalize; 922 923 int NumParts = SizeOp0 / NarrowSize; 924 unsigned HandledSize = NumParts * NarrowTy.getSizeInBits(); 925 unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize; 926 if (SrcTy.isVector() && LeftoverBits != 0) 927 return UnableToLegalize; 928 929 if (8 * MMO.getSize() != SrcTy.getSizeInBits()) { 930 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 931 auto &MMO = **MI.memoperands_begin(); 932 MIRBuilder.buildTrunc(TmpReg, SrcReg); 933 MIRBuilder.buildStore(TmpReg, MI.getOperand(1), MMO); 934 MI.eraseFromParent(); 935 return Legalized; 936 } 937 938 return reduceLoadStoreWidth(MI, 0, NarrowTy); 939 } 940 case TargetOpcode::G_SELECT: 941 return narrowScalarSelect(MI, TypeIdx, NarrowTy); 942 case TargetOpcode::G_AND: 943 case TargetOpcode::G_OR: 944 case TargetOpcode::G_XOR: { 945 // Legalize bitwise operation: 946 // A = BinOp<Ty> B, C 947 // into: 948 // B1, ..., BN = G_UNMERGE_VALUES B 949 // C1, ..., CN = G_UNMERGE_VALUES C 950 // A1 = BinOp<Ty/N> B1, C2 951 // ... 952 // AN = BinOp<Ty/N> BN, CN 953 // A = G_MERGE_VALUES A1, ..., AN 954 return narrowScalarBasic(MI, TypeIdx, NarrowTy); 955 } 956 case TargetOpcode::G_SHL: 957 case TargetOpcode::G_LSHR: 958 case TargetOpcode::G_ASHR: 959 return narrowScalarShift(MI, TypeIdx, NarrowTy); 960 case TargetOpcode::G_CTLZ: 961 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 962 case TargetOpcode::G_CTTZ: 963 case TargetOpcode::G_CTTZ_ZERO_UNDEF: 964 case TargetOpcode::G_CTPOP: 965 if (TypeIdx == 1) 966 switch (MI.getOpcode()) { 967 case TargetOpcode::G_CTLZ: 968 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 969 return narrowScalarCTLZ(MI, TypeIdx, NarrowTy); 970 case TargetOpcode::G_CTTZ: 971 case TargetOpcode::G_CTTZ_ZERO_UNDEF: 972 return narrowScalarCTTZ(MI, TypeIdx, NarrowTy); 973 case TargetOpcode::G_CTPOP: 974 return narrowScalarCTPOP(MI, TypeIdx, NarrowTy); 975 default: 976 return UnableToLegalize; 977 } 978 979 Observer.changingInstr(MI); 980 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); 981 Observer.changedInstr(MI); 982 return Legalized; 983 case TargetOpcode::G_INTTOPTR: 984 if (TypeIdx != 1) 985 return UnableToLegalize; 986 987 Observer.changingInstr(MI); 988 narrowScalarSrc(MI, NarrowTy, 1); 989 Observer.changedInstr(MI); 990 return Legalized; 991 case TargetOpcode::G_PTRTOINT: 992 if (TypeIdx != 0) 993 return UnableToLegalize; 994 995 Observer.changingInstr(MI); 996 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); 997 Observer.changedInstr(MI); 998 return Legalized; 999 case TargetOpcode::G_PHI: { 1000 unsigned NumParts = SizeOp0 / NarrowSize; 1001 SmallVector<Register, 2> DstRegs(NumParts); 1002 SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2); 1003 Observer.changingInstr(MI); 1004 for (unsigned i = 1; i < MI.getNumOperands(); i += 2) { 1005 MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB(); 1006 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 1007 extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts, 1008 SrcRegs[i / 2]); 1009 } 1010 MachineBasicBlock &MBB = *MI.getParent(); 1011 MIRBuilder.setInsertPt(MBB, MI); 1012 for (unsigned i = 0; i < NumParts; ++i) { 1013 DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy); 1014 MachineInstrBuilder MIB = 1015 MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]); 1016 for (unsigned j = 1; j < MI.getNumOperands(); j += 2) 1017 MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1)); 1018 } 1019 MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI()); 1020 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs); 1021 Observer.changedInstr(MI); 1022 MI.eraseFromParent(); 1023 return Legalized; 1024 } 1025 case TargetOpcode::G_EXTRACT_VECTOR_ELT: 1026 case TargetOpcode::G_INSERT_VECTOR_ELT: { 1027 if (TypeIdx != 2) 1028 return UnableToLegalize; 1029 1030 int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3; 1031 Observer.changingInstr(MI); 1032 narrowScalarSrc(MI, NarrowTy, OpIdx); 1033 Observer.changedInstr(MI); 1034 return Legalized; 1035 } 1036 case TargetOpcode::G_ICMP: { 1037 uint64_t SrcSize = MRI.getType(MI.getOperand(2).getReg()).getSizeInBits(); 1038 if (NarrowSize * 2 != SrcSize) 1039 return UnableToLegalize; 1040 1041 Observer.changingInstr(MI); 1042 Register LHSL = MRI.createGenericVirtualRegister(NarrowTy); 1043 Register LHSH = MRI.createGenericVirtualRegister(NarrowTy); 1044 MIRBuilder.buildUnmerge({LHSL, LHSH}, MI.getOperand(2)); 1045 1046 Register RHSL = MRI.createGenericVirtualRegister(NarrowTy); 1047 Register RHSH = MRI.createGenericVirtualRegister(NarrowTy); 1048 MIRBuilder.buildUnmerge({RHSL, RHSH}, MI.getOperand(3)); 1049 1050 CmpInst::Predicate Pred = 1051 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); 1052 LLT ResTy = MRI.getType(MI.getOperand(0).getReg()); 1053 1054 if (Pred == CmpInst::ICMP_EQ || Pred == CmpInst::ICMP_NE) { 1055 MachineInstrBuilder XorL = MIRBuilder.buildXor(NarrowTy, LHSL, RHSL); 1056 MachineInstrBuilder XorH = MIRBuilder.buildXor(NarrowTy, LHSH, RHSH); 1057 MachineInstrBuilder Or = MIRBuilder.buildOr(NarrowTy, XorL, XorH); 1058 MachineInstrBuilder Zero = MIRBuilder.buildConstant(NarrowTy, 0); 1059 MIRBuilder.buildICmp(Pred, MI.getOperand(0), Or, Zero); 1060 } else { 1061 MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH); 1062 MachineInstrBuilder CmpHEQ = 1063 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH); 1064 MachineInstrBuilder CmpLU = MIRBuilder.buildICmp( 1065 ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL); 1066 MIRBuilder.buildSelect(MI.getOperand(0), CmpHEQ, CmpLU, CmpH); 1067 } 1068 Observer.changedInstr(MI); 1069 MI.eraseFromParent(); 1070 return Legalized; 1071 } 1072 case TargetOpcode::G_SEXT_INREG: { 1073 if (TypeIdx != 0) 1074 return UnableToLegalize; 1075 1076 int64_t SizeInBits = MI.getOperand(2).getImm(); 1077 1078 // So long as the new type has more bits than the bits we're extending we 1079 // don't need to break it apart. 1080 if (NarrowTy.getScalarSizeInBits() >= SizeInBits) { 1081 Observer.changingInstr(MI); 1082 // We don't lose any non-extension bits by truncating the src and 1083 // sign-extending the dst. 1084 MachineOperand &MO1 = MI.getOperand(1); 1085 auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1); 1086 MO1.setReg(TruncMIB.getReg(0)); 1087 1088 MachineOperand &MO2 = MI.getOperand(0); 1089 Register DstExt = MRI.createGenericVirtualRegister(NarrowTy); 1090 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1091 MIRBuilder.buildSExt(MO2, DstExt); 1092 MO2.setReg(DstExt); 1093 Observer.changedInstr(MI); 1094 return Legalized; 1095 } 1096 1097 // Break it apart. Components below the extension point are unmodified. The 1098 // component containing the extension point becomes a narrower SEXT_INREG. 1099 // Components above it are ashr'd from the component containing the 1100 // extension point. 1101 if (SizeOp0 % NarrowSize != 0) 1102 return UnableToLegalize; 1103 int NumParts = SizeOp0 / NarrowSize; 1104 1105 // List the registers where the destination will be scattered. 1106 SmallVector<Register, 2> DstRegs; 1107 // List the registers where the source will be split. 1108 SmallVector<Register, 2> SrcRegs; 1109 1110 // Create all the temporary registers. 1111 for (int i = 0; i < NumParts; ++i) { 1112 Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy); 1113 1114 SrcRegs.push_back(SrcReg); 1115 } 1116 1117 // Explode the big arguments into smaller chunks. 1118 MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1)); 1119 1120 Register AshrCstReg = 1121 MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1) 1122 .getReg(0); 1123 Register FullExtensionReg = 0; 1124 Register PartialExtensionReg = 0; 1125 1126 // Do the operation on each small part. 1127 for (int i = 0; i < NumParts; ++i) { 1128 if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits) 1129 DstRegs.push_back(SrcRegs[i]); 1130 else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) { 1131 assert(PartialExtensionReg && 1132 "Expected to visit partial extension before full"); 1133 if (FullExtensionReg) { 1134 DstRegs.push_back(FullExtensionReg); 1135 continue; 1136 } 1137 DstRegs.push_back( 1138 MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg) 1139 .getReg(0)); 1140 FullExtensionReg = DstRegs.back(); 1141 } else { 1142 DstRegs.push_back( 1143 MIRBuilder 1144 .buildInstr( 1145 TargetOpcode::G_SEXT_INREG, {NarrowTy}, 1146 {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()}) 1147 .getReg(0)); 1148 PartialExtensionReg = DstRegs.back(); 1149 } 1150 } 1151 1152 // Gather the destination registers into the final destination. 1153 Register DstReg = MI.getOperand(0).getReg(); 1154 MIRBuilder.buildMerge(DstReg, DstRegs); 1155 MI.eraseFromParent(); 1156 return Legalized; 1157 } 1158 case TargetOpcode::G_BSWAP: 1159 case TargetOpcode::G_BITREVERSE: { 1160 if (SizeOp0 % NarrowSize != 0) 1161 return UnableToLegalize; 1162 1163 Observer.changingInstr(MI); 1164 SmallVector<Register, 2> SrcRegs, DstRegs; 1165 unsigned NumParts = SizeOp0 / NarrowSize; 1166 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 1167 1168 for (unsigned i = 0; i < NumParts; ++i) { 1169 auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, 1170 {SrcRegs[NumParts - 1 - i]}); 1171 DstRegs.push_back(DstPart.getReg(0)); 1172 } 1173 1174 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs); 1175 1176 Observer.changedInstr(MI); 1177 MI.eraseFromParent(); 1178 return Legalized; 1179 } 1180 } 1181 } 1182 1183 void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy, 1184 unsigned OpIdx, unsigned ExtOpcode) { 1185 MachineOperand &MO = MI.getOperand(OpIdx); 1186 auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO}); 1187 MO.setReg(ExtB.getReg(0)); 1188 } 1189 1190 void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy, 1191 unsigned OpIdx) { 1192 MachineOperand &MO = MI.getOperand(OpIdx); 1193 auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO); 1194 MO.setReg(ExtB.getReg(0)); 1195 } 1196 1197 void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy, 1198 unsigned OpIdx, unsigned TruncOpcode) { 1199 MachineOperand &MO = MI.getOperand(OpIdx); 1200 Register DstExt = MRI.createGenericVirtualRegister(WideTy); 1201 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1202 MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt}); 1203 MO.setReg(DstExt); 1204 } 1205 1206 void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy, 1207 unsigned OpIdx, unsigned ExtOpcode) { 1208 MachineOperand &MO = MI.getOperand(OpIdx); 1209 Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy); 1210 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1211 MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc}); 1212 MO.setReg(DstTrunc); 1213 } 1214 1215 void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy, 1216 unsigned OpIdx) { 1217 MachineOperand &MO = MI.getOperand(OpIdx); 1218 Register DstExt = MRI.createGenericVirtualRegister(WideTy); 1219 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1220 MIRBuilder.buildExtract(MO, DstExt, 0); 1221 MO.setReg(DstExt); 1222 } 1223 1224 void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy, 1225 unsigned OpIdx) { 1226 MachineOperand &MO = MI.getOperand(OpIdx); 1227 1228 LLT OldTy = MRI.getType(MO.getReg()); 1229 unsigned OldElts = OldTy.getNumElements(); 1230 unsigned NewElts = MoreTy.getNumElements(); 1231 1232 unsigned NumParts = NewElts / OldElts; 1233 1234 // Use concat_vectors if the result is a multiple of the number of elements. 1235 if (NumParts * OldElts == NewElts) { 1236 SmallVector<Register, 8> Parts; 1237 Parts.push_back(MO.getReg()); 1238 1239 Register ImpDef = MIRBuilder.buildUndef(OldTy).getReg(0); 1240 for (unsigned I = 1; I != NumParts; ++I) 1241 Parts.push_back(ImpDef); 1242 1243 auto Concat = MIRBuilder.buildConcatVectors(MoreTy, Parts); 1244 MO.setReg(Concat.getReg(0)); 1245 return; 1246 } 1247 1248 Register MoreReg = MRI.createGenericVirtualRegister(MoreTy); 1249 Register ImpDef = MIRBuilder.buildUndef(MoreTy).getReg(0); 1250 MIRBuilder.buildInsert(MoreReg, ImpDef, MO.getReg(), 0); 1251 MO.setReg(MoreReg); 1252 } 1253 1254 LegalizerHelper::LegalizeResult 1255 LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx, 1256 LLT WideTy) { 1257 if (TypeIdx != 1) 1258 return UnableToLegalize; 1259 1260 Register DstReg = MI.getOperand(0).getReg(); 1261 LLT DstTy = MRI.getType(DstReg); 1262 if (DstTy.isVector()) 1263 return UnableToLegalize; 1264 1265 Register Src1 = MI.getOperand(1).getReg(); 1266 LLT SrcTy = MRI.getType(Src1); 1267 const int DstSize = DstTy.getSizeInBits(); 1268 const int SrcSize = SrcTy.getSizeInBits(); 1269 const int WideSize = WideTy.getSizeInBits(); 1270 const int NumMerge = (DstSize + WideSize - 1) / WideSize; 1271 1272 unsigned NumOps = MI.getNumOperands(); 1273 unsigned NumSrc = MI.getNumOperands() - 1; 1274 unsigned PartSize = DstTy.getSizeInBits() / NumSrc; 1275 1276 if (WideSize >= DstSize) { 1277 // Directly pack the bits in the target type. 1278 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1).getReg(0); 1279 1280 for (unsigned I = 2; I != NumOps; ++I) { 1281 const unsigned Offset = (I - 1) * PartSize; 1282 1283 Register SrcReg = MI.getOperand(I).getReg(); 1284 assert(MRI.getType(SrcReg) == LLT::scalar(PartSize)); 1285 1286 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); 1287 1288 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : 1289 MRI.createGenericVirtualRegister(WideTy); 1290 1291 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); 1292 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); 1293 MIRBuilder.buildOr(NextResult, ResultReg, Shl); 1294 ResultReg = NextResult; 1295 } 1296 1297 if (WideSize > DstSize) 1298 MIRBuilder.buildTrunc(DstReg, ResultReg); 1299 else if (DstTy.isPointer()) 1300 MIRBuilder.buildIntToPtr(DstReg, ResultReg); 1301 1302 MI.eraseFromParent(); 1303 return Legalized; 1304 } 1305 1306 // Unmerge the original values to the GCD type, and recombine to the next 1307 // multiple greater than the original type. 1308 // 1309 // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6 1310 // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0 1311 // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1 1312 // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2 1313 // %10:_(s6) = G_MERGE_VALUES %4, %5, %6 1314 // %11:_(s6) = G_MERGE_VALUES %7, %8, %9 1315 // %12:_(s12) = G_MERGE_VALUES %10, %11 1316 // 1317 // Padding with undef if necessary: 1318 // 1319 // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6 1320 // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0 1321 // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1 1322 // %7:_(s2) = G_IMPLICIT_DEF 1323 // %8:_(s6) = G_MERGE_VALUES %3, %4, %5 1324 // %9:_(s6) = G_MERGE_VALUES %6, %7, %7 1325 // %10:_(s12) = G_MERGE_VALUES %8, %9 1326 1327 const int GCD = greatestCommonDivisor(SrcSize, WideSize); 1328 LLT GCDTy = LLT::scalar(GCD); 1329 1330 SmallVector<Register, 8> Parts; 1331 SmallVector<Register, 8> NewMergeRegs; 1332 SmallVector<Register, 8> Unmerges; 1333 LLT WideDstTy = LLT::scalar(NumMerge * WideSize); 1334 1335 // Decompose the original operands if they don't evenly divide. 1336 for (int I = 1, E = MI.getNumOperands(); I != E; ++I) { 1337 Register SrcReg = MI.getOperand(I).getReg(); 1338 if (GCD == SrcSize) { 1339 Unmerges.push_back(SrcReg); 1340 } else { 1341 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 1342 for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J) 1343 Unmerges.push_back(Unmerge.getReg(J)); 1344 } 1345 } 1346 1347 // Pad with undef to the next size that is a multiple of the requested size. 1348 if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) { 1349 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); 1350 for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I) 1351 Unmerges.push_back(UndefReg); 1352 } 1353 1354 const int PartsPerGCD = WideSize / GCD; 1355 1356 // Build merges of each piece. 1357 ArrayRef<Register> Slicer(Unmerges); 1358 for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) { 1359 auto Merge = MIRBuilder.buildMerge(WideTy, Slicer.take_front(PartsPerGCD)); 1360 NewMergeRegs.push_back(Merge.getReg(0)); 1361 } 1362 1363 // A truncate may be necessary if the requested type doesn't evenly divide the 1364 // original result type. 1365 if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) { 1366 MIRBuilder.buildMerge(DstReg, NewMergeRegs); 1367 } else { 1368 auto FinalMerge = MIRBuilder.buildMerge(WideDstTy, NewMergeRegs); 1369 MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0)); 1370 } 1371 1372 MI.eraseFromParent(); 1373 return Legalized; 1374 } 1375 1376 LegalizerHelper::LegalizeResult 1377 LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx, 1378 LLT WideTy) { 1379 if (TypeIdx != 0) 1380 return UnableToLegalize; 1381 1382 int NumDst = MI.getNumOperands() - 1; 1383 Register SrcReg = MI.getOperand(NumDst).getReg(); 1384 LLT SrcTy = MRI.getType(SrcReg); 1385 if (SrcTy.isVector()) 1386 return UnableToLegalize; 1387 1388 Register Dst0Reg = MI.getOperand(0).getReg(); 1389 LLT DstTy = MRI.getType(Dst0Reg); 1390 if (!DstTy.isScalar()) 1391 return UnableToLegalize; 1392 1393 if (WideTy.getSizeInBits() == SrcTy.getSizeInBits()) { 1394 if (SrcTy.isPointer()) { 1395 const DataLayout &DL = MIRBuilder.getDataLayout(); 1396 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) { 1397 LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n"); 1398 return UnableToLegalize; 1399 } 1400 1401 SrcTy = LLT::scalar(SrcTy.getSizeInBits()); 1402 SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0); 1403 } 1404 1405 // Theres no unmerge type to target. Directly extract the bits from the 1406 // source type 1407 unsigned DstSize = DstTy.getSizeInBits(); 1408 1409 MIRBuilder.buildTrunc(Dst0Reg, SrcReg); 1410 for (int I = 1; I != NumDst; ++I) { 1411 auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I); 1412 auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt); 1413 MIRBuilder.buildTrunc(MI.getOperand(I), Shr); 1414 } 1415 1416 MI.eraseFromParent(); 1417 return Legalized; 1418 } 1419 1420 // TODO 1421 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) 1422 return UnableToLegalize; 1423 1424 // Extend the source to a wider type. 1425 LLT LCMTy = getLCMType(SrcTy, WideTy); 1426 1427 Register WideSrc = SrcReg; 1428 if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) { 1429 // TODO: If this is an integral address space, cast to integer and anyext. 1430 if (SrcTy.isPointer()) { 1431 LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n"); 1432 return UnableToLegalize; 1433 } 1434 1435 WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0); 1436 } 1437 1438 auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc); 1439 1440 // Create a sequence of unmerges to the original results. since we may have 1441 // widened the source, we will need to pad the results with dead defs to cover 1442 // the source register. 1443 // e.g. widen s16 to s32: 1444 // %1:_(s16), %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0:_(s48) 1445 // 1446 // => 1447 // %4:_(s64) = G_ANYEXT %0:_(s48) 1448 // %5:_(s32), %6:_(s32) = G_UNMERGE_VALUES %4 ; Requested unmerge 1449 // %1:_(s16), %2:_(s16) = G_UNMERGE_VALUES %5 ; unpack to original regs 1450 // %3:_(s16), dead %7 = G_UNMERGE_VALUES %6 ; original reg + extra dead def 1451 1452 const int NumUnmerge = Unmerge->getNumOperands() - 1; 1453 const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits(); 1454 1455 for (int I = 0; I != NumUnmerge; ++I) { 1456 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 1457 1458 for (int J = 0; J != PartsPerUnmerge; ++J) { 1459 int Idx = I * PartsPerUnmerge + J; 1460 if (Idx < NumDst) 1461 MIB.addDef(MI.getOperand(Idx).getReg()); 1462 else { 1463 // Create dead def for excess components. 1464 MIB.addDef(MRI.createGenericVirtualRegister(DstTy)); 1465 } 1466 } 1467 1468 MIB.addUse(Unmerge.getReg(I)); 1469 } 1470 1471 MI.eraseFromParent(); 1472 return Legalized; 1473 } 1474 1475 LegalizerHelper::LegalizeResult 1476 LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx, 1477 LLT WideTy) { 1478 Register DstReg = MI.getOperand(0).getReg(); 1479 Register SrcReg = MI.getOperand(1).getReg(); 1480 LLT SrcTy = MRI.getType(SrcReg); 1481 1482 LLT DstTy = MRI.getType(DstReg); 1483 unsigned Offset = MI.getOperand(2).getImm(); 1484 1485 if (TypeIdx == 0) { 1486 if (SrcTy.isVector() || DstTy.isVector()) 1487 return UnableToLegalize; 1488 1489 SrcOp Src(SrcReg); 1490 if (SrcTy.isPointer()) { 1491 // Extracts from pointers can be handled only if they are really just 1492 // simple integers. 1493 const DataLayout &DL = MIRBuilder.getDataLayout(); 1494 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) 1495 return UnableToLegalize; 1496 1497 LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits()); 1498 Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src); 1499 SrcTy = SrcAsIntTy; 1500 } 1501 1502 if (DstTy.isPointer()) 1503 return UnableToLegalize; 1504 1505 if (Offset == 0) { 1506 // Avoid a shift in the degenerate case. 1507 MIRBuilder.buildTrunc(DstReg, 1508 MIRBuilder.buildAnyExtOrTrunc(WideTy, Src)); 1509 MI.eraseFromParent(); 1510 return Legalized; 1511 } 1512 1513 // Do a shift in the source type. 1514 LLT ShiftTy = SrcTy; 1515 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { 1516 Src = MIRBuilder.buildAnyExt(WideTy, Src); 1517 ShiftTy = WideTy; 1518 } else if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) 1519 return UnableToLegalize; 1520 1521 auto LShr = MIRBuilder.buildLShr( 1522 ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset)); 1523 MIRBuilder.buildTrunc(DstReg, LShr); 1524 MI.eraseFromParent(); 1525 return Legalized; 1526 } 1527 1528 if (SrcTy.isScalar()) { 1529 Observer.changingInstr(MI); 1530 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1531 Observer.changedInstr(MI); 1532 return Legalized; 1533 } 1534 1535 if (!SrcTy.isVector()) 1536 return UnableToLegalize; 1537 1538 if (DstTy != SrcTy.getElementType()) 1539 return UnableToLegalize; 1540 1541 if (Offset % SrcTy.getScalarSizeInBits() != 0) 1542 return UnableToLegalize; 1543 1544 Observer.changingInstr(MI); 1545 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1546 1547 MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) * 1548 Offset); 1549 widenScalarDst(MI, WideTy.getScalarType(), 0); 1550 Observer.changedInstr(MI); 1551 return Legalized; 1552 } 1553 1554 LegalizerHelper::LegalizeResult 1555 LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx, 1556 LLT WideTy) { 1557 if (TypeIdx != 0) 1558 return UnableToLegalize; 1559 Observer.changingInstr(MI); 1560 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1561 widenScalarDst(MI, WideTy); 1562 Observer.changedInstr(MI); 1563 return Legalized; 1564 } 1565 1566 LegalizerHelper::LegalizeResult 1567 LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) { 1568 MIRBuilder.setInstr(MI); 1569 1570 switch (MI.getOpcode()) { 1571 default: 1572 return UnableToLegalize; 1573 case TargetOpcode::G_EXTRACT: 1574 return widenScalarExtract(MI, TypeIdx, WideTy); 1575 case TargetOpcode::G_INSERT: 1576 return widenScalarInsert(MI, TypeIdx, WideTy); 1577 case TargetOpcode::G_MERGE_VALUES: 1578 return widenScalarMergeValues(MI, TypeIdx, WideTy); 1579 case TargetOpcode::G_UNMERGE_VALUES: 1580 return widenScalarUnmergeValues(MI, TypeIdx, WideTy); 1581 case TargetOpcode::G_UADDO: 1582 case TargetOpcode::G_USUBO: { 1583 if (TypeIdx == 1) 1584 return UnableToLegalize; // TODO 1585 auto LHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(2)); 1586 auto RHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(3)); 1587 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO 1588 ? TargetOpcode::G_ADD 1589 : TargetOpcode::G_SUB; 1590 // Do the arithmetic in the larger type. 1591 auto NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSZext, RHSZext}); 1592 LLT OrigTy = MRI.getType(MI.getOperand(0).getReg()); 1593 APInt Mask = 1594 APInt::getLowBitsSet(WideTy.getSizeInBits(), OrigTy.getSizeInBits()); 1595 auto AndOp = MIRBuilder.buildAnd( 1596 WideTy, NewOp, MIRBuilder.buildConstant(WideTy, Mask)); 1597 // There is no overflow if the AndOp is the same as NewOp. 1598 MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, AndOp); 1599 // Now trunc the NewOp to the original result. 1600 MIRBuilder.buildTrunc(MI.getOperand(0), NewOp); 1601 MI.eraseFromParent(); 1602 return Legalized; 1603 } 1604 case TargetOpcode::G_CTTZ: 1605 case TargetOpcode::G_CTTZ_ZERO_UNDEF: 1606 case TargetOpcode::G_CTLZ: 1607 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 1608 case TargetOpcode::G_CTPOP: { 1609 if (TypeIdx == 0) { 1610 Observer.changingInstr(MI); 1611 widenScalarDst(MI, WideTy, 0); 1612 Observer.changedInstr(MI); 1613 return Legalized; 1614 } 1615 1616 Register SrcReg = MI.getOperand(1).getReg(); 1617 1618 // First ZEXT the input. 1619 auto MIBSrc = MIRBuilder.buildZExt(WideTy, SrcReg); 1620 LLT CurTy = MRI.getType(SrcReg); 1621 if (MI.getOpcode() == TargetOpcode::G_CTTZ) { 1622 // The count is the same in the larger type except if the original 1623 // value was zero. This can be handled by setting the bit just off 1624 // the top of the original type. 1625 auto TopBit = 1626 APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits()); 1627 MIBSrc = MIRBuilder.buildOr( 1628 WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit)); 1629 } 1630 1631 // Perform the operation at the larger size. 1632 auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, {MIBSrc}); 1633 // This is already the correct result for CTPOP and CTTZs 1634 if (MI.getOpcode() == TargetOpcode::G_CTLZ || 1635 MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) { 1636 // The correct result is NewOp - (Difference in widety and current ty). 1637 unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits(); 1638 MIBNewOp = MIRBuilder.buildSub( 1639 WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff)); 1640 } 1641 1642 MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp); 1643 MI.eraseFromParent(); 1644 return Legalized; 1645 } 1646 case TargetOpcode::G_BSWAP: { 1647 Observer.changingInstr(MI); 1648 Register DstReg = MI.getOperand(0).getReg(); 1649 1650 Register ShrReg = MRI.createGenericVirtualRegister(WideTy); 1651 Register DstExt = MRI.createGenericVirtualRegister(WideTy); 1652 Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy); 1653 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1654 1655 MI.getOperand(0).setReg(DstExt); 1656 1657 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1658 1659 LLT Ty = MRI.getType(DstReg); 1660 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); 1661 MIRBuilder.buildConstant(ShiftAmtReg, DiffBits); 1662 MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg); 1663 1664 MIRBuilder.buildTrunc(DstReg, ShrReg); 1665 Observer.changedInstr(MI); 1666 return Legalized; 1667 } 1668 case TargetOpcode::G_BITREVERSE: { 1669 Observer.changingInstr(MI); 1670 1671 Register DstReg = MI.getOperand(0).getReg(); 1672 LLT Ty = MRI.getType(DstReg); 1673 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); 1674 1675 Register DstExt = MRI.createGenericVirtualRegister(WideTy); 1676 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1677 MI.getOperand(0).setReg(DstExt); 1678 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1679 1680 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits); 1681 auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt); 1682 MIRBuilder.buildTrunc(DstReg, Shift); 1683 Observer.changedInstr(MI); 1684 return Legalized; 1685 } 1686 case TargetOpcode::G_ADD: 1687 case TargetOpcode::G_AND: 1688 case TargetOpcode::G_MUL: 1689 case TargetOpcode::G_OR: 1690 case TargetOpcode::G_XOR: 1691 case TargetOpcode::G_SUB: 1692 // Perform operation at larger width (any extension is fines here, high bits 1693 // don't affect the result) and then truncate the result back to the 1694 // original type. 1695 Observer.changingInstr(MI); 1696 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1697 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 1698 widenScalarDst(MI, WideTy); 1699 Observer.changedInstr(MI); 1700 return Legalized; 1701 1702 case TargetOpcode::G_SHL: 1703 Observer.changingInstr(MI); 1704 1705 if (TypeIdx == 0) { 1706 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1707 widenScalarDst(MI, WideTy); 1708 } else { 1709 assert(TypeIdx == 1); 1710 // The "number of bits to shift" operand must preserve its value as an 1711 // unsigned integer: 1712 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 1713 } 1714 1715 Observer.changedInstr(MI); 1716 return Legalized; 1717 1718 case TargetOpcode::G_SDIV: 1719 case TargetOpcode::G_SREM: 1720 case TargetOpcode::G_SMIN: 1721 case TargetOpcode::G_SMAX: 1722 Observer.changingInstr(MI); 1723 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 1724 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 1725 widenScalarDst(MI, WideTy); 1726 Observer.changedInstr(MI); 1727 return Legalized; 1728 1729 case TargetOpcode::G_ASHR: 1730 case TargetOpcode::G_LSHR: 1731 Observer.changingInstr(MI); 1732 1733 if (TypeIdx == 0) { 1734 unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ? 1735 TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 1736 1737 widenScalarSrc(MI, WideTy, 1, CvtOp); 1738 widenScalarDst(MI, WideTy); 1739 } else { 1740 assert(TypeIdx == 1); 1741 // The "number of bits to shift" operand must preserve its value as an 1742 // unsigned integer: 1743 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 1744 } 1745 1746 Observer.changedInstr(MI); 1747 return Legalized; 1748 case TargetOpcode::G_UDIV: 1749 case TargetOpcode::G_UREM: 1750 case TargetOpcode::G_UMIN: 1751 case TargetOpcode::G_UMAX: 1752 Observer.changingInstr(MI); 1753 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 1754 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 1755 widenScalarDst(MI, WideTy); 1756 Observer.changedInstr(MI); 1757 return Legalized; 1758 1759 case TargetOpcode::G_SELECT: 1760 Observer.changingInstr(MI); 1761 if (TypeIdx == 0) { 1762 // Perform operation at larger width (any extension is fine here, high 1763 // bits don't affect the result) and then truncate the result back to the 1764 // original type. 1765 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 1766 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); 1767 widenScalarDst(MI, WideTy); 1768 } else { 1769 bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector(); 1770 // Explicit extension is required here since high bits affect the result. 1771 widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false)); 1772 } 1773 Observer.changedInstr(MI); 1774 return Legalized; 1775 1776 case TargetOpcode::G_FPTOSI: 1777 case TargetOpcode::G_FPTOUI: 1778 Observer.changingInstr(MI); 1779 1780 if (TypeIdx == 0) 1781 widenScalarDst(MI, WideTy); 1782 else 1783 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT); 1784 1785 Observer.changedInstr(MI); 1786 return Legalized; 1787 case TargetOpcode::G_SITOFP: 1788 if (TypeIdx != 1) 1789 return UnableToLegalize; 1790 Observer.changingInstr(MI); 1791 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 1792 Observer.changedInstr(MI); 1793 return Legalized; 1794 1795 case TargetOpcode::G_UITOFP: 1796 if (TypeIdx != 1) 1797 return UnableToLegalize; 1798 Observer.changingInstr(MI); 1799 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 1800 Observer.changedInstr(MI); 1801 return Legalized; 1802 1803 case TargetOpcode::G_LOAD: 1804 case TargetOpcode::G_SEXTLOAD: 1805 case TargetOpcode::G_ZEXTLOAD: 1806 Observer.changingInstr(MI); 1807 widenScalarDst(MI, WideTy); 1808 Observer.changedInstr(MI); 1809 return Legalized; 1810 1811 case TargetOpcode::G_STORE: { 1812 if (TypeIdx != 0) 1813 return UnableToLegalize; 1814 1815 LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 1816 if (!isPowerOf2_32(Ty.getSizeInBits())) 1817 return UnableToLegalize; 1818 1819 Observer.changingInstr(MI); 1820 1821 unsigned ExtType = Ty.getScalarSizeInBits() == 1 ? 1822 TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT; 1823 widenScalarSrc(MI, WideTy, 0, ExtType); 1824 1825 Observer.changedInstr(MI); 1826 return Legalized; 1827 } 1828 case TargetOpcode::G_CONSTANT: { 1829 MachineOperand &SrcMO = MI.getOperand(1); 1830 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 1831 unsigned ExtOpc = LI.getExtOpcodeForWideningConstant( 1832 MRI.getType(MI.getOperand(0).getReg())); 1833 assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT || 1834 ExtOpc == TargetOpcode::G_ANYEXT) && 1835 "Illegal Extend"); 1836 const APInt &SrcVal = SrcMO.getCImm()->getValue(); 1837 const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT) 1838 ? SrcVal.sext(WideTy.getSizeInBits()) 1839 : SrcVal.zext(WideTy.getSizeInBits()); 1840 Observer.changingInstr(MI); 1841 SrcMO.setCImm(ConstantInt::get(Ctx, Val)); 1842 1843 widenScalarDst(MI, WideTy); 1844 Observer.changedInstr(MI); 1845 return Legalized; 1846 } 1847 case TargetOpcode::G_FCONSTANT: { 1848 MachineOperand &SrcMO = MI.getOperand(1); 1849 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 1850 APFloat Val = SrcMO.getFPImm()->getValueAPF(); 1851 bool LosesInfo; 1852 switch (WideTy.getSizeInBits()) { 1853 case 32: 1854 Val.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, 1855 &LosesInfo); 1856 break; 1857 case 64: 1858 Val.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven, 1859 &LosesInfo); 1860 break; 1861 default: 1862 return UnableToLegalize; 1863 } 1864 1865 assert(!LosesInfo && "extend should always be lossless"); 1866 1867 Observer.changingInstr(MI); 1868 SrcMO.setFPImm(ConstantFP::get(Ctx, Val)); 1869 1870 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 1871 Observer.changedInstr(MI); 1872 return Legalized; 1873 } 1874 case TargetOpcode::G_IMPLICIT_DEF: { 1875 Observer.changingInstr(MI); 1876 widenScalarDst(MI, WideTy); 1877 Observer.changedInstr(MI); 1878 return Legalized; 1879 } 1880 case TargetOpcode::G_BRCOND: 1881 Observer.changingInstr(MI); 1882 widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false)); 1883 Observer.changedInstr(MI); 1884 return Legalized; 1885 1886 case TargetOpcode::G_FCMP: 1887 Observer.changingInstr(MI); 1888 if (TypeIdx == 0) 1889 widenScalarDst(MI, WideTy); 1890 else { 1891 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT); 1892 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT); 1893 } 1894 Observer.changedInstr(MI); 1895 return Legalized; 1896 1897 case TargetOpcode::G_ICMP: 1898 Observer.changingInstr(MI); 1899 if (TypeIdx == 0) 1900 widenScalarDst(MI, WideTy); 1901 else { 1902 unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>( 1903 MI.getOperand(1).getPredicate())) 1904 ? TargetOpcode::G_SEXT 1905 : TargetOpcode::G_ZEXT; 1906 widenScalarSrc(MI, WideTy, 2, ExtOpcode); 1907 widenScalarSrc(MI, WideTy, 3, ExtOpcode); 1908 } 1909 Observer.changedInstr(MI); 1910 return Legalized; 1911 1912 case TargetOpcode::G_PTR_ADD: 1913 assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD"); 1914 Observer.changingInstr(MI); 1915 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 1916 Observer.changedInstr(MI); 1917 return Legalized; 1918 1919 case TargetOpcode::G_PHI: { 1920 assert(TypeIdx == 0 && "Expecting only Idx 0"); 1921 1922 Observer.changingInstr(MI); 1923 for (unsigned I = 1; I < MI.getNumOperands(); I += 2) { 1924 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 1925 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 1926 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT); 1927 } 1928 1929 MachineBasicBlock &MBB = *MI.getParent(); 1930 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); 1931 widenScalarDst(MI, WideTy); 1932 Observer.changedInstr(MI); 1933 return Legalized; 1934 } 1935 case TargetOpcode::G_EXTRACT_VECTOR_ELT: { 1936 if (TypeIdx == 0) { 1937 Register VecReg = MI.getOperand(1).getReg(); 1938 LLT VecTy = MRI.getType(VecReg); 1939 Observer.changingInstr(MI); 1940 1941 widenScalarSrc(MI, LLT::vector(VecTy.getNumElements(), 1942 WideTy.getSizeInBits()), 1943 1, TargetOpcode::G_SEXT); 1944 1945 widenScalarDst(MI, WideTy, 0); 1946 Observer.changedInstr(MI); 1947 return Legalized; 1948 } 1949 1950 if (TypeIdx != 2) 1951 return UnableToLegalize; 1952 Observer.changingInstr(MI); 1953 // TODO: Probably should be zext 1954 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 1955 Observer.changedInstr(MI); 1956 return Legalized; 1957 } 1958 case TargetOpcode::G_INSERT_VECTOR_ELT: { 1959 if (TypeIdx == 1) { 1960 Observer.changingInstr(MI); 1961 1962 Register VecReg = MI.getOperand(1).getReg(); 1963 LLT VecTy = MRI.getType(VecReg); 1964 LLT WideVecTy = LLT::vector(VecTy.getNumElements(), WideTy); 1965 1966 widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT); 1967 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 1968 widenScalarDst(MI, WideVecTy, 0); 1969 Observer.changedInstr(MI); 1970 return Legalized; 1971 } 1972 1973 if (TypeIdx == 2) { 1974 Observer.changingInstr(MI); 1975 // TODO: Probably should be zext 1976 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT); 1977 Observer.changedInstr(MI); 1978 } 1979 1980 return Legalized; 1981 } 1982 case TargetOpcode::G_FADD: 1983 case TargetOpcode::G_FMUL: 1984 case TargetOpcode::G_FSUB: 1985 case TargetOpcode::G_FMA: 1986 case TargetOpcode::G_FMAD: 1987 case TargetOpcode::G_FNEG: 1988 case TargetOpcode::G_FABS: 1989 case TargetOpcode::G_FCANONICALIZE: 1990 case TargetOpcode::G_FMINNUM: 1991 case TargetOpcode::G_FMAXNUM: 1992 case TargetOpcode::G_FMINNUM_IEEE: 1993 case TargetOpcode::G_FMAXNUM_IEEE: 1994 case TargetOpcode::G_FMINIMUM: 1995 case TargetOpcode::G_FMAXIMUM: 1996 case TargetOpcode::G_FDIV: 1997 case TargetOpcode::G_FREM: 1998 case TargetOpcode::G_FCEIL: 1999 case TargetOpcode::G_FFLOOR: 2000 case TargetOpcode::G_FCOS: 2001 case TargetOpcode::G_FSIN: 2002 case TargetOpcode::G_FLOG10: 2003 case TargetOpcode::G_FLOG: 2004 case TargetOpcode::G_FLOG2: 2005 case TargetOpcode::G_FRINT: 2006 case TargetOpcode::G_FNEARBYINT: 2007 case TargetOpcode::G_FSQRT: 2008 case TargetOpcode::G_FEXP: 2009 case TargetOpcode::G_FEXP2: 2010 case TargetOpcode::G_FPOW: 2011 case TargetOpcode::G_INTRINSIC_TRUNC: 2012 case TargetOpcode::G_INTRINSIC_ROUND: 2013 assert(TypeIdx == 0); 2014 Observer.changingInstr(MI); 2015 2016 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) 2017 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT); 2018 2019 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 2020 Observer.changedInstr(MI); 2021 return Legalized; 2022 case TargetOpcode::G_INTTOPTR: 2023 if (TypeIdx != 1) 2024 return UnableToLegalize; 2025 2026 Observer.changingInstr(MI); 2027 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 2028 Observer.changedInstr(MI); 2029 return Legalized; 2030 case TargetOpcode::G_PTRTOINT: 2031 if (TypeIdx != 0) 2032 return UnableToLegalize; 2033 2034 Observer.changingInstr(MI); 2035 widenScalarDst(MI, WideTy, 0); 2036 Observer.changedInstr(MI); 2037 return Legalized; 2038 case TargetOpcode::G_BUILD_VECTOR: { 2039 Observer.changingInstr(MI); 2040 2041 const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType(); 2042 for (int I = 1, E = MI.getNumOperands(); I != E; ++I) 2043 widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT); 2044 2045 // Avoid changing the result vector type if the source element type was 2046 // requested. 2047 if (TypeIdx == 1) { 2048 auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); 2049 MI.setDesc(TII.get(TargetOpcode::G_BUILD_VECTOR_TRUNC)); 2050 } else { 2051 widenScalarDst(MI, WideTy, 0); 2052 } 2053 2054 Observer.changedInstr(MI); 2055 return Legalized; 2056 } 2057 case TargetOpcode::G_SEXT_INREG: 2058 if (TypeIdx != 0) 2059 return UnableToLegalize; 2060 2061 Observer.changingInstr(MI); 2062 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 2063 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC); 2064 Observer.changedInstr(MI); 2065 return Legalized; 2066 } 2067 } 2068 2069 static void getUnmergePieces(SmallVectorImpl<Register> &Pieces, 2070 MachineIRBuilder &B, Register Src, LLT Ty) { 2071 auto Unmerge = B.buildUnmerge(Ty, Src); 2072 for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I) 2073 Pieces.push_back(Unmerge.getReg(I)); 2074 } 2075 2076 LegalizerHelper::LegalizeResult 2077 LegalizerHelper::lowerBitcast(MachineInstr &MI) { 2078 Register Dst = MI.getOperand(0).getReg(); 2079 Register Src = MI.getOperand(1).getReg(); 2080 LLT DstTy = MRI.getType(Dst); 2081 LLT SrcTy = MRI.getType(Src); 2082 2083 if (SrcTy.isVector() && !DstTy.isVector()) { 2084 SmallVector<Register, 8> SrcRegs; 2085 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcTy.getElementType()); 2086 MIRBuilder.buildMerge(Dst, SrcRegs); 2087 MI.eraseFromParent(); 2088 return Legalized; 2089 } 2090 2091 if (DstTy.isVector() && !SrcTy.isVector()) { 2092 SmallVector<Register, 8> SrcRegs; 2093 getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType()); 2094 MIRBuilder.buildMerge(Dst, SrcRegs); 2095 MI.eraseFromParent(); 2096 return Legalized; 2097 } 2098 2099 return UnableToLegalize; 2100 } 2101 2102 LegalizerHelper::LegalizeResult 2103 LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 2104 using namespace TargetOpcode; 2105 MIRBuilder.setInstr(MI); 2106 2107 switch(MI.getOpcode()) { 2108 default: 2109 return UnableToLegalize; 2110 case TargetOpcode::G_BITCAST: 2111 return lowerBitcast(MI); 2112 case TargetOpcode::G_SREM: 2113 case TargetOpcode::G_UREM: { 2114 auto Quot = 2115 MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty}, 2116 {MI.getOperand(1), MI.getOperand(2)}); 2117 2118 auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2)); 2119 MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod); 2120 MI.eraseFromParent(); 2121 return Legalized; 2122 } 2123 case TargetOpcode::G_SADDO: 2124 case TargetOpcode::G_SSUBO: 2125 return lowerSADDO_SSUBO(MI); 2126 case TargetOpcode::G_SMULO: 2127 case TargetOpcode::G_UMULO: { 2128 // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the 2129 // result. 2130 Register Res = MI.getOperand(0).getReg(); 2131 Register Overflow = MI.getOperand(1).getReg(); 2132 Register LHS = MI.getOperand(2).getReg(); 2133 Register RHS = MI.getOperand(3).getReg(); 2134 2135 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO 2136 ? TargetOpcode::G_SMULH 2137 : TargetOpcode::G_UMULH; 2138 2139 Observer.changingInstr(MI); 2140 const auto &TII = MIRBuilder.getTII(); 2141 MI.setDesc(TII.get(TargetOpcode::G_MUL)); 2142 MI.RemoveOperand(1); 2143 Observer.changedInstr(MI); 2144 2145 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 2146 2147 auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS}); 2148 auto Zero = MIRBuilder.buildConstant(Ty, 0); 2149 2150 // For *signed* multiply, overflow is detected by checking: 2151 // (hi != (lo >> bitwidth-1)) 2152 if (Opcode == TargetOpcode::G_SMULH) { 2153 auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1); 2154 auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt); 2155 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted); 2156 } else { 2157 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero); 2158 } 2159 return Legalized; 2160 } 2161 case TargetOpcode::G_FNEG: { 2162 // TODO: Handle vector types once we are able to 2163 // represent them. 2164 if (Ty.isVector()) 2165 return UnableToLegalize; 2166 Register Res = MI.getOperand(0).getReg(); 2167 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 2168 Type *ZeroTy = getFloatTypeForLLT(Ctx, Ty); 2169 if (!ZeroTy) 2170 return UnableToLegalize; 2171 ConstantFP &ZeroForNegation = 2172 *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy)); 2173 auto Zero = MIRBuilder.buildFConstant(Ty, ZeroForNegation); 2174 Register SubByReg = MI.getOperand(1).getReg(); 2175 Register ZeroReg = Zero.getReg(0); 2176 MIRBuilder.buildFSub(Res, ZeroReg, SubByReg, MI.getFlags()); 2177 MI.eraseFromParent(); 2178 return Legalized; 2179 } 2180 case TargetOpcode::G_FSUB: { 2181 // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)). 2182 // First, check if G_FNEG is marked as Lower. If so, we may 2183 // end up with an infinite loop as G_FSUB is used to legalize G_FNEG. 2184 if (LI.getAction({G_FNEG, {Ty}}).Action == Lower) 2185 return UnableToLegalize; 2186 Register Res = MI.getOperand(0).getReg(); 2187 Register LHS = MI.getOperand(1).getReg(); 2188 Register RHS = MI.getOperand(2).getReg(); 2189 Register Neg = MRI.createGenericVirtualRegister(Ty); 2190 MIRBuilder.buildFNeg(Neg, RHS); 2191 MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags()); 2192 MI.eraseFromParent(); 2193 return Legalized; 2194 } 2195 case TargetOpcode::G_FMAD: 2196 return lowerFMad(MI); 2197 case TargetOpcode::G_FFLOOR: 2198 return lowerFFloor(MI); 2199 case TargetOpcode::G_INTRINSIC_ROUND: 2200 return lowerIntrinsicRound(MI); 2201 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: { 2202 Register OldValRes = MI.getOperand(0).getReg(); 2203 Register SuccessRes = MI.getOperand(1).getReg(); 2204 Register Addr = MI.getOperand(2).getReg(); 2205 Register CmpVal = MI.getOperand(3).getReg(); 2206 Register NewVal = MI.getOperand(4).getReg(); 2207 MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal, 2208 **MI.memoperands_begin()); 2209 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal); 2210 MI.eraseFromParent(); 2211 return Legalized; 2212 } 2213 case TargetOpcode::G_LOAD: 2214 case TargetOpcode::G_SEXTLOAD: 2215 case TargetOpcode::G_ZEXTLOAD: { 2216 // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT 2217 Register DstReg = MI.getOperand(0).getReg(); 2218 Register PtrReg = MI.getOperand(1).getReg(); 2219 LLT DstTy = MRI.getType(DstReg); 2220 auto &MMO = **MI.memoperands_begin(); 2221 2222 if (DstTy.getSizeInBits() == MMO.getSizeInBits()) { 2223 if (MI.getOpcode() == TargetOpcode::G_LOAD) { 2224 // This load needs splitting into power of 2 sized loads. 2225 if (DstTy.isVector()) 2226 return UnableToLegalize; 2227 if (isPowerOf2_32(DstTy.getSizeInBits())) 2228 return UnableToLegalize; // Don't know what we're being asked to do. 2229 2230 // Our strategy here is to generate anyextending loads for the smaller 2231 // types up to next power-2 result type, and then combine the two larger 2232 // result values together, before truncating back down to the non-pow-2 2233 // type. 2234 // E.g. v1 = i24 load => 2235 // v2 = i32 zextload (2 byte) 2236 // v3 = i32 load (1 byte) 2237 // v4 = i32 shl v3, 16 2238 // v5 = i32 or v4, v2 2239 // v1 = i24 trunc v5 2240 // By doing this we generate the correct truncate which should get 2241 // combined away as an artifact with a matching extend. 2242 uint64_t LargeSplitSize = PowerOf2Floor(DstTy.getSizeInBits()); 2243 uint64_t SmallSplitSize = DstTy.getSizeInBits() - LargeSplitSize; 2244 2245 MachineFunction &MF = MIRBuilder.getMF(); 2246 MachineMemOperand *LargeMMO = 2247 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); 2248 MachineMemOperand *SmallMMO = MF.getMachineMemOperand( 2249 &MMO, LargeSplitSize / 8, SmallSplitSize / 8); 2250 2251 LLT PtrTy = MRI.getType(PtrReg); 2252 unsigned AnyExtSize = NextPowerOf2(DstTy.getSizeInBits()); 2253 LLT AnyExtTy = LLT::scalar(AnyExtSize); 2254 Register LargeLdReg = MRI.createGenericVirtualRegister(AnyExtTy); 2255 Register SmallLdReg = MRI.createGenericVirtualRegister(AnyExtTy); 2256 auto LargeLoad = MIRBuilder.buildLoadInstr( 2257 TargetOpcode::G_ZEXTLOAD, LargeLdReg, PtrReg, *LargeMMO); 2258 2259 auto OffsetCst = MIRBuilder.buildConstant( 2260 LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8); 2261 Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy); 2262 auto SmallPtr = 2263 MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0)); 2264 auto SmallLoad = MIRBuilder.buildLoad(SmallLdReg, SmallPtr.getReg(0), 2265 *SmallMMO); 2266 2267 auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize); 2268 auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt); 2269 auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad); 2270 MIRBuilder.buildTrunc(DstReg, {Or.getReg(0)}); 2271 MI.eraseFromParent(); 2272 return Legalized; 2273 } 2274 MIRBuilder.buildLoad(DstReg, PtrReg, MMO); 2275 MI.eraseFromParent(); 2276 return Legalized; 2277 } 2278 2279 if (DstTy.isScalar()) { 2280 Register TmpReg = 2281 MRI.createGenericVirtualRegister(LLT::scalar(MMO.getSizeInBits())); 2282 MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); 2283 switch (MI.getOpcode()) { 2284 default: 2285 llvm_unreachable("Unexpected opcode"); 2286 case TargetOpcode::G_LOAD: 2287 MIRBuilder.buildExtOrTrunc(TargetOpcode::G_ANYEXT, DstReg, TmpReg); 2288 break; 2289 case TargetOpcode::G_SEXTLOAD: 2290 MIRBuilder.buildSExt(DstReg, TmpReg); 2291 break; 2292 case TargetOpcode::G_ZEXTLOAD: 2293 MIRBuilder.buildZExt(DstReg, TmpReg); 2294 break; 2295 } 2296 MI.eraseFromParent(); 2297 return Legalized; 2298 } 2299 2300 return UnableToLegalize; 2301 } 2302 case TargetOpcode::G_STORE: { 2303 // Lower a non-power of 2 store into multiple pow-2 stores. 2304 // E.g. split an i24 store into an i16 store + i8 store. 2305 // We do this by first extending the stored value to the next largest power 2306 // of 2 type, and then using truncating stores to store the components. 2307 // By doing this, likewise with G_LOAD, generate an extend that can be 2308 // artifact-combined away instead of leaving behind extracts. 2309 Register SrcReg = MI.getOperand(0).getReg(); 2310 Register PtrReg = MI.getOperand(1).getReg(); 2311 LLT SrcTy = MRI.getType(SrcReg); 2312 MachineMemOperand &MMO = **MI.memoperands_begin(); 2313 if (SrcTy.getSizeInBits() != MMO.getSizeInBits()) 2314 return UnableToLegalize; 2315 if (SrcTy.isVector()) 2316 return UnableToLegalize; 2317 if (isPowerOf2_32(SrcTy.getSizeInBits())) 2318 return UnableToLegalize; // Don't know what we're being asked to do. 2319 2320 // Extend to the next pow-2. 2321 const LLT ExtendTy = LLT::scalar(NextPowerOf2(SrcTy.getSizeInBits())); 2322 auto ExtVal = MIRBuilder.buildAnyExt(ExtendTy, SrcReg); 2323 2324 // Obtain the smaller value by shifting away the larger value. 2325 uint64_t LargeSplitSize = PowerOf2Floor(SrcTy.getSizeInBits()); 2326 uint64_t SmallSplitSize = SrcTy.getSizeInBits() - LargeSplitSize; 2327 auto ShiftAmt = MIRBuilder.buildConstant(ExtendTy, LargeSplitSize); 2328 auto SmallVal = MIRBuilder.buildLShr(ExtendTy, ExtVal, ShiftAmt); 2329 2330 // Generate the PtrAdd and truncating stores. 2331 LLT PtrTy = MRI.getType(PtrReg); 2332 auto OffsetCst = MIRBuilder.buildConstant( 2333 LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8); 2334 Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy); 2335 auto SmallPtr = 2336 MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0)); 2337 2338 MachineFunction &MF = MIRBuilder.getMF(); 2339 MachineMemOperand *LargeMMO = 2340 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); 2341 MachineMemOperand *SmallMMO = 2342 MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8); 2343 MIRBuilder.buildStore(ExtVal.getReg(0), PtrReg, *LargeMMO); 2344 MIRBuilder.buildStore(SmallVal.getReg(0), SmallPtr.getReg(0), *SmallMMO); 2345 MI.eraseFromParent(); 2346 return Legalized; 2347 } 2348 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 2349 case TargetOpcode::G_CTTZ_ZERO_UNDEF: 2350 case TargetOpcode::G_CTLZ: 2351 case TargetOpcode::G_CTTZ: 2352 case TargetOpcode::G_CTPOP: 2353 return lowerBitCount(MI, TypeIdx, Ty); 2354 case G_UADDO: { 2355 Register Res = MI.getOperand(0).getReg(); 2356 Register CarryOut = MI.getOperand(1).getReg(); 2357 Register LHS = MI.getOperand(2).getReg(); 2358 Register RHS = MI.getOperand(3).getReg(); 2359 2360 MIRBuilder.buildAdd(Res, LHS, RHS); 2361 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS); 2362 2363 MI.eraseFromParent(); 2364 return Legalized; 2365 } 2366 case G_UADDE: { 2367 Register Res = MI.getOperand(0).getReg(); 2368 Register CarryOut = MI.getOperand(1).getReg(); 2369 Register LHS = MI.getOperand(2).getReg(); 2370 Register RHS = MI.getOperand(3).getReg(); 2371 Register CarryIn = MI.getOperand(4).getReg(); 2372 LLT Ty = MRI.getType(Res); 2373 2374 auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS); 2375 auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn); 2376 MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn); 2377 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS); 2378 2379 MI.eraseFromParent(); 2380 return Legalized; 2381 } 2382 case G_USUBO: { 2383 Register Res = MI.getOperand(0).getReg(); 2384 Register BorrowOut = MI.getOperand(1).getReg(); 2385 Register LHS = MI.getOperand(2).getReg(); 2386 Register RHS = MI.getOperand(3).getReg(); 2387 2388 MIRBuilder.buildSub(Res, LHS, RHS); 2389 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS); 2390 2391 MI.eraseFromParent(); 2392 return Legalized; 2393 } 2394 case G_USUBE: { 2395 Register Res = MI.getOperand(0).getReg(); 2396 Register BorrowOut = MI.getOperand(1).getReg(); 2397 Register LHS = MI.getOperand(2).getReg(); 2398 Register RHS = MI.getOperand(3).getReg(); 2399 Register BorrowIn = MI.getOperand(4).getReg(); 2400 const LLT CondTy = MRI.getType(BorrowOut); 2401 const LLT Ty = MRI.getType(Res); 2402 2403 auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS); 2404 auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn); 2405 MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn); 2406 2407 auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS); 2408 auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS); 2409 MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS); 2410 2411 MI.eraseFromParent(); 2412 return Legalized; 2413 } 2414 case G_UITOFP: 2415 return lowerUITOFP(MI, TypeIdx, Ty); 2416 case G_SITOFP: 2417 return lowerSITOFP(MI, TypeIdx, Ty); 2418 case G_FPTOUI: 2419 return lowerFPTOUI(MI, TypeIdx, Ty); 2420 case G_FPTOSI: 2421 return lowerFPTOSI(MI); 2422 case G_FPTRUNC: 2423 return lowerFPTRUNC(MI, TypeIdx, Ty); 2424 case G_SMIN: 2425 case G_SMAX: 2426 case G_UMIN: 2427 case G_UMAX: 2428 return lowerMinMax(MI, TypeIdx, Ty); 2429 case G_FCOPYSIGN: 2430 return lowerFCopySign(MI, TypeIdx, Ty); 2431 case G_FMINNUM: 2432 case G_FMAXNUM: 2433 return lowerFMinNumMaxNum(MI); 2434 case G_UNMERGE_VALUES: 2435 return lowerUnmergeValues(MI); 2436 case TargetOpcode::G_SEXT_INREG: { 2437 assert(MI.getOperand(2).isImm() && "Expected immediate"); 2438 int64_t SizeInBits = MI.getOperand(2).getImm(); 2439 2440 Register DstReg = MI.getOperand(0).getReg(); 2441 Register SrcReg = MI.getOperand(1).getReg(); 2442 LLT DstTy = MRI.getType(DstReg); 2443 Register TmpRes = MRI.createGenericVirtualRegister(DstTy); 2444 2445 auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits); 2446 MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0)); 2447 MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0)); 2448 MI.eraseFromParent(); 2449 return Legalized; 2450 } 2451 case G_SHUFFLE_VECTOR: 2452 return lowerShuffleVector(MI); 2453 case G_DYN_STACKALLOC: 2454 return lowerDynStackAlloc(MI); 2455 case G_EXTRACT: 2456 return lowerExtract(MI); 2457 case G_INSERT: 2458 return lowerInsert(MI); 2459 case G_BSWAP: 2460 return lowerBswap(MI); 2461 case G_BITREVERSE: 2462 return lowerBitreverse(MI); 2463 case G_READ_REGISTER: 2464 case G_WRITE_REGISTER: 2465 return lowerReadWriteRegister(MI); 2466 } 2467 } 2468 2469 LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorImplicitDef( 2470 MachineInstr &MI, unsigned TypeIdx, LLT NarrowTy) { 2471 SmallVector<Register, 2> DstRegs; 2472 2473 unsigned NarrowSize = NarrowTy.getSizeInBits(); 2474 Register DstReg = MI.getOperand(0).getReg(); 2475 unsigned Size = MRI.getType(DstReg).getSizeInBits(); 2476 int NumParts = Size / NarrowSize; 2477 // FIXME: Don't know how to handle the situation where the small vectors 2478 // aren't all the same size yet. 2479 if (Size % NarrowSize != 0) 2480 return UnableToLegalize; 2481 2482 for (int i = 0; i < NumParts; ++i) { 2483 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 2484 MIRBuilder.buildUndef(TmpReg); 2485 DstRegs.push_back(TmpReg); 2486 } 2487 2488 if (NarrowTy.isVector()) 2489 MIRBuilder.buildConcatVectors(DstReg, DstRegs); 2490 else 2491 MIRBuilder.buildBuildVector(DstReg, DstRegs); 2492 2493 MI.eraseFromParent(); 2494 return Legalized; 2495 } 2496 2497 // Handles operands with different types, but all must have the same number of 2498 // elements. There will be multiple type indexes. NarrowTy is expected to have 2499 // the result element type. 2500 LegalizerHelper::LegalizeResult 2501 LegalizerHelper::fewerElementsVectorBasic(MachineInstr &MI, unsigned TypeIdx, 2502 LLT NarrowTy) { 2503 assert(TypeIdx == 0 && "only one type index expected"); 2504 2505 const unsigned Opc = MI.getOpcode(); 2506 const int NumOps = MI.getNumOperands() - 1; 2507 const Register DstReg = MI.getOperand(0).getReg(); 2508 const unsigned Flags = MI.getFlags(); 2509 2510 assert(NumOps <= 3 && "expected instrution with 1 result and 1-3 sources"); 2511 2512 SmallVector<Register, 8> ExtractedRegs[3]; 2513 SmallVector<Register, 8> Parts; 2514 2515 unsigned NarrowElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; 2516 2517 // Break down all the sources into NarrowTy pieces we can operate on. This may 2518 // involve creating merges to a wider type, padded with undef. 2519 for (int I = 0; I != NumOps; ++I) { 2520 Register SrcReg = MI.getOperand(I + 1).getReg(); 2521 LLT SrcTy = MRI.getType(SrcReg); 2522 2523 // Each operand may have its own type, but only the number of elements 2524 // matters. 2525 LLT OpNarrowTy = LLT::scalarOrVector(NarrowElts, SrcTy.getScalarType()); 2526 LLT GCDTy = extractGCDType(ExtractedRegs[I], SrcTy, OpNarrowTy, SrcReg); 2527 2528 // Build a sequence of NarrowTy pieces in ExtractedRegs for this operand. 2529 buildLCMMergePieces(SrcTy, OpNarrowTy, GCDTy, 2530 ExtractedRegs[I], TargetOpcode::G_ANYEXT); 2531 } 2532 2533 SmallVector<Register, 8> ResultRegs; 2534 2535 // Input operands for each sub-instruction. 2536 SmallVector<SrcOp, 4> InputRegs(NumOps, Register()); 2537 2538 int NumParts = ExtractedRegs[0].size(); 2539 const LLT DstTy = MRI.getType(DstReg); 2540 const unsigned DstSize = DstTy.getSizeInBits(); 2541 LLT DstLCMTy = getLCMType(DstTy, NarrowTy); 2542 2543 const unsigned NarrowSize = NarrowTy.getSizeInBits(); 2544 2545 // We widened the source registers to satisfy merge/unmerge size 2546 // constraints. We'll have some extra fully undef parts. 2547 const int NumRealParts = (DstSize + NarrowSize - 1) / NarrowSize; 2548 2549 for (int I = 0; I != NumRealParts; ++I) { 2550 // Emit this instruction on each of the split pieces. 2551 for (int J = 0; J != NumOps; ++J) 2552 InputRegs[J] = ExtractedRegs[J][I]; 2553 2554 auto Inst = MIRBuilder.buildInstr(Opc, {NarrowTy}, InputRegs, Flags); 2555 ResultRegs.push_back(Inst.getReg(0)); 2556 } 2557 2558 // Fill out the widened result with undef instead of creating instructions 2559 // with undef inputs. 2560 int NumUndefParts = NumParts - NumRealParts; 2561 if (NumUndefParts != 0) 2562 ResultRegs.append(NumUndefParts, MIRBuilder.buildUndef(NarrowTy).getReg(0)); 2563 2564 // Extract the possibly padded result to the original result register. 2565 buildWidenedRemergeToDst(DstReg, DstLCMTy, ResultRegs); 2566 2567 MI.eraseFromParent(); 2568 return Legalized; 2569 } 2570 2571 // Handle splitting vector operations which need to have the same number of 2572 // elements in each type index, but each type index may have a different element 2573 // type. 2574 // 2575 // e.g. <4 x s64> = G_SHL <4 x s64>, <4 x s32> -> 2576 // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 2577 // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 2578 // 2579 // Also handles some irregular breakdown cases, e.g. 2580 // e.g. <3 x s64> = G_SHL <3 x s64>, <3 x s32> -> 2581 // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 2582 // s64 = G_SHL s64, s32 2583 LegalizerHelper::LegalizeResult 2584 LegalizerHelper::fewerElementsVectorMultiEltType( 2585 MachineInstr &MI, unsigned TypeIdx, LLT NarrowTyArg) { 2586 if (TypeIdx != 0) 2587 return UnableToLegalize; 2588 2589 const LLT NarrowTy0 = NarrowTyArg; 2590 const unsigned NewNumElts = 2591 NarrowTy0.isVector() ? NarrowTy0.getNumElements() : 1; 2592 2593 const Register DstReg = MI.getOperand(0).getReg(); 2594 LLT DstTy = MRI.getType(DstReg); 2595 LLT LeftoverTy0; 2596 2597 // All of the operands need to have the same number of elements, so if we can 2598 // determine a type breakdown for the result type, we can for all of the 2599 // source types. 2600 int NumParts = getNarrowTypeBreakDown(DstTy, NarrowTy0, LeftoverTy0).first; 2601 if (NumParts < 0) 2602 return UnableToLegalize; 2603 2604 SmallVector<MachineInstrBuilder, 4> NewInsts; 2605 2606 SmallVector<Register, 4> DstRegs, LeftoverDstRegs; 2607 SmallVector<Register, 4> PartRegs, LeftoverRegs; 2608 2609 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) { 2610 LLT LeftoverTy; 2611 Register SrcReg = MI.getOperand(I).getReg(); 2612 LLT SrcTyI = MRI.getType(SrcReg); 2613 LLT NarrowTyI = LLT::scalarOrVector(NewNumElts, SrcTyI.getScalarType()); 2614 LLT LeftoverTyI; 2615 2616 // Split this operand into the requested typed registers, and any leftover 2617 // required to reproduce the original type. 2618 if (!extractParts(SrcReg, SrcTyI, NarrowTyI, LeftoverTyI, PartRegs, 2619 LeftoverRegs)) 2620 return UnableToLegalize; 2621 2622 if (I == 1) { 2623 // For the first operand, create an instruction for each part and setup 2624 // the result. 2625 for (Register PartReg : PartRegs) { 2626 Register PartDstReg = MRI.createGenericVirtualRegister(NarrowTy0); 2627 NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode()) 2628 .addDef(PartDstReg) 2629 .addUse(PartReg)); 2630 DstRegs.push_back(PartDstReg); 2631 } 2632 2633 for (Register LeftoverReg : LeftoverRegs) { 2634 Register PartDstReg = MRI.createGenericVirtualRegister(LeftoverTy0); 2635 NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode()) 2636 .addDef(PartDstReg) 2637 .addUse(LeftoverReg)); 2638 LeftoverDstRegs.push_back(PartDstReg); 2639 } 2640 } else { 2641 assert(NewInsts.size() == PartRegs.size() + LeftoverRegs.size()); 2642 2643 // Add the newly created operand splits to the existing instructions. The 2644 // odd-sized pieces are ordered after the requested NarrowTyArg sized 2645 // pieces. 2646 unsigned InstCount = 0; 2647 for (unsigned J = 0, JE = PartRegs.size(); J != JE; ++J) 2648 NewInsts[InstCount++].addUse(PartRegs[J]); 2649 for (unsigned J = 0, JE = LeftoverRegs.size(); J != JE; ++J) 2650 NewInsts[InstCount++].addUse(LeftoverRegs[J]); 2651 } 2652 2653 PartRegs.clear(); 2654 LeftoverRegs.clear(); 2655 } 2656 2657 // Insert the newly built operations and rebuild the result register. 2658 for (auto &MIB : NewInsts) 2659 MIRBuilder.insertInstr(MIB); 2660 2661 insertParts(DstReg, DstTy, NarrowTy0, DstRegs, LeftoverTy0, LeftoverDstRegs); 2662 2663 MI.eraseFromParent(); 2664 return Legalized; 2665 } 2666 2667 LegalizerHelper::LegalizeResult 2668 LegalizerHelper::fewerElementsVectorCasts(MachineInstr &MI, unsigned TypeIdx, 2669 LLT NarrowTy) { 2670 if (TypeIdx != 0) 2671 return UnableToLegalize; 2672 2673 Register DstReg = MI.getOperand(0).getReg(); 2674 Register SrcReg = MI.getOperand(1).getReg(); 2675 LLT DstTy = MRI.getType(DstReg); 2676 LLT SrcTy = MRI.getType(SrcReg); 2677 2678 LLT NarrowTy0 = NarrowTy; 2679 LLT NarrowTy1; 2680 unsigned NumParts; 2681 2682 if (NarrowTy.isVector()) { 2683 // Uneven breakdown not handled. 2684 NumParts = DstTy.getNumElements() / NarrowTy.getNumElements(); 2685 if (NumParts * NarrowTy.getNumElements() != DstTy.getNumElements()) 2686 return UnableToLegalize; 2687 2688 NarrowTy1 = LLT::vector(NumParts, SrcTy.getElementType().getSizeInBits()); 2689 } else { 2690 NumParts = DstTy.getNumElements(); 2691 NarrowTy1 = SrcTy.getElementType(); 2692 } 2693 2694 SmallVector<Register, 4> SrcRegs, DstRegs; 2695 extractParts(SrcReg, NarrowTy1, NumParts, SrcRegs); 2696 2697 for (unsigned I = 0; I < NumParts; ++I) { 2698 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0); 2699 MachineInstr *NewInst = 2700 MIRBuilder.buildInstr(MI.getOpcode(), {DstReg}, {SrcRegs[I]}); 2701 2702 NewInst->setFlags(MI.getFlags()); 2703 DstRegs.push_back(DstReg); 2704 } 2705 2706 if (NarrowTy.isVector()) 2707 MIRBuilder.buildConcatVectors(DstReg, DstRegs); 2708 else 2709 MIRBuilder.buildBuildVector(DstReg, DstRegs); 2710 2711 MI.eraseFromParent(); 2712 return Legalized; 2713 } 2714 2715 LegalizerHelper::LegalizeResult 2716 LegalizerHelper::fewerElementsVectorCmp(MachineInstr &MI, unsigned TypeIdx, 2717 LLT NarrowTy) { 2718 Register DstReg = MI.getOperand(0).getReg(); 2719 Register Src0Reg = MI.getOperand(2).getReg(); 2720 LLT DstTy = MRI.getType(DstReg); 2721 LLT SrcTy = MRI.getType(Src0Reg); 2722 2723 unsigned NumParts; 2724 LLT NarrowTy0, NarrowTy1; 2725 2726 if (TypeIdx == 0) { 2727 unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; 2728 unsigned OldElts = DstTy.getNumElements(); 2729 2730 NarrowTy0 = NarrowTy; 2731 NumParts = NarrowTy.isVector() ? (OldElts / NewElts) : DstTy.getNumElements(); 2732 NarrowTy1 = NarrowTy.isVector() ? 2733 LLT::vector(NarrowTy.getNumElements(), SrcTy.getScalarSizeInBits()) : 2734 SrcTy.getElementType(); 2735 2736 } else { 2737 unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; 2738 unsigned OldElts = SrcTy.getNumElements(); 2739 2740 NumParts = NarrowTy.isVector() ? (OldElts / NewElts) : 2741 NarrowTy.getNumElements(); 2742 NarrowTy0 = LLT::vector(NarrowTy.getNumElements(), 2743 DstTy.getScalarSizeInBits()); 2744 NarrowTy1 = NarrowTy; 2745 } 2746 2747 // FIXME: Don't know how to handle the situation where the small vectors 2748 // aren't all the same size yet. 2749 if (NarrowTy1.isVector() && 2750 NarrowTy1.getNumElements() * NumParts != DstTy.getNumElements()) 2751 return UnableToLegalize; 2752 2753 CmpInst::Predicate Pred 2754 = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); 2755 2756 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs; 2757 extractParts(MI.getOperand(2).getReg(), NarrowTy1, NumParts, Src1Regs); 2758 extractParts(MI.getOperand(3).getReg(), NarrowTy1, NumParts, Src2Regs); 2759 2760 for (unsigned I = 0; I < NumParts; ++I) { 2761 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0); 2762 DstRegs.push_back(DstReg); 2763 2764 if (MI.getOpcode() == TargetOpcode::G_ICMP) 2765 MIRBuilder.buildICmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]); 2766 else { 2767 MachineInstr *NewCmp 2768 = MIRBuilder.buildFCmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]); 2769 NewCmp->setFlags(MI.getFlags()); 2770 } 2771 } 2772 2773 if (NarrowTy1.isVector()) 2774 MIRBuilder.buildConcatVectors(DstReg, DstRegs); 2775 else 2776 MIRBuilder.buildBuildVector(DstReg, DstRegs); 2777 2778 MI.eraseFromParent(); 2779 return Legalized; 2780 } 2781 2782 LegalizerHelper::LegalizeResult 2783 LegalizerHelper::fewerElementsVectorSelect(MachineInstr &MI, unsigned TypeIdx, 2784 LLT NarrowTy) { 2785 Register DstReg = MI.getOperand(0).getReg(); 2786 Register CondReg = MI.getOperand(1).getReg(); 2787 2788 unsigned NumParts = 0; 2789 LLT NarrowTy0, NarrowTy1; 2790 2791 LLT DstTy = MRI.getType(DstReg); 2792 LLT CondTy = MRI.getType(CondReg); 2793 unsigned Size = DstTy.getSizeInBits(); 2794 2795 assert(TypeIdx == 0 || CondTy.isVector()); 2796 2797 if (TypeIdx == 0) { 2798 NarrowTy0 = NarrowTy; 2799 NarrowTy1 = CondTy; 2800 2801 unsigned NarrowSize = NarrowTy0.getSizeInBits(); 2802 // FIXME: Don't know how to handle the situation where the small vectors 2803 // aren't all the same size yet. 2804 if (Size % NarrowSize != 0) 2805 return UnableToLegalize; 2806 2807 NumParts = Size / NarrowSize; 2808 2809 // Need to break down the condition type 2810 if (CondTy.isVector()) { 2811 if (CondTy.getNumElements() == NumParts) 2812 NarrowTy1 = CondTy.getElementType(); 2813 else 2814 NarrowTy1 = LLT::vector(CondTy.getNumElements() / NumParts, 2815 CondTy.getScalarSizeInBits()); 2816 } 2817 } else { 2818 NumParts = CondTy.getNumElements(); 2819 if (NarrowTy.isVector()) { 2820 // TODO: Handle uneven breakdown. 2821 if (NumParts * NarrowTy.getNumElements() != CondTy.getNumElements()) 2822 return UnableToLegalize; 2823 2824 return UnableToLegalize; 2825 } else { 2826 NarrowTy0 = DstTy.getElementType(); 2827 NarrowTy1 = NarrowTy; 2828 } 2829 } 2830 2831 SmallVector<Register, 2> DstRegs, Src0Regs, Src1Regs, Src2Regs; 2832 if (CondTy.isVector()) 2833 extractParts(MI.getOperand(1).getReg(), NarrowTy1, NumParts, Src0Regs); 2834 2835 extractParts(MI.getOperand(2).getReg(), NarrowTy0, NumParts, Src1Regs); 2836 extractParts(MI.getOperand(3).getReg(), NarrowTy0, NumParts, Src2Regs); 2837 2838 for (unsigned i = 0; i < NumParts; ++i) { 2839 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0); 2840 MIRBuilder.buildSelect(DstReg, CondTy.isVector() ? Src0Regs[i] : CondReg, 2841 Src1Regs[i], Src2Regs[i]); 2842 DstRegs.push_back(DstReg); 2843 } 2844 2845 if (NarrowTy0.isVector()) 2846 MIRBuilder.buildConcatVectors(DstReg, DstRegs); 2847 else 2848 MIRBuilder.buildBuildVector(DstReg, DstRegs); 2849 2850 MI.eraseFromParent(); 2851 return Legalized; 2852 } 2853 2854 LegalizerHelper::LegalizeResult 2855 LegalizerHelper::fewerElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx, 2856 LLT NarrowTy) { 2857 const Register DstReg = MI.getOperand(0).getReg(); 2858 LLT PhiTy = MRI.getType(DstReg); 2859 LLT LeftoverTy; 2860 2861 // All of the operands need to have the same number of elements, so if we can 2862 // determine a type breakdown for the result type, we can for all of the 2863 // source types. 2864 int NumParts, NumLeftover; 2865 std::tie(NumParts, NumLeftover) 2866 = getNarrowTypeBreakDown(PhiTy, NarrowTy, LeftoverTy); 2867 if (NumParts < 0) 2868 return UnableToLegalize; 2869 2870 SmallVector<Register, 4> DstRegs, LeftoverDstRegs; 2871 SmallVector<MachineInstrBuilder, 4> NewInsts; 2872 2873 const int TotalNumParts = NumParts + NumLeftover; 2874 2875 // Insert the new phis in the result block first. 2876 for (int I = 0; I != TotalNumParts; ++I) { 2877 LLT Ty = I < NumParts ? NarrowTy : LeftoverTy; 2878 Register PartDstReg = MRI.createGenericVirtualRegister(Ty); 2879 NewInsts.push_back(MIRBuilder.buildInstr(TargetOpcode::G_PHI) 2880 .addDef(PartDstReg)); 2881 if (I < NumParts) 2882 DstRegs.push_back(PartDstReg); 2883 else 2884 LeftoverDstRegs.push_back(PartDstReg); 2885 } 2886 2887 MachineBasicBlock *MBB = MI.getParent(); 2888 MIRBuilder.setInsertPt(*MBB, MBB->getFirstNonPHI()); 2889 insertParts(DstReg, PhiTy, NarrowTy, DstRegs, LeftoverTy, LeftoverDstRegs); 2890 2891 SmallVector<Register, 4> PartRegs, LeftoverRegs; 2892 2893 // Insert code to extract the incoming values in each predecessor block. 2894 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 2895 PartRegs.clear(); 2896 LeftoverRegs.clear(); 2897 2898 Register SrcReg = MI.getOperand(I).getReg(); 2899 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 2900 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 2901 2902 LLT Unused; 2903 if (!extractParts(SrcReg, PhiTy, NarrowTy, Unused, PartRegs, 2904 LeftoverRegs)) 2905 return UnableToLegalize; 2906 2907 // Add the newly created operand splits to the existing instructions. The 2908 // odd-sized pieces are ordered after the requested NarrowTyArg sized 2909 // pieces. 2910 for (int J = 0; J != TotalNumParts; ++J) { 2911 MachineInstrBuilder MIB = NewInsts[J]; 2912 MIB.addUse(J < NumParts ? PartRegs[J] : LeftoverRegs[J - NumParts]); 2913 MIB.addMBB(&OpMBB); 2914 } 2915 } 2916 2917 MI.eraseFromParent(); 2918 return Legalized; 2919 } 2920 2921 LegalizerHelper::LegalizeResult 2922 LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI, 2923 unsigned TypeIdx, 2924 LLT NarrowTy) { 2925 if (TypeIdx != 1) 2926 return UnableToLegalize; 2927 2928 const int NumDst = MI.getNumOperands() - 1; 2929 const Register SrcReg = MI.getOperand(NumDst).getReg(); 2930 LLT SrcTy = MRI.getType(SrcReg); 2931 2932 LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 2933 2934 // TODO: Create sequence of extracts. 2935 if (DstTy == NarrowTy) 2936 return UnableToLegalize; 2937 2938 LLT GCDTy = getGCDType(SrcTy, NarrowTy); 2939 if (DstTy == GCDTy) { 2940 // This would just be a copy of the same unmerge. 2941 // TODO: Create extracts, pad with undef and create intermediate merges. 2942 return UnableToLegalize; 2943 } 2944 2945 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 2946 const int NumUnmerge = Unmerge->getNumOperands() - 1; 2947 const int PartsPerUnmerge = NumDst / NumUnmerge; 2948 2949 for (int I = 0; I != NumUnmerge; ++I) { 2950 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 2951 2952 for (int J = 0; J != PartsPerUnmerge; ++J) 2953 MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg()); 2954 MIB.addUse(Unmerge.getReg(I)); 2955 } 2956 2957 MI.eraseFromParent(); 2958 return Legalized; 2959 } 2960 2961 LegalizerHelper::LegalizeResult 2962 LegalizerHelper::fewerElementsVectorBuildVector(MachineInstr &MI, 2963 unsigned TypeIdx, 2964 LLT NarrowTy) { 2965 assert(TypeIdx == 0 && "not a vector type index"); 2966 Register DstReg = MI.getOperand(0).getReg(); 2967 LLT DstTy = MRI.getType(DstReg); 2968 LLT SrcTy = DstTy.getElementType(); 2969 2970 int DstNumElts = DstTy.getNumElements(); 2971 int NarrowNumElts = NarrowTy.getNumElements(); 2972 int NumConcat = (DstNumElts + NarrowNumElts - 1) / NarrowNumElts; 2973 LLT WidenedDstTy = LLT::vector(NarrowNumElts * NumConcat, SrcTy); 2974 2975 SmallVector<Register, 8> ConcatOps; 2976 SmallVector<Register, 8> SubBuildVector; 2977 2978 Register UndefReg; 2979 if (WidenedDstTy != DstTy) 2980 UndefReg = MIRBuilder.buildUndef(SrcTy).getReg(0); 2981 2982 // Create a G_CONCAT_VECTORS of NarrowTy pieces, padding with undef as 2983 // necessary. 2984 // 2985 // %3:_(<3 x s16>) = G_BUILD_VECTOR %0, %1, %2 2986 // -> <2 x s16> 2987 // 2988 // %4:_(s16) = G_IMPLICIT_DEF 2989 // %5:_(<2 x s16>) = G_BUILD_VECTOR %0, %1 2990 // %6:_(<2 x s16>) = G_BUILD_VECTOR %2, %4 2991 // %7:_(<4 x s16>) = G_CONCAT_VECTORS %5, %6 2992 // %3:_(<3 x s16>) = G_EXTRACT %7, 0 2993 for (int I = 0; I != NumConcat; ++I) { 2994 for (int J = 0; J != NarrowNumElts; ++J) { 2995 int SrcIdx = NarrowNumElts * I + J; 2996 2997 if (SrcIdx < DstNumElts) { 2998 Register SrcReg = MI.getOperand(SrcIdx + 1).getReg(); 2999 SubBuildVector.push_back(SrcReg); 3000 } else 3001 SubBuildVector.push_back(UndefReg); 3002 } 3003 3004 auto BuildVec = MIRBuilder.buildBuildVector(NarrowTy, SubBuildVector); 3005 ConcatOps.push_back(BuildVec.getReg(0)); 3006 SubBuildVector.clear(); 3007 } 3008 3009 if (DstTy == WidenedDstTy) 3010 MIRBuilder.buildConcatVectors(DstReg, ConcatOps); 3011 else { 3012 auto Concat = MIRBuilder.buildConcatVectors(WidenedDstTy, ConcatOps); 3013 MIRBuilder.buildExtract(DstReg, Concat, 0); 3014 } 3015 3016 MI.eraseFromParent(); 3017 return Legalized; 3018 } 3019 3020 LegalizerHelper::LegalizeResult 3021 LegalizerHelper::reduceLoadStoreWidth(MachineInstr &MI, unsigned TypeIdx, 3022 LLT NarrowTy) { 3023 // FIXME: Don't know how to handle secondary types yet. 3024 if (TypeIdx != 0) 3025 return UnableToLegalize; 3026 3027 MachineMemOperand *MMO = *MI.memoperands_begin(); 3028 3029 // This implementation doesn't work for atomics. Give up instead of doing 3030 // something invalid. 3031 if (MMO->getOrdering() != AtomicOrdering::NotAtomic || 3032 MMO->getFailureOrdering() != AtomicOrdering::NotAtomic) 3033 return UnableToLegalize; 3034 3035 bool IsLoad = MI.getOpcode() == TargetOpcode::G_LOAD; 3036 Register ValReg = MI.getOperand(0).getReg(); 3037 Register AddrReg = MI.getOperand(1).getReg(); 3038 LLT ValTy = MRI.getType(ValReg); 3039 3040 // FIXME: Do we need a distinct NarrowMemory legalize action? 3041 if (ValTy.getSizeInBits() != 8 * MMO->getSize()) { 3042 LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n"); 3043 return UnableToLegalize; 3044 } 3045 3046 int NumParts = -1; 3047 int NumLeftover = -1; 3048 LLT LeftoverTy; 3049 SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs; 3050 if (IsLoad) { 3051 std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy); 3052 } else { 3053 if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs, 3054 NarrowLeftoverRegs)) { 3055 NumParts = NarrowRegs.size(); 3056 NumLeftover = NarrowLeftoverRegs.size(); 3057 } 3058 } 3059 3060 if (NumParts == -1) 3061 return UnableToLegalize; 3062 3063 const LLT OffsetTy = LLT::scalar(MRI.getType(AddrReg).getScalarSizeInBits()); 3064 3065 unsigned TotalSize = ValTy.getSizeInBits(); 3066 3067 // Split the load/store into PartTy sized pieces starting at Offset. If this 3068 // is a load, return the new registers in ValRegs. For a store, each elements 3069 // of ValRegs should be PartTy. Returns the next offset that needs to be 3070 // handled. 3071 auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs, 3072 unsigned Offset) -> unsigned { 3073 MachineFunction &MF = MIRBuilder.getMF(); 3074 unsigned PartSize = PartTy.getSizeInBits(); 3075 for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize; 3076 Offset += PartSize, ++Idx) { 3077 unsigned ByteSize = PartSize / 8; 3078 unsigned ByteOffset = Offset / 8; 3079 Register NewAddrReg; 3080 3081 MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset); 3082 3083 MachineMemOperand *NewMMO = 3084 MF.getMachineMemOperand(MMO, ByteOffset, ByteSize); 3085 3086 if (IsLoad) { 3087 Register Dst = MRI.createGenericVirtualRegister(PartTy); 3088 ValRegs.push_back(Dst); 3089 MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO); 3090 } else { 3091 MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO); 3092 } 3093 } 3094 3095 return Offset; 3096 }; 3097 3098 unsigned HandledOffset = splitTypePieces(NarrowTy, NarrowRegs, 0); 3099 3100 // Handle the rest of the register if this isn't an even type breakdown. 3101 if (LeftoverTy.isValid()) 3102 splitTypePieces(LeftoverTy, NarrowLeftoverRegs, HandledOffset); 3103 3104 if (IsLoad) { 3105 insertParts(ValReg, ValTy, NarrowTy, NarrowRegs, 3106 LeftoverTy, NarrowLeftoverRegs); 3107 } 3108 3109 MI.eraseFromParent(); 3110 return Legalized; 3111 } 3112 3113 LegalizerHelper::LegalizeResult 3114 LegalizerHelper::fewerElementsVectorSextInReg(MachineInstr &MI, unsigned TypeIdx, 3115 LLT NarrowTy) { 3116 Register DstReg = MI.getOperand(0).getReg(); 3117 Register SrcReg = MI.getOperand(1).getReg(); 3118 int64_t Imm = MI.getOperand(2).getImm(); 3119 3120 LLT DstTy = MRI.getType(DstReg); 3121 3122 SmallVector<Register, 8> Parts; 3123 LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg); 3124 LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts); 3125 3126 for (Register &R : Parts) 3127 R = MIRBuilder.buildSExtInReg(NarrowTy, R, Imm).getReg(0); 3128 3129 buildWidenedRemergeToDst(DstReg, LCMTy, Parts); 3130 3131 MI.eraseFromParent(); 3132 return Legalized; 3133 } 3134 3135 LegalizerHelper::LegalizeResult 3136 LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx, 3137 LLT NarrowTy) { 3138 using namespace TargetOpcode; 3139 3140 MIRBuilder.setInstr(MI); 3141 switch (MI.getOpcode()) { 3142 case G_IMPLICIT_DEF: 3143 return fewerElementsVectorImplicitDef(MI, TypeIdx, NarrowTy); 3144 case G_TRUNC: 3145 case G_AND: 3146 case G_OR: 3147 case G_XOR: 3148 case G_ADD: 3149 case G_SUB: 3150 case G_MUL: 3151 case G_SMULH: 3152 case G_UMULH: 3153 case G_FADD: 3154 case G_FMUL: 3155 case G_FSUB: 3156 case G_FNEG: 3157 case G_FABS: 3158 case G_FCANONICALIZE: 3159 case G_FDIV: 3160 case G_FREM: 3161 case G_FMA: 3162 case G_FMAD: 3163 case G_FPOW: 3164 case G_FEXP: 3165 case G_FEXP2: 3166 case G_FLOG: 3167 case G_FLOG2: 3168 case G_FLOG10: 3169 case G_FNEARBYINT: 3170 case G_FCEIL: 3171 case G_FFLOOR: 3172 case G_FRINT: 3173 case G_INTRINSIC_ROUND: 3174 case G_INTRINSIC_TRUNC: 3175 case G_FCOS: 3176 case G_FSIN: 3177 case G_FSQRT: 3178 case G_BSWAP: 3179 case G_BITREVERSE: 3180 case G_SDIV: 3181 case G_UDIV: 3182 case G_SREM: 3183 case G_UREM: 3184 case G_SMIN: 3185 case G_SMAX: 3186 case G_UMIN: 3187 case G_UMAX: 3188 case G_FMINNUM: 3189 case G_FMAXNUM: 3190 case G_FMINNUM_IEEE: 3191 case G_FMAXNUM_IEEE: 3192 case G_FMINIMUM: 3193 case G_FMAXIMUM: 3194 return fewerElementsVectorBasic(MI, TypeIdx, NarrowTy); 3195 case G_SHL: 3196 case G_LSHR: 3197 case G_ASHR: 3198 case G_CTLZ: 3199 case G_CTLZ_ZERO_UNDEF: 3200 case G_CTTZ: 3201 case G_CTTZ_ZERO_UNDEF: 3202 case G_CTPOP: 3203 case G_FCOPYSIGN: 3204 return fewerElementsVectorMultiEltType(MI, TypeIdx, NarrowTy); 3205 case G_ZEXT: 3206 case G_SEXT: 3207 case G_ANYEXT: 3208 case G_FPEXT: 3209 case G_FPTRUNC: 3210 case G_SITOFP: 3211 case G_UITOFP: 3212 case G_FPTOSI: 3213 case G_FPTOUI: 3214 case G_INTTOPTR: 3215 case G_PTRTOINT: 3216 case G_ADDRSPACE_CAST: 3217 return fewerElementsVectorCasts(MI, TypeIdx, NarrowTy); 3218 case G_ICMP: 3219 case G_FCMP: 3220 return fewerElementsVectorCmp(MI, TypeIdx, NarrowTy); 3221 case G_SELECT: 3222 return fewerElementsVectorSelect(MI, TypeIdx, NarrowTy); 3223 case G_PHI: 3224 return fewerElementsVectorPhi(MI, TypeIdx, NarrowTy); 3225 case G_UNMERGE_VALUES: 3226 return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy); 3227 case G_BUILD_VECTOR: 3228 return fewerElementsVectorBuildVector(MI, TypeIdx, NarrowTy); 3229 case G_LOAD: 3230 case G_STORE: 3231 return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy); 3232 case G_SEXT_INREG: 3233 return fewerElementsVectorSextInReg(MI, TypeIdx, NarrowTy); 3234 default: 3235 return UnableToLegalize; 3236 } 3237 } 3238 3239 LegalizerHelper::LegalizeResult 3240 LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt, 3241 const LLT HalfTy, const LLT AmtTy) { 3242 3243 Register InL = MRI.createGenericVirtualRegister(HalfTy); 3244 Register InH = MRI.createGenericVirtualRegister(HalfTy); 3245 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); 3246 3247 if (Amt.isNullValue()) { 3248 MIRBuilder.buildMerge(MI.getOperand(0), {InL, InH}); 3249 MI.eraseFromParent(); 3250 return Legalized; 3251 } 3252 3253 LLT NVT = HalfTy; 3254 unsigned NVTBits = HalfTy.getSizeInBits(); 3255 unsigned VTBits = 2 * NVTBits; 3256 3257 SrcOp Lo(Register(0)), Hi(Register(0)); 3258 if (MI.getOpcode() == TargetOpcode::G_SHL) { 3259 if (Amt.ugt(VTBits)) { 3260 Lo = Hi = MIRBuilder.buildConstant(NVT, 0); 3261 } else if (Amt.ugt(NVTBits)) { 3262 Lo = MIRBuilder.buildConstant(NVT, 0); 3263 Hi = MIRBuilder.buildShl(NVT, InL, 3264 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 3265 } else if (Amt == NVTBits) { 3266 Lo = MIRBuilder.buildConstant(NVT, 0); 3267 Hi = InL; 3268 } else { 3269 Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt)); 3270 auto OrLHS = 3271 MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt)); 3272 auto OrRHS = MIRBuilder.buildLShr( 3273 NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 3274 Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 3275 } 3276 } else if (MI.getOpcode() == TargetOpcode::G_LSHR) { 3277 if (Amt.ugt(VTBits)) { 3278 Lo = Hi = MIRBuilder.buildConstant(NVT, 0); 3279 } else if (Amt.ugt(NVTBits)) { 3280 Lo = MIRBuilder.buildLShr(NVT, InH, 3281 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 3282 Hi = MIRBuilder.buildConstant(NVT, 0); 3283 } else if (Amt == NVTBits) { 3284 Lo = InH; 3285 Hi = MIRBuilder.buildConstant(NVT, 0); 3286 } else { 3287 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); 3288 3289 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); 3290 auto OrRHS = MIRBuilder.buildShl( 3291 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 3292 3293 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 3294 Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst); 3295 } 3296 } else { 3297 if (Amt.ugt(VTBits)) { 3298 Hi = Lo = MIRBuilder.buildAShr( 3299 NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 3300 } else if (Amt.ugt(NVTBits)) { 3301 Lo = MIRBuilder.buildAShr(NVT, InH, 3302 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 3303 Hi = MIRBuilder.buildAShr(NVT, InH, 3304 MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 3305 } else if (Amt == NVTBits) { 3306 Lo = InH; 3307 Hi = MIRBuilder.buildAShr(NVT, InH, 3308 MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 3309 } else { 3310 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); 3311 3312 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); 3313 auto OrRHS = MIRBuilder.buildShl( 3314 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 3315 3316 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 3317 Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst); 3318 } 3319 } 3320 3321 MIRBuilder.buildMerge(MI.getOperand(0), {Lo, Hi}); 3322 MI.eraseFromParent(); 3323 3324 return Legalized; 3325 } 3326 3327 // TODO: Optimize if constant shift amount. 3328 LegalizerHelper::LegalizeResult 3329 LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx, 3330 LLT RequestedTy) { 3331 if (TypeIdx == 1) { 3332 Observer.changingInstr(MI); 3333 narrowScalarSrc(MI, RequestedTy, 2); 3334 Observer.changedInstr(MI); 3335 return Legalized; 3336 } 3337 3338 Register DstReg = MI.getOperand(0).getReg(); 3339 LLT DstTy = MRI.getType(DstReg); 3340 if (DstTy.isVector()) 3341 return UnableToLegalize; 3342 3343 Register Amt = MI.getOperand(2).getReg(); 3344 LLT ShiftAmtTy = MRI.getType(Amt); 3345 const unsigned DstEltSize = DstTy.getScalarSizeInBits(); 3346 if (DstEltSize % 2 != 0) 3347 return UnableToLegalize; 3348 3349 // Ignore the input type. We can only go to exactly half the size of the 3350 // input. If that isn't small enough, the resulting pieces will be further 3351 // legalized. 3352 const unsigned NewBitSize = DstEltSize / 2; 3353 const LLT HalfTy = LLT::scalar(NewBitSize); 3354 const LLT CondTy = LLT::scalar(1); 3355 3356 if (const MachineInstr *KShiftAmt = 3357 getOpcodeDef(TargetOpcode::G_CONSTANT, Amt, MRI)) { 3358 return narrowScalarShiftByConstant( 3359 MI, KShiftAmt->getOperand(1).getCImm()->getValue(), HalfTy, ShiftAmtTy); 3360 } 3361 3362 // TODO: Expand with known bits. 3363 3364 // Handle the fully general expansion by an unknown amount. 3365 auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize); 3366 3367 Register InL = MRI.createGenericVirtualRegister(HalfTy); 3368 Register InH = MRI.createGenericVirtualRegister(HalfTy); 3369 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); 3370 3371 auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits); 3372 auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt); 3373 3374 auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0); 3375 auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits); 3376 auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero); 3377 3378 Register ResultRegs[2]; 3379 switch (MI.getOpcode()) { 3380 case TargetOpcode::G_SHL: { 3381 // Short: ShAmt < NewBitSize 3382 auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt); 3383 3384 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack); 3385 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt); 3386 auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); 3387 3388 // Long: ShAmt >= NewBitSize 3389 auto LoL = MIRBuilder.buildConstant(HalfTy, 0); // Lo part is zero. 3390 auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part. 3391 3392 auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL); 3393 auto Hi = MIRBuilder.buildSelect( 3394 HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL)); 3395 3396 ResultRegs[0] = Lo.getReg(0); 3397 ResultRegs[1] = Hi.getReg(0); 3398 break; 3399 } 3400 case TargetOpcode::G_LSHR: 3401 case TargetOpcode::G_ASHR: { 3402 // Short: ShAmt < NewBitSize 3403 auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt}); 3404 3405 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt); 3406 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack); 3407 auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); 3408 3409 // Long: ShAmt >= NewBitSize 3410 MachineInstrBuilder HiL; 3411 if (MI.getOpcode() == TargetOpcode::G_LSHR) { 3412 HiL = MIRBuilder.buildConstant(HalfTy, 0); // Hi part is zero. 3413 } else { 3414 auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1); 3415 HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt); // Sign of Hi part. 3416 } 3417 auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, 3418 {InH, AmtExcess}); // Lo from Hi part. 3419 3420 auto Lo = MIRBuilder.buildSelect( 3421 HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL)); 3422 3423 auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL); 3424 3425 ResultRegs[0] = Lo.getReg(0); 3426 ResultRegs[1] = Hi.getReg(0); 3427 break; 3428 } 3429 default: 3430 llvm_unreachable("not a shift"); 3431 } 3432 3433 MIRBuilder.buildMerge(DstReg, ResultRegs); 3434 MI.eraseFromParent(); 3435 return Legalized; 3436 } 3437 3438 LegalizerHelper::LegalizeResult 3439 LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx, 3440 LLT MoreTy) { 3441 assert(TypeIdx == 0 && "Expecting only Idx 0"); 3442 3443 Observer.changingInstr(MI); 3444 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 3445 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 3446 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 3447 moreElementsVectorSrc(MI, MoreTy, I); 3448 } 3449 3450 MachineBasicBlock &MBB = *MI.getParent(); 3451 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); 3452 moreElementsVectorDst(MI, MoreTy, 0); 3453 Observer.changedInstr(MI); 3454 return Legalized; 3455 } 3456 3457 LegalizerHelper::LegalizeResult 3458 LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx, 3459 LLT MoreTy) { 3460 MIRBuilder.setInstr(MI); 3461 unsigned Opc = MI.getOpcode(); 3462 switch (Opc) { 3463 case TargetOpcode::G_IMPLICIT_DEF: 3464 case TargetOpcode::G_LOAD: { 3465 if (TypeIdx != 0) 3466 return UnableToLegalize; 3467 Observer.changingInstr(MI); 3468 moreElementsVectorDst(MI, MoreTy, 0); 3469 Observer.changedInstr(MI); 3470 return Legalized; 3471 } 3472 case TargetOpcode::G_STORE: 3473 if (TypeIdx != 0) 3474 return UnableToLegalize; 3475 Observer.changingInstr(MI); 3476 moreElementsVectorSrc(MI, MoreTy, 0); 3477 Observer.changedInstr(MI); 3478 return Legalized; 3479 case TargetOpcode::G_AND: 3480 case TargetOpcode::G_OR: 3481 case TargetOpcode::G_XOR: 3482 case TargetOpcode::G_SMIN: 3483 case TargetOpcode::G_SMAX: 3484 case TargetOpcode::G_UMIN: 3485 case TargetOpcode::G_UMAX: 3486 case TargetOpcode::G_FMINNUM: 3487 case TargetOpcode::G_FMAXNUM: 3488 case TargetOpcode::G_FMINNUM_IEEE: 3489 case TargetOpcode::G_FMAXNUM_IEEE: 3490 case TargetOpcode::G_FMINIMUM: 3491 case TargetOpcode::G_FMAXIMUM: { 3492 Observer.changingInstr(MI); 3493 moreElementsVectorSrc(MI, MoreTy, 1); 3494 moreElementsVectorSrc(MI, MoreTy, 2); 3495 moreElementsVectorDst(MI, MoreTy, 0); 3496 Observer.changedInstr(MI); 3497 return Legalized; 3498 } 3499 case TargetOpcode::G_EXTRACT: 3500 if (TypeIdx != 1) 3501 return UnableToLegalize; 3502 Observer.changingInstr(MI); 3503 moreElementsVectorSrc(MI, MoreTy, 1); 3504 Observer.changedInstr(MI); 3505 return Legalized; 3506 case TargetOpcode::G_INSERT: 3507 if (TypeIdx != 0) 3508 return UnableToLegalize; 3509 Observer.changingInstr(MI); 3510 moreElementsVectorSrc(MI, MoreTy, 1); 3511 moreElementsVectorDst(MI, MoreTy, 0); 3512 Observer.changedInstr(MI); 3513 return Legalized; 3514 case TargetOpcode::G_SELECT: 3515 if (TypeIdx != 0) 3516 return UnableToLegalize; 3517 if (MRI.getType(MI.getOperand(1).getReg()).isVector()) 3518 return UnableToLegalize; 3519 3520 Observer.changingInstr(MI); 3521 moreElementsVectorSrc(MI, MoreTy, 2); 3522 moreElementsVectorSrc(MI, MoreTy, 3); 3523 moreElementsVectorDst(MI, MoreTy, 0); 3524 Observer.changedInstr(MI); 3525 return Legalized; 3526 case TargetOpcode::G_UNMERGE_VALUES: { 3527 if (TypeIdx != 1) 3528 return UnableToLegalize; 3529 3530 LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 3531 int NumDst = MI.getNumOperands() - 1; 3532 moreElementsVectorSrc(MI, MoreTy, NumDst); 3533 3534 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 3535 for (int I = 0; I != NumDst; ++I) 3536 MIB.addDef(MI.getOperand(I).getReg()); 3537 3538 int NewNumDst = MoreTy.getSizeInBits() / DstTy.getSizeInBits(); 3539 for (int I = NumDst; I != NewNumDst; ++I) 3540 MIB.addDef(MRI.createGenericVirtualRegister(DstTy)); 3541 3542 MIB.addUse(MI.getOperand(NumDst).getReg()); 3543 MI.eraseFromParent(); 3544 return Legalized; 3545 } 3546 case TargetOpcode::G_PHI: 3547 return moreElementsVectorPhi(MI, TypeIdx, MoreTy); 3548 default: 3549 return UnableToLegalize; 3550 } 3551 } 3552 3553 void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs, 3554 ArrayRef<Register> Src1Regs, 3555 ArrayRef<Register> Src2Regs, 3556 LLT NarrowTy) { 3557 MachineIRBuilder &B = MIRBuilder; 3558 unsigned SrcParts = Src1Regs.size(); 3559 unsigned DstParts = DstRegs.size(); 3560 3561 unsigned DstIdx = 0; // Low bits of the result. 3562 Register FactorSum = 3563 B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0); 3564 DstRegs[DstIdx] = FactorSum; 3565 3566 unsigned CarrySumPrevDstIdx; 3567 SmallVector<Register, 4> Factors; 3568 3569 for (DstIdx = 1; DstIdx < DstParts; DstIdx++) { 3570 // Collect low parts of muls for DstIdx. 3571 for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1; 3572 i <= std::min(DstIdx, SrcParts - 1); ++i) { 3573 MachineInstrBuilder Mul = 3574 B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]); 3575 Factors.push_back(Mul.getReg(0)); 3576 } 3577 // Collect high parts of muls from previous DstIdx. 3578 for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts; 3579 i <= std::min(DstIdx - 1, SrcParts - 1); ++i) { 3580 MachineInstrBuilder Umulh = 3581 B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]); 3582 Factors.push_back(Umulh.getReg(0)); 3583 } 3584 // Add CarrySum from additions calculated for previous DstIdx. 3585 if (DstIdx != 1) { 3586 Factors.push_back(CarrySumPrevDstIdx); 3587 } 3588 3589 Register CarrySum; 3590 // Add all factors and accumulate all carries into CarrySum. 3591 if (DstIdx != DstParts - 1) { 3592 MachineInstrBuilder Uaddo = 3593 B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]); 3594 FactorSum = Uaddo.getReg(0); 3595 CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0); 3596 for (unsigned i = 2; i < Factors.size(); ++i) { 3597 MachineInstrBuilder Uaddo = 3598 B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]); 3599 FactorSum = Uaddo.getReg(0); 3600 MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1)); 3601 CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0); 3602 } 3603 } else { 3604 // Since value for the next index is not calculated, neither is CarrySum. 3605 FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0); 3606 for (unsigned i = 2; i < Factors.size(); ++i) 3607 FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0); 3608 } 3609 3610 CarrySumPrevDstIdx = CarrySum; 3611 DstRegs[DstIdx] = FactorSum; 3612 Factors.clear(); 3613 } 3614 } 3615 3616 LegalizerHelper::LegalizeResult 3617 LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) { 3618 Register DstReg = MI.getOperand(0).getReg(); 3619 Register Src1 = MI.getOperand(1).getReg(); 3620 Register Src2 = MI.getOperand(2).getReg(); 3621 3622 LLT Ty = MRI.getType(DstReg); 3623 if (Ty.isVector()) 3624 return UnableToLegalize; 3625 3626 unsigned SrcSize = MRI.getType(Src1).getSizeInBits(); 3627 unsigned DstSize = Ty.getSizeInBits(); 3628 unsigned NarrowSize = NarrowTy.getSizeInBits(); 3629 if (DstSize % NarrowSize != 0 || SrcSize % NarrowSize != 0) 3630 return UnableToLegalize; 3631 3632 unsigned NumDstParts = DstSize / NarrowSize; 3633 unsigned NumSrcParts = SrcSize / NarrowSize; 3634 bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH; 3635 unsigned DstTmpParts = NumDstParts * (IsMulHigh ? 2 : 1); 3636 3637 SmallVector<Register, 2> Src1Parts, Src2Parts; 3638 SmallVector<Register, 2> DstTmpRegs(DstTmpParts); 3639 extractParts(Src1, NarrowTy, NumSrcParts, Src1Parts); 3640 extractParts(Src2, NarrowTy, NumSrcParts, Src2Parts); 3641 multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy); 3642 3643 // Take only high half of registers if this is high mul. 3644 ArrayRef<Register> DstRegs( 3645 IsMulHigh ? &DstTmpRegs[DstTmpParts / 2] : &DstTmpRegs[0], NumDstParts); 3646 MIRBuilder.buildMerge(DstReg, DstRegs); 3647 MI.eraseFromParent(); 3648 return Legalized; 3649 } 3650 3651 LegalizerHelper::LegalizeResult 3652 LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx, 3653 LLT NarrowTy) { 3654 if (TypeIdx != 1) 3655 return UnableToLegalize; 3656 3657 uint64_t NarrowSize = NarrowTy.getSizeInBits(); 3658 3659 int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 3660 // FIXME: add support for when SizeOp1 isn't an exact multiple of 3661 // NarrowSize. 3662 if (SizeOp1 % NarrowSize != 0) 3663 return UnableToLegalize; 3664 int NumParts = SizeOp1 / NarrowSize; 3665 3666 SmallVector<Register, 2> SrcRegs, DstRegs; 3667 SmallVector<uint64_t, 2> Indexes; 3668 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 3669 3670 Register OpReg = MI.getOperand(0).getReg(); 3671 uint64_t OpStart = MI.getOperand(2).getImm(); 3672 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); 3673 for (int i = 0; i < NumParts; ++i) { 3674 unsigned SrcStart = i * NarrowSize; 3675 3676 if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) { 3677 // No part of the extract uses this subregister, ignore it. 3678 continue; 3679 } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) { 3680 // The entire subregister is extracted, forward the value. 3681 DstRegs.push_back(SrcRegs[i]); 3682 continue; 3683 } 3684 3685 // OpSegStart is where this destination segment would start in OpReg if it 3686 // extended infinitely in both directions. 3687 int64_t ExtractOffset; 3688 uint64_t SegSize; 3689 if (OpStart < SrcStart) { 3690 ExtractOffset = 0; 3691 SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart); 3692 } else { 3693 ExtractOffset = OpStart - SrcStart; 3694 SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize); 3695 } 3696 3697 Register SegReg = SrcRegs[i]; 3698 if (ExtractOffset != 0 || SegSize != NarrowSize) { 3699 // A genuine extract is needed. 3700 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); 3701 MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset); 3702 } 3703 3704 DstRegs.push_back(SegReg); 3705 } 3706 3707 Register DstReg = MI.getOperand(0).getReg(); 3708 if (MRI.getType(DstReg).isVector()) 3709 MIRBuilder.buildBuildVector(DstReg, DstRegs); 3710 else if (DstRegs.size() > 1) 3711 MIRBuilder.buildMerge(DstReg, DstRegs); 3712 else 3713 MIRBuilder.buildCopy(DstReg, DstRegs[0]); 3714 MI.eraseFromParent(); 3715 return Legalized; 3716 } 3717 3718 LegalizerHelper::LegalizeResult 3719 LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx, 3720 LLT NarrowTy) { 3721 // FIXME: Don't know how to handle secondary types yet. 3722 if (TypeIdx != 0) 3723 return UnableToLegalize; 3724 3725 uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 3726 uint64_t NarrowSize = NarrowTy.getSizeInBits(); 3727 3728 // FIXME: add support for when SizeOp0 isn't an exact multiple of 3729 // NarrowSize. 3730 if (SizeOp0 % NarrowSize != 0) 3731 return UnableToLegalize; 3732 3733 int NumParts = SizeOp0 / NarrowSize; 3734 3735 SmallVector<Register, 2> SrcRegs, DstRegs; 3736 SmallVector<uint64_t, 2> Indexes; 3737 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 3738 3739 Register OpReg = MI.getOperand(2).getReg(); 3740 uint64_t OpStart = MI.getOperand(3).getImm(); 3741 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); 3742 for (int i = 0; i < NumParts; ++i) { 3743 unsigned DstStart = i * NarrowSize; 3744 3745 if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) { 3746 // No part of the insert affects this subregister, forward the original. 3747 DstRegs.push_back(SrcRegs[i]); 3748 continue; 3749 } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) { 3750 // The entire subregister is defined by this insert, forward the new 3751 // value. 3752 DstRegs.push_back(OpReg); 3753 continue; 3754 } 3755 3756 // OpSegStart is where this destination segment would start in OpReg if it 3757 // extended infinitely in both directions. 3758 int64_t ExtractOffset, InsertOffset; 3759 uint64_t SegSize; 3760 if (OpStart < DstStart) { 3761 InsertOffset = 0; 3762 ExtractOffset = DstStart - OpStart; 3763 SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart); 3764 } else { 3765 InsertOffset = OpStart - DstStart; 3766 ExtractOffset = 0; 3767 SegSize = 3768 std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart); 3769 } 3770 3771 Register SegReg = OpReg; 3772 if (ExtractOffset != 0 || SegSize != OpSize) { 3773 // A genuine extract is needed. 3774 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); 3775 MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset); 3776 } 3777 3778 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); 3779 MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset); 3780 DstRegs.push_back(DstReg); 3781 } 3782 3783 assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered"); 3784 Register DstReg = MI.getOperand(0).getReg(); 3785 if(MRI.getType(DstReg).isVector()) 3786 MIRBuilder.buildBuildVector(DstReg, DstRegs); 3787 else 3788 MIRBuilder.buildMerge(DstReg, DstRegs); 3789 MI.eraseFromParent(); 3790 return Legalized; 3791 } 3792 3793 LegalizerHelper::LegalizeResult 3794 LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx, 3795 LLT NarrowTy) { 3796 Register DstReg = MI.getOperand(0).getReg(); 3797 LLT DstTy = MRI.getType(DstReg); 3798 3799 assert(MI.getNumOperands() == 3 && TypeIdx == 0); 3800 3801 SmallVector<Register, 4> DstRegs, DstLeftoverRegs; 3802 SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs; 3803 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; 3804 LLT LeftoverTy; 3805 if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy, 3806 Src0Regs, Src0LeftoverRegs)) 3807 return UnableToLegalize; 3808 3809 LLT Unused; 3810 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused, 3811 Src1Regs, Src1LeftoverRegs)) 3812 llvm_unreachable("inconsistent extractParts result"); 3813 3814 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { 3815 auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, 3816 {Src0Regs[I], Src1Regs[I]}); 3817 DstRegs.push_back(Inst.getReg(0)); 3818 } 3819 3820 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { 3821 auto Inst = MIRBuilder.buildInstr( 3822 MI.getOpcode(), 3823 {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]}); 3824 DstLeftoverRegs.push_back(Inst.getReg(0)); 3825 } 3826 3827 insertParts(DstReg, DstTy, NarrowTy, DstRegs, 3828 LeftoverTy, DstLeftoverRegs); 3829 3830 MI.eraseFromParent(); 3831 return Legalized; 3832 } 3833 3834 LegalizerHelper::LegalizeResult 3835 LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx, 3836 LLT NarrowTy) { 3837 if (TypeIdx != 0) 3838 return UnableToLegalize; 3839 3840 Register DstReg = MI.getOperand(0).getReg(); 3841 Register SrcReg = MI.getOperand(1).getReg(); 3842 3843 LLT DstTy = MRI.getType(DstReg); 3844 if (DstTy.isVector()) 3845 return UnableToLegalize; 3846 3847 SmallVector<Register, 8> Parts; 3848 LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg); 3849 LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode()); 3850 buildWidenedRemergeToDst(DstReg, LCMTy, Parts); 3851 3852 MI.eraseFromParent(); 3853 return Legalized; 3854 } 3855 3856 LegalizerHelper::LegalizeResult 3857 LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx, 3858 LLT NarrowTy) { 3859 if (TypeIdx != 0) 3860 return UnableToLegalize; 3861 3862 Register CondReg = MI.getOperand(1).getReg(); 3863 LLT CondTy = MRI.getType(CondReg); 3864 if (CondTy.isVector()) // TODO: Handle vselect 3865 return UnableToLegalize; 3866 3867 Register DstReg = MI.getOperand(0).getReg(); 3868 LLT DstTy = MRI.getType(DstReg); 3869 3870 SmallVector<Register, 4> DstRegs, DstLeftoverRegs; 3871 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; 3872 SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs; 3873 LLT LeftoverTy; 3874 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy, 3875 Src1Regs, Src1LeftoverRegs)) 3876 return UnableToLegalize; 3877 3878 LLT Unused; 3879 if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused, 3880 Src2Regs, Src2LeftoverRegs)) 3881 llvm_unreachable("inconsistent extractParts result"); 3882 3883 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { 3884 auto Select = MIRBuilder.buildSelect(NarrowTy, 3885 CondReg, Src1Regs[I], Src2Regs[I]); 3886 DstRegs.push_back(Select.getReg(0)); 3887 } 3888 3889 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { 3890 auto Select = MIRBuilder.buildSelect( 3891 LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]); 3892 DstLeftoverRegs.push_back(Select.getReg(0)); 3893 } 3894 3895 insertParts(DstReg, DstTy, NarrowTy, DstRegs, 3896 LeftoverTy, DstLeftoverRegs); 3897 3898 MI.eraseFromParent(); 3899 return Legalized; 3900 } 3901 3902 LegalizerHelper::LegalizeResult 3903 LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx, 3904 LLT NarrowTy) { 3905 if (TypeIdx != 1) 3906 return UnableToLegalize; 3907 3908 Register DstReg = MI.getOperand(0).getReg(); 3909 Register SrcReg = MI.getOperand(1).getReg(); 3910 LLT DstTy = MRI.getType(DstReg); 3911 LLT SrcTy = MRI.getType(SrcReg); 3912 unsigned NarrowSize = NarrowTy.getSizeInBits(); 3913 3914 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 3915 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF; 3916 3917 MachineIRBuilder &B = MIRBuilder; 3918 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); 3919 // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi) 3920 auto C_0 = B.buildConstant(NarrowTy, 0); 3921 auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), 3922 UnmergeSrc.getReg(1), C_0); 3923 auto LoCTLZ = IsUndef ? 3924 B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) : 3925 B.buildCTLZ(DstTy, UnmergeSrc.getReg(0)); 3926 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); 3927 auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize); 3928 auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)); 3929 B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ); 3930 3931 MI.eraseFromParent(); 3932 return Legalized; 3933 } 3934 3935 return UnableToLegalize; 3936 } 3937 3938 LegalizerHelper::LegalizeResult 3939 LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx, 3940 LLT NarrowTy) { 3941 if (TypeIdx != 1) 3942 return UnableToLegalize; 3943 3944 Register DstReg = MI.getOperand(0).getReg(); 3945 Register SrcReg = MI.getOperand(1).getReg(); 3946 LLT DstTy = MRI.getType(DstReg); 3947 LLT SrcTy = MRI.getType(SrcReg); 3948 unsigned NarrowSize = NarrowTy.getSizeInBits(); 3949 3950 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 3951 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF; 3952 3953 MachineIRBuilder &B = MIRBuilder; 3954 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); 3955 // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo) 3956 auto C_0 = B.buildConstant(NarrowTy, 0); 3957 auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), 3958 UnmergeSrc.getReg(0), C_0); 3959 auto HiCTTZ = IsUndef ? 3960 B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) : 3961 B.buildCTTZ(DstTy, UnmergeSrc.getReg(1)); 3962 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); 3963 auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize); 3964 auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)); 3965 B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ); 3966 3967 MI.eraseFromParent(); 3968 return Legalized; 3969 } 3970 3971 return UnableToLegalize; 3972 } 3973 3974 LegalizerHelper::LegalizeResult 3975 LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx, 3976 LLT NarrowTy) { 3977 if (TypeIdx != 1) 3978 return UnableToLegalize; 3979 3980 Register DstReg = MI.getOperand(0).getReg(); 3981 LLT DstTy = MRI.getType(DstReg); 3982 LLT SrcTy = MRI.getType(MI.getOperand(1).getReg()); 3983 unsigned NarrowSize = NarrowTy.getSizeInBits(); 3984 3985 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 3986 auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); 3987 3988 auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0)); 3989 auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1)); 3990 MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP); 3991 3992 MI.eraseFromParent(); 3993 return Legalized; 3994 } 3995 3996 return UnableToLegalize; 3997 } 3998 3999 LegalizerHelper::LegalizeResult 4000 LegalizerHelper::lowerBitCount(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4001 unsigned Opc = MI.getOpcode(); 4002 auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); 4003 auto isSupported = [this](const LegalityQuery &Q) { 4004 auto QAction = LI.getAction(Q).Action; 4005 return QAction == Legal || QAction == Libcall || QAction == Custom; 4006 }; 4007 switch (Opc) { 4008 default: 4009 return UnableToLegalize; 4010 case TargetOpcode::G_CTLZ_ZERO_UNDEF: { 4011 // This trivially expands to CTLZ. 4012 Observer.changingInstr(MI); 4013 MI.setDesc(TII.get(TargetOpcode::G_CTLZ)); 4014 Observer.changedInstr(MI); 4015 return Legalized; 4016 } 4017 case TargetOpcode::G_CTLZ: { 4018 Register DstReg = MI.getOperand(0).getReg(); 4019 Register SrcReg = MI.getOperand(1).getReg(); 4020 LLT DstTy = MRI.getType(DstReg); 4021 LLT SrcTy = MRI.getType(SrcReg); 4022 unsigned Len = SrcTy.getSizeInBits(); 4023 4024 if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) { 4025 // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero. 4026 auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg); 4027 auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0); 4028 auto ICmp = MIRBuilder.buildICmp( 4029 CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc); 4030 auto LenConst = MIRBuilder.buildConstant(DstTy, Len); 4031 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU); 4032 MI.eraseFromParent(); 4033 return Legalized; 4034 } 4035 // for now, we do this: 4036 // NewLen = NextPowerOf2(Len); 4037 // x = x | (x >> 1); 4038 // x = x | (x >> 2); 4039 // ... 4040 // x = x | (x >>16); 4041 // x = x | (x >>32); // for 64-bit input 4042 // Upto NewLen/2 4043 // return Len - popcount(x); 4044 // 4045 // Ref: "Hacker's Delight" by Henry Warren 4046 Register Op = SrcReg; 4047 unsigned NewLen = PowerOf2Ceil(Len); 4048 for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) { 4049 auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i); 4050 auto MIBOp = MIRBuilder.buildOr( 4051 SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt)); 4052 Op = MIBOp.getReg(0); 4053 } 4054 auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op); 4055 MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len), 4056 MIBPop); 4057 MI.eraseFromParent(); 4058 return Legalized; 4059 } 4060 case TargetOpcode::G_CTTZ_ZERO_UNDEF: { 4061 // This trivially expands to CTTZ. 4062 Observer.changingInstr(MI); 4063 MI.setDesc(TII.get(TargetOpcode::G_CTTZ)); 4064 Observer.changedInstr(MI); 4065 return Legalized; 4066 } 4067 case TargetOpcode::G_CTTZ: { 4068 Register DstReg = MI.getOperand(0).getReg(); 4069 Register SrcReg = MI.getOperand(1).getReg(); 4070 LLT DstTy = MRI.getType(DstReg); 4071 LLT SrcTy = MRI.getType(SrcReg); 4072 4073 unsigned Len = SrcTy.getSizeInBits(); 4074 if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) { 4075 // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with 4076 // zero. 4077 auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg); 4078 auto Zero = MIRBuilder.buildConstant(SrcTy, 0); 4079 auto ICmp = MIRBuilder.buildICmp( 4080 CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero); 4081 auto LenConst = MIRBuilder.buildConstant(DstTy, Len); 4082 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU); 4083 MI.eraseFromParent(); 4084 return Legalized; 4085 } 4086 // for now, we use: { return popcount(~x & (x - 1)); } 4087 // unless the target has ctlz but not ctpop, in which case we use: 4088 // { return 32 - nlz(~x & (x-1)); } 4089 // Ref: "Hacker's Delight" by Henry Warren 4090 auto MIBCstNeg1 = MIRBuilder.buildConstant(Ty, -1); 4091 auto MIBNot = MIRBuilder.buildXor(Ty, SrcReg, MIBCstNeg1); 4092 auto MIBTmp = MIRBuilder.buildAnd( 4093 Ty, MIBNot, MIRBuilder.buildAdd(Ty, SrcReg, MIBCstNeg1)); 4094 if (!isSupported({TargetOpcode::G_CTPOP, {Ty, Ty}}) && 4095 isSupported({TargetOpcode::G_CTLZ, {Ty, Ty}})) { 4096 auto MIBCstLen = MIRBuilder.buildConstant(Ty, Len); 4097 MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen, 4098 MIRBuilder.buildCTLZ(Ty, MIBTmp)); 4099 MI.eraseFromParent(); 4100 return Legalized; 4101 } 4102 MI.setDesc(TII.get(TargetOpcode::G_CTPOP)); 4103 MI.getOperand(1).setReg(MIBTmp.getReg(0)); 4104 return Legalized; 4105 } 4106 case TargetOpcode::G_CTPOP: { 4107 unsigned Size = Ty.getSizeInBits(); 4108 MachineIRBuilder &B = MIRBuilder; 4109 4110 // Count set bits in blocks of 2 bits. Default approach would be 4111 // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 } 4112 // We use following formula instead: 4113 // B2Count = val - { (val >> 1) & 0x55555555 } 4114 // since it gives same result in blocks of 2 with one instruction less. 4115 auto C_1 = B.buildConstant(Ty, 1); 4116 auto B2Set1LoTo1Hi = B.buildLShr(Ty, MI.getOperand(1).getReg(), C_1); 4117 APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55)); 4118 auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0); 4119 auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0); 4120 auto B2Count = B.buildSub(Ty, MI.getOperand(1).getReg(), B2Count1Hi); 4121 4122 // In order to get count in blocks of 4 add values from adjacent block of 2. 4123 // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 } 4124 auto C_2 = B.buildConstant(Ty, 2); 4125 auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2); 4126 APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33)); 4127 auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0); 4128 auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0); 4129 auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0); 4130 auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count); 4131 4132 // For count in blocks of 8 bits we don't have to mask high 4 bits before 4133 // addition since count value sits in range {0,...,8} and 4 bits are enough 4134 // to hold such binary values. After addition high 4 bits still hold count 4135 // of set bits in high 4 bit block, set them to zero and get 8 bit result. 4136 // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F 4137 auto C_4 = B.buildConstant(Ty, 4); 4138 auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4); 4139 auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count); 4140 APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F)); 4141 auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0); 4142 auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0); 4143 4144 assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm"); 4145 // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this 4146 // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks. 4147 auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01))); 4148 auto ResTmp = B.buildMul(Ty, B8Count, MulMask); 4149 4150 // Shift count result from 8 high bits to low bits. 4151 auto C_SizeM8 = B.buildConstant(Ty, Size - 8); 4152 B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8); 4153 4154 MI.eraseFromParent(); 4155 return Legalized; 4156 } 4157 } 4158 } 4159 4160 // Expand s32 = G_UITOFP s64 using bit operations to an IEEE float 4161 // representation. 4162 LegalizerHelper::LegalizeResult 4163 LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) { 4164 Register Dst = MI.getOperand(0).getReg(); 4165 Register Src = MI.getOperand(1).getReg(); 4166 const LLT S64 = LLT::scalar(64); 4167 const LLT S32 = LLT::scalar(32); 4168 const LLT S1 = LLT::scalar(1); 4169 4170 assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32); 4171 4172 // unsigned cul2f(ulong u) { 4173 // uint lz = clz(u); 4174 // uint e = (u != 0) ? 127U + 63U - lz : 0; 4175 // u = (u << lz) & 0x7fffffffffffffffUL; 4176 // ulong t = u & 0xffffffffffUL; 4177 // uint v = (e << 23) | (uint)(u >> 40); 4178 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U); 4179 // return as_float(v + r); 4180 // } 4181 4182 auto Zero32 = MIRBuilder.buildConstant(S32, 0); 4183 auto Zero64 = MIRBuilder.buildConstant(S64, 0); 4184 4185 auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src); 4186 4187 auto K = MIRBuilder.buildConstant(S32, 127U + 63U); 4188 auto Sub = MIRBuilder.buildSub(S32, K, LZ); 4189 4190 auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64); 4191 auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32); 4192 4193 auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1); 4194 auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ); 4195 4196 auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0); 4197 4198 auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL); 4199 auto T = MIRBuilder.buildAnd(S64, U, Mask1); 4200 4201 auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40)); 4202 auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23)); 4203 auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl)); 4204 4205 auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL); 4206 auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C); 4207 auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C); 4208 auto One = MIRBuilder.buildConstant(S32, 1); 4209 4210 auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One); 4211 auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32); 4212 auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0); 4213 MIRBuilder.buildAdd(Dst, V, R); 4214 4215 return Legalized; 4216 } 4217 4218 LegalizerHelper::LegalizeResult 4219 LegalizerHelper::lowerUITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4220 Register Dst = MI.getOperand(0).getReg(); 4221 Register Src = MI.getOperand(1).getReg(); 4222 LLT DstTy = MRI.getType(Dst); 4223 LLT SrcTy = MRI.getType(Src); 4224 4225 if (SrcTy == LLT::scalar(1)) { 4226 auto True = MIRBuilder.buildFConstant(DstTy, 1.0); 4227 auto False = MIRBuilder.buildFConstant(DstTy, 0.0); 4228 MIRBuilder.buildSelect(Dst, Src, True, False); 4229 MI.eraseFromParent(); 4230 return Legalized; 4231 } 4232 4233 if (SrcTy != LLT::scalar(64)) 4234 return UnableToLegalize; 4235 4236 if (DstTy == LLT::scalar(32)) { 4237 // TODO: SelectionDAG has several alternative expansions to port which may 4238 // be more reasonble depending on the available instructions. If a target 4239 // has sitofp, does not have CTLZ, or can efficiently use f64 as an 4240 // intermediate type, this is probably worse. 4241 return lowerU64ToF32BitOps(MI); 4242 } 4243 4244 return UnableToLegalize; 4245 } 4246 4247 LegalizerHelper::LegalizeResult 4248 LegalizerHelper::lowerSITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4249 Register Dst = MI.getOperand(0).getReg(); 4250 Register Src = MI.getOperand(1).getReg(); 4251 LLT DstTy = MRI.getType(Dst); 4252 LLT SrcTy = MRI.getType(Src); 4253 4254 const LLT S64 = LLT::scalar(64); 4255 const LLT S32 = LLT::scalar(32); 4256 const LLT S1 = LLT::scalar(1); 4257 4258 if (SrcTy == S1) { 4259 auto True = MIRBuilder.buildFConstant(DstTy, -1.0); 4260 auto False = MIRBuilder.buildFConstant(DstTy, 0.0); 4261 MIRBuilder.buildSelect(Dst, Src, True, False); 4262 MI.eraseFromParent(); 4263 return Legalized; 4264 } 4265 4266 if (SrcTy != S64) 4267 return UnableToLegalize; 4268 4269 if (DstTy == S32) { 4270 // signed cl2f(long l) { 4271 // long s = l >> 63; 4272 // float r = cul2f((l + s) ^ s); 4273 // return s ? -r : r; 4274 // } 4275 Register L = Src; 4276 auto SignBit = MIRBuilder.buildConstant(S64, 63); 4277 auto S = MIRBuilder.buildAShr(S64, L, SignBit); 4278 4279 auto LPlusS = MIRBuilder.buildAdd(S64, L, S); 4280 auto Xor = MIRBuilder.buildXor(S64, LPlusS, S); 4281 auto R = MIRBuilder.buildUITOFP(S32, Xor); 4282 4283 auto RNeg = MIRBuilder.buildFNeg(S32, R); 4284 auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S, 4285 MIRBuilder.buildConstant(S64, 0)); 4286 MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R); 4287 return Legalized; 4288 } 4289 4290 return UnableToLegalize; 4291 } 4292 4293 LegalizerHelper::LegalizeResult 4294 LegalizerHelper::lowerFPTOUI(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4295 Register Dst = MI.getOperand(0).getReg(); 4296 Register Src = MI.getOperand(1).getReg(); 4297 LLT DstTy = MRI.getType(Dst); 4298 LLT SrcTy = MRI.getType(Src); 4299 const LLT S64 = LLT::scalar(64); 4300 const LLT S32 = LLT::scalar(32); 4301 4302 if (SrcTy != S64 && SrcTy != S32) 4303 return UnableToLegalize; 4304 if (DstTy != S32 && DstTy != S64) 4305 return UnableToLegalize; 4306 4307 // FPTOSI gives same result as FPTOUI for positive signed integers. 4308 // FPTOUI needs to deal with fp values that convert to unsigned integers 4309 // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp. 4310 4311 APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits()); 4312 APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle() 4313 : APFloat::IEEEdouble(), 4314 APInt::getNullValue(SrcTy.getSizeInBits())); 4315 TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven); 4316 4317 MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src); 4318 4319 MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP); 4320 // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on 4321 // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1. 4322 MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold); 4323 MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub); 4324 MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt); 4325 MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit); 4326 4327 const LLT S1 = LLT::scalar(1); 4328 4329 MachineInstrBuilder FCMP = 4330 MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold); 4331 MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res); 4332 4333 MI.eraseFromParent(); 4334 return Legalized; 4335 } 4336 4337 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) { 4338 Register Dst = MI.getOperand(0).getReg(); 4339 Register Src = MI.getOperand(1).getReg(); 4340 LLT DstTy = MRI.getType(Dst); 4341 LLT SrcTy = MRI.getType(Src); 4342 const LLT S64 = LLT::scalar(64); 4343 const LLT S32 = LLT::scalar(32); 4344 4345 // FIXME: Only f32 to i64 conversions are supported. 4346 if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64) 4347 return UnableToLegalize; 4348 4349 // Expand f32 -> i64 conversion 4350 // This algorithm comes from compiler-rt's implementation of fixsfdi: 4351 // https://github.com/llvm/llvm-project/blob/master/compiler-rt/lib/builtins/fixsfdi.c 4352 4353 unsigned SrcEltBits = SrcTy.getScalarSizeInBits(); 4354 4355 auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000); 4356 auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23); 4357 4358 auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask); 4359 auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit); 4360 4361 auto SignMask = MIRBuilder.buildConstant(SrcTy, 4362 APInt::getSignMask(SrcEltBits)); 4363 auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask); 4364 auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1); 4365 auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit); 4366 Sign = MIRBuilder.buildSExt(DstTy, Sign); 4367 4368 auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF); 4369 auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask); 4370 auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000); 4371 4372 auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K); 4373 R = MIRBuilder.buildZExt(DstTy, R); 4374 4375 auto Bias = MIRBuilder.buildConstant(SrcTy, 127); 4376 auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias); 4377 auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit); 4378 auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent); 4379 4380 auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent); 4381 auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub); 4382 4383 const LLT S1 = LLT::scalar(1); 4384 auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, 4385 S1, Exponent, ExponentLoBit); 4386 4387 R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl); 4388 4389 auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign); 4390 auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign); 4391 4392 auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0); 4393 4394 auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, 4395 S1, Exponent, ZeroSrcTy); 4396 4397 auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0); 4398 MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret); 4399 4400 MI.eraseFromParent(); 4401 return Legalized; 4402 } 4403 4404 // f64 -> f16 conversion using round-to-nearest-even rounding mode. 4405 LegalizerHelper::LegalizeResult 4406 LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) { 4407 Register Dst = MI.getOperand(0).getReg(); 4408 Register Src = MI.getOperand(1).getReg(); 4409 4410 if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly. 4411 return UnableToLegalize; 4412 4413 const unsigned ExpMask = 0x7ff; 4414 const unsigned ExpBiasf64 = 1023; 4415 const unsigned ExpBiasf16 = 15; 4416 const LLT S32 = LLT::scalar(32); 4417 const LLT S1 = LLT::scalar(1); 4418 4419 auto Unmerge = MIRBuilder.buildUnmerge(S32, Src); 4420 Register U = Unmerge.getReg(0); 4421 Register UH = Unmerge.getReg(1); 4422 4423 auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20)); 4424 4425 // Subtract the fp64 exponent bias (1023) to get the real exponent and 4426 // add the f16 bias (15) to get the biased exponent for the f16 format. 4427 E = MIRBuilder.buildAdd( 4428 S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16)); 4429 E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask)); 4430 4431 auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8)); 4432 M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe)); 4433 4434 auto MaskedSig = MIRBuilder.buildAnd(S32, UH, 4435 MIRBuilder.buildConstant(S32, 0x1ff)); 4436 MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U); 4437 4438 auto Zero = MIRBuilder.buildConstant(S32, 0); 4439 auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero); 4440 auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0); 4441 M = MIRBuilder.buildOr(S32, M, Lo40Set); 4442 4443 // (M != 0 ? 0x0200 : 0) | 0x7c00; 4444 auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200); 4445 auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero); 4446 auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero); 4447 4448 auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00); 4449 auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00); 4450 4451 // N = M | (E << 12); 4452 auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12)); 4453 auto N = MIRBuilder.buildOr(S32, M, EShl12); 4454 4455 // B = clamp(1-E, 0, 13); 4456 auto One = MIRBuilder.buildConstant(S32, 1); 4457 auto OneSubExp = MIRBuilder.buildSub(S32, One, E); 4458 auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero); 4459 B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13)); 4460 4461 auto SigSetHigh = MIRBuilder.buildOr(S32, M, 4462 MIRBuilder.buildConstant(S32, 0x1000)); 4463 4464 auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B); 4465 auto D0 = MIRBuilder.buildShl(S32, D, B); 4466 4467 auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, 4468 D0, SigSetHigh); 4469 auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh); 4470 D = MIRBuilder.buildOr(S32, D, D1); 4471 4472 auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One); 4473 auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N); 4474 4475 auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7)); 4476 V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2)); 4477 4478 auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3, 4479 MIRBuilder.buildConstant(S32, 3)); 4480 auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3); 4481 4482 auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3, 4483 MIRBuilder.buildConstant(S32, 5)); 4484 auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5); 4485 4486 V1 = MIRBuilder.buildOr(S32, V0, V1); 4487 V = MIRBuilder.buildAdd(S32, V, V1); 4488 4489 auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, 4490 E, MIRBuilder.buildConstant(S32, 30)); 4491 V = MIRBuilder.buildSelect(S32, CmpEGt30, 4492 MIRBuilder.buildConstant(S32, 0x7c00), V); 4493 4494 auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, 4495 E, MIRBuilder.buildConstant(S32, 1039)); 4496 V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V); 4497 4498 // Extract the sign bit. 4499 auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16)); 4500 Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000)); 4501 4502 // Insert the sign bit 4503 V = MIRBuilder.buildOr(S32, Sign, V); 4504 4505 MIRBuilder.buildTrunc(Dst, V); 4506 MI.eraseFromParent(); 4507 return Legalized; 4508 } 4509 4510 LegalizerHelper::LegalizeResult 4511 LegalizerHelper::lowerFPTRUNC(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4512 Register Dst = MI.getOperand(0).getReg(); 4513 Register Src = MI.getOperand(1).getReg(); 4514 4515 LLT DstTy = MRI.getType(Dst); 4516 LLT SrcTy = MRI.getType(Src); 4517 const LLT S64 = LLT::scalar(64); 4518 const LLT S16 = LLT::scalar(16); 4519 4520 if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64) 4521 return lowerFPTRUNC_F64_TO_F16(MI); 4522 4523 return UnableToLegalize; 4524 } 4525 4526 static CmpInst::Predicate minMaxToCompare(unsigned Opc) { 4527 switch (Opc) { 4528 case TargetOpcode::G_SMIN: 4529 return CmpInst::ICMP_SLT; 4530 case TargetOpcode::G_SMAX: 4531 return CmpInst::ICMP_SGT; 4532 case TargetOpcode::G_UMIN: 4533 return CmpInst::ICMP_ULT; 4534 case TargetOpcode::G_UMAX: 4535 return CmpInst::ICMP_UGT; 4536 default: 4537 llvm_unreachable("not in integer min/max"); 4538 } 4539 } 4540 4541 LegalizerHelper::LegalizeResult 4542 LegalizerHelper::lowerMinMax(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4543 Register Dst = MI.getOperand(0).getReg(); 4544 Register Src0 = MI.getOperand(1).getReg(); 4545 Register Src1 = MI.getOperand(2).getReg(); 4546 4547 const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode()); 4548 LLT CmpType = MRI.getType(Dst).changeElementSize(1); 4549 4550 auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1); 4551 MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1); 4552 4553 MI.eraseFromParent(); 4554 return Legalized; 4555 } 4556 4557 LegalizerHelper::LegalizeResult 4558 LegalizerHelper::lowerFCopySign(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4559 Register Dst = MI.getOperand(0).getReg(); 4560 Register Src0 = MI.getOperand(1).getReg(); 4561 Register Src1 = MI.getOperand(2).getReg(); 4562 4563 const LLT Src0Ty = MRI.getType(Src0); 4564 const LLT Src1Ty = MRI.getType(Src1); 4565 4566 const int Src0Size = Src0Ty.getScalarSizeInBits(); 4567 const int Src1Size = Src1Ty.getScalarSizeInBits(); 4568 4569 auto SignBitMask = MIRBuilder.buildConstant( 4570 Src0Ty, APInt::getSignMask(Src0Size)); 4571 4572 auto NotSignBitMask = MIRBuilder.buildConstant( 4573 Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1)); 4574 4575 auto And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask); 4576 MachineInstr *Or; 4577 4578 if (Src0Ty == Src1Ty) { 4579 auto And1 = MIRBuilder.buildAnd(Src1Ty, Src0, SignBitMask); 4580 Or = MIRBuilder.buildOr(Dst, And0, And1); 4581 } else if (Src0Size > Src1Size) { 4582 auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size); 4583 auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1); 4584 auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt); 4585 auto And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask); 4586 Or = MIRBuilder.buildOr(Dst, And0, And1); 4587 } else { 4588 auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size); 4589 auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt); 4590 auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift); 4591 auto And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask); 4592 Or = MIRBuilder.buildOr(Dst, And0, And1); 4593 } 4594 4595 // Be careful about setting nsz/nnan/ninf on every instruction, since the 4596 // constants are a nan and -0.0, but the final result should preserve 4597 // everything. 4598 if (unsigned Flags = MI.getFlags()) 4599 Or->setFlags(Flags); 4600 4601 MI.eraseFromParent(); 4602 return Legalized; 4603 } 4604 4605 LegalizerHelper::LegalizeResult 4606 LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) { 4607 unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ? 4608 TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE; 4609 4610 Register Dst = MI.getOperand(0).getReg(); 4611 Register Src0 = MI.getOperand(1).getReg(); 4612 Register Src1 = MI.getOperand(2).getReg(); 4613 LLT Ty = MRI.getType(Dst); 4614 4615 if (!MI.getFlag(MachineInstr::FmNoNans)) { 4616 // Insert canonicalizes if it's possible we need to quiet to get correct 4617 // sNaN behavior. 4618 4619 // Note this must be done here, and not as an optimization combine in the 4620 // absence of a dedicate quiet-snan instruction as we're using an 4621 // omni-purpose G_FCANONICALIZE. 4622 if (!isKnownNeverSNaN(Src0, MRI)) 4623 Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0); 4624 4625 if (!isKnownNeverSNaN(Src1, MRI)) 4626 Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0); 4627 } 4628 4629 // If there are no nans, it's safe to simply replace this with the non-IEEE 4630 // version. 4631 MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags()); 4632 MI.eraseFromParent(); 4633 return Legalized; 4634 } 4635 4636 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) { 4637 // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c 4638 Register DstReg = MI.getOperand(0).getReg(); 4639 LLT Ty = MRI.getType(DstReg); 4640 unsigned Flags = MI.getFlags(); 4641 4642 auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2), 4643 Flags); 4644 MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags); 4645 MI.eraseFromParent(); 4646 return Legalized; 4647 } 4648 4649 LegalizerHelper::LegalizeResult 4650 LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) { 4651 Register DstReg = MI.getOperand(0).getReg(); 4652 Register X = MI.getOperand(1).getReg(); 4653 const unsigned Flags = MI.getFlags(); 4654 const LLT Ty = MRI.getType(DstReg); 4655 const LLT CondTy = Ty.changeElementSize(1); 4656 4657 // round(x) => 4658 // t = trunc(x); 4659 // d = fabs(x - t); 4660 // o = copysign(1.0f, x); 4661 // return t + (d >= 0.5 ? o : 0.0); 4662 4663 auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags); 4664 4665 auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags); 4666 auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags); 4667 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); 4668 auto One = MIRBuilder.buildFConstant(Ty, 1.0); 4669 auto Half = MIRBuilder.buildFConstant(Ty, 0.5); 4670 auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X); 4671 4672 auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half, 4673 Flags); 4674 auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags); 4675 4676 MIRBuilder.buildFAdd(DstReg, T, Sel, Flags); 4677 4678 MI.eraseFromParent(); 4679 return Legalized; 4680 } 4681 4682 LegalizerHelper::LegalizeResult 4683 LegalizerHelper::lowerFFloor(MachineInstr &MI) { 4684 Register DstReg = MI.getOperand(0).getReg(); 4685 Register SrcReg = MI.getOperand(1).getReg(); 4686 unsigned Flags = MI.getFlags(); 4687 LLT Ty = MRI.getType(DstReg); 4688 const LLT CondTy = Ty.changeElementSize(1); 4689 4690 // result = trunc(src); 4691 // if (src < 0.0 && src != result) 4692 // result += -1.0. 4693 4694 auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags); 4695 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); 4696 4697 auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy, 4698 SrcReg, Zero, Flags); 4699 auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy, 4700 SrcReg, Trunc, Flags); 4701 auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc); 4702 auto AddVal = MIRBuilder.buildSITOFP(Ty, And); 4703 4704 MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags); 4705 MI.eraseFromParent(); 4706 return Legalized; 4707 } 4708 4709 LegalizerHelper::LegalizeResult 4710 LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) { 4711 const unsigned NumDst = MI.getNumOperands() - 1; 4712 const Register SrcReg = MI.getOperand(NumDst).getReg(); 4713 LLT SrcTy = MRI.getType(SrcReg); 4714 4715 Register Dst0Reg = MI.getOperand(0).getReg(); 4716 LLT DstTy = MRI.getType(Dst0Reg); 4717 4718 4719 // Expand scalarizing unmerge as bitcast to integer and shift. 4720 if (!DstTy.isVector() && SrcTy.isVector() && 4721 SrcTy.getElementType() == DstTy) { 4722 LLT IntTy = LLT::scalar(SrcTy.getSizeInBits()); 4723 Register Cast = MIRBuilder.buildBitcast(IntTy, SrcReg).getReg(0); 4724 4725 MIRBuilder.buildTrunc(Dst0Reg, Cast); 4726 4727 const unsigned DstSize = DstTy.getSizeInBits(); 4728 unsigned Offset = DstSize; 4729 for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) { 4730 auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset); 4731 auto Shift = MIRBuilder.buildLShr(IntTy, Cast, ShiftAmt); 4732 MIRBuilder.buildTrunc(MI.getOperand(I), Shift); 4733 } 4734 4735 MI.eraseFromParent(); 4736 return Legalized; 4737 } 4738 4739 return UnableToLegalize; 4740 } 4741 4742 LegalizerHelper::LegalizeResult 4743 LegalizerHelper::lowerShuffleVector(MachineInstr &MI) { 4744 Register DstReg = MI.getOperand(0).getReg(); 4745 Register Src0Reg = MI.getOperand(1).getReg(); 4746 Register Src1Reg = MI.getOperand(2).getReg(); 4747 LLT Src0Ty = MRI.getType(Src0Reg); 4748 LLT DstTy = MRI.getType(DstReg); 4749 LLT IdxTy = LLT::scalar(32); 4750 4751 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 4752 4753 if (DstTy.isScalar()) { 4754 if (Src0Ty.isVector()) 4755 return UnableToLegalize; 4756 4757 // This is just a SELECT. 4758 assert(Mask.size() == 1 && "Expected a single mask element"); 4759 Register Val; 4760 if (Mask[0] < 0 || Mask[0] > 1) 4761 Val = MIRBuilder.buildUndef(DstTy).getReg(0); 4762 else 4763 Val = Mask[0] == 0 ? Src0Reg : Src1Reg; 4764 MIRBuilder.buildCopy(DstReg, Val); 4765 MI.eraseFromParent(); 4766 return Legalized; 4767 } 4768 4769 Register Undef; 4770 SmallVector<Register, 32> BuildVec; 4771 LLT EltTy = DstTy.getElementType(); 4772 4773 for (int Idx : Mask) { 4774 if (Idx < 0) { 4775 if (!Undef.isValid()) 4776 Undef = MIRBuilder.buildUndef(EltTy).getReg(0); 4777 BuildVec.push_back(Undef); 4778 continue; 4779 } 4780 4781 if (Src0Ty.isScalar()) { 4782 BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg); 4783 } else { 4784 int NumElts = Src0Ty.getNumElements(); 4785 Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg; 4786 int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts; 4787 auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx); 4788 auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK); 4789 BuildVec.push_back(Extract.getReg(0)); 4790 } 4791 } 4792 4793 MIRBuilder.buildBuildVector(DstReg, BuildVec); 4794 MI.eraseFromParent(); 4795 return Legalized; 4796 } 4797 4798 LegalizerHelper::LegalizeResult 4799 LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) { 4800 Register Dst = MI.getOperand(0).getReg(); 4801 Register AllocSize = MI.getOperand(1).getReg(); 4802 unsigned Align = MI.getOperand(2).getImm(); 4803 4804 const auto &MF = *MI.getMF(); 4805 const auto &TLI = *MF.getSubtarget().getTargetLowering(); 4806 4807 LLT PtrTy = MRI.getType(Dst); 4808 LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits()); 4809 4810 Register SPReg = TLI.getStackPointerRegisterToSaveRestore(); 4811 auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg); 4812 SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp); 4813 4814 // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't 4815 // have to generate an extra instruction to negate the alloc and then use 4816 // G_PTR_ADD to add the negative offset. 4817 auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize); 4818 if (Align) { 4819 APInt AlignMask(IntPtrTy.getSizeInBits(), Align, true); 4820 AlignMask.negate(); 4821 auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask); 4822 Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst); 4823 } 4824 4825 SPTmp = MIRBuilder.buildCast(PtrTy, Alloc); 4826 MIRBuilder.buildCopy(SPReg, SPTmp); 4827 MIRBuilder.buildCopy(Dst, SPTmp); 4828 4829 MI.eraseFromParent(); 4830 return Legalized; 4831 } 4832 4833 LegalizerHelper::LegalizeResult 4834 LegalizerHelper::lowerExtract(MachineInstr &MI) { 4835 Register Dst = MI.getOperand(0).getReg(); 4836 Register Src = MI.getOperand(1).getReg(); 4837 unsigned Offset = MI.getOperand(2).getImm(); 4838 4839 LLT DstTy = MRI.getType(Dst); 4840 LLT SrcTy = MRI.getType(Src); 4841 4842 if (DstTy.isScalar() && 4843 (SrcTy.isScalar() || 4844 (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) { 4845 LLT SrcIntTy = SrcTy; 4846 if (!SrcTy.isScalar()) { 4847 SrcIntTy = LLT::scalar(SrcTy.getSizeInBits()); 4848 Src = MIRBuilder.buildBitcast(SrcIntTy, Src).getReg(0); 4849 } 4850 4851 if (Offset == 0) 4852 MIRBuilder.buildTrunc(Dst, Src); 4853 else { 4854 auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset); 4855 auto Shr = MIRBuilder.buildLShr(SrcIntTy, Src, ShiftAmt); 4856 MIRBuilder.buildTrunc(Dst, Shr); 4857 } 4858 4859 MI.eraseFromParent(); 4860 return Legalized; 4861 } 4862 4863 return UnableToLegalize; 4864 } 4865 4866 LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) { 4867 Register Dst = MI.getOperand(0).getReg(); 4868 Register Src = MI.getOperand(1).getReg(); 4869 Register InsertSrc = MI.getOperand(2).getReg(); 4870 uint64_t Offset = MI.getOperand(3).getImm(); 4871 4872 LLT DstTy = MRI.getType(Src); 4873 LLT InsertTy = MRI.getType(InsertSrc); 4874 4875 if (InsertTy.isVector() || 4876 (DstTy.isVector() && DstTy.getElementType() != InsertTy)) 4877 return UnableToLegalize; 4878 4879 const DataLayout &DL = MIRBuilder.getDataLayout(); 4880 if ((DstTy.isPointer() && 4881 DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) || 4882 (InsertTy.isPointer() && 4883 DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) { 4884 LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n"); 4885 return UnableToLegalize; 4886 } 4887 4888 LLT IntDstTy = DstTy; 4889 4890 if (!DstTy.isScalar()) { 4891 IntDstTy = LLT::scalar(DstTy.getSizeInBits()); 4892 Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0); 4893 } 4894 4895 if (!InsertTy.isScalar()) { 4896 const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits()); 4897 InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0); 4898 } 4899 4900 Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0); 4901 if (Offset != 0) { 4902 auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset); 4903 ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0); 4904 } 4905 4906 APInt MaskVal = APInt::getBitsSetWithWrap( 4907 DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset); 4908 4909 auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal); 4910 auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask); 4911 auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc); 4912 4913 MIRBuilder.buildCast(Dst, Or); 4914 MI.eraseFromParent(); 4915 return Legalized; 4916 } 4917 4918 LegalizerHelper::LegalizeResult 4919 LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) { 4920 Register Dst0 = MI.getOperand(0).getReg(); 4921 Register Dst1 = MI.getOperand(1).getReg(); 4922 Register LHS = MI.getOperand(2).getReg(); 4923 Register RHS = MI.getOperand(3).getReg(); 4924 const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO; 4925 4926 LLT Ty = MRI.getType(Dst0); 4927 LLT BoolTy = MRI.getType(Dst1); 4928 4929 if (IsAdd) 4930 MIRBuilder.buildAdd(Dst0, LHS, RHS); 4931 else 4932 MIRBuilder.buildSub(Dst0, LHS, RHS); 4933 4934 // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow. 4935 4936 auto Zero = MIRBuilder.buildConstant(Ty, 0); 4937 4938 // For an addition, the result should be less than one of the operands (LHS) 4939 // if and only if the other operand (RHS) is negative, otherwise there will 4940 // be overflow. 4941 // For a subtraction, the result should be less than one of the operands 4942 // (LHS) if and only if the other operand (RHS) is (non-zero) positive, 4943 // otherwise there will be overflow. 4944 auto ResultLowerThanLHS = 4945 MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS); 4946 auto ConditionRHS = MIRBuilder.buildICmp( 4947 IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero); 4948 4949 MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS); 4950 MI.eraseFromParent(); 4951 return Legalized; 4952 } 4953 4954 LegalizerHelper::LegalizeResult 4955 LegalizerHelper::lowerBswap(MachineInstr &MI) { 4956 Register Dst = MI.getOperand(0).getReg(); 4957 Register Src = MI.getOperand(1).getReg(); 4958 const LLT Ty = MRI.getType(Src); 4959 unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8; 4960 unsigned BaseShiftAmt = (SizeInBytes - 1) * 8; 4961 4962 // Swap most and least significant byte, set remaining bytes in Res to zero. 4963 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt); 4964 auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt); 4965 auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); 4966 auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft); 4967 4968 // Set i-th high/low byte in Res to i-th low/high byte from Src. 4969 for (unsigned i = 1; i < SizeInBytes / 2; ++i) { 4970 // AND with Mask leaves byte i unchanged and sets remaining bytes to 0. 4971 APInt APMask(SizeInBytes * 8, 0xFF << (i * 8)); 4972 auto Mask = MIRBuilder.buildConstant(Ty, APMask); 4973 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i); 4974 // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt. 4975 auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask); 4976 auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt); 4977 Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft); 4978 // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask. 4979 auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); 4980 auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask); 4981 Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight); 4982 } 4983 Res.getInstr()->getOperand(0).setReg(Dst); 4984 4985 MI.eraseFromParent(); 4986 return Legalized; 4987 } 4988 4989 //{ (Src & Mask) >> N } | { (Src << N) & Mask } 4990 static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B, 4991 MachineInstrBuilder Src, APInt Mask) { 4992 const LLT Ty = Dst.getLLTTy(*B.getMRI()); 4993 MachineInstrBuilder C_N = B.buildConstant(Ty, N); 4994 MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask); 4995 auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N); 4996 auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0); 4997 return B.buildOr(Dst, LHS, RHS); 4998 } 4999 5000 LegalizerHelper::LegalizeResult 5001 LegalizerHelper::lowerBitreverse(MachineInstr &MI) { 5002 Register Dst = MI.getOperand(0).getReg(); 5003 Register Src = MI.getOperand(1).getReg(); 5004 const LLT Ty = MRI.getType(Src); 5005 unsigned Size = Ty.getSizeInBits(); 5006 5007 MachineInstrBuilder BSWAP = 5008 MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src}); 5009 5010 // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654 5011 // [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4] 5012 // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0] 5013 MachineInstrBuilder Swap4 = 5014 SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0))); 5015 5016 // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76 5017 // [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2] 5018 // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC] 5019 MachineInstrBuilder Swap2 = 5020 SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC))); 5021 5022 // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7 5023 // [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1] 5024 // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA] 5025 SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA))); 5026 5027 MI.eraseFromParent(); 5028 return Legalized; 5029 } 5030 5031 LegalizerHelper::LegalizeResult 5032 LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) { 5033 MachineFunction &MF = MIRBuilder.getMF(); 5034 const TargetSubtargetInfo &STI = MF.getSubtarget(); 5035 const TargetLowering *TLI = STI.getTargetLowering(); 5036 5037 bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER; 5038 int NameOpIdx = IsRead ? 1 : 0; 5039 int ValRegIndex = IsRead ? 0 : 1; 5040 5041 Register ValReg = MI.getOperand(ValRegIndex).getReg(); 5042 const LLT Ty = MRI.getType(ValReg); 5043 const MDString *RegStr = cast<MDString>( 5044 cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0)); 5045 5046 Register PhysReg = TLI->getRegisterByName(RegStr->getString().data(), Ty, MF); 5047 if (!PhysReg.isValid()) 5048 return UnableToLegalize; 5049 5050 if (IsRead) 5051 MIRBuilder.buildCopy(ValReg, PhysReg); 5052 else 5053 MIRBuilder.buildCopy(PhysReg, ValReg); 5054 5055 MI.eraseFromParent(); 5056 return Legalized; 5057 } 5058