1 //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 /// \file This file implements the LegalizerHelper class to legalize
10 /// individual instructions and the LegalizeMachineIR wrapper pass for the
11 /// primary legalization.
12 //
13 //===----------------------------------------------------------------------===//
14 
15 #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
16 #include "llvm/CodeGen/GlobalISel/CallLowering.h"
17 #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
18 #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
19 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
20 #include "llvm/CodeGen/MachineRegisterInfo.h"
21 #include "llvm/CodeGen/TargetFrameLowering.h"
22 #include "llvm/CodeGen/TargetInstrInfo.h"
23 #include "llvm/CodeGen/TargetLowering.h"
24 #include "llvm/CodeGen/TargetSubtargetInfo.h"
25 #include "llvm/Support/Debug.h"
26 #include "llvm/Support/MathExtras.h"
27 #include "llvm/Support/raw_ostream.h"
28 
29 #define DEBUG_TYPE "legalizer"
30 
31 using namespace llvm;
32 using namespace LegalizeActions;
33 using namespace MIPatternMatch;
34 
35 /// Try to break down \p OrigTy into \p NarrowTy sized pieces.
36 ///
37 /// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy,
38 /// with any leftover piece as type \p LeftoverTy
39 ///
40 /// Returns -1 in the first element of the pair if the breakdown is not
41 /// satisfiable.
42 static std::pair<int, int>
43 getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) {
44   assert(!LeftoverTy.isValid() && "this is an out argument");
45 
46   unsigned Size = OrigTy.getSizeInBits();
47   unsigned NarrowSize = NarrowTy.getSizeInBits();
48   unsigned NumParts = Size / NarrowSize;
49   unsigned LeftoverSize = Size - NumParts * NarrowSize;
50   assert(Size > NarrowSize);
51 
52   if (LeftoverSize == 0)
53     return {NumParts, 0};
54 
55   if (NarrowTy.isVector()) {
56     unsigned EltSize = OrigTy.getScalarSizeInBits();
57     if (LeftoverSize % EltSize != 0)
58       return {-1, -1};
59     LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize);
60   } else {
61     LeftoverTy = LLT::scalar(LeftoverSize);
62   }
63 
64   int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits();
65   return std::make_pair(NumParts, NumLeftover);
66 }
67 
68 static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) {
69 
70   if (!Ty.isScalar())
71     return nullptr;
72 
73   switch (Ty.getSizeInBits()) {
74   case 16:
75     return Type::getHalfTy(Ctx);
76   case 32:
77     return Type::getFloatTy(Ctx);
78   case 64:
79     return Type::getDoubleTy(Ctx);
80   case 80:
81     return Type::getX86_FP80Ty(Ctx);
82   case 128:
83     return Type::getFP128Ty(Ctx);
84   default:
85     return nullptr;
86   }
87 }
88 
89 LegalizerHelper::LegalizerHelper(MachineFunction &MF,
90                                  GISelChangeObserver &Observer,
91                                  MachineIRBuilder &Builder)
92     : MIRBuilder(Builder), Observer(Observer), MRI(MF.getRegInfo()),
93       LI(*MF.getSubtarget().getLegalizerInfo()),
94       TLI(*MF.getSubtarget().getTargetLowering()) {
95   MIRBuilder.setChangeObserver(Observer);
96 }
97 
98 LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI,
99                                  GISelChangeObserver &Observer,
100                                  MachineIRBuilder &B)
101   : MIRBuilder(B), Observer(Observer), MRI(MF.getRegInfo()), LI(LI),
102     TLI(*MF.getSubtarget().getTargetLowering()) {
103   MIRBuilder.setChangeObserver(Observer);
104 }
105 LegalizerHelper::LegalizeResult
106 LegalizerHelper::legalizeInstrStep(MachineInstr &MI) {
107   LLVM_DEBUG(dbgs() << "Legalizing: " << MI);
108 
109   MIRBuilder.setInstrAndDebugLoc(MI);
110 
111   if (MI.getOpcode() == TargetOpcode::G_INTRINSIC ||
112       MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS)
113     return LI.legalizeIntrinsic(*this, MI) ? Legalized : UnableToLegalize;
114   auto Step = LI.getAction(MI, MRI);
115   switch (Step.Action) {
116   case Legal:
117     LLVM_DEBUG(dbgs() << ".. Already legal\n");
118     return AlreadyLegal;
119   case Libcall:
120     LLVM_DEBUG(dbgs() << ".. Convert to libcall\n");
121     return libcall(MI);
122   case NarrowScalar:
123     LLVM_DEBUG(dbgs() << ".. Narrow scalar\n");
124     return narrowScalar(MI, Step.TypeIdx, Step.NewType);
125   case WidenScalar:
126     LLVM_DEBUG(dbgs() << ".. Widen scalar\n");
127     return widenScalar(MI, Step.TypeIdx, Step.NewType);
128   case Bitcast:
129     LLVM_DEBUG(dbgs() << ".. Bitcast type\n");
130     return bitcast(MI, Step.TypeIdx, Step.NewType);
131   case Lower:
132     LLVM_DEBUG(dbgs() << ".. Lower\n");
133     return lower(MI, Step.TypeIdx, Step.NewType);
134   case FewerElements:
135     LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n");
136     return fewerElementsVector(MI, Step.TypeIdx, Step.NewType);
137   case MoreElements:
138     LLVM_DEBUG(dbgs() << ".. Increase number of elements\n");
139     return moreElementsVector(MI, Step.TypeIdx, Step.NewType);
140   case Custom:
141     LLVM_DEBUG(dbgs() << ".. Custom legalization\n");
142     return LI.legalizeCustom(*this, MI) ? Legalized : UnableToLegalize;
143   default:
144     LLVM_DEBUG(dbgs() << ".. Unable to legalize\n");
145     return UnableToLegalize;
146   }
147 }
148 
149 void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts,
150                                    SmallVectorImpl<Register> &VRegs) {
151   for (int i = 0; i < NumParts; ++i)
152     VRegs.push_back(MRI.createGenericVirtualRegister(Ty));
153   MIRBuilder.buildUnmerge(VRegs, Reg);
154 }
155 
156 bool LegalizerHelper::extractParts(Register Reg, LLT RegTy,
157                                    LLT MainTy, LLT &LeftoverTy,
158                                    SmallVectorImpl<Register> &VRegs,
159                                    SmallVectorImpl<Register> &LeftoverRegs) {
160   assert(!LeftoverTy.isValid() && "this is an out argument");
161 
162   unsigned RegSize = RegTy.getSizeInBits();
163   unsigned MainSize = MainTy.getSizeInBits();
164   unsigned NumParts = RegSize / MainSize;
165   unsigned LeftoverSize = RegSize - NumParts * MainSize;
166 
167   // Use an unmerge when possible.
168   if (LeftoverSize == 0) {
169     for (unsigned I = 0; I < NumParts; ++I)
170       VRegs.push_back(MRI.createGenericVirtualRegister(MainTy));
171     MIRBuilder.buildUnmerge(VRegs, Reg);
172     return true;
173   }
174 
175   if (MainTy.isVector()) {
176     unsigned EltSize = MainTy.getScalarSizeInBits();
177     if (LeftoverSize % EltSize != 0)
178       return false;
179     LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize);
180   } else {
181     LeftoverTy = LLT::scalar(LeftoverSize);
182   }
183 
184   // For irregular sizes, extract the individual parts.
185   for (unsigned I = 0; I != NumParts; ++I) {
186     Register NewReg = MRI.createGenericVirtualRegister(MainTy);
187     VRegs.push_back(NewReg);
188     MIRBuilder.buildExtract(NewReg, Reg, MainSize * I);
189   }
190 
191   for (unsigned Offset = MainSize * NumParts; Offset < RegSize;
192        Offset += LeftoverSize) {
193     Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy);
194     LeftoverRegs.push_back(NewReg);
195     MIRBuilder.buildExtract(NewReg, Reg, Offset);
196   }
197 
198   return true;
199 }
200 
201 void LegalizerHelper::insertParts(Register DstReg,
202                                   LLT ResultTy, LLT PartTy,
203                                   ArrayRef<Register> PartRegs,
204                                   LLT LeftoverTy,
205                                   ArrayRef<Register> LeftoverRegs) {
206   if (!LeftoverTy.isValid()) {
207     assert(LeftoverRegs.empty());
208 
209     if (!ResultTy.isVector()) {
210       MIRBuilder.buildMerge(DstReg, PartRegs);
211       return;
212     }
213 
214     if (PartTy.isVector())
215       MIRBuilder.buildConcatVectors(DstReg, PartRegs);
216     else
217       MIRBuilder.buildBuildVector(DstReg, PartRegs);
218     return;
219   }
220 
221   unsigned PartSize = PartTy.getSizeInBits();
222   unsigned LeftoverPartSize = LeftoverTy.getSizeInBits();
223 
224   Register CurResultReg = MRI.createGenericVirtualRegister(ResultTy);
225   MIRBuilder.buildUndef(CurResultReg);
226 
227   unsigned Offset = 0;
228   for (Register PartReg : PartRegs) {
229     Register NewResultReg = MRI.createGenericVirtualRegister(ResultTy);
230     MIRBuilder.buildInsert(NewResultReg, CurResultReg, PartReg, Offset);
231     CurResultReg = NewResultReg;
232     Offset += PartSize;
233   }
234 
235   for (unsigned I = 0, E = LeftoverRegs.size(); I != E; ++I) {
236     // Use the original output register for the final insert to avoid a copy.
237     Register NewResultReg = (I + 1 == E) ?
238       DstReg : MRI.createGenericVirtualRegister(ResultTy);
239 
240     MIRBuilder.buildInsert(NewResultReg, CurResultReg, LeftoverRegs[I], Offset);
241     CurResultReg = NewResultReg;
242     Offset += LeftoverPartSize;
243   }
244 }
245 
246 /// Append the result registers of G_UNMERGE_VALUES \p MI to \p Regs.
247 static void getUnmergeResults(SmallVectorImpl<Register> &Regs,
248                               const MachineInstr &MI) {
249   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES);
250 
251   const int StartIdx = Regs.size();
252   const int NumResults = MI.getNumOperands() - 1;
253   Regs.resize(Regs.size() + NumResults);
254   for (int I = 0; I != NumResults; ++I)
255     Regs[StartIdx + I] = MI.getOperand(I).getReg();
256 }
257 
258 void LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts,
259                                      LLT GCDTy, Register SrcReg) {
260   LLT SrcTy = MRI.getType(SrcReg);
261   if (SrcTy == GCDTy) {
262     // If the source already evenly divides the result type, we don't need to do
263     // anything.
264     Parts.push_back(SrcReg);
265   } else {
266     // Need to split into common type sized pieces.
267     auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
268     getUnmergeResults(Parts, *Unmerge);
269   }
270 }
271 
272 LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy,
273                                     LLT NarrowTy, Register SrcReg) {
274   LLT SrcTy = MRI.getType(SrcReg);
275   LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy);
276   extractGCDType(Parts, GCDTy, SrcReg);
277   return GCDTy;
278 }
279 
280 LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy,
281                                          SmallVectorImpl<Register> &VRegs,
282                                          unsigned PadStrategy) {
283   LLT LCMTy = getLCMType(DstTy, NarrowTy);
284 
285   int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits();
286   int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits();
287   int NumOrigSrc = VRegs.size();
288 
289   Register PadReg;
290 
291   // Get a value we can use to pad the source value if the sources won't evenly
292   // cover the result type.
293   if (NumOrigSrc < NumParts * NumSubParts) {
294     if (PadStrategy == TargetOpcode::G_ZEXT)
295       PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0);
296     else if (PadStrategy == TargetOpcode::G_ANYEXT)
297       PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
298     else {
299       assert(PadStrategy == TargetOpcode::G_SEXT);
300 
301       // Shift the sign bit of the low register through the high register.
302       auto ShiftAmt =
303         MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1);
304       PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0);
305     }
306   }
307 
308   // Registers for the final merge to be produced.
309   SmallVector<Register, 4> Remerge(NumParts);
310 
311   // Registers needed for intermediate merges, which will be merged into a
312   // source for Remerge.
313   SmallVector<Register, 4> SubMerge(NumSubParts);
314 
315   // Once we've fully read off the end of the original source bits, we can reuse
316   // the same high bits for remaining padding elements.
317   Register AllPadReg;
318 
319   // Build merges to the LCM type to cover the original result type.
320   for (int I = 0; I != NumParts; ++I) {
321     bool AllMergePartsArePadding = true;
322 
323     // Build the requested merges to the requested type.
324     for (int J = 0; J != NumSubParts; ++J) {
325       int Idx = I * NumSubParts + J;
326       if (Idx >= NumOrigSrc) {
327         SubMerge[J] = PadReg;
328         continue;
329       }
330 
331       SubMerge[J] = VRegs[Idx];
332 
333       // There are meaningful bits here we can't reuse later.
334       AllMergePartsArePadding = false;
335     }
336 
337     // If we've filled up a complete piece with padding bits, we can directly
338     // emit the natural sized constant if applicable, rather than a merge of
339     // smaller constants.
340     if (AllMergePartsArePadding && !AllPadReg) {
341       if (PadStrategy == TargetOpcode::G_ANYEXT)
342         AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0);
343       else if (PadStrategy == TargetOpcode::G_ZEXT)
344         AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0);
345 
346       // If this is a sign extension, we can't materialize a trivial constant
347       // with the right type and have to produce a merge.
348     }
349 
350     if (AllPadReg) {
351       // Avoid creating additional instructions if we're just adding additional
352       // copies of padding bits.
353       Remerge[I] = AllPadReg;
354       continue;
355     }
356 
357     if (NumSubParts == 1)
358       Remerge[I] = SubMerge[0];
359     else
360       Remerge[I] = MIRBuilder.buildMerge(NarrowTy, SubMerge).getReg(0);
361 
362     // In the sign extend padding case, re-use the first all-signbit merge.
363     if (AllMergePartsArePadding && !AllPadReg)
364       AllPadReg = Remerge[I];
365   }
366 
367   VRegs = std::move(Remerge);
368   return LCMTy;
369 }
370 
371 void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy,
372                                                ArrayRef<Register> RemergeRegs) {
373   LLT DstTy = MRI.getType(DstReg);
374 
375   // Create the merge to the widened source, and extract the relevant bits into
376   // the result.
377 
378   if (DstTy == LCMTy) {
379     MIRBuilder.buildMerge(DstReg, RemergeRegs);
380     return;
381   }
382 
383   auto Remerge = MIRBuilder.buildMerge(LCMTy, RemergeRegs);
384   if (DstTy.isScalar() && LCMTy.isScalar()) {
385     MIRBuilder.buildTrunc(DstReg, Remerge);
386     return;
387   }
388 
389   if (LCMTy.isVector()) {
390     unsigned NumDefs = LCMTy.getSizeInBits() / DstTy.getSizeInBits();
391     SmallVector<Register, 8> UnmergeDefs(NumDefs);
392     UnmergeDefs[0] = DstReg;
393     for (unsigned I = 1; I != NumDefs; ++I)
394       UnmergeDefs[I] = MRI.createGenericVirtualRegister(DstTy);
395 
396     MIRBuilder.buildUnmerge(UnmergeDefs,
397                             MIRBuilder.buildMerge(LCMTy, RemergeRegs));
398     return;
399   }
400 
401   llvm_unreachable("unhandled case");
402 }
403 
404 static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
405 #define RTLIBCASE_INT(LibcallPrefix)                                           \
406   do {                                                                         \
407     switch (Size) {                                                            \
408     case 32:                                                                   \
409       return RTLIB::LibcallPrefix##32;                                         \
410     case 64:                                                                   \
411       return RTLIB::LibcallPrefix##64;                                         \
412     case 128:                                                                  \
413       return RTLIB::LibcallPrefix##128;                                        \
414     default:                                                                   \
415       llvm_unreachable("unexpected size");                                     \
416     }                                                                          \
417   } while (0)
418 
419 #define RTLIBCASE(LibcallPrefix)                                               \
420   do {                                                                         \
421     switch (Size) {                                                            \
422     case 32:                                                                   \
423       return RTLIB::LibcallPrefix##32;                                         \
424     case 64:                                                                   \
425       return RTLIB::LibcallPrefix##64;                                         \
426     case 80:                                                                   \
427       return RTLIB::LibcallPrefix##80;                                         \
428     case 128:                                                                  \
429       return RTLIB::LibcallPrefix##128;                                        \
430     default:                                                                   \
431       llvm_unreachable("unexpected size");                                     \
432     }                                                                          \
433   } while (0)
434 
435   switch (Opcode) {
436   case TargetOpcode::G_SDIV:
437     RTLIBCASE_INT(SDIV_I);
438   case TargetOpcode::G_UDIV:
439     RTLIBCASE_INT(UDIV_I);
440   case TargetOpcode::G_SREM:
441     RTLIBCASE_INT(SREM_I);
442   case TargetOpcode::G_UREM:
443     RTLIBCASE_INT(UREM_I);
444   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
445     RTLIBCASE_INT(CTLZ_I);
446   case TargetOpcode::G_FADD:
447     RTLIBCASE(ADD_F);
448   case TargetOpcode::G_FSUB:
449     RTLIBCASE(SUB_F);
450   case TargetOpcode::G_FMUL:
451     RTLIBCASE(MUL_F);
452   case TargetOpcode::G_FDIV:
453     RTLIBCASE(DIV_F);
454   case TargetOpcode::G_FEXP:
455     RTLIBCASE(EXP_F);
456   case TargetOpcode::G_FEXP2:
457     RTLIBCASE(EXP2_F);
458   case TargetOpcode::G_FREM:
459     RTLIBCASE(REM_F);
460   case TargetOpcode::G_FPOW:
461     RTLIBCASE(POW_F);
462   case TargetOpcode::G_FMA:
463     RTLIBCASE(FMA_F);
464   case TargetOpcode::G_FSIN:
465     RTLIBCASE(SIN_F);
466   case TargetOpcode::G_FCOS:
467     RTLIBCASE(COS_F);
468   case TargetOpcode::G_FLOG10:
469     RTLIBCASE(LOG10_F);
470   case TargetOpcode::G_FLOG:
471     RTLIBCASE(LOG_F);
472   case TargetOpcode::G_FLOG2:
473     RTLIBCASE(LOG2_F);
474   case TargetOpcode::G_FCEIL:
475     RTLIBCASE(CEIL_F);
476   case TargetOpcode::G_FFLOOR:
477     RTLIBCASE(FLOOR_F);
478   case TargetOpcode::G_FMINNUM:
479     RTLIBCASE(FMIN_F);
480   case TargetOpcode::G_FMAXNUM:
481     RTLIBCASE(FMAX_F);
482   case TargetOpcode::G_FSQRT:
483     RTLIBCASE(SQRT_F);
484   case TargetOpcode::G_FRINT:
485     RTLIBCASE(RINT_F);
486   case TargetOpcode::G_FNEARBYINT:
487     RTLIBCASE(NEARBYINT_F);
488   case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
489     RTLIBCASE(ROUNDEVEN_F);
490   }
491   llvm_unreachable("Unknown libcall function");
492 }
493 
494 /// True if an instruction is in tail position in its caller. Intended for
495 /// legalizing libcalls as tail calls when possible.
496 static bool isLibCallInTailPosition(const TargetInstrInfo &TII,
497                                     MachineInstr &MI) {
498   MachineBasicBlock &MBB = *MI.getParent();
499   const Function &F = MBB.getParent()->getFunction();
500 
501   // Conservatively require the attributes of the call to match those of
502   // the return. Ignore NoAlias and NonNull because they don't affect the
503   // call sequence.
504   AttributeList CallerAttrs = F.getAttributes();
505   if (AttrBuilder(CallerAttrs, AttributeList::ReturnIndex)
506           .removeAttribute(Attribute::NoAlias)
507           .removeAttribute(Attribute::NonNull)
508           .hasAttributes())
509     return false;
510 
511   // It's not safe to eliminate the sign / zero extension of the return value.
512   if (CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::ZExt) ||
513       CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::SExt))
514     return false;
515 
516   // Only tail call if the following instruction is a standard return.
517   auto Next = next_nodbg(MI.getIterator(), MBB.instr_end());
518   if (Next == MBB.instr_end() || TII.isTailCall(*Next) || !Next->isReturn())
519     return false;
520 
521   return true;
522 }
523 
524 LegalizerHelper::LegalizeResult
525 llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name,
526                     const CallLowering::ArgInfo &Result,
527                     ArrayRef<CallLowering::ArgInfo> Args,
528                     const CallingConv::ID CC) {
529   auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
530 
531   CallLowering::CallLoweringInfo Info;
532   Info.CallConv = CC;
533   Info.Callee = MachineOperand::CreateES(Name);
534   Info.OrigRet = Result;
535   std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
536   if (!CLI.lowerCall(MIRBuilder, Info))
537     return LegalizerHelper::UnableToLegalize;
538 
539   return LegalizerHelper::Legalized;
540 }
541 
542 LegalizerHelper::LegalizeResult
543 llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall,
544                     const CallLowering::ArgInfo &Result,
545                     ArrayRef<CallLowering::ArgInfo> Args) {
546   auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
547   const char *Name = TLI.getLibcallName(Libcall);
548   const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall);
549   return createLibcall(MIRBuilder, Name, Result, Args, CC);
550 }
551 
552 // Useful for libcalls where all operands have the same type.
553 static LegalizerHelper::LegalizeResult
554 simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size,
555               Type *OpType) {
556   auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
557 
558   SmallVector<CallLowering::ArgInfo, 3> Args;
559   for (unsigned i = 1; i < MI.getNumOperands(); i++)
560     Args.push_back({MI.getOperand(i).getReg(), OpType});
561   return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType},
562                        Args);
563 }
564 
565 LegalizerHelper::LegalizeResult
566 llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
567                        MachineInstr &MI) {
568   auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
569 
570   SmallVector<CallLowering::ArgInfo, 3> Args;
571   // Add all the args, except for the last which is an imm denoting 'tail'.
572   for (unsigned i = 0; i < MI.getNumOperands() - 1; ++i) {
573     Register Reg = MI.getOperand(i).getReg();
574 
575     // Need derive an IR type for call lowering.
576     LLT OpLLT = MRI.getType(Reg);
577     Type *OpTy = nullptr;
578     if (OpLLT.isPointer())
579       OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace());
580     else
581       OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits());
582     Args.push_back({Reg, OpTy});
583   }
584 
585   auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
586   auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
587   RTLIB::Libcall RTLibcall;
588   switch (MI.getOpcode()) {
589   case TargetOpcode::G_MEMCPY:
590     RTLibcall = RTLIB::MEMCPY;
591     break;
592   case TargetOpcode::G_MEMMOVE:
593     RTLibcall = RTLIB::MEMMOVE;
594     break;
595   case TargetOpcode::G_MEMSET:
596     RTLibcall = RTLIB::MEMSET;
597     break;
598   default:
599     return LegalizerHelper::UnableToLegalize;
600   }
601   const char *Name = TLI.getLibcallName(RTLibcall);
602 
603   CallLowering::CallLoweringInfo Info;
604   Info.CallConv = TLI.getLibcallCallingConv(RTLibcall);
605   Info.Callee = MachineOperand::CreateES(Name);
606   Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx));
607   Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() &&
608                     isLibCallInTailPosition(MIRBuilder.getTII(), MI);
609 
610   std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
611   if (!CLI.lowerCall(MIRBuilder, Info))
612     return LegalizerHelper::UnableToLegalize;
613 
614   if (Info.LoweredTailCall) {
615     assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?");
616     // We must have a return following the call (or debug insts) to get past
617     // isLibCallInTailPosition.
618     do {
619       MachineInstr *Next = MI.getNextNode();
620       assert(Next && (Next->isReturn() || Next->isDebugInstr()) &&
621              "Expected instr following MI to be return or debug inst?");
622       // We lowered a tail call, so the call is now the return from the block.
623       // Delete the old return.
624       Next->eraseFromParent();
625     } while (MI.getNextNode());
626   }
627 
628   return LegalizerHelper::Legalized;
629 }
630 
631 static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType,
632                                        Type *FromType) {
633   auto ToMVT = MVT::getVT(ToType);
634   auto FromMVT = MVT::getVT(FromType);
635 
636   switch (Opcode) {
637   case TargetOpcode::G_FPEXT:
638     return RTLIB::getFPEXT(FromMVT, ToMVT);
639   case TargetOpcode::G_FPTRUNC:
640     return RTLIB::getFPROUND(FromMVT, ToMVT);
641   case TargetOpcode::G_FPTOSI:
642     return RTLIB::getFPTOSINT(FromMVT, ToMVT);
643   case TargetOpcode::G_FPTOUI:
644     return RTLIB::getFPTOUINT(FromMVT, ToMVT);
645   case TargetOpcode::G_SITOFP:
646     return RTLIB::getSINTTOFP(FromMVT, ToMVT);
647   case TargetOpcode::G_UITOFP:
648     return RTLIB::getUINTTOFP(FromMVT, ToMVT);
649   }
650   llvm_unreachable("Unsupported libcall function");
651 }
652 
653 static LegalizerHelper::LegalizeResult
654 conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType,
655                   Type *FromType) {
656   RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType);
657   return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType},
658                        {{MI.getOperand(1).getReg(), FromType}});
659 }
660 
661 LegalizerHelper::LegalizeResult
662 LegalizerHelper::libcall(MachineInstr &MI) {
663   LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
664   unsigned Size = LLTy.getSizeInBits();
665   auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
666 
667   switch (MI.getOpcode()) {
668   default:
669     return UnableToLegalize;
670   case TargetOpcode::G_SDIV:
671   case TargetOpcode::G_UDIV:
672   case TargetOpcode::G_SREM:
673   case TargetOpcode::G_UREM:
674   case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
675     Type *HLTy = IntegerType::get(Ctx, Size);
676     auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
677     if (Status != Legalized)
678       return Status;
679     break;
680   }
681   case TargetOpcode::G_FADD:
682   case TargetOpcode::G_FSUB:
683   case TargetOpcode::G_FMUL:
684   case TargetOpcode::G_FDIV:
685   case TargetOpcode::G_FMA:
686   case TargetOpcode::G_FPOW:
687   case TargetOpcode::G_FREM:
688   case TargetOpcode::G_FCOS:
689   case TargetOpcode::G_FSIN:
690   case TargetOpcode::G_FLOG10:
691   case TargetOpcode::G_FLOG:
692   case TargetOpcode::G_FLOG2:
693   case TargetOpcode::G_FEXP:
694   case TargetOpcode::G_FEXP2:
695   case TargetOpcode::G_FCEIL:
696   case TargetOpcode::G_FFLOOR:
697   case TargetOpcode::G_FMINNUM:
698   case TargetOpcode::G_FMAXNUM:
699   case TargetOpcode::G_FSQRT:
700   case TargetOpcode::G_FRINT:
701   case TargetOpcode::G_FNEARBYINT:
702   case TargetOpcode::G_INTRINSIC_ROUNDEVEN: {
703     Type *HLTy = getFloatTypeForLLT(Ctx, LLTy);
704     if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) {
705       LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n");
706       return UnableToLegalize;
707     }
708     auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
709     if (Status != Legalized)
710       return Status;
711     break;
712   }
713   case TargetOpcode::G_FPEXT:
714   case TargetOpcode::G_FPTRUNC: {
715     Type *FromTy = getFloatTypeForLLT(Ctx,  MRI.getType(MI.getOperand(1).getReg()));
716     Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg()));
717     if (!FromTy || !ToTy)
718       return UnableToLegalize;
719     LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy );
720     if (Status != Legalized)
721       return Status;
722     break;
723   }
724   case TargetOpcode::G_FPTOSI:
725   case TargetOpcode::G_FPTOUI: {
726     // FIXME: Support other types
727     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
728     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
729     if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64))
730       return UnableToLegalize;
731     LegalizeResult Status = conversionLibcall(
732         MI, MIRBuilder,
733         ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx),
734         FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx));
735     if (Status != Legalized)
736       return Status;
737     break;
738   }
739   case TargetOpcode::G_SITOFP:
740   case TargetOpcode::G_UITOFP: {
741     // FIXME: Support other types
742     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
743     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
744     if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64))
745       return UnableToLegalize;
746     LegalizeResult Status = conversionLibcall(
747         MI, MIRBuilder,
748         ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx),
749         FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx));
750     if (Status != Legalized)
751       return Status;
752     break;
753   }
754   case TargetOpcode::G_MEMCPY:
755   case TargetOpcode::G_MEMMOVE:
756   case TargetOpcode::G_MEMSET: {
757     LegalizeResult Result = createMemLibcall(MIRBuilder, *MIRBuilder.getMRI(), MI);
758     MI.eraseFromParent();
759     return Result;
760   }
761   }
762 
763   MI.eraseFromParent();
764   return Legalized;
765 }
766 
767 LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
768                                                               unsigned TypeIdx,
769                                                               LLT NarrowTy) {
770   uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
771   uint64_t NarrowSize = NarrowTy.getSizeInBits();
772 
773   switch (MI.getOpcode()) {
774   default:
775     return UnableToLegalize;
776   case TargetOpcode::G_IMPLICIT_DEF: {
777     Register DstReg = MI.getOperand(0).getReg();
778     LLT DstTy = MRI.getType(DstReg);
779 
780     // If SizeOp0 is not an exact multiple of NarrowSize, emit
781     // G_ANYEXT(G_IMPLICIT_DEF). Cast result to vector if needed.
782     // FIXME: Although this would also be legal for the general case, it causes
783     //  a lot of regressions in the emitted code (superfluous COPYs, artifact
784     //  combines not being hit). This seems to be a problem related to the
785     //  artifact combiner.
786     if (SizeOp0 % NarrowSize != 0) {
787       LLT ImplicitTy = NarrowTy;
788       if (DstTy.isVector())
789         ImplicitTy = LLT::vector(DstTy.getNumElements(), ImplicitTy);
790 
791       Register ImplicitReg = MIRBuilder.buildUndef(ImplicitTy).getReg(0);
792       MIRBuilder.buildAnyExt(DstReg, ImplicitReg);
793 
794       MI.eraseFromParent();
795       return Legalized;
796     }
797 
798     int NumParts = SizeOp0 / NarrowSize;
799 
800     SmallVector<Register, 2> DstRegs;
801     for (int i = 0; i < NumParts; ++i)
802       DstRegs.push_back(MIRBuilder.buildUndef(NarrowTy).getReg(0));
803 
804     if (DstTy.isVector())
805       MIRBuilder.buildBuildVector(DstReg, DstRegs);
806     else
807       MIRBuilder.buildMerge(DstReg, DstRegs);
808     MI.eraseFromParent();
809     return Legalized;
810   }
811   case TargetOpcode::G_CONSTANT: {
812     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
813     const APInt &Val = MI.getOperand(1).getCImm()->getValue();
814     unsigned TotalSize = Ty.getSizeInBits();
815     unsigned NarrowSize = NarrowTy.getSizeInBits();
816     int NumParts = TotalSize / NarrowSize;
817 
818     SmallVector<Register, 4> PartRegs;
819     for (int I = 0; I != NumParts; ++I) {
820       unsigned Offset = I * NarrowSize;
821       auto K = MIRBuilder.buildConstant(NarrowTy,
822                                         Val.lshr(Offset).trunc(NarrowSize));
823       PartRegs.push_back(K.getReg(0));
824     }
825 
826     LLT LeftoverTy;
827     unsigned LeftoverBits = TotalSize - NumParts * NarrowSize;
828     SmallVector<Register, 1> LeftoverRegs;
829     if (LeftoverBits != 0) {
830       LeftoverTy = LLT::scalar(LeftoverBits);
831       auto K = MIRBuilder.buildConstant(
832         LeftoverTy,
833         Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits));
834       LeftoverRegs.push_back(K.getReg(0));
835     }
836 
837     insertParts(MI.getOperand(0).getReg(),
838                 Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs);
839 
840     MI.eraseFromParent();
841     return Legalized;
842   }
843   case TargetOpcode::G_SEXT:
844   case TargetOpcode::G_ZEXT:
845   case TargetOpcode::G_ANYEXT:
846     return narrowScalarExt(MI, TypeIdx, NarrowTy);
847   case TargetOpcode::G_TRUNC: {
848     if (TypeIdx != 1)
849       return UnableToLegalize;
850 
851     uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
852     if (NarrowTy.getSizeInBits() * 2 != SizeOp1) {
853       LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n");
854       return UnableToLegalize;
855     }
856 
857     auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
858     MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0));
859     MI.eraseFromParent();
860     return Legalized;
861   }
862 
863   case TargetOpcode::G_FREEZE:
864     return reduceOperationWidth(MI, TypeIdx, NarrowTy);
865 
866   case TargetOpcode::G_ADD: {
867     // FIXME: add support for when SizeOp0 isn't an exact multiple of
868     // NarrowSize.
869     if (SizeOp0 % NarrowSize != 0)
870       return UnableToLegalize;
871     // Expand in terms of carry-setting/consuming G_ADDE instructions.
872     int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
873 
874     SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
875     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
876     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
877 
878     Register CarryIn;
879     for (int i = 0; i < NumParts; ++i) {
880       Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
881       Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
882 
883       if (i == 0)
884         MIRBuilder.buildUAddo(DstReg, CarryOut, Src1Regs[i], Src2Regs[i]);
885       else {
886         MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i],
887                               Src2Regs[i], CarryIn);
888       }
889 
890       DstRegs.push_back(DstReg);
891       CarryIn = CarryOut;
892     }
893     Register DstReg = MI.getOperand(0).getReg();
894     if(MRI.getType(DstReg).isVector())
895       MIRBuilder.buildBuildVector(DstReg, DstRegs);
896     else
897       MIRBuilder.buildMerge(DstReg, DstRegs);
898     MI.eraseFromParent();
899     return Legalized;
900   }
901   case TargetOpcode::G_SUB: {
902     // FIXME: add support for when SizeOp0 isn't an exact multiple of
903     // NarrowSize.
904     if (SizeOp0 % NarrowSize != 0)
905       return UnableToLegalize;
906 
907     int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
908 
909     SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
910     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
911     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
912 
913     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
914     Register BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
915     MIRBuilder.buildInstr(TargetOpcode::G_USUBO, {DstReg, BorrowOut},
916                           {Src1Regs[0], Src2Regs[0]});
917     DstRegs.push_back(DstReg);
918     Register BorrowIn = BorrowOut;
919     for (int i = 1; i < NumParts; ++i) {
920       DstReg = MRI.createGenericVirtualRegister(NarrowTy);
921       BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
922 
923       MIRBuilder.buildInstr(TargetOpcode::G_USUBE, {DstReg, BorrowOut},
924                             {Src1Regs[i], Src2Regs[i], BorrowIn});
925 
926       DstRegs.push_back(DstReg);
927       BorrowIn = BorrowOut;
928     }
929     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
930     MI.eraseFromParent();
931     return Legalized;
932   }
933   case TargetOpcode::G_MUL:
934   case TargetOpcode::G_UMULH:
935     return narrowScalarMul(MI, NarrowTy);
936   case TargetOpcode::G_EXTRACT:
937     return narrowScalarExtract(MI, TypeIdx, NarrowTy);
938   case TargetOpcode::G_INSERT:
939     return narrowScalarInsert(MI, TypeIdx, NarrowTy);
940   case TargetOpcode::G_LOAD: {
941     auto &MMO = **MI.memoperands_begin();
942     Register DstReg = MI.getOperand(0).getReg();
943     LLT DstTy = MRI.getType(DstReg);
944     if (DstTy.isVector())
945       return UnableToLegalize;
946 
947     if (8 * MMO.getSize() != DstTy.getSizeInBits()) {
948       Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
949       MIRBuilder.buildLoad(TmpReg, MI.getOperand(1), MMO);
950       MIRBuilder.buildAnyExt(DstReg, TmpReg);
951       MI.eraseFromParent();
952       return Legalized;
953     }
954 
955     return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy);
956   }
957   case TargetOpcode::G_ZEXTLOAD:
958   case TargetOpcode::G_SEXTLOAD: {
959     bool ZExt = MI.getOpcode() == TargetOpcode::G_ZEXTLOAD;
960     Register DstReg = MI.getOperand(0).getReg();
961     Register PtrReg = MI.getOperand(1).getReg();
962 
963     Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
964     auto &MMO = **MI.memoperands_begin();
965     if (MMO.getSizeInBits() == NarrowSize) {
966       MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
967     } else {
968       MIRBuilder.buildLoadInstr(MI.getOpcode(), TmpReg, PtrReg, MMO);
969     }
970 
971     if (ZExt)
972       MIRBuilder.buildZExt(DstReg, TmpReg);
973     else
974       MIRBuilder.buildSExt(DstReg, TmpReg);
975 
976     MI.eraseFromParent();
977     return Legalized;
978   }
979   case TargetOpcode::G_STORE: {
980     const auto &MMO = **MI.memoperands_begin();
981 
982     Register SrcReg = MI.getOperand(0).getReg();
983     LLT SrcTy = MRI.getType(SrcReg);
984     if (SrcTy.isVector())
985       return UnableToLegalize;
986 
987     int NumParts = SizeOp0 / NarrowSize;
988     unsigned HandledSize = NumParts * NarrowTy.getSizeInBits();
989     unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize;
990     if (SrcTy.isVector() && LeftoverBits != 0)
991       return UnableToLegalize;
992 
993     if (8 * MMO.getSize() != SrcTy.getSizeInBits()) {
994       Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
995       auto &MMO = **MI.memoperands_begin();
996       MIRBuilder.buildTrunc(TmpReg, SrcReg);
997       MIRBuilder.buildStore(TmpReg, MI.getOperand(1), MMO);
998       MI.eraseFromParent();
999       return Legalized;
1000     }
1001 
1002     return reduceLoadStoreWidth(MI, 0, NarrowTy);
1003   }
1004   case TargetOpcode::G_SELECT:
1005     return narrowScalarSelect(MI, TypeIdx, NarrowTy);
1006   case TargetOpcode::G_AND:
1007   case TargetOpcode::G_OR:
1008   case TargetOpcode::G_XOR: {
1009     // Legalize bitwise operation:
1010     // A = BinOp<Ty> B, C
1011     // into:
1012     // B1, ..., BN = G_UNMERGE_VALUES B
1013     // C1, ..., CN = G_UNMERGE_VALUES C
1014     // A1 = BinOp<Ty/N> B1, C2
1015     // ...
1016     // AN = BinOp<Ty/N> BN, CN
1017     // A = G_MERGE_VALUES A1, ..., AN
1018     return narrowScalarBasic(MI, TypeIdx, NarrowTy);
1019   }
1020   case TargetOpcode::G_SHL:
1021   case TargetOpcode::G_LSHR:
1022   case TargetOpcode::G_ASHR:
1023     return narrowScalarShift(MI, TypeIdx, NarrowTy);
1024   case TargetOpcode::G_CTLZ:
1025   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1026   case TargetOpcode::G_CTTZ:
1027   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1028   case TargetOpcode::G_CTPOP:
1029     if (TypeIdx == 1)
1030       switch (MI.getOpcode()) {
1031       case TargetOpcode::G_CTLZ:
1032       case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1033         return narrowScalarCTLZ(MI, TypeIdx, NarrowTy);
1034       case TargetOpcode::G_CTTZ:
1035       case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1036         return narrowScalarCTTZ(MI, TypeIdx, NarrowTy);
1037       case TargetOpcode::G_CTPOP:
1038         return narrowScalarCTPOP(MI, TypeIdx, NarrowTy);
1039       default:
1040         return UnableToLegalize;
1041       }
1042 
1043     Observer.changingInstr(MI);
1044     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1045     Observer.changedInstr(MI);
1046     return Legalized;
1047   case TargetOpcode::G_INTTOPTR:
1048     if (TypeIdx != 1)
1049       return UnableToLegalize;
1050 
1051     Observer.changingInstr(MI);
1052     narrowScalarSrc(MI, NarrowTy, 1);
1053     Observer.changedInstr(MI);
1054     return Legalized;
1055   case TargetOpcode::G_PTRTOINT:
1056     if (TypeIdx != 0)
1057       return UnableToLegalize;
1058 
1059     Observer.changingInstr(MI);
1060     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1061     Observer.changedInstr(MI);
1062     return Legalized;
1063   case TargetOpcode::G_PHI: {
1064     unsigned NumParts = SizeOp0 / NarrowSize;
1065     SmallVector<Register, 2> DstRegs(NumParts);
1066     SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2);
1067     Observer.changingInstr(MI);
1068     for (unsigned i = 1; i < MI.getNumOperands(); i += 2) {
1069       MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB();
1070       MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
1071       extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts,
1072                    SrcRegs[i / 2]);
1073     }
1074     MachineBasicBlock &MBB = *MI.getParent();
1075     MIRBuilder.setInsertPt(MBB, MI);
1076     for (unsigned i = 0; i < NumParts; ++i) {
1077       DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy);
1078       MachineInstrBuilder MIB =
1079           MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]);
1080       for (unsigned j = 1; j < MI.getNumOperands(); j += 2)
1081         MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1));
1082     }
1083     MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI());
1084     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
1085     Observer.changedInstr(MI);
1086     MI.eraseFromParent();
1087     return Legalized;
1088   }
1089   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
1090   case TargetOpcode::G_INSERT_VECTOR_ELT: {
1091     if (TypeIdx != 2)
1092       return UnableToLegalize;
1093 
1094     int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3;
1095     Observer.changingInstr(MI);
1096     narrowScalarSrc(MI, NarrowTy, OpIdx);
1097     Observer.changedInstr(MI);
1098     return Legalized;
1099   }
1100   case TargetOpcode::G_ICMP: {
1101     uint64_t SrcSize = MRI.getType(MI.getOperand(2).getReg()).getSizeInBits();
1102     if (NarrowSize * 2 != SrcSize)
1103       return UnableToLegalize;
1104 
1105     Observer.changingInstr(MI);
1106     Register LHSL = MRI.createGenericVirtualRegister(NarrowTy);
1107     Register LHSH = MRI.createGenericVirtualRegister(NarrowTy);
1108     MIRBuilder.buildUnmerge({LHSL, LHSH}, MI.getOperand(2));
1109 
1110     Register RHSL = MRI.createGenericVirtualRegister(NarrowTy);
1111     Register RHSH = MRI.createGenericVirtualRegister(NarrowTy);
1112     MIRBuilder.buildUnmerge({RHSL, RHSH}, MI.getOperand(3));
1113 
1114     CmpInst::Predicate Pred =
1115         static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
1116     LLT ResTy = MRI.getType(MI.getOperand(0).getReg());
1117 
1118     if (Pred == CmpInst::ICMP_EQ || Pred == CmpInst::ICMP_NE) {
1119       MachineInstrBuilder XorL = MIRBuilder.buildXor(NarrowTy, LHSL, RHSL);
1120       MachineInstrBuilder XorH = MIRBuilder.buildXor(NarrowTy, LHSH, RHSH);
1121       MachineInstrBuilder Or = MIRBuilder.buildOr(NarrowTy, XorL, XorH);
1122       MachineInstrBuilder Zero = MIRBuilder.buildConstant(NarrowTy, 0);
1123       MIRBuilder.buildICmp(Pred, MI.getOperand(0), Or, Zero);
1124     } else {
1125       MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH);
1126       MachineInstrBuilder CmpHEQ =
1127           MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH);
1128       MachineInstrBuilder CmpLU = MIRBuilder.buildICmp(
1129           ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL);
1130       MIRBuilder.buildSelect(MI.getOperand(0), CmpHEQ, CmpLU, CmpH);
1131     }
1132     Observer.changedInstr(MI);
1133     MI.eraseFromParent();
1134     return Legalized;
1135   }
1136   case TargetOpcode::G_SEXT_INREG: {
1137     if (TypeIdx != 0)
1138       return UnableToLegalize;
1139 
1140     int64_t SizeInBits = MI.getOperand(2).getImm();
1141 
1142     // So long as the new type has more bits than the bits we're extending we
1143     // don't need to break it apart.
1144     if (NarrowTy.getScalarSizeInBits() >= SizeInBits) {
1145       Observer.changingInstr(MI);
1146       // We don't lose any non-extension bits by truncating the src and
1147       // sign-extending the dst.
1148       MachineOperand &MO1 = MI.getOperand(1);
1149       auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1);
1150       MO1.setReg(TruncMIB.getReg(0));
1151 
1152       MachineOperand &MO2 = MI.getOperand(0);
1153       Register DstExt = MRI.createGenericVirtualRegister(NarrowTy);
1154       MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1155       MIRBuilder.buildSExt(MO2, DstExt);
1156       MO2.setReg(DstExt);
1157       Observer.changedInstr(MI);
1158       return Legalized;
1159     }
1160 
1161     // Break it apart. Components below the extension point are unmodified. The
1162     // component containing the extension point becomes a narrower SEXT_INREG.
1163     // Components above it are ashr'd from the component containing the
1164     // extension point.
1165     if (SizeOp0 % NarrowSize != 0)
1166       return UnableToLegalize;
1167     int NumParts = SizeOp0 / NarrowSize;
1168 
1169     // List the registers where the destination will be scattered.
1170     SmallVector<Register, 2> DstRegs;
1171     // List the registers where the source will be split.
1172     SmallVector<Register, 2> SrcRegs;
1173 
1174     // Create all the temporary registers.
1175     for (int i = 0; i < NumParts; ++i) {
1176       Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy);
1177 
1178       SrcRegs.push_back(SrcReg);
1179     }
1180 
1181     // Explode the big arguments into smaller chunks.
1182     MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1));
1183 
1184     Register AshrCstReg =
1185         MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1)
1186             .getReg(0);
1187     Register FullExtensionReg = 0;
1188     Register PartialExtensionReg = 0;
1189 
1190     // Do the operation on each small part.
1191     for (int i = 0; i < NumParts; ++i) {
1192       if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits)
1193         DstRegs.push_back(SrcRegs[i]);
1194       else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) {
1195         assert(PartialExtensionReg &&
1196                "Expected to visit partial extension before full");
1197         if (FullExtensionReg) {
1198           DstRegs.push_back(FullExtensionReg);
1199           continue;
1200         }
1201         DstRegs.push_back(
1202             MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg)
1203                 .getReg(0));
1204         FullExtensionReg = DstRegs.back();
1205       } else {
1206         DstRegs.push_back(
1207             MIRBuilder
1208                 .buildInstr(
1209                     TargetOpcode::G_SEXT_INREG, {NarrowTy},
1210                     {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()})
1211                 .getReg(0));
1212         PartialExtensionReg = DstRegs.back();
1213       }
1214     }
1215 
1216     // Gather the destination registers into the final destination.
1217     Register DstReg = MI.getOperand(0).getReg();
1218     MIRBuilder.buildMerge(DstReg, DstRegs);
1219     MI.eraseFromParent();
1220     return Legalized;
1221   }
1222   case TargetOpcode::G_BSWAP:
1223   case TargetOpcode::G_BITREVERSE: {
1224     if (SizeOp0 % NarrowSize != 0)
1225       return UnableToLegalize;
1226 
1227     Observer.changingInstr(MI);
1228     SmallVector<Register, 2> SrcRegs, DstRegs;
1229     unsigned NumParts = SizeOp0 / NarrowSize;
1230     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
1231 
1232     for (unsigned i = 0; i < NumParts; ++i) {
1233       auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
1234                                            {SrcRegs[NumParts - 1 - i]});
1235       DstRegs.push_back(DstPart.getReg(0));
1236     }
1237 
1238     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
1239 
1240     Observer.changedInstr(MI);
1241     MI.eraseFromParent();
1242     return Legalized;
1243   }
1244   case TargetOpcode::G_PTR_ADD:
1245   case TargetOpcode::G_PTRMASK: {
1246     if (TypeIdx != 1)
1247       return UnableToLegalize;
1248     Observer.changingInstr(MI);
1249     narrowScalarSrc(MI, NarrowTy, 2);
1250     Observer.changedInstr(MI);
1251     return Legalized;
1252   }
1253   case TargetOpcode::G_FPTOUI: {
1254     if (TypeIdx != 0)
1255       return UnableToLegalize;
1256     Observer.changingInstr(MI);
1257     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1258     Observer.changedInstr(MI);
1259     return Legalized;
1260   }
1261   case TargetOpcode::G_FPTOSI: {
1262     if (TypeIdx != 0)
1263       return UnableToLegalize;
1264     Observer.changingInstr(MI);
1265     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_SEXT);
1266     Observer.changedInstr(MI);
1267     return Legalized;
1268   }
1269   case TargetOpcode::G_FPEXT:
1270     if (TypeIdx != 0)
1271       return UnableToLegalize;
1272     Observer.changingInstr(MI);
1273     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_FPEXT);
1274     Observer.changedInstr(MI);
1275     return Legalized;
1276   }
1277 }
1278 
1279 Register LegalizerHelper::coerceToScalar(Register Val) {
1280   LLT Ty = MRI.getType(Val);
1281   if (Ty.isScalar())
1282     return Val;
1283 
1284   const DataLayout &DL = MIRBuilder.getDataLayout();
1285   LLT NewTy = LLT::scalar(Ty.getSizeInBits());
1286   if (Ty.isPointer()) {
1287     if (DL.isNonIntegralAddressSpace(Ty.getAddressSpace()))
1288       return Register();
1289     return MIRBuilder.buildPtrToInt(NewTy, Val).getReg(0);
1290   }
1291 
1292   Register NewVal = Val;
1293 
1294   assert(Ty.isVector());
1295   LLT EltTy = Ty.getElementType();
1296   if (EltTy.isPointer())
1297     NewVal = MIRBuilder.buildPtrToInt(NewTy, NewVal).getReg(0);
1298   return MIRBuilder.buildBitcast(NewTy, NewVal).getReg(0);
1299 }
1300 
1301 void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy,
1302                                      unsigned OpIdx, unsigned ExtOpcode) {
1303   MachineOperand &MO = MI.getOperand(OpIdx);
1304   auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO});
1305   MO.setReg(ExtB.getReg(0));
1306 }
1307 
1308 void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy,
1309                                       unsigned OpIdx) {
1310   MachineOperand &MO = MI.getOperand(OpIdx);
1311   auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO);
1312   MO.setReg(ExtB.getReg(0));
1313 }
1314 
1315 void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy,
1316                                      unsigned OpIdx, unsigned TruncOpcode) {
1317   MachineOperand &MO = MI.getOperand(OpIdx);
1318   Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1319   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1320   MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt});
1321   MO.setReg(DstExt);
1322 }
1323 
1324 void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy,
1325                                       unsigned OpIdx, unsigned ExtOpcode) {
1326   MachineOperand &MO = MI.getOperand(OpIdx);
1327   Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy);
1328   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1329   MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc});
1330   MO.setReg(DstTrunc);
1331 }
1332 
1333 void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy,
1334                                             unsigned OpIdx) {
1335   MachineOperand &MO = MI.getOperand(OpIdx);
1336   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1337   MO.setReg(widenWithUnmerge(WideTy, MO.getReg()));
1338 }
1339 
1340 void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy,
1341                                             unsigned OpIdx) {
1342   MachineOperand &MO = MI.getOperand(OpIdx);
1343 
1344   LLT OldTy = MRI.getType(MO.getReg());
1345   unsigned OldElts = OldTy.getNumElements();
1346   unsigned NewElts = MoreTy.getNumElements();
1347 
1348   unsigned NumParts = NewElts / OldElts;
1349 
1350   // Use concat_vectors if the result is a multiple of the number of elements.
1351   if (NumParts * OldElts == NewElts) {
1352     SmallVector<Register, 8> Parts;
1353     Parts.push_back(MO.getReg());
1354 
1355     Register ImpDef = MIRBuilder.buildUndef(OldTy).getReg(0);
1356     for (unsigned I = 1; I != NumParts; ++I)
1357       Parts.push_back(ImpDef);
1358 
1359     auto Concat = MIRBuilder.buildConcatVectors(MoreTy, Parts);
1360     MO.setReg(Concat.getReg(0));
1361     return;
1362   }
1363 
1364   Register MoreReg = MRI.createGenericVirtualRegister(MoreTy);
1365   Register ImpDef = MIRBuilder.buildUndef(MoreTy).getReg(0);
1366   MIRBuilder.buildInsert(MoreReg, ImpDef, MO.getReg(), 0);
1367   MO.setReg(MoreReg);
1368 }
1369 
1370 void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1371   MachineOperand &Op = MI.getOperand(OpIdx);
1372   Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0));
1373 }
1374 
1375 void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1376   MachineOperand &MO = MI.getOperand(OpIdx);
1377   Register CastDst = MRI.createGenericVirtualRegister(CastTy);
1378   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1379   MIRBuilder.buildBitcast(MO, CastDst);
1380   MO.setReg(CastDst);
1381 }
1382 
1383 LegalizerHelper::LegalizeResult
1384 LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx,
1385                                         LLT WideTy) {
1386   if (TypeIdx != 1)
1387     return UnableToLegalize;
1388 
1389   Register DstReg = MI.getOperand(0).getReg();
1390   LLT DstTy = MRI.getType(DstReg);
1391   if (DstTy.isVector())
1392     return UnableToLegalize;
1393 
1394   Register Src1 = MI.getOperand(1).getReg();
1395   LLT SrcTy = MRI.getType(Src1);
1396   const int DstSize = DstTy.getSizeInBits();
1397   const int SrcSize = SrcTy.getSizeInBits();
1398   const int WideSize = WideTy.getSizeInBits();
1399   const int NumMerge = (DstSize + WideSize - 1) / WideSize;
1400 
1401   unsigned NumOps = MI.getNumOperands();
1402   unsigned NumSrc = MI.getNumOperands() - 1;
1403   unsigned PartSize = DstTy.getSizeInBits() / NumSrc;
1404 
1405   if (WideSize >= DstSize) {
1406     // Directly pack the bits in the target type.
1407     Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1).getReg(0);
1408 
1409     for (unsigned I = 2; I != NumOps; ++I) {
1410       const unsigned Offset = (I - 1) * PartSize;
1411 
1412       Register SrcReg = MI.getOperand(I).getReg();
1413       assert(MRI.getType(SrcReg) == LLT::scalar(PartSize));
1414 
1415       auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
1416 
1417       Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
1418         MRI.createGenericVirtualRegister(WideTy);
1419 
1420       auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
1421       auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
1422       MIRBuilder.buildOr(NextResult, ResultReg, Shl);
1423       ResultReg = NextResult;
1424     }
1425 
1426     if (WideSize > DstSize)
1427       MIRBuilder.buildTrunc(DstReg, ResultReg);
1428     else if (DstTy.isPointer())
1429       MIRBuilder.buildIntToPtr(DstReg, ResultReg);
1430 
1431     MI.eraseFromParent();
1432     return Legalized;
1433   }
1434 
1435   // Unmerge the original values to the GCD type, and recombine to the next
1436   // multiple greater than the original type.
1437   //
1438   // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6
1439   // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0
1440   // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1
1441   // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2
1442   // %10:_(s6) = G_MERGE_VALUES %4, %5, %6
1443   // %11:_(s6) = G_MERGE_VALUES %7, %8, %9
1444   // %12:_(s12) = G_MERGE_VALUES %10, %11
1445   //
1446   // Padding with undef if necessary:
1447   //
1448   // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6
1449   // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0
1450   // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1
1451   // %7:_(s2) = G_IMPLICIT_DEF
1452   // %8:_(s6) = G_MERGE_VALUES %3, %4, %5
1453   // %9:_(s6) = G_MERGE_VALUES %6, %7, %7
1454   // %10:_(s12) = G_MERGE_VALUES %8, %9
1455 
1456   const int GCD = greatestCommonDivisor(SrcSize, WideSize);
1457   LLT GCDTy = LLT::scalar(GCD);
1458 
1459   SmallVector<Register, 8> Parts;
1460   SmallVector<Register, 8> NewMergeRegs;
1461   SmallVector<Register, 8> Unmerges;
1462   LLT WideDstTy = LLT::scalar(NumMerge * WideSize);
1463 
1464   // Decompose the original operands if they don't evenly divide.
1465   for (int I = 1, E = MI.getNumOperands(); I != E; ++I) {
1466     Register SrcReg = MI.getOperand(I).getReg();
1467     if (GCD == SrcSize) {
1468       Unmerges.push_back(SrcReg);
1469     } else {
1470       auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
1471       for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J)
1472         Unmerges.push_back(Unmerge.getReg(J));
1473     }
1474   }
1475 
1476   // Pad with undef to the next size that is a multiple of the requested size.
1477   if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) {
1478     Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
1479     for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I)
1480       Unmerges.push_back(UndefReg);
1481   }
1482 
1483   const int PartsPerGCD = WideSize / GCD;
1484 
1485   // Build merges of each piece.
1486   ArrayRef<Register> Slicer(Unmerges);
1487   for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) {
1488     auto Merge = MIRBuilder.buildMerge(WideTy, Slicer.take_front(PartsPerGCD));
1489     NewMergeRegs.push_back(Merge.getReg(0));
1490   }
1491 
1492   // A truncate may be necessary if the requested type doesn't evenly divide the
1493   // original result type.
1494   if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) {
1495     MIRBuilder.buildMerge(DstReg, NewMergeRegs);
1496   } else {
1497     auto FinalMerge = MIRBuilder.buildMerge(WideDstTy, NewMergeRegs);
1498     MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0));
1499   }
1500 
1501   MI.eraseFromParent();
1502   return Legalized;
1503 }
1504 
1505 Register LegalizerHelper::widenWithUnmerge(LLT WideTy, Register OrigReg) {
1506   Register WideReg = MRI.createGenericVirtualRegister(WideTy);
1507   LLT OrigTy = MRI.getType(OrigReg);
1508   LLT LCMTy = getLCMType(WideTy, OrigTy);
1509 
1510   const int NumMergeParts = LCMTy.getSizeInBits() / WideTy.getSizeInBits();
1511   const int NumUnmergeParts = LCMTy.getSizeInBits() / OrigTy.getSizeInBits();
1512 
1513   Register UnmergeSrc = WideReg;
1514 
1515   // Create a merge to the LCM type, padding with undef
1516   // %0:_(<3 x s32>) = G_FOO => <4 x s32>
1517   // =>
1518   // %1:_(<4 x s32>) = G_FOO
1519   // %2:_(<4 x s32>) = G_IMPLICIT_DEF
1520   // %3:_(<12 x s32>) = G_CONCAT_VECTORS %1, %2, %2
1521   // %0:_(<3 x s32>), %4:_, %5:_, %6:_ = G_UNMERGE_VALUES %3
1522   if (NumMergeParts > 1) {
1523     Register Undef = MIRBuilder.buildUndef(WideTy).getReg(0);
1524     SmallVector<Register, 8> MergeParts(NumMergeParts, Undef);
1525     MergeParts[0] = WideReg;
1526     UnmergeSrc = MIRBuilder.buildMerge(LCMTy, MergeParts).getReg(0);
1527   }
1528 
1529   // Unmerge to the original register and pad with dead defs.
1530   SmallVector<Register, 8> UnmergeResults(NumUnmergeParts);
1531   UnmergeResults[0] = OrigReg;
1532   for (int I = 1; I != NumUnmergeParts; ++I)
1533     UnmergeResults[I] = MRI.createGenericVirtualRegister(OrigTy);
1534 
1535   MIRBuilder.buildUnmerge(UnmergeResults, UnmergeSrc);
1536   return WideReg;
1537 }
1538 
1539 LegalizerHelper::LegalizeResult
1540 LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx,
1541                                           LLT WideTy) {
1542   if (TypeIdx != 0)
1543     return UnableToLegalize;
1544 
1545   int NumDst = MI.getNumOperands() - 1;
1546   Register SrcReg = MI.getOperand(NumDst).getReg();
1547   LLT SrcTy = MRI.getType(SrcReg);
1548   if (SrcTy.isVector())
1549     return UnableToLegalize;
1550 
1551   Register Dst0Reg = MI.getOperand(0).getReg();
1552   LLT DstTy = MRI.getType(Dst0Reg);
1553   if (!DstTy.isScalar())
1554     return UnableToLegalize;
1555 
1556   if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) {
1557     if (SrcTy.isPointer()) {
1558       const DataLayout &DL = MIRBuilder.getDataLayout();
1559       if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) {
1560         LLVM_DEBUG(
1561             dbgs() << "Not casting non-integral address space integer\n");
1562         return UnableToLegalize;
1563       }
1564 
1565       SrcTy = LLT::scalar(SrcTy.getSizeInBits());
1566       SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0);
1567     }
1568 
1569     // Widen SrcTy to WideTy. This does not affect the result, but since the
1570     // user requested this size, it is probably better handled than SrcTy and
1571     // should reduce the total number of legalization artifacts
1572     if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1573       SrcTy = WideTy;
1574       SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0);
1575     }
1576 
1577     // Theres no unmerge type to target. Directly extract the bits from the
1578     // source type
1579     unsigned DstSize = DstTy.getSizeInBits();
1580 
1581     MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
1582     for (int I = 1; I != NumDst; ++I) {
1583       auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I);
1584       auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt);
1585       MIRBuilder.buildTrunc(MI.getOperand(I), Shr);
1586     }
1587 
1588     MI.eraseFromParent();
1589     return Legalized;
1590   }
1591 
1592   // Extend the source to a wider type.
1593   LLT LCMTy = getLCMType(SrcTy, WideTy);
1594 
1595   Register WideSrc = SrcReg;
1596   if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) {
1597     // TODO: If this is an integral address space, cast to integer and anyext.
1598     if (SrcTy.isPointer()) {
1599       LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n");
1600       return UnableToLegalize;
1601     }
1602 
1603     WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0);
1604   }
1605 
1606   auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc);
1607 
1608   // Create a sequence of unmerges to the original results. since we may have
1609   // widened the source, we will need to pad the results with dead defs to cover
1610   // the source register.
1611   // e.g. widen s16 to s32:
1612   // %1:_(s16), %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0:_(s48)
1613   //
1614   // =>
1615   //  %4:_(s64) = G_ANYEXT %0:_(s48)
1616   //  %5:_(s32), %6:_(s32) = G_UNMERGE_VALUES %4 ; Requested unmerge
1617   //  %1:_(s16), %2:_(s16) = G_UNMERGE_VALUES %5 ; unpack to original regs
1618   //  %3:_(s16), dead %7 = G_UNMERGE_VALUES %6 ; original reg + extra dead def
1619 
1620   const int NumUnmerge = Unmerge->getNumOperands() - 1;
1621   const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits();
1622 
1623   for (int I = 0; I != NumUnmerge; ++I) {
1624     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
1625 
1626     for (int J = 0; J != PartsPerUnmerge; ++J) {
1627       int Idx = I * PartsPerUnmerge + J;
1628       if (Idx < NumDst)
1629         MIB.addDef(MI.getOperand(Idx).getReg());
1630       else {
1631         // Create dead def for excess components.
1632         MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
1633       }
1634     }
1635 
1636     MIB.addUse(Unmerge.getReg(I));
1637   }
1638 
1639   MI.eraseFromParent();
1640   return Legalized;
1641 }
1642 
1643 LegalizerHelper::LegalizeResult
1644 LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx,
1645                                     LLT WideTy) {
1646   Register DstReg = MI.getOperand(0).getReg();
1647   Register SrcReg = MI.getOperand(1).getReg();
1648   LLT SrcTy = MRI.getType(SrcReg);
1649 
1650   LLT DstTy = MRI.getType(DstReg);
1651   unsigned Offset = MI.getOperand(2).getImm();
1652 
1653   if (TypeIdx == 0) {
1654     if (SrcTy.isVector() || DstTy.isVector())
1655       return UnableToLegalize;
1656 
1657     SrcOp Src(SrcReg);
1658     if (SrcTy.isPointer()) {
1659       // Extracts from pointers can be handled only if they are really just
1660       // simple integers.
1661       const DataLayout &DL = MIRBuilder.getDataLayout();
1662       if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace()))
1663         return UnableToLegalize;
1664 
1665       LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits());
1666       Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src);
1667       SrcTy = SrcAsIntTy;
1668     }
1669 
1670     if (DstTy.isPointer())
1671       return UnableToLegalize;
1672 
1673     if (Offset == 0) {
1674       // Avoid a shift in the degenerate case.
1675       MIRBuilder.buildTrunc(DstReg,
1676                             MIRBuilder.buildAnyExtOrTrunc(WideTy, Src));
1677       MI.eraseFromParent();
1678       return Legalized;
1679     }
1680 
1681     // Do a shift in the source type.
1682     LLT ShiftTy = SrcTy;
1683     if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1684       Src = MIRBuilder.buildAnyExt(WideTy, Src);
1685       ShiftTy = WideTy;
1686     }
1687 
1688     auto LShr = MIRBuilder.buildLShr(
1689       ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset));
1690     MIRBuilder.buildTrunc(DstReg, LShr);
1691     MI.eraseFromParent();
1692     return Legalized;
1693   }
1694 
1695   if (SrcTy.isScalar()) {
1696     Observer.changingInstr(MI);
1697     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1698     Observer.changedInstr(MI);
1699     return Legalized;
1700   }
1701 
1702   if (!SrcTy.isVector())
1703     return UnableToLegalize;
1704 
1705   if (DstTy != SrcTy.getElementType())
1706     return UnableToLegalize;
1707 
1708   if (Offset % SrcTy.getScalarSizeInBits() != 0)
1709     return UnableToLegalize;
1710 
1711   Observer.changingInstr(MI);
1712   widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1713 
1714   MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) *
1715                           Offset);
1716   widenScalarDst(MI, WideTy.getScalarType(), 0);
1717   Observer.changedInstr(MI);
1718   return Legalized;
1719 }
1720 
1721 LegalizerHelper::LegalizeResult
1722 LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx,
1723                                    LLT WideTy) {
1724   if (TypeIdx != 0 || WideTy.isVector())
1725     return UnableToLegalize;
1726   Observer.changingInstr(MI);
1727   widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1728   widenScalarDst(MI, WideTy);
1729   Observer.changedInstr(MI);
1730   return Legalized;
1731 }
1732 
1733 LegalizerHelper::LegalizeResult
1734 LegalizerHelper::widenScalarAddSubShlSat(MachineInstr &MI, unsigned TypeIdx,
1735                                          LLT WideTy) {
1736   bool IsSigned = MI.getOpcode() == TargetOpcode::G_SADDSAT ||
1737                   MI.getOpcode() == TargetOpcode::G_SSUBSAT ||
1738                   MI.getOpcode() == TargetOpcode::G_SSHLSAT;
1739   bool IsShift = MI.getOpcode() == TargetOpcode::G_SSHLSAT ||
1740                  MI.getOpcode() == TargetOpcode::G_USHLSAT;
1741   // We can convert this to:
1742   //   1. Any extend iN to iM
1743   //   2. SHL by M-N
1744   //   3. [US][ADD|SUB|SHL]SAT
1745   //   4. L/ASHR by M-N
1746   //
1747   // It may be more efficient to lower this to a min and a max operation in
1748   // the higher precision arithmetic if the promoted operation isn't legal,
1749   // but this decision is up to the target's lowering request.
1750   Register DstReg = MI.getOperand(0).getReg();
1751 
1752   unsigned NewBits = WideTy.getScalarSizeInBits();
1753   unsigned SHLAmount = NewBits - MRI.getType(DstReg).getScalarSizeInBits();
1754 
1755   // Shifts must zero-extend the RHS to preserve the unsigned quantity, and
1756   // must not left shift the RHS to preserve the shift amount.
1757   auto LHS = MIRBuilder.buildAnyExt(WideTy, MI.getOperand(1));
1758   auto RHS = IsShift ? MIRBuilder.buildZExt(WideTy, MI.getOperand(2))
1759                      : MIRBuilder.buildAnyExt(WideTy, MI.getOperand(2));
1760   auto ShiftK = MIRBuilder.buildConstant(WideTy, SHLAmount);
1761   auto ShiftL = MIRBuilder.buildShl(WideTy, LHS, ShiftK);
1762   auto ShiftR = IsShift ? RHS : MIRBuilder.buildShl(WideTy, RHS, ShiftK);
1763 
1764   auto WideInst = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy},
1765                                         {ShiftL, ShiftR}, MI.getFlags());
1766 
1767   // Use a shift that will preserve the number of sign bits when the trunc is
1768   // folded away.
1769   auto Result = IsSigned ? MIRBuilder.buildAShr(WideTy, WideInst, ShiftK)
1770                          : MIRBuilder.buildLShr(WideTy, WideInst, ShiftK);
1771 
1772   MIRBuilder.buildTrunc(DstReg, Result);
1773   MI.eraseFromParent();
1774   return Legalized;
1775 }
1776 
1777 LegalizerHelper::LegalizeResult
1778 LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
1779   switch (MI.getOpcode()) {
1780   default:
1781     return UnableToLegalize;
1782   case TargetOpcode::G_EXTRACT:
1783     return widenScalarExtract(MI, TypeIdx, WideTy);
1784   case TargetOpcode::G_INSERT:
1785     return widenScalarInsert(MI, TypeIdx, WideTy);
1786   case TargetOpcode::G_MERGE_VALUES:
1787     return widenScalarMergeValues(MI, TypeIdx, WideTy);
1788   case TargetOpcode::G_UNMERGE_VALUES:
1789     return widenScalarUnmergeValues(MI, TypeIdx, WideTy);
1790   case TargetOpcode::G_UADDO:
1791   case TargetOpcode::G_USUBO: {
1792     if (TypeIdx == 1)
1793       return UnableToLegalize; // TODO
1794     auto LHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(2));
1795     auto RHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(3));
1796     unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO
1797                           ? TargetOpcode::G_ADD
1798                           : TargetOpcode::G_SUB;
1799     // Do the arithmetic in the larger type.
1800     auto NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSZext, RHSZext});
1801     LLT OrigTy = MRI.getType(MI.getOperand(0).getReg());
1802     APInt Mask =
1803         APInt::getLowBitsSet(WideTy.getSizeInBits(), OrigTy.getSizeInBits());
1804     auto AndOp = MIRBuilder.buildAnd(
1805         WideTy, NewOp, MIRBuilder.buildConstant(WideTy, Mask));
1806     // There is no overflow if the AndOp is the same as NewOp.
1807     MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, AndOp);
1808     // Now trunc the NewOp to the original result.
1809     MIRBuilder.buildTrunc(MI.getOperand(0), NewOp);
1810     MI.eraseFromParent();
1811     return Legalized;
1812   }
1813   case TargetOpcode::G_SADDSAT:
1814   case TargetOpcode::G_SSUBSAT:
1815   case TargetOpcode::G_SSHLSAT:
1816   case TargetOpcode::G_UADDSAT:
1817   case TargetOpcode::G_USUBSAT:
1818   case TargetOpcode::G_USHLSAT:
1819     return widenScalarAddSubShlSat(MI, TypeIdx, WideTy);
1820   case TargetOpcode::G_CTTZ:
1821   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1822   case TargetOpcode::G_CTLZ:
1823   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1824   case TargetOpcode::G_CTPOP: {
1825     if (TypeIdx == 0) {
1826       Observer.changingInstr(MI);
1827       widenScalarDst(MI, WideTy, 0);
1828       Observer.changedInstr(MI);
1829       return Legalized;
1830     }
1831 
1832     Register SrcReg = MI.getOperand(1).getReg();
1833 
1834     // First ZEXT the input.
1835     auto MIBSrc = MIRBuilder.buildZExt(WideTy, SrcReg);
1836     LLT CurTy = MRI.getType(SrcReg);
1837     if (MI.getOpcode() == TargetOpcode::G_CTTZ) {
1838       // The count is the same in the larger type except if the original
1839       // value was zero.  This can be handled by setting the bit just off
1840       // the top of the original type.
1841       auto TopBit =
1842           APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits());
1843       MIBSrc = MIRBuilder.buildOr(
1844         WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit));
1845     }
1846 
1847     // Perform the operation at the larger size.
1848     auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, {MIBSrc});
1849     // This is already the correct result for CTPOP and CTTZs
1850     if (MI.getOpcode() == TargetOpcode::G_CTLZ ||
1851         MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) {
1852       // The correct result is NewOp - (Difference in widety and current ty).
1853       unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits();
1854       MIBNewOp = MIRBuilder.buildSub(
1855           WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff));
1856     }
1857 
1858     MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp);
1859     MI.eraseFromParent();
1860     return Legalized;
1861   }
1862   case TargetOpcode::G_BSWAP: {
1863     Observer.changingInstr(MI);
1864     Register DstReg = MI.getOperand(0).getReg();
1865 
1866     Register ShrReg = MRI.createGenericVirtualRegister(WideTy);
1867     Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1868     Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy);
1869     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1870 
1871     MI.getOperand(0).setReg(DstExt);
1872 
1873     MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1874 
1875     LLT Ty = MRI.getType(DstReg);
1876     unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
1877     MIRBuilder.buildConstant(ShiftAmtReg, DiffBits);
1878     MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg);
1879 
1880     MIRBuilder.buildTrunc(DstReg, ShrReg);
1881     Observer.changedInstr(MI);
1882     return Legalized;
1883   }
1884   case TargetOpcode::G_BITREVERSE: {
1885     Observer.changingInstr(MI);
1886 
1887     Register DstReg = MI.getOperand(0).getReg();
1888     LLT Ty = MRI.getType(DstReg);
1889     unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
1890 
1891     Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1892     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1893     MI.getOperand(0).setReg(DstExt);
1894     MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1895 
1896     auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits);
1897     auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt);
1898     MIRBuilder.buildTrunc(DstReg, Shift);
1899     Observer.changedInstr(MI);
1900     return Legalized;
1901   }
1902   case TargetOpcode::G_FREEZE:
1903     Observer.changingInstr(MI);
1904     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1905     widenScalarDst(MI, WideTy);
1906     Observer.changedInstr(MI);
1907     return Legalized;
1908 
1909   case TargetOpcode::G_ADD:
1910   case TargetOpcode::G_AND:
1911   case TargetOpcode::G_MUL:
1912   case TargetOpcode::G_OR:
1913   case TargetOpcode::G_XOR:
1914   case TargetOpcode::G_SUB:
1915     // Perform operation at larger width (any extension is fines here, high bits
1916     // don't affect the result) and then truncate the result back to the
1917     // original type.
1918     Observer.changingInstr(MI);
1919     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1920     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1921     widenScalarDst(MI, WideTy);
1922     Observer.changedInstr(MI);
1923     return Legalized;
1924 
1925   case TargetOpcode::G_SHL:
1926     Observer.changingInstr(MI);
1927 
1928     if (TypeIdx == 0) {
1929       widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1930       widenScalarDst(MI, WideTy);
1931     } else {
1932       assert(TypeIdx == 1);
1933       // The "number of bits to shift" operand must preserve its value as an
1934       // unsigned integer:
1935       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1936     }
1937 
1938     Observer.changedInstr(MI);
1939     return Legalized;
1940 
1941   case TargetOpcode::G_SDIV:
1942   case TargetOpcode::G_SREM:
1943   case TargetOpcode::G_SMIN:
1944   case TargetOpcode::G_SMAX:
1945     Observer.changingInstr(MI);
1946     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
1947     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
1948     widenScalarDst(MI, WideTy);
1949     Observer.changedInstr(MI);
1950     return Legalized;
1951 
1952   case TargetOpcode::G_ASHR:
1953   case TargetOpcode::G_LSHR:
1954     Observer.changingInstr(MI);
1955 
1956     if (TypeIdx == 0) {
1957       unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ?
1958         TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
1959 
1960       widenScalarSrc(MI, WideTy, 1, CvtOp);
1961       widenScalarDst(MI, WideTy);
1962     } else {
1963       assert(TypeIdx == 1);
1964       // The "number of bits to shift" operand must preserve its value as an
1965       // unsigned integer:
1966       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1967     }
1968 
1969     Observer.changedInstr(MI);
1970     return Legalized;
1971   case TargetOpcode::G_UDIV:
1972   case TargetOpcode::G_UREM:
1973   case TargetOpcode::G_UMIN:
1974   case TargetOpcode::G_UMAX:
1975     Observer.changingInstr(MI);
1976     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
1977     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1978     widenScalarDst(MI, WideTy);
1979     Observer.changedInstr(MI);
1980     return Legalized;
1981 
1982   case TargetOpcode::G_SELECT:
1983     Observer.changingInstr(MI);
1984     if (TypeIdx == 0) {
1985       // Perform operation at larger width (any extension is fine here, high
1986       // bits don't affect the result) and then truncate the result back to the
1987       // original type.
1988       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1989       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
1990       widenScalarDst(MI, WideTy);
1991     } else {
1992       bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector();
1993       // Explicit extension is required here since high bits affect the result.
1994       widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false));
1995     }
1996     Observer.changedInstr(MI);
1997     return Legalized;
1998 
1999   case TargetOpcode::G_FPTOSI:
2000   case TargetOpcode::G_FPTOUI:
2001     Observer.changingInstr(MI);
2002 
2003     if (TypeIdx == 0)
2004       widenScalarDst(MI, WideTy);
2005     else
2006       widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
2007 
2008     Observer.changedInstr(MI);
2009     return Legalized;
2010   case TargetOpcode::G_SITOFP:
2011     Observer.changingInstr(MI);
2012 
2013     if (TypeIdx == 0)
2014       widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2015     else
2016       widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
2017 
2018     Observer.changedInstr(MI);
2019     return Legalized;
2020   case TargetOpcode::G_UITOFP:
2021     Observer.changingInstr(MI);
2022 
2023     if (TypeIdx == 0)
2024       widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2025     else
2026       widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2027 
2028     Observer.changedInstr(MI);
2029     return Legalized;
2030   case TargetOpcode::G_LOAD:
2031   case TargetOpcode::G_SEXTLOAD:
2032   case TargetOpcode::G_ZEXTLOAD:
2033     Observer.changingInstr(MI);
2034     widenScalarDst(MI, WideTy);
2035     Observer.changedInstr(MI);
2036     return Legalized;
2037 
2038   case TargetOpcode::G_STORE: {
2039     if (TypeIdx != 0)
2040       return UnableToLegalize;
2041 
2042     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
2043     if (!Ty.isScalar())
2044       return UnableToLegalize;
2045 
2046     Observer.changingInstr(MI);
2047 
2048     unsigned ExtType = Ty.getScalarSizeInBits() == 1 ?
2049       TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT;
2050     widenScalarSrc(MI, WideTy, 0, ExtType);
2051 
2052     Observer.changedInstr(MI);
2053     return Legalized;
2054   }
2055   case TargetOpcode::G_CONSTANT: {
2056     MachineOperand &SrcMO = MI.getOperand(1);
2057     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
2058     unsigned ExtOpc = LI.getExtOpcodeForWideningConstant(
2059         MRI.getType(MI.getOperand(0).getReg()));
2060     assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT ||
2061             ExtOpc == TargetOpcode::G_ANYEXT) &&
2062            "Illegal Extend");
2063     const APInt &SrcVal = SrcMO.getCImm()->getValue();
2064     const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT)
2065                            ? SrcVal.sext(WideTy.getSizeInBits())
2066                            : SrcVal.zext(WideTy.getSizeInBits());
2067     Observer.changingInstr(MI);
2068     SrcMO.setCImm(ConstantInt::get(Ctx, Val));
2069 
2070     widenScalarDst(MI, WideTy);
2071     Observer.changedInstr(MI);
2072     return Legalized;
2073   }
2074   case TargetOpcode::G_FCONSTANT: {
2075     MachineOperand &SrcMO = MI.getOperand(1);
2076     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
2077     APFloat Val = SrcMO.getFPImm()->getValueAPF();
2078     bool LosesInfo;
2079     switch (WideTy.getSizeInBits()) {
2080     case 32:
2081       Val.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven,
2082                   &LosesInfo);
2083       break;
2084     case 64:
2085       Val.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven,
2086                   &LosesInfo);
2087       break;
2088     default:
2089       return UnableToLegalize;
2090     }
2091 
2092     assert(!LosesInfo && "extend should always be lossless");
2093 
2094     Observer.changingInstr(MI);
2095     SrcMO.setFPImm(ConstantFP::get(Ctx, Val));
2096 
2097     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2098     Observer.changedInstr(MI);
2099     return Legalized;
2100   }
2101   case TargetOpcode::G_IMPLICIT_DEF: {
2102     Observer.changingInstr(MI);
2103     widenScalarDst(MI, WideTy);
2104     Observer.changedInstr(MI);
2105     return Legalized;
2106   }
2107   case TargetOpcode::G_BRCOND:
2108     Observer.changingInstr(MI);
2109     widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false));
2110     Observer.changedInstr(MI);
2111     return Legalized;
2112 
2113   case TargetOpcode::G_FCMP:
2114     Observer.changingInstr(MI);
2115     if (TypeIdx == 0)
2116       widenScalarDst(MI, WideTy);
2117     else {
2118       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
2119       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT);
2120     }
2121     Observer.changedInstr(MI);
2122     return Legalized;
2123 
2124   case TargetOpcode::G_ICMP:
2125     Observer.changingInstr(MI);
2126     if (TypeIdx == 0)
2127       widenScalarDst(MI, WideTy);
2128     else {
2129       unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>(
2130                                MI.getOperand(1).getPredicate()))
2131                                ? TargetOpcode::G_SEXT
2132                                : TargetOpcode::G_ZEXT;
2133       widenScalarSrc(MI, WideTy, 2, ExtOpcode);
2134       widenScalarSrc(MI, WideTy, 3, ExtOpcode);
2135     }
2136     Observer.changedInstr(MI);
2137     return Legalized;
2138 
2139   case TargetOpcode::G_PTR_ADD:
2140     assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD");
2141     Observer.changingInstr(MI);
2142     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
2143     Observer.changedInstr(MI);
2144     return Legalized;
2145 
2146   case TargetOpcode::G_PHI: {
2147     assert(TypeIdx == 0 && "Expecting only Idx 0");
2148 
2149     Observer.changingInstr(MI);
2150     for (unsigned I = 1; I < MI.getNumOperands(); I += 2) {
2151       MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
2152       MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
2153       widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT);
2154     }
2155 
2156     MachineBasicBlock &MBB = *MI.getParent();
2157     MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
2158     widenScalarDst(MI, WideTy);
2159     Observer.changedInstr(MI);
2160     return Legalized;
2161   }
2162   case TargetOpcode::G_EXTRACT_VECTOR_ELT: {
2163     if (TypeIdx == 0) {
2164       Register VecReg = MI.getOperand(1).getReg();
2165       LLT VecTy = MRI.getType(VecReg);
2166       Observer.changingInstr(MI);
2167 
2168       widenScalarSrc(MI, LLT::vector(VecTy.getNumElements(),
2169                                      WideTy.getSizeInBits()),
2170                      1, TargetOpcode::G_SEXT);
2171 
2172       widenScalarDst(MI, WideTy, 0);
2173       Observer.changedInstr(MI);
2174       return Legalized;
2175     }
2176 
2177     if (TypeIdx != 2)
2178       return UnableToLegalize;
2179     Observer.changingInstr(MI);
2180     // TODO: Probably should be zext
2181     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
2182     Observer.changedInstr(MI);
2183     return Legalized;
2184   }
2185   case TargetOpcode::G_INSERT_VECTOR_ELT: {
2186     if (TypeIdx == 1) {
2187       Observer.changingInstr(MI);
2188 
2189       Register VecReg = MI.getOperand(1).getReg();
2190       LLT VecTy = MRI.getType(VecReg);
2191       LLT WideVecTy = LLT::vector(VecTy.getNumElements(), WideTy);
2192 
2193       widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT);
2194       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2195       widenScalarDst(MI, WideVecTy, 0);
2196       Observer.changedInstr(MI);
2197       return Legalized;
2198     }
2199 
2200     if (TypeIdx == 2) {
2201       Observer.changingInstr(MI);
2202       // TODO: Probably should be zext
2203       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT);
2204       Observer.changedInstr(MI);
2205       return Legalized;
2206     }
2207 
2208     return UnableToLegalize;
2209   }
2210   case TargetOpcode::G_FADD:
2211   case TargetOpcode::G_FMUL:
2212   case TargetOpcode::G_FSUB:
2213   case TargetOpcode::G_FMA:
2214   case TargetOpcode::G_FMAD:
2215   case TargetOpcode::G_FNEG:
2216   case TargetOpcode::G_FABS:
2217   case TargetOpcode::G_FCANONICALIZE:
2218   case TargetOpcode::G_FMINNUM:
2219   case TargetOpcode::G_FMAXNUM:
2220   case TargetOpcode::G_FMINNUM_IEEE:
2221   case TargetOpcode::G_FMAXNUM_IEEE:
2222   case TargetOpcode::G_FMINIMUM:
2223   case TargetOpcode::G_FMAXIMUM:
2224   case TargetOpcode::G_FDIV:
2225   case TargetOpcode::G_FREM:
2226   case TargetOpcode::G_FCEIL:
2227   case TargetOpcode::G_FFLOOR:
2228   case TargetOpcode::G_FCOS:
2229   case TargetOpcode::G_FSIN:
2230   case TargetOpcode::G_FLOG10:
2231   case TargetOpcode::G_FLOG:
2232   case TargetOpcode::G_FLOG2:
2233   case TargetOpcode::G_FRINT:
2234   case TargetOpcode::G_FNEARBYINT:
2235   case TargetOpcode::G_FSQRT:
2236   case TargetOpcode::G_FEXP:
2237   case TargetOpcode::G_FEXP2:
2238   case TargetOpcode::G_FPOW:
2239   case TargetOpcode::G_INTRINSIC_TRUNC:
2240   case TargetOpcode::G_INTRINSIC_ROUND:
2241   case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
2242     assert(TypeIdx == 0);
2243     Observer.changingInstr(MI);
2244 
2245     for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
2246       widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT);
2247 
2248     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2249     Observer.changedInstr(MI);
2250     return Legalized;
2251   case TargetOpcode::G_FPOWI: {
2252     if (TypeIdx != 0)
2253       return UnableToLegalize;
2254     Observer.changingInstr(MI);
2255     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
2256     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2257     Observer.changedInstr(MI);
2258     return Legalized;
2259   }
2260   case TargetOpcode::G_INTTOPTR:
2261     if (TypeIdx != 1)
2262       return UnableToLegalize;
2263 
2264     Observer.changingInstr(MI);
2265     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2266     Observer.changedInstr(MI);
2267     return Legalized;
2268   case TargetOpcode::G_PTRTOINT:
2269     if (TypeIdx != 0)
2270       return UnableToLegalize;
2271 
2272     Observer.changingInstr(MI);
2273     widenScalarDst(MI, WideTy, 0);
2274     Observer.changedInstr(MI);
2275     return Legalized;
2276   case TargetOpcode::G_BUILD_VECTOR: {
2277     Observer.changingInstr(MI);
2278 
2279     const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType();
2280     for (int I = 1, E = MI.getNumOperands(); I != E; ++I)
2281       widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT);
2282 
2283     // Avoid changing the result vector type if the source element type was
2284     // requested.
2285     if (TypeIdx == 1) {
2286       MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BUILD_VECTOR_TRUNC));
2287     } else {
2288       widenScalarDst(MI, WideTy, 0);
2289     }
2290 
2291     Observer.changedInstr(MI);
2292     return Legalized;
2293   }
2294   case TargetOpcode::G_SEXT_INREG:
2295     if (TypeIdx != 0)
2296       return UnableToLegalize;
2297 
2298     Observer.changingInstr(MI);
2299     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2300     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC);
2301     Observer.changedInstr(MI);
2302     return Legalized;
2303   case TargetOpcode::G_PTRMASK: {
2304     if (TypeIdx != 1)
2305       return UnableToLegalize;
2306     Observer.changingInstr(MI);
2307     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2308     Observer.changedInstr(MI);
2309     return Legalized;
2310   }
2311   }
2312 }
2313 
2314 static void getUnmergePieces(SmallVectorImpl<Register> &Pieces,
2315                              MachineIRBuilder &B, Register Src, LLT Ty) {
2316   auto Unmerge = B.buildUnmerge(Ty, Src);
2317   for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I)
2318     Pieces.push_back(Unmerge.getReg(I));
2319 }
2320 
2321 LegalizerHelper::LegalizeResult
2322 LegalizerHelper::lowerBitcast(MachineInstr &MI) {
2323   Register Dst = MI.getOperand(0).getReg();
2324   Register Src = MI.getOperand(1).getReg();
2325   LLT DstTy = MRI.getType(Dst);
2326   LLT SrcTy = MRI.getType(Src);
2327 
2328   if (SrcTy.isVector()) {
2329     LLT SrcEltTy = SrcTy.getElementType();
2330     SmallVector<Register, 8> SrcRegs;
2331 
2332     if (DstTy.isVector()) {
2333       int NumDstElt = DstTy.getNumElements();
2334       int NumSrcElt = SrcTy.getNumElements();
2335 
2336       LLT DstEltTy = DstTy.getElementType();
2337       LLT DstCastTy = DstEltTy; // Intermediate bitcast result type
2338       LLT SrcPartTy = SrcEltTy; // Original unmerge result type.
2339 
2340       // If there's an element size mismatch, insert intermediate casts to match
2341       // the result element type.
2342       if (NumSrcElt < NumDstElt) { // Source element type is larger.
2343         // %1:_(<4 x s8>) = G_BITCAST %0:_(<2 x s16>)
2344         //
2345         // =>
2346         //
2347         // %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0
2348         // %3:_(<2 x s8>) = G_BITCAST %2
2349         // %4:_(<2 x s8>) = G_BITCAST %3
2350         // %1:_(<4 x s16>) = G_CONCAT_VECTORS %3, %4
2351         DstCastTy = LLT::vector(NumDstElt / NumSrcElt, DstEltTy);
2352         SrcPartTy = SrcEltTy;
2353       } else if (NumSrcElt > NumDstElt) { // Source element type is smaller.
2354         //
2355         // %1:_(<2 x s16>) = G_BITCAST %0:_(<4 x s8>)
2356         //
2357         // =>
2358         //
2359         // %2:_(<2 x s8>), %3:_(<2 x s8>) = G_UNMERGE_VALUES %0
2360         // %3:_(s16) = G_BITCAST %2
2361         // %4:_(s16) = G_BITCAST %3
2362         // %1:_(<2 x s16>) = G_BUILD_VECTOR %3, %4
2363         SrcPartTy = LLT::vector(NumSrcElt / NumDstElt, SrcEltTy);
2364         DstCastTy = DstEltTy;
2365       }
2366 
2367       getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcPartTy);
2368       for (Register &SrcReg : SrcRegs)
2369         SrcReg = MIRBuilder.buildBitcast(DstCastTy, SrcReg).getReg(0);
2370     } else
2371       getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcEltTy);
2372 
2373     MIRBuilder.buildMerge(Dst, SrcRegs);
2374     MI.eraseFromParent();
2375     return Legalized;
2376   }
2377 
2378   if (DstTy.isVector()) {
2379     SmallVector<Register, 8> SrcRegs;
2380     getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType());
2381     MIRBuilder.buildMerge(Dst, SrcRegs);
2382     MI.eraseFromParent();
2383     return Legalized;
2384   }
2385 
2386   return UnableToLegalize;
2387 }
2388 
2389 /// Figure out the bit offset into a register when coercing a vector index for
2390 /// the wide element type. This is only for the case when promoting vector to
2391 /// one with larger elements.
2392 //
2393 ///
2394 /// %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize))
2395 /// %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize)
2396 static Register getBitcastWiderVectorElementOffset(MachineIRBuilder &B,
2397                                                    Register Idx,
2398                                                    unsigned NewEltSize,
2399                                                    unsigned OldEltSize) {
2400   const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
2401   LLT IdxTy = B.getMRI()->getType(Idx);
2402 
2403   // Now figure out the amount we need to shift to get the target bits.
2404   auto OffsetMask = B.buildConstant(
2405     IdxTy, ~(APInt::getAllOnesValue(IdxTy.getSizeInBits()) << Log2EltRatio));
2406   auto OffsetIdx = B.buildAnd(IdxTy, Idx, OffsetMask);
2407   return B.buildShl(IdxTy, OffsetIdx,
2408                     B.buildConstant(IdxTy, Log2_32(OldEltSize))).getReg(0);
2409 }
2410 
2411 /// Perform a G_EXTRACT_VECTOR_ELT in a different sized vector element. If this
2412 /// is casting to a vector with a smaller element size, perform multiple element
2413 /// extracts and merge the results. If this is coercing to a vector with larger
2414 /// elements, index the bitcasted vector and extract the target element with bit
2415 /// operations. This is intended to force the indexing in the native register
2416 /// size for architectures that can dynamically index the register file.
2417 LegalizerHelper::LegalizeResult
2418 LegalizerHelper::bitcastExtractVectorElt(MachineInstr &MI, unsigned TypeIdx,
2419                                          LLT CastTy) {
2420   if (TypeIdx != 1)
2421     return UnableToLegalize;
2422 
2423   Register Dst = MI.getOperand(0).getReg();
2424   Register SrcVec = MI.getOperand(1).getReg();
2425   Register Idx = MI.getOperand(2).getReg();
2426   LLT SrcVecTy = MRI.getType(SrcVec);
2427   LLT IdxTy = MRI.getType(Idx);
2428 
2429   LLT SrcEltTy = SrcVecTy.getElementType();
2430   unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1;
2431   unsigned OldNumElts = SrcVecTy.getNumElements();
2432 
2433   LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy;
2434   Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0);
2435 
2436   const unsigned NewEltSize = NewEltTy.getSizeInBits();
2437   const unsigned OldEltSize = SrcEltTy.getSizeInBits();
2438   if (NewNumElts > OldNumElts) {
2439     // Decreasing the vector element size
2440     //
2441     // e.g. i64 = extract_vector_elt x:v2i64, y:i32
2442     //  =>
2443     //  v4i32:castx = bitcast x:v2i64
2444     //
2445     // i64 = bitcast
2446     //   (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))),
2447     //                       (i32 (extract_vector_elt castx, (2 * y + 1)))
2448     //
2449     if (NewNumElts % OldNumElts != 0)
2450       return UnableToLegalize;
2451 
2452     // Type of the intermediate result vector.
2453     const unsigned NewEltsPerOldElt = NewNumElts / OldNumElts;
2454     LLT MidTy = LLT::scalarOrVector(NewEltsPerOldElt, NewEltTy);
2455 
2456     auto NewEltsPerOldEltK = MIRBuilder.buildConstant(IdxTy, NewEltsPerOldElt);
2457 
2458     SmallVector<Register, 8> NewOps(NewEltsPerOldElt);
2459     auto NewBaseIdx = MIRBuilder.buildMul(IdxTy, Idx, NewEltsPerOldEltK);
2460 
2461     for (unsigned I = 0; I < NewEltsPerOldElt; ++I) {
2462       auto IdxOffset = MIRBuilder.buildConstant(IdxTy, I);
2463       auto TmpIdx = MIRBuilder.buildAdd(IdxTy, NewBaseIdx, IdxOffset);
2464       auto Elt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, TmpIdx);
2465       NewOps[I] = Elt.getReg(0);
2466     }
2467 
2468     auto NewVec = MIRBuilder.buildBuildVector(MidTy, NewOps);
2469     MIRBuilder.buildBitcast(Dst, NewVec);
2470     MI.eraseFromParent();
2471     return Legalized;
2472   }
2473 
2474   if (NewNumElts < OldNumElts) {
2475     if (NewEltSize % OldEltSize != 0)
2476       return UnableToLegalize;
2477 
2478     // This only depends on powers of 2 because we use bit tricks to figure out
2479     // the bit offset we need to shift to get the target element. A general
2480     // expansion could emit division/multiply.
2481     if (!isPowerOf2_32(NewEltSize / OldEltSize))
2482       return UnableToLegalize;
2483 
2484     // Increasing the vector element size.
2485     // %elt:_(small_elt) = G_EXTRACT_VECTOR_ELT %vec:_(<N x small_elt>), %idx
2486     //
2487     //   =>
2488     //
2489     // %cast = G_BITCAST %vec
2490     // %scaled_idx = G_LSHR %idx, Log2(DstEltSize / SrcEltSize)
2491     // %wide_elt  = G_EXTRACT_VECTOR_ELT %cast, %scaled_idx
2492     // %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize))
2493     // %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize)
2494     // %elt_bits = G_LSHR %wide_elt, %offset_bits
2495     // %elt = G_TRUNC %elt_bits
2496 
2497     const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
2498     auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio);
2499 
2500     // Divide to get the index in the wider element type.
2501     auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio);
2502 
2503     Register WideElt = CastVec;
2504     if (CastTy.isVector()) {
2505       WideElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec,
2506                                                      ScaledIdx).getReg(0);
2507     }
2508 
2509     // Compute the bit offset into the register of the target element.
2510     Register OffsetBits = getBitcastWiderVectorElementOffset(
2511       MIRBuilder, Idx, NewEltSize, OldEltSize);
2512 
2513     // Shift the wide element to get the target element.
2514     auto ExtractedBits = MIRBuilder.buildLShr(NewEltTy, WideElt, OffsetBits);
2515     MIRBuilder.buildTrunc(Dst, ExtractedBits);
2516     MI.eraseFromParent();
2517     return Legalized;
2518   }
2519 
2520   return UnableToLegalize;
2521 }
2522 
2523 /// Emit code to insert \p InsertReg into \p TargetRet at \p OffsetBits in \p
2524 /// TargetReg, while preserving other bits in \p TargetReg.
2525 ///
2526 /// (InsertReg << Offset) | (TargetReg & ~(-1 >> InsertReg.size()) << Offset)
2527 static Register buildBitFieldInsert(MachineIRBuilder &B,
2528                                     Register TargetReg, Register InsertReg,
2529                                     Register OffsetBits) {
2530   LLT TargetTy = B.getMRI()->getType(TargetReg);
2531   LLT InsertTy = B.getMRI()->getType(InsertReg);
2532   auto ZextVal = B.buildZExt(TargetTy, InsertReg);
2533   auto ShiftedInsertVal = B.buildShl(TargetTy, ZextVal, OffsetBits);
2534 
2535   // Produce a bitmask of the value to insert
2536   auto EltMask = B.buildConstant(
2537     TargetTy, APInt::getLowBitsSet(TargetTy.getSizeInBits(),
2538                                    InsertTy.getSizeInBits()));
2539   // Shift it into position
2540   auto ShiftedMask = B.buildShl(TargetTy, EltMask, OffsetBits);
2541   auto InvShiftedMask = B.buildNot(TargetTy, ShiftedMask);
2542 
2543   // Clear out the bits in the wide element
2544   auto MaskedOldElt = B.buildAnd(TargetTy, TargetReg, InvShiftedMask);
2545 
2546   // The value to insert has all zeros already, so stick it into the masked
2547   // wide element.
2548   return B.buildOr(TargetTy, MaskedOldElt, ShiftedInsertVal).getReg(0);
2549 }
2550 
2551 /// Perform a G_INSERT_VECTOR_ELT in a different sized vector element. If this
2552 /// is increasing the element size, perform the indexing in the target element
2553 /// type, and use bit operations to insert at the element position. This is
2554 /// intended for architectures that can dynamically index the register file and
2555 /// want to force indexing in the native register size.
2556 LegalizerHelper::LegalizeResult
2557 LegalizerHelper::bitcastInsertVectorElt(MachineInstr &MI, unsigned TypeIdx,
2558                                         LLT CastTy) {
2559   if (TypeIdx != 0)
2560     return UnableToLegalize;
2561 
2562   Register Dst = MI.getOperand(0).getReg();
2563   Register SrcVec = MI.getOperand(1).getReg();
2564   Register Val = MI.getOperand(2).getReg();
2565   Register Idx = MI.getOperand(3).getReg();
2566 
2567   LLT VecTy = MRI.getType(Dst);
2568   LLT IdxTy = MRI.getType(Idx);
2569 
2570   LLT VecEltTy = VecTy.getElementType();
2571   LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy;
2572   const unsigned NewEltSize = NewEltTy.getSizeInBits();
2573   const unsigned OldEltSize = VecEltTy.getSizeInBits();
2574 
2575   unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1;
2576   unsigned OldNumElts = VecTy.getNumElements();
2577 
2578   Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0);
2579   if (NewNumElts < OldNumElts) {
2580     if (NewEltSize % OldEltSize != 0)
2581       return UnableToLegalize;
2582 
2583     // This only depends on powers of 2 because we use bit tricks to figure out
2584     // the bit offset we need to shift to get the target element. A general
2585     // expansion could emit division/multiply.
2586     if (!isPowerOf2_32(NewEltSize / OldEltSize))
2587       return UnableToLegalize;
2588 
2589     const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
2590     auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio);
2591 
2592     // Divide to get the index in the wider element type.
2593     auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio);
2594 
2595     Register ExtractedElt = CastVec;
2596     if (CastTy.isVector()) {
2597       ExtractedElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec,
2598                                                           ScaledIdx).getReg(0);
2599     }
2600 
2601     // Compute the bit offset into the register of the target element.
2602     Register OffsetBits = getBitcastWiderVectorElementOffset(
2603       MIRBuilder, Idx, NewEltSize, OldEltSize);
2604 
2605     Register InsertedElt = buildBitFieldInsert(MIRBuilder, ExtractedElt,
2606                                                Val, OffsetBits);
2607     if (CastTy.isVector()) {
2608       InsertedElt = MIRBuilder.buildInsertVectorElement(
2609         CastTy, CastVec, InsertedElt, ScaledIdx).getReg(0);
2610     }
2611 
2612     MIRBuilder.buildBitcast(Dst, InsertedElt);
2613     MI.eraseFromParent();
2614     return Legalized;
2615   }
2616 
2617   return UnableToLegalize;
2618 }
2619 
2620 LegalizerHelper::LegalizeResult
2621 LegalizerHelper::lowerLoad(MachineInstr &MI) {
2622   // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT
2623   Register DstReg = MI.getOperand(0).getReg();
2624   Register PtrReg = MI.getOperand(1).getReg();
2625   LLT DstTy = MRI.getType(DstReg);
2626   auto &MMO = **MI.memoperands_begin();
2627 
2628   if (DstTy.getSizeInBits() == MMO.getSizeInBits()) {
2629     if (MI.getOpcode() == TargetOpcode::G_LOAD) {
2630       // This load needs splitting into power of 2 sized loads.
2631       if (DstTy.isVector())
2632         return UnableToLegalize;
2633       if (isPowerOf2_32(DstTy.getSizeInBits()))
2634         return UnableToLegalize; // Don't know what we're being asked to do.
2635 
2636       // Our strategy here is to generate anyextending loads for the smaller
2637       // types up to next power-2 result type, and then combine the two larger
2638       // result values together, before truncating back down to the non-pow-2
2639       // type.
2640       // E.g. v1 = i24 load =>
2641       // v2 = i32 zextload (2 byte)
2642       // v3 = i32 load (1 byte)
2643       // v4 = i32 shl v3, 16
2644       // v5 = i32 or v4, v2
2645       // v1 = i24 trunc v5
2646       // By doing this we generate the correct truncate which should get
2647       // combined away as an artifact with a matching extend.
2648       uint64_t LargeSplitSize = PowerOf2Floor(DstTy.getSizeInBits());
2649       uint64_t SmallSplitSize = DstTy.getSizeInBits() - LargeSplitSize;
2650 
2651       MachineFunction &MF = MIRBuilder.getMF();
2652       MachineMemOperand *LargeMMO =
2653         MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
2654       MachineMemOperand *SmallMMO = MF.getMachineMemOperand(
2655         &MMO, LargeSplitSize / 8, SmallSplitSize / 8);
2656 
2657       LLT PtrTy = MRI.getType(PtrReg);
2658       unsigned AnyExtSize = NextPowerOf2(DstTy.getSizeInBits());
2659       LLT AnyExtTy = LLT::scalar(AnyExtSize);
2660       Register LargeLdReg = MRI.createGenericVirtualRegister(AnyExtTy);
2661       Register SmallLdReg = MRI.createGenericVirtualRegister(AnyExtTy);
2662       auto LargeLoad = MIRBuilder.buildLoadInstr(
2663         TargetOpcode::G_ZEXTLOAD, LargeLdReg, PtrReg, *LargeMMO);
2664 
2665       auto OffsetCst = MIRBuilder.buildConstant(
2666         LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
2667       Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
2668       auto SmallPtr =
2669         MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0));
2670       auto SmallLoad = MIRBuilder.buildLoad(SmallLdReg, SmallPtr.getReg(0),
2671                                             *SmallMMO);
2672 
2673       auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize);
2674       auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt);
2675       auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad);
2676       MIRBuilder.buildTrunc(DstReg, {Or.getReg(0)});
2677       MI.eraseFromParent();
2678       return Legalized;
2679     }
2680 
2681     MIRBuilder.buildLoad(DstReg, PtrReg, MMO);
2682     MI.eraseFromParent();
2683     return Legalized;
2684   }
2685 
2686   if (DstTy.isScalar()) {
2687     Register TmpReg =
2688       MRI.createGenericVirtualRegister(LLT::scalar(MMO.getSizeInBits()));
2689     MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
2690     switch (MI.getOpcode()) {
2691     default:
2692       llvm_unreachable("Unexpected opcode");
2693     case TargetOpcode::G_LOAD:
2694       MIRBuilder.buildAnyExtOrTrunc(DstReg, TmpReg);
2695       break;
2696     case TargetOpcode::G_SEXTLOAD:
2697       MIRBuilder.buildSExt(DstReg, TmpReg);
2698       break;
2699     case TargetOpcode::G_ZEXTLOAD:
2700       MIRBuilder.buildZExt(DstReg, TmpReg);
2701       break;
2702     }
2703 
2704     MI.eraseFromParent();
2705     return Legalized;
2706   }
2707 
2708   return UnableToLegalize;
2709 }
2710 
2711 LegalizerHelper::LegalizeResult
2712 LegalizerHelper::lowerStore(MachineInstr &MI) {
2713   // Lower a non-power of 2 store into multiple pow-2 stores.
2714   // E.g. split an i24 store into an i16 store + i8 store.
2715   // We do this by first extending the stored value to the next largest power
2716   // of 2 type, and then using truncating stores to store the components.
2717   // By doing this, likewise with G_LOAD, generate an extend that can be
2718   // artifact-combined away instead of leaving behind extracts.
2719   Register SrcReg = MI.getOperand(0).getReg();
2720   Register PtrReg = MI.getOperand(1).getReg();
2721   LLT SrcTy = MRI.getType(SrcReg);
2722   MachineMemOperand &MMO = **MI.memoperands_begin();
2723   if (SrcTy.getSizeInBits() != MMO.getSizeInBits())
2724     return UnableToLegalize;
2725   if (SrcTy.isVector())
2726     return UnableToLegalize;
2727   if (isPowerOf2_32(SrcTy.getSizeInBits()))
2728     return UnableToLegalize; // Don't know what we're being asked to do.
2729 
2730   // Extend to the next pow-2.
2731   const LLT ExtendTy = LLT::scalar(NextPowerOf2(SrcTy.getSizeInBits()));
2732   auto ExtVal = MIRBuilder.buildAnyExt(ExtendTy, SrcReg);
2733 
2734   // Obtain the smaller value by shifting away the larger value.
2735   uint64_t LargeSplitSize = PowerOf2Floor(SrcTy.getSizeInBits());
2736   uint64_t SmallSplitSize = SrcTy.getSizeInBits() - LargeSplitSize;
2737   auto ShiftAmt = MIRBuilder.buildConstant(ExtendTy, LargeSplitSize);
2738   auto SmallVal = MIRBuilder.buildLShr(ExtendTy, ExtVal, ShiftAmt);
2739 
2740   // Generate the PtrAdd and truncating stores.
2741   LLT PtrTy = MRI.getType(PtrReg);
2742   auto OffsetCst = MIRBuilder.buildConstant(
2743     LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
2744   Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
2745   auto SmallPtr =
2746     MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0));
2747 
2748   MachineFunction &MF = MIRBuilder.getMF();
2749   MachineMemOperand *LargeMMO =
2750     MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
2751   MachineMemOperand *SmallMMO =
2752     MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8);
2753   MIRBuilder.buildStore(ExtVal.getReg(0), PtrReg, *LargeMMO);
2754   MIRBuilder.buildStore(SmallVal.getReg(0), SmallPtr.getReg(0), *SmallMMO);
2755   MI.eraseFromParent();
2756   return Legalized;
2757 }
2758 
2759 LegalizerHelper::LegalizeResult
2760 LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) {
2761   switch (MI.getOpcode()) {
2762   case TargetOpcode::G_LOAD: {
2763     if (TypeIdx != 0)
2764       return UnableToLegalize;
2765 
2766     Observer.changingInstr(MI);
2767     bitcastDst(MI, CastTy, 0);
2768     Observer.changedInstr(MI);
2769     return Legalized;
2770   }
2771   case TargetOpcode::G_STORE: {
2772     if (TypeIdx != 0)
2773       return UnableToLegalize;
2774 
2775     Observer.changingInstr(MI);
2776     bitcastSrc(MI, CastTy, 0);
2777     Observer.changedInstr(MI);
2778     return Legalized;
2779   }
2780   case TargetOpcode::G_SELECT: {
2781     if (TypeIdx != 0)
2782       return UnableToLegalize;
2783 
2784     if (MRI.getType(MI.getOperand(1).getReg()).isVector()) {
2785       LLVM_DEBUG(
2786           dbgs() << "bitcast action not implemented for vector select\n");
2787       return UnableToLegalize;
2788     }
2789 
2790     Observer.changingInstr(MI);
2791     bitcastSrc(MI, CastTy, 2);
2792     bitcastSrc(MI, CastTy, 3);
2793     bitcastDst(MI, CastTy, 0);
2794     Observer.changedInstr(MI);
2795     return Legalized;
2796   }
2797   case TargetOpcode::G_AND:
2798   case TargetOpcode::G_OR:
2799   case TargetOpcode::G_XOR: {
2800     Observer.changingInstr(MI);
2801     bitcastSrc(MI, CastTy, 1);
2802     bitcastSrc(MI, CastTy, 2);
2803     bitcastDst(MI, CastTy, 0);
2804     Observer.changedInstr(MI);
2805     return Legalized;
2806   }
2807   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
2808     return bitcastExtractVectorElt(MI, TypeIdx, CastTy);
2809   case TargetOpcode::G_INSERT_VECTOR_ELT:
2810     return bitcastInsertVectorElt(MI, TypeIdx, CastTy);
2811   default:
2812     return UnableToLegalize;
2813   }
2814 }
2815 
2816 // Legalize an instruction by changing the opcode in place.
2817 void LegalizerHelper::changeOpcode(MachineInstr &MI, unsigned NewOpcode) {
2818     Observer.changingInstr(MI);
2819     MI.setDesc(MIRBuilder.getTII().get(NewOpcode));
2820     Observer.changedInstr(MI);
2821 }
2822 
2823 LegalizerHelper::LegalizeResult
2824 LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT LowerHintTy) {
2825   using namespace TargetOpcode;
2826 
2827   switch(MI.getOpcode()) {
2828   default:
2829     return UnableToLegalize;
2830   case TargetOpcode::G_BITCAST:
2831     return lowerBitcast(MI);
2832   case TargetOpcode::G_SREM:
2833   case TargetOpcode::G_UREM: {
2834     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
2835     auto Quot =
2836         MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty},
2837                               {MI.getOperand(1), MI.getOperand(2)});
2838 
2839     auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2));
2840     MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod);
2841     MI.eraseFromParent();
2842     return Legalized;
2843   }
2844   case TargetOpcode::G_SADDO:
2845   case TargetOpcode::G_SSUBO:
2846     return lowerSADDO_SSUBO(MI);
2847   case TargetOpcode::G_UMULH:
2848   case TargetOpcode::G_SMULH:
2849     return lowerSMULH_UMULH(MI);
2850   case TargetOpcode::G_SMULO:
2851   case TargetOpcode::G_UMULO: {
2852     // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
2853     // result.
2854     Register Res = MI.getOperand(0).getReg();
2855     Register Overflow = MI.getOperand(1).getReg();
2856     Register LHS = MI.getOperand(2).getReg();
2857     Register RHS = MI.getOperand(3).getReg();
2858     LLT Ty = MRI.getType(Res);
2859 
2860     unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
2861                           ? TargetOpcode::G_SMULH
2862                           : TargetOpcode::G_UMULH;
2863 
2864     Observer.changingInstr(MI);
2865     const auto &TII = MIRBuilder.getTII();
2866     MI.setDesc(TII.get(TargetOpcode::G_MUL));
2867     MI.RemoveOperand(1);
2868     Observer.changedInstr(MI);
2869 
2870     MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
2871 
2872     auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS});
2873     auto Zero = MIRBuilder.buildConstant(Ty, 0);
2874 
2875     // For *signed* multiply, overflow is detected by checking:
2876     // (hi != (lo >> bitwidth-1))
2877     if (Opcode == TargetOpcode::G_SMULH) {
2878       auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1);
2879       auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt);
2880       MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted);
2881     } else {
2882       MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
2883     }
2884     return Legalized;
2885   }
2886   case TargetOpcode::G_FNEG: {
2887     Register Res = MI.getOperand(0).getReg();
2888     LLT Ty = MRI.getType(Res);
2889 
2890     // TODO: Handle vector types once we are able to
2891     // represent them.
2892     if (Ty.isVector())
2893       return UnableToLegalize;
2894     auto SignMask =
2895         MIRBuilder.buildConstant(Ty, APInt::getSignMask(Ty.getSizeInBits()));
2896     Register SubByReg = MI.getOperand(1).getReg();
2897     MIRBuilder.buildXor(Res, SubByReg, SignMask);
2898     MI.eraseFromParent();
2899     return Legalized;
2900   }
2901   case TargetOpcode::G_FSUB: {
2902     Register Res = MI.getOperand(0).getReg();
2903     LLT Ty = MRI.getType(Res);
2904 
2905     // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)).
2906     // First, check if G_FNEG is marked as Lower. If so, we may
2907     // end up with an infinite loop as G_FSUB is used to legalize G_FNEG.
2908     if (LI.getAction({G_FNEG, {Ty}}).Action == Lower)
2909       return UnableToLegalize;
2910     Register LHS = MI.getOperand(1).getReg();
2911     Register RHS = MI.getOperand(2).getReg();
2912     Register Neg = MRI.createGenericVirtualRegister(Ty);
2913     MIRBuilder.buildFNeg(Neg, RHS);
2914     MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags());
2915     MI.eraseFromParent();
2916     return Legalized;
2917   }
2918   case TargetOpcode::G_FMAD:
2919     return lowerFMad(MI);
2920   case TargetOpcode::G_FFLOOR:
2921     return lowerFFloor(MI);
2922   case TargetOpcode::G_INTRINSIC_ROUND:
2923     return lowerIntrinsicRound(MI);
2924   case TargetOpcode::G_INTRINSIC_ROUNDEVEN: {
2925     // Since round even is the assumed rounding mode for unconstrained FP
2926     // operations, rint and roundeven are the same operation.
2927     changeOpcode(MI, TargetOpcode::G_FRINT);
2928     return Legalized;
2929   }
2930   case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
2931     Register OldValRes = MI.getOperand(0).getReg();
2932     Register SuccessRes = MI.getOperand(1).getReg();
2933     Register Addr = MI.getOperand(2).getReg();
2934     Register CmpVal = MI.getOperand(3).getReg();
2935     Register NewVal = MI.getOperand(4).getReg();
2936     MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal,
2937                                   **MI.memoperands_begin());
2938     MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal);
2939     MI.eraseFromParent();
2940     return Legalized;
2941   }
2942   case TargetOpcode::G_LOAD:
2943   case TargetOpcode::G_SEXTLOAD:
2944   case TargetOpcode::G_ZEXTLOAD:
2945     return lowerLoad(MI);
2946   case TargetOpcode::G_STORE:
2947     return lowerStore(MI);
2948   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
2949   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
2950   case TargetOpcode::G_CTLZ:
2951   case TargetOpcode::G_CTTZ:
2952   case TargetOpcode::G_CTPOP:
2953     return lowerBitCount(MI);
2954   case G_UADDO: {
2955     Register Res = MI.getOperand(0).getReg();
2956     Register CarryOut = MI.getOperand(1).getReg();
2957     Register LHS = MI.getOperand(2).getReg();
2958     Register RHS = MI.getOperand(3).getReg();
2959 
2960     MIRBuilder.buildAdd(Res, LHS, RHS);
2961     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS);
2962 
2963     MI.eraseFromParent();
2964     return Legalized;
2965   }
2966   case G_UADDE: {
2967     Register Res = MI.getOperand(0).getReg();
2968     Register CarryOut = MI.getOperand(1).getReg();
2969     Register LHS = MI.getOperand(2).getReg();
2970     Register RHS = MI.getOperand(3).getReg();
2971     Register CarryIn = MI.getOperand(4).getReg();
2972     LLT Ty = MRI.getType(Res);
2973 
2974     auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS);
2975     auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn);
2976     MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn);
2977     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS);
2978 
2979     MI.eraseFromParent();
2980     return Legalized;
2981   }
2982   case G_USUBO: {
2983     Register Res = MI.getOperand(0).getReg();
2984     Register BorrowOut = MI.getOperand(1).getReg();
2985     Register LHS = MI.getOperand(2).getReg();
2986     Register RHS = MI.getOperand(3).getReg();
2987 
2988     MIRBuilder.buildSub(Res, LHS, RHS);
2989     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS);
2990 
2991     MI.eraseFromParent();
2992     return Legalized;
2993   }
2994   case G_USUBE: {
2995     Register Res = MI.getOperand(0).getReg();
2996     Register BorrowOut = MI.getOperand(1).getReg();
2997     Register LHS = MI.getOperand(2).getReg();
2998     Register RHS = MI.getOperand(3).getReg();
2999     Register BorrowIn = MI.getOperand(4).getReg();
3000     const LLT CondTy = MRI.getType(BorrowOut);
3001     const LLT Ty = MRI.getType(Res);
3002 
3003     auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS);
3004     auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn);
3005     MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn);
3006 
3007     auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS);
3008     auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS);
3009     MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS);
3010 
3011     MI.eraseFromParent();
3012     return Legalized;
3013   }
3014   case G_UITOFP:
3015     return lowerUITOFP(MI);
3016   case G_SITOFP:
3017     return lowerSITOFP(MI);
3018   case G_FPTOUI:
3019     return lowerFPTOUI(MI);
3020   case G_FPTOSI:
3021     return lowerFPTOSI(MI);
3022   case G_FPTRUNC:
3023     return lowerFPTRUNC(MI);
3024   case G_FPOWI:
3025     return lowerFPOWI(MI);
3026   case G_SMIN:
3027   case G_SMAX:
3028   case G_UMIN:
3029   case G_UMAX:
3030     return lowerMinMax(MI);
3031   case G_FCOPYSIGN:
3032     return lowerFCopySign(MI);
3033   case G_FMINNUM:
3034   case G_FMAXNUM:
3035     return lowerFMinNumMaxNum(MI);
3036   case G_MERGE_VALUES:
3037     return lowerMergeValues(MI);
3038   case G_UNMERGE_VALUES:
3039     return lowerUnmergeValues(MI);
3040   case TargetOpcode::G_SEXT_INREG: {
3041     assert(MI.getOperand(2).isImm() && "Expected immediate");
3042     int64_t SizeInBits = MI.getOperand(2).getImm();
3043 
3044     Register DstReg = MI.getOperand(0).getReg();
3045     Register SrcReg = MI.getOperand(1).getReg();
3046     LLT DstTy = MRI.getType(DstReg);
3047     Register TmpRes = MRI.createGenericVirtualRegister(DstTy);
3048 
3049     auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits);
3050     MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0));
3051     MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0));
3052     MI.eraseFromParent();
3053     return Legalized;
3054   }
3055   case G_EXTRACT_VECTOR_ELT:
3056   case G_INSERT_VECTOR_ELT:
3057     return lowerExtractInsertVectorElt(MI);
3058   case G_SHUFFLE_VECTOR:
3059     return lowerShuffleVector(MI);
3060   case G_DYN_STACKALLOC:
3061     return lowerDynStackAlloc(MI);
3062   case G_EXTRACT:
3063     return lowerExtract(MI);
3064   case G_INSERT:
3065     return lowerInsert(MI);
3066   case G_BSWAP:
3067     return lowerBswap(MI);
3068   case G_BITREVERSE:
3069     return lowerBitreverse(MI);
3070   case G_READ_REGISTER:
3071   case G_WRITE_REGISTER:
3072     return lowerReadWriteRegister(MI);
3073   case G_UADDSAT:
3074   case G_USUBSAT: {
3075     // Try to make a reasonable guess about which lowering strategy to use. The
3076     // target can override this with custom lowering and calling the
3077     // implementation functions.
3078     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
3079     if (LI.isLegalOrCustom({G_UMIN, Ty}))
3080       return lowerAddSubSatToMinMax(MI);
3081     return lowerAddSubSatToAddoSubo(MI);
3082   }
3083   case G_SADDSAT:
3084   case G_SSUBSAT: {
3085     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
3086 
3087     // FIXME: It would probably make more sense to see if G_SADDO is preferred,
3088     // since it's a shorter expansion. However, we would need to figure out the
3089     // preferred boolean type for the carry out for the query.
3090     if (LI.isLegalOrCustom({G_SMIN, Ty}) && LI.isLegalOrCustom({G_SMAX, Ty}))
3091       return lowerAddSubSatToMinMax(MI);
3092     return lowerAddSubSatToAddoSubo(MI);
3093   }
3094   case G_SSHLSAT:
3095   case G_USHLSAT:
3096     return lowerShlSat(MI);
3097   case G_ABS: {
3098     // Expand %res = G_ABS %a into:
3099     // %v1 = G_ASHR %a, scalar_size-1
3100     // %v2 = G_ADD %a, %v1
3101     // %res = G_XOR %v2, %v1
3102     LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
3103     Register OpReg = MI.getOperand(1).getReg();
3104     auto ShiftAmt =
3105         MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - 1);
3106     auto Shift =
3107         MIRBuilder.buildAShr(DstTy, OpReg, ShiftAmt);
3108     auto Add = MIRBuilder.buildAdd(DstTy, OpReg, Shift);
3109     MIRBuilder.buildXor(MI.getOperand(0).getReg(), Add, Shift);
3110     MI.eraseFromParent();
3111     return Legalized;
3112   }
3113   case G_SELECT:
3114     return lowerSelect(MI);
3115   }
3116 }
3117 
3118 Align LegalizerHelper::getStackTemporaryAlignment(LLT Ty,
3119                                                   Align MinAlign) const {
3120   // FIXME: We're missing a way to go back from LLT to llvm::Type to query the
3121   // datalayout for the preferred alignment. Also there should be a target hook
3122   // for this to allow targets to reduce the alignment and ignore the
3123   // datalayout. e.g. AMDGPU should always use a 4-byte alignment, regardless of
3124   // the type.
3125   return std::max(Align(PowerOf2Ceil(Ty.getSizeInBytes())), MinAlign);
3126 }
3127 
3128 MachineInstrBuilder
3129 LegalizerHelper::createStackTemporary(TypeSize Bytes, Align Alignment,
3130                                       MachinePointerInfo &PtrInfo) {
3131   MachineFunction &MF = MIRBuilder.getMF();
3132   const DataLayout &DL = MIRBuilder.getDataLayout();
3133   int FrameIdx = MF.getFrameInfo().CreateStackObject(Bytes, Alignment, false);
3134 
3135   unsigned AddrSpace = DL.getAllocaAddrSpace();
3136   LLT FramePtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace));
3137 
3138   PtrInfo = MachinePointerInfo::getFixedStack(MF, FrameIdx);
3139   return MIRBuilder.buildFrameIndex(FramePtrTy, FrameIdx);
3140 }
3141 
3142 static Register clampDynamicVectorIndex(MachineIRBuilder &B, Register IdxReg,
3143                                         LLT VecTy) {
3144   int64_t IdxVal;
3145   if (mi_match(IdxReg, *B.getMRI(), m_ICst(IdxVal)))
3146     return IdxReg;
3147 
3148   LLT IdxTy = B.getMRI()->getType(IdxReg);
3149   unsigned NElts = VecTy.getNumElements();
3150   if (isPowerOf2_32(NElts)) {
3151     APInt Imm = APInt::getLowBitsSet(IdxTy.getSizeInBits(), Log2_32(NElts));
3152     return B.buildAnd(IdxTy, IdxReg, B.buildConstant(IdxTy, Imm)).getReg(0);
3153   }
3154 
3155   return B.buildUMin(IdxTy, IdxReg, B.buildConstant(IdxTy, NElts - 1))
3156       .getReg(0);
3157 }
3158 
3159 Register LegalizerHelper::getVectorElementPointer(Register VecPtr, LLT VecTy,
3160                                                   Register Index) {
3161   LLT EltTy = VecTy.getElementType();
3162 
3163   // Calculate the element offset and add it to the pointer.
3164   unsigned EltSize = EltTy.getSizeInBits() / 8; // FIXME: should be ABI size.
3165   assert(EltSize * 8 == EltTy.getSizeInBits() &&
3166          "Converting bits to bytes lost precision");
3167 
3168   Index = clampDynamicVectorIndex(MIRBuilder, Index, VecTy);
3169 
3170   LLT IdxTy = MRI.getType(Index);
3171   auto Mul = MIRBuilder.buildMul(IdxTy, Index,
3172                                  MIRBuilder.buildConstant(IdxTy, EltSize));
3173 
3174   LLT PtrTy = MRI.getType(VecPtr);
3175   return MIRBuilder.buildPtrAdd(PtrTy, VecPtr, Mul).getReg(0);
3176 }
3177 
3178 LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorImplicitDef(
3179     MachineInstr &MI, unsigned TypeIdx, LLT NarrowTy) {
3180   Register DstReg = MI.getOperand(0).getReg();
3181   LLT DstTy = MRI.getType(DstReg);
3182   LLT LCMTy = getLCMType(DstTy, NarrowTy);
3183 
3184   unsigned NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits();
3185 
3186   auto NewUndef = MIRBuilder.buildUndef(NarrowTy);
3187   SmallVector<Register, 8> Parts(NumParts, NewUndef.getReg(0));
3188 
3189   buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
3190   MI.eraseFromParent();
3191   return Legalized;
3192 }
3193 
3194 // Handle splitting vector operations which need to have the same number of
3195 // elements in each type index, but each type index may have a different element
3196 // type.
3197 //
3198 // e.g.  <4 x s64> = G_SHL <4 x s64>, <4 x s32> ->
3199 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3200 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3201 //
3202 // Also handles some irregular breakdown cases, e.g.
3203 // e.g.  <3 x s64> = G_SHL <3 x s64>, <3 x s32> ->
3204 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3205 //             s64 = G_SHL s64, s32
3206 LegalizerHelper::LegalizeResult
3207 LegalizerHelper::fewerElementsVectorMultiEltType(
3208   MachineInstr &MI, unsigned TypeIdx, LLT NarrowTyArg) {
3209   if (TypeIdx != 0)
3210     return UnableToLegalize;
3211 
3212   const LLT NarrowTy0 = NarrowTyArg;
3213   const unsigned NewNumElts =
3214       NarrowTy0.isVector() ? NarrowTy0.getNumElements() : 1;
3215 
3216   const Register DstReg = MI.getOperand(0).getReg();
3217   LLT DstTy = MRI.getType(DstReg);
3218   LLT LeftoverTy0;
3219 
3220   // All of the operands need to have the same number of elements, so if we can
3221   // determine a type breakdown for the result type, we can for all of the
3222   // source types.
3223   int NumParts = getNarrowTypeBreakDown(DstTy, NarrowTy0, LeftoverTy0).first;
3224   if (NumParts < 0)
3225     return UnableToLegalize;
3226 
3227   SmallVector<MachineInstrBuilder, 4> NewInsts;
3228 
3229   SmallVector<Register, 4> DstRegs, LeftoverDstRegs;
3230   SmallVector<Register, 4> PartRegs, LeftoverRegs;
3231 
3232   for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) {
3233     Register SrcReg = MI.getOperand(I).getReg();
3234     LLT SrcTyI = MRI.getType(SrcReg);
3235     LLT NarrowTyI = LLT::scalarOrVector(NewNumElts, SrcTyI.getScalarType());
3236     LLT LeftoverTyI;
3237 
3238     // Split this operand into the requested typed registers, and any leftover
3239     // required to reproduce the original type.
3240     if (!extractParts(SrcReg, SrcTyI, NarrowTyI, LeftoverTyI, PartRegs,
3241                       LeftoverRegs))
3242       return UnableToLegalize;
3243 
3244     if (I == 1) {
3245       // For the first operand, create an instruction for each part and setup
3246       // the result.
3247       for (Register PartReg : PartRegs) {
3248         Register PartDstReg = MRI.createGenericVirtualRegister(NarrowTy0);
3249         NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode())
3250                                .addDef(PartDstReg)
3251                                .addUse(PartReg));
3252         DstRegs.push_back(PartDstReg);
3253       }
3254 
3255       for (Register LeftoverReg : LeftoverRegs) {
3256         Register PartDstReg = MRI.createGenericVirtualRegister(LeftoverTy0);
3257         NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode())
3258                                .addDef(PartDstReg)
3259                                .addUse(LeftoverReg));
3260         LeftoverDstRegs.push_back(PartDstReg);
3261       }
3262     } else {
3263       assert(NewInsts.size() == PartRegs.size() + LeftoverRegs.size());
3264 
3265       // Add the newly created operand splits to the existing instructions. The
3266       // odd-sized pieces are ordered after the requested NarrowTyArg sized
3267       // pieces.
3268       unsigned InstCount = 0;
3269       for (unsigned J = 0, JE = PartRegs.size(); J != JE; ++J)
3270         NewInsts[InstCount++].addUse(PartRegs[J]);
3271       for (unsigned J = 0, JE = LeftoverRegs.size(); J != JE; ++J)
3272         NewInsts[InstCount++].addUse(LeftoverRegs[J]);
3273     }
3274 
3275     PartRegs.clear();
3276     LeftoverRegs.clear();
3277   }
3278 
3279   // Insert the newly built operations and rebuild the result register.
3280   for (auto &MIB : NewInsts)
3281     MIRBuilder.insertInstr(MIB);
3282 
3283   insertParts(DstReg, DstTy, NarrowTy0, DstRegs, LeftoverTy0, LeftoverDstRegs);
3284 
3285   MI.eraseFromParent();
3286   return Legalized;
3287 }
3288 
3289 LegalizerHelper::LegalizeResult
3290 LegalizerHelper::fewerElementsVectorCasts(MachineInstr &MI, unsigned TypeIdx,
3291                                           LLT NarrowTy) {
3292   if (TypeIdx != 0)
3293     return UnableToLegalize;
3294 
3295   Register DstReg = MI.getOperand(0).getReg();
3296   Register SrcReg = MI.getOperand(1).getReg();
3297   LLT DstTy = MRI.getType(DstReg);
3298   LLT SrcTy = MRI.getType(SrcReg);
3299 
3300   LLT NarrowTy0 = NarrowTy;
3301   LLT NarrowTy1;
3302   unsigned NumParts;
3303 
3304   if (NarrowTy.isVector()) {
3305     // Uneven breakdown not handled.
3306     NumParts = DstTy.getNumElements() / NarrowTy.getNumElements();
3307     if (NumParts * NarrowTy.getNumElements() != DstTy.getNumElements())
3308       return UnableToLegalize;
3309 
3310     NarrowTy1 = LLT::vector(NarrowTy.getNumElements(), SrcTy.getElementType());
3311   } else {
3312     NumParts = DstTy.getNumElements();
3313     NarrowTy1 = SrcTy.getElementType();
3314   }
3315 
3316   SmallVector<Register, 4> SrcRegs, DstRegs;
3317   extractParts(SrcReg, NarrowTy1, NumParts, SrcRegs);
3318 
3319   for (unsigned I = 0; I < NumParts; ++I) {
3320     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
3321     MachineInstr *NewInst =
3322         MIRBuilder.buildInstr(MI.getOpcode(), {DstReg}, {SrcRegs[I]});
3323 
3324     NewInst->setFlags(MI.getFlags());
3325     DstRegs.push_back(DstReg);
3326   }
3327 
3328   if (NarrowTy.isVector())
3329     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
3330   else
3331     MIRBuilder.buildBuildVector(DstReg, DstRegs);
3332 
3333   MI.eraseFromParent();
3334   return Legalized;
3335 }
3336 
3337 LegalizerHelper::LegalizeResult
3338 LegalizerHelper::fewerElementsVectorCmp(MachineInstr &MI, unsigned TypeIdx,
3339                                         LLT NarrowTy) {
3340   Register DstReg = MI.getOperand(0).getReg();
3341   Register Src0Reg = MI.getOperand(2).getReg();
3342   LLT DstTy = MRI.getType(DstReg);
3343   LLT SrcTy = MRI.getType(Src0Reg);
3344 
3345   unsigned NumParts;
3346   LLT NarrowTy0, NarrowTy1;
3347 
3348   if (TypeIdx == 0) {
3349     unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
3350     unsigned OldElts = DstTy.getNumElements();
3351 
3352     NarrowTy0 = NarrowTy;
3353     NumParts = NarrowTy.isVector() ? (OldElts / NewElts) : DstTy.getNumElements();
3354     NarrowTy1 = NarrowTy.isVector() ?
3355       LLT::vector(NarrowTy.getNumElements(), SrcTy.getScalarSizeInBits()) :
3356       SrcTy.getElementType();
3357 
3358   } else {
3359     unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
3360     unsigned OldElts = SrcTy.getNumElements();
3361 
3362     NumParts = NarrowTy.isVector() ? (OldElts / NewElts) :
3363       NarrowTy.getNumElements();
3364     NarrowTy0 = LLT::vector(NarrowTy.getNumElements(),
3365                             DstTy.getScalarSizeInBits());
3366     NarrowTy1 = NarrowTy;
3367   }
3368 
3369   // FIXME: Don't know how to handle the situation where the small vectors
3370   // aren't all the same size yet.
3371   if (NarrowTy1.isVector() &&
3372       NarrowTy1.getNumElements() * NumParts != DstTy.getNumElements())
3373     return UnableToLegalize;
3374 
3375   CmpInst::Predicate Pred
3376     = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
3377 
3378   SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
3379   extractParts(MI.getOperand(2).getReg(), NarrowTy1, NumParts, Src1Regs);
3380   extractParts(MI.getOperand(3).getReg(), NarrowTy1, NumParts, Src2Regs);
3381 
3382   for (unsigned I = 0; I < NumParts; ++I) {
3383     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
3384     DstRegs.push_back(DstReg);
3385 
3386     if (MI.getOpcode() == TargetOpcode::G_ICMP)
3387       MIRBuilder.buildICmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]);
3388     else {
3389       MachineInstr *NewCmp
3390         = MIRBuilder.buildFCmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]);
3391       NewCmp->setFlags(MI.getFlags());
3392     }
3393   }
3394 
3395   if (NarrowTy1.isVector())
3396     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
3397   else
3398     MIRBuilder.buildBuildVector(DstReg, DstRegs);
3399 
3400   MI.eraseFromParent();
3401   return Legalized;
3402 }
3403 
3404 LegalizerHelper::LegalizeResult
3405 LegalizerHelper::fewerElementsVectorSelect(MachineInstr &MI, unsigned TypeIdx,
3406                                            LLT NarrowTy) {
3407   Register DstReg = MI.getOperand(0).getReg();
3408   Register CondReg = MI.getOperand(1).getReg();
3409 
3410   unsigned NumParts = 0;
3411   LLT NarrowTy0, NarrowTy1;
3412 
3413   LLT DstTy = MRI.getType(DstReg);
3414   LLT CondTy = MRI.getType(CondReg);
3415   unsigned Size = DstTy.getSizeInBits();
3416 
3417   assert(TypeIdx == 0 || CondTy.isVector());
3418 
3419   if (TypeIdx == 0) {
3420     NarrowTy0 = NarrowTy;
3421     NarrowTy1 = CondTy;
3422 
3423     unsigned NarrowSize = NarrowTy0.getSizeInBits();
3424     // FIXME: Don't know how to handle the situation where the small vectors
3425     // aren't all the same size yet.
3426     if (Size % NarrowSize != 0)
3427       return UnableToLegalize;
3428 
3429     NumParts = Size / NarrowSize;
3430 
3431     // Need to break down the condition type
3432     if (CondTy.isVector()) {
3433       if (CondTy.getNumElements() == NumParts)
3434         NarrowTy1 = CondTy.getElementType();
3435       else
3436         NarrowTy1 = LLT::vector(CondTy.getNumElements() / NumParts,
3437                                 CondTy.getScalarSizeInBits());
3438     }
3439   } else {
3440     NumParts = CondTy.getNumElements();
3441     if (NarrowTy.isVector()) {
3442       // TODO: Handle uneven breakdown.
3443       if (NumParts * NarrowTy.getNumElements() != CondTy.getNumElements())
3444         return UnableToLegalize;
3445 
3446       return UnableToLegalize;
3447     } else {
3448       NarrowTy0 = DstTy.getElementType();
3449       NarrowTy1 = NarrowTy;
3450     }
3451   }
3452 
3453   SmallVector<Register, 2> DstRegs, Src0Regs, Src1Regs, Src2Regs;
3454   if (CondTy.isVector())
3455     extractParts(MI.getOperand(1).getReg(), NarrowTy1, NumParts, Src0Regs);
3456 
3457   extractParts(MI.getOperand(2).getReg(), NarrowTy0, NumParts, Src1Regs);
3458   extractParts(MI.getOperand(3).getReg(), NarrowTy0, NumParts, Src2Regs);
3459 
3460   for (unsigned i = 0; i < NumParts; ++i) {
3461     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
3462     MIRBuilder.buildSelect(DstReg, CondTy.isVector() ? Src0Regs[i] : CondReg,
3463                            Src1Regs[i], Src2Regs[i]);
3464     DstRegs.push_back(DstReg);
3465   }
3466 
3467   if (NarrowTy0.isVector())
3468     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
3469   else
3470     MIRBuilder.buildBuildVector(DstReg, DstRegs);
3471 
3472   MI.eraseFromParent();
3473   return Legalized;
3474 }
3475 
3476 LegalizerHelper::LegalizeResult
3477 LegalizerHelper::fewerElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
3478                                         LLT NarrowTy) {
3479   const Register DstReg = MI.getOperand(0).getReg();
3480   LLT PhiTy = MRI.getType(DstReg);
3481   LLT LeftoverTy;
3482 
3483   // All of the operands need to have the same number of elements, so if we can
3484   // determine a type breakdown for the result type, we can for all of the
3485   // source types.
3486   int NumParts, NumLeftover;
3487   std::tie(NumParts, NumLeftover)
3488     = getNarrowTypeBreakDown(PhiTy, NarrowTy, LeftoverTy);
3489   if (NumParts < 0)
3490     return UnableToLegalize;
3491 
3492   SmallVector<Register, 4> DstRegs, LeftoverDstRegs;
3493   SmallVector<MachineInstrBuilder, 4> NewInsts;
3494 
3495   const int TotalNumParts = NumParts + NumLeftover;
3496 
3497   // Insert the new phis in the result block first.
3498   for (int I = 0; I != TotalNumParts; ++I) {
3499     LLT Ty = I < NumParts ? NarrowTy : LeftoverTy;
3500     Register PartDstReg = MRI.createGenericVirtualRegister(Ty);
3501     NewInsts.push_back(MIRBuilder.buildInstr(TargetOpcode::G_PHI)
3502                        .addDef(PartDstReg));
3503     if (I < NumParts)
3504       DstRegs.push_back(PartDstReg);
3505     else
3506       LeftoverDstRegs.push_back(PartDstReg);
3507   }
3508 
3509   MachineBasicBlock *MBB = MI.getParent();
3510   MIRBuilder.setInsertPt(*MBB, MBB->getFirstNonPHI());
3511   insertParts(DstReg, PhiTy, NarrowTy, DstRegs, LeftoverTy, LeftoverDstRegs);
3512 
3513   SmallVector<Register, 4> PartRegs, LeftoverRegs;
3514 
3515   // Insert code to extract the incoming values in each predecessor block.
3516   for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
3517     PartRegs.clear();
3518     LeftoverRegs.clear();
3519 
3520     Register SrcReg = MI.getOperand(I).getReg();
3521     MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
3522     MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
3523 
3524     LLT Unused;
3525     if (!extractParts(SrcReg, PhiTy, NarrowTy, Unused, PartRegs,
3526                       LeftoverRegs))
3527       return UnableToLegalize;
3528 
3529     // Add the newly created operand splits to the existing instructions. The
3530     // odd-sized pieces are ordered after the requested NarrowTyArg sized
3531     // pieces.
3532     for (int J = 0; J != TotalNumParts; ++J) {
3533       MachineInstrBuilder MIB = NewInsts[J];
3534       MIB.addUse(J < NumParts ? PartRegs[J] : LeftoverRegs[J - NumParts]);
3535       MIB.addMBB(&OpMBB);
3536     }
3537   }
3538 
3539   MI.eraseFromParent();
3540   return Legalized;
3541 }
3542 
3543 LegalizerHelper::LegalizeResult
3544 LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI,
3545                                                   unsigned TypeIdx,
3546                                                   LLT NarrowTy) {
3547   if (TypeIdx != 1)
3548     return UnableToLegalize;
3549 
3550   const int NumDst = MI.getNumOperands() - 1;
3551   const Register SrcReg = MI.getOperand(NumDst).getReg();
3552   LLT SrcTy = MRI.getType(SrcReg);
3553 
3554   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
3555 
3556   // TODO: Create sequence of extracts.
3557   if (DstTy == NarrowTy)
3558     return UnableToLegalize;
3559 
3560   LLT GCDTy = getGCDType(SrcTy, NarrowTy);
3561   if (DstTy == GCDTy) {
3562     // This would just be a copy of the same unmerge.
3563     // TODO: Create extracts, pad with undef and create intermediate merges.
3564     return UnableToLegalize;
3565   }
3566 
3567   auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
3568   const int NumUnmerge = Unmerge->getNumOperands() - 1;
3569   const int PartsPerUnmerge = NumDst / NumUnmerge;
3570 
3571   for (int I = 0; I != NumUnmerge; ++I) {
3572     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
3573 
3574     for (int J = 0; J != PartsPerUnmerge; ++J)
3575       MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg());
3576     MIB.addUse(Unmerge.getReg(I));
3577   }
3578 
3579   MI.eraseFromParent();
3580   return Legalized;
3581 }
3582 
3583 // Handle FewerElementsVector a G_BUILD_VECTOR or G_CONCAT_VECTORS that produces
3584 // a vector
3585 //
3586 // Create a G_BUILD_VECTOR or G_CONCAT_VECTORS of NarrowTy pieces, padding with
3587 // undef as necessary.
3588 //
3589 // %3:_(<3 x s16>) = G_BUILD_VECTOR %0, %1, %2
3590 //   -> <2 x s16>
3591 //
3592 // %4:_(s16) = G_IMPLICIT_DEF
3593 // %5:_(<2 x s16>) = G_BUILD_VECTOR %0, %1
3594 // %6:_(<2 x s16>) = G_BUILD_VECTOR %2, %4
3595 // %7:_(<2 x s16>) = G_IMPLICIT_DEF
3596 // %8:_(<6 x s16>) = G_CONCAT_VECTORS %5, %6, %7
3597 // %3:_(<3 x s16>), %8:_(<3 x s16>) = G_UNMERGE_VALUES %8
3598 LegalizerHelper::LegalizeResult
3599 LegalizerHelper::fewerElementsVectorMerge(MachineInstr &MI, unsigned TypeIdx,
3600                                           LLT NarrowTy) {
3601   Register DstReg = MI.getOperand(0).getReg();
3602   LLT DstTy = MRI.getType(DstReg);
3603   LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
3604   LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy);
3605 
3606   // Break into a common type
3607   SmallVector<Register, 16> Parts;
3608   for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
3609     extractGCDType(Parts, GCDTy, MI.getOperand(I).getReg());
3610 
3611   // Build the requested new merge, padding with undef.
3612   LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts,
3613                                   TargetOpcode::G_ANYEXT);
3614 
3615   // Pack into the original result register.
3616   buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
3617 
3618   MI.eraseFromParent();
3619   return Legalized;
3620 }
3621 
3622 LegalizerHelper::LegalizeResult
3623 LegalizerHelper::fewerElementsVectorExtractInsertVectorElt(MachineInstr &MI,
3624                                                            unsigned TypeIdx,
3625                                                            LLT NarrowVecTy) {
3626   Register DstReg = MI.getOperand(0).getReg();
3627   Register SrcVec = MI.getOperand(1).getReg();
3628   Register InsertVal;
3629   bool IsInsert = MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT;
3630 
3631   assert((IsInsert ? TypeIdx == 0 : TypeIdx == 1) && "not a vector type index");
3632   if (IsInsert)
3633     InsertVal = MI.getOperand(2).getReg();
3634 
3635   Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg();
3636 
3637   // TODO: Handle total scalarization case.
3638   if (!NarrowVecTy.isVector())
3639     return UnableToLegalize;
3640 
3641   LLT VecTy = MRI.getType(SrcVec);
3642 
3643   // If the index is a constant, we can really break this down as you would
3644   // expect, and index into the target size pieces.
3645   int64_t IdxVal;
3646   if (mi_match(Idx, MRI, m_ICst(IdxVal))) {
3647     // Avoid out of bounds indexing the pieces.
3648     if (IdxVal >= VecTy.getNumElements()) {
3649       MIRBuilder.buildUndef(DstReg);
3650       MI.eraseFromParent();
3651       return Legalized;
3652     }
3653 
3654     SmallVector<Register, 8> VecParts;
3655     LLT GCDTy = extractGCDType(VecParts, VecTy, NarrowVecTy, SrcVec);
3656 
3657     // Build a sequence of NarrowTy pieces in VecParts for this operand.
3658     LLT LCMTy = buildLCMMergePieces(VecTy, NarrowVecTy, GCDTy, VecParts,
3659                                     TargetOpcode::G_ANYEXT);
3660 
3661     unsigned NewNumElts = NarrowVecTy.getNumElements();
3662 
3663     LLT IdxTy = MRI.getType(Idx);
3664     int64_t PartIdx = IdxVal / NewNumElts;
3665     auto NewIdx =
3666         MIRBuilder.buildConstant(IdxTy, IdxVal - NewNumElts * PartIdx);
3667 
3668     if (IsInsert) {
3669       LLT PartTy = MRI.getType(VecParts[PartIdx]);
3670 
3671       // Use the adjusted index to insert into one of the subvectors.
3672       auto InsertPart = MIRBuilder.buildInsertVectorElement(
3673           PartTy, VecParts[PartIdx], InsertVal, NewIdx);
3674       VecParts[PartIdx] = InsertPart.getReg(0);
3675 
3676       // Recombine the inserted subvector with the others to reform the result
3677       // vector.
3678       buildWidenedRemergeToDst(DstReg, LCMTy, VecParts);
3679     } else {
3680       MIRBuilder.buildExtractVectorElement(DstReg, VecParts[PartIdx], NewIdx);
3681     }
3682 
3683     MI.eraseFromParent();
3684     return Legalized;
3685   }
3686 
3687   // With a variable index, we can't perform the operation in a smaller type, so
3688   // we're forced to expand this.
3689   //
3690   // TODO: We could emit a chain of compare/select to figure out which piece to
3691   // index.
3692   return lowerExtractInsertVectorElt(MI);
3693 }
3694 
3695 LegalizerHelper::LegalizeResult
3696 LegalizerHelper::reduceLoadStoreWidth(MachineInstr &MI, unsigned TypeIdx,
3697                                       LLT NarrowTy) {
3698   // FIXME: Don't know how to handle secondary types yet.
3699   if (TypeIdx != 0)
3700     return UnableToLegalize;
3701 
3702   MachineMemOperand *MMO = *MI.memoperands_begin();
3703 
3704   // This implementation doesn't work for atomics. Give up instead of doing
3705   // something invalid.
3706   if (MMO->getOrdering() != AtomicOrdering::NotAtomic ||
3707       MMO->getFailureOrdering() != AtomicOrdering::NotAtomic)
3708     return UnableToLegalize;
3709 
3710   bool IsLoad = MI.getOpcode() == TargetOpcode::G_LOAD;
3711   Register ValReg = MI.getOperand(0).getReg();
3712   Register AddrReg = MI.getOperand(1).getReg();
3713   LLT ValTy = MRI.getType(ValReg);
3714 
3715   // FIXME: Do we need a distinct NarrowMemory legalize action?
3716   if (ValTy.getSizeInBits() != 8 * MMO->getSize()) {
3717     LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n");
3718     return UnableToLegalize;
3719   }
3720 
3721   int NumParts = -1;
3722   int NumLeftover = -1;
3723   LLT LeftoverTy;
3724   SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs;
3725   if (IsLoad) {
3726     std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy);
3727   } else {
3728     if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs,
3729                      NarrowLeftoverRegs)) {
3730       NumParts = NarrowRegs.size();
3731       NumLeftover = NarrowLeftoverRegs.size();
3732     }
3733   }
3734 
3735   if (NumParts == -1)
3736     return UnableToLegalize;
3737 
3738   LLT PtrTy = MRI.getType(AddrReg);
3739   const LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits());
3740 
3741   unsigned TotalSize = ValTy.getSizeInBits();
3742 
3743   // Split the load/store into PartTy sized pieces starting at Offset. If this
3744   // is a load, return the new registers in ValRegs. For a store, each elements
3745   // of ValRegs should be PartTy. Returns the next offset that needs to be
3746   // handled.
3747   auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs,
3748                              unsigned Offset) -> unsigned {
3749     MachineFunction &MF = MIRBuilder.getMF();
3750     unsigned PartSize = PartTy.getSizeInBits();
3751     for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize;
3752          Offset += PartSize, ++Idx) {
3753       unsigned ByteSize = PartSize / 8;
3754       unsigned ByteOffset = Offset / 8;
3755       Register NewAddrReg;
3756 
3757       MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset);
3758 
3759       MachineMemOperand *NewMMO =
3760         MF.getMachineMemOperand(MMO, ByteOffset, ByteSize);
3761 
3762       if (IsLoad) {
3763         Register Dst = MRI.createGenericVirtualRegister(PartTy);
3764         ValRegs.push_back(Dst);
3765         MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO);
3766       } else {
3767         MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO);
3768       }
3769     }
3770 
3771     return Offset;
3772   };
3773 
3774   unsigned HandledOffset = splitTypePieces(NarrowTy, NarrowRegs, 0);
3775 
3776   // Handle the rest of the register if this isn't an even type breakdown.
3777   if (LeftoverTy.isValid())
3778     splitTypePieces(LeftoverTy, NarrowLeftoverRegs, HandledOffset);
3779 
3780   if (IsLoad) {
3781     insertParts(ValReg, ValTy, NarrowTy, NarrowRegs,
3782                 LeftoverTy, NarrowLeftoverRegs);
3783   }
3784 
3785   MI.eraseFromParent();
3786   return Legalized;
3787 }
3788 
3789 LegalizerHelper::LegalizeResult
3790 LegalizerHelper::reduceOperationWidth(MachineInstr &MI, unsigned int TypeIdx,
3791                                       LLT NarrowTy) {
3792   assert(TypeIdx == 0 && "only one type index expected");
3793 
3794   const unsigned Opc = MI.getOpcode();
3795   const int NumOps = MI.getNumOperands() - 1;
3796   const Register DstReg = MI.getOperand(0).getReg();
3797   const unsigned Flags = MI.getFlags();
3798   const unsigned NarrowSize = NarrowTy.getSizeInBits();
3799   const LLT NarrowScalarTy = LLT::scalar(NarrowSize);
3800 
3801   assert(NumOps <= 3 && "expected instruction with 1 result and 1-3 sources");
3802 
3803   // First of all check whether we are narrowing (changing the element type)
3804   // or reducing the vector elements
3805   const LLT DstTy = MRI.getType(DstReg);
3806   const bool IsNarrow = NarrowTy.getScalarType() != DstTy.getScalarType();
3807 
3808   SmallVector<Register, 8> ExtractedRegs[3];
3809   SmallVector<Register, 8> Parts;
3810 
3811   unsigned NarrowElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
3812 
3813   // Break down all the sources into NarrowTy pieces we can operate on. This may
3814   // involve creating merges to a wider type, padded with undef.
3815   for (int I = 0; I != NumOps; ++I) {
3816     Register SrcReg = MI.getOperand(I + 1).getReg();
3817     LLT SrcTy = MRI.getType(SrcReg);
3818 
3819     // The type to narrow SrcReg to. For narrowing, this is a smaller scalar.
3820     // For fewerElements, this is a smaller vector with the same element type.
3821     LLT OpNarrowTy;
3822     if (IsNarrow) {
3823       OpNarrowTy = NarrowScalarTy;
3824 
3825       // In case of narrowing, we need to cast vectors to scalars for this to
3826       // work properly
3827       // FIXME: Can we do without the bitcast here if we're narrowing?
3828       if (SrcTy.isVector()) {
3829         SrcTy = LLT::scalar(SrcTy.getSizeInBits());
3830         SrcReg = MIRBuilder.buildBitcast(SrcTy, SrcReg).getReg(0);
3831       }
3832     } else {
3833       OpNarrowTy = LLT::scalarOrVector(NarrowElts, SrcTy.getScalarType());
3834     }
3835 
3836     LLT GCDTy = extractGCDType(ExtractedRegs[I], SrcTy, OpNarrowTy, SrcReg);
3837 
3838     // Build a sequence of NarrowTy pieces in ExtractedRegs for this operand.
3839     buildLCMMergePieces(SrcTy, OpNarrowTy, GCDTy, ExtractedRegs[I],
3840                         TargetOpcode::G_ANYEXT);
3841   }
3842 
3843   SmallVector<Register, 8> ResultRegs;
3844 
3845   // Input operands for each sub-instruction.
3846   SmallVector<SrcOp, 4> InputRegs(NumOps, Register());
3847 
3848   int NumParts = ExtractedRegs[0].size();
3849   const unsigned DstSize = DstTy.getSizeInBits();
3850   const LLT DstScalarTy = LLT::scalar(DstSize);
3851 
3852   // Narrowing needs to use scalar types
3853   LLT DstLCMTy, NarrowDstTy;
3854   if (IsNarrow) {
3855     DstLCMTy = getLCMType(DstScalarTy, NarrowScalarTy);
3856     NarrowDstTy = NarrowScalarTy;
3857   } else {
3858     DstLCMTy = getLCMType(DstTy, NarrowTy);
3859     NarrowDstTy = NarrowTy;
3860   }
3861 
3862   // We widened the source registers to satisfy merge/unmerge size
3863   // constraints. We'll have some extra fully undef parts.
3864   const int NumRealParts = (DstSize + NarrowSize - 1) / NarrowSize;
3865 
3866   for (int I = 0; I != NumRealParts; ++I) {
3867     // Emit this instruction on each of the split pieces.
3868     for (int J = 0; J != NumOps; ++J)
3869       InputRegs[J] = ExtractedRegs[J][I];
3870 
3871     auto Inst = MIRBuilder.buildInstr(Opc, {NarrowDstTy}, InputRegs, Flags);
3872     ResultRegs.push_back(Inst.getReg(0));
3873   }
3874 
3875   // Fill out the widened result with undef instead of creating instructions
3876   // with undef inputs.
3877   int NumUndefParts = NumParts - NumRealParts;
3878   if (NumUndefParts != 0)
3879     ResultRegs.append(NumUndefParts,
3880                       MIRBuilder.buildUndef(NarrowDstTy).getReg(0));
3881 
3882   // Extract the possibly padded result. Use a scratch register if we need to do
3883   // a final bitcast, otherwise use the original result register.
3884   Register MergeDstReg;
3885   if (IsNarrow && DstTy.isVector())
3886     MergeDstReg = MRI.createGenericVirtualRegister(DstScalarTy);
3887   else
3888     MergeDstReg = DstReg;
3889 
3890   buildWidenedRemergeToDst(MergeDstReg, DstLCMTy, ResultRegs);
3891 
3892   // Recast to vector if we narrowed a vector
3893   if (IsNarrow && DstTy.isVector())
3894     MIRBuilder.buildBitcast(DstReg, MergeDstReg);
3895 
3896   MI.eraseFromParent();
3897   return Legalized;
3898 }
3899 
3900 LegalizerHelper::LegalizeResult
3901 LegalizerHelper::fewerElementsVectorSextInReg(MachineInstr &MI, unsigned TypeIdx,
3902                                               LLT NarrowTy) {
3903   Register DstReg = MI.getOperand(0).getReg();
3904   Register SrcReg = MI.getOperand(1).getReg();
3905   int64_t Imm = MI.getOperand(2).getImm();
3906 
3907   LLT DstTy = MRI.getType(DstReg);
3908 
3909   SmallVector<Register, 8> Parts;
3910   LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
3911   LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts);
3912 
3913   for (Register &R : Parts)
3914     R = MIRBuilder.buildSExtInReg(NarrowTy, R, Imm).getReg(0);
3915 
3916   buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
3917 
3918   MI.eraseFromParent();
3919   return Legalized;
3920 }
3921 
3922 LegalizerHelper::LegalizeResult
3923 LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
3924                                      LLT NarrowTy) {
3925   using namespace TargetOpcode;
3926 
3927   switch (MI.getOpcode()) {
3928   case G_IMPLICIT_DEF:
3929     return fewerElementsVectorImplicitDef(MI, TypeIdx, NarrowTy);
3930   case G_TRUNC:
3931   case G_AND:
3932   case G_OR:
3933   case G_XOR:
3934   case G_ADD:
3935   case G_SUB:
3936   case G_MUL:
3937   case G_PTR_ADD:
3938   case G_SMULH:
3939   case G_UMULH:
3940   case G_FADD:
3941   case G_FMUL:
3942   case G_FSUB:
3943   case G_FNEG:
3944   case G_FABS:
3945   case G_FCANONICALIZE:
3946   case G_FDIV:
3947   case G_FREM:
3948   case G_FMA:
3949   case G_FMAD:
3950   case G_FPOW:
3951   case G_FEXP:
3952   case G_FEXP2:
3953   case G_FLOG:
3954   case G_FLOG2:
3955   case G_FLOG10:
3956   case G_FNEARBYINT:
3957   case G_FCEIL:
3958   case G_FFLOOR:
3959   case G_FRINT:
3960   case G_INTRINSIC_ROUND:
3961   case G_INTRINSIC_ROUNDEVEN:
3962   case G_INTRINSIC_TRUNC:
3963   case G_FCOS:
3964   case G_FSIN:
3965   case G_FSQRT:
3966   case G_BSWAP:
3967   case G_BITREVERSE:
3968   case G_SDIV:
3969   case G_UDIV:
3970   case G_SREM:
3971   case G_UREM:
3972   case G_SMIN:
3973   case G_SMAX:
3974   case G_UMIN:
3975   case G_UMAX:
3976   case G_FMINNUM:
3977   case G_FMAXNUM:
3978   case G_FMINNUM_IEEE:
3979   case G_FMAXNUM_IEEE:
3980   case G_FMINIMUM:
3981   case G_FMAXIMUM:
3982   case G_FSHL:
3983   case G_FSHR:
3984   case G_FREEZE:
3985   case G_SADDSAT:
3986   case G_SSUBSAT:
3987   case G_UADDSAT:
3988   case G_USUBSAT:
3989     return reduceOperationWidth(MI, TypeIdx, NarrowTy);
3990   case G_SHL:
3991   case G_LSHR:
3992   case G_ASHR:
3993   case G_SSHLSAT:
3994   case G_USHLSAT:
3995   case G_CTLZ:
3996   case G_CTLZ_ZERO_UNDEF:
3997   case G_CTTZ:
3998   case G_CTTZ_ZERO_UNDEF:
3999   case G_CTPOP:
4000   case G_FCOPYSIGN:
4001     return fewerElementsVectorMultiEltType(MI, TypeIdx, NarrowTy);
4002   case G_ZEXT:
4003   case G_SEXT:
4004   case G_ANYEXT:
4005   case G_FPEXT:
4006   case G_FPTRUNC:
4007   case G_SITOFP:
4008   case G_UITOFP:
4009   case G_FPTOSI:
4010   case G_FPTOUI:
4011   case G_INTTOPTR:
4012   case G_PTRTOINT:
4013   case G_ADDRSPACE_CAST:
4014     return fewerElementsVectorCasts(MI, TypeIdx, NarrowTy);
4015   case G_ICMP:
4016   case G_FCMP:
4017     return fewerElementsVectorCmp(MI, TypeIdx, NarrowTy);
4018   case G_SELECT:
4019     return fewerElementsVectorSelect(MI, TypeIdx, NarrowTy);
4020   case G_PHI:
4021     return fewerElementsVectorPhi(MI, TypeIdx, NarrowTy);
4022   case G_UNMERGE_VALUES:
4023     return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy);
4024   case G_BUILD_VECTOR:
4025     assert(TypeIdx == 0 && "not a vector type index");
4026     return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy);
4027   case G_CONCAT_VECTORS:
4028     if (TypeIdx != 1) // TODO: This probably does work as expected already.
4029       return UnableToLegalize;
4030     return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy);
4031   case G_EXTRACT_VECTOR_ELT:
4032   case G_INSERT_VECTOR_ELT:
4033     return fewerElementsVectorExtractInsertVectorElt(MI, TypeIdx, NarrowTy);
4034   case G_LOAD:
4035   case G_STORE:
4036     return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy);
4037   case G_SEXT_INREG:
4038     return fewerElementsVectorSextInReg(MI, TypeIdx, NarrowTy);
4039   default:
4040     return UnableToLegalize;
4041   }
4042 }
4043 
4044 LegalizerHelper::LegalizeResult
4045 LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt,
4046                                              const LLT HalfTy, const LLT AmtTy) {
4047 
4048   Register InL = MRI.createGenericVirtualRegister(HalfTy);
4049   Register InH = MRI.createGenericVirtualRegister(HalfTy);
4050   MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
4051 
4052   if (Amt.isNullValue()) {
4053     MIRBuilder.buildMerge(MI.getOperand(0), {InL, InH});
4054     MI.eraseFromParent();
4055     return Legalized;
4056   }
4057 
4058   LLT NVT = HalfTy;
4059   unsigned NVTBits = HalfTy.getSizeInBits();
4060   unsigned VTBits = 2 * NVTBits;
4061 
4062   SrcOp Lo(Register(0)), Hi(Register(0));
4063   if (MI.getOpcode() == TargetOpcode::G_SHL) {
4064     if (Amt.ugt(VTBits)) {
4065       Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
4066     } else if (Amt.ugt(NVTBits)) {
4067       Lo = MIRBuilder.buildConstant(NVT, 0);
4068       Hi = MIRBuilder.buildShl(NVT, InL,
4069                                MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
4070     } else if (Amt == NVTBits) {
4071       Lo = MIRBuilder.buildConstant(NVT, 0);
4072       Hi = InL;
4073     } else {
4074       Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt));
4075       auto OrLHS =
4076           MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt));
4077       auto OrRHS = MIRBuilder.buildLShr(
4078           NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
4079       Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
4080     }
4081   } else if (MI.getOpcode() == TargetOpcode::G_LSHR) {
4082     if (Amt.ugt(VTBits)) {
4083       Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
4084     } else if (Amt.ugt(NVTBits)) {
4085       Lo = MIRBuilder.buildLShr(NVT, InH,
4086                                 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
4087       Hi = MIRBuilder.buildConstant(NVT, 0);
4088     } else if (Amt == NVTBits) {
4089       Lo = InH;
4090       Hi = MIRBuilder.buildConstant(NVT, 0);
4091     } else {
4092       auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
4093 
4094       auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
4095       auto OrRHS = MIRBuilder.buildShl(
4096           NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
4097 
4098       Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
4099       Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst);
4100     }
4101   } else {
4102     if (Amt.ugt(VTBits)) {
4103       Hi = Lo = MIRBuilder.buildAShr(
4104           NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
4105     } else if (Amt.ugt(NVTBits)) {
4106       Lo = MIRBuilder.buildAShr(NVT, InH,
4107                                 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
4108       Hi = MIRBuilder.buildAShr(NVT, InH,
4109                                 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
4110     } else if (Amt == NVTBits) {
4111       Lo = InH;
4112       Hi = MIRBuilder.buildAShr(NVT, InH,
4113                                 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
4114     } else {
4115       auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
4116 
4117       auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
4118       auto OrRHS = MIRBuilder.buildShl(
4119           NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
4120 
4121       Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
4122       Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst);
4123     }
4124   }
4125 
4126   MIRBuilder.buildMerge(MI.getOperand(0), {Lo, Hi});
4127   MI.eraseFromParent();
4128 
4129   return Legalized;
4130 }
4131 
4132 // TODO: Optimize if constant shift amount.
4133 LegalizerHelper::LegalizeResult
4134 LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx,
4135                                    LLT RequestedTy) {
4136   if (TypeIdx == 1) {
4137     Observer.changingInstr(MI);
4138     narrowScalarSrc(MI, RequestedTy, 2);
4139     Observer.changedInstr(MI);
4140     return Legalized;
4141   }
4142 
4143   Register DstReg = MI.getOperand(0).getReg();
4144   LLT DstTy = MRI.getType(DstReg);
4145   if (DstTy.isVector())
4146     return UnableToLegalize;
4147 
4148   Register Amt = MI.getOperand(2).getReg();
4149   LLT ShiftAmtTy = MRI.getType(Amt);
4150   const unsigned DstEltSize = DstTy.getScalarSizeInBits();
4151   if (DstEltSize % 2 != 0)
4152     return UnableToLegalize;
4153 
4154   // Ignore the input type. We can only go to exactly half the size of the
4155   // input. If that isn't small enough, the resulting pieces will be further
4156   // legalized.
4157   const unsigned NewBitSize = DstEltSize / 2;
4158   const LLT HalfTy = LLT::scalar(NewBitSize);
4159   const LLT CondTy = LLT::scalar(1);
4160 
4161   if (const MachineInstr *KShiftAmt =
4162           getOpcodeDef(TargetOpcode::G_CONSTANT, Amt, MRI)) {
4163     return narrowScalarShiftByConstant(
4164         MI, KShiftAmt->getOperand(1).getCImm()->getValue(), HalfTy, ShiftAmtTy);
4165   }
4166 
4167   // TODO: Expand with known bits.
4168 
4169   // Handle the fully general expansion by an unknown amount.
4170   auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize);
4171 
4172   Register InL = MRI.createGenericVirtualRegister(HalfTy);
4173   Register InH = MRI.createGenericVirtualRegister(HalfTy);
4174   MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
4175 
4176   auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits);
4177   auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt);
4178 
4179   auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0);
4180   auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits);
4181   auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero);
4182 
4183   Register ResultRegs[2];
4184   switch (MI.getOpcode()) {
4185   case TargetOpcode::G_SHL: {
4186     // Short: ShAmt < NewBitSize
4187     auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt);
4188 
4189     auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack);
4190     auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt);
4191     auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
4192 
4193     // Long: ShAmt >= NewBitSize
4194     auto LoL = MIRBuilder.buildConstant(HalfTy, 0);         // Lo part is zero.
4195     auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part.
4196 
4197     auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL);
4198     auto Hi = MIRBuilder.buildSelect(
4199         HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL));
4200 
4201     ResultRegs[0] = Lo.getReg(0);
4202     ResultRegs[1] = Hi.getReg(0);
4203     break;
4204   }
4205   case TargetOpcode::G_LSHR:
4206   case TargetOpcode::G_ASHR: {
4207     // Short: ShAmt < NewBitSize
4208     auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt});
4209 
4210     auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt);
4211     auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack);
4212     auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
4213 
4214     // Long: ShAmt >= NewBitSize
4215     MachineInstrBuilder HiL;
4216     if (MI.getOpcode() == TargetOpcode::G_LSHR) {
4217       HiL = MIRBuilder.buildConstant(HalfTy, 0);            // Hi part is zero.
4218     } else {
4219       auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1);
4220       HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt);    // Sign of Hi part.
4221     }
4222     auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy},
4223                                      {InH, AmtExcess});     // Lo from Hi part.
4224 
4225     auto Lo = MIRBuilder.buildSelect(
4226         HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL));
4227 
4228     auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL);
4229 
4230     ResultRegs[0] = Lo.getReg(0);
4231     ResultRegs[1] = Hi.getReg(0);
4232     break;
4233   }
4234   default:
4235     llvm_unreachable("not a shift");
4236   }
4237 
4238   MIRBuilder.buildMerge(DstReg, ResultRegs);
4239   MI.eraseFromParent();
4240   return Legalized;
4241 }
4242 
4243 LegalizerHelper::LegalizeResult
4244 LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
4245                                        LLT MoreTy) {
4246   assert(TypeIdx == 0 && "Expecting only Idx 0");
4247 
4248   Observer.changingInstr(MI);
4249   for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
4250     MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
4251     MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
4252     moreElementsVectorSrc(MI, MoreTy, I);
4253   }
4254 
4255   MachineBasicBlock &MBB = *MI.getParent();
4256   MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
4257   moreElementsVectorDst(MI, MoreTy, 0);
4258   Observer.changedInstr(MI);
4259   return Legalized;
4260 }
4261 
4262 LegalizerHelper::LegalizeResult
4263 LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx,
4264                                     LLT MoreTy) {
4265   unsigned Opc = MI.getOpcode();
4266   switch (Opc) {
4267   case TargetOpcode::G_IMPLICIT_DEF:
4268   case TargetOpcode::G_LOAD: {
4269     if (TypeIdx != 0)
4270       return UnableToLegalize;
4271     Observer.changingInstr(MI);
4272     moreElementsVectorDst(MI, MoreTy, 0);
4273     Observer.changedInstr(MI);
4274     return Legalized;
4275   }
4276   case TargetOpcode::G_STORE:
4277     if (TypeIdx != 0)
4278       return UnableToLegalize;
4279     Observer.changingInstr(MI);
4280     moreElementsVectorSrc(MI, MoreTy, 0);
4281     Observer.changedInstr(MI);
4282     return Legalized;
4283   case TargetOpcode::G_AND:
4284   case TargetOpcode::G_OR:
4285   case TargetOpcode::G_XOR:
4286   case TargetOpcode::G_SMIN:
4287   case TargetOpcode::G_SMAX:
4288   case TargetOpcode::G_UMIN:
4289   case TargetOpcode::G_UMAX:
4290   case TargetOpcode::G_FMINNUM:
4291   case TargetOpcode::G_FMAXNUM:
4292   case TargetOpcode::G_FMINNUM_IEEE:
4293   case TargetOpcode::G_FMAXNUM_IEEE:
4294   case TargetOpcode::G_FMINIMUM:
4295   case TargetOpcode::G_FMAXIMUM: {
4296     Observer.changingInstr(MI);
4297     moreElementsVectorSrc(MI, MoreTy, 1);
4298     moreElementsVectorSrc(MI, MoreTy, 2);
4299     moreElementsVectorDst(MI, MoreTy, 0);
4300     Observer.changedInstr(MI);
4301     return Legalized;
4302   }
4303   case TargetOpcode::G_EXTRACT:
4304     if (TypeIdx != 1)
4305       return UnableToLegalize;
4306     Observer.changingInstr(MI);
4307     moreElementsVectorSrc(MI, MoreTy, 1);
4308     Observer.changedInstr(MI);
4309     return Legalized;
4310   case TargetOpcode::G_INSERT:
4311   case TargetOpcode::G_FREEZE:
4312     if (TypeIdx != 0)
4313       return UnableToLegalize;
4314     Observer.changingInstr(MI);
4315     moreElementsVectorSrc(MI, MoreTy, 1);
4316     moreElementsVectorDst(MI, MoreTy, 0);
4317     Observer.changedInstr(MI);
4318     return Legalized;
4319   case TargetOpcode::G_SELECT:
4320     if (TypeIdx != 0)
4321       return UnableToLegalize;
4322     if (MRI.getType(MI.getOperand(1).getReg()).isVector())
4323       return UnableToLegalize;
4324 
4325     Observer.changingInstr(MI);
4326     moreElementsVectorSrc(MI, MoreTy, 2);
4327     moreElementsVectorSrc(MI, MoreTy, 3);
4328     moreElementsVectorDst(MI, MoreTy, 0);
4329     Observer.changedInstr(MI);
4330     return Legalized;
4331   case TargetOpcode::G_UNMERGE_VALUES: {
4332     if (TypeIdx != 1)
4333       return UnableToLegalize;
4334 
4335     LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
4336     int NumDst = MI.getNumOperands() - 1;
4337     moreElementsVectorSrc(MI, MoreTy, NumDst);
4338 
4339     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
4340     for (int I = 0; I != NumDst; ++I)
4341       MIB.addDef(MI.getOperand(I).getReg());
4342 
4343     int NewNumDst = MoreTy.getSizeInBits() / DstTy.getSizeInBits();
4344     for (int I = NumDst; I != NewNumDst; ++I)
4345       MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
4346 
4347     MIB.addUse(MI.getOperand(NumDst).getReg());
4348     MI.eraseFromParent();
4349     return Legalized;
4350   }
4351   case TargetOpcode::G_PHI:
4352     return moreElementsVectorPhi(MI, TypeIdx, MoreTy);
4353   default:
4354     return UnableToLegalize;
4355   }
4356 }
4357 
4358 void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs,
4359                                         ArrayRef<Register> Src1Regs,
4360                                         ArrayRef<Register> Src2Regs,
4361                                         LLT NarrowTy) {
4362   MachineIRBuilder &B = MIRBuilder;
4363   unsigned SrcParts = Src1Regs.size();
4364   unsigned DstParts = DstRegs.size();
4365 
4366   unsigned DstIdx = 0; // Low bits of the result.
4367   Register FactorSum =
4368       B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0);
4369   DstRegs[DstIdx] = FactorSum;
4370 
4371   unsigned CarrySumPrevDstIdx;
4372   SmallVector<Register, 4> Factors;
4373 
4374   for (DstIdx = 1; DstIdx < DstParts; DstIdx++) {
4375     // Collect low parts of muls for DstIdx.
4376     for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1;
4377          i <= std::min(DstIdx, SrcParts - 1); ++i) {
4378       MachineInstrBuilder Mul =
4379           B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]);
4380       Factors.push_back(Mul.getReg(0));
4381     }
4382     // Collect high parts of muls from previous DstIdx.
4383     for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts;
4384          i <= std::min(DstIdx - 1, SrcParts - 1); ++i) {
4385       MachineInstrBuilder Umulh =
4386           B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]);
4387       Factors.push_back(Umulh.getReg(0));
4388     }
4389     // Add CarrySum from additions calculated for previous DstIdx.
4390     if (DstIdx != 1) {
4391       Factors.push_back(CarrySumPrevDstIdx);
4392     }
4393 
4394     Register CarrySum;
4395     // Add all factors and accumulate all carries into CarrySum.
4396     if (DstIdx != DstParts - 1) {
4397       MachineInstrBuilder Uaddo =
4398           B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]);
4399       FactorSum = Uaddo.getReg(0);
4400       CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0);
4401       for (unsigned i = 2; i < Factors.size(); ++i) {
4402         MachineInstrBuilder Uaddo =
4403             B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]);
4404         FactorSum = Uaddo.getReg(0);
4405         MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1));
4406         CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0);
4407       }
4408     } else {
4409       // Since value for the next index is not calculated, neither is CarrySum.
4410       FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0);
4411       for (unsigned i = 2; i < Factors.size(); ++i)
4412         FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0);
4413     }
4414 
4415     CarrySumPrevDstIdx = CarrySum;
4416     DstRegs[DstIdx] = FactorSum;
4417     Factors.clear();
4418   }
4419 }
4420 
4421 LegalizerHelper::LegalizeResult
4422 LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) {
4423   Register DstReg = MI.getOperand(0).getReg();
4424   Register Src1 = MI.getOperand(1).getReg();
4425   Register Src2 = MI.getOperand(2).getReg();
4426 
4427   LLT Ty = MRI.getType(DstReg);
4428   if (Ty.isVector())
4429     return UnableToLegalize;
4430 
4431   unsigned SrcSize = MRI.getType(Src1).getSizeInBits();
4432   unsigned DstSize = Ty.getSizeInBits();
4433   unsigned NarrowSize = NarrowTy.getSizeInBits();
4434   if (DstSize % NarrowSize != 0 || SrcSize % NarrowSize != 0)
4435     return UnableToLegalize;
4436 
4437   unsigned NumDstParts = DstSize / NarrowSize;
4438   unsigned NumSrcParts = SrcSize / NarrowSize;
4439   bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH;
4440   unsigned DstTmpParts = NumDstParts * (IsMulHigh ? 2 : 1);
4441 
4442   SmallVector<Register, 2> Src1Parts, Src2Parts;
4443   SmallVector<Register, 2> DstTmpRegs(DstTmpParts);
4444   extractParts(Src1, NarrowTy, NumSrcParts, Src1Parts);
4445   extractParts(Src2, NarrowTy, NumSrcParts, Src2Parts);
4446   multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy);
4447 
4448   // Take only high half of registers if this is high mul.
4449   ArrayRef<Register> DstRegs(
4450       IsMulHigh ? &DstTmpRegs[DstTmpParts / 2] : &DstTmpRegs[0], NumDstParts);
4451   MIRBuilder.buildMerge(DstReg, DstRegs);
4452   MI.eraseFromParent();
4453   return Legalized;
4454 }
4455 
4456 LegalizerHelper::LegalizeResult
4457 LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx,
4458                                      LLT NarrowTy) {
4459   if (TypeIdx != 1)
4460     return UnableToLegalize;
4461 
4462   uint64_t NarrowSize = NarrowTy.getSizeInBits();
4463 
4464   int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
4465   // FIXME: add support for when SizeOp1 isn't an exact multiple of
4466   // NarrowSize.
4467   if (SizeOp1 % NarrowSize != 0)
4468     return UnableToLegalize;
4469   int NumParts = SizeOp1 / NarrowSize;
4470 
4471   SmallVector<Register, 2> SrcRegs, DstRegs;
4472   SmallVector<uint64_t, 2> Indexes;
4473   extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
4474 
4475   Register OpReg = MI.getOperand(0).getReg();
4476   uint64_t OpStart = MI.getOperand(2).getImm();
4477   uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
4478   for (int i = 0; i < NumParts; ++i) {
4479     unsigned SrcStart = i * NarrowSize;
4480 
4481     if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) {
4482       // No part of the extract uses this subregister, ignore it.
4483       continue;
4484     } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
4485       // The entire subregister is extracted, forward the value.
4486       DstRegs.push_back(SrcRegs[i]);
4487       continue;
4488     }
4489 
4490     // OpSegStart is where this destination segment would start in OpReg if it
4491     // extended infinitely in both directions.
4492     int64_t ExtractOffset;
4493     uint64_t SegSize;
4494     if (OpStart < SrcStart) {
4495       ExtractOffset = 0;
4496       SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart);
4497     } else {
4498       ExtractOffset = OpStart - SrcStart;
4499       SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize);
4500     }
4501 
4502     Register SegReg = SrcRegs[i];
4503     if (ExtractOffset != 0 || SegSize != NarrowSize) {
4504       // A genuine extract is needed.
4505       SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
4506       MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset);
4507     }
4508 
4509     DstRegs.push_back(SegReg);
4510   }
4511 
4512   Register DstReg = MI.getOperand(0).getReg();
4513   if (MRI.getType(DstReg).isVector())
4514     MIRBuilder.buildBuildVector(DstReg, DstRegs);
4515   else if (DstRegs.size() > 1)
4516     MIRBuilder.buildMerge(DstReg, DstRegs);
4517   else
4518     MIRBuilder.buildCopy(DstReg, DstRegs[0]);
4519   MI.eraseFromParent();
4520   return Legalized;
4521 }
4522 
4523 LegalizerHelper::LegalizeResult
4524 LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx,
4525                                     LLT NarrowTy) {
4526   // FIXME: Don't know how to handle secondary types yet.
4527   if (TypeIdx != 0)
4528     return UnableToLegalize;
4529 
4530   uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
4531   uint64_t NarrowSize = NarrowTy.getSizeInBits();
4532 
4533   // FIXME: add support for when SizeOp0 isn't an exact multiple of
4534   // NarrowSize.
4535   if (SizeOp0 % NarrowSize != 0)
4536     return UnableToLegalize;
4537 
4538   int NumParts = SizeOp0 / NarrowSize;
4539 
4540   SmallVector<Register, 2> SrcRegs, DstRegs;
4541   SmallVector<uint64_t, 2> Indexes;
4542   extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
4543 
4544   Register OpReg = MI.getOperand(2).getReg();
4545   uint64_t OpStart = MI.getOperand(3).getImm();
4546   uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
4547   for (int i = 0; i < NumParts; ++i) {
4548     unsigned DstStart = i * NarrowSize;
4549 
4550     if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
4551       // No part of the insert affects this subregister, forward the original.
4552       DstRegs.push_back(SrcRegs[i]);
4553       continue;
4554     } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
4555       // The entire subregister is defined by this insert, forward the new
4556       // value.
4557       DstRegs.push_back(OpReg);
4558       continue;
4559     }
4560 
4561     // OpSegStart is where this destination segment would start in OpReg if it
4562     // extended infinitely in both directions.
4563     int64_t ExtractOffset, InsertOffset;
4564     uint64_t SegSize;
4565     if (OpStart < DstStart) {
4566       InsertOffset = 0;
4567       ExtractOffset = DstStart - OpStart;
4568       SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart);
4569     } else {
4570       InsertOffset = OpStart - DstStart;
4571       ExtractOffset = 0;
4572       SegSize =
4573         std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart);
4574     }
4575 
4576     Register SegReg = OpReg;
4577     if (ExtractOffset != 0 || SegSize != OpSize) {
4578       // A genuine extract is needed.
4579       SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
4580       MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset);
4581     }
4582 
4583     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
4584     MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset);
4585     DstRegs.push_back(DstReg);
4586   }
4587 
4588   assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered");
4589   Register DstReg = MI.getOperand(0).getReg();
4590   if(MRI.getType(DstReg).isVector())
4591     MIRBuilder.buildBuildVector(DstReg, DstRegs);
4592   else
4593     MIRBuilder.buildMerge(DstReg, DstRegs);
4594   MI.eraseFromParent();
4595   return Legalized;
4596 }
4597 
4598 LegalizerHelper::LegalizeResult
4599 LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx,
4600                                    LLT NarrowTy) {
4601   Register DstReg = MI.getOperand(0).getReg();
4602   LLT DstTy = MRI.getType(DstReg);
4603 
4604   assert(MI.getNumOperands() == 3 && TypeIdx == 0);
4605 
4606   SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
4607   SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs;
4608   SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
4609   LLT LeftoverTy;
4610   if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy,
4611                     Src0Regs, Src0LeftoverRegs))
4612     return UnableToLegalize;
4613 
4614   LLT Unused;
4615   if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused,
4616                     Src1Regs, Src1LeftoverRegs))
4617     llvm_unreachable("inconsistent extractParts result");
4618 
4619   for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
4620     auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
4621                                         {Src0Regs[I], Src1Regs[I]});
4622     DstRegs.push_back(Inst.getReg(0));
4623   }
4624 
4625   for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
4626     auto Inst = MIRBuilder.buildInstr(
4627       MI.getOpcode(),
4628       {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]});
4629     DstLeftoverRegs.push_back(Inst.getReg(0));
4630   }
4631 
4632   insertParts(DstReg, DstTy, NarrowTy, DstRegs,
4633               LeftoverTy, DstLeftoverRegs);
4634 
4635   MI.eraseFromParent();
4636   return Legalized;
4637 }
4638 
4639 LegalizerHelper::LegalizeResult
4640 LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx,
4641                                  LLT NarrowTy) {
4642   if (TypeIdx != 0)
4643     return UnableToLegalize;
4644 
4645   Register DstReg = MI.getOperand(0).getReg();
4646   Register SrcReg = MI.getOperand(1).getReg();
4647 
4648   LLT DstTy = MRI.getType(DstReg);
4649   if (DstTy.isVector())
4650     return UnableToLegalize;
4651 
4652   SmallVector<Register, 8> Parts;
4653   LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
4654   LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode());
4655   buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
4656 
4657   MI.eraseFromParent();
4658   return Legalized;
4659 }
4660 
4661 LegalizerHelper::LegalizeResult
4662 LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx,
4663                                     LLT NarrowTy) {
4664   if (TypeIdx != 0)
4665     return UnableToLegalize;
4666 
4667   Register CondReg = MI.getOperand(1).getReg();
4668   LLT CondTy = MRI.getType(CondReg);
4669   if (CondTy.isVector()) // TODO: Handle vselect
4670     return UnableToLegalize;
4671 
4672   Register DstReg = MI.getOperand(0).getReg();
4673   LLT DstTy = MRI.getType(DstReg);
4674 
4675   SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
4676   SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
4677   SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs;
4678   LLT LeftoverTy;
4679   if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy,
4680                     Src1Regs, Src1LeftoverRegs))
4681     return UnableToLegalize;
4682 
4683   LLT Unused;
4684   if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused,
4685                     Src2Regs, Src2LeftoverRegs))
4686     llvm_unreachable("inconsistent extractParts result");
4687 
4688   for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
4689     auto Select = MIRBuilder.buildSelect(NarrowTy,
4690                                          CondReg, Src1Regs[I], Src2Regs[I]);
4691     DstRegs.push_back(Select.getReg(0));
4692   }
4693 
4694   for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
4695     auto Select = MIRBuilder.buildSelect(
4696       LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]);
4697     DstLeftoverRegs.push_back(Select.getReg(0));
4698   }
4699 
4700   insertParts(DstReg, DstTy, NarrowTy, DstRegs,
4701               LeftoverTy, DstLeftoverRegs);
4702 
4703   MI.eraseFromParent();
4704   return Legalized;
4705 }
4706 
4707 LegalizerHelper::LegalizeResult
4708 LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx,
4709                                   LLT NarrowTy) {
4710   if (TypeIdx != 1)
4711     return UnableToLegalize;
4712 
4713   Register DstReg = MI.getOperand(0).getReg();
4714   Register SrcReg = MI.getOperand(1).getReg();
4715   LLT DstTy = MRI.getType(DstReg);
4716   LLT SrcTy = MRI.getType(SrcReg);
4717   unsigned NarrowSize = NarrowTy.getSizeInBits();
4718 
4719   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
4720     const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF;
4721 
4722     MachineIRBuilder &B = MIRBuilder;
4723     auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
4724     // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi)
4725     auto C_0 = B.buildConstant(NarrowTy, 0);
4726     auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
4727                                 UnmergeSrc.getReg(1), C_0);
4728     auto LoCTLZ = IsUndef ?
4729       B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) :
4730       B.buildCTLZ(DstTy, UnmergeSrc.getReg(0));
4731     auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
4732     auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize);
4733     auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1));
4734     B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ);
4735 
4736     MI.eraseFromParent();
4737     return Legalized;
4738   }
4739 
4740   return UnableToLegalize;
4741 }
4742 
4743 LegalizerHelper::LegalizeResult
4744 LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx,
4745                                   LLT NarrowTy) {
4746   if (TypeIdx != 1)
4747     return UnableToLegalize;
4748 
4749   Register DstReg = MI.getOperand(0).getReg();
4750   Register SrcReg = MI.getOperand(1).getReg();
4751   LLT DstTy = MRI.getType(DstReg);
4752   LLT SrcTy = MRI.getType(SrcReg);
4753   unsigned NarrowSize = NarrowTy.getSizeInBits();
4754 
4755   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
4756     const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF;
4757 
4758     MachineIRBuilder &B = MIRBuilder;
4759     auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
4760     // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo)
4761     auto C_0 = B.buildConstant(NarrowTy, 0);
4762     auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
4763                                 UnmergeSrc.getReg(0), C_0);
4764     auto HiCTTZ = IsUndef ?
4765       B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) :
4766       B.buildCTTZ(DstTy, UnmergeSrc.getReg(1));
4767     auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
4768     auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize);
4769     auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0));
4770     B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ);
4771 
4772     MI.eraseFromParent();
4773     return Legalized;
4774   }
4775 
4776   return UnableToLegalize;
4777 }
4778 
4779 LegalizerHelper::LegalizeResult
4780 LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx,
4781                                    LLT NarrowTy) {
4782   if (TypeIdx != 1)
4783     return UnableToLegalize;
4784 
4785   Register DstReg = MI.getOperand(0).getReg();
4786   LLT DstTy = MRI.getType(DstReg);
4787   LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
4788   unsigned NarrowSize = NarrowTy.getSizeInBits();
4789 
4790   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
4791     auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
4792 
4793     auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0));
4794     auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1));
4795     MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP);
4796 
4797     MI.eraseFromParent();
4798     return Legalized;
4799   }
4800 
4801   return UnableToLegalize;
4802 }
4803 
4804 LegalizerHelper::LegalizeResult
4805 LegalizerHelper::lowerBitCount(MachineInstr &MI) {
4806   unsigned Opc = MI.getOpcode();
4807   const auto &TII = MIRBuilder.getTII();
4808   auto isSupported = [this](const LegalityQuery &Q) {
4809     auto QAction = LI.getAction(Q).Action;
4810     return QAction == Legal || QAction == Libcall || QAction == Custom;
4811   };
4812   switch (Opc) {
4813   default:
4814     return UnableToLegalize;
4815   case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
4816     // This trivially expands to CTLZ.
4817     Observer.changingInstr(MI);
4818     MI.setDesc(TII.get(TargetOpcode::G_CTLZ));
4819     Observer.changedInstr(MI);
4820     return Legalized;
4821   }
4822   case TargetOpcode::G_CTLZ: {
4823     Register DstReg = MI.getOperand(0).getReg();
4824     Register SrcReg = MI.getOperand(1).getReg();
4825     LLT DstTy = MRI.getType(DstReg);
4826     LLT SrcTy = MRI.getType(SrcReg);
4827     unsigned Len = SrcTy.getSizeInBits();
4828 
4829     if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
4830       // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero.
4831       auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg);
4832       auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0);
4833       auto ICmp = MIRBuilder.buildICmp(
4834           CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc);
4835       auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
4836       MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU);
4837       MI.eraseFromParent();
4838       return Legalized;
4839     }
4840     // for now, we do this:
4841     // NewLen = NextPowerOf2(Len);
4842     // x = x | (x >> 1);
4843     // x = x | (x >> 2);
4844     // ...
4845     // x = x | (x >>16);
4846     // x = x | (x >>32); // for 64-bit input
4847     // Upto NewLen/2
4848     // return Len - popcount(x);
4849     //
4850     // Ref: "Hacker's Delight" by Henry Warren
4851     Register Op = SrcReg;
4852     unsigned NewLen = PowerOf2Ceil(Len);
4853     for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) {
4854       auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i);
4855       auto MIBOp = MIRBuilder.buildOr(
4856           SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt));
4857       Op = MIBOp.getReg(0);
4858     }
4859     auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op);
4860     MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len),
4861                         MIBPop);
4862     MI.eraseFromParent();
4863     return Legalized;
4864   }
4865   case TargetOpcode::G_CTTZ_ZERO_UNDEF: {
4866     // This trivially expands to CTTZ.
4867     Observer.changingInstr(MI);
4868     MI.setDesc(TII.get(TargetOpcode::G_CTTZ));
4869     Observer.changedInstr(MI);
4870     return Legalized;
4871   }
4872   case TargetOpcode::G_CTTZ: {
4873     Register DstReg = MI.getOperand(0).getReg();
4874     Register SrcReg = MI.getOperand(1).getReg();
4875     LLT DstTy = MRI.getType(DstReg);
4876     LLT SrcTy = MRI.getType(SrcReg);
4877 
4878     unsigned Len = SrcTy.getSizeInBits();
4879     if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
4880       // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with
4881       // zero.
4882       auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg);
4883       auto Zero = MIRBuilder.buildConstant(SrcTy, 0);
4884       auto ICmp = MIRBuilder.buildICmp(
4885           CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero);
4886       auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
4887       MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU);
4888       MI.eraseFromParent();
4889       return Legalized;
4890     }
4891     // for now, we use: { return popcount(~x & (x - 1)); }
4892     // unless the target has ctlz but not ctpop, in which case we use:
4893     // { return 32 - nlz(~x & (x-1)); }
4894     // Ref: "Hacker's Delight" by Henry Warren
4895     auto MIBCstNeg1 = MIRBuilder.buildConstant(SrcTy, -1);
4896     auto MIBNot = MIRBuilder.buildXor(SrcTy, SrcReg, MIBCstNeg1);
4897     auto MIBTmp = MIRBuilder.buildAnd(
4898         SrcTy, MIBNot, MIRBuilder.buildAdd(SrcTy, SrcReg, MIBCstNeg1));
4899     if (!isSupported({TargetOpcode::G_CTPOP, {SrcTy, SrcTy}}) &&
4900         isSupported({TargetOpcode::G_CTLZ, {SrcTy, SrcTy}})) {
4901       auto MIBCstLen = MIRBuilder.buildConstant(SrcTy, Len);
4902       MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen,
4903                           MIRBuilder.buildCTLZ(SrcTy, MIBTmp));
4904       MI.eraseFromParent();
4905       return Legalized;
4906     }
4907     MI.setDesc(TII.get(TargetOpcode::G_CTPOP));
4908     MI.getOperand(1).setReg(MIBTmp.getReg(0));
4909     return Legalized;
4910   }
4911   case TargetOpcode::G_CTPOP: {
4912     Register SrcReg = MI.getOperand(1).getReg();
4913     LLT Ty = MRI.getType(SrcReg);
4914     unsigned Size = Ty.getSizeInBits();
4915     MachineIRBuilder &B = MIRBuilder;
4916 
4917     // Count set bits in blocks of 2 bits. Default approach would be
4918     // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 }
4919     // We use following formula instead:
4920     // B2Count = val - { (val >> 1) & 0x55555555 }
4921     // since it gives same result in blocks of 2 with one instruction less.
4922     auto C_1 = B.buildConstant(Ty, 1);
4923     auto B2Set1LoTo1Hi = B.buildLShr(Ty, SrcReg, C_1);
4924     APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55));
4925     auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0);
4926     auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0);
4927     auto B2Count = B.buildSub(Ty, SrcReg, B2Count1Hi);
4928 
4929     // In order to get count in blocks of 4 add values from adjacent block of 2.
4930     // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 }
4931     auto C_2 = B.buildConstant(Ty, 2);
4932     auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2);
4933     APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33));
4934     auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0);
4935     auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0);
4936     auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0);
4937     auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count);
4938 
4939     // For count in blocks of 8 bits we don't have to mask high 4 bits before
4940     // addition since count value sits in range {0,...,8} and 4 bits are enough
4941     // to hold such binary values. After addition high 4 bits still hold count
4942     // of set bits in high 4 bit block, set them to zero and get 8 bit result.
4943     // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F
4944     auto C_4 = B.buildConstant(Ty, 4);
4945     auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4);
4946     auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count);
4947     APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F));
4948     auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0);
4949     auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0);
4950 
4951     assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm");
4952     // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this
4953     // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks.
4954     auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01)));
4955     auto ResTmp = B.buildMul(Ty, B8Count, MulMask);
4956 
4957     // Shift count result from 8 high bits to low bits.
4958     auto C_SizeM8 = B.buildConstant(Ty, Size - 8);
4959     B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8);
4960 
4961     MI.eraseFromParent();
4962     return Legalized;
4963   }
4964   }
4965 }
4966 
4967 // Expand s32 = G_UITOFP s64 using bit operations to an IEEE float
4968 // representation.
4969 LegalizerHelper::LegalizeResult
4970 LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) {
4971   Register Dst = MI.getOperand(0).getReg();
4972   Register Src = MI.getOperand(1).getReg();
4973   const LLT S64 = LLT::scalar(64);
4974   const LLT S32 = LLT::scalar(32);
4975   const LLT S1 = LLT::scalar(1);
4976 
4977   assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32);
4978 
4979   // unsigned cul2f(ulong u) {
4980   //   uint lz = clz(u);
4981   //   uint e = (u != 0) ? 127U + 63U - lz : 0;
4982   //   u = (u << lz) & 0x7fffffffffffffffUL;
4983   //   ulong t = u & 0xffffffffffUL;
4984   //   uint v = (e << 23) | (uint)(u >> 40);
4985   //   uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
4986   //   return as_float(v + r);
4987   // }
4988 
4989   auto Zero32 = MIRBuilder.buildConstant(S32, 0);
4990   auto Zero64 = MIRBuilder.buildConstant(S64, 0);
4991 
4992   auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src);
4993 
4994   auto K = MIRBuilder.buildConstant(S32, 127U + 63U);
4995   auto Sub = MIRBuilder.buildSub(S32, K, LZ);
4996 
4997   auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64);
4998   auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32);
4999 
5000   auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1);
5001   auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ);
5002 
5003   auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0);
5004 
5005   auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL);
5006   auto T = MIRBuilder.buildAnd(S64, U, Mask1);
5007 
5008   auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40));
5009   auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23));
5010   auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl));
5011 
5012   auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL);
5013   auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C);
5014   auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C);
5015   auto One = MIRBuilder.buildConstant(S32, 1);
5016 
5017   auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One);
5018   auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32);
5019   auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0);
5020   MIRBuilder.buildAdd(Dst, V, R);
5021 
5022   MI.eraseFromParent();
5023   return Legalized;
5024 }
5025 
5026 LegalizerHelper::LegalizeResult LegalizerHelper::lowerUITOFP(MachineInstr &MI) {
5027   Register Dst = MI.getOperand(0).getReg();
5028   Register Src = MI.getOperand(1).getReg();
5029   LLT DstTy = MRI.getType(Dst);
5030   LLT SrcTy = MRI.getType(Src);
5031 
5032   if (SrcTy == LLT::scalar(1)) {
5033     auto True = MIRBuilder.buildFConstant(DstTy, 1.0);
5034     auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
5035     MIRBuilder.buildSelect(Dst, Src, True, False);
5036     MI.eraseFromParent();
5037     return Legalized;
5038   }
5039 
5040   if (SrcTy != LLT::scalar(64))
5041     return UnableToLegalize;
5042 
5043   if (DstTy == LLT::scalar(32)) {
5044     // TODO: SelectionDAG has several alternative expansions to port which may
5045     // be more reasonble depending on the available instructions. If a target
5046     // has sitofp, does not have CTLZ, or can efficiently use f64 as an
5047     // intermediate type, this is probably worse.
5048     return lowerU64ToF32BitOps(MI);
5049   }
5050 
5051   return UnableToLegalize;
5052 }
5053 
5054 LegalizerHelper::LegalizeResult LegalizerHelper::lowerSITOFP(MachineInstr &MI) {
5055   Register Dst = MI.getOperand(0).getReg();
5056   Register Src = MI.getOperand(1).getReg();
5057   LLT DstTy = MRI.getType(Dst);
5058   LLT SrcTy = MRI.getType(Src);
5059 
5060   const LLT S64 = LLT::scalar(64);
5061   const LLT S32 = LLT::scalar(32);
5062   const LLT S1 = LLT::scalar(1);
5063 
5064   if (SrcTy == S1) {
5065     auto True = MIRBuilder.buildFConstant(DstTy, -1.0);
5066     auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
5067     MIRBuilder.buildSelect(Dst, Src, True, False);
5068     MI.eraseFromParent();
5069     return Legalized;
5070   }
5071 
5072   if (SrcTy != S64)
5073     return UnableToLegalize;
5074 
5075   if (DstTy == S32) {
5076     // signed cl2f(long l) {
5077     //   long s = l >> 63;
5078     //   float r = cul2f((l + s) ^ s);
5079     //   return s ? -r : r;
5080     // }
5081     Register L = Src;
5082     auto SignBit = MIRBuilder.buildConstant(S64, 63);
5083     auto S = MIRBuilder.buildAShr(S64, L, SignBit);
5084 
5085     auto LPlusS = MIRBuilder.buildAdd(S64, L, S);
5086     auto Xor = MIRBuilder.buildXor(S64, LPlusS, S);
5087     auto R = MIRBuilder.buildUITOFP(S32, Xor);
5088 
5089     auto RNeg = MIRBuilder.buildFNeg(S32, R);
5090     auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S,
5091                                             MIRBuilder.buildConstant(S64, 0));
5092     MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R);
5093     MI.eraseFromParent();
5094     return Legalized;
5095   }
5096 
5097   return UnableToLegalize;
5098 }
5099 
5100 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOUI(MachineInstr &MI) {
5101   Register Dst = MI.getOperand(0).getReg();
5102   Register Src = MI.getOperand(1).getReg();
5103   LLT DstTy = MRI.getType(Dst);
5104   LLT SrcTy = MRI.getType(Src);
5105   const LLT S64 = LLT::scalar(64);
5106   const LLT S32 = LLT::scalar(32);
5107 
5108   if (SrcTy != S64 && SrcTy != S32)
5109     return UnableToLegalize;
5110   if (DstTy != S32 && DstTy != S64)
5111     return UnableToLegalize;
5112 
5113   // FPTOSI gives same result as FPTOUI for positive signed integers.
5114   // FPTOUI needs to deal with fp values that convert to unsigned integers
5115   // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp.
5116 
5117   APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits());
5118   APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle()
5119                                                 : APFloat::IEEEdouble(),
5120                     APInt::getNullValue(SrcTy.getSizeInBits()));
5121   TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven);
5122 
5123   MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src);
5124 
5125   MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP);
5126   // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on
5127   // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1.
5128   MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold);
5129   MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub);
5130   MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt);
5131   MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit);
5132 
5133   const LLT S1 = LLT::scalar(1);
5134 
5135   MachineInstrBuilder FCMP =
5136       MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold);
5137   MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res);
5138 
5139   MI.eraseFromParent();
5140   return Legalized;
5141 }
5142 
5143 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) {
5144   Register Dst = MI.getOperand(0).getReg();
5145   Register Src = MI.getOperand(1).getReg();
5146   LLT DstTy = MRI.getType(Dst);
5147   LLT SrcTy = MRI.getType(Src);
5148   const LLT S64 = LLT::scalar(64);
5149   const LLT S32 = LLT::scalar(32);
5150 
5151   // FIXME: Only f32 to i64 conversions are supported.
5152   if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64)
5153     return UnableToLegalize;
5154 
5155   // Expand f32 -> i64 conversion
5156   // This algorithm comes from compiler-rt's implementation of fixsfdi:
5157   // https://github.com/llvm/llvm-project/blob/master/compiler-rt/lib/builtins/fixsfdi.c
5158 
5159   unsigned SrcEltBits = SrcTy.getScalarSizeInBits();
5160 
5161   auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000);
5162   auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23);
5163 
5164   auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask);
5165   auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit);
5166 
5167   auto SignMask = MIRBuilder.buildConstant(SrcTy,
5168                                            APInt::getSignMask(SrcEltBits));
5169   auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask);
5170   auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1);
5171   auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit);
5172   Sign = MIRBuilder.buildSExt(DstTy, Sign);
5173 
5174   auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF);
5175   auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask);
5176   auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000);
5177 
5178   auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K);
5179   R = MIRBuilder.buildZExt(DstTy, R);
5180 
5181   auto Bias = MIRBuilder.buildConstant(SrcTy, 127);
5182   auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias);
5183   auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit);
5184   auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent);
5185 
5186   auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent);
5187   auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub);
5188 
5189   const LLT S1 = LLT::scalar(1);
5190   auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT,
5191                                     S1, Exponent, ExponentLoBit);
5192 
5193   R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl);
5194 
5195   auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign);
5196   auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign);
5197 
5198   auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0);
5199 
5200   auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT,
5201                                           S1, Exponent, ZeroSrcTy);
5202 
5203   auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0);
5204   MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret);
5205 
5206   MI.eraseFromParent();
5207   return Legalized;
5208 }
5209 
5210 // f64 -> f16 conversion using round-to-nearest-even rounding mode.
5211 LegalizerHelper::LegalizeResult
5212 LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) {
5213   Register Dst = MI.getOperand(0).getReg();
5214   Register Src = MI.getOperand(1).getReg();
5215 
5216   if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly.
5217     return UnableToLegalize;
5218 
5219   const unsigned ExpMask = 0x7ff;
5220   const unsigned ExpBiasf64 = 1023;
5221   const unsigned ExpBiasf16 = 15;
5222   const LLT S32 = LLT::scalar(32);
5223   const LLT S1 = LLT::scalar(1);
5224 
5225   auto Unmerge = MIRBuilder.buildUnmerge(S32, Src);
5226   Register U = Unmerge.getReg(0);
5227   Register UH = Unmerge.getReg(1);
5228 
5229   auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20));
5230   E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask));
5231 
5232   // Subtract the fp64 exponent bias (1023) to get the real exponent and
5233   // add the f16 bias (15) to get the biased exponent for the f16 format.
5234   E = MIRBuilder.buildAdd(
5235     S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16));
5236 
5237   auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8));
5238   M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe));
5239 
5240   auto MaskedSig = MIRBuilder.buildAnd(S32, UH,
5241                                        MIRBuilder.buildConstant(S32, 0x1ff));
5242   MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U);
5243 
5244   auto Zero = MIRBuilder.buildConstant(S32, 0);
5245   auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero);
5246   auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0);
5247   M = MIRBuilder.buildOr(S32, M, Lo40Set);
5248 
5249   // (M != 0 ? 0x0200 : 0) | 0x7c00;
5250   auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200);
5251   auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero);
5252   auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero);
5253 
5254   auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00);
5255   auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00);
5256 
5257   // N = M | (E << 12);
5258   auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12));
5259   auto N = MIRBuilder.buildOr(S32, M, EShl12);
5260 
5261   // B = clamp(1-E, 0, 13);
5262   auto One = MIRBuilder.buildConstant(S32, 1);
5263   auto OneSubExp = MIRBuilder.buildSub(S32, One, E);
5264   auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero);
5265   B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13));
5266 
5267   auto SigSetHigh = MIRBuilder.buildOr(S32, M,
5268                                        MIRBuilder.buildConstant(S32, 0x1000));
5269 
5270   auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B);
5271   auto D0 = MIRBuilder.buildShl(S32, D, B);
5272 
5273   auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1,
5274                                              D0, SigSetHigh);
5275   auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh);
5276   D = MIRBuilder.buildOr(S32, D, D1);
5277 
5278   auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One);
5279   auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N);
5280 
5281   auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7));
5282   V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2));
5283 
5284   auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3,
5285                                        MIRBuilder.buildConstant(S32, 3));
5286   auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3);
5287 
5288   auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3,
5289                                        MIRBuilder.buildConstant(S32, 5));
5290   auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5);
5291 
5292   V1 = MIRBuilder.buildOr(S32, V0, V1);
5293   V = MIRBuilder.buildAdd(S32, V, V1);
5294 
5295   auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT,  S1,
5296                                        E, MIRBuilder.buildConstant(S32, 30));
5297   V = MIRBuilder.buildSelect(S32, CmpEGt30,
5298                              MIRBuilder.buildConstant(S32, 0x7c00), V);
5299 
5300   auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1,
5301                                          E, MIRBuilder.buildConstant(S32, 1039));
5302   V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V);
5303 
5304   // Extract the sign bit.
5305   auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16));
5306   Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000));
5307 
5308   // Insert the sign bit
5309   V = MIRBuilder.buildOr(S32, Sign, V);
5310 
5311   MIRBuilder.buildTrunc(Dst, V);
5312   MI.eraseFromParent();
5313   return Legalized;
5314 }
5315 
5316 LegalizerHelper::LegalizeResult
5317 LegalizerHelper::lowerFPTRUNC(MachineInstr &MI) {
5318   Register Dst = MI.getOperand(0).getReg();
5319   Register Src = MI.getOperand(1).getReg();
5320 
5321   LLT DstTy = MRI.getType(Dst);
5322   LLT SrcTy = MRI.getType(Src);
5323   const LLT S64 = LLT::scalar(64);
5324   const LLT S16 = LLT::scalar(16);
5325 
5326   if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64)
5327     return lowerFPTRUNC_F64_TO_F16(MI);
5328 
5329   return UnableToLegalize;
5330 }
5331 
5332 // TODO: If RHS is a constant SelectionDAGBuilder expands this into a
5333 // multiplication tree.
5334 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPOWI(MachineInstr &MI) {
5335   Register Dst = MI.getOperand(0).getReg();
5336   Register Src0 = MI.getOperand(1).getReg();
5337   Register Src1 = MI.getOperand(2).getReg();
5338   LLT Ty = MRI.getType(Dst);
5339 
5340   auto CvtSrc1 = MIRBuilder.buildSITOFP(Ty, Src1);
5341   MIRBuilder.buildFPow(Dst, Src0, CvtSrc1, MI.getFlags());
5342   MI.eraseFromParent();
5343   return Legalized;
5344 }
5345 
5346 static CmpInst::Predicate minMaxToCompare(unsigned Opc) {
5347   switch (Opc) {
5348   case TargetOpcode::G_SMIN:
5349     return CmpInst::ICMP_SLT;
5350   case TargetOpcode::G_SMAX:
5351     return CmpInst::ICMP_SGT;
5352   case TargetOpcode::G_UMIN:
5353     return CmpInst::ICMP_ULT;
5354   case TargetOpcode::G_UMAX:
5355     return CmpInst::ICMP_UGT;
5356   default:
5357     llvm_unreachable("not in integer min/max");
5358   }
5359 }
5360 
5361 LegalizerHelper::LegalizeResult LegalizerHelper::lowerMinMax(MachineInstr &MI) {
5362   Register Dst = MI.getOperand(0).getReg();
5363   Register Src0 = MI.getOperand(1).getReg();
5364   Register Src1 = MI.getOperand(2).getReg();
5365 
5366   const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode());
5367   LLT CmpType = MRI.getType(Dst).changeElementSize(1);
5368 
5369   auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1);
5370   MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1);
5371 
5372   MI.eraseFromParent();
5373   return Legalized;
5374 }
5375 
5376 LegalizerHelper::LegalizeResult
5377 LegalizerHelper::lowerFCopySign(MachineInstr &MI) {
5378   Register Dst = MI.getOperand(0).getReg();
5379   Register Src0 = MI.getOperand(1).getReg();
5380   Register Src1 = MI.getOperand(2).getReg();
5381 
5382   const LLT Src0Ty = MRI.getType(Src0);
5383   const LLT Src1Ty = MRI.getType(Src1);
5384 
5385   const int Src0Size = Src0Ty.getScalarSizeInBits();
5386   const int Src1Size = Src1Ty.getScalarSizeInBits();
5387 
5388   auto SignBitMask = MIRBuilder.buildConstant(
5389     Src0Ty, APInt::getSignMask(Src0Size));
5390 
5391   auto NotSignBitMask = MIRBuilder.buildConstant(
5392     Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1));
5393 
5394   auto And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask);
5395   MachineInstr *Or;
5396 
5397   if (Src0Ty == Src1Ty) {
5398     auto And1 = MIRBuilder.buildAnd(Src1Ty, Src1, SignBitMask);
5399     Or = MIRBuilder.buildOr(Dst, And0, And1);
5400   } else if (Src0Size > Src1Size) {
5401     auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size);
5402     auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1);
5403     auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt);
5404     auto And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask);
5405     Or = MIRBuilder.buildOr(Dst, And0, And1);
5406   } else {
5407     auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size);
5408     auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt);
5409     auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift);
5410     auto And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask);
5411     Or = MIRBuilder.buildOr(Dst, And0, And1);
5412   }
5413 
5414   // Be careful about setting nsz/nnan/ninf on every instruction, since the
5415   // constants are a nan and -0.0, but the final result should preserve
5416   // everything.
5417   if (unsigned Flags = MI.getFlags())
5418     Or->setFlags(Flags);
5419 
5420   MI.eraseFromParent();
5421   return Legalized;
5422 }
5423 
5424 LegalizerHelper::LegalizeResult
5425 LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) {
5426   unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ?
5427     TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE;
5428 
5429   Register Dst = MI.getOperand(0).getReg();
5430   Register Src0 = MI.getOperand(1).getReg();
5431   Register Src1 = MI.getOperand(2).getReg();
5432   LLT Ty = MRI.getType(Dst);
5433 
5434   if (!MI.getFlag(MachineInstr::FmNoNans)) {
5435     // Insert canonicalizes if it's possible we need to quiet to get correct
5436     // sNaN behavior.
5437 
5438     // Note this must be done here, and not as an optimization combine in the
5439     // absence of a dedicate quiet-snan instruction as we're using an
5440     // omni-purpose G_FCANONICALIZE.
5441     if (!isKnownNeverSNaN(Src0, MRI))
5442       Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0);
5443 
5444     if (!isKnownNeverSNaN(Src1, MRI))
5445       Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0);
5446   }
5447 
5448   // If there are no nans, it's safe to simply replace this with the non-IEEE
5449   // version.
5450   MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags());
5451   MI.eraseFromParent();
5452   return Legalized;
5453 }
5454 
5455 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) {
5456   // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c
5457   Register DstReg = MI.getOperand(0).getReg();
5458   LLT Ty = MRI.getType(DstReg);
5459   unsigned Flags = MI.getFlags();
5460 
5461   auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2),
5462                                   Flags);
5463   MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags);
5464   MI.eraseFromParent();
5465   return Legalized;
5466 }
5467 
5468 LegalizerHelper::LegalizeResult
5469 LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) {
5470   Register DstReg = MI.getOperand(0).getReg();
5471   Register X = MI.getOperand(1).getReg();
5472   const unsigned Flags = MI.getFlags();
5473   const LLT Ty = MRI.getType(DstReg);
5474   const LLT CondTy = Ty.changeElementSize(1);
5475 
5476   // round(x) =>
5477   //  t = trunc(x);
5478   //  d = fabs(x - t);
5479   //  o = copysign(1.0f, x);
5480   //  return t + (d >= 0.5 ? o : 0.0);
5481 
5482   auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags);
5483 
5484   auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags);
5485   auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags);
5486   auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
5487   auto One = MIRBuilder.buildFConstant(Ty, 1.0);
5488   auto Half = MIRBuilder.buildFConstant(Ty, 0.5);
5489   auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X);
5490 
5491   auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half,
5492                                   Flags);
5493   auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags);
5494 
5495   MIRBuilder.buildFAdd(DstReg, T, Sel, Flags);
5496 
5497   MI.eraseFromParent();
5498   return Legalized;
5499 }
5500 
5501 LegalizerHelper::LegalizeResult
5502 LegalizerHelper::lowerFFloor(MachineInstr &MI) {
5503   Register DstReg = MI.getOperand(0).getReg();
5504   Register SrcReg = MI.getOperand(1).getReg();
5505   unsigned Flags = MI.getFlags();
5506   LLT Ty = MRI.getType(DstReg);
5507   const LLT CondTy = Ty.changeElementSize(1);
5508 
5509   // result = trunc(src);
5510   // if (src < 0.0 && src != result)
5511   //   result += -1.0.
5512 
5513   auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags);
5514   auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
5515 
5516   auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy,
5517                                   SrcReg, Zero, Flags);
5518   auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy,
5519                                       SrcReg, Trunc, Flags);
5520   auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc);
5521   auto AddVal = MIRBuilder.buildSITOFP(Ty, And);
5522 
5523   MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags);
5524   MI.eraseFromParent();
5525   return Legalized;
5526 }
5527 
5528 LegalizerHelper::LegalizeResult
5529 LegalizerHelper::lowerMergeValues(MachineInstr &MI) {
5530   const unsigned NumOps = MI.getNumOperands();
5531   Register DstReg = MI.getOperand(0).getReg();
5532   Register Src0Reg = MI.getOperand(1).getReg();
5533   LLT DstTy = MRI.getType(DstReg);
5534   LLT SrcTy = MRI.getType(Src0Reg);
5535   unsigned PartSize = SrcTy.getSizeInBits();
5536 
5537   LLT WideTy = LLT::scalar(DstTy.getSizeInBits());
5538   Register ResultReg = MIRBuilder.buildZExt(WideTy, Src0Reg).getReg(0);
5539 
5540   for (unsigned I = 2; I != NumOps; ++I) {
5541     const unsigned Offset = (I - 1) * PartSize;
5542 
5543     Register SrcReg = MI.getOperand(I).getReg();
5544     auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
5545 
5546     Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
5547       MRI.createGenericVirtualRegister(WideTy);
5548 
5549     auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
5550     auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
5551     MIRBuilder.buildOr(NextResult, ResultReg, Shl);
5552     ResultReg = NextResult;
5553   }
5554 
5555   if (DstTy.isPointer()) {
5556     if (MIRBuilder.getDataLayout().isNonIntegralAddressSpace(
5557           DstTy.getAddressSpace())) {
5558       LLVM_DEBUG(dbgs() << "Not casting nonintegral address space\n");
5559       return UnableToLegalize;
5560     }
5561 
5562     MIRBuilder.buildIntToPtr(DstReg, ResultReg);
5563   }
5564 
5565   MI.eraseFromParent();
5566   return Legalized;
5567 }
5568 
5569 LegalizerHelper::LegalizeResult
5570 LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) {
5571   const unsigned NumDst = MI.getNumOperands() - 1;
5572   Register SrcReg = MI.getOperand(NumDst).getReg();
5573   Register Dst0Reg = MI.getOperand(0).getReg();
5574   LLT DstTy = MRI.getType(Dst0Reg);
5575   if (DstTy.isPointer())
5576     return UnableToLegalize; // TODO
5577 
5578   SrcReg = coerceToScalar(SrcReg);
5579   if (!SrcReg)
5580     return UnableToLegalize;
5581 
5582   // Expand scalarizing unmerge as bitcast to integer and shift.
5583   LLT IntTy = MRI.getType(SrcReg);
5584 
5585   MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
5586 
5587   const unsigned DstSize = DstTy.getSizeInBits();
5588   unsigned Offset = DstSize;
5589   for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) {
5590     auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset);
5591     auto Shift = MIRBuilder.buildLShr(IntTy, SrcReg, ShiftAmt);
5592     MIRBuilder.buildTrunc(MI.getOperand(I), Shift);
5593   }
5594 
5595   MI.eraseFromParent();
5596   return Legalized;
5597 }
5598 
5599 /// Lower a vector extract or insert by writing the vector to a stack temporary
5600 /// and reloading the element or vector.
5601 ///
5602 /// %dst = G_EXTRACT_VECTOR_ELT %vec, %idx
5603 ///  =>
5604 ///  %stack_temp = G_FRAME_INDEX
5605 ///  G_STORE %vec, %stack_temp
5606 ///  %idx = clamp(%idx, %vec.getNumElements())
5607 ///  %element_ptr = G_PTR_ADD %stack_temp, %idx
5608 ///  %dst = G_LOAD %element_ptr
5609 LegalizerHelper::LegalizeResult
5610 LegalizerHelper::lowerExtractInsertVectorElt(MachineInstr &MI) {
5611   Register DstReg = MI.getOperand(0).getReg();
5612   Register SrcVec = MI.getOperand(1).getReg();
5613   Register InsertVal;
5614   if (MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT)
5615     InsertVal = MI.getOperand(2).getReg();
5616 
5617   Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg();
5618 
5619   LLT VecTy = MRI.getType(SrcVec);
5620   LLT EltTy = VecTy.getElementType();
5621   if (!EltTy.isByteSized()) { // Not implemented.
5622     LLVM_DEBUG(dbgs() << "Can't handle non-byte element vectors yet\n");
5623     return UnableToLegalize;
5624   }
5625 
5626   unsigned EltBytes = EltTy.getSizeInBytes();
5627   Align VecAlign = getStackTemporaryAlignment(VecTy);
5628   Align EltAlign;
5629 
5630   MachinePointerInfo PtrInfo;
5631   auto StackTemp = createStackTemporary(TypeSize::Fixed(VecTy.getSizeInBytes()),
5632                                         VecAlign, PtrInfo);
5633   MIRBuilder.buildStore(SrcVec, StackTemp, PtrInfo, VecAlign);
5634 
5635   // Get the pointer to the element, and be sure not to hit undefined behavior
5636   // if the index is out of bounds.
5637   Register EltPtr = getVectorElementPointer(StackTemp.getReg(0), VecTy, Idx);
5638 
5639   int64_t IdxVal;
5640   if (mi_match(Idx, MRI, m_ICst(IdxVal))) {
5641     int64_t Offset = IdxVal * EltBytes;
5642     PtrInfo = PtrInfo.getWithOffset(Offset);
5643     EltAlign = commonAlignment(VecAlign, Offset);
5644   } else {
5645     // We lose information with a variable offset.
5646     EltAlign = getStackTemporaryAlignment(EltTy);
5647     PtrInfo = MachinePointerInfo(MRI.getType(EltPtr).getAddressSpace());
5648   }
5649 
5650   if (InsertVal) {
5651     // Write the inserted element
5652     MIRBuilder.buildStore(InsertVal, EltPtr, PtrInfo, EltAlign);
5653 
5654     // Reload the whole vector.
5655     MIRBuilder.buildLoad(DstReg, StackTemp, PtrInfo, VecAlign);
5656   } else {
5657     MIRBuilder.buildLoad(DstReg, EltPtr, PtrInfo, EltAlign);
5658   }
5659 
5660   MI.eraseFromParent();
5661   return Legalized;
5662 }
5663 
5664 LegalizerHelper::LegalizeResult
5665 LegalizerHelper::lowerShuffleVector(MachineInstr &MI) {
5666   Register DstReg = MI.getOperand(0).getReg();
5667   Register Src0Reg = MI.getOperand(1).getReg();
5668   Register Src1Reg = MI.getOperand(2).getReg();
5669   LLT Src0Ty = MRI.getType(Src0Reg);
5670   LLT DstTy = MRI.getType(DstReg);
5671   LLT IdxTy = LLT::scalar(32);
5672 
5673   ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
5674 
5675   if (DstTy.isScalar()) {
5676     if (Src0Ty.isVector())
5677       return UnableToLegalize;
5678 
5679     // This is just a SELECT.
5680     assert(Mask.size() == 1 && "Expected a single mask element");
5681     Register Val;
5682     if (Mask[0] < 0 || Mask[0] > 1)
5683       Val = MIRBuilder.buildUndef(DstTy).getReg(0);
5684     else
5685       Val = Mask[0] == 0 ? Src0Reg : Src1Reg;
5686     MIRBuilder.buildCopy(DstReg, Val);
5687     MI.eraseFromParent();
5688     return Legalized;
5689   }
5690 
5691   Register Undef;
5692   SmallVector<Register, 32> BuildVec;
5693   LLT EltTy = DstTy.getElementType();
5694 
5695   for (int Idx : Mask) {
5696     if (Idx < 0) {
5697       if (!Undef.isValid())
5698         Undef = MIRBuilder.buildUndef(EltTy).getReg(0);
5699       BuildVec.push_back(Undef);
5700       continue;
5701     }
5702 
5703     if (Src0Ty.isScalar()) {
5704       BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg);
5705     } else {
5706       int NumElts = Src0Ty.getNumElements();
5707       Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg;
5708       int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts;
5709       auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx);
5710       auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK);
5711       BuildVec.push_back(Extract.getReg(0));
5712     }
5713   }
5714 
5715   MIRBuilder.buildBuildVector(DstReg, BuildVec);
5716   MI.eraseFromParent();
5717   return Legalized;
5718 }
5719 
5720 LegalizerHelper::LegalizeResult
5721 LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) {
5722   const auto &MF = *MI.getMF();
5723   const auto &TFI = *MF.getSubtarget().getFrameLowering();
5724   if (TFI.getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp)
5725     return UnableToLegalize;
5726 
5727   Register Dst = MI.getOperand(0).getReg();
5728   Register AllocSize = MI.getOperand(1).getReg();
5729   Align Alignment = assumeAligned(MI.getOperand(2).getImm());
5730 
5731   LLT PtrTy = MRI.getType(Dst);
5732   LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits());
5733 
5734   Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
5735   auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg);
5736   SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp);
5737 
5738   // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't
5739   // have to generate an extra instruction to negate the alloc and then use
5740   // G_PTR_ADD to add the negative offset.
5741   auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize);
5742   if (Alignment > Align(1)) {
5743     APInt AlignMask(IntPtrTy.getSizeInBits(), Alignment.value(), true);
5744     AlignMask.negate();
5745     auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask);
5746     Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst);
5747   }
5748 
5749   SPTmp = MIRBuilder.buildCast(PtrTy, Alloc);
5750   MIRBuilder.buildCopy(SPReg, SPTmp);
5751   MIRBuilder.buildCopy(Dst, SPTmp);
5752 
5753   MI.eraseFromParent();
5754   return Legalized;
5755 }
5756 
5757 LegalizerHelper::LegalizeResult
5758 LegalizerHelper::lowerExtract(MachineInstr &MI) {
5759   Register Dst = MI.getOperand(0).getReg();
5760   Register Src = MI.getOperand(1).getReg();
5761   unsigned Offset = MI.getOperand(2).getImm();
5762 
5763   LLT DstTy = MRI.getType(Dst);
5764   LLT SrcTy = MRI.getType(Src);
5765 
5766   if (DstTy.isScalar() &&
5767       (SrcTy.isScalar() ||
5768        (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) {
5769     LLT SrcIntTy = SrcTy;
5770     if (!SrcTy.isScalar()) {
5771       SrcIntTy = LLT::scalar(SrcTy.getSizeInBits());
5772       Src = MIRBuilder.buildBitcast(SrcIntTy, Src).getReg(0);
5773     }
5774 
5775     if (Offset == 0)
5776       MIRBuilder.buildTrunc(Dst, Src);
5777     else {
5778       auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset);
5779       auto Shr = MIRBuilder.buildLShr(SrcIntTy, Src, ShiftAmt);
5780       MIRBuilder.buildTrunc(Dst, Shr);
5781     }
5782 
5783     MI.eraseFromParent();
5784     return Legalized;
5785   }
5786 
5787   return UnableToLegalize;
5788 }
5789 
5790 LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) {
5791   Register Dst = MI.getOperand(0).getReg();
5792   Register Src = MI.getOperand(1).getReg();
5793   Register InsertSrc = MI.getOperand(2).getReg();
5794   uint64_t Offset = MI.getOperand(3).getImm();
5795 
5796   LLT DstTy = MRI.getType(Src);
5797   LLT InsertTy = MRI.getType(InsertSrc);
5798 
5799   if (InsertTy.isVector() ||
5800       (DstTy.isVector() && DstTy.getElementType() != InsertTy))
5801     return UnableToLegalize;
5802 
5803   const DataLayout &DL = MIRBuilder.getDataLayout();
5804   if ((DstTy.isPointer() &&
5805        DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) ||
5806       (InsertTy.isPointer() &&
5807        DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) {
5808     LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n");
5809     return UnableToLegalize;
5810   }
5811 
5812   LLT IntDstTy = DstTy;
5813 
5814   if (!DstTy.isScalar()) {
5815     IntDstTy = LLT::scalar(DstTy.getSizeInBits());
5816     Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0);
5817   }
5818 
5819   if (!InsertTy.isScalar()) {
5820     const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits());
5821     InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0);
5822   }
5823 
5824   Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0);
5825   if (Offset != 0) {
5826     auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset);
5827     ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0);
5828   }
5829 
5830   APInt MaskVal = APInt::getBitsSetWithWrap(
5831       DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset);
5832 
5833   auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal);
5834   auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask);
5835   auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc);
5836 
5837   MIRBuilder.buildCast(Dst, Or);
5838   MI.eraseFromParent();
5839   return Legalized;
5840 }
5841 
5842 LegalizerHelper::LegalizeResult
5843 LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) {
5844   Register Dst0 = MI.getOperand(0).getReg();
5845   Register Dst1 = MI.getOperand(1).getReg();
5846   Register LHS = MI.getOperand(2).getReg();
5847   Register RHS = MI.getOperand(3).getReg();
5848   const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO;
5849 
5850   LLT Ty = MRI.getType(Dst0);
5851   LLT BoolTy = MRI.getType(Dst1);
5852 
5853   if (IsAdd)
5854     MIRBuilder.buildAdd(Dst0, LHS, RHS);
5855   else
5856     MIRBuilder.buildSub(Dst0, LHS, RHS);
5857 
5858   // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow.
5859 
5860   auto Zero = MIRBuilder.buildConstant(Ty, 0);
5861 
5862   // For an addition, the result should be less than one of the operands (LHS)
5863   // if and only if the other operand (RHS) is negative, otherwise there will
5864   // be overflow.
5865   // For a subtraction, the result should be less than one of the operands
5866   // (LHS) if and only if the other operand (RHS) is (non-zero) positive,
5867   // otherwise there will be overflow.
5868   auto ResultLowerThanLHS =
5869       MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS);
5870   auto ConditionRHS = MIRBuilder.buildICmp(
5871       IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero);
5872 
5873   MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS);
5874   MI.eraseFromParent();
5875   return Legalized;
5876 }
5877 
5878 LegalizerHelper::LegalizeResult
5879 LegalizerHelper::lowerAddSubSatToMinMax(MachineInstr &MI) {
5880   Register Res = MI.getOperand(0).getReg();
5881   Register LHS = MI.getOperand(1).getReg();
5882   Register RHS = MI.getOperand(2).getReg();
5883   LLT Ty = MRI.getType(Res);
5884   bool IsSigned;
5885   bool IsAdd;
5886   unsigned BaseOp;
5887   switch (MI.getOpcode()) {
5888   default:
5889     llvm_unreachable("unexpected addsat/subsat opcode");
5890   case TargetOpcode::G_UADDSAT:
5891     IsSigned = false;
5892     IsAdd = true;
5893     BaseOp = TargetOpcode::G_ADD;
5894     break;
5895   case TargetOpcode::G_SADDSAT:
5896     IsSigned = true;
5897     IsAdd = true;
5898     BaseOp = TargetOpcode::G_ADD;
5899     break;
5900   case TargetOpcode::G_USUBSAT:
5901     IsSigned = false;
5902     IsAdd = false;
5903     BaseOp = TargetOpcode::G_SUB;
5904     break;
5905   case TargetOpcode::G_SSUBSAT:
5906     IsSigned = true;
5907     IsAdd = false;
5908     BaseOp = TargetOpcode::G_SUB;
5909     break;
5910   }
5911 
5912   if (IsSigned) {
5913     // sadd.sat(a, b) ->
5914     //   hi = 0x7fffffff - smax(a, 0)
5915     //   lo = 0x80000000 - smin(a, 0)
5916     //   a + smin(smax(lo, b), hi)
5917     // ssub.sat(a, b) ->
5918     //   lo = smax(a, -1) - 0x7fffffff
5919     //   hi = smin(a, -1) - 0x80000000
5920     //   a - smin(smax(lo, b), hi)
5921     // TODO: AMDGPU can use a "median of 3" instruction here:
5922     //   a +/- med3(lo, b, hi)
5923     uint64_t NumBits = Ty.getScalarSizeInBits();
5924     auto MaxVal =
5925         MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(NumBits));
5926     auto MinVal =
5927         MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits));
5928     MachineInstrBuilder Hi, Lo;
5929     if (IsAdd) {
5930       auto Zero = MIRBuilder.buildConstant(Ty, 0);
5931       Hi = MIRBuilder.buildSub(Ty, MaxVal, MIRBuilder.buildSMax(Ty, LHS, Zero));
5932       Lo = MIRBuilder.buildSub(Ty, MinVal, MIRBuilder.buildSMin(Ty, LHS, Zero));
5933     } else {
5934       auto NegOne = MIRBuilder.buildConstant(Ty, -1);
5935       Lo = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMax(Ty, LHS, NegOne),
5936                                MaxVal);
5937       Hi = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMin(Ty, LHS, NegOne),
5938                                MinVal);
5939     }
5940     auto RHSClamped =
5941         MIRBuilder.buildSMin(Ty, MIRBuilder.buildSMax(Ty, Lo, RHS), Hi);
5942     MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, RHSClamped});
5943   } else {
5944     // uadd.sat(a, b) -> a + umin(~a, b)
5945     // usub.sat(a, b) -> a - umin(a, b)
5946     Register Not = IsAdd ? MIRBuilder.buildNot(Ty, LHS).getReg(0) : LHS;
5947     auto Min = MIRBuilder.buildUMin(Ty, Not, RHS);
5948     MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, Min});
5949   }
5950 
5951   MI.eraseFromParent();
5952   return Legalized;
5953 }
5954 
5955 LegalizerHelper::LegalizeResult
5956 LegalizerHelper::lowerAddSubSatToAddoSubo(MachineInstr &MI) {
5957   Register Res = MI.getOperand(0).getReg();
5958   Register LHS = MI.getOperand(1).getReg();
5959   Register RHS = MI.getOperand(2).getReg();
5960   LLT Ty = MRI.getType(Res);
5961   LLT BoolTy = Ty.changeElementSize(1);
5962   bool IsSigned;
5963   bool IsAdd;
5964   unsigned OverflowOp;
5965   switch (MI.getOpcode()) {
5966   default:
5967     llvm_unreachable("unexpected addsat/subsat opcode");
5968   case TargetOpcode::G_UADDSAT:
5969     IsSigned = false;
5970     IsAdd = true;
5971     OverflowOp = TargetOpcode::G_UADDO;
5972     break;
5973   case TargetOpcode::G_SADDSAT:
5974     IsSigned = true;
5975     IsAdd = true;
5976     OverflowOp = TargetOpcode::G_SADDO;
5977     break;
5978   case TargetOpcode::G_USUBSAT:
5979     IsSigned = false;
5980     IsAdd = false;
5981     OverflowOp = TargetOpcode::G_USUBO;
5982     break;
5983   case TargetOpcode::G_SSUBSAT:
5984     IsSigned = true;
5985     IsAdd = false;
5986     OverflowOp = TargetOpcode::G_SSUBO;
5987     break;
5988   }
5989 
5990   auto OverflowRes =
5991       MIRBuilder.buildInstr(OverflowOp, {Ty, BoolTy}, {LHS, RHS});
5992   Register Tmp = OverflowRes.getReg(0);
5993   Register Ov = OverflowRes.getReg(1);
5994   MachineInstrBuilder Clamp;
5995   if (IsSigned) {
5996     // sadd.sat(a, b) ->
5997     //   {tmp, ov} = saddo(a, b)
5998     //   ov ? (tmp >>s 31) + 0x80000000 : r
5999     // ssub.sat(a, b) ->
6000     //   {tmp, ov} = ssubo(a, b)
6001     //   ov ? (tmp >>s 31) + 0x80000000 : r
6002     uint64_t NumBits = Ty.getScalarSizeInBits();
6003     auto ShiftAmount = MIRBuilder.buildConstant(Ty, NumBits - 1);
6004     auto Sign = MIRBuilder.buildAShr(Ty, Tmp, ShiftAmount);
6005     auto MinVal =
6006         MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits));
6007     Clamp = MIRBuilder.buildAdd(Ty, Sign, MinVal);
6008   } else {
6009     // uadd.sat(a, b) ->
6010     //   {tmp, ov} = uaddo(a, b)
6011     //   ov ? 0xffffffff : tmp
6012     // usub.sat(a, b) ->
6013     //   {tmp, ov} = usubo(a, b)
6014     //   ov ? 0 : tmp
6015     Clamp = MIRBuilder.buildConstant(Ty, IsAdd ? -1 : 0);
6016   }
6017   MIRBuilder.buildSelect(Res, Ov, Clamp, Tmp);
6018 
6019   MI.eraseFromParent();
6020   return Legalized;
6021 }
6022 
6023 LegalizerHelper::LegalizeResult
6024 LegalizerHelper::lowerShlSat(MachineInstr &MI) {
6025   assert((MI.getOpcode() == TargetOpcode::G_SSHLSAT ||
6026           MI.getOpcode() == TargetOpcode::G_USHLSAT) &&
6027          "Expected shlsat opcode!");
6028   bool IsSigned = MI.getOpcode() == TargetOpcode::G_SSHLSAT;
6029   Register Res = MI.getOperand(0).getReg();
6030   Register LHS = MI.getOperand(1).getReg();
6031   Register RHS = MI.getOperand(2).getReg();
6032   LLT Ty = MRI.getType(Res);
6033   LLT BoolTy = Ty.changeElementSize(1);
6034 
6035   unsigned BW = Ty.getScalarSizeInBits();
6036   auto Result = MIRBuilder.buildShl(Ty, LHS, RHS);
6037   auto Orig = IsSigned ? MIRBuilder.buildAShr(Ty, Result, RHS)
6038                        : MIRBuilder.buildLShr(Ty, Result, RHS);
6039 
6040   MachineInstrBuilder SatVal;
6041   if (IsSigned) {
6042     auto SatMin = MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(BW));
6043     auto SatMax = MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(BW));
6044     auto Cmp = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, LHS,
6045                                     MIRBuilder.buildConstant(Ty, 0));
6046     SatVal = MIRBuilder.buildSelect(Ty, Cmp, SatMin, SatMax);
6047   } else {
6048     SatVal = MIRBuilder.buildConstant(Ty, APInt::getMaxValue(BW));
6049   }
6050   auto Ov = MIRBuilder.buildICmp(CmpInst::ICMP_NE, Ty, LHS, Orig);
6051   MIRBuilder.buildSelect(Res, Ov, SatVal, Result);
6052 
6053   MI.eraseFromParent();
6054   return Legalized;
6055 }
6056 
6057 LegalizerHelper::LegalizeResult
6058 LegalizerHelper::lowerBswap(MachineInstr &MI) {
6059   Register Dst = MI.getOperand(0).getReg();
6060   Register Src = MI.getOperand(1).getReg();
6061   const LLT Ty = MRI.getType(Src);
6062   unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8;
6063   unsigned BaseShiftAmt = (SizeInBytes - 1) * 8;
6064 
6065   // Swap most and least significant byte, set remaining bytes in Res to zero.
6066   auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt);
6067   auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt);
6068   auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
6069   auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft);
6070 
6071   // Set i-th high/low byte in Res to i-th low/high byte from Src.
6072   for (unsigned i = 1; i < SizeInBytes / 2; ++i) {
6073     // AND with Mask leaves byte i unchanged and sets remaining bytes to 0.
6074     APInt APMask(SizeInBytes * 8, 0xFF << (i * 8));
6075     auto Mask = MIRBuilder.buildConstant(Ty, APMask);
6076     auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i);
6077     // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt.
6078     auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask);
6079     auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt);
6080     Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft);
6081     // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask.
6082     auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
6083     auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask);
6084     Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight);
6085   }
6086   Res.getInstr()->getOperand(0).setReg(Dst);
6087 
6088   MI.eraseFromParent();
6089   return Legalized;
6090 }
6091 
6092 //{ (Src & Mask) >> N } | { (Src << N) & Mask }
6093 static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B,
6094                                  MachineInstrBuilder Src, APInt Mask) {
6095   const LLT Ty = Dst.getLLTTy(*B.getMRI());
6096   MachineInstrBuilder C_N = B.buildConstant(Ty, N);
6097   MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask);
6098   auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N);
6099   auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0);
6100   return B.buildOr(Dst, LHS, RHS);
6101 }
6102 
6103 LegalizerHelper::LegalizeResult
6104 LegalizerHelper::lowerBitreverse(MachineInstr &MI) {
6105   Register Dst = MI.getOperand(0).getReg();
6106   Register Src = MI.getOperand(1).getReg();
6107   const LLT Ty = MRI.getType(Src);
6108   unsigned Size = Ty.getSizeInBits();
6109 
6110   MachineInstrBuilder BSWAP =
6111       MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src});
6112 
6113   // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654
6114   //    [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4]
6115   // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0]
6116   MachineInstrBuilder Swap4 =
6117       SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0)));
6118 
6119   // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76
6120   //    [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2]
6121   // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC]
6122   MachineInstrBuilder Swap2 =
6123       SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC)));
6124 
6125   // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7
6126   //    [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1]
6127   // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA]
6128   SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA)));
6129 
6130   MI.eraseFromParent();
6131   return Legalized;
6132 }
6133 
6134 LegalizerHelper::LegalizeResult
6135 LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) {
6136   MachineFunction &MF = MIRBuilder.getMF();
6137 
6138   bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER;
6139   int NameOpIdx = IsRead ? 1 : 0;
6140   int ValRegIndex = IsRead ? 0 : 1;
6141 
6142   Register ValReg = MI.getOperand(ValRegIndex).getReg();
6143   const LLT Ty = MRI.getType(ValReg);
6144   const MDString *RegStr = cast<MDString>(
6145     cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0));
6146 
6147   Register PhysReg = TLI.getRegisterByName(RegStr->getString().data(), Ty, MF);
6148   if (!PhysReg.isValid())
6149     return UnableToLegalize;
6150 
6151   if (IsRead)
6152     MIRBuilder.buildCopy(ValReg, PhysReg);
6153   else
6154     MIRBuilder.buildCopy(PhysReg, ValReg);
6155 
6156   MI.eraseFromParent();
6157   return Legalized;
6158 }
6159 
6160 LegalizerHelper::LegalizeResult
6161 LegalizerHelper::lowerSMULH_UMULH(MachineInstr &MI) {
6162   bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULH;
6163   unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
6164   Register Result = MI.getOperand(0).getReg();
6165   LLT OrigTy = MRI.getType(Result);
6166   auto SizeInBits = OrigTy.getScalarSizeInBits();
6167   LLT WideTy = OrigTy.changeElementSize(SizeInBits * 2);
6168 
6169   auto LHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(1)});
6170   auto RHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(2)});
6171   auto Mul = MIRBuilder.buildMul(WideTy, LHS, RHS);
6172   unsigned ShiftOp = IsSigned ? TargetOpcode::G_ASHR : TargetOpcode::G_LSHR;
6173 
6174   auto ShiftAmt = MIRBuilder.buildConstant(WideTy, SizeInBits);
6175   auto Shifted = MIRBuilder.buildInstr(ShiftOp, {WideTy}, {Mul, ShiftAmt});
6176   MIRBuilder.buildTrunc(Result, Shifted);
6177 
6178   MI.eraseFromParent();
6179   return Legalized;
6180 }
6181 
6182 LegalizerHelper::LegalizeResult LegalizerHelper::lowerSelect(MachineInstr &MI) {
6183   // Implement vector G_SELECT in terms of XOR, AND, OR.
6184   Register DstReg = MI.getOperand(0).getReg();
6185   Register MaskReg = MI.getOperand(1).getReg();
6186   Register Op1Reg = MI.getOperand(2).getReg();
6187   Register Op2Reg = MI.getOperand(3).getReg();
6188   LLT DstTy = MRI.getType(DstReg);
6189   LLT MaskTy = MRI.getType(MaskReg);
6190   LLT Op1Ty = MRI.getType(Op1Reg);
6191   if (!DstTy.isVector())
6192     return UnableToLegalize;
6193 
6194   if (MaskTy.getSizeInBits() != Op1Ty.getSizeInBits())
6195     return UnableToLegalize;
6196 
6197   auto NotMask = MIRBuilder.buildNot(MaskTy, MaskReg);
6198   auto NewOp1 = MIRBuilder.buildAnd(MaskTy, Op1Reg, MaskReg);
6199   auto NewOp2 = MIRBuilder.buildAnd(MaskTy, Op2Reg, NotMask);
6200   MIRBuilder.buildOr(DstReg, NewOp1, NewOp2);
6201   MI.eraseFromParent();
6202   return Legalized;
6203 }