1 //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 /// \file This file implements the LegalizerHelper class to legalize
10 /// individual instructions and the LegalizeMachineIR wrapper pass for the
11 /// primary legalization.
12 //
13 //===----------------------------------------------------------------------===//
14 
15 #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
16 #include "llvm/CodeGen/GlobalISel/CallLowering.h"
17 #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
18 #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
19 #include "llvm/CodeGen/MachineRegisterInfo.h"
20 #include "llvm/CodeGen/TargetFrameLowering.h"
21 #include "llvm/CodeGen/TargetInstrInfo.h"
22 #include "llvm/CodeGen/TargetLowering.h"
23 #include "llvm/CodeGen/TargetSubtargetInfo.h"
24 #include "llvm/Support/Debug.h"
25 #include "llvm/Support/MathExtras.h"
26 #include "llvm/Support/raw_ostream.h"
27 
28 #define DEBUG_TYPE "legalizer"
29 
30 using namespace llvm;
31 using namespace LegalizeActions;
32 
33 /// Try to break down \p OrigTy into \p NarrowTy sized pieces.
34 ///
35 /// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy,
36 /// with any leftover piece as type \p LeftoverTy
37 ///
38 /// Returns -1 in the first element of the pair if the breakdown is not
39 /// satisfiable.
40 static std::pair<int, int>
41 getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) {
42   assert(!LeftoverTy.isValid() && "this is an out argument");
43 
44   unsigned Size = OrigTy.getSizeInBits();
45   unsigned NarrowSize = NarrowTy.getSizeInBits();
46   unsigned NumParts = Size / NarrowSize;
47   unsigned LeftoverSize = Size - NumParts * NarrowSize;
48   assert(Size > NarrowSize);
49 
50   if (LeftoverSize == 0)
51     return {NumParts, 0};
52 
53   if (NarrowTy.isVector()) {
54     unsigned EltSize = OrigTy.getScalarSizeInBits();
55     if (LeftoverSize % EltSize != 0)
56       return {-1, -1};
57     LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize);
58   } else {
59     LeftoverTy = LLT::scalar(LeftoverSize);
60   }
61 
62   int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits();
63   return std::make_pair(NumParts, NumLeftover);
64 }
65 
66 static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) {
67 
68   if (!Ty.isScalar())
69     return nullptr;
70 
71   switch (Ty.getSizeInBits()) {
72   case 16:
73     return Type::getHalfTy(Ctx);
74   case 32:
75     return Type::getFloatTy(Ctx);
76   case 64:
77     return Type::getDoubleTy(Ctx);
78   case 128:
79     return Type::getFP128Ty(Ctx);
80   default:
81     return nullptr;
82   }
83 }
84 
85 LegalizerHelper::LegalizerHelper(MachineFunction &MF,
86                                  GISelChangeObserver &Observer,
87                                  MachineIRBuilder &Builder)
88     : MIRBuilder(Builder), MRI(MF.getRegInfo()),
89       LI(*MF.getSubtarget().getLegalizerInfo()), Observer(Observer) {
90   MIRBuilder.setMF(MF);
91   MIRBuilder.setChangeObserver(Observer);
92 }
93 
94 LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI,
95                                  GISelChangeObserver &Observer,
96                                  MachineIRBuilder &B)
97     : MIRBuilder(B), MRI(MF.getRegInfo()), LI(LI), Observer(Observer) {
98   MIRBuilder.setMF(MF);
99   MIRBuilder.setChangeObserver(Observer);
100 }
101 LegalizerHelper::LegalizeResult
102 LegalizerHelper::legalizeInstrStep(MachineInstr &MI) {
103   LLVM_DEBUG(dbgs() << "Legalizing: "; MI.print(dbgs()));
104 
105   if (MI.getOpcode() == TargetOpcode::G_INTRINSIC ||
106       MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS)
107     return LI.legalizeIntrinsic(MI, MIRBuilder, Observer) ? Legalized
108                                                           : UnableToLegalize;
109   auto Step = LI.getAction(MI, MRI);
110   switch (Step.Action) {
111   case Legal:
112     LLVM_DEBUG(dbgs() << ".. Already legal\n");
113     return AlreadyLegal;
114   case Libcall:
115     LLVM_DEBUG(dbgs() << ".. Convert to libcall\n");
116     return libcall(MI);
117   case NarrowScalar:
118     LLVM_DEBUG(dbgs() << ".. Narrow scalar\n");
119     return narrowScalar(MI, Step.TypeIdx, Step.NewType);
120   case WidenScalar:
121     LLVM_DEBUG(dbgs() << ".. Widen scalar\n");
122     return widenScalar(MI, Step.TypeIdx, Step.NewType);
123   case Bitcast:
124     LLVM_DEBUG(dbgs() << ".. Bitcast type\n");
125     return bitcast(MI, Step.TypeIdx, Step.NewType);
126   case Lower:
127     LLVM_DEBUG(dbgs() << ".. Lower\n");
128     return lower(MI, Step.TypeIdx, Step.NewType);
129   case FewerElements:
130     LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n");
131     return fewerElementsVector(MI, Step.TypeIdx, Step.NewType);
132   case MoreElements:
133     LLVM_DEBUG(dbgs() << ".. Increase number of elements\n");
134     return moreElementsVector(MI, Step.TypeIdx, Step.NewType);
135   case Custom:
136     LLVM_DEBUG(dbgs() << ".. Custom legalization\n");
137     return LI.legalizeCustom(MI, MRI, MIRBuilder, Observer) ? Legalized
138                                                             : UnableToLegalize;
139   default:
140     LLVM_DEBUG(dbgs() << ".. Unable to legalize\n");
141     return UnableToLegalize;
142   }
143 }
144 
145 void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts,
146                                    SmallVectorImpl<Register> &VRegs) {
147   for (int i = 0; i < NumParts; ++i)
148     VRegs.push_back(MRI.createGenericVirtualRegister(Ty));
149   MIRBuilder.buildUnmerge(VRegs, Reg);
150 }
151 
152 bool LegalizerHelper::extractParts(Register Reg, LLT RegTy,
153                                    LLT MainTy, LLT &LeftoverTy,
154                                    SmallVectorImpl<Register> &VRegs,
155                                    SmallVectorImpl<Register> &LeftoverRegs) {
156   assert(!LeftoverTy.isValid() && "this is an out argument");
157 
158   unsigned RegSize = RegTy.getSizeInBits();
159   unsigned MainSize = MainTy.getSizeInBits();
160   unsigned NumParts = RegSize / MainSize;
161   unsigned LeftoverSize = RegSize - NumParts * MainSize;
162 
163   // Use an unmerge when possible.
164   if (LeftoverSize == 0) {
165     for (unsigned I = 0; I < NumParts; ++I)
166       VRegs.push_back(MRI.createGenericVirtualRegister(MainTy));
167     MIRBuilder.buildUnmerge(VRegs, Reg);
168     return true;
169   }
170 
171   if (MainTy.isVector()) {
172     unsigned EltSize = MainTy.getScalarSizeInBits();
173     if (LeftoverSize % EltSize != 0)
174       return false;
175     LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize);
176   } else {
177     LeftoverTy = LLT::scalar(LeftoverSize);
178   }
179 
180   // For irregular sizes, extract the individual parts.
181   for (unsigned I = 0; I != NumParts; ++I) {
182     Register NewReg = MRI.createGenericVirtualRegister(MainTy);
183     VRegs.push_back(NewReg);
184     MIRBuilder.buildExtract(NewReg, Reg, MainSize * I);
185   }
186 
187   for (unsigned Offset = MainSize * NumParts; Offset < RegSize;
188        Offset += LeftoverSize) {
189     Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy);
190     LeftoverRegs.push_back(NewReg);
191     MIRBuilder.buildExtract(NewReg, Reg, Offset);
192   }
193 
194   return true;
195 }
196 
197 void LegalizerHelper::insertParts(Register DstReg,
198                                   LLT ResultTy, LLT PartTy,
199                                   ArrayRef<Register> PartRegs,
200                                   LLT LeftoverTy,
201                                   ArrayRef<Register> LeftoverRegs) {
202   if (!LeftoverTy.isValid()) {
203     assert(LeftoverRegs.empty());
204 
205     if (!ResultTy.isVector()) {
206       MIRBuilder.buildMerge(DstReg, PartRegs);
207       return;
208     }
209 
210     if (PartTy.isVector())
211       MIRBuilder.buildConcatVectors(DstReg, PartRegs);
212     else
213       MIRBuilder.buildBuildVector(DstReg, PartRegs);
214     return;
215   }
216 
217   unsigned PartSize = PartTy.getSizeInBits();
218   unsigned LeftoverPartSize = LeftoverTy.getSizeInBits();
219 
220   Register CurResultReg = MRI.createGenericVirtualRegister(ResultTy);
221   MIRBuilder.buildUndef(CurResultReg);
222 
223   unsigned Offset = 0;
224   for (Register PartReg : PartRegs) {
225     Register NewResultReg = MRI.createGenericVirtualRegister(ResultTy);
226     MIRBuilder.buildInsert(NewResultReg, CurResultReg, PartReg, Offset);
227     CurResultReg = NewResultReg;
228     Offset += PartSize;
229   }
230 
231   for (unsigned I = 0, E = LeftoverRegs.size(); I != E; ++I) {
232     // Use the original output register for the final insert to avoid a copy.
233     Register NewResultReg = (I + 1 == E) ?
234       DstReg : MRI.createGenericVirtualRegister(ResultTy);
235 
236     MIRBuilder.buildInsert(NewResultReg, CurResultReg, LeftoverRegs[I], Offset);
237     CurResultReg = NewResultReg;
238     Offset += LeftoverPartSize;
239   }
240 }
241 
242 /// Return the result registers of G_UNMERGE_VALUES \p MI in \p Regs
243 static void getUnmergeResults(SmallVectorImpl<Register> &Regs,
244                               const MachineInstr &MI) {
245   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES);
246 
247   const int NumResults = MI.getNumOperands() - 1;
248   Regs.resize(NumResults);
249   for (int I = 0; I != NumResults; ++I)
250     Regs[I] = MI.getOperand(I).getReg();
251 }
252 
253 LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy,
254                                     LLT NarrowTy, Register SrcReg) {
255   LLT SrcTy = MRI.getType(SrcReg);
256 
257   LLT GCDTy = getGCDType(DstTy, getGCDType(SrcTy, NarrowTy));
258   if (SrcTy == GCDTy) {
259     // If the source already evenly divides the result type, we don't need to do
260     // anything.
261     Parts.push_back(SrcReg);
262   } else {
263     // Need to split into common type sized pieces.
264     auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
265     getUnmergeResults(Parts, *Unmerge);
266   }
267 
268   return GCDTy;
269 }
270 
271 LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy,
272                                          SmallVectorImpl<Register> &VRegs,
273                                          unsigned PadStrategy) {
274   LLT LCMTy = getLCMType(DstTy, NarrowTy);
275 
276   int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits();
277   int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits();
278   int NumOrigSrc = VRegs.size();
279 
280   Register PadReg;
281 
282   // Get a value we can use to pad the source value if the sources won't evenly
283   // cover the result type.
284   if (NumOrigSrc < NumParts * NumSubParts) {
285     if (PadStrategy == TargetOpcode::G_ZEXT)
286       PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0);
287     else if (PadStrategy == TargetOpcode::G_ANYEXT)
288       PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
289     else {
290       assert(PadStrategy == TargetOpcode::G_SEXT);
291 
292       // Shift the sign bit of the low register through the high register.
293       auto ShiftAmt =
294         MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1);
295       PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0);
296     }
297   }
298 
299   // Registers for the final merge to be produced.
300   SmallVector<Register, 4> Remerge(NumParts);
301 
302   // Registers needed for intermediate merges, which will be merged into a
303   // source for Remerge.
304   SmallVector<Register, 4> SubMerge(NumSubParts);
305 
306   // Once we've fully read off the end of the original source bits, we can reuse
307   // the same high bits for remaining padding elements.
308   Register AllPadReg;
309 
310   // Build merges to the LCM type to cover the original result type.
311   for (int I = 0; I != NumParts; ++I) {
312     bool AllMergePartsArePadding = true;
313 
314     // Build the requested merges to the requested type.
315     for (int J = 0; J != NumSubParts; ++J) {
316       int Idx = I * NumSubParts + J;
317       if (Idx >= NumOrigSrc) {
318         SubMerge[J] = PadReg;
319         continue;
320       }
321 
322       SubMerge[J] = VRegs[Idx];
323 
324       // There are meaningful bits here we can't reuse later.
325       AllMergePartsArePadding = false;
326     }
327 
328     // If we've filled up a complete piece with padding bits, we can directly
329     // emit the natural sized constant if applicable, rather than a merge of
330     // smaller constants.
331     if (AllMergePartsArePadding && !AllPadReg) {
332       if (PadStrategy == TargetOpcode::G_ANYEXT)
333         AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0);
334       else if (PadStrategy == TargetOpcode::G_ZEXT)
335         AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0);
336 
337       // If this is a sign extension, we can't materialize a trivial constant
338       // with the right type and have to produce a merge.
339     }
340 
341     if (AllPadReg) {
342       // Avoid creating additional instructions if we're just adding additional
343       // copies of padding bits.
344       Remerge[I] = AllPadReg;
345       continue;
346     }
347 
348     if (NumSubParts == 1)
349       Remerge[I] = SubMerge[0];
350     else
351       Remerge[I] = MIRBuilder.buildMerge(NarrowTy, SubMerge).getReg(0);
352 
353     // In the sign extend padding case, re-use the first all-signbit merge.
354     if (AllMergePartsArePadding && !AllPadReg)
355       AllPadReg = Remerge[I];
356   }
357 
358   VRegs = std::move(Remerge);
359   return LCMTy;
360 }
361 
362 void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy,
363                                                ArrayRef<Register> RemergeRegs) {
364   LLT DstTy = MRI.getType(DstReg);
365 
366   // Create the merge to the widened source, and extract the relevant bits into
367   // the result.
368 
369   if (DstTy == LCMTy) {
370     MIRBuilder.buildMerge(DstReg, RemergeRegs);
371     return;
372   }
373 
374   auto Remerge = MIRBuilder.buildMerge(LCMTy, RemergeRegs);
375   if (DstTy.isScalar() && LCMTy.isScalar()) {
376     MIRBuilder.buildTrunc(DstReg, Remerge);
377     return;
378   }
379 
380   if (LCMTy.isVector()) {
381     MIRBuilder.buildExtract(DstReg, Remerge, 0);
382     return;
383   }
384 
385   llvm_unreachable("unhandled case");
386 }
387 
388 static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
389 #define RTLIBCASE(LibcallPrefix)                                               \
390   do {                                                                         \
391     switch (Size) {                                                            \
392     case 32:                                                                   \
393       return RTLIB::LibcallPrefix##32;                                         \
394     case 64:                                                                   \
395       return RTLIB::LibcallPrefix##64;                                         \
396     case 128:                                                                  \
397       return RTLIB::LibcallPrefix##128;                                        \
398     default:                                                                   \
399       llvm_unreachable("unexpected size");                                     \
400     }                                                                          \
401   } while (0)
402 
403   assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size");
404 
405   switch (Opcode) {
406   case TargetOpcode::G_SDIV:
407     RTLIBCASE(SDIV_I);
408   case TargetOpcode::G_UDIV:
409     RTLIBCASE(UDIV_I);
410   case TargetOpcode::G_SREM:
411     RTLIBCASE(SREM_I);
412   case TargetOpcode::G_UREM:
413     RTLIBCASE(UREM_I);
414   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
415     RTLIBCASE(CTLZ_I);
416   case TargetOpcode::G_FADD:
417     RTLIBCASE(ADD_F);
418   case TargetOpcode::G_FSUB:
419     RTLIBCASE(SUB_F);
420   case TargetOpcode::G_FMUL:
421     RTLIBCASE(MUL_F);
422   case TargetOpcode::G_FDIV:
423     RTLIBCASE(DIV_F);
424   case TargetOpcode::G_FEXP:
425     RTLIBCASE(EXP_F);
426   case TargetOpcode::G_FEXP2:
427     RTLIBCASE(EXP2_F);
428   case TargetOpcode::G_FREM:
429     RTLIBCASE(REM_F);
430   case TargetOpcode::G_FPOW:
431     RTLIBCASE(POW_F);
432   case TargetOpcode::G_FMA:
433     RTLIBCASE(FMA_F);
434   case TargetOpcode::G_FSIN:
435     RTLIBCASE(SIN_F);
436   case TargetOpcode::G_FCOS:
437     RTLIBCASE(COS_F);
438   case TargetOpcode::G_FLOG10:
439     RTLIBCASE(LOG10_F);
440   case TargetOpcode::G_FLOG:
441     RTLIBCASE(LOG_F);
442   case TargetOpcode::G_FLOG2:
443     RTLIBCASE(LOG2_F);
444   case TargetOpcode::G_FCEIL:
445     RTLIBCASE(CEIL_F);
446   case TargetOpcode::G_FFLOOR:
447     RTLIBCASE(FLOOR_F);
448   case TargetOpcode::G_FMINNUM:
449     RTLIBCASE(FMIN_F);
450   case TargetOpcode::G_FMAXNUM:
451     RTLIBCASE(FMAX_F);
452   case TargetOpcode::G_FSQRT:
453     RTLIBCASE(SQRT_F);
454   case TargetOpcode::G_FRINT:
455     RTLIBCASE(RINT_F);
456   case TargetOpcode::G_FNEARBYINT:
457     RTLIBCASE(NEARBYINT_F);
458   }
459   llvm_unreachable("Unknown libcall function");
460 }
461 
462 /// True if an instruction is in tail position in its caller. Intended for
463 /// legalizing libcalls as tail calls when possible.
464 static bool isLibCallInTailPosition(MachineInstr &MI) {
465   const Function &F = MI.getParent()->getParent()->getFunction();
466 
467   // Conservatively require the attributes of the call to match those of
468   // the return. Ignore NoAlias and NonNull because they don't affect the
469   // call sequence.
470   AttributeList CallerAttrs = F.getAttributes();
471   if (AttrBuilder(CallerAttrs, AttributeList::ReturnIndex)
472           .removeAttribute(Attribute::NoAlias)
473           .removeAttribute(Attribute::NonNull)
474           .hasAttributes())
475     return false;
476 
477   // It's not safe to eliminate the sign / zero extension of the return value.
478   if (CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::ZExt) ||
479       CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::SExt))
480     return false;
481 
482   // Only tail call if the following instruction is a standard return.
483   auto &TII = *MI.getMF()->getSubtarget().getInstrInfo();
484   MachineInstr *Next = MI.getNextNode();
485   if (!Next || TII.isTailCall(*Next) || !Next->isReturn())
486     return false;
487 
488   return true;
489 }
490 
491 LegalizerHelper::LegalizeResult
492 llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name,
493                     const CallLowering::ArgInfo &Result,
494                     ArrayRef<CallLowering::ArgInfo> Args,
495                     const CallingConv::ID CC) {
496   auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
497 
498   CallLowering::CallLoweringInfo Info;
499   Info.CallConv = CC;
500   Info.Callee = MachineOperand::CreateES(Name);
501   Info.OrigRet = Result;
502   std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
503   if (!CLI.lowerCall(MIRBuilder, Info))
504     return LegalizerHelper::UnableToLegalize;
505 
506   return LegalizerHelper::Legalized;
507 }
508 
509 LegalizerHelper::LegalizeResult
510 llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall,
511                     const CallLowering::ArgInfo &Result,
512                     ArrayRef<CallLowering::ArgInfo> Args) {
513   auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
514   const char *Name = TLI.getLibcallName(Libcall);
515   const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall);
516   return createLibcall(MIRBuilder, Name, Result, Args, CC);
517 }
518 
519 // Useful for libcalls where all operands have the same type.
520 static LegalizerHelper::LegalizeResult
521 simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size,
522               Type *OpType) {
523   auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
524 
525   SmallVector<CallLowering::ArgInfo, 3> Args;
526   for (unsigned i = 1; i < MI.getNumOperands(); i++)
527     Args.push_back({MI.getOperand(i).getReg(), OpType});
528   return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType},
529                        Args);
530 }
531 
532 LegalizerHelper::LegalizeResult
533 llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
534                        MachineInstr &MI) {
535   assert(MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS);
536   auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
537 
538   SmallVector<CallLowering::ArgInfo, 3> Args;
539   // Add all the args, except for the last which is an imm denoting 'tail'.
540   for (unsigned i = 1; i < MI.getNumOperands() - 1; i++) {
541     Register Reg = MI.getOperand(i).getReg();
542 
543     // Need derive an IR type for call lowering.
544     LLT OpLLT = MRI.getType(Reg);
545     Type *OpTy = nullptr;
546     if (OpLLT.isPointer())
547       OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace());
548     else
549       OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits());
550     Args.push_back({Reg, OpTy});
551   }
552 
553   auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
554   auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
555   Intrinsic::ID ID = MI.getOperand(0).getIntrinsicID();
556   RTLIB::Libcall RTLibcall;
557   switch (ID) {
558   case Intrinsic::memcpy:
559     RTLibcall = RTLIB::MEMCPY;
560     break;
561   case Intrinsic::memset:
562     RTLibcall = RTLIB::MEMSET;
563     break;
564   case Intrinsic::memmove:
565     RTLibcall = RTLIB::MEMMOVE;
566     break;
567   default:
568     return LegalizerHelper::UnableToLegalize;
569   }
570   const char *Name = TLI.getLibcallName(RTLibcall);
571 
572   MIRBuilder.setInstr(MI);
573 
574   CallLowering::CallLoweringInfo Info;
575   Info.CallConv = TLI.getLibcallCallingConv(RTLibcall);
576   Info.Callee = MachineOperand::CreateES(Name);
577   Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx));
578   Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() == 1 &&
579                     isLibCallInTailPosition(MI);
580 
581   std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
582   if (!CLI.lowerCall(MIRBuilder, Info))
583     return LegalizerHelper::UnableToLegalize;
584 
585   if (Info.LoweredTailCall) {
586     assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?");
587     // We must have a return following the call to get past
588     // isLibCallInTailPosition.
589     assert(MI.getNextNode() && MI.getNextNode()->isReturn() &&
590            "Expected instr following MI to be a return?");
591 
592     // We lowered a tail call, so the call is now the return from the block.
593     // Delete the old return.
594     MI.getNextNode()->eraseFromParent();
595   }
596 
597   return LegalizerHelper::Legalized;
598 }
599 
600 static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType,
601                                        Type *FromType) {
602   auto ToMVT = MVT::getVT(ToType);
603   auto FromMVT = MVT::getVT(FromType);
604 
605   switch (Opcode) {
606   case TargetOpcode::G_FPEXT:
607     return RTLIB::getFPEXT(FromMVT, ToMVT);
608   case TargetOpcode::G_FPTRUNC:
609     return RTLIB::getFPROUND(FromMVT, ToMVT);
610   case TargetOpcode::G_FPTOSI:
611     return RTLIB::getFPTOSINT(FromMVT, ToMVT);
612   case TargetOpcode::G_FPTOUI:
613     return RTLIB::getFPTOUINT(FromMVT, ToMVT);
614   case TargetOpcode::G_SITOFP:
615     return RTLIB::getSINTTOFP(FromMVT, ToMVT);
616   case TargetOpcode::G_UITOFP:
617     return RTLIB::getUINTTOFP(FromMVT, ToMVT);
618   }
619   llvm_unreachable("Unsupported libcall function");
620 }
621 
622 static LegalizerHelper::LegalizeResult
623 conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType,
624                   Type *FromType) {
625   RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType);
626   return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType},
627                        {{MI.getOperand(1).getReg(), FromType}});
628 }
629 
630 LegalizerHelper::LegalizeResult
631 LegalizerHelper::libcall(MachineInstr &MI) {
632   LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
633   unsigned Size = LLTy.getSizeInBits();
634   auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
635 
636   MIRBuilder.setInstr(MI);
637 
638   switch (MI.getOpcode()) {
639   default:
640     return UnableToLegalize;
641   case TargetOpcode::G_SDIV:
642   case TargetOpcode::G_UDIV:
643   case TargetOpcode::G_SREM:
644   case TargetOpcode::G_UREM:
645   case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
646     Type *HLTy = IntegerType::get(Ctx, Size);
647     auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
648     if (Status != Legalized)
649       return Status;
650     break;
651   }
652   case TargetOpcode::G_FADD:
653   case TargetOpcode::G_FSUB:
654   case TargetOpcode::G_FMUL:
655   case TargetOpcode::G_FDIV:
656   case TargetOpcode::G_FMA:
657   case TargetOpcode::G_FPOW:
658   case TargetOpcode::G_FREM:
659   case TargetOpcode::G_FCOS:
660   case TargetOpcode::G_FSIN:
661   case TargetOpcode::G_FLOG10:
662   case TargetOpcode::G_FLOG:
663   case TargetOpcode::G_FLOG2:
664   case TargetOpcode::G_FEXP:
665   case TargetOpcode::G_FEXP2:
666   case TargetOpcode::G_FCEIL:
667   case TargetOpcode::G_FFLOOR:
668   case TargetOpcode::G_FMINNUM:
669   case TargetOpcode::G_FMAXNUM:
670   case TargetOpcode::G_FSQRT:
671   case TargetOpcode::G_FRINT:
672   case TargetOpcode::G_FNEARBYINT: {
673     Type *HLTy = getFloatTypeForLLT(Ctx, LLTy);
674     if (!HLTy || (Size != 32 && Size != 64 && Size != 128)) {
675       LLVM_DEBUG(dbgs() << "No libcall available for size " << Size << ".\n");
676       return UnableToLegalize;
677     }
678     auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
679     if (Status != Legalized)
680       return Status;
681     break;
682   }
683   case TargetOpcode::G_FPEXT:
684   case TargetOpcode::G_FPTRUNC: {
685     Type *FromTy = getFloatTypeForLLT(Ctx,  MRI.getType(MI.getOperand(1).getReg()));
686     Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg()));
687     if (!FromTy || !ToTy)
688       return UnableToLegalize;
689     LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy );
690     if (Status != Legalized)
691       return Status;
692     break;
693   }
694   case TargetOpcode::G_FPTOSI:
695   case TargetOpcode::G_FPTOUI: {
696     // FIXME: Support other types
697     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
698     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
699     if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64))
700       return UnableToLegalize;
701     LegalizeResult Status = conversionLibcall(
702         MI, MIRBuilder,
703         ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx),
704         FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx));
705     if (Status != Legalized)
706       return Status;
707     break;
708   }
709   case TargetOpcode::G_SITOFP:
710   case TargetOpcode::G_UITOFP: {
711     // FIXME: Support other types
712     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
713     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
714     if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64))
715       return UnableToLegalize;
716     LegalizeResult Status = conversionLibcall(
717         MI, MIRBuilder,
718         ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx),
719         FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx));
720     if (Status != Legalized)
721       return Status;
722     break;
723   }
724   }
725 
726   MI.eraseFromParent();
727   return Legalized;
728 }
729 
730 LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
731                                                               unsigned TypeIdx,
732                                                               LLT NarrowTy) {
733   MIRBuilder.setInstr(MI);
734 
735   uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
736   uint64_t NarrowSize = NarrowTy.getSizeInBits();
737 
738   switch (MI.getOpcode()) {
739   default:
740     return UnableToLegalize;
741   case TargetOpcode::G_IMPLICIT_DEF: {
742     // FIXME: add support for when SizeOp0 isn't an exact multiple of
743     // NarrowSize.
744     if (SizeOp0 % NarrowSize != 0)
745       return UnableToLegalize;
746     int NumParts = SizeOp0 / NarrowSize;
747 
748     SmallVector<Register, 2> DstRegs;
749     for (int i = 0; i < NumParts; ++i)
750       DstRegs.push_back(
751           MIRBuilder.buildUndef(NarrowTy).getReg(0));
752 
753     Register DstReg = MI.getOperand(0).getReg();
754     if(MRI.getType(DstReg).isVector())
755       MIRBuilder.buildBuildVector(DstReg, DstRegs);
756     else
757       MIRBuilder.buildMerge(DstReg, DstRegs);
758     MI.eraseFromParent();
759     return Legalized;
760   }
761   case TargetOpcode::G_CONSTANT: {
762     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
763     const APInt &Val = MI.getOperand(1).getCImm()->getValue();
764     unsigned TotalSize = Ty.getSizeInBits();
765     unsigned NarrowSize = NarrowTy.getSizeInBits();
766     int NumParts = TotalSize / NarrowSize;
767 
768     SmallVector<Register, 4> PartRegs;
769     for (int I = 0; I != NumParts; ++I) {
770       unsigned Offset = I * NarrowSize;
771       auto K = MIRBuilder.buildConstant(NarrowTy,
772                                         Val.lshr(Offset).trunc(NarrowSize));
773       PartRegs.push_back(K.getReg(0));
774     }
775 
776     LLT LeftoverTy;
777     unsigned LeftoverBits = TotalSize - NumParts * NarrowSize;
778     SmallVector<Register, 1> LeftoverRegs;
779     if (LeftoverBits != 0) {
780       LeftoverTy = LLT::scalar(LeftoverBits);
781       auto K = MIRBuilder.buildConstant(
782         LeftoverTy,
783         Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits));
784       LeftoverRegs.push_back(K.getReg(0));
785     }
786 
787     insertParts(MI.getOperand(0).getReg(),
788                 Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs);
789 
790     MI.eraseFromParent();
791     return Legalized;
792   }
793   case TargetOpcode::G_SEXT:
794   case TargetOpcode::G_ZEXT:
795   case TargetOpcode::G_ANYEXT:
796     return narrowScalarExt(MI, TypeIdx, NarrowTy);
797   case TargetOpcode::G_TRUNC: {
798     if (TypeIdx != 1)
799       return UnableToLegalize;
800 
801     uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
802     if (NarrowTy.getSizeInBits() * 2 != SizeOp1) {
803       LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n");
804       return UnableToLegalize;
805     }
806 
807     auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
808     MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0));
809     MI.eraseFromParent();
810     return Legalized;
811   }
812 
813   case TargetOpcode::G_ADD: {
814     // FIXME: add support for when SizeOp0 isn't an exact multiple of
815     // NarrowSize.
816     if (SizeOp0 % NarrowSize != 0)
817       return UnableToLegalize;
818     // Expand in terms of carry-setting/consuming G_ADDE instructions.
819     int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
820 
821     SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
822     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
823     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
824 
825     Register CarryIn;
826     for (int i = 0; i < NumParts; ++i) {
827       Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
828       Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
829 
830       if (i == 0)
831         MIRBuilder.buildUAddo(DstReg, CarryOut, Src1Regs[i], Src2Regs[i]);
832       else {
833         MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i],
834                               Src2Regs[i], CarryIn);
835       }
836 
837       DstRegs.push_back(DstReg);
838       CarryIn = CarryOut;
839     }
840     Register DstReg = MI.getOperand(0).getReg();
841     if(MRI.getType(DstReg).isVector())
842       MIRBuilder.buildBuildVector(DstReg, DstRegs);
843     else
844       MIRBuilder.buildMerge(DstReg, DstRegs);
845     MI.eraseFromParent();
846     return Legalized;
847   }
848   case TargetOpcode::G_SUB: {
849     // FIXME: add support for when SizeOp0 isn't an exact multiple of
850     // NarrowSize.
851     if (SizeOp0 % NarrowSize != 0)
852       return UnableToLegalize;
853 
854     int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
855 
856     SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
857     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
858     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
859 
860     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
861     Register BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
862     MIRBuilder.buildInstr(TargetOpcode::G_USUBO, {DstReg, BorrowOut},
863                           {Src1Regs[0], Src2Regs[0]});
864     DstRegs.push_back(DstReg);
865     Register BorrowIn = BorrowOut;
866     for (int i = 1; i < NumParts; ++i) {
867       DstReg = MRI.createGenericVirtualRegister(NarrowTy);
868       BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
869 
870       MIRBuilder.buildInstr(TargetOpcode::G_USUBE, {DstReg, BorrowOut},
871                             {Src1Regs[i], Src2Regs[i], BorrowIn});
872 
873       DstRegs.push_back(DstReg);
874       BorrowIn = BorrowOut;
875     }
876     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
877     MI.eraseFromParent();
878     return Legalized;
879   }
880   case TargetOpcode::G_MUL:
881   case TargetOpcode::G_UMULH:
882     return narrowScalarMul(MI, NarrowTy);
883   case TargetOpcode::G_EXTRACT:
884     return narrowScalarExtract(MI, TypeIdx, NarrowTy);
885   case TargetOpcode::G_INSERT:
886     return narrowScalarInsert(MI, TypeIdx, NarrowTy);
887   case TargetOpcode::G_LOAD: {
888     const auto &MMO = **MI.memoperands_begin();
889     Register DstReg = MI.getOperand(0).getReg();
890     LLT DstTy = MRI.getType(DstReg);
891     if (DstTy.isVector())
892       return UnableToLegalize;
893 
894     if (8 * MMO.getSize() != DstTy.getSizeInBits()) {
895       Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
896       auto &MMO = **MI.memoperands_begin();
897       MIRBuilder.buildLoad(TmpReg, MI.getOperand(1), MMO);
898       MIRBuilder.buildAnyExt(DstReg, TmpReg);
899       MI.eraseFromParent();
900       return Legalized;
901     }
902 
903     return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy);
904   }
905   case TargetOpcode::G_ZEXTLOAD:
906   case TargetOpcode::G_SEXTLOAD: {
907     bool ZExt = MI.getOpcode() == TargetOpcode::G_ZEXTLOAD;
908     Register DstReg = MI.getOperand(0).getReg();
909     Register PtrReg = MI.getOperand(1).getReg();
910 
911     Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
912     auto &MMO = **MI.memoperands_begin();
913     if (MMO.getSizeInBits() == NarrowSize) {
914       MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
915     } else {
916       MIRBuilder.buildLoadInstr(MI.getOpcode(), TmpReg, PtrReg, MMO);
917     }
918 
919     if (ZExt)
920       MIRBuilder.buildZExt(DstReg, TmpReg);
921     else
922       MIRBuilder.buildSExt(DstReg, TmpReg);
923 
924     MI.eraseFromParent();
925     return Legalized;
926   }
927   case TargetOpcode::G_STORE: {
928     const auto &MMO = **MI.memoperands_begin();
929 
930     Register SrcReg = MI.getOperand(0).getReg();
931     LLT SrcTy = MRI.getType(SrcReg);
932     if (SrcTy.isVector())
933       return UnableToLegalize;
934 
935     int NumParts = SizeOp0 / NarrowSize;
936     unsigned HandledSize = NumParts * NarrowTy.getSizeInBits();
937     unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize;
938     if (SrcTy.isVector() && LeftoverBits != 0)
939       return UnableToLegalize;
940 
941     if (8 * MMO.getSize() != SrcTy.getSizeInBits()) {
942       Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
943       auto &MMO = **MI.memoperands_begin();
944       MIRBuilder.buildTrunc(TmpReg, SrcReg);
945       MIRBuilder.buildStore(TmpReg, MI.getOperand(1), MMO);
946       MI.eraseFromParent();
947       return Legalized;
948     }
949 
950     return reduceLoadStoreWidth(MI, 0, NarrowTy);
951   }
952   case TargetOpcode::G_SELECT:
953     return narrowScalarSelect(MI, TypeIdx, NarrowTy);
954   case TargetOpcode::G_AND:
955   case TargetOpcode::G_OR:
956   case TargetOpcode::G_XOR: {
957     // Legalize bitwise operation:
958     // A = BinOp<Ty> B, C
959     // into:
960     // B1, ..., BN = G_UNMERGE_VALUES B
961     // C1, ..., CN = G_UNMERGE_VALUES C
962     // A1 = BinOp<Ty/N> B1, C2
963     // ...
964     // AN = BinOp<Ty/N> BN, CN
965     // A = G_MERGE_VALUES A1, ..., AN
966     return narrowScalarBasic(MI, TypeIdx, NarrowTy);
967   }
968   case TargetOpcode::G_SHL:
969   case TargetOpcode::G_LSHR:
970   case TargetOpcode::G_ASHR:
971     return narrowScalarShift(MI, TypeIdx, NarrowTy);
972   case TargetOpcode::G_CTLZ:
973   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
974   case TargetOpcode::G_CTTZ:
975   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
976   case TargetOpcode::G_CTPOP:
977     if (TypeIdx == 1)
978       switch (MI.getOpcode()) {
979       case TargetOpcode::G_CTLZ:
980       case TargetOpcode::G_CTLZ_ZERO_UNDEF:
981         return narrowScalarCTLZ(MI, TypeIdx, NarrowTy);
982       case TargetOpcode::G_CTTZ:
983       case TargetOpcode::G_CTTZ_ZERO_UNDEF:
984         return narrowScalarCTTZ(MI, TypeIdx, NarrowTy);
985       case TargetOpcode::G_CTPOP:
986         return narrowScalarCTPOP(MI, TypeIdx, NarrowTy);
987       default:
988         return UnableToLegalize;
989       }
990 
991     Observer.changingInstr(MI);
992     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
993     Observer.changedInstr(MI);
994     return Legalized;
995   case TargetOpcode::G_INTTOPTR:
996     if (TypeIdx != 1)
997       return UnableToLegalize;
998 
999     Observer.changingInstr(MI);
1000     narrowScalarSrc(MI, NarrowTy, 1);
1001     Observer.changedInstr(MI);
1002     return Legalized;
1003   case TargetOpcode::G_PTRTOINT:
1004     if (TypeIdx != 0)
1005       return UnableToLegalize;
1006 
1007     Observer.changingInstr(MI);
1008     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1009     Observer.changedInstr(MI);
1010     return Legalized;
1011   case TargetOpcode::G_PHI: {
1012     unsigned NumParts = SizeOp0 / NarrowSize;
1013     SmallVector<Register, 2> DstRegs(NumParts);
1014     SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2);
1015     Observer.changingInstr(MI);
1016     for (unsigned i = 1; i < MI.getNumOperands(); i += 2) {
1017       MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB();
1018       MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
1019       extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts,
1020                    SrcRegs[i / 2]);
1021     }
1022     MachineBasicBlock &MBB = *MI.getParent();
1023     MIRBuilder.setInsertPt(MBB, MI);
1024     for (unsigned i = 0; i < NumParts; ++i) {
1025       DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy);
1026       MachineInstrBuilder MIB =
1027           MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]);
1028       for (unsigned j = 1; j < MI.getNumOperands(); j += 2)
1029         MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1));
1030     }
1031     MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI());
1032     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
1033     Observer.changedInstr(MI);
1034     MI.eraseFromParent();
1035     return Legalized;
1036   }
1037   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
1038   case TargetOpcode::G_INSERT_VECTOR_ELT: {
1039     if (TypeIdx != 2)
1040       return UnableToLegalize;
1041 
1042     int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3;
1043     Observer.changingInstr(MI);
1044     narrowScalarSrc(MI, NarrowTy, OpIdx);
1045     Observer.changedInstr(MI);
1046     return Legalized;
1047   }
1048   case TargetOpcode::G_ICMP: {
1049     uint64_t SrcSize = MRI.getType(MI.getOperand(2).getReg()).getSizeInBits();
1050     if (NarrowSize * 2 != SrcSize)
1051       return UnableToLegalize;
1052 
1053     Observer.changingInstr(MI);
1054     Register LHSL = MRI.createGenericVirtualRegister(NarrowTy);
1055     Register LHSH = MRI.createGenericVirtualRegister(NarrowTy);
1056     MIRBuilder.buildUnmerge({LHSL, LHSH}, MI.getOperand(2));
1057 
1058     Register RHSL = MRI.createGenericVirtualRegister(NarrowTy);
1059     Register RHSH = MRI.createGenericVirtualRegister(NarrowTy);
1060     MIRBuilder.buildUnmerge({RHSL, RHSH}, MI.getOperand(3));
1061 
1062     CmpInst::Predicate Pred =
1063         static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
1064     LLT ResTy = MRI.getType(MI.getOperand(0).getReg());
1065 
1066     if (Pred == CmpInst::ICMP_EQ || Pred == CmpInst::ICMP_NE) {
1067       MachineInstrBuilder XorL = MIRBuilder.buildXor(NarrowTy, LHSL, RHSL);
1068       MachineInstrBuilder XorH = MIRBuilder.buildXor(NarrowTy, LHSH, RHSH);
1069       MachineInstrBuilder Or = MIRBuilder.buildOr(NarrowTy, XorL, XorH);
1070       MachineInstrBuilder Zero = MIRBuilder.buildConstant(NarrowTy, 0);
1071       MIRBuilder.buildICmp(Pred, MI.getOperand(0), Or, Zero);
1072     } else {
1073       MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH);
1074       MachineInstrBuilder CmpHEQ =
1075           MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH);
1076       MachineInstrBuilder CmpLU = MIRBuilder.buildICmp(
1077           ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL);
1078       MIRBuilder.buildSelect(MI.getOperand(0), CmpHEQ, CmpLU, CmpH);
1079     }
1080     Observer.changedInstr(MI);
1081     MI.eraseFromParent();
1082     return Legalized;
1083   }
1084   case TargetOpcode::G_SEXT_INREG: {
1085     if (TypeIdx != 0)
1086       return UnableToLegalize;
1087 
1088     int64_t SizeInBits = MI.getOperand(2).getImm();
1089 
1090     // So long as the new type has more bits than the bits we're extending we
1091     // don't need to break it apart.
1092     if (NarrowTy.getScalarSizeInBits() >= SizeInBits) {
1093       Observer.changingInstr(MI);
1094       // We don't lose any non-extension bits by truncating the src and
1095       // sign-extending the dst.
1096       MachineOperand &MO1 = MI.getOperand(1);
1097       auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1);
1098       MO1.setReg(TruncMIB.getReg(0));
1099 
1100       MachineOperand &MO2 = MI.getOperand(0);
1101       Register DstExt = MRI.createGenericVirtualRegister(NarrowTy);
1102       MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1103       MIRBuilder.buildSExt(MO2, DstExt);
1104       MO2.setReg(DstExt);
1105       Observer.changedInstr(MI);
1106       return Legalized;
1107     }
1108 
1109     // Break it apart. Components below the extension point are unmodified. The
1110     // component containing the extension point becomes a narrower SEXT_INREG.
1111     // Components above it are ashr'd from the component containing the
1112     // extension point.
1113     if (SizeOp0 % NarrowSize != 0)
1114       return UnableToLegalize;
1115     int NumParts = SizeOp0 / NarrowSize;
1116 
1117     // List the registers where the destination will be scattered.
1118     SmallVector<Register, 2> DstRegs;
1119     // List the registers where the source will be split.
1120     SmallVector<Register, 2> SrcRegs;
1121 
1122     // Create all the temporary registers.
1123     for (int i = 0; i < NumParts; ++i) {
1124       Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy);
1125 
1126       SrcRegs.push_back(SrcReg);
1127     }
1128 
1129     // Explode the big arguments into smaller chunks.
1130     MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1));
1131 
1132     Register AshrCstReg =
1133         MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1)
1134             .getReg(0);
1135     Register FullExtensionReg = 0;
1136     Register PartialExtensionReg = 0;
1137 
1138     // Do the operation on each small part.
1139     for (int i = 0; i < NumParts; ++i) {
1140       if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits)
1141         DstRegs.push_back(SrcRegs[i]);
1142       else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) {
1143         assert(PartialExtensionReg &&
1144                "Expected to visit partial extension before full");
1145         if (FullExtensionReg) {
1146           DstRegs.push_back(FullExtensionReg);
1147           continue;
1148         }
1149         DstRegs.push_back(
1150             MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg)
1151                 .getReg(0));
1152         FullExtensionReg = DstRegs.back();
1153       } else {
1154         DstRegs.push_back(
1155             MIRBuilder
1156                 .buildInstr(
1157                     TargetOpcode::G_SEXT_INREG, {NarrowTy},
1158                     {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()})
1159                 .getReg(0));
1160         PartialExtensionReg = DstRegs.back();
1161       }
1162     }
1163 
1164     // Gather the destination registers into the final destination.
1165     Register DstReg = MI.getOperand(0).getReg();
1166     MIRBuilder.buildMerge(DstReg, DstRegs);
1167     MI.eraseFromParent();
1168     return Legalized;
1169   }
1170   case TargetOpcode::G_BSWAP:
1171   case TargetOpcode::G_BITREVERSE: {
1172     if (SizeOp0 % NarrowSize != 0)
1173       return UnableToLegalize;
1174 
1175     Observer.changingInstr(MI);
1176     SmallVector<Register, 2> SrcRegs, DstRegs;
1177     unsigned NumParts = SizeOp0 / NarrowSize;
1178     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
1179 
1180     for (unsigned i = 0; i < NumParts; ++i) {
1181       auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
1182                                            {SrcRegs[NumParts - 1 - i]});
1183       DstRegs.push_back(DstPart.getReg(0));
1184     }
1185 
1186     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
1187 
1188     Observer.changedInstr(MI);
1189     MI.eraseFromParent();
1190     return Legalized;
1191   }
1192   }
1193 }
1194 
1195 void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy,
1196                                      unsigned OpIdx, unsigned ExtOpcode) {
1197   MachineOperand &MO = MI.getOperand(OpIdx);
1198   auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO});
1199   MO.setReg(ExtB.getReg(0));
1200 }
1201 
1202 void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy,
1203                                       unsigned OpIdx) {
1204   MachineOperand &MO = MI.getOperand(OpIdx);
1205   auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO);
1206   MO.setReg(ExtB.getReg(0));
1207 }
1208 
1209 void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy,
1210                                      unsigned OpIdx, unsigned TruncOpcode) {
1211   MachineOperand &MO = MI.getOperand(OpIdx);
1212   Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1213   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1214   MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt});
1215   MO.setReg(DstExt);
1216 }
1217 
1218 void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy,
1219                                       unsigned OpIdx, unsigned ExtOpcode) {
1220   MachineOperand &MO = MI.getOperand(OpIdx);
1221   Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy);
1222   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1223   MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc});
1224   MO.setReg(DstTrunc);
1225 }
1226 
1227 void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy,
1228                                             unsigned OpIdx) {
1229   MachineOperand &MO = MI.getOperand(OpIdx);
1230   Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1231   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1232   MIRBuilder.buildExtract(MO, DstExt, 0);
1233   MO.setReg(DstExt);
1234 }
1235 
1236 void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy,
1237                                             unsigned OpIdx) {
1238   MachineOperand &MO = MI.getOperand(OpIdx);
1239 
1240   LLT OldTy = MRI.getType(MO.getReg());
1241   unsigned OldElts = OldTy.getNumElements();
1242   unsigned NewElts = MoreTy.getNumElements();
1243 
1244   unsigned NumParts = NewElts / OldElts;
1245 
1246   // Use concat_vectors if the result is a multiple of the number of elements.
1247   if (NumParts * OldElts == NewElts) {
1248     SmallVector<Register, 8> Parts;
1249     Parts.push_back(MO.getReg());
1250 
1251     Register ImpDef = MIRBuilder.buildUndef(OldTy).getReg(0);
1252     for (unsigned I = 1; I != NumParts; ++I)
1253       Parts.push_back(ImpDef);
1254 
1255     auto Concat = MIRBuilder.buildConcatVectors(MoreTy, Parts);
1256     MO.setReg(Concat.getReg(0));
1257     return;
1258   }
1259 
1260   Register MoreReg = MRI.createGenericVirtualRegister(MoreTy);
1261   Register ImpDef = MIRBuilder.buildUndef(MoreTy).getReg(0);
1262   MIRBuilder.buildInsert(MoreReg, ImpDef, MO.getReg(), 0);
1263   MO.setReg(MoreReg);
1264 }
1265 
1266 void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1267   MachineOperand &Op = MI.getOperand(OpIdx);
1268   Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0));
1269 }
1270 
1271 void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1272   MachineOperand &MO = MI.getOperand(OpIdx);
1273   Register CastDst = MRI.createGenericVirtualRegister(CastTy);
1274   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1275   MIRBuilder.buildBitcast(MO, CastDst);
1276   MO.setReg(CastDst);
1277 }
1278 
1279 LegalizerHelper::LegalizeResult
1280 LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx,
1281                                         LLT WideTy) {
1282   if (TypeIdx != 1)
1283     return UnableToLegalize;
1284 
1285   Register DstReg = MI.getOperand(0).getReg();
1286   LLT DstTy = MRI.getType(DstReg);
1287   if (DstTy.isVector())
1288     return UnableToLegalize;
1289 
1290   Register Src1 = MI.getOperand(1).getReg();
1291   LLT SrcTy = MRI.getType(Src1);
1292   const int DstSize = DstTy.getSizeInBits();
1293   const int SrcSize = SrcTy.getSizeInBits();
1294   const int WideSize = WideTy.getSizeInBits();
1295   const int NumMerge = (DstSize + WideSize - 1) / WideSize;
1296 
1297   unsigned NumOps = MI.getNumOperands();
1298   unsigned NumSrc = MI.getNumOperands() - 1;
1299   unsigned PartSize = DstTy.getSizeInBits() / NumSrc;
1300 
1301   if (WideSize >= DstSize) {
1302     // Directly pack the bits in the target type.
1303     Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1).getReg(0);
1304 
1305     for (unsigned I = 2; I != NumOps; ++I) {
1306       const unsigned Offset = (I - 1) * PartSize;
1307 
1308       Register SrcReg = MI.getOperand(I).getReg();
1309       assert(MRI.getType(SrcReg) == LLT::scalar(PartSize));
1310 
1311       auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
1312 
1313       Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
1314         MRI.createGenericVirtualRegister(WideTy);
1315 
1316       auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
1317       auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
1318       MIRBuilder.buildOr(NextResult, ResultReg, Shl);
1319       ResultReg = NextResult;
1320     }
1321 
1322     if (WideSize > DstSize)
1323       MIRBuilder.buildTrunc(DstReg, ResultReg);
1324     else if (DstTy.isPointer())
1325       MIRBuilder.buildIntToPtr(DstReg, ResultReg);
1326 
1327     MI.eraseFromParent();
1328     return Legalized;
1329   }
1330 
1331   // Unmerge the original values to the GCD type, and recombine to the next
1332   // multiple greater than the original type.
1333   //
1334   // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6
1335   // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0
1336   // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1
1337   // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2
1338   // %10:_(s6) = G_MERGE_VALUES %4, %5, %6
1339   // %11:_(s6) = G_MERGE_VALUES %7, %8, %9
1340   // %12:_(s12) = G_MERGE_VALUES %10, %11
1341   //
1342   // Padding with undef if necessary:
1343   //
1344   // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6
1345   // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0
1346   // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1
1347   // %7:_(s2) = G_IMPLICIT_DEF
1348   // %8:_(s6) = G_MERGE_VALUES %3, %4, %5
1349   // %9:_(s6) = G_MERGE_VALUES %6, %7, %7
1350   // %10:_(s12) = G_MERGE_VALUES %8, %9
1351 
1352   const int GCD = greatestCommonDivisor(SrcSize, WideSize);
1353   LLT GCDTy = LLT::scalar(GCD);
1354 
1355   SmallVector<Register, 8> Parts;
1356   SmallVector<Register, 8> NewMergeRegs;
1357   SmallVector<Register, 8> Unmerges;
1358   LLT WideDstTy = LLT::scalar(NumMerge * WideSize);
1359 
1360   // Decompose the original operands if they don't evenly divide.
1361   for (int I = 1, E = MI.getNumOperands(); I != E; ++I) {
1362     Register SrcReg = MI.getOperand(I).getReg();
1363     if (GCD == SrcSize) {
1364       Unmerges.push_back(SrcReg);
1365     } else {
1366       auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
1367       for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J)
1368         Unmerges.push_back(Unmerge.getReg(J));
1369     }
1370   }
1371 
1372   // Pad with undef to the next size that is a multiple of the requested size.
1373   if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) {
1374     Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
1375     for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I)
1376       Unmerges.push_back(UndefReg);
1377   }
1378 
1379   const int PartsPerGCD = WideSize / GCD;
1380 
1381   // Build merges of each piece.
1382   ArrayRef<Register> Slicer(Unmerges);
1383   for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) {
1384     auto Merge = MIRBuilder.buildMerge(WideTy, Slicer.take_front(PartsPerGCD));
1385     NewMergeRegs.push_back(Merge.getReg(0));
1386   }
1387 
1388   // A truncate may be necessary if the requested type doesn't evenly divide the
1389   // original result type.
1390   if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) {
1391     MIRBuilder.buildMerge(DstReg, NewMergeRegs);
1392   } else {
1393     auto FinalMerge = MIRBuilder.buildMerge(WideDstTy, NewMergeRegs);
1394     MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0));
1395   }
1396 
1397   MI.eraseFromParent();
1398   return Legalized;
1399 }
1400 
1401 LegalizerHelper::LegalizeResult
1402 LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx,
1403                                           LLT WideTy) {
1404   if (TypeIdx != 0)
1405     return UnableToLegalize;
1406 
1407   int NumDst = MI.getNumOperands() - 1;
1408   Register SrcReg = MI.getOperand(NumDst).getReg();
1409   LLT SrcTy = MRI.getType(SrcReg);
1410   if (SrcTy.isVector())
1411     return UnableToLegalize;
1412 
1413   Register Dst0Reg = MI.getOperand(0).getReg();
1414   LLT DstTy = MRI.getType(Dst0Reg);
1415   if (!DstTy.isScalar())
1416     return UnableToLegalize;
1417 
1418   if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) {
1419     if (SrcTy.isPointer()) {
1420       const DataLayout &DL = MIRBuilder.getDataLayout();
1421       if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) {
1422         LLVM_DEBUG(
1423             dbgs() << "Not casting non-integral address space integer\n");
1424         return UnableToLegalize;
1425       }
1426 
1427       SrcTy = LLT::scalar(SrcTy.getSizeInBits());
1428       SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0);
1429     }
1430 
1431     // Widen SrcTy to WideTy. This does not affect the result, but since the
1432     // user requested this size, it is probably better handled than SrcTy and
1433     // should reduce the total number of legalization artifacts
1434     if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1435       SrcTy = WideTy;
1436       SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0);
1437     }
1438 
1439     // Theres no unmerge type to target. Directly extract the bits from the
1440     // source type
1441     unsigned DstSize = DstTy.getSizeInBits();
1442 
1443     MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
1444     for (int I = 1; I != NumDst; ++I) {
1445       auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I);
1446       auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt);
1447       MIRBuilder.buildTrunc(MI.getOperand(I), Shr);
1448     }
1449 
1450     MI.eraseFromParent();
1451     return Legalized;
1452   }
1453 
1454   // Extend the source to a wider type.
1455   LLT LCMTy = getLCMType(SrcTy, WideTy);
1456 
1457   Register WideSrc = SrcReg;
1458   if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) {
1459     // TODO: If this is an integral address space, cast to integer and anyext.
1460     if (SrcTy.isPointer()) {
1461       LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n");
1462       return UnableToLegalize;
1463     }
1464 
1465     WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0);
1466   }
1467 
1468   auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc);
1469 
1470   // Create a sequence of unmerges to the original results. since we may have
1471   // widened the source, we will need to pad the results with dead defs to cover
1472   // the source register.
1473   // e.g. widen s16 to s32:
1474   // %1:_(s16), %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0:_(s48)
1475   //
1476   // =>
1477   //  %4:_(s64) = G_ANYEXT %0:_(s48)
1478   //  %5:_(s32), %6:_(s32) = G_UNMERGE_VALUES %4 ; Requested unmerge
1479   //  %1:_(s16), %2:_(s16) = G_UNMERGE_VALUES %5 ; unpack to original regs
1480   //  %3:_(s16), dead %7 = G_UNMERGE_VALUES %6 ; original reg + extra dead def
1481 
1482   const int NumUnmerge = Unmerge->getNumOperands() - 1;
1483   const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits();
1484 
1485   for (int I = 0; I != NumUnmerge; ++I) {
1486     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
1487 
1488     for (int J = 0; J != PartsPerUnmerge; ++J) {
1489       int Idx = I * PartsPerUnmerge + J;
1490       if (Idx < NumDst)
1491         MIB.addDef(MI.getOperand(Idx).getReg());
1492       else {
1493         // Create dead def for excess components.
1494         MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
1495       }
1496     }
1497 
1498     MIB.addUse(Unmerge.getReg(I));
1499   }
1500 
1501   MI.eraseFromParent();
1502   return Legalized;
1503 }
1504 
1505 LegalizerHelper::LegalizeResult
1506 LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx,
1507                                     LLT WideTy) {
1508   Register DstReg = MI.getOperand(0).getReg();
1509   Register SrcReg = MI.getOperand(1).getReg();
1510   LLT SrcTy = MRI.getType(SrcReg);
1511 
1512   LLT DstTy = MRI.getType(DstReg);
1513   unsigned Offset = MI.getOperand(2).getImm();
1514 
1515   if (TypeIdx == 0) {
1516     if (SrcTy.isVector() || DstTy.isVector())
1517       return UnableToLegalize;
1518 
1519     SrcOp Src(SrcReg);
1520     if (SrcTy.isPointer()) {
1521       // Extracts from pointers can be handled only if they are really just
1522       // simple integers.
1523       const DataLayout &DL = MIRBuilder.getDataLayout();
1524       if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace()))
1525         return UnableToLegalize;
1526 
1527       LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits());
1528       Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src);
1529       SrcTy = SrcAsIntTy;
1530     }
1531 
1532     if (DstTy.isPointer())
1533       return UnableToLegalize;
1534 
1535     if (Offset == 0) {
1536       // Avoid a shift in the degenerate case.
1537       MIRBuilder.buildTrunc(DstReg,
1538                             MIRBuilder.buildAnyExtOrTrunc(WideTy, Src));
1539       MI.eraseFromParent();
1540       return Legalized;
1541     }
1542 
1543     // Do a shift in the source type.
1544     LLT ShiftTy = SrcTy;
1545     if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1546       Src = MIRBuilder.buildAnyExt(WideTy, Src);
1547       ShiftTy = WideTy;
1548     } else if (WideTy.getSizeInBits() > SrcTy.getSizeInBits())
1549       return UnableToLegalize;
1550 
1551     auto LShr = MIRBuilder.buildLShr(
1552       ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset));
1553     MIRBuilder.buildTrunc(DstReg, LShr);
1554     MI.eraseFromParent();
1555     return Legalized;
1556   }
1557 
1558   if (SrcTy.isScalar()) {
1559     Observer.changingInstr(MI);
1560     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1561     Observer.changedInstr(MI);
1562     return Legalized;
1563   }
1564 
1565   if (!SrcTy.isVector())
1566     return UnableToLegalize;
1567 
1568   if (DstTy != SrcTy.getElementType())
1569     return UnableToLegalize;
1570 
1571   if (Offset % SrcTy.getScalarSizeInBits() != 0)
1572     return UnableToLegalize;
1573 
1574   Observer.changingInstr(MI);
1575   widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1576 
1577   MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) *
1578                           Offset);
1579   widenScalarDst(MI, WideTy.getScalarType(), 0);
1580   Observer.changedInstr(MI);
1581   return Legalized;
1582 }
1583 
1584 LegalizerHelper::LegalizeResult
1585 LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx,
1586                                    LLT WideTy) {
1587   if (TypeIdx != 0)
1588     return UnableToLegalize;
1589   Observer.changingInstr(MI);
1590   widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1591   widenScalarDst(MI, WideTy);
1592   Observer.changedInstr(MI);
1593   return Legalized;
1594 }
1595 
1596 LegalizerHelper::LegalizeResult
1597 LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
1598   MIRBuilder.setInstr(MI);
1599 
1600   switch (MI.getOpcode()) {
1601   default:
1602     return UnableToLegalize;
1603   case TargetOpcode::G_EXTRACT:
1604     return widenScalarExtract(MI, TypeIdx, WideTy);
1605   case TargetOpcode::G_INSERT:
1606     return widenScalarInsert(MI, TypeIdx, WideTy);
1607   case TargetOpcode::G_MERGE_VALUES:
1608     return widenScalarMergeValues(MI, TypeIdx, WideTy);
1609   case TargetOpcode::G_UNMERGE_VALUES:
1610     return widenScalarUnmergeValues(MI, TypeIdx, WideTy);
1611   case TargetOpcode::G_UADDO:
1612   case TargetOpcode::G_USUBO: {
1613     if (TypeIdx == 1)
1614       return UnableToLegalize; // TODO
1615     auto LHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(2));
1616     auto RHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(3));
1617     unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO
1618                           ? TargetOpcode::G_ADD
1619                           : TargetOpcode::G_SUB;
1620     // Do the arithmetic in the larger type.
1621     auto NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSZext, RHSZext});
1622     LLT OrigTy = MRI.getType(MI.getOperand(0).getReg());
1623     APInt Mask =
1624         APInt::getLowBitsSet(WideTy.getSizeInBits(), OrigTy.getSizeInBits());
1625     auto AndOp = MIRBuilder.buildAnd(
1626         WideTy, NewOp, MIRBuilder.buildConstant(WideTy, Mask));
1627     // There is no overflow if the AndOp is the same as NewOp.
1628     MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, AndOp);
1629     // Now trunc the NewOp to the original result.
1630     MIRBuilder.buildTrunc(MI.getOperand(0), NewOp);
1631     MI.eraseFromParent();
1632     return Legalized;
1633   }
1634   case TargetOpcode::G_CTTZ:
1635   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1636   case TargetOpcode::G_CTLZ:
1637   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1638   case TargetOpcode::G_CTPOP: {
1639     if (TypeIdx == 0) {
1640       Observer.changingInstr(MI);
1641       widenScalarDst(MI, WideTy, 0);
1642       Observer.changedInstr(MI);
1643       return Legalized;
1644     }
1645 
1646     Register SrcReg = MI.getOperand(1).getReg();
1647 
1648     // First ZEXT the input.
1649     auto MIBSrc = MIRBuilder.buildZExt(WideTy, SrcReg);
1650     LLT CurTy = MRI.getType(SrcReg);
1651     if (MI.getOpcode() == TargetOpcode::G_CTTZ) {
1652       // The count is the same in the larger type except if the original
1653       // value was zero.  This can be handled by setting the bit just off
1654       // the top of the original type.
1655       auto TopBit =
1656           APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits());
1657       MIBSrc = MIRBuilder.buildOr(
1658         WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit));
1659     }
1660 
1661     // Perform the operation at the larger size.
1662     auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, {MIBSrc});
1663     // This is already the correct result for CTPOP and CTTZs
1664     if (MI.getOpcode() == TargetOpcode::G_CTLZ ||
1665         MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) {
1666       // The correct result is NewOp - (Difference in widety and current ty).
1667       unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits();
1668       MIBNewOp = MIRBuilder.buildSub(
1669           WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff));
1670     }
1671 
1672     MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp);
1673     MI.eraseFromParent();
1674     return Legalized;
1675   }
1676   case TargetOpcode::G_BSWAP: {
1677     Observer.changingInstr(MI);
1678     Register DstReg = MI.getOperand(0).getReg();
1679 
1680     Register ShrReg = MRI.createGenericVirtualRegister(WideTy);
1681     Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1682     Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy);
1683     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1684 
1685     MI.getOperand(0).setReg(DstExt);
1686 
1687     MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1688 
1689     LLT Ty = MRI.getType(DstReg);
1690     unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
1691     MIRBuilder.buildConstant(ShiftAmtReg, DiffBits);
1692     MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg);
1693 
1694     MIRBuilder.buildTrunc(DstReg, ShrReg);
1695     Observer.changedInstr(MI);
1696     return Legalized;
1697   }
1698   case TargetOpcode::G_BITREVERSE: {
1699     Observer.changingInstr(MI);
1700 
1701     Register DstReg = MI.getOperand(0).getReg();
1702     LLT Ty = MRI.getType(DstReg);
1703     unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
1704 
1705     Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1706     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1707     MI.getOperand(0).setReg(DstExt);
1708     MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1709 
1710     auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits);
1711     auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt);
1712     MIRBuilder.buildTrunc(DstReg, Shift);
1713     Observer.changedInstr(MI);
1714     return Legalized;
1715   }
1716   case TargetOpcode::G_ADD:
1717   case TargetOpcode::G_AND:
1718   case TargetOpcode::G_MUL:
1719   case TargetOpcode::G_OR:
1720   case TargetOpcode::G_XOR:
1721   case TargetOpcode::G_SUB:
1722     // Perform operation at larger width (any extension is fines here, high bits
1723     // don't affect the result) and then truncate the result back to the
1724     // original type.
1725     Observer.changingInstr(MI);
1726     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1727     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1728     widenScalarDst(MI, WideTy);
1729     Observer.changedInstr(MI);
1730     return Legalized;
1731 
1732   case TargetOpcode::G_SHL:
1733     Observer.changingInstr(MI);
1734 
1735     if (TypeIdx == 0) {
1736       widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1737       widenScalarDst(MI, WideTy);
1738     } else {
1739       assert(TypeIdx == 1);
1740       // The "number of bits to shift" operand must preserve its value as an
1741       // unsigned integer:
1742       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1743     }
1744 
1745     Observer.changedInstr(MI);
1746     return Legalized;
1747 
1748   case TargetOpcode::G_SDIV:
1749   case TargetOpcode::G_SREM:
1750   case TargetOpcode::G_SMIN:
1751   case TargetOpcode::G_SMAX:
1752     Observer.changingInstr(MI);
1753     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
1754     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
1755     widenScalarDst(MI, WideTy);
1756     Observer.changedInstr(MI);
1757     return Legalized;
1758 
1759   case TargetOpcode::G_ASHR:
1760   case TargetOpcode::G_LSHR:
1761     Observer.changingInstr(MI);
1762 
1763     if (TypeIdx == 0) {
1764       unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ?
1765         TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
1766 
1767       widenScalarSrc(MI, WideTy, 1, CvtOp);
1768       widenScalarDst(MI, WideTy);
1769     } else {
1770       assert(TypeIdx == 1);
1771       // The "number of bits to shift" operand must preserve its value as an
1772       // unsigned integer:
1773       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1774     }
1775 
1776     Observer.changedInstr(MI);
1777     return Legalized;
1778   case TargetOpcode::G_UDIV:
1779   case TargetOpcode::G_UREM:
1780   case TargetOpcode::G_UMIN:
1781   case TargetOpcode::G_UMAX:
1782     Observer.changingInstr(MI);
1783     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
1784     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1785     widenScalarDst(MI, WideTy);
1786     Observer.changedInstr(MI);
1787     return Legalized;
1788 
1789   case TargetOpcode::G_SELECT:
1790     Observer.changingInstr(MI);
1791     if (TypeIdx == 0) {
1792       // Perform operation at larger width (any extension is fine here, high
1793       // bits don't affect the result) and then truncate the result back to the
1794       // original type.
1795       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1796       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
1797       widenScalarDst(MI, WideTy);
1798     } else {
1799       bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector();
1800       // Explicit extension is required here since high bits affect the result.
1801       widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false));
1802     }
1803     Observer.changedInstr(MI);
1804     return Legalized;
1805 
1806   case TargetOpcode::G_FPTOSI:
1807   case TargetOpcode::G_FPTOUI:
1808     Observer.changingInstr(MI);
1809 
1810     if (TypeIdx == 0)
1811       widenScalarDst(MI, WideTy);
1812     else
1813       widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
1814 
1815     Observer.changedInstr(MI);
1816     return Legalized;
1817   case TargetOpcode::G_SITOFP:
1818     if (TypeIdx != 1)
1819       return UnableToLegalize;
1820     Observer.changingInstr(MI);
1821     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
1822     Observer.changedInstr(MI);
1823     return Legalized;
1824 
1825   case TargetOpcode::G_UITOFP:
1826     if (TypeIdx != 1)
1827       return UnableToLegalize;
1828     Observer.changingInstr(MI);
1829     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
1830     Observer.changedInstr(MI);
1831     return Legalized;
1832 
1833   case TargetOpcode::G_LOAD:
1834   case TargetOpcode::G_SEXTLOAD:
1835   case TargetOpcode::G_ZEXTLOAD:
1836     Observer.changingInstr(MI);
1837     widenScalarDst(MI, WideTy);
1838     Observer.changedInstr(MI);
1839     return Legalized;
1840 
1841   case TargetOpcode::G_STORE: {
1842     if (TypeIdx != 0)
1843       return UnableToLegalize;
1844 
1845     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
1846     if (!isPowerOf2_32(Ty.getSizeInBits()))
1847       return UnableToLegalize;
1848 
1849     Observer.changingInstr(MI);
1850 
1851     unsigned ExtType = Ty.getScalarSizeInBits() == 1 ?
1852       TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT;
1853     widenScalarSrc(MI, WideTy, 0, ExtType);
1854 
1855     Observer.changedInstr(MI);
1856     return Legalized;
1857   }
1858   case TargetOpcode::G_CONSTANT: {
1859     MachineOperand &SrcMO = MI.getOperand(1);
1860     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
1861     unsigned ExtOpc = LI.getExtOpcodeForWideningConstant(
1862         MRI.getType(MI.getOperand(0).getReg()));
1863     assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT ||
1864             ExtOpc == TargetOpcode::G_ANYEXT) &&
1865            "Illegal Extend");
1866     const APInt &SrcVal = SrcMO.getCImm()->getValue();
1867     const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT)
1868                            ? SrcVal.sext(WideTy.getSizeInBits())
1869                            : SrcVal.zext(WideTy.getSizeInBits());
1870     Observer.changingInstr(MI);
1871     SrcMO.setCImm(ConstantInt::get(Ctx, Val));
1872 
1873     widenScalarDst(MI, WideTy);
1874     Observer.changedInstr(MI);
1875     return Legalized;
1876   }
1877   case TargetOpcode::G_FCONSTANT: {
1878     MachineOperand &SrcMO = MI.getOperand(1);
1879     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
1880     APFloat Val = SrcMO.getFPImm()->getValueAPF();
1881     bool LosesInfo;
1882     switch (WideTy.getSizeInBits()) {
1883     case 32:
1884       Val.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven,
1885                   &LosesInfo);
1886       break;
1887     case 64:
1888       Val.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven,
1889                   &LosesInfo);
1890       break;
1891     default:
1892       return UnableToLegalize;
1893     }
1894 
1895     assert(!LosesInfo && "extend should always be lossless");
1896 
1897     Observer.changingInstr(MI);
1898     SrcMO.setFPImm(ConstantFP::get(Ctx, Val));
1899 
1900     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
1901     Observer.changedInstr(MI);
1902     return Legalized;
1903   }
1904   case TargetOpcode::G_IMPLICIT_DEF: {
1905     Observer.changingInstr(MI);
1906     widenScalarDst(MI, WideTy);
1907     Observer.changedInstr(MI);
1908     return Legalized;
1909   }
1910   case TargetOpcode::G_BRCOND:
1911     Observer.changingInstr(MI);
1912     widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false));
1913     Observer.changedInstr(MI);
1914     return Legalized;
1915 
1916   case TargetOpcode::G_FCMP:
1917     Observer.changingInstr(MI);
1918     if (TypeIdx == 0)
1919       widenScalarDst(MI, WideTy);
1920     else {
1921       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
1922       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT);
1923     }
1924     Observer.changedInstr(MI);
1925     return Legalized;
1926 
1927   case TargetOpcode::G_ICMP:
1928     Observer.changingInstr(MI);
1929     if (TypeIdx == 0)
1930       widenScalarDst(MI, WideTy);
1931     else {
1932       unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>(
1933                                MI.getOperand(1).getPredicate()))
1934                                ? TargetOpcode::G_SEXT
1935                                : TargetOpcode::G_ZEXT;
1936       widenScalarSrc(MI, WideTy, 2, ExtOpcode);
1937       widenScalarSrc(MI, WideTy, 3, ExtOpcode);
1938     }
1939     Observer.changedInstr(MI);
1940     return Legalized;
1941 
1942   case TargetOpcode::G_PTR_ADD:
1943     assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD");
1944     Observer.changingInstr(MI);
1945     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
1946     Observer.changedInstr(MI);
1947     return Legalized;
1948 
1949   case TargetOpcode::G_PHI: {
1950     assert(TypeIdx == 0 && "Expecting only Idx 0");
1951 
1952     Observer.changingInstr(MI);
1953     for (unsigned I = 1; I < MI.getNumOperands(); I += 2) {
1954       MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
1955       MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
1956       widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT);
1957     }
1958 
1959     MachineBasicBlock &MBB = *MI.getParent();
1960     MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
1961     widenScalarDst(MI, WideTy);
1962     Observer.changedInstr(MI);
1963     return Legalized;
1964   }
1965   case TargetOpcode::G_EXTRACT_VECTOR_ELT: {
1966     if (TypeIdx == 0) {
1967       Register VecReg = MI.getOperand(1).getReg();
1968       LLT VecTy = MRI.getType(VecReg);
1969       Observer.changingInstr(MI);
1970 
1971       widenScalarSrc(MI, LLT::vector(VecTy.getNumElements(),
1972                                      WideTy.getSizeInBits()),
1973                      1, TargetOpcode::G_SEXT);
1974 
1975       widenScalarDst(MI, WideTy, 0);
1976       Observer.changedInstr(MI);
1977       return Legalized;
1978     }
1979 
1980     if (TypeIdx != 2)
1981       return UnableToLegalize;
1982     Observer.changingInstr(MI);
1983     // TODO: Probably should be zext
1984     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
1985     Observer.changedInstr(MI);
1986     return Legalized;
1987   }
1988   case TargetOpcode::G_INSERT_VECTOR_ELT: {
1989     if (TypeIdx == 1) {
1990       Observer.changingInstr(MI);
1991 
1992       Register VecReg = MI.getOperand(1).getReg();
1993       LLT VecTy = MRI.getType(VecReg);
1994       LLT WideVecTy = LLT::vector(VecTy.getNumElements(), WideTy);
1995 
1996       widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT);
1997       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1998       widenScalarDst(MI, WideVecTy, 0);
1999       Observer.changedInstr(MI);
2000       return Legalized;
2001     }
2002 
2003     if (TypeIdx == 2) {
2004       Observer.changingInstr(MI);
2005       // TODO: Probably should be zext
2006       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT);
2007       Observer.changedInstr(MI);
2008     }
2009 
2010     return Legalized;
2011   }
2012   case TargetOpcode::G_FADD:
2013   case TargetOpcode::G_FMUL:
2014   case TargetOpcode::G_FSUB:
2015   case TargetOpcode::G_FMA:
2016   case TargetOpcode::G_FMAD:
2017   case TargetOpcode::G_FNEG:
2018   case TargetOpcode::G_FABS:
2019   case TargetOpcode::G_FCANONICALIZE:
2020   case TargetOpcode::G_FMINNUM:
2021   case TargetOpcode::G_FMAXNUM:
2022   case TargetOpcode::G_FMINNUM_IEEE:
2023   case TargetOpcode::G_FMAXNUM_IEEE:
2024   case TargetOpcode::G_FMINIMUM:
2025   case TargetOpcode::G_FMAXIMUM:
2026   case TargetOpcode::G_FDIV:
2027   case TargetOpcode::G_FREM:
2028   case TargetOpcode::G_FCEIL:
2029   case TargetOpcode::G_FFLOOR:
2030   case TargetOpcode::G_FCOS:
2031   case TargetOpcode::G_FSIN:
2032   case TargetOpcode::G_FLOG10:
2033   case TargetOpcode::G_FLOG:
2034   case TargetOpcode::G_FLOG2:
2035   case TargetOpcode::G_FRINT:
2036   case TargetOpcode::G_FNEARBYINT:
2037   case TargetOpcode::G_FSQRT:
2038   case TargetOpcode::G_FEXP:
2039   case TargetOpcode::G_FEXP2:
2040   case TargetOpcode::G_FPOW:
2041   case TargetOpcode::G_INTRINSIC_TRUNC:
2042   case TargetOpcode::G_INTRINSIC_ROUND:
2043     assert(TypeIdx == 0);
2044     Observer.changingInstr(MI);
2045 
2046     for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
2047       widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT);
2048 
2049     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2050     Observer.changedInstr(MI);
2051     return Legalized;
2052   case TargetOpcode::G_INTTOPTR:
2053     if (TypeIdx != 1)
2054       return UnableToLegalize;
2055 
2056     Observer.changingInstr(MI);
2057     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2058     Observer.changedInstr(MI);
2059     return Legalized;
2060   case TargetOpcode::G_PTRTOINT:
2061     if (TypeIdx != 0)
2062       return UnableToLegalize;
2063 
2064     Observer.changingInstr(MI);
2065     widenScalarDst(MI, WideTy, 0);
2066     Observer.changedInstr(MI);
2067     return Legalized;
2068   case TargetOpcode::G_BUILD_VECTOR: {
2069     Observer.changingInstr(MI);
2070 
2071     const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType();
2072     for (int I = 1, E = MI.getNumOperands(); I != E; ++I)
2073       widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT);
2074 
2075     // Avoid changing the result vector type if the source element type was
2076     // requested.
2077     if (TypeIdx == 1) {
2078       auto &TII = *MI.getMF()->getSubtarget().getInstrInfo();
2079       MI.setDesc(TII.get(TargetOpcode::G_BUILD_VECTOR_TRUNC));
2080     } else {
2081       widenScalarDst(MI, WideTy, 0);
2082     }
2083 
2084     Observer.changedInstr(MI);
2085     return Legalized;
2086   }
2087   case TargetOpcode::G_SEXT_INREG:
2088     if (TypeIdx != 0)
2089       return UnableToLegalize;
2090 
2091     Observer.changingInstr(MI);
2092     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2093     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC);
2094     Observer.changedInstr(MI);
2095     return Legalized;
2096   }
2097 }
2098 
2099 static void getUnmergePieces(SmallVectorImpl<Register> &Pieces,
2100                              MachineIRBuilder &B, Register Src, LLT Ty) {
2101   auto Unmerge = B.buildUnmerge(Ty, Src);
2102   for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I)
2103     Pieces.push_back(Unmerge.getReg(I));
2104 }
2105 
2106 LegalizerHelper::LegalizeResult
2107 LegalizerHelper::lowerBitcast(MachineInstr &MI) {
2108   Register Dst = MI.getOperand(0).getReg();
2109   Register Src = MI.getOperand(1).getReg();
2110   LLT DstTy = MRI.getType(Dst);
2111   LLT SrcTy = MRI.getType(Src);
2112 
2113   if (SrcTy.isVector() && !DstTy.isVector()) {
2114     SmallVector<Register, 8> SrcRegs;
2115     getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcTy.getElementType());
2116     MIRBuilder.buildMerge(Dst, SrcRegs);
2117     MI.eraseFromParent();
2118     return Legalized;
2119   }
2120 
2121   if (DstTy.isVector() && !SrcTy.isVector()) {
2122     SmallVector<Register, 8> SrcRegs;
2123     getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType());
2124     MIRBuilder.buildMerge(Dst, SrcRegs);
2125     MI.eraseFromParent();
2126     return Legalized;
2127   }
2128 
2129   return UnableToLegalize;
2130 }
2131 
2132 LegalizerHelper::LegalizeResult
2133 LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) {
2134   MIRBuilder.setInstr(MI);
2135 
2136   switch (MI.getOpcode()) {
2137   case TargetOpcode::G_LOAD: {
2138     if (TypeIdx != 0)
2139       return UnableToLegalize;
2140 
2141     Observer.changingInstr(MI);
2142     bitcastDst(MI, CastTy, 0);
2143     Observer.changedInstr(MI);
2144     return Legalized;
2145   }
2146   case TargetOpcode::G_STORE: {
2147     if (TypeIdx != 0)
2148       return UnableToLegalize;
2149 
2150     Observer.changingInstr(MI);
2151     bitcastSrc(MI, CastTy, 0);
2152     Observer.changedInstr(MI);
2153     return Legalized;
2154   }
2155   case TargetOpcode::G_SELECT: {
2156     if (TypeIdx != 0)
2157       return UnableToLegalize;
2158 
2159     if (MRI.getType(MI.getOperand(1).getReg()).isVector()) {
2160       LLVM_DEBUG(
2161           dbgs() << "bitcast action not implemented for vector select\n");
2162       return UnableToLegalize;
2163     }
2164 
2165     Observer.changingInstr(MI);
2166     bitcastSrc(MI, CastTy, 2);
2167     bitcastSrc(MI, CastTy, 3);
2168     bitcastDst(MI, CastTy, 0);
2169     Observer.changedInstr(MI);
2170     return Legalized;
2171   }
2172   case TargetOpcode::G_AND:
2173   case TargetOpcode::G_OR:
2174   case TargetOpcode::G_XOR: {
2175     Observer.changingInstr(MI);
2176     bitcastSrc(MI, CastTy, 1);
2177     bitcastSrc(MI, CastTy, 2);
2178     bitcastDst(MI, CastTy, 0);
2179     Observer.changedInstr(MI);
2180     return Legalized;
2181   }
2182   default:
2183     return UnableToLegalize;
2184   }
2185 }
2186 
2187 LegalizerHelper::LegalizeResult
2188 LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
2189   using namespace TargetOpcode;
2190   MIRBuilder.setInstr(MI);
2191 
2192   switch(MI.getOpcode()) {
2193   default:
2194     return UnableToLegalize;
2195   case TargetOpcode::G_BITCAST:
2196     return lowerBitcast(MI);
2197   case TargetOpcode::G_SREM:
2198   case TargetOpcode::G_UREM: {
2199     auto Quot =
2200         MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty},
2201                               {MI.getOperand(1), MI.getOperand(2)});
2202 
2203     auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2));
2204     MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod);
2205     MI.eraseFromParent();
2206     return Legalized;
2207   }
2208   case TargetOpcode::G_SADDO:
2209   case TargetOpcode::G_SSUBO:
2210     return lowerSADDO_SSUBO(MI);
2211   case TargetOpcode::G_SMULO:
2212   case TargetOpcode::G_UMULO: {
2213     // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
2214     // result.
2215     Register Res = MI.getOperand(0).getReg();
2216     Register Overflow = MI.getOperand(1).getReg();
2217     Register LHS = MI.getOperand(2).getReg();
2218     Register RHS = MI.getOperand(3).getReg();
2219 
2220     unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
2221                           ? TargetOpcode::G_SMULH
2222                           : TargetOpcode::G_UMULH;
2223 
2224     Observer.changingInstr(MI);
2225     const auto &TII = MIRBuilder.getTII();
2226     MI.setDesc(TII.get(TargetOpcode::G_MUL));
2227     MI.RemoveOperand(1);
2228     Observer.changedInstr(MI);
2229 
2230     MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
2231 
2232     auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS});
2233     auto Zero = MIRBuilder.buildConstant(Ty, 0);
2234 
2235     // For *signed* multiply, overflow is detected by checking:
2236     // (hi != (lo >> bitwidth-1))
2237     if (Opcode == TargetOpcode::G_SMULH) {
2238       auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1);
2239       auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt);
2240       MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted);
2241     } else {
2242       MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
2243     }
2244     return Legalized;
2245   }
2246   case TargetOpcode::G_FNEG: {
2247     // TODO: Handle vector types once we are able to
2248     // represent them.
2249     if (Ty.isVector())
2250       return UnableToLegalize;
2251     Register Res = MI.getOperand(0).getReg();
2252     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
2253     Type *ZeroTy = getFloatTypeForLLT(Ctx, Ty);
2254     if (!ZeroTy)
2255       return UnableToLegalize;
2256     ConstantFP &ZeroForNegation =
2257         *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy));
2258     auto Zero = MIRBuilder.buildFConstant(Ty, ZeroForNegation);
2259     Register SubByReg = MI.getOperand(1).getReg();
2260     Register ZeroReg = Zero.getReg(0);
2261     MIRBuilder.buildFSub(Res, ZeroReg, SubByReg, MI.getFlags());
2262     MI.eraseFromParent();
2263     return Legalized;
2264   }
2265   case TargetOpcode::G_FSUB: {
2266     // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)).
2267     // First, check if G_FNEG is marked as Lower. If so, we may
2268     // end up with an infinite loop as G_FSUB is used to legalize G_FNEG.
2269     if (LI.getAction({G_FNEG, {Ty}}).Action == Lower)
2270       return UnableToLegalize;
2271     Register Res = MI.getOperand(0).getReg();
2272     Register LHS = MI.getOperand(1).getReg();
2273     Register RHS = MI.getOperand(2).getReg();
2274     Register Neg = MRI.createGenericVirtualRegister(Ty);
2275     MIRBuilder.buildFNeg(Neg, RHS);
2276     MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags());
2277     MI.eraseFromParent();
2278     return Legalized;
2279   }
2280   case TargetOpcode::G_FMAD:
2281     return lowerFMad(MI);
2282   case TargetOpcode::G_FFLOOR:
2283     return lowerFFloor(MI);
2284   case TargetOpcode::G_INTRINSIC_ROUND:
2285     return lowerIntrinsicRound(MI);
2286   case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
2287     Register OldValRes = MI.getOperand(0).getReg();
2288     Register SuccessRes = MI.getOperand(1).getReg();
2289     Register Addr = MI.getOperand(2).getReg();
2290     Register CmpVal = MI.getOperand(3).getReg();
2291     Register NewVal = MI.getOperand(4).getReg();
2292     MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal,
2293                                   **MI.memoperands_begin());
2294     MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal);
2295     MI.eraseFromParent();
2296     return Legalized;
2297   }
2298   case TargetOpcode::G_LOAD:
2299   case TargetOpcode::G_SEXTLOAD:
2300   case TargetOpcode::G_ZEXTLOAD: {
2301     // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT
2302     Register DstReg = MI.getOperand(0).getReg();
2303     Register PtrReg = MI.getOperand(1).getReg();
2304     LLT DstTy = MRI.getType(DstReg);
2305     auto &MMO = **MI.memoperands_begin();
2306 
2307     if (DstTy.getSizeInBits() == MMO.getSizeInBits()) {
2308       if (MI.getOpcode() == TargetOpcode::G_LOAD) {
2309         // This load needs splitting into power of 2 sized loads.
2310         if (DstTy.isVector())
2311           return UnableToLegalize;
2312         if (isPowerOf2_32(DstTy.getSizeInBits()))
2313           return UnableToLegalize; // Don't know what we're being asked to do.
2314 
2315         // Our strategy here is to generate anyextending loads for the smaller
2316         // types up to next power-2 result type, and then combine the two larger
2317         // result values together, before truncating back down to the non-pow-2
2318         // type.
2319         // E.g. v1 = i24 load =>
2320         // v2 = i32 zextload (2 byte)
2321         // v3 = i32 load (1 byte)
2322         // v4 = i32 shl v3, 16
2323         // v5 = i32 or v4, v2
2324         // v1 = i24 trunc v5
2325         // By doing this we generate the correct truncate which should get
2326         // combined away as an artifact with a matching extend.
2327         uint64_t LargeSplitSize = PowerOf2Floor(DstTy.getSizeInBits());
2328         uint64_t SmallSplitSize = DstTy.getSizeInBits() - LargeSplitSize;
2329 
2330         MachineFunction &MF = MIRBuilder.getMF();
2331         MachineMemOperand *LargeMMO =
2332             MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
2333         MachineMemOperand *SmallMMO = MF.getMachineMemOperand(
2334             &MMO, LargeSplitSize / 8, SmallSplitSize / 8);
2335 
2336         LLT PtrTy = MRI.getType(PtrReg);
2337         unsigned AnyExtSize = NextPowerOf2(DstTy.getSizeInBits());
2338         LLT AnyExtTy = LLT::scalar(AnyExtSize);
2339         Register LargeLdReg = MRI.createGenericVirtualRegister(AnyExtTy);
2340         Register SmallLdReg = MRI.createGenericVirtualRegister(AnyExtTy);
2341         auto LargeLoad = MIRBuilder.buildLoadInstr(
2342             TargetOpcode::G_ZEXTLOAD, LargeLdReg, PtrReg, *LargeMMO);
2343 
2344         auto OffsetCst = MIRBuilder.buildConstant(
2345             LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
2346         Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
2347         auto SmallPtr =
2348             MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0));
2349         auto SmallLoad = MIRBuilder.buildLoad(SmallLdReg, SmallPtr.getReg(0),
2350                                               *SmallMMO);
2351 
2352         auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize);
2353         auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt);
2354         auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad);
2355         MIRBuilder.buildTrunc(DstReg, {Or.getReg(0)});
2356         MI.eraseFromParent();
2357         return Legalized;
2358       }
2359       MIRBuilder.buildLoad(DstReg, PtrReg, MMO);
2360       MI.eraseFromParent();
2361       return Legalized;
2362     }
2363 
2364     if (DstTy.isScalar()) {
2365       Register TmpReg =
2366           MRI.createGenericVirtualRegister(LLT::scalar(MMO.getSizeInBits()));
2367       MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
2368       switch (MI.getOpcode()) {
2369       default:
2370         llvm_unreachable("Unexpected opcode");
2371       case TargetOpcode::G_LOAD:
2372         MIRBuilder.buildExtOrTrunc(TargetOpcode::G_ANYEXT, DstReg, TmpReg);
2373         break;
2374       case TargetOpcode::G_SEXTLOAD:
2375         MIRBuilder.buildSExt(DstReg, TmpReg);
2376         break;
2377       case TargetOpcode::G_ZEXTLOAD:
2378         MIRBuilder.buildZExt(DstReg, TmpReg);
2379         break;
2380       }
2381       MI.eraseFromParent();
2382       return Legalized;
2383     }
2384 
2385     return UnableToLegalize;
2386   }
2387   case TargetOpcode::G_STORE: {
2388     // Lower a non-power of 2 store into multiple pow-2 stores.
2389     // E.g. split an i24 store into an i16 store + i8 store.
2390     // We do this by first extending the stored value to the next largest power
2391     // of 2 type, and then using truncating stores to store the components.
2392     // By doing this, likewise with G_LOAD, generate an extend that can be
2393     // artifact-combined away instead of leaving behind extracts.
2394     Register SrcReg = MI.getOperand(0).getReg();
2395     Register PtrReg = MI.getOperand(1).getReg();
2396     LLT SrcTy = MRI.getType(SrcReg);
2397     MachineMemOperand &MMO = **MI.memoperands_begin();
2398     if (SrcTy.getSizeInBits() != MMO.getSizeInBits())
2399       return UnableToLegalize;
2400     if (SrcTy.isVector())
2401       return UnableToLegalize;
2402     if (isPowerOf2_32(SrcTy.getSizeInBits()))
2403       return UnableToLegalize; // Don't know what we're being asked to do.
2404 
2405     // Extend to the next pow-2.
2406     const LLT ExtendTy = LLT::scalar(NextPowerOf2(SrcTy.getSizeInBits()));
2407     auto ExtVal = MIRBuilder.buildAnyExt(ExtendTy, SrcReg);
2408 
2409     // Obtain the smaller value by shifting away the larger value.
2410     uint64_t LargeSplitSize = PowerOf2Floor(SrcTy.getSizeInBits());
2411     uint64_t SmallSplitSize = SrcTy.getSizeInBits() - LargeSplitSize;
2412     auto ShiftAmt = MIRBuilder.buildConstant(ExtendTy, LargeSplitSize);
2413     auto SmallVal = MIRBuilder.buildLShr(ExtendTy, ExtVal, ShiftAmt);
2414 
2415     // Generate the PtrAdd and truncating stores.
2416     LLT PtrTy = MRI.getType(PtrReg);
2417     auto OffsetCst = MIRBuilder.buildConstant(
2418             LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
2419     Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
2420     auto SmallPtr =
2421         MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0));
2422 
2423     MachineFunction &MF = MIRBuilder.getMF();
2424     MachineMemOperand *LargeMMO =
2425         MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
2426     MachineMemOperand *SmallMMO =
2427         MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8);
2428     MIRBuilder.buildStore(ExtVal.getReg(0), PtrReg, *LargeMMO);
2429     MIRBuilder.buildStore(SmallVal.getReg(0), SmallPtr.getReg(0), *SmallMMO);
2430     MI.eraseFromParent();
2431     return Legalized;
2432   }
2433   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
2434   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
2435   case TargetOpcode::G_CTLZ:
2436   case TargetOpcode::G_CTTZ:
2437   case TargetOpcode::G_CTPOP:
2438     return lowerBitCount(MI, TypeIdx, Ty);
2439   case G_UADDO: {
2440     Register Res = MI.getOperand(0).getReg();
2441     Register CarryOut = MI.getOperand(1).getReg();
2442     Register LHS = MI.getOperand(2).getReg();
2443     Register RHS = MI.getOperand(3).getReg();
2444 
2445     MIRBuilder.buildAdd(Res, LHS, RHS);
2446     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS);
2447 
2448     MI.eraseFromParent();
2449     return Legalized;
2450   }
2451   case G_UADDE: {
2452     Register Res = MI.getOperand(0).getReg();
2453     Register CarryOut = MI.getOperand(1).getReg();
2454     Register LHS = MI.getOperand(2).getReg();
2455     Register RHS = MI.getOperand(3).getReg();
2456     Register CarryIn = MI.getOperand(4).getReg();
2457     LLT Ty = MRI.getType(Res);
2458 
2459     auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS);
2460     auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn);
2461     MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn);
2462     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS);
2463 
2464     MI.eraseFromParent();
2465     return Legalized;
2466   }
2467   case G_USUBO: {
2468     Register Res = MI.getOperand(0).getReg();
2469     Register BorrowOut = MI.getOperand(1).getReg();
2470     Register LHS = MI.getOperand(2).getReg();
2471     Register RHS = MI.getOperand(3).getReg();
2472 
2473     MIRBuilder.buildSub(Res, LHS, RHS);
2474     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS);
2475 
2476     MI.eraseFromParent();
2477     return Legalized;
2478   }
2479   case G_USUBE: {
2480     Register Res = MI.getOperand(0).getReg();
2481     Register BorrowOut = MI.getOperand(1).getReg();
2482     Register LHS = MI.getOperand(2).getReg();
2483     Register RHS = MI.getOperand(3).getReg();
2484     Register BorrowIn = MI.getOperand(4).getReg();
2485     const LLT CondTy = MRI.getType(BorrowOut);
2486     const LLT Ty = MRI.getType(Res);
2487 
2488     auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS);
2489     auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn);
2490     MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn);
2491 
2492     auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS);
2493     auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS);
2494     MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS);
2495 
2496     MI.eraseFromParent();
2497     return Legalized;
2498   }
2499   case G_UITOFP:
2500     return lowerUITOFP(MI, TypeIdx, Ty);
2501   case G_SITOFP:
2502     return lowerSITOFP(MI, TypeIdx, Ty);
2503   case G_FPTOUI:
2504     return lowerFPTOUI(MI, TypeIdx, Ty);
2505   case G_FPTOSI:
2506     return lowerFPTOSI(MI);
2507   case G_FPTRUNC:
2508     return lowerFPTRUNC(MI, TypeIdx, Ty);
2509   case G_SMIN:
2510   case G_SMAX:
2511   case G_UMIN:
2512   case G_UMAX:
2513     return lowerMinMax(MI, TypeIdx, Ty);
2514   case G_FCOPYSIGN:
2515     return lowerFCopySign(MI, TypeIdx, Ty);
2516   case G_FMINNUM:
2517   case G_FMAXNUM:
2518     return lowerFMinNumMaxNum(MI);
2519   case G_UNMERGE_VALUES:
2520     return lowerUnmergeValues(MI);
2521   case TargetOpcode::G_SEXT_INREG: {
2522     assert(MI.getOperand(2).isImm() && "Expected immediate");
2523     int64_t SizeInBits = MI.getOperand(2).getImm();
2524 
2525     Register DstReg = MI.getOperand(0).getReg();
2526     Register SrcReg = MI.getOperand(1).getReg();
2527     LLT DstTy = MRI.getType(DstReg);
2528     Register TmpRes = MRI.createGenericVirtualRegister(DstTy);
2529 
2530     auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits);
2531     MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0));
2532     MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0));
2533     MI.eraseFromParent();
2534     return Legalized;
2535   }
2536   case G_SHUFFLE_VECTOR:
2537     return lowerShuffleVector(MI);
2538   case G_DYN_STACKALLOC:
2539     return lowerDynStackAlloc(MI);
2540   case G_EXTRACT:
2541     return lowerExtract(MI);
2542   case G_INSERT:
2543     return lowerInsert(MI);
2544   case G_BSWAP:
2545     return lowerBswap(MI);
2546   case G_BITREVERSE:
2547     return lowerBitreverse(MI);
2548   case G_READ_REGISTER:
2549   case G_WRITE_REGISTER:
2550     return lowerReadWriteRegister(MI);
2551   }
2552 }
2553 
2554 LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorImplicitDef(
2555     MachineInstr &MI, unsigned TypeIdx, LLT NarrowTy) {
2556   SmallVector<Register, 2> DstRegs;
2557 
2558   unsigned NarrowSize = NarrowTy.getSizeInBits();
2559   Register DstReg = MI.getOperand(0).getReg();
2560   unsigned Size = MRI.getType(DstReg).getSizeInBits();
2561   int NumParts = Size / NarrowSize;
2562   // FIXME: Don't know how to handle the situation where the small vectors
2563   // aren't all the same size yet.
2564   if (Size % NarrowSize != 0)
2565     return UnableToLegalize;
2566 
2567   for (int i = 0; i < NumParts; ++i) {
2568     Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
2569     MIRBuilder.buildUndef(TmpReg);
2570     DstRegs.push_back(TmpReg);
2571   }
2572 
2573   if (NarrowTy.isVector())
2574     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2575   else
2576     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2577 
2578   MI.eraseFromParent();
2579   return Legalized;
2580 }
2581 
2582 // Handles operands with different types, but all must have the same number of
2583 // elements. There will be multiple type indexes. NarrowTy is expected to have
2584 // the result element type.
2585 LegalizerHelper::LegalizeResult
2586 LegalizerHelper::fewerElementsVectorBasic(MachineInstr &MI, unsigned TypeIdx,
2587                                           LLT NarrowTy) {
2588   assert(TypeIdx == 0 && "only one type index expected");
2589 
2590   const unsigned Opc = MI.getOpcode();
2591   const int NumOps = MI.getNumOperands() - 1;
2592   const Register DstReg = MI.getOperand(0).getReg();
2593   const unsigned Flags = MI.getFlags();
2594 
2595   assert(NumOps <= 3 && "expected instrution with 1 result and 1-3 sources");
2596 
2597   SmallVector<Register, 8> ExtractedRegs[3];
2598   SmallVector<Register, 8> Parts;
2599 
2600   unsigned NarrowElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
2601 
2602   // Break down all the sources into NarrowTy pieces we can operate on. This may
2603   // involve creating merges to a wider type, padded with undef.
2604   for (int I = 0; I != NumOps; ++I) {
2605     Register SrcReg =  MI.getOperand(I + 1).getReg();
2606     LLT SrcTy = MRI.getType(SrcReg);
2607 
2608     // Each operand may have its own type, but only the number of elements
2609     // matters.
2610     LLT OpNarrowTy = LLT::scalarOrVector(NarrowElts, SrcTy.getScalarType());
2611     LLT GCDTy = extractGCDType(ExtractedRegs[I], SrcTy, OpNarrowTy, SrcReg);
2612 
2613     // Build a sequence of NarrowTy pieces in ExtractedRegs for this operand.
2614     buildLCMMergePieces(SrcTy, OpNarrowTy, GCDTy,
2615                         ExtractedRegs[I], TargetOpcode::G_ANYEXT);
2616   }
2617 
2618   SmallVector<Register, 8> ResultRegs;
2619 
2620   // Input operands for each sub-instruction.
2621   SmallVector<SrcOp, 4> InputRegs(NumOps, Register());
2622 
2623   int NumParts = ExtractedRegs[0].size();
2624   const LLT DstTy = MRI.getType(DstReg);
2625   const unsigned DstSize = DstTy.getSizeInBits();
2626   LLT DstLCMTy = getLCMType(DstTy, NarrowTy);
2627 
2628   const unsigned NarrowSize = NarrowTy.getSizeInBits();
2629 
2630   // We widened the source registers to satisfy merge/unmerge size
2631   // constraints. We'll have some extra fully undef parts.
2632   const int NumRealParts = (DstSize + NarrowSize - 1) / NarrowSize;
2633 
2634   for (int I = 0; I != NumRealParts; ++I) {
2635     // Emit this instruction on each of the split pieces.
2636     for (int J = 0; J != NumOps; ++J)
2637       InputRegs[J] = ExtractedRegs[J][I];
2638 
2639     auto Inst = MIRBuilder.buildInstr(Opc, {NarrowTy}, InputRegs, Flags);
2640     ResultRegs.push_back(Inst.getReg(0));
2641   }
2642 
2643   // Fill out the widened result with undef instead of creating instructions
2644   // with undef inputs.
2645   int NumUndefParts = NumParts - NumRealParts;
2646   if (NumUndefParts != 0)
2647     ResultRegs.append(NumUndefParts, MIRBuilder.buildUndef(NarrowTy).getReg(0));
2648 
2649   // Extract the possibly padded result to the original result register.
2650   buildWidenedRemergeToDst(DstReg, DstLCMTy, ResultRegs);
2651 
2652   MI.eraseFromParent();
2653   return Legalized;
2654 }
2655 
2656 // Handle splitting vector operations which need to have the same number of
2657 // elements in each type index, but each type index may have a different element
2658 // type.
2659 //
2660 // e.g.  <4 x s64> = G_SHL <4 x s64>, <4 x s32> ->
2661 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
2662 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
2663 //
2664 // Also handles some irregular breakdown cases, e.g.
2665 // e.g.  <3 x s64> = G_SHL <3 x s64>, <3 x s32> ->
2666 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
2667 //             s64 = G_SHL s64, s32
2668 LegalizerHelper::LegalizeResult
2669 LegalizerHelper::fewerElementsVectorMultiEltType(
2670   MachineInstr &MI, unsigned TypeIdx, LLT NarrowTyArg) {
2671   if (TypeIdx != 0)
2672     return UnableToLegalize;
2673 
2674   const LLT NarrowTy0 = NarrowTyArg;
2675   const unsigned NewNumElts =
2676       NarrowTy0.isVector() ? NarrowTy0.getNumElements() : 1;
2677 
2678   const Register DstReg = MI.getOperand(0).getReg();
2679   LLT DstTy = MRI.getType(DstReg);
2680   LLT LeftoverTy0;
2681 
2682   // All of the operands need to have the same number of elements, so if we can
2683   // determine a type breakdown for the result type, we can for all of the
2684   // source types.
2685   int NumParts = getNarrowTypeBreakDown(DstTy, NarrowTy0, LeftoverTy0).first;
2686   if (NumParts < 0)
2687     return UnableToLegalize;
2688 
2689   SmallVector<MachineInstrBuilder, 4> NewInsts;
2690 
2691   SmallVector<Register, 4> DstRegs, LeftoverDstRegs;
2692   SmallVector<Register, 4> PartRegs, LeftoverRegs;
2693 
2694   for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) {
2695     LLT LeftoverTy;
2696     Register SrcReg = MI.getOperand(I).getReg();
2697     LLT SrcTyI = MRI.getType(SrcReg);
2698     LLT NarrowTyI = LLT::scalarOrVector(NewNumElts, SrcTyI.getScalarType());
2699     LLT LeftoverTyI;
2700 
2701     // Split this operand into the requested typed registers, and any leftover
2702     // required to reproduce the original type.
2703     if (!extractParts(SrcReg, SrcTyI, NarrowTyI, LeftoverTyI, PartRegs,
2704                       LeftoverRegs))
2705       return UnableToLegalize;
2706 
2707     if (I == 1) {
2708       // For the first operand, create an instruction for each part and setup
2709       // the result.
2710       for (Register PartReg : PartRegs) {
2711         Register PartDstReg = MRI.createGenericVirtualRegister(NarrowTy0);
2712         NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode())
2713                                .addDef(PartDstReg)
2714                                .addUse(PartReg));
2715         DstRegs.push_back(PartDstReg);
2716       }
2717 
2718       for (Register LeftoverReg : LeftoverRegs) {
2719         Register PartDstReg = MRI.createGenericVirtualRegister(LeftoverTy0);
2720         NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode())
2721                                .addDef(PartDstReg)
2722                                .addUse(LeftoverReg));
2723         LeftoverDstRegs.push_back(PartDstReg);
2724       }
2725     } else {
2726       assert(NewInsts.size() == PartRegs.size() + LeftoverRegs.size());
2727 
2728       // Add the newly created operand splits to the existing instructions. The
2729       // odd-sized pieces are ordered after the requested NarrowTyArg sized
2730       // pieces.
2731       unsigned InstCount = 0;
2732       for (unsigned J = 0, JE = PartRegs.size(); J != JE; ++J)
2733         NewInsts[InstCount++].addUse(PartRegs[J]);
2734       for (unsigned J = 0, JE = LeftoverRegs.size(); J != JE; ++J)
2735         NewInsts[InstCount++].addUse(LeftoverRegs[J]);
2736     }
2737 
2738     PartRegs.clear();
2739     LeftoverRegs.clear();
2740   }
2741 
2742   // Insert the newly built operations and rebuild the result register.
2743   for (auto &MIB : NewInsts)
2744     MIRBuilder.insertInstr(MIB);
2745 
2746   insertParts(DstReg, DstTy, NarrowTy0, DstRegs, LeftoverTy0, LeftoverDstRegs);
2747 
2748   MI.eraseFromParent();
2749   return Legalized;
2750 }
2751 
2752 LegalizerHelper::LegalizeResult
2753 LegalizerHelper::fewerElementsVectorCasts(MachineInstr &MI, unsigned TypeIdx,
2754                                           LLT NarrowTy) {
2755   if (TypeIdx != 0)
2756     return UnableToLegalize;
2757 
2758   Register DstReg = MI.getOperand(0).getReg();
2759   Register SrcReg = MI.getOperand(1).getReg();
2760   LLT DstTy = MRI.getType(DstReg);
2761   LLT SrcTy = MRI.getType(SrcReg);
2762 
2763   LLT NarrowTy0 = NarrowTy;
2764   LLT NarrowTy1;
2765   unsigned NumParts;
2766 
2767   if (NarrowTy.isVector()) {
2768     // Uneven breakdown not handled.
2769     NumParts = DstTy.getNumElements() / NarrowTy.getNumElements();
2770     if (NumParts * NarrowTy.getNumElements() != DstTy.getNumElements())
2771       return UnableToLegalize;
2772 
2773     NarrowTy1 = LLT::vector(NumParts, SrcTy.getElementType().getSizeInBits());
2774   } else {
2775     NumParts = DstTy.getNumElements();
2776     NarrowTy1 = SrcTy.getElementType();
2777   }
2778 
2779   SmallVector<Register, 4> SrcRegs, DstRegs;
2780   extractParts(SrcReg, NarrowTy1, NumParts, SrcRegs);
2781 
2782   for (unsigned I = 0; I < NumParts; ++I) {
2783     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
2784     MachineInstr *NewInst =
2785         MIRBuilder.buildInstr(MI.getOpcode(), {DstReg}, {SrcRegs[I]});
2786 
2787     NewInst->setFlags(MI.getFlags());
2788     DstRegs.push_back(DstReg);
2789   }
2790 
2791   if (NarrowTy.isVector())
2792     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2793   else
2794     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2795 
2796   MI.eraseFromParent();
2797   return Legalized;
2798 }
2799 
2800 LegalizerHelper::LegalizeResult
2801 LegalizerHelper::fewerElementsVectorCmp(MachineInstr &MI, unsigned TypeIdx,
2802                                         LLT NarrowTy) {
2803   Register DstReg = MI.getOperand(0).getReg();
2804   Register Src0Reg = MI.getOperand(2).getReg();
2805   LLT DstTy = MRI.getType(DstReg);
2806   LLT SrcTy = MRI.getType(Src0Reg);
2807 
2808   unsigned NumParts;
2809   LLT NarrowTy0, NarrowTy1;
2810 
2811   if (TypeIdx == 0) {
2812     unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
2813     unsigned OldElts = DstTy.getNumElements();
2814 
2815     NarrowTy0 = NarrowTy;
2816     NumParts = NarrowTy.isVector() ? (OldElts / NewElts) : DstTy.getNumElements();
2817     NarrowTy1 = NarrowTy.isVector() ?
2818       LLT::vector(NarrowTy.getNumElements(), SrcTy.getScalarSizeInBits()) :
2819       SrcTy.getElementType();
2820 
2821   } else {
2822     unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
2823     unsigned OldElts = SrcTy.getNumElements();
2824 
2825     NumParts = NarrowTy.isVector() ? (OldElts / NewElts) :
2826       NarrowTy.getNumElements();
2827     NarrowTy0 = LLT::vector(NarrowTy.getNumElements(),
2828                             DstTy.getScalarSizeInBits());
2829     NarrowTy1 = NarrowTy;
2830   }
2831 
2832   // FIXME: Don't know how to handle the situation where the small vectors
2833   // aren't all the same size yet.
2834   if (NarrowTy1.isVector() &&
2835       NarrowTy1.getNumElements() * NumParts != DstTy.getNumElements())
2836     return UnableToLegalize;
2837 
2838   CmpInst::Predicate Pred
2839     = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
2840 
2841   SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
2842   extractParts(MI.getOperand(2).getReg(), NarrowTy1, NumParts, Src1Regs);
2843   extractParts(MI.getOperand(3).getReg(), NarrowTy1, NumParts, Src2Regs);
2844 
2845   for (unsigned I = 0; I < NumParts; ++I) {
2846     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
2847     DstRegs.push_back(DstReg);
2848 
2849     if (MI.getOpcode() == TargetOpcode::G_ICMP)
2850       MIRBuilder.buildICmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]);
2851     else {
2852       MachineInstr *NewCmp
2853         = MIRBuilder.buildFCmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]);
2854       NewCmp->setFlags(MI.getFlags());
2855     }
2856   }
2857 
2858   if (NarrowTy1.isVector())
2859     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2860   else
2861     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2862 
2863   MI.eraseFromParent();
2864   return Legalized;
2865 }
2866 
2867 LegalizerHelper::LegalizeResult
2868 LegalizerHelper::fewerElementsVectorSelect(MachineInstr &MI, unsigned TypeIdx,
2869                                            LLT NarrowTy) {
2870   Register DstReg = MI.getOperand(0).getReg();
2871   Register CondReg = MI.getOperand(1).getReg();
2872 
2873   unsigned NumParts = 0;
2874   LLT NarrowTy0, NarrowTy1;
2875 
2876   LLT DstTy = MRI.getType(DstReg);
2877   LLT CondTy = MRI.getType(CondReg);
2878   unsigned Size = DstTy.getSizeInBits();
2879 
2880   assert(TypeIdx == 0 || CondTy.isVector());
2881 
2882   if (TypeIdx == 0) {
2883     NarrowTy0 = NarrowTy;
2884     NarrowTy1 = CondTy;
2885 
2886     unsigned NarrowSize = NarrowTy0.getSizeInBits();
2887     // FIXME: Don't know how to handle the situation where the small vectors
2888     // aren't all the same size yet.
2889     if (Size % NarrowSize != 0)
2890       return UnableToLegalize;
2891 
2892     NumParts = Size / NarrowSize;
2893 
2894     // Need to break down the condition type
2895     if (CondTy.isVector()) {
2896       if (CondTy.getNumElements() == NumParts)
2897         NarrowTy1 = CondTy.getElementType();
2898       else
2899         NarrowTy1 = LLT::vector(CondTy.getNumElements() / NumParts,
2900                                 CondTy.getScalarSizeInBits());
2901     }
2902   } else {
2903     NumParts = CondTy.getNumElements();
2904     if (NarrowTy.isVector()) {
2905       // TODO: Handle uneven breakdown.
2906       if (NumParts * NarrowTy.getNumElements() != CondTy.getNumElements())
2907         return UnableToLegalize;
2908 
2909       return UnableToLegalize;
2910     } else {
2911       NarrowTy0 = DstTy.getElementType();
2912       NarrowTy1 = NarrowTy;
2913     }
2914   }
2915 
2916   SmallVector<Register, 2> DstRegs, Src0Regs, Src1Regs, Src2Regs;
2917   if (CondTy.isVector())
2918     extractParts(MI.getOperand(1).getReg(), NarrowTy1, NumParts, Src0Regs);
2919 
2920   extractParts(MI.getOperand(2).getReg(), NarrowTy0, NumParts, Src1Regs);
2921   extractParts(MI.getOperand(3).getReg(), NarrowTy0, NumParts, Src2Regs);
2922 
2923   for (unsigned i = 0; i < NumParts; ++i) {
2924     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
2925     MIRBuilder.buildSelect(DstReg, CondTy.isVector() ? Src0Regs[i] : CondReg,
2926                            Src1Regs[i], Src2Regs[i]);
2927     DstRegs.push_back(DstReg);
2928   }
2929 
2930   if (NarrowTy0.isVector())
2931     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2932   else
2933     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2934 
2935   MI.eraseFromParent();
2936   return Legalized;
2937 }
2938 
2939 LegalizerHelper::LegalizeResult
2940 LegalizerHelper::fewerElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
2941                                         LLT NarrowTy) {
2942   const Register DstReg = MI.getOperand(0).getReg();
2943   LLT PhiTy = MRI.getType(DstReg);
2944   LLT LeftoverTy;
2945 
2946   // All of the operands need to have the same number of elements, so if we can
2947   // determine a type breakdown for the result type, we can for all of the
2948   // source types.
2949   int NumParts, NumLeftover;
2950   std::tie(NumParts, NumLeftover)
2951     = getNarrowTypeBreakDown(PhiTy, NarrowTy, LeftoverTy);
2952   if (NumParts < 0)
2953     return UnableToLegalize;
2954 
2955   SmallVector<Register, 4> DstRegs, LeftoverDstRegs;
2956   SmallVector<MachineInstrBuilder, 4> NewInsts;
2957 
2958   const int TotalNumParts = NumParts + NumLeftover;
2959 
2960   // Insert the new phis in the result block first.
2961   for (int I = 0; I != TotalNumParts; ++I) {
2962     LLT Ty = I < NumParts ? NarrowTy : LeftoverTy;
2963     Register PartDstReg = MRI.createGenericVirtualRegister(Ty);
2964     NewInsts.push_back(MIRBuilder.buildInstr(TargetOpcode::G_PHI)
2965                        .addDef(PartDstReg));
2966     if (I < NumParts)
2967       DstRegs.push_back(PartDstReg);
2968     else
2969       LeftoverDstRegs.push_back(PartDstReg);
2970   }
2971 
2972   MachineBasicBlock *MBB = MI.getParent();
2973   MIRBuilder.setInsertPt(*MBB, MBB->getFirstNonPHI());
2974   insertParts(DstReg, PhiTy, NarrowTy, DstRegs, LeftoverTy, LeftoverDstRegs);
2975 
2976   SmallVector<Register, 4> PartRegs, LeftoverRegs;
2977 
2978   // Insert code to extract the incoming values in each predecessor block.
2979   for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
2980     PartRegs.clear();
2981     LeftoverRegs.clear();
2982 
2983     Register SrcReg = MI.getOperand(I).getReg();
2984     MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
2985     MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
2986 
2987     LLT Unused;
2988     if (!extractParts(SrcReg, PhiTy, NarrowTy, Unused, PartRegs,
2989                       LeftoverRegs))
2990       return UnableToLegalize;
2991 
2992     // Add the newly created operand splits to the existing instructions. The
2993     // odd-sized pieces are ordered after the requested NarrowTyArg sized
2994     // pieces.
2995     for (int J = 0; J != TotalNumParts; ++J) {
2996       MachineInstrBuilder MIB = NewInsts[J];
2997       MIB.addUse(J < NumParts ? PartRegs[J] : LeftoverRegs[J - NumParts]);
2998       MIB.addMBB(&OpMBB);
2999     }
3000   }
3001 
3002   MI.eraseFromParent();
3003   return Legalized;
3004 }
3005 
3006 LegalizerHelper::LegalizeResult
3007 LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI,
3008                                                   unsigned TypeIdx,
3009                                                   LLT NarrowTy) {
3010   if (TypeIdx != 1)
3011     return UnableToLegalize;
3012 
3013   const int NumDst = MI.getNumOperands() - 1;
3014   const Register SrcReg = MI.getOperand(NumDst).getReg();
3015   LLT SrcTy = MRI.getType(SrcReg);
3016 
3017   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
3018 
3019   // TODO: Create sequence of extracts.
3020   if (DstTy == NarrowTy)
3021     return UnableToLegalize;
3022 
3023   LLT GCDTy = getGCDType(SrcTy, NarrowTy);
3024   if (DstTy == GCDTy) {
3025     // This would just be a copy of the same unmerge.
3026     // TODO: Create extracts, pad with undef and create intermediate merges.
3027     return UnableToLegalize;
3028   }
3029 
3030   auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
3031   const int NumUnmerge = Unmerge->getNumOperands() - 1;
3032   const int PartsPerUnmerge = NumDst / NumUnmerge;
3033 
3034   for (int I = 0; I != NumUnmerge; ++I) {
3035     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
3036 
3037     for (int J = 0; J != PartsPerUnmerge; ++J)
3038       MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg());
3039     MIB.addUse(Unmerge.getReg(I));
3040   }
3041 
3042   MI.eraseFromParent();
3043   return Legalized;
3044 }
3045 
3046 LegalizerHelper::LegalizeResult
3047 LegalizerHelper::fewerElementsVectorBuildVector(MachineInstr &MI,
3048                                                 unsigned TypeIdx,
3049                                                 LLT NarrowTy) {
3050   assert(TypeIdx == 0 && "not a vector type index");
3051   Register DstReg = MI.getOperand(0).getReg();
3052   LLT DstTy = MRI.getType(DstReg);
3053   LLT SrcTy = DstTy.getElementType();
3054 
3055   int DstNumElts = DstTy.getNumElements();
3056   int NarrowNumElts = NarrowTy.getNumElements();
3057   int NumConcat = (DstNumElts + NarrowNumElts - 1) / NarrowNumElts;
3058   LLT WidenedDstTy = LLT::vector(NarrowNumElts * NumConcat, SrcTy);
3059 
3060   SmallVector<Register, 8> ConcatOps;
3061   SmallVector<Register, 8> SubBuildVector;
3062 
3063   Register UndefReg;
3064   if (WidenedDstTy != DstTy)
3065     UndefReg = MIRBuilder.buildUndef(SrcTy).getReg(0);
3066 
3067   // Create a G_CONCAT_VECTORS of NarrowTy pieces, padding with undef as
3068   // necessary.
3069   //
3070   // %3:_(<3 x s16>) = G_BUILD_VECTOR %0, %1, %2
3071   //   -> <2 x s16>
3072   //
3073   // %4:_(s16) = G_IMPLICIT_DEF
3074   // %5:_(<2 x s16>) = G_BUILD_VECTOR %0, %1
3075   // %6:_(<2 x s16>) = G_BUILD_VECTOR %2, %4
3076   // %7:_(<4 x s16>) = G_CONCAT_VECTORS %5, %6
3077   // %3:_(<3 x s16>) = G_EXTRACT %7, 0
3078   for (int I = 0; I != NumConcat; ++I) {
3079     for (int J = 0; J != NarrowNumElts; ++J) {
3080       int SrcIdx = NarrowNumElts * I + J;
3081 
3082       if (SrcIdx < DstNumElts) {
3083         Register SrcReg = MI.getOperand(SrcIdx + 1).getReg();
3084         SubBuildVector.push_back(SrcReg);
3085       } else
3086         SubBuildVector.push_back(UndefReg);
3087     }
3088 
3089     auto BuildVec = MIRBuilder.buildBuildVector(NarrowTy, SubBuildVector);
3090     ConcatOps.push_back(BuildVec.getReg(0));
3091     SubBuildVector.clear();
3092   }
3093 
3094   if (DstTy == WidenedDstTy)
3095     MIRBuilder.buildConcatVectors(DstReg, ConcatOps);
3096   else {
3097     auto Concat = MIRBuilder.buildConcatVectors(WidenedDstTy, ConcatOps);
3098     MIRBuilder.buildExtract(DstReg, Concat, 0);
3099   }
3100 
3101   MI.eraseFromParent();
3102   return Legalized;
3103 }
3104 
3105 LegalizerHelper::LegalizeResult
3106 LegalizerHelper::reduceLoadStoreWidth(MachineInstr &MI, unsigned TypeIdx,
3107                                       LLT NarrowTy) {
3108   // FIXME: Don't know how to handle secondary types yet.
3109   if (TypeIdx != 0)
3110     return UnableToLegalize;
3111 
3112   MachineMemOperand *MMO = *MI.memoperands_begin();
3113 
3114   // This implementation doesn't work for atomics. Give up instead of doing
3115   // something invalid.
3116   if (MMO->getOrdering() != AtomicOrdering::NotAtomic ||
3117       MMO->getFailureOrdering() != AtomicOrdering::NotAtomic)
3118     return UnableToLegalize;
3119 
3120   bool IsLoad = MI.getOpcode() == TargetOpcode::G_LOAD;
3121   Register ValReg = MI.getOperand(0).getReg();
3122   Register AddrReg = MI.getOperand(1).getReg();
3123   LLT ValTy = MRI.getType(ValReg);
3124 
3125   // FIXME: Do we need a distinct NarrowMemory legalize action?
3126   if (ValTy.getSizeInBits() != 8 * MMO->getSize()) {
3127     LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n");
3128     return UnableToLegalize;
3129   }
3130 
3131   int NumParts = -1;
3132   int NumLeftover = -1;
3133   LLT LeftoverTy;
3134   SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs;
3135   if (IsLoad) {
3136     std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy);
3137   } else {
3138     if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs,
3139                      NarrowLeftoverRegs)) {
3140       NumParts = NarrowRegs.size();
3141       NumLeftover = NarrowLeftoverRegs.size();
3142     }
3143   }
3144 
3145   if (NumParts == -1)
3146     return UnableToLegalize;
3147 
3148   const LLT OffsetTy = LLT::scalar(MRI.getType(AddrReg).getScalarSizeInBits());
3149 
3150   unsigned TotalSize = ValTy.getSizeInBits();
3151 
3152   // Split the load/store into PartTy sized pieces starting at Offset. If this
3153   // is a load, return the new registers in ValRegs. For a store, each elements
3154   // of ValRegs should be PartTy. Returns the next offset that needs to be
3155   // handled.
3156   auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs,
3157                              unsigned Offset) -> unsigned {
3158     MachineFunction &MF = MIRBuilder.getMF();
3159     unsigned PartSize = PartTy.getSizeInBits();
3160     for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize;
3161          Offset += PartSize, ++Idx) {
3162       unsigned ByteSize = PartSize / 8;
3163       unsigned ByteOffset = Offset / 8;
3164       Register NewAddrReg;
3165 
3166       MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset);
3167 
3168       MachineMemOperand *NewMMO =
3169         MF.getMachineMemOperand(MMO, ByteOffset, ByteSize);
3170 
3171       if (IsLoad) {
3172         Register Dst = MRI.createGenericVirtualRegister(PartTy);
3173         ValRegs.push_back(Dst);
3174         MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO);
3175       } else {
3176         MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO);
3177       }
3178     }
3179 
3180     return Offset;
3181   };
3182 
3183   unsigned HandledOffset = splitTypePieces(NarrowTy, NarrowRegs, 0);
3184 
3185   // Handle the rest of the register if this isn't an even type breakdown.
3186   if (LeftoverTy.isValid())
3187     splitTypePieces(LeftoverTy, NarrowLeftoverRegs, HandledOffset);
3188 
3189   if (IsLoad) {
3190     insertParts(ValReg, ValTy, NarrowTy, NarrowRegs,
3191                 LeftoverTy, NarrowLeftoverRegs);
3192   }
3193 
3194   MI.eraseFromParent();
3195   return Legalized;
3196 }
3197 
3198 LegalizerHelper::LegalizeResult
3199 LegalizerHelper::fewerElementsVectorSextInReg(MachineInstr &MI, unsigned TypeIdx,
3200                                               LLT NarrowTy) {
3201   Register DstReg = MI.getOperand(0).getReg();
3202   Register SrcReg = MI.getOperand(1).getReg();
3203   int64_t Imm = MI.getOperand(2).getImm();
3204 
3205   LLT DstTy = MRI.getType(DstReg);
3206 
3207   SmallVector<Register, 8> Parts;
3208   LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
3209   LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts);
3210 
3211   for (Register &R : Parts)
3212     R = MIRBuilder.buildSExtInReg(NarrowTy, R, Imm).getReg(0);
3213 
3214   buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
3215 
3216   MI.eraseFromParent();
3217   return Legalized;
3218 }
3219 
3220 LegalizerHelper::LegalizeResult
3221 LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
3222                                      LLT NarrowTy) {
3223   using namespace TargetOpcode;
3224 
3225   MIRBuilder.setInstr(MI);
3226   switch (MI.getOpcode()) {
3227   case G_IMPLICIT_DEF:
3228     return fewerElementsVectorImplicitDef(MI, TypeIdx, NarrowTy);
3229   case G_TRUNC:
3230   case G_AND:
3231   case G_OR:
3232   case G_XOR:
3233   case G_ADD:
3234   case G_SUB:
3235   case G_MUL:
3236   case G_SMULH:
3237   case G_UMULH:
3238   case G_FADD:
3239   case G_FMUL:
3240   case G_FSUB:
3241   case G_FNEG:
3242   case G_FABS:
3243   case G_FCANONICALIZE:
3244   case G_FDIV:
3245   case G_FREM:
3246   case G_FMA:
3247   case G_FMAD:
3248   case G_FPOW:
3249   case G_FEXP:
3250   case G_FEXP2:
3251   case G_FLOG:
3252   case G_FLOG2:
3253   case G_FLOG10:
3254   case G_FNEARBYINT:
3255   case G_FCEIL:
3256   case G_FFLOOR:
3257   case G_FRINT:
3258   case G_INTRINSIC_ROUND:
3259   case G_INTRINSIC_TRUNC:
3260   case G_FCOS:
3261   case G_FSIN:
3262   case G_FSQRT:
3263   case G_BSWAP:
3264   case G_BITREVERSE:
3265   case G_SDIV:
3266   case G_UDIV:
3267   case G_SREM:
3268   case G_UREM:
3269   case G_SMIN:
3270   case G_SMAX:
3271   case G_UMIN:
3272   case G_UMAX:
3273   case G_FMINNUM:
3274   case G_FMAXNUM:
3275   case G_FMINNUM_IEEE:
3276   case G_FMAXNUM_IEEE:
3277   case G_FMINIMUM:
3278   case G_FMAXIMUM:
3279     return fewerElementsVectorBasic(MI, TypeIdx, NarrowTy);
3280   case G_SHL:
3281   case G_LSHR:
3282   case G_ASHR:
3283   case G_CTLZ:
3284   case G_CTLZ_ZERO_UNDEF:
3285   case G_CTTZ:
3286   case G_CTTZ_ZERO_UNDEF:
3287   case G_CTPOP:
3288   case G_FCOPYSIGN:
3289     return fewerElementsVectorMultiEltType(MI, TypeIdx, NarrowTy);
3290   case G_ZEXT:
3291   case G_SEXT:
3292   case G_ANYEXT:
3293   case G_FPEXT:
3294   case G_FPTRUNC:
3295   case G_SITOFP:
3296   case G_UITOFP:
3297   case G_FPTOSI:
3298   case G_FPTOUI:
3299   case G_INTTOPTR:
3300   case G_PTRTOINT:
3301   case G_ADDRSPACE_CAST:
3302     return fewerElementsVectorCasts(MI, TypeIdx, NarrowTy);
3303   case G_ICMP:
3304   case G_FCMP:
3305     return fewerElementsVectorCmp(MI, TypeIdx, NarrowTy);
3306   case G_SELECT:
3307     return fewerElementsVectorSelect(MI, TypeIdx, NarrowTy);
3308   case G_PHI:
3309     return fewerElementsVectorPhi(MI, TypeIdx, NarrowTy);
3310   case G_UNMERGE_VALUES:
3311     return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy);
3312   case G_BUILD_VECTOR:
3313     return fewerElementsVectorBuildVector(MI, TypeIdx, NarrowTy);
3314   case G_LOAD:
3315   case G_STORE:
3316     return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy);
3317   case G_SEXT_INREG:
3318     return fewerElementsVectorSextInReg(MI, TypeIdx, NarrowTy);
3319   default:
3320     return UnableToLegalize;
3321   }
3322 }
3323 
3324 LegalizerHelper::LegalizeResult
3325 LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt,
3326                                              const LLT HalfTy, const LLT AmtTy) {
3327 
3328   Register InL = MRI.createGenericVirtualRegister(HalfTy);
3329   Register InH = MRI.createGenericVirtualRegister(HalfTy);
3330   MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
3331 
3332   if (Amt.isNullValue()) {
3333     MIRBuilder.buildMerge(MI.getOperand(0), {InL, InH});
3334     MI.eraseFromParent();
3335     return Legalized;
3336   }
3337 
3338   LLT NVT = HalfTy;
3339   unsigned NVTBits = HalfTy.getSizeInBits();
3340   unsigned VTBits = 2 * NVTBits;
3341 
3342   SrcOp Lo(Register(0)), Hi(Register(0));
3343   if (MI.getOpcode() == TargetOpcode::G_SHL) {
3344     if (Amt.ugt(VTBits)) {
3345       Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
3346     } else if (Amt.ugt(NVTBits)) {
3347       Lo = MIRBuilder.buildConstant(NVT, 0);
3348       Hi = MIRBuilder.buildShl(NVT, InL,
3349                                MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3350     } else if (Amt == NVTBits) {
3351       Lo = MIRBuilder.buildConstant(NVT, 0);
3352       Hi = InL;
3353     } else {
3354       Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt));
3355       auto OrLHS =
3356           MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt));
3357       auto OrRHS = MIRBuilder.buildLShr(
3358           NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3359       Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
3360     }
3361   } else if (MI.getOpcode() == TargetOpcode::G_LSHR) {
3362     if (Amt.ugt(VTBits)) {
3363       Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
3364     } else if (Amt.ugt(NVTBits)) {
3365       Lo = MIRBuilder.buildLShr(NVT, InH,
3366                                 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3367       Hi = MIRBuilder.buildConstant(NVT, 0);
3368     } else if (Amt == NVTBits) {
3369       Lo = InH;
3370       Hi = MIRBuilder.buildConstant(NVT, 0);
3371     } else {
3372       auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
3373 
3374       auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
3375       auto OrRHS = MIRBuilder.buildShl(
3376           NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3377 
3378       Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
3379       Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst);
3380     }
3381   } else {
3382     if (Amt.ugt(VTBits)) {
3383       Hi = Lo = MIRBuilder.buildAShr(
3384           NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3385     } else if (Amt.ugt(NVTBits)) {
3386       Lo = MIRBuilder.buildAShr(NVT, InH,
3387                                 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3388       Hi = MIRBuilder.buildAShr(NVT, InH,
3389                                 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3390     } else if (Amt == NVTBits) {
3391       Lo = InH;
3392       Hi = MIRBuilder.buildAShr(NVT, InH,
3393                                 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3394     } else {
3395       auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
3396 
3397       auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
3398       auto OrRHS = MIRBuilder.buildShl(
3399           NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3400 
3401       Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
3402       Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst);
3403     }
3404   }
3405 
3406   MIRBuilder.buildMerge(MI.getOperand(0), {Lo, Hi});
3407   MI.eraseFromParent();
3408 
3409   return Legalized;
3410 }
3411 
3412 // TODO: Optimize if constant shift amount.
3413 LegalizerHelper::LegalizeResult
3414 LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx,
3415                                    LLT RequestedTy) {
3416   if (TypeIdx == 1) {
3417     Observer.changingInstr(MI);
3418     narrowScalarSrc(MI, RequestedTy, 2);
3419     Observer.changedInstr(MI);
3420     return Legalized;
3421   }
3422 
3423   Register DstReg = MI.getOperand(0).getReg();
3424   LLT DstTy = MRI.getType(DstReg);
3425   if (DstTy.isVector())
3426     return UnableToLegalize;
3427 
3428   Register Amt = MI.getOperand(2).getReg();
3429   LLT ShiftAmtTy = MRI.getType(Amt);
3430   const unsigned DstEltSize = DstTy.getScalarSizeInBits();
3431   if (DstEltSize % 2 != 0)
3432     return UnableToLegalize;
3433 
3434   // Ignore the input type. We can only go to exactly half the size of the
3435   // input. If that isn't small enough, the resulting pieces will be further
3436   // legalized.
3437   const unsigned NewBitSize = DstEltSize / 2;
3438   const LLT HalfTy = LLT::scalar(NewBitSize);
3439   const LLT CondTy = LLT::scalar(1);
3440 
3441   if (const MachineInstr *KShiftAmt =
3442           getOpcodeDef(TargetOpcode::G_CONSTANT, Amt, MRI)) {
3443     return narrowScalarShiftByConstant(
3444         MI, KShiftAmt->getOperand(1).getCImm()->getValue(), HalfTy, ShiftAmtTy);
3445   }
3446 
3447   // TODO: Expand with known bits.
3448 
3449   // Handle the fully general expansion by an unknown amount.
3450   auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize);
3451 
3452   Register InL = MRI.createGenericVirtualRegister(HalfTy);
3453   Register InH = MRI.createGenericVirtualRegister(HalfTy);
3454   MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
3455 
3456   auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits);
3457   auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt);
3458 
3459   auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0);
3460   auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits);
3461   auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero);
3462 
3463   Register ResultRegs[2];
3464   switch (MI.getOpcode()) {
3465   case TargetOpcode::G_SHL: {
3466     // Short: ShAmt < NewBitSize
3467     auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt);
3468 
3469     auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack);
3470     auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt);
3471     auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
3472 
3473     // Long: ShAmt >= NewBitSize
3474     auto LoL = MIRBuilder.buildConstant(HalfTy, 0);         // Lo part is zero.
3475     auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part.
3476 
3477     auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL);
3478     auto Hi = MIRBuilder.buildSelect(
3479         HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL));
3480 
3481     ResultRegs[0] = Lo.getReg(0);
3482     ResultRegs[1] = Hi.getReg(0);
3483     break;
3484   }
3485   case TargetOpcode::G_LSHR:
3486   case TargetOpcode::G_ASHR: {
3487     // Short: ShAmt < NewBitSize
3488     auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt});
3489 
3490     auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt);
3491     auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack);
3492     auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
3493 
3494     // Long: ShAmt >= NewBitSize
3495     MachineInstrBuilder HiL;
3496     if (MI.getOpcode() == TargetOpcode::G_LSHR) {
3497       HiL = MIRBuilder.buildConstant(HalfTy, 0);            // Hi part is zero.
3498     } else {
3499       auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1);
3500       HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt);    // Sign of Hi part.
3501     }
3502     auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy},
3503                                      {InH, AmtExcess});     // Lo from Hi part.
3504 
3505     auto Lo = MIRBuilder.buildSelect(
3506         HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL));
3507 
3508     auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL);
3509 
3510     ResultRegs[0] = Lo.getReg(0);
3511     ResultRegs[1] = Hi.getReg(0);
3512     break;
3513   }
3514   default:
3515     llvm_unreachable("not a shift");
3516   }
3517 
3518   MIRBuilder.buildMerge(DstReg, ResultRegs);
3519   MI.eraseFromParent();
3520   return Legalized;
3521 }
3522 
3523 LegalizerHelper::LegalizeResult
3524 LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
3525                                        LLT MoreTy) {
3526   assert(TypeIdx == 0 && "Expecting only Idx 0");
3527 
3528   Observer.changingInstr(MI);
3529   for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
3530     MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
3531     MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
3532     moreElementsVectorSrc(MI, MoreTy, I);
3533   }
3534 
3535   MachineBasicBlock &MBB = *MI.getParent();
3536   MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
3537   moreElementsVectorDst(MI, MoreTy, 0);
3538   Observer.changedInstr(MI);
3539   return Legalized;
3540 }
3541 
3542 LegalizerHelper::LegalizeResult
3543 LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx,
3544                                     LLT MoreTy) {
3545   MIRBuilder.setInstr(MI);
3546   unsigned Opc = MI.getOpcode();
3547   switch (Opc) {
3548   case TargetOpcode::G_IMPLICIT_DEF:
3549   case TargetOpcode::G_LOAD: {
3550     if (TypeIdx != 0)
3551       return UnableToLegalize;
3552     Observer.changingInstr(MI);
3553     moreElementsVectorDst(MI, MoreTy, 0);
3554     Observer.changedInstr(MI);
3555     return Legalized;
3556   }
3557   case TargetOpcode::G_STORE:
3558     if (TypeIdx != 0)
3559       return UnableToLegalize;
3560     Observer.changingInstr(MI);
3561     moreElementsVectorSrc(MI, MoreTy, 0);
3562     Observer.changedInstr(MI);
3563     return Legalized;
3564   case TargetOpcode::G_AND:
3565   case TargetOpcode::G_OR:
3566   case TargetOpcode::G_XOR:
3567   case TargetOpcode::G_SMIN:
3568   case TargetOpcode::G_SMAX:
3569   case TargetOpcode::G_UMIN:
3570   case TargetOpcode::G_UMAX:
3571   case TargetOpcode::G_FMINNUM:
3572   case TargetOpcode::G_FMAXNUM:
3573   case TargetOpcode::G_FMINNUM_IEEE:
3574   case TargetOpcode::G_FMAXNUM_IEEE:
3575   case TargetOpcode::G_FMINIMUM:
3576   case TargetOpcode::G_FMAXIMUM: {
3577     Observer.changingInstr(MI);
3578     moreElementsVectorSrc(MI, MoreTy, 1);
3579     moreElementsVectorSrc(MI, MoreTy, 2);
3580     moreElementsVectorDst(MI, MoreTy, 0);
3581     Observer.changedInstr(MI);
3582     return Legalized;
3583   }
3584   case TargetOpcode::G_EXTRACT:
3585     if (TypeIdx != 1)
3586       return UnableToLegalize;
3587     Observer.changingInstr(MI);
3588     moreElementsVectorSrc(MI, MoreTy, 1);
3589     Observer.changedInstr(MI);
3590     return Legalized;
3591   case TargetOpcode::G_INSERT:
3592     if (TypeIdx != 0)
3593       return UnableToLegalize;
3594     Observer.changingInstr(MI);
3595     moreElementsVectorSrc(MI, MoreTy, 1);
3596     moreElementsVectorDst(MI, MoreTy, 0);
3597     Observer.changedInstr(MI);
3598     return Legalized;
3599   case TargetOpcode::G_SELECT:
3600     if (TypeIdx != 0)
3601       return UnableToLegalize;
3602     if (MRI.getType(MI.getOperand(1).getReg()).isVector())
3603       return UnableToLegalize;
3604 
3605     Observer.changingInstr(MI);
3606     moreElementsVectorSrc(MI, MoreTy, 2);
3607     moreElementsVectorSrc(MI, MoreTy, 3);
3608     moreElementsVectorDst(MI, MoreTy, 0);
3609     Observer.changedInstr(MI);
3610     return Legalized;
3611   case TargetOpcode::G_UNMERGE_VALUES: {
3612     if (TypeIdx != 1)
3613       return UnableToLegalize;
3614 
3615     LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
3616     int NumDst = MI.getNumOperands() - 1;
3617     moreElementsVectorSrc(MI, MoreTy, NumDst);
3618 
3619     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
3620     for (int I = 0; I != NumDst; ++I)
3621       MIB.addDef(MI.getOperand(I).getReg());
3622 
3623     int NewNumDst = MoreTy.getSizeInBits() / DstTy.getSizeInBits();
3624     for (int I = NumDst; I != NewNumDst; ++I)
3625       MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
3626 
3627     MIB.addUse(MI.getOperand(NumDst).getReg());
3628     MI.eraseFromParent();
3629     return Legalized;
3630   }
3631   case TargetOpcode::G_PHI:
3632     return moreElementsVectorPhi(MI, TypeIdx, MoreTy);
3633   default:
3634     return UnableToLegalize;
3635   }
3636 }
3637 
3638 void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs,
3639                                         ArrayRef<Register> Src1Regs,
3640                                         ArrayRef<Register> Src2Regs,
3641                                         LLT NarrowTy) {
3642   MachineIRBuilder &B = MIRBuilder;
3643   unsigned SrcParts = Src1Regs.size();
3644   unsigned DstParts = DstRegs.size();
3645 
3646   unsigned DstIdx = 0; // Low bits of the result.
3647   Register FactorSum =
3648       B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0);
3649   DstRegs[DstIdx] = FactorSum;
3650 
3651   unsigned CarrySumPrevDstIdx;
3652   SmallVector<Register, 4> Factors;
3653 
3654   for (DstIdx = 1; DstIdx < DstParts; DstIdx++) {
3655     // Collect low parts of muls for DstIdx.
3656     for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1;
3657          i <= std::min(DstIdx, SrcParts - 1); ++i) {
3658       MachineInstrBuilder Mul =
3659           B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]);
3660       Factors.push_back(Mul.getReg(0));
3661     }
3662     // Collect high parts of muls from previous DstIdx.
3663     for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts;
3664          i <= std::min(DstIdx - 1, SrcParts - 1); ++i) {
3665       MachineInstrBuilder Umulh =
3666           B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]);
3667       Factors.push_back(Umulh.getReg(0));
3668     }
3669     // Add CarrySum from additions calculated for previous DstIdx.
3670     if (DstIdx != 1) {
3671       Factors.push_back(CarrySumPrevDstIdx);
3672     }
3673 
3674     Register CarrySum;
3675     // Add all factors and accumulate all carries into CarrySum.
3676     if (DstIdx != DstParts - 1) {
3677       MachineInstrBuilder Uaddo =
3678           B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]);
3679       FactorSum = Uaddo.getReg(0);
3680       CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0);
3681       for (unsigned i = 2; i < Factors.size(); ++i) {
3682         MachineInstrBuilder Uaddo =
3683             B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]);
3684         FactorSum = Uaddo.getReg(0);
3685         MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1));
3686         CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0);
3687       }
3688     } else {
3689       // Since value for the next index is not calculated, neither is CarrySum.
3690       FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0);
3691       for (unsigned i = 2; i < Factors.size(); ++i)
3692         FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0);
3693     }
3694 
3695     CarrySumPrevDstIdx = CarrySum;
3696     DstRegs[DstIdx] = FactorSum;
3697     Factors.clear();
3698   }
3699 }
3700 
3701 LegalizerHelper::LegalizeResult
3702 LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) {
3703   Register DstReg = MI.getOperand(0).getReg();
3704   Register Src1 = MI.getOperand(1).getReg();
3705   Register Src2 = MI.getOperand(2).getReg();
3706 
3707   LLT Ty = MRI.getType(DstReg);
3708   if (Ty.isVector())
3709     return UnableToLegalize;
3710 
3711   unsigned SrcSize = MRI.getType(Src1).getSizeInBits();
3712   unsigned DstSize = Ty.getSizeInBits();
3713   unsigned NarrowSize = NarrowTy.getSizeInBits();
3714   if (DstSize % NarrowSize != 0 || SrcSize % NarrowSize != 0)
3715     return UnableToLegalize;
3716 
3717   unsigned NumDstParts = DstSize / NarrowSize;
3718   unsigned NumSrcParts = SrcSize / NarrowSize;
3719   bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH;
3720   unsigned DstTmpParts = NumDstParts * (IsMulHigh ? 2 : 1);
3721 
3722   SmallVector<Register, 2> Src1Parts, Src2Parts;
3723   SmallVector<Register, 2> DstTmpRegs(DstTmpParts);
3724   extractParts(Src1, NarrowTy, NumSrcParts, Src1Parts);
3725   extractParts(Src2, NarrowTy, NumSrcParts, Src2Parts);
3726   multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy);
3727 
3728   // Take only high half of registers if this is high mul.
3729   ArrayRef<Register> DstRegs(
3730       IsMulHigh ? &DstTmpRegs[DstTmpParts / 2] : &DstTmpRegs[0], NumDstParts);
3731   MIRBuilder.buildMerge(DstReg, DstRegs);
3732   MI.eraseFromParent();
3733   return Legalized;
3734 }
3735 
3736 LegalizerHelper::LegalizeResult
3737 LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx,
3738                                      LLT NarrowTy) {
3739   if (TypeIdx != 1)
3740     return UnableToLegalize;
3741 
3742   uint64_t NarrowSize = NarrowTy.getSizeInBits();
3743 
3744   int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
3745   // FIXME: add support for when SizeOp1 isn't an exact multiple of
3746   // NarrowSize.
3747   if (SizeOp1 % NarrowSize != 0)
3748     return UnableToLegalize;
3749   int NumParts = SizeOp1 / NarrowSize;
3750 
3751   SmallVector<Register, 2> SrcRegs, DstRegs;
3752   SmallVector<uint64_t, 2> Indexes;
3753   extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
3754 
3755   Register OpReg = MI.getOperand(0).getReg();
3756   uint64_t OpStart = MI.getOperand(2).getImm();
3757   uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
3758   for (int i = 0; i < NumParts; ++i) {
3759     unsigned SrcStart = i * NarrowSize;
3760 
3761     if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) {
3762       // No part of the extract uses this subregister, ignore it.
3763       continue;
3764     } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
3765       // The entire subregister is extracted, forward the value.
3766       DstRegs.push_back(SrcRegs[i]);
3767       continue;
3768     }
3769 
3770     // OpSegStart is where this destination segment would start in OpReg if it
3771     // extended infinitely in both directions.
3772     int64_t ExtractOffset;
3773     uint64_t SegSize;
3774     if (OpStart < SrcStart) {
3775       ExtractOffset = 0;
3776       SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart);
3777     } else {
3778       ExtractOffset = OpStart - SrcStart;
3779       SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize);
3780     }
3781 
3782     Register SegReg = SrcRegs[i];
3783     if (ExtractOffset != 0 || SegSize != NarrowSize) {
3784       // A genuine extract is needed.
3785       SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
3786       MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset);
3787     }
3788 
3789     DstRegs.push_back(SegReg);
3790   }
3791 
3792   Register DstReg = MI.getOperand(0).getReg();
3793   if (MRI.getType(DstReg).isVector())
3794     MIRBuilder.buildBuildVector(DstReg, DstRegs);
3795   else if (DstRegs.size() > 1)
3796     MIRBuilder.buildMerge(DstReg, DstRegs);
3797   else
3798     MIRBuilder.buildCopy(DstReg, DstRegs[0]);
3799   MI.eraseFromParent();
3800   return Legalized;
3801 }
3802 
3803 LegalizerHelper::LegalizeResult
3804 LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx,
3805                                     LLT NarrowTy) {
3806   // FIXME: Don't know how to handle secondary types yet.
3807   if (TypeIdx != 0)
3808     return UnableToLegalize;
3809 
3810   uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
3811   uint64_t NarrowSize = NarrowTy.getSizeInBits();
3812 
3813   // FIXME: add support for when SizeOp0 isn't an exact multiple of
3814   // NarrowSize.
3815   if (SizeOp0 % NarrowSize != 0)
3816     return UnableToLegalize;
3817 
3818   int NumParts = SizeOp0 / NarrowSize;
3819 
3820   SmallVector<Register, 2> SrcRegs, DstRegs;
3821   SmallVector<uint64_t, 2> Indexes;
3822   extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
3823 
3824   Register OpReg = MI.getOperand(2).getReg();
3825   uint64_t OpStart = MI.getOperand(3).getImm();
3826   uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
3827   for (int i = 0; i < NumParts; ++i) {
3828     unsigned DstStart = i * NarrowSize;
3829 
3830     if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
3831       // No part of the insert affects this subregister, forward the original.
3832       DstRegs.push_back(SrcRegs[i]);
3833       continue;
3834     } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
3835       // The entire subregister is defined by this insert, forward the new
3836       // value.
3837       DstRegs.push_back(OpReg);
3838       continue;
3839     }
3840 
3841     // OpSegStart is where this destination segment would start in OpReg if it
3842     // extended infinitely in both directions.
3843     int64_t ExtractOffset, InsertOffset;
3844     uint64_t SegSize;
3845     if (OpStart < DstStart) {
3846       InsertOffset = 0;
3847       ExtractOffset = DstStart - OpStart;
3848       SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart);
3849     } else {
3850       InsertOffset = OpStart - DstStart;
3851       ExtractOffset = 0;
3852       SegSize =
3853         std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart);
3854     }
3855 
3856     Register SegReg = OpReg;
3857     if (ExtractOffset != 0 || SegSize != OpSize) {
3858       // A genuine extract is needed.
3859       SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
3860       MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset);
3861     }
3862 
3863     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
3864     MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset);
3865     DstRegs.push_back(DstReg);
3866   }
3867 
3868   assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered");
3869   Register DstReg = MI.getOperand(0).getReg();
3870   if(MRI.getType(DstReg).isVector())
3871     MIRBuilder.buildBuildVector(DstReg, DstRegs);
3872   else
3873     MIRBuilder.buildMerge(DstReg, DstRegs);
3874   MI.eraseFromParent();
3875   return Legalized;
3876 }
3877 
3878 LegalizerHelper::LegalizeResult
3879 LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx,
3880                                    LLT NarrowTy) {
3881   Register DstReg = MI.getOperand(0).getReg();
3882   LLT DstTy = MRI.getType(DstReg);
3883 
3884   assert(MI.getNumOperands() == 3 && TypeIdx == 0);
3885 
3886   SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
3887   SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs;
3888   SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
3889   LLT LeftoverTy;
3890   if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy,
3891                     Src0Regs, Src0LeftoverRegs))
3892     return UnableToLegalize;
3893 
3894   LLT Unused;
3895   if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused,
3896                     Src1Regs, Src1LeftoverRegs))
3897     llvm_unreachable("inconsistent extractParts result");
3898 
3899   for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
3900     auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
3901                                         {Src0Regs[I], Src1Regs[I]});
3902     DstRegs.push_back(Inst.getReg(0));
3903   }
3904 
3905   for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
3906     auto Inst = MIRBuilder.buildInstr(
3907       MI.getOpcode(),
3908       {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]});
3909     DstLeftoverRegs.push_back(Inst.getReg(0));
3910   }
3911 
3912   insertParts(DstReg, DstTy, NarrowTy, DstRegs,
3913               LeftoverTy, DstLeftoverRegs);
3914 
3915   MI.eraseFromParent();
3916   return Legalized;
3917 }
3918 
3919 LegalizerHelper::LegalizeResult
3920 LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx,
3921                                  LLT NarrowTy) {
3922   if (TypeIdx != 0)
3923     return UnableToLegalize;
3924 
3925   Register DstReg = MI.getOperand(0).getReg();
3926   Register SrcReg = MI.getOperand(1).getReg();
3927 
3928   LLT DstTy = MRI.getType(DstReg);
3929   if (DstTy.isVector())
3930     return UnableToLegalize;
3931 
3932   SmallVector<Register, 8> Parts;
3933   LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
3934   LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode());
3935   buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
3936 
3937   MI.eraseFromParent();
3938   return Legalized;
3939 }
3940 
3941 LegalizerHelper::LegalizeResult
3942 LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx,
3943                                     LLT NarrowTy) {
3944   if (TypeIdx != 0)
3945     return UnableToLegalize;
3946 
3947   Register CondReg = MI.getOperand(1).getReg();
3948   LLT CondTy = MRI.getType(CondReg);
3949   if (CondTy.isVector()) // TODO: Handle vselect
3950     return UnableToLegalize;
3951 
3952   Register DstReg = MI.getOperand(0).getReg();
3953   LLT DstTy = MRI.getType(DstReg);
3954 
3955   SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
3956   SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
3957   SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs;
3958   LLT LeftoverTy;
3959   if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy,
3960                     Src1Regs, Src1LeftoverRegs))
3961     return UnableToLegalize;
3962 
3963   LLT Unused;
3964   if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused,
3965                     Src2Regs, Src2LeftoverRegs))
3966     llvm_unreachable("inconsistent extractParts result");
3967 
3968   for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
3969     auto Select = MIRBuilder.buildSelect(NarrowTy,
3970                                          CondReg, Src1Regs[I], Src2Regs[I]);
3971     DstRegs.push_back(Select.getReg(0));
3972   }
3973 
3974   for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
3975     auto Select = MIRBuilder.buildSelect(
3976       LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]);
3977     DstLeftoverRegs.push_back(Select.getReg(0));
3978   }
3979 
3980   insertParts(DstReg, DstTy, NarrowTy, DstRegs,
3981               LeftoverTy, DstLeftoverRegs);
3982 
3983   MI.eraseFromParent();
3984   return Legalized;
3985 }
3986 
3987 LegalizerHelper::LegalizeResult
3988 LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx,
3989                                   LLT NarrowTy) {
3990   if (TypeIdx != 1)
3991     return UnableToLegalize;
3992 
3993   Register DstReg = MI.getOperand(0).getReg();
3994   Register SrcReg = MI.getOperand(1).getReg();
3995   LLT DstTy = MRI.getType(DstReg);
3996   LLT SrcTy = MRI.getType(SrcReg);
3997   unsigned NarrowSize = NarrowTy.getSizeInBits();
3998 
3999   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
4000     const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF;
4001 
4002     MachineIRBuilder &B = MIRBuilder;
4003     auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
4004     // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi)
4005     auto C_0 = B.buildConstant(NarrowTy, 0);
4006     auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
4007                                 UnmergeSrc.getReg(1), C_0);
4008     auto LoCTLZ = IsUndef ?
4009       B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) :
4010       B.buildCTLZ(DstTy, UnmergeSrc.getReg(0));
4011     auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
4012     auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize);
4013     auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1));
4014     B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ);
4015 
4016     MI.eraseFromParent();
4017     return Legalized;
4018   }
4019 
4020   return UnableToLegalize;
4021 }
4022 
4023 LegalizerHelper::LegalizeResult
4024 LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx,
4025                                   LLT NarrowTy) {
4026   if (TypeIdx != 1)
4027     return UnableToLegalize;
4028 
4029   Register DstReg = MI.getOperand(0).getReg();
4030   Register SrcReg = MI.getOperand(1).getReg();
4031   LLT DstTy = MRI.getType(DstReg);
4032   LLT SrcTy = MRI.getType(SrcReg);
4033   unsigned NarrowSize = NarrowTy.getSizeInBits();
4034 
4035   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
4036     const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF;
4037 
4038     MachineIRBuilder &B = MIRBuilder;
4039     auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
4040     // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo)
4041     auto C_0 = B.buildConstant(NarrowTy, 0);
4042     auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
4043                                 UnmergeSrc.getReg(0), C_0);
4044     auto HiCTTZ = IsUndef ?
4045       B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) :
4046       B.buildCTTZ(DstTy, UnmergeSrc.getReg(1));
4047     auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
4048     auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize);
4049     auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0));
4050     B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ);
4051 
4052     MI.eraseFromParent();
4053     return Legalized;
4054   }
4055 
4056   return UnableToLegalize;
4057 }
4058 
4059 LegalizerHelper::LegalizeResult
4060 LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx,
4061                                    LLT NarrowTy) {
4062   if (TypeIdx != 1)
4063     return UnableToLegalize;
4064 
4065   Register DstReg = MI.getOperand(0).getReg();
4066   LLT DstTy = MRI.getType(DstReg);
4067   LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
4068   unsigned NarrowSize = NarrowTy.getSizeInBits();
4069 
4070   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
4071     auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
4072 
4073     auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0));
4074     auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1));
4075     MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP);
4076 
4077     MI.eraseFromParent();
4078     return Legalized;
4079   }
4080 
4081   return UnableToLegalize;
4082 }
4083 
4084 LegalizerHelper::LegalizeResult
4085 LegalizerHelper::lowerBitCount(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4086   unsigned Opc = MI.getOpcode();
4087   auto &TII = *MI.getMF()->getSubtarget().getInstrInfo();
4088   auto isSupported = [this](const LegalityQuery &Q) {
4089     auto QAction = LI.getAction(Q).Action;
4090     return QAction == Legal || QAction == Libcall || QAction == Custom;
4091   };
4092   switch (Opc) {
4093   default:
4094     return UnableToLegalize;
4095   case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
4096     // This trivially expands to CTLZ.
4097     Observer.changingInstr(MI);
4098     MI.setDesc(TII.get(TargetOpcode::G_CTLZ));
4099     Observer.changedInstr(MI);
4100     return Legalized;
4101   }
4102   case TargetOpcode::G_CTLZ: {
4103     Register DstReg = MI.getOperand(0).getReg();
4104     Register SrcReg = MI.getOperand(1).getReg();
4105     LLT DstTy = MRI.getType(DstReg);
4106     LLT SrcTy = MRI.getType(SrcReg);
4107     unsigned Len = SrcTy.getSizeInBits();
4108 
4109     if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
4110       // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero.
4111       auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg);
4112       auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0);
4113       auto ICmp = MIRBuilder.buildICmp(
4114           CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc);
4115       auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
4116       MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU);
4117       MI.eraseFromParent();
4118       return Legalized;
4119     }
4120     // for now, we do this:
4121     // NewLen = NextPowerOf2(Len);
4122     // x = x | (x >> 1);
4123     // x = x | (x >> 2);
4124     // ...
4125     // x = x | (x >>16);
4126     // x = x | (x >>32); // for 64-bit input
4127     // Upto NewLen/2
4128     // return Len - popcount(x);
4129     //
4130     // Ref: "Hacker's Delight" by Henry Warren
4131     Register Op = SrcReg;
4132     unsigned NewLen = PowerOf2Ceil(Len);
4133     for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) {
4134       auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i);
4135       auto MIBOp = MIRBuilder.buildOr(
4136           SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt));
4137       Op = MIBOp.getReg(0);
4138     }
4139     auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op);
4140     MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len),
4141                         MIBPop);
4142     MI.eraseFromParent();
4143     return Legalized;
4144   }
4145   case TargetOpcode::G_CTTZ_ZERO_UNDEF: {
4146     // This trivially expands to CTTZ.
4147     Observer.changingInstr(MI);
4148     MI.setDesc(TII.get(TargetOpcode::G_CTTZ));
4149     Observer.changedInstr(MI);
4150     return Legalized;
4151   }
4152   case TargetOpcode::G_CTTZ: {
4153     Register DstReg = MI.getOperand(0).getReg();
4154     Register SrcReg = MI.getOperand(1).getReg();
4155     LLT DstTy = MRI.getType(DstReg);
4156     LLT SrcTy = MRI.getType(SrcReg);
4157 
4158     unsigned Len = SrcTy.getSizeInBits();
4159     if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
4160       // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with
4161       // zero.
4162       auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg);
4163       auto Zero = MIRBuilder.buildConstant(SrcTy, 0);
4164       auto ICmp = MIRBuilder.buildICmp(
4165           CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero);
4166       auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
4167       MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU);
4168       MI.eraseFromParent();
4169       return Legalized;
4170     }
4171     // for now, we use: { return popcount(~x & (x - 1)); }
4172     // unless the target has ctlz but not ctpop, in which case we use:
4173     // { return 32 - nlz(~x & (x-1)); }
4174     // Ref: "Hacker's Delight" by Henry Warren
4175     auto MIBCstNeg1 = MIRBuilder.buildConstant(Ty, -1);
4176     auto MIBNot = MIRBuilder.buildXor(Ty, SrcReg, MIBCstNeg1);
4177     auto MIBTmp = MIRBuilder.buildAnd(
4178         Ty, MIBNot, MIRBuilder.buildAdd(Ty, SrcReg, MIBCstNeg1));
4179     if (!isSupported({TargetOpcode::G_CTPOP, {Ty, Ty}}) &&
4180         isSupported({TargetOpcode::G_CTLZ, {Ty, Ty}})) {
4181       auto MIBCstLen = MIRBuilder.buildConstant(Ty, Len);
4182       MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen,
4183                           MIRBuilder.buildCTLZ(Ty, MIBTmp));
4184       MI.eraseFromParent();
4185       return Legalized;
4186     }
4187     MI.setDesc(TII.get(TargetOpcode::G_CTPOP));
4188     MI.getOperand(1).setReg(MIBTmp.getReg(0));
4189     return Legalized;
4190   }
4191   case TargetOpcode::G_CTPOP: {
4192     unsigned Size = Ty.getSizeInBits();
4193     MachineIRBuilder &B = MIRBuilder;
4194 
4195     // Count set bits in blocks of 2 bits. Default approach would be
4196     // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 }
4197     // We use following formula instead:
4198     // B2Count = val - { (val >> 1) & 0x55555555 }
4199     // since it gives same result in blocks of 2 with one instruction less.
4200     auto C_1 = B.buildConstant(Ty, 1);
4201     auto B2Set1LoTo1Hi = B.buildLShr(Ty, MI.getOperand(1).getReg(), C_1);
4202     APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55));
4203     auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0);
4204     auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0);
4205     auto B2Count = B.buildSub(Ty, MI.getOperand(1).getReg(), B2Count1Hi);
4206 
4207     // In order to get count in blocks of 4 add values from adjacent block of 2.
4208     // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 }
4209     auto C_2 = B.buildConstant(Ty, 2);
4210     auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2);
4211     APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33));
4212     auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0);
4213     auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0);
4214     auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0);
4215     auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count);
4216 
4217     // For count in blocks of 8 bits we don't have to mask high 4 bits before
4218     // addition since count value sits in range {0,...,8} and 4 bits are enough
4219     // to hold such binary values. After addition high 4 bits still hold count
4220     // of set bits in high 4 bit block, set them to zero and get 8 bit result.
4221     // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F
4222     auto C_4 = B.buildConstant(Ty, 4);
4223     auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4);
4224     auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count);
4225     APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F));
4226     auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0);
4227     auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0);
4228 
4229     assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm");
4230     // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this
4231     // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks.
4232     auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01)));
4233     auto ResTmp = B.buildMul(Ty, B8Count, MulMask);
4234 
4235     // Shift count result from 8 high bits to low bits.
4236     auto C_SizeM8 = B.buildConstant(Ty, Size - 8);
4237     B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8);
4238 
4239     MI.eraseFromParent();
4240     return Legalized;
4241   }
4242   }
4243 }
4244 
4245 // Expand s32 = G_UITOFP s64 using bit operations to an IEEE float
4246 // representation.
4247 LegalizerHelper::LegalizeResult
4248 LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) {
4249   Register Dst = MI.getOperand(0).getReg();
4250   Register Src = MI.getOperand(1).getReg();
4251   const LLT S64 = LLT::scalar(64);
4252   const LLT S32 = LLT::scalar(32);
4253   const LLT S1 = LLT::scalar(1);
4254 
4255   assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32);
4256 
4257   // unsigned cul2f(ulong u) {
4258   //   uint lz = clz(u);
4259   //   uint e = (u != 0) ? 127U + 63U - lz : 0;
4260   //   u = (u << lz) & 0x7fffffffffffffffUL;
4261   //   ulong t = u & 0xffffffffffUL;
4262   //   uint v = (e << 23) | (uint)(u >> 40);
4263   //   uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
4264   //   return as_float(v + r);
4265   // }
4266 
4267   auto Zero32 = MIRBuilder.buildConstant(S32, 0);
4268   auto Zero64 = MIRBuilder.buildConstant(S64, 0);
4269 
4270   auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src);
4271 
4272   auto K = MIRBuilder.buildConstant(S32, 127U + 63U);
4273   auto Sub = MIRBuilder.buildSub(S32, K, LZ);
4274 
4275   auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64);
4276   auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32);
4277 
4278   auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1);
4279   auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ);
4280 
4281   auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0);
4282 
4283   auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL);
4284   auto T = MIRBuilder.buildAnd(S64, U, Mask1);
4285 
4286   auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40));
4287   auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23));
4288   auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl));
4289 
4290   auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL);
4291   auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C);
4292   auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C);
4293   auto One = MIRBuilder.buildConstant(S32, 1);
4294 
4295   auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One);
4296   auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32);
4297   auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0);
4298   MIRBuilder.buildAdd(Dst, V, R);
4299 
4300   return Legalized;
4301 }
4302 
4303 LegalizerHelper::LegalizeResult
4304 LegalizerHelper::lowerUITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4305   Register Dst = MI.getOperand(0).getReg();
4306   Register Src = MI.getOperand(1).getReg();
4307   LLT DstTy = MRI.getType(Dst);
4308   LLT SrcTy = MRI.getType(Src);
4309 
4310   if (SrcTy == LLT::scalar(1)) {
4311     auto True = MIRBuilder.buildFConstant(DstTy, 1.0);
4312     auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
4313     MIRBuilder.buildSelect(Dst, Src, True, False);
4314     MI.eraseFromParent();
4315     return Legalized;
4316   }
4317 
4318   if (SrcTy != LLT::scalar(64))
4319     return UnableToLegalize;
4320 
4321   if (DstTy == LLT::scalar(32)) {
4322     // TODO: SelectionDAG has several alternative expansions to port which may
4323     // be more reasonble depending on the available instructions. If a target
4324     // has sitofp, does not have CTLZ, or can efficiently use f64 as an
4325     // intermediate type, this is probably worse.
4326     return lowerU64ToF32BitOps(MI);
4327   }
4328 
4329   return UnableToLegalize;
4330 }
4331 
4332 LegalizerHelper::LegalizeResult
4333 LegalizerHelper::lowerSITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4334   Register Dst = MI.getOperand(0).getReg();
4335   Register Src = MI.getOperand(1).getReg();
4336   LLT DstTy = MRI.getType(Dst);
4337   LLT SrcTy = MRI.getType(Src);
4338 
4339   const LLT S64 = LLT::scalar(64);
4340   const LLT S32 = LLT::scalar(32);
4341   const LLT S1 = LLT::scalar(1);
4342 
4343   if (SrcTy == S1) {
4344     auto True = MIRBuilder.buildFConstant(DstTy, -1.0);
4345     auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
4346     MIRBuilder.buildSelect(Dst, Src, True, False);
4347     MI.eraseFromParent();
4348     return Legalized;
4349   }
4350 
4351   if (SrcTy != S64)
4352     return UnableToLegalize;
4353 
4354   if (DstTy == S32) {
4355     // signed cl2f(long l) {
4356     //   long s = l >> 63;
4357     //   float r = cul2f((l + s) ^ s);
4358     //   return s ? -r : r;
4359     // }
4360     Register L = Src;
4361     auto SignBit = MIRBuilder.buildConstant(S64, 63);
4362     auto S = MIRBuilder.buildAShr(S64, L, SignBit);
4363 
4364     auto LPlusS = MIRBuilder.buildAdd(S64, L, S);
4365     auto Xor = MIRBuilder.buildXor(S64, LPlusS, S);
4366     auto R = MIRBuilder.buildUITOFP(S32, Xor);
4367 
4368     auto RNeg = MIRBuilder.buildFNeg(S32, R);
4369     auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S,
4370                                             MIRBuilder.buildConstant(S64, 0));
4371     MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R);
4372     return Legalized;
4373   }
4374 
4375   return UnableToLegalize;
4376 }
4377 
4378 LegalizerHelper::LegalizeResult
4379 LegalizerHelper::lowerFPTOUI(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4380   Register Dst = MI.getOperand(0).getReg();
4381   Register Src = MI.getOperand(1).getReg();
4382   LLT DstTy = MRI.getType(Dst);
4383   LLT SrcTy = MRI.getType(Src);
4384   const LLT S64 = LLT::scalar(64);
4385   const LLT S32 = LLT::scalar(32);
4386 
4387   if (SrcTy != S64 && SrcTy != S32)
4388     return UnableToLegalize;
4389   if (DstTy != S32 && DstTy != S64)
4390     return UnableToLegalize;
4391 
4392   // FPTOSI gives same result as FPTOUI for positive signed integers.
4393   // FPTOUI needs to deal with fp values that convert to unsigned integers
4394   // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp.
4395 
4396   APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits());
4397   APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle()
4398                                                 : APFloat::IEEEdouble(),
4399                     APInt::getNullValue(SrcTy.getSizeInBits()));
4400   TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven);
4401 
4402   MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src);
4403 
4404   MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP);
4405   // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on
4406   // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1.
4407   MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold);
4408   MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub);
4409   MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt);
4410   MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit);
4411 
4412   const LLT S1 = LLT::scalar(1);
4413 
4414   MachineInstrBuilder FCMP =
4415       MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold);
4416   MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res);
4417 
4418   MI.eraseFromParent();
4419   return Legalized;
4420 }
4421 
4422 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) {
4423   Register Dst = MI.getOperand(0).getReg();
4424   Register Src = MI.getOperand(1).getReg();
4425   LLT DstTy = MRI.getType(Dst);
4426   LLT SrcTy = MRI.getType(Src);
4427   const LLT S64 = LLT::scalar(64);
4428   const LLT S32 = LLT::scalar(32);
4429 
4430   // FIXME: Only f32 to i64 conversions are supported.
4431   if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64)
4432     return UnableToLegalize;
4433 
4434   // Expand f32 -> i64 conversion
4435   // This algorithm comes from compiler-rt's implementation of fixsfdi:
4436   // https://github.com/llvm/llvm-project/blob/master/compiler-rt/lib/builtins/fixsfdi.c
4437 
4438   unsigned SrcEltBits = SrcTy.getScalarSizeInBits();
4439 
4440   auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000);
4441   auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23);
4442 
4443   auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask);
4444   auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit);
4445 
4446   auto SignMask = MIRBuilder.buildConstant(SrcTy,
4447                                            APInt::getSignMask(SrcEltBits));
4448   auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask);
4449   auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1);
4450   auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit);
4451   Sign = MIRBuilder.buildSExt(DstTy, Sign);
4452 
4453   auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF);
4454   auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask);
4455   auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000);
4456 
4457   auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K);
4458   R = MIRBuilder.buildZExt(DstTy, R);
4459 
4460   auto Bias = MIRBuilder.buildConstant(SrcTy, 127);
4461   auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias);
4462   auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit);
4463   auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent);
4464 
4465   auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent);
4466   auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub);
4467 
4468   const LLT S1 = LLT::scalar(1);
4469   auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT,
4470                                     S1, Exponent, ExponentLoBit);
4471 
4472   R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl);
4473 
4474   auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign);
4475   auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign);
4476 
4477   auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0);
4478 
4479   auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT,
4480                                           S1, Exponent, ZeroSrcTy);
4481 
4482   auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0);
4483   MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret);
4484 
4485   MI.eraseFromParent();
4486   return Legalized;
4487 }
4488 
4489 // f64 -> f16 conversion using round-to-nearest-even rounding mode.
4490 LegalizerHelper::LegalizeResult
4491 LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) {
4492   Register Dst = MI.getOperand(0).getReg();
4493   Register Src = MI.getOperand(1).getReg();
4494 
4495   if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly.
4496     return UnableToLegalize;
4497 
4498   const unsigned ExpMask = 0x7ff;
4499   const unsigned ExpBiasf64 = 1023;
4500   const unsigned ExpBiasf16 = 15;
4501   const LLT S32 = LLT::scalar(32);
4502   const LLT S1 = LLT::scalar(1);
4503 
4504   auto Unmerge = MIRBuilder.buildUnmerge(S32, Src);
4505   Register U = Unmerge.getReg(0);
4506   Register UH = Unmerge.getReg(1);
4507 
4508   auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20));
4509 
4510   // Subtract the fp64 exponent bias (1023) to get the real exponent and
4511   // add the f16 bias (15) to get the biased exponent for the f16 format.
4512   E = MIRBuilder.buildAdd(
4513     S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16));
4514   E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask));
4515 
4516   auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8));
4517   M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe));
4518 
4519   auto MaskedSig = MIRBuilder.buildAnd(S32, UH,
4520                                        MIRBuilder.buildConstant(S32, 0x1ff));
4521   MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U);
4522 
4523   auto Zero = MIRBuilder.buildConstant(S32, 0);
4524   auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero);
4525   auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0);
4526   M = MIRBuilder.buildOr(S32, M, Lo40Set);
4527 
4528   // (M != 0 ? 0x0200 : 0) | 0x7c00;
4529   auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200);
4530   auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero);
4531   auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero);
4532 
4533   auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00);
4534   auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00);
4535 
4536   // N = M | (E << 12);
4537   auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12));
4538   auto N = MIRBuilder.buildOr(S32, M, EShl12);
4539 
4540   // B = clamp(1-E, 0, 13);
4541   auto One = MIRBuilder.buildConstant(S32, 1);
4542   auto OneSubExp = MIRBuilder.buildSub(S32, One, E);
4543   auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero);
4544   B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13));
4545 
4546   auto SigSetHigh = MIRBuilder.buildOr(S32, M,
4547                                        MIRBuilder.buildConstant(S32, 0x1000));
4548 
4549   auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B);
4550   auto D0 = MIRBuilder.buildShl(S32, D, B);
4551 
4552   auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1,
4553                                              D0, SigSetHigh);
4554   auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh);
4555   D = MIRBuilder.buildOr(S32, D, D1);
4556 
4557   auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One);
4558   auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N);
4559 
4560   auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7));
4561   V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2));
4562 
4563   auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3,
4564                                        MIRBuilder.buildConstant(S32, 3));
4565   auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3);
4566 
4567   auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3,
4568                                        MIRBuilder.buildConstant(S32, 5));
4569   auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5);
4570 
4571   V1 = MIRBuilder.buildOr(S32, V0, V1);
4572   V = MIRBuilder.buildAdd(S32, V, V1);
4573 
4574   auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT,  S1,
4575                                        E, MIRBuilder.buildConstant(S32, 30));
4576   V = MIRBuilder.buildSelect(S32, CmpEGt30,
4577                              MIRBuilder.buildConstant(S32, 0x7c00), V);
4578 
4579   auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1,
4580                                          E, MIRBuilder.buildConstant(S32, 1039));
4581   V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V);
4582 
4583   // Extract the sign bit.
4584   auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16));
4585   Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000));
4586 
4587   // Insert the sign bit
4588   V = MIRBuilder.buildOr(S32, Sign, V);
4589 
4590   MIRBuilder.buildTrunc(Dst, V);
4591   MI.eraseFromParent();
4592   return Legalized;
4593 }
4594 
4595 LegalizerHelper::LegalizeResult
4596 LegalizerHelper::lowerFPTRUNC(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4597   Register Dst = MI.getOperand(0).getReg();
4598   Register Src = MI.getOperand(1).getReg();
4599 
4600   LLT DstTy = MRI.getType(Dst);
4601   LLT SrcTy = MRI.getType(Src);
4602   const LLT S64 = LLT::scalar(64);
4603   const LLT S16 = LLT::scalar(16);
4604 
4605   if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64)
4606     return lowerFPTRUNC_F64_TO_F16(MI);
4607 
4608   return UnableToLegalize;
4609 }
4610 
4611 static CmpInst::Predicate minMaxToCompare(unsigned Opc) {
4612   switch (Opc) {
4613   case TargetOpcode::G_SMIN:
4614     return CmpInst::ICMP_SLT;
4615   case TargetOpcode::G_SMAX:
4616     return CmpInst::ICMP_SGT;
4617   case TargetOpcode::G_UMIN:
4618     return CmpInst::ICMP_ULT;
4619   case TargetOpcode::G_UMAX:
4620     return CmpInst::ICMP_UGT;
4621   default:
4622     llvm_unreachable("not in integer min/max");
4623   }
4624 }
4625 
4626 LegalizerHelper::LegalizeResult
4627 LegalizerHelper::lowerMinMax(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4628   Register Dst = MI.getOperand(0).getReg();
4629   Register Src0 = MI.getOperand(1).getReg();
4630   Register Src1 = MI.getOperand(2).getReg();
4631 
4632   const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode());
4633   LLT CmpType = MRI.getType(Dst).changeElementSize(1);
4634 
4635   auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1);
4636   MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1);
4637 
4638   MI.eraseFromParent();
4639   return Legalized;
4640 }
4641 
4642 LegalizerHelper::LegalizeResult
4643 LegalizerHelper::lowerFCopySign(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4644   Register Dst = MI.getOperand(0).getReg();
4645   Register Src0 = MI.getOperand(1).getReg();
4646   Register Src1 = MI.getOperand(2).getReg();
4647 
4648   const LLT Src0Ty = MRI.getType(Src0);
4649   const LLT Src1Ty = MRI.getType(Src1);
4650 
4651   const int Src0Size = Src0Ty.getScalarSizeInBits();
4652   const int Src1Size = Src1Ty.getScalarSizeInBits();
4653 
4654   auto SignBitMask = MIRBuilder.buildConstant(
4655     Src0Ty, APInt::getSignMask(Src0Size));
4656 
4657   auto NotSignBitMask = MIRBuilder.buildConstant(
4658     Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1));
4659 
4660   auto And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask);
4661   MachineInstr *Or;
4662 
4663   if (Src0Ty == Src1Ty) {
4664     auto And1 = MIRBuilder.buildAnd(Src1Ty, Src0, SignBitMask);
4665     Or = MIRBuilder.buildOr(Dst, And0, And1);
4666   } else if (Src0Size > Src1Size) {
4667     auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size);
4668     auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1);
4669     auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt);
4670     auto And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask);
4671     Or = MIRBuilder.buildOr(Dst, And0, And1);
4672   } else {
4673     auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size);
4674     auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt);
4675     auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift);
4676     auto And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask);
4677     Or = MIRBuilder.buildOr(Dst, And0, And1);
4678   }
4679 
4680   // Be careful about setting nsz/nnan/ninf on every instruction, since the
4681   // constants are a nan and -0.0, but the final result should preserve
4682   // everything.
4683   if (unsigned Flags = MI.getFlags())
4684     Or->setFlags(Flags);
4685 
4686   MI.eraseFromParent();
4687   return Legalized;
4688 }
4689 
4690 LegalizerHelper::LegalizeResult
4691 LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) {
4692   unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ?
4693     TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE;
4694 
4695   Register Dst = MI.getOperand(0).getReg();
4696   Register Src0 = MI.getOperand(1).getReg();
4697   Register Src1 = MI.getOperand(2).getReg();
4698   LLT Ty = MRI.getType(Dst);
4699 
4700   if (!MI.getFlag(MachineInstr::FmNoNans)) {
4701     // Insert canonicalizes if it's possible we need to quiet to get correct
4702     // sNaN behavior.
4703 
4704     // Note this must be done here, and not as an optimization combine in the
4705     // absence of a dedicate quiet-snan instruction as we're using an
4706     // omni-purpose G_FCANONICALIZE.
4707     if (!isKnownNeverSNaN(Src0, MRI))
4708       Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0);
4709 
4710     if (!isKnownNeverSNaN(Src1, MRI))
4711       Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0);
4712   }
4713 
4714   // If there are no nans, it's safe to simply replace this with the non-IEEE
4715   // version.
4716   MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags());
4717   MI.eraseFromParent();
4718   return Legalized;
4719 }
4720 
4721 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) {
4722   // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c
4723   Register DstReg = MI.getOperand(0).getReg();
4724   LLT Ty = MRI.getType(DstReg);
4725   unsigned Flags = MI.getFlags();
4726 
4727   auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2),
4728                                   Flags);
4729   MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags);
4730   MI.eraseFromParent();
4731   return Legalized;
4732 }
4733 
4734 LegalizerHelper::LegalizeResult
4735 LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) {
4736   Register DstReg = MI.getOperand(0).getReg();
4737   Register X = MI.getOperand(1).getReg();
4738   const unsigned Flags = MI.getFlags();
4739   const LLT Ty = MRI.getType(DstReg);
4740   const LLT CondTy = Ty.changeElementSize(1);
4741 
4742   // round(x) =>
4743   //  t = trunc(x);
4744   //  d = fabs(x - t);
4745   //  o = copysign(1.0f, x);
4746   //  return t + (d >= 0.5 ? o : 0.0);
4747 
4748   auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags);
4749 
4750   auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags);
4751   auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags);
4752   auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
4753   auto One = MIRBuilder.buildFConstant(Ty, 1.0);
4754   auto Half = MIRBuilder.buildFConstant(Ty, 0.5);
4755   auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X);
4756 
4757   auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half,
4758                                   Flags);
4759   auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags);
4760 
4761   MIRBuilder.buildFAdd(DstReg, T, Sel, Flags);
4762 
4763   MI.eraseFromParent();
4764   return Legalized;
4765 }
4766 
4767 LegalizerHelper::LegalizeResult
4768 LegalizerHelper::lowerFFloor(MachineInstr &MI) {
4769   Register DstReg = MI.getOperand(0).getReg();
4770   Register SrcReg = MI.getOperand(1).getReg();
4771   unsigned Flags = MI.getFlags();
4772   LLT Ty = MRI.getType(DstReg);
4773   const LLT CondTy = Ty.changeElementSize(1);
4774 
4775   // result = trunc(src);
4776   // if (src < 0.0 && src != result)
4777   //   result += -1.0.
4778 
4779   auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags);
4780   auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
4781 
4782   auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy,
4783                                   SrcReg, Zero, Flags);
4784   auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy,
4785                                       SrcReg, Trunc, Flags);
4786   auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc);
4787   auto AddVal = MIRBuilder.buildSITOFP(Ty, And);
4788 
4789   MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags);
4790   MI.eraseFromParent();
4791   return Legalized;
4792 }
4793 
4794 LegalizerHelper::LegalizeResult
4795 LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) {
4796   const unsigned NumDst = MI.getNumOperands() - 1;
4797   const Register SrcReg = MI.getOperand(NumDst).getReg();
4798   LLT SrcTy = MRI.getType(SrcReg);
4799 
4800   Register Dst0Reg = MI.getOperand(0).getReg();
4801   LLT DstTy = MRI.getType(Dst0Reg);
4802 
4803 
4804   // Expand scalarizing unmerge as bitcast to integer and shift.
4805   if (!DstTy.isVector() && SrcTy.isVector() &&
4806       SrcTy.getElementType() == DstTy) {
4807     LLT IntTy = LLT::scalar(SrcTy.getSizeInBits());
4808     Register Cast = MIRBuilder.buildBitcast(IntTy, SrcReg).getReg(0);
4809 
4810     MIRBuilder.buildTrunc(Dst0Reg, Cast);
4811 
4812     const unsigned DstSize = DstTy.getSizeInBits();
4813     unsigned Offset = DstSize;
4814     for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) {
4815       auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset);
4816       auto Shift = MIRBuilder.buildLShr(IntTy, Cast, ShiftAmt);
4817       MIRBuilder.buildTrunc(MI.getOperand(I), Shift);
4818     }
4819 
4820     MI.eraseFromParent();
4821     return Legalized;
4822   }
4823 
4824   return UnableToLegalize;
4825 }
4826 
4827 LegalizerHelper::LegalizeResult
4828 LegalizerHelper::lowerShuffleVector(MachineInstr &MI) {
4829   Register DstReg = MI.getOperand(0).getReg();
4830   Register Src0Reg = MI.getOperand(1).getReg();
4831   Register Src1Reg = MI.getOperand(2).getReg();
4832   LLT Src0Ty = MRI.getType(Src0Reg);
4833   LLT DstTy = MRI.getType(DstReg);
4834   LLT IdxTy = LLT::scalar(32);
4835 
4836   ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
4837 
4838   if (DstTy.isScalar()) {
4839     if (Src0Ty.isVector())
4840       return UnableToLegalize;
4841 
4842     // This is just a SELECT.
4843     assert(Mask.size() == 1 && "Expected a single mask element");
4844     Register Val;
4845     if (Mask[0] < 0 || Mask[0] > 1)
4846       Val = MIRBuilder.buildUndef(DstTy).getReg(0);
4847     else
4848       Val = Mask[0] == 0 ? Src0Reg : Src1Reg;
4849     MIRBuilder.buildCopy(DstReg, Val);
4850     MI.eraseFromParent();
4851     return Legalized;
4852   }
4853 
4854   Register Undef;
4855   SmallVector<Register, 32> BuildVec;
4856   LLT EltTy = DstTy.getElementType();
4857 
4858   for (int Idx : Mask) {
4859     if (Idx < 0) {
4860       if (!Undef.isValid())
4861         Undef = MIRBuilder.buildUndef(EltTy).getReg(0);
4862       BuildVec.push_back(Undef);
4863       continue;
4864     }
4865 
4866     if (Src0Ty.isScalar()) {
4867       BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg);
4868     } else {
4869       int NumElts = Src0Ty.getNumElements();
4870       Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg;
4871       int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts;
4872       auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx);
4873       auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK);
4874       BuildVec.push_back(Extract.getReg(0));
4875     }
4876   }
4877 
4878   MIRBuilder.buildBuildVector(DstReg, BuildVec);
4879   MI.eraseFromParent();
4880   return Legalized;
4881 }
4882 
4883 LegalizerHelper::LegalizeResult
4884 LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) {
4885   Register Dst = MI.getOperand(0).getReg();
4886   Register AllocSize = MI.getOperand(1).getReg();
4887   unsigned Align = MI.getOperand(2).getImm();
4888 
4889   const auto &MF = *MI.getMF();
4890   const auto &TLI = *MF.getSubtarget().getTargetLowering();
4891 
4892   LLT PtrTy = MRI.getType(Dst);
4893   LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits());
4894 
4895   Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
4896   auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg);
4897   SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp);
4898 
4899   // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't
4900   // have to generate an extra instruction to negate the alloc and then use
4901   // G_PTR_ADD to add the negative offset.
4902   auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize);
4903   if (Align) {
4904     APInt AlignMask(IntPtrTy.getSizeInBits(), Align, true);
4905     AlignMask.negate();
4906     auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask);
4907     Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst);
4908   }
4909 
4910   SPTmp = MIRBuilder.buildCast(PtrTy, Alloc);
4911   MIRBuilder.buildCopy(SPReg, SPTmp);
4912   MIRBuilder.buildCopy(Dst, SPTmp);
4913 
4914   MI.eraseFromParent();
4915   return Legalized;
4916 }
4917 
4918 LegalizerHelper::LegalizeResult
4919 LegalizerHelper::lowerExtract(MachineInstr &MI) {
4920   Register Dst = MI.getOperand(0).getReg();
4921   Register Src = MI.getOperand(1).getReg();
4922   unsigned Offset = MI.getOperand(2).getImm();
4923 
4924   LLT DstTy = MRI.getType(Dst);
4925   LLT SrcTy = MRI.getType(Src);
4926 
4927   if (DstTy.isScalar() &&
4928       (SrcTy.isScalar() ||
4929        (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) {
4930     LLT SrcIntTy = SrcTy;
4931     if (!SrcTy.isScalar()) {
4932       SrcIntTy = LLT::scalar(SrcTy.getSizeInBits());
4933       Src = MIRBuilder.buildBitcast(SrcIntTy, Src).getReg(0);
4934     }
4935 
4936     if (Offset == 0)
4937       MIRBuilder.buildTrunc(Dst, Src);
4938     else {
4939       auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset);
4940       auto Shr = MIRBuilder.buildLShr(SrcIntTy, Src, ShiftAmt);
4941       MIRBuilder.buildTrunc(Dst, Shr);
4942     }
4943 
4944     MI.eraseFromParent();
4945     return Legalized;
4946   }
4947 
4948   return UnableToLegalize;
4949 }
4950 
4951 LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) {
4952   Register Dst = MI.getOperand(0).getReg();
4953   Register Src = MI.getOperand(1).getReg();
4954   Register InsertSrc = MI.getOperand(2).getReg();
4955   uint64_t Offset = MI.getOperand(3).getImm();
4956 
4957   LLT DstTy = MRI.getType(Src);
4958   LLT InsertTy = MRI.getType(InsertSrc);
4959 
4960   if (InsertTy.isVector() ||
4961       (DstTy.isVector() && DstTy.getElementType() != InsertTy))
4962     return UnableToLegalize;
4963 
4964   const DataLayout &DL = MIRBuilder.getDataLayout();
4965   if ((DstTy.isPointer() &&
4966        DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) ||
4967       (InsertTy.isPointer() &&
4968        DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) {
4969     LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n");
4970     return UnableToLegalize;
4971   }
4972 
4973   LLT IntDstTy = DstTy;
4974 
4975   if (!DstTy.isScalar()) {
4976     IntDstTy = LLT::scalar(DstTy.getSizeInBits());
4977     Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0);
4978   }
4979 
4980   if (!InsertTy.isScalar()) {
4981     const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits());
4982     InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0);
4983   }
4984 
4985   Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0);
4986   if (Offset != 0) {
4987     auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset);
4988     ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0);
4989   }
4990 
4991   APInt MaskVal = APInt::getBitsSetWithWrap(
4992       DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset);
4993 
4994   auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal);
4995   auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask);
4996   auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc);
4997 
4998   MIRBuilder.buildCast(Dst, Or);
4999   MI.eraseFromParent();
5000   return Legalized;
5001 }
5002 
5003 LegalizerHelper::LegalizeResult
5004 LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) {
5005   Register Dst0 = MI.getOperand(0).getReg();
5006   Register Dst1 = MI.getOperand(1).getReg();
5007   Register LHS = MI.getOperand(2).getReg();
5008   Register RHS = MI.getOperand(3).getReg();
5009   const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO;
5010 
5011   LLT Ty = MRI.getType(Dst0);
5012   LLT BoolTy = MRI.getType(Dst1);
5013 
5014   if (IsAdd)
5015     MIRBuilder.buildAdd(Dst0, LHS, RHS);
5016   else
5017     MIRBuilder.buildSub(Dst0, LHS, RHS);
5018 
5019   // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow.
5020 
5021   auto Zero = MIRBuilder.buildConstant(Ty, 0);
5022 
5023   // For an addition, the result should be less than one of the operands (LHS)
5024   // if and only if the other operand (RHS) is negative, otherwise there will
5025   // be overflow.
5026   // For a subtraction, the result should be less than one of the operands
5027   // (LHS) if and only if the other operand (RHS) is (non-zero) positive,
5028   // otherwise there will be overflow.
5029   auto ResultLowerThanLHS =
5030       MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS);
5031   auto ConditionRHS = MIRBuilder.buildICmp(
5032       IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero);
5033 
5034   MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS);
5035   MI.eraseFromParent();
5036   return Legalized;
5037 }
5038 
5039 LegalizerHelper::LegalizeResult
5040 LegalizerHelper::lowerBswap(MachineInstr &MI) {
5041   Register Dst = MI.getOperand(0).getReg();
5042   Register Src = MI.getOperand(1).getReg();
5043   const LLT Ty = MRI.getType(Src);
5044   unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8;
5045   unsigned BaseShiftAmt = (SizeInBytes - 1) * 8;
5046 
5047   // Swap most and least significant byte, set remaining bytes in Res to zero.
5048   auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt);
5049   auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt);
5050   auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
5051   auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft);
5052 
5053   // Set i-th high/low byte in Res to i-th low/high byte from Src.
5054   for (unsigned i = 1; i < SizeInBytes / 2; ++i) {
5055     // AND with Mask leaves byte i unchanged and sets remaining bytes to 0.
5056     APInt APMask(SizeInBytes * 8, 0xFF << (i * 8));
5057     auto Mask = MIRBuilder.buildConstant(Ty, APMask);
5058     auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i);
5059     // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt.
5060     auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask);
5061     auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt);
5062     Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft);
5063     // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask.
5064     auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
5065     auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask);
5066     Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight);
5067   }
5068   Res.getInstr()->getOperand(0).setReg(Dst);
5069 
5070   MI.eraseFromParent();
5071   return Legalized;
5072 }
5073 
5074 //{ (Src & Mask) >> N } | { (Src << N) & Mask }
5075 static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B,
5076                                  MachineInstrBuilder Src, APInt Mask) {
5077   const LLT Ty = Dst.getLLTTy(*B.getMRI());
5078   MachineInstrBuilder C_N = B.buildConstant(Ty, N);
5079   MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask);
5080   auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N);
5081   auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0);
5082   return B.buildOr(Dst, LHS, RHS);
5083 }
5084 
5085 LegalizerHelper::LegalizeResult
5086 LegalizerHelper::lowerBitreverse(MachineInstr &MI) {
5087   Register Dst = MI.getOperand(0).getReg();
5088   Register Src = MI.getOperand(1).getReg();
5089   const LLT Ty = MRI.getType(Src);
5090   unsigned Size = Ty.getSizeInBits();
5091 
5092   MachineInstrBuilder BSWAP =
5093       MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src});
5094 
5095   // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654
5096   //    [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4]
5097   // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0]
5098   MachineInstrBuilder Swap4 =
5099       SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0)));
5100 
5101   // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76
5102   //    [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2]
5103   // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC]
5104   MachineInstrBuilder Swap2 =
5105       SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC)));
5106 
5107   // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7
5108   //    [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1]
5109   // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA]
5110   SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA)));
5111 
5112   MI.eraseFromParent();
5113   return Legalized;
5114 }
5115 
5116 LegalizerHelper::LegalizeResult
5117 LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) {
5118   MachineFunction &MF = MIRBuilder.getMF();
5119   const TargetSubtargetInfo &STI = MF.getSubtarget();
5120   const TargetLowering *TLI = STI.getTargetLowering();
5121 
5122   bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER;
5123   int NameOpIdx = IsRead ? 1 : 0;
5124   int ValRegIndex = IsRead ? 0 : 1;
5125 
5126   Register ValReg = MI.getOperand(ValRegIndex).getReg();
5127   const LLT Ty = MRI.getType(ValReg);
5128   const MDString *RegStr = cast<MDString>(
5129     cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0));
5130 
5131   Register PhysReg = TLI->getRegisterByName(RegStr->getString().data(), Ty, MF);
5132   if (!PhysReg.isValid())
5133     return UnableToLegalize;
5134 
5135   if (IsRead)
5136     MIRBuilder.buildCopy(ValReg, PhysReg);
5137   else
5138     MIRBuilder.buildCopy(PhysReg, ValReg);
5139 
5140   MI.eraseFromParent();
5141   return Legalized;
5142 }
5143