1 //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 /// \file This file implements the LegalizerHelper class to legalize
10 /// individual instructions and the LegalizeMachineIR wrapper pass for the
11 /// primary legalization.
12 //
13 //===----------------------------------------------------------------------===//
14 
15 #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
16 #include "llvm/CodeGen/GlobalISel/CallLowering.h"
17 #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
18 #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
19 #include "llvm/CodeGen/MachineRegisterInfo.h"
20 #include "llvm/CodeGen/TargetFrameLowering.h"
21 #include "llvm/CodeGen/TargetInstrInfo.h"
22 #include "llvm/CodeGen/TargetLowering.h"
23 #include "llvm/CodeGen/TargetSubtargetInfo.h"
24 #include "llvm/Support/Debug.h"
25 #include "llvm/Support/MathExtras.h"
26 #include "llvm/Support/raw_ostream.h"
27 
28 #define DEBUG_TYPE "legalizer"
29 
30 using namespace llvm;
31 using namespace LegalizeActions;
32 
33 /// Try to break down \p OrigTy into \p NarrowTy sized pieces.
34 ///
35 /// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy,
36 /// with any leftover piece as type \p LeftoverTy
37 ///
38 /// Returns -1 in the first element of the pair if the breakdown is not
39 /// satisfiable.
40 static std::pair<int, int>
41 getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) {
42   assert(!LeftoverTy.isValid() && "this is an out argument");
43 
44   unsigned Size = OrigTy.getSizeInBits();
45   unsigned NarrowSize = NarrowTy.getSizeInBits();
46   unsigned NumParts = Size / NarrowSize;
47   unsigned LeftoverSize = Size - NumParts * NarrowSize;
48   assert(Size > NarrowSize);
49 
50   if (LeftoverSize == 0)
51     return {NumParts, 0};
52 
53   if (NarrowTy.isVector()) {
54     unsigned EltSize = OrigTy.getScalarSizeInBits();
55     if (LeftoverSize % EltSize != 0)
56       return {-1, -1};
57     LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize);
58   } else {
59     LeftoverTy = LLT::scalar(LeftoverSize);
60   }
61 
62   int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits();
63   return std::make_pair(NumParts, NumLeftover);
64 }
65 
66 static LLT getGCDType(LLT OrigTy, LLT TargetTy) {
67   if (OrigTy.isVector() && TargetTy.isVector()) {
68     assert(OrigTy.getElementType() == TargetTy.getElementType());
69     int GCD = greatestCommonDivisor(OrigTy.getNumElements(),
70                                     TargetTy.getNumElements());
71     return LLT::scalarOrVector(GCD, OrigTy.getElementType());
72   }
73 
74   if (OrigTy.isVector() && !TargetTy.isVector()) {
75     assert(OrigTy.getElementType() == TargetTy);
76     return TargetTy;
77   }
78 
79   assert(!OrigTy.isVector() && !TargetTy.isVector() &&
80          "GCD type of vector and scalar not implemented");
81 
82   int GCD = greatestCommonDivisor(OrigTy.getSizeInBits(),
83                                   TargetTy.getSizeInBits());
84   return LLT::scalar(GCD);
85 }
86 
87 static LLT getLCMType(LLT Ty0, LLT Ty1) {
88   assert(Ty0.isScalar() && Ty1.isScalar() && "not yet handled");
89   unsigned Mul = Ty0.getSizeInBits() * Ty1.getSizeInBits();
90   int GCDSize = greatestCommonDivisor(Ty0.getSizeInBits(),
91                                       Ty1.getSizeInBits());
92   return LLT::scalar(Mul / GCDSize);
93 }
94 
95 LegalizerHelper::LegalizerHelper(MachineFunction &MF,
96                                  GISelChangeObserver &Observer,
97                                  MachineIRBuilder &Builder)
98     : MIRBuilder(Builder), MRI(MF.getRegInfo()),
99       LI(*MF.getSubtarget().getLegalizerInfo()), Observer(Observer) {
100   MIRBuilder.setMF(MF);
101   MIRBuilder.setChangeObserver(Observer);
102 }
103 
104 LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI,
105                                  GISelChangeObserver &Observer,
106                                  MachineIRBuilder &B)
107     : MIRBuilder(B), MRI(MF.getRegInfo()), LI(LI), Observer(Observer) {
108   MIRBuilder.setMF(MF);
109   MIRBuilder.setChangeObserver(Observer);
110 }
111 LegalizerHelper::LegalizeResult
112 LegalizerHelper::legalizeInstrStep(MachineInstr &MI) {
113   LLVM_DEBUG(dbgs() << "Legalizing: "; MI.print(dbgs()));
114 
115   if (MI.getOpcode() == TargetOpcode::G_INTRINSIC ||
116       MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS)
117     return LI.legalizeIntrinsic(MI, MRI, MIRBuilder) ? Legalized
118                                                      : UnableToLegalize;
119   auto Step = LI.getAction(MI, MRI);
120   switch (Step.Action) {
121   case Legal:
122     LLVM_DEBUG(dbgs() << ".. Already legal\n");
123     return AlreadyLegal;
124   case Libcall:
125     LLVM_DEBUG(dbgs() << ".. Convert to libcall\n");
126     return libcall(MI);
127   case NarrowScalar:
128     LLVM_DEBUG(dbgs() << ".. Narrow scalar\n");
129     return narrowScalar(MI, Step.TypeIdx, Step.NewType);
130   case WidenScalar:
131     LLVM_DEBUG(dbgs() << ".. Widen scalar\n");
132     return widenScalar(MI, Step.TypeIdx, Step.NewType);
133   case Lower:
134     LLVM_DEBUG(dbgs() << ".. Lower\n");
135     return lower(MI, Step.TypeIdx, Step.NewType);
136   case FewerElements:
137     LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n");
138     return fewerElementsVector(MI, Step.TypeIdx, Step.NewType);
139   case MoreElements:
140     LLVM_DEBUG(dbgs() << ".. Increase number of elements\n");
141     return moreElementsVector(MI, Step.TypeIdx, Step.NewType);
142   case Custom:
143     LLVM_DEBUG(dbgs() << ".. Custom legalization\n");
144     return LI.legalizeCustom(MI, MRI, MIRBuilder, Observer) ? Legalized
145                                                             : UnableToLegalize;
146   default:
147     LLVM_DEBUG(dbgs() << ".. Unable to legalize\n");
148     return UnableToLegalize;
149   }
150 }
151 
152 void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts,
153                                    SmallVectorImpl<Register> &VRegs) {
154   for (int i = 0; i < NumParts; ++i)
155     VRegs.push_back(MRI.createGenericVirtualRegister(Ty));
156   MIRBuilder.buildUnmerge(VRegs, Reg);
157 }
158 
159 bool LegalizerHelper::extractParts(Register Reg, LLT RegTy,
160                                    LLT MainTy, LLT &LeftoverTy,
161                                    SmallVectorImpl<Register> &VRegs,
162                                    SmallVectorImpl<Register> &LeftoverRegs) {
163   assert(!LeftoverTy.isValid() && "this is an out argument");
164 
165   unsigned RegSize = RegTy.getSizeInBits();
166   unsigned MainSize = MainTy.getSizeInBits();
167   unsigned NumParts = RegSize / MainSize;
168   unsigned LeftoverSize = RegSize - NumParts * MainSize;
169 
170   // Use an unmerge when possible.
171   if (LeftoverSize == 0) {
172     for (unsigned I = 0; I < NumParts; ++I)
173       VRegs.push_back(MRI.createGenericVirtualRegister(MainTy));
174     MIRBuilder.buildUnmerge(VRegs, Reg);
175     return true;
176   }
177 
178   if (MainTy.isVector()) {
179     unsigned EltSize = MainTy.getScalarSizeInBits();
180     if (LeftoverSize % EltSize != 0)
181       return false;
182     LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize);
183   } else {
184     LeftoverTy = LLT::scalar(LeftoverSize);
185   }
186 
187   // For irregular sizes, extract the individual parts.
188   for (unsigned I = 0; I != NumParts; ++I) {
189     Register NewReg = MRI.createGenericVirtualRegister(MainTy);
190     VRegs.push_back(NewReg);
191     MIRBuilder.buildExtract(NewReg, Reg, MainSize * I);
192   }
193 
194   for (unsigned Offset = MainSize * NumParts; Offset < RegSize;
195        Offset += LeftoverSize) {
196     Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy);
197     LeftoverRegs.push_back(NewReg);
198     MIRBuilder.buildExtract(NewReg, Reg, Offset);
199   }
200 
201   return true;
202 }
203 
204 void LegalizerHelper::insertParts(Register DstReg,
205                                   LLT ResultTy, LLT PartTy,
206                                   ArrayRef<Register> PartRegs,
207                                   LLT LeftoverTy,
208                                   ArrayRef<Register> LeftoverRegs) {
209   if (!LeftoverTy.isValid()) {
210     assert(LeftoverRegs.empty());
211 
212     if (!ResultTy.isVector()) {
213       MIRBuilder.buildMerge(DstReg, PartRegs);
214       return;
215     }
216 
217     if (PartTy.isVector())
218       MIRBuilder.buildConcatVectors(DstReg, PartRegs);
219     else
220       MIRBuilder.buildBuildVector(DstReg, PartRegs);
221     return;
222   }
223 
224   unsigned PartSize = PartTy.getSizeInBits();
225   unsigned LeftoverPartSize = LeftoverTy.getSizeInBits();
226 
227   Register CurResultReg = MRI.createGenericVirtualRegister(ResultTy);
228   MIRBuilder.buildUndef(CurResultReg);
229 
230   unsigned Offset = 0;
231   for (Register PartReg : PartRegs) {
232     Register NewResultReg = MRI.createGenericVirtualRegister(ResultTy);
233     MIRBuilder.buildInsert(NewResultReg, CurResultReg, PartReg, Offset);
234     CurResultReg = NewResultReg;
235     Offset += PartSize;
236   }
237 
238   for (unsigned I = 0, E = LeftoverRegs.size(); I != E; ++I) {
239     // Use the original output register for the final insert to avoid a copy.
240     Register NewResultReg = (I + 1 == E) ?
241       DstReg : MRI.createGenericVirtualRegister(ResultTy);
242 
243     MIRBuilder.buildInsert(NewResultReg, CurResultReg, LeftoverRegs[I], Offset);
244     CurResultReg = NewResultReg;
245     Offset += LeftoverPartSize;
246   }
247 }
248 
249 /// Return the result registers of G_UNMERGE_VALUES \p MI in \p Regs
250 static void getUnmergeResults(SmallVectorImpl<Register> &Regs,
251                               const MachineInstr &MI) {
252   assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES);
253 
254   const int NumResults = MI.getNumOperands() - 1;
255   Regs.resize(NumResults);
256   for (int I = 0; I != NumResults; ++I)
257     Regs[I] = MI.getOperand(I).getReg();
258 }
259 
260 LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy,
261                                     LLT NarrowTy, Register SrcReg) {
262   LLT SrcTy = MRI.getType(SrcReg);
263 
264   LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy);
265   if (SrcTy == GCDTy) {
266     // If the source already evenly divides the result type, we don't need to do
267     // anything.
268     Parts.push_back(SrcReg);
269   } else {
270     // Need to split into common type sized pieces.
271     auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
272     getUnmergeResults(Parts, *Unmerge);
273   }
274 
275   return GCDTy;
276 }
277 
278 void LegalizerHelper::buildLCMMerge(Register DstReg, LLT NarrowTy, LLT GCDTy,
279                                     SmallVectorImpl<Register> &VRegs,
280                                     unsigned PadStrategy) {
281   LLT DstTy = MRI.getType(DstReg);
282   LLT LCMTy = getLCMType(DstTy, NarrowTy);
283 
284   int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits();
285   int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits();
286   int NumOrigSrc = VRegs.size();
287 
288   Register PadReg;
289 
290   // Get a value we can use to pad the source value if the sources won't evenly
291   // cover the result type.
292   if (NumOrigSrc < NumParts * NumSubParts) {
293     if (PadStrategy == TargetOpcode::G_ZEXT)
294       PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0);
295     else if (PadStrategy == TargetOpcode::G_ANYEXT)
296       PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
297     else {
298       assert(PadStrategy == TargetOpcode::G_SEXT);
299 
300       // Shift the sign bit of the low register through the high register.
301       auto ShiftAmt =
302         MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1);
303       PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0);
304     }
305   }
306 
307   // Registers for the final merge to be produced.
308   SmallVector<Register, 4> Remerge;
309   Remerge.resize(NumParts);
310 
311   // Registers needed for intermediate merges, which will be merged into a
312   // source for Remerge.
313   SmallVector<Register, 4> SubMerge;
314   SubMerge.resize(NumSubParts);
315 
316   // Once we've fully read off the end of the original source bits, we can reuse
317   // the same high bits for remaining padding elements.
318   Register AllPadReg;
319 
320   // Build merges to the LCM type to cover the original result type.
321   for (int I = 0; I != NumParts; ++I) {
322     bool AllMergePartsArePadding = true;
323 
324     // Build the requested merges to the requested type.
325     for (int J = 0; J != NumSubParts; ++J) {
326       int Idx = I * NumSubParts + J;
327       if (Idx >= NumOrigSrc) {
328         SubMerge[J] = PadReg;
329         continue;
330       }
331 
332       SubMerge[J] = VRegs[Idx];
333 
334       // There are meaningful bits here we can't reuse later.
335       AllMergePartsArePadding = false;
336     }
337 
338     // If we've filled up a complete piece with padding bits, we can directly
339     // emit the natural sized constant if applicable, rather than a merge of
340     // smaller constants.
341     if (AllMergePartsArePadding && !AllPadReg) {
342       if (PadStrategy == TargetOpcode::G_ANYEXT)
343         AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0);
344       else if (PadStrategy == TargetOpcode::G_ZEXT)
345         AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0);
346 
347       // If this is a sign extension, we can't materialize a trivial constant
348       // with the right type and have to produce a merge.
349     }
350 
351     if (AllPadReg) {
352       // Avoid creating additional instructions if we're just adding additional
353       // copies of padding bits.
354       Remerge[I] = AllPadReg;
355       continue;
356     }
357 
358     if (NumSubParts == 1)
359       Remerge[I] = SubMerge[0];
360     else
361       Remerge[I] = MIRBuilder.buildMerge(NarrowTy, SubMerge).getReg(0);
362 
363     // In the sign extend padding case, re-use the first all-signbit merge.
364     if (AllMergePartsArePadding && !AllPadReg)
365       AllPadReg = Remerge[I];
366   }
367 
368   // Create the merge to the widened source, and extract the relevant bits into
369   // the result.
370   if (DstTy == LCMTy)
371     MIRBuilder.buildMerge(DstReg, Remerge);
372   else
373     MIRBuilder.buildTrunc(DstReg, MIRBuilder.buildMerge(LCMTy, Remerge));
374 }
375 
376 static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
377   switch (Opcode) {
378   case TargetOpcode::G_SDIV:
379     assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size");
380     switch (Size) {
381     case 32:
382       return RTLIB::SDIV_I32;
383     case 64:
384       return RTLIB::SDIV_I64;
385     case 128:
386       return RTLIB::SDIV_I128;
387     default:
388       llvm_unreachable("unexpected size");
389     }
390   case TargetOpcode::G_UDIV:
391     assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size");
392     switch (Size) {
393     case 32:
394       return RTLIB::UDIV_I32;
395     case 64:
396       return RTLIB::UDIV_I64;
397     case 128:
398       return RTLIB::UDIV_I128;
399     default:
400       llvm_unreachable("unexpected size");
401     }
402   case TargetOpcode::G_SREM:
403     assert((Size == 32 || Size == 64) && "Unsupported size");
404     return Size == 64 ? RTLIB::SREM_I64 : RTLIB::SREM_I32;
405   case TargetOpcode::G_UREM:
406     assert((Size == 32 || Size == 64) && "Unsupported size");
407     return Size == 64 ? RTLIB::UREM_I64 : RTLIB::UREM_I32;
408   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
409     assert(Size == 32 && "Unsupported size");
410     return RTLIB::CTLZ_I32;
411   case TargetOpcode::G_FADD:
412     assert((Size == 32 || Size == 64) && "Unsupported size");
413     return Size == 64 ? RTLIB::ADD_F64 : RTLIB::ADD_F32;
414   case TargetOpcode::G_FSUB:
415     assert((Size == 32 || Size == 64) && "Unsupported size");
416     return Size == 64 ? RTLIB::SUB_F64 : RTLIB::SUB_F32;
417   case TargetOpcode::G_FMUL:
418     assert((Size == 32 || Size == 64) && "Unsupported size");
419     return Size == 64 ? RTLIB::MUL_F64 : RTLIB::MUL_F32;
420   case TargetOpcode::G_FDIV:
421     assert((Size == 32 || Size == 64) && "Unsupported size");
422     return Size == 64 ? RTLIB::DIV_F64 : RTLIB::DIV_F32;
423   case TargetOpcode::G_FEXP:
424     assert((Size == 32 || Size == 64) && "Unsupported size");
425     return Size == 64 ? RTLIB::EXP_F64 : RTLIB::EXP_F32;
426   case TargetOpcode::G_FEXP2:
427     assert((Size == 32 || Size == 64) && "Unsupported size");
428     return Size == 64 ? RTLIB::EXP2_F64 : RTLIB::EXP2_F32;
429   case TargetOpcode::G_FREM:
430     return Size == 64 ? RTLIB::REM_F64 : RTLIB::REM_F32;
431   case TargetOpcode::G_FPOW:
432     return Size == 64 ? RTLIB::POW_F64 : RTLIB::POW_F32;
433   case TargetOpcode::G_FMA:
434     assert((Size == 32 || Size == 64) && "Unsupported size");
435     return Size == 64 ? RTLIB::FMA_F64 : RTLIB::FMA_F32;
436   case TargetOpcode::G_FSIN:
437     assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size");
438     return Size == 128 ? RTLIB::SIN_F128
439                        : Size == 64 ? RTLIB::SIN_F64 : RTLIB::SIN_F32;
440   case TargetOpcode::G_FCOS:
441     assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size");
442     return Size == 128 ? RTLIB::COS_F128
443                        : Size == 64 ? RTLIB::COS_F64 : RTLIB::COS_F32;
444   case TargetOpcode::G_FLOG10:
445     assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size");
446     return Size == 128 ? RTLIB::LOG10_F128
447                        : Size == 64 ? RTLIB::LOG10_F64 : RTLIB::LOG10_F32;
448   case TargetOpcode::G_FLOG:
449     assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size");
450     return Size == 128 ? RTLIB::LOG_F128
451                        : Size == 64 ? RTLIB::LOG_F64 : RTLIB::LOG_F32;
452   case TargetOpcode::G_FLOG2:
453     assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size");
454     return Size == 128 ? RTLIB::LOG2_F128
455                        : Size == 64 ? RTLIB::LOG2_F64 : RTLIB::LOG2_F32;
456   case TargetOpcode::G_FCEIL:
457     assert((Size == 32 || Size == 64) && "Unsupported size");
458     return Size == 64 ? RTLIB::CEIL_F64 : RTLIB::CEIL_F32;
459   case TargetOpcode::G_FFLOOR:
460     assert((Size == 32 || Size == 64) && "Unsupported size");
461     return Size == 64 ? RTLIB::FLOOR_F64 : RTLIB::FLOOR_F32;
462   }
463   llvm_unreachable("Unknown libcall function");
464 }
465 
466 /// True if an instruction is in tail position in its caller. Intended for
467 /// legalizing libcalls as tail calls when possible.
468 static bool isLibCallInTailPosition(MachineInstr &MI) {
469   const Function &F = MI.getParent()->getParent()->getFunction();
470 
471   // Conservatively require the attributes of the call to match those of
472   // the return. Ignore NoAlias and NonNull because they don't affect the
473   // call sequence.
474   AttributeList CallerAttrs = F.getAttributes();
475   if (AttrBuilder(CallerAttrs, AttributeList::ReturnIndex)
476           .removeAttribute(Attribute::NoAlias)
477           .removeAttribute(Attribute::NonNull)
478           .hasAttributes())
479     return false;
480 
481   // It's not safe to eliminate the sign / zero extension of the return value.
482   if (CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::ZExt) ||
483       CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::SExt))
484     return false;
485 
486   // Only tail call if the following instruction is a standard return.
487   auto &TII = *MI.getMF()->getSubtarget().getInstrInfo();
488   MachineInstr *Next = MI.getNextNode();
489   if (!Next || TII.isTailCall(*Next) || !Next->isReturn())
490     return false;
491 
492   return true;
493 }
494 
495 LegalizerHelper::LegalizeResult
496 llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall,
497                     const CallLowering::ArgInfo &Result,
498                     ArrayRef<CallLowering::ArgInfo> Args) {
499   auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
500   auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
501   const char *Name = TLI.getLibcallName(Libcall);
502 
503   CallLowering::CallLoweringInfo Info;
504   Info.CallConv = TLI.getLibcallCallingConv(Libcall);
505   Info.Callee = MachineOperand::CreateES(Name);
506   Info.OrigRet = Result;
507   std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
508   if (!CLI.lowerCall(MIRBuilder, Info))
509     return LegalizerHelper::UnableToLegalize;
510 
511   return LegalizerHelper::Legalized;
512 }
513 
514 // Useful for libcalls where all operands have the same type.
515 static LegalizerHelper::LegalizeResult
516 simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size,
517               Type *OpType) {
518   auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
519 
520   SmallVector<CallLowering::ArgInfo, 3> Args;
521   for (unsigned i = 1; i < MI.getNumOperands(); i++)
522     Args.push_back({MI.getOperand(i).getReg(), OpType});
523   return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType},
524                        Args);
525 }
526 
527 LegalizerHelper::LegalizeResult
528 llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
529                        MachineInstr &MI) {
530   assert(MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS);
531   auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
532 
533   SmallVector<CallLowering::ArgInfo, 3> Args;
534   // Add all the args, except for the last which is an imm denoting 'tail'.
535   for (unsigned i = 1; i < MI.getNumOperands() - 1; i++) {
536     Register Reg = MI.getOperand(i).getReg();
537 
538     // Need derive an IR type for call lowering.
539     LLT OpLLT = MRI.getType(Reg);
540     Type *OpTy = nullptr;
541     if (OpLLT.isPointer())
542       OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace());
543     else
544       OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits());
545     Args.push_back({Reg, OpTy});
546   }
547 
548   auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
549   auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
550   Intrinsic::ID ID = MI.getOperand(0).getIntrinsicID();
551   RTLIB::Libcall RTLibcall;
552   switch (ID) {
553   case Intrinsic::memcpy:
554     RTLibcall = RTLIB::MEMCPY;
555     break;
556   case Intrinsic::memset:
557     RTLibcall = RTLIB::MEMSET;
558     break;
559   case Intrinsic::memmove:
560     RTLibcall = RTLIB::MEMMOVE;
561     break;
562   default:
563     return LegalizerHelper::UnableToLegalize;
564   }
565   const char *Name = TLI.getLibcallName(RTLibcall);
566 
567   MIRBuilder.setInstr(MI);
568 
569   CallLowering::CallLoweringInfo Info;
570   Info.CallConv = TLI.getLibcallCallingConv(RTLibcall);
571   Info.Callee = MachineOperand::CreateES(Name);
572   Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx));
573   Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() == 1 &&
574                     isLibCallInTailPosition(MI);
575 
576   std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
577   if (!CLI.lowerCall(MIRBuilder, Info))
578     return LegalizerHelper::UnableToLegalize;
579 
580   if (Info.LoweredTailCall) {
581     assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?");
582     // We must have a return following the call to get past
583     // isLibCallInTailPosition.
584     assert(MI.getNextNode() && MI.getNextNode()->isReturn() &&
585            "Expected instr following MI to be a return?");
586 
587     // We lowered a tail call, so the call is now the return from the block.
588     // Delete the old return.
589     MI.getNextNode()->eraseFromParent();
590   }
591 
592   return LegalizerHelper::Legalized;
593 }
594 
595 static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType,
596                                        Type *FromType) {
597   auto ToMVT = MVT::getVT(ToType);
598   auto FromMVT = MVT::getVT(FromType);
599 
600   switch (Opcode) {
601   case TargetOpcode::G_FPEXT:
602     return RTLIB::getFPEXT(FromMVT, ToMVT);
603   case TargetOpcode::G_FPTRUNC:
604     return RTLIB::getFPROUND(FromMVT, ToMVT);
605   case TargetOpcode::G_FPTOSI:
606     return RTLIB::getFPTOSINT(FromMVT, ToMVT);
607   case TargetOpcode::G_FPTOUI:
608     return RTLIB::getFPTOUINT(FromMVT, ToMVT);
609   case TargetOpcode::G_SITOFP:
610     return RTLIB::getSINTTOFP(FromMVT, ToMVT);
611   case TargetOpcode::G_UITOFP:
612     return RTLIB::getUINTTOFP(FromMVT, ToMVT);
613   }
614   llvm_unreachable("Unsupported libcall function");
615 }
616 
617 static LegalizerHelper::LegalizeResult
618 conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType,
619                   Type *FromType) {
620   RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType);
621   return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType},
622                        {{MI.getOperand(1).getReg(), FromType}});
623 }
624 
625 LegalizerHelper::LegalizeResult
626 LegalizerHelper::libcall(MachineInstr &MI) {
627   LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
628   unsigned Size = LLTy.getSizeInBits();
629   auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
630 
631   MIRBuilder.setInstr(MI);
632 
633   switch (MI.getOpcode()) {
634   default:
635     return UnableToLegalize;
636   case TargetOpcode::G_SDIV:
637   case TargetOpcode::G_UDIV:
638   case TargetOpcode::G_SREM:
639   case TargetOpcode::G_UREM:
640   case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
641     Type *HLTy = IntegerType::get(Ctx, Size);
642     auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
643     if (Status != Legalized)
644       return Status;
645     break;
646   }
647   case TargetOpcode::G_FADD:
648   case TargetOpcode::G_FSUB:
649   case TargetOpcode::G_FMUL:
650   case TargetOpcode::G_FDIV:
651   case TargetOpcode::G_FMA:
652   case TargetOpcode::G_FPOW:
653   case TargetOpcode::G_FREM:
654   case TargetOpcode::G_FCOS:
655   case TargetOpcode::G_FSIN:
656   case TargetOpcode::G_FLOG10:
657   case TargetOpcode::G_FLOG:
658   case TargetOpcode::G_FLOG2:
659   case TargetOpcode::G_FEXP:
660   case TargetOpcode::G_FEXP2:
661   case TargetOpcode::G_FCEIL:
662   case TargetOpcode::G_FFLOOR: {
663     if (Size > 64) {
664       LLVM_DEBUG(dbgs() << "Size " << Size << " too large to legalize.\n");
665       return UnableToLegalize;
666     }
667     Type *HLTy = Size == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx);
668     auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
669     if (Status != Legalized)
670       return Status;
671     break;
672   }
673   case TargetOpcode::G_FPEXT: {
674     // FIXME: Support other floating point types (half, fp128 etc)
675     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
676     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
677     if (ToSize != 64 || FromSize != 32)
678       return UnableToLegalize;
679     LegalizeResult Status = conversionLibcall(
680         MI, MIRBuilder, Type::getDoubleTy(Ctx), Type::getFloatTy(Ctx));
681     if (Status != Legalized)
682       return Status;
683     break;
684   }
685   case TargetOpcode::G_FPTRUNC: {
686     // FIXME: Support other floating point types (half, fp128 etc)
687     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
688     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
689     if (ToSize != 32 || FromSize != 64)
690       return UnableToLegalize;
691     LegalizeResult Status = conversionLibcall(
692         MI, MIRBuilder, Type::getFloatTy(Ctx), Type::getDoubleTy(Ctx));
693     if (Status != Legalized)
694       return Status;
695     break;
696   }
697   case TargetOpcode::G_FPTOSI:
698   case TargetOpcode::G_FPTOUI: {
699     // FIXME: Support other types
700     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
701     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
702     if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64))
703       return UnableToLegalize;
704     LegalizeResult Status = conversionLibcall(
705         MI, MIRBuilder,
706         ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx),
707         FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx));
708     if (Status != Legalized)
709       return Status;
710     break;
711   }
712   case TargetOpcode::G_SITOFP:
713   case TargetOpcode::G_UITOFP: {
714     // FIXME: Support other types
715     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
716     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
717     if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64))
718       return UnableToLegalize;
719     LegalizeResult Status = conversionLibcall(
720         MI, MIRBuilder,
721         ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx),
722         FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx));
723     if (Status != Legalized)
724       return Status;
725     break;
726   }
727   }
728 
729   MI.eraseFromParent();
730   return Legalized;
731 }
732 
733 LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
734                                                               unsigned TypeIdx,
735                                                               LLT NarrowTy) {
736   MIRBuilder.setInstr(MI);
737 
738   uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
739   uint64_t NarrowSize = NarrowTy.getSizeInBits();
740 
741   switch (MI.getOpcode()) {
742   default:
743     return UnableToLegalize;
744   case TargetOpcode::G_IMPLICIT_DEF: {
745     // FIXME: add support for when SizeOp0 isn't an exact multiple of
746     // NarrowSize.
747     if (SizeOp0 % NarrowSize != 0)
748       return UnableToLegalize;
749     int NumParts = SizeOp0 / NarrowSize;
750 
751     SmallVector<Register, 2> DstRegs;
752     for (int i = 0; i < NumParts; ++i)
753       DstRegs.push_back(
754           MIRBuilder.buildUndef(NarrowTy).getReg(0));
755 
756     Register DstReg = MI.getOperand(0).getReg();
757     if(MRI.getType(DstReg).isVector())
758       MIRBuilder.buildBuildVector(DstReg, DstRegs);
759     else
760       MIRBuilder.buildMerge(DstReg, DstRegs);
761     MI.eraseFromParent();
762     return Legalized;
763   }
764   case TargetOpcode::G_CONSTANT: {
765     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
766     const APInt &Val = MI.getOperand(1).getCImm()->getValue();
767     unsigned TotalSize = Ty.getSizeInBits();
768     unsigned NarrowSize = NarrowTy.getSizeInBits();
769     int NumParts = TotalSize / NarrowSize;
770 
771     SmallVector<Register, 4> PartRegs;
772     for (int I = 0; I != NumParts; ++I) {
773       unsigned Offset = I * NarrowSize;
774       auto K = MIRBuilder.buildConstant(NarrowTy,
775                                         Val.lshr(Offset).trunc(NarrowSize));
776       PartRegs.push_back(K.getReg(0));
777     }
778 
779     LLT LeftoverTy;
780     unsigned LeftoverBits = TotalSize - NumParts * NarrowSize;
781     SmallVector<Register, 1> LeftoverRegs;
782     if (LeftoverBits != 0) {
783       LeftoverTy = LLT::scalar(LeftoverBits);
784       auto K = MIRBuilder.buildConstant(
785         LeftoverTy,
786         Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits));
787       LeftoverRegs.push_back(K.getReg(0));
788     }
789 
790     insertParts(MI.getOperand(0).getReg(),
791                 Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs);
792 
793     MI.eraseFromParent();
794     return Legalized;
795   }
796   case TargetOpcode::G_SEXT:
797   case TargetOpcode::G_ZEXT:
798   case TargetOpcode::G_ANYEXT:
799     return narrowScalarExt(MI, TypeIdx, NarrowTy);
800   case TargetOpcode::G_TRUNC: {
801     if (TypeIdx != 1)
802       return UnableToLegalize;
803 
804     uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
805     if (NarrowTy.getSizeInBits() * 2 != SizeOp1) {
806       LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n");
807       return UnableToLegalize;
808     }
809 
810     auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
811     MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0));
812     MI.eraseFromParent();
813     return Legalized;
814   }
815 
816   case TargetOpcode::G_ADD: {
817     // FIXME: add support for when SizeOp0 isn't an exact multiple of
818     // NarrowSize.
819     if (SizeOp0 % NarrowSize != 0)
820       return UnableToLegalize;
821     // Expand in terms of carry-setting/consuming G_ADDE instructions.
822     int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
823 
824     SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
825     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
826     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
827 
828     Register CarryIn;
829     for (int i = 0; i < NumParts; ++i) {
830       Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
831       Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
832 
833       if (i == 0)
834         MIRBuilder.buildUAddo(DstReg, CarryOut, Src1Regs[i], Src2Regs[i]);
835       else {
836         MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i],
837                               Src2Regs[i], CarryIn);
838       }
839 
840       DstRegs.push_back(DstReg);
841       CarryIn = CarryOut;
842     }
843     Register DstReg = MI.getOperand(0).getReg();
844     if(MRI.getType(DstReg).isVector())
845       MIRBuilder.buildBuildVector(DstReg, DstRegs);
846     else
847       MIRBuilder.buildMerge(DstReg, DstRegs);
848     MI.eraseFromParent();
849     return Legalized;
850   }
851   case TargetOpcode::G_SUB: {
852     // FIXME: add support for when SizeOp0 isn't an exact multiple of
853     // NarrowSize.
854     if (SizeOp0 % NarrowSize != 0)
855       return UnableToLegalize;
856 
857     int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
858 
859     SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
860     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
861     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
862 
863     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
864     Register BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
865     MIRBuilder.buildInstr(TargetOpcode::G_USUBO, {DstReg, BorrowOut},
866                           {Src1Regs[0], Src2Regs[0]});
867     DstRegs.push_back(DstReg);
868     Register BorrowIn = BorrowOut;
869     for (int i = 1; i < NumParts; ++i) {
870       DstReg = MRI.createGenericVirtualRegister(NarrowTy);
871       BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
872 
873       MIRBuilder.buildInstr(TargetOpcode::G_USUBE, {DstReg, BorrowOut},
874                             {Src1Regs[i], Src2Regs[i], BorrowIn});
875 
876       DstRegs.push_back(DstReg);
877       BorrowIn = BorrowOut;
878     }
879     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
880     MI.eraseFromParent();
881     return Legalized;
882   }
883   case TargetOpcode::G_MUL:
884   case TargetOpcode::G_UMULH:
885     return narrowScalarMul(MI, NarrowTy);
886   case TargetOpcode::G_EXTRACT:
887     return narrowScalarExtract(MI, TypeIdx, NarrowTy);
888   case TargetOpcode::G_INSERT:
889     return narrowScalarInsert(MI, TypeIdx, NarrowTy);
890   case TargetOpcode::G_LOAD: {
891     const auto &MMO = **MI.memoperands_begin();
892     Register DstReg = MI.getOperand(0).getReg();
893     LLT DstTy = MRI.getType(DstReg);
894     if (DstTy.isVector())
895       return UnableToLegalize;
896 
897     if (8 * MMO.getSize() != DstTy.getSizeInBits()) {
898       Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
899       auto &MMO = **MI.memoperands_begin();
900       MIRBuilder.buildLoad(TmpReg, MI.getOperand(1), MMO);
901       MIRBuilder.buildAnyExt(DstReg, TmpReg);
902       MI.eraseFromParent();
903       return Legalized;
904     }
905 
906     return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy);
907   }
908   case TargetOpcode::G_ZEXTLOAD:
909   case TargetOpcode::G_SEXTLOAD: {
910     bool ZExt = MI.getOpcode() == TargetOpcode::G_ZEXTLOAD;
911     Register DstReg = MI.getOperand(0).getReg();
912     Register PtrReg = MI.getOperand(1).getReg();
913 
914     Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
915     auto &MMO = **MI.memoperands_begin();
916     if (MMO.getSizeInBits() == NarrowSize) {
917       MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
918     } else {
919       MIRBuilder.buildLoadInstr(MI.getOpcode(), TmpReg, PtrReg, MMO);
920     }
921 
922     if (ZExt)
923       MIRBuilder.buildZExt(DstReg, TmpReg);
924     else
925       MIRBuilder.buildSExt(DstReg, TmpReg);
926 
927     MI.eraseFromParent();
928     return Legalized;
929   }
930   case TargetOpcode::G_STORE: {
931     const auto &MMO = **MI.memoperands_begin();
932 
933     Register SrcReg = MI.getOperand(0).getReg();
934     LLT SrcTy = MRI.getType(SrcReg);
935     if (SrcTy.isVector())
936       return UnableToLegalize;
937 
938     int NumParts = SizeOp0 / NarrowSize;
939     unsigned HandledSize = NumParts * NarrowTy.getSizeInBits();
940     unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize;
941     if (SrcTy.isVector() && LeftoverBits != 0)
942       return UnableToLegalize;
943 
944     if (8 * MMO.getSize() != SrcTy.getSizeInBits()) {
945       Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
946       auto &MMO = **MI.memoperands_begin();
947       MIRBuilder.buildTrunc(TmpReg, SrcReg);
948       MIRBuilder.buildStore(TmpReg, MI.getOperand(1), MMO);
949       MI.eraseFromParent();
950       return Legalized;
951     }
952 
953     return reduceLoadStoreWidth(MI, 0, NarrowTy);
954   }
955   case TargetOpcode::G_SELECT:
956     return narrowScalarSelect(MI, TypeIdx, NarrowTy);
957   case TargetOpcode::G_AND:
958   case TargetOpcode::G_OR:
959   case TargetOpcode::G_XOR: {
960     // Legalize bitwise operation:
961     // A = BinOp<Ty> B, C
962     // into:
963     // B1, ..., BN = G_UNMERGE_VALUES B
964     // C1, ..., CN = G_UNMERGE_VALUES C
965     // A1 = BinOp<Ty/N> B1, C2
966     // ...
967     // AN = BinOp<Ty/N> BN, CN
968     // A = G_MERGE_VALUES A1, ..., AN
969     return narrowScalarBasic(MI, TypeIdx, NarrowTy);
970   }
971   case TargetOpcode::G_SHL:
972   case TargetOpcode::G_LSHR:
973   case TargetOpcode::G_ASHR:
974     return narrowScalarShift(MI, TypeIdx, NarrowTy);
975   case TargetOpcode::G_CTLZ:
976   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
977   case TargetOpcode::G_CTTZ:
978   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
979   case TargetOpcode::G_CTPOP:
980     if (TypeIdx == 1)
981       switch (MI.getOpcode()) {
982       case TargetOpcode::G_CTLZ:
983         return narrowScalarCTLZ(MI, TypeIdx, NarrowTy);
984       case TargetOpcode::G_CTTZ:
985         return narrowScalarCTTZ(MI, TypeIdx, NarrowTy);
986       case TargetOpcode::G_CTPOP:
987         return narrowScalarCTPOP(MI, TypeIdx, NarrowTy);
988       default:
989         return UnableToLegalize;
990       }
991 
992     Observer.changingInstr(MI);
993     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
994     Observer.changedInstr(MI);
995     return Legalized;
996   case TargetOpcode::G_INTTOPTR:
997     if (TypeIdx != 1)
998       return UnableToLegalize;
999 
1000     Observer.changingInstr(MI);
1001     narrowScalarSrc(MI, NarrowTy, 1);
1002     Observer.changedInstr(MI);
1003     return Legalized;
1004   case TargetOpcode::G_PTRTOINT:
1005     if (TypeIdx != 0)
1006       return UnableToLegalize;
1007 
1008     Observer.changingInstr(MI);
1009     narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1010     Observer.changedInstr(MI);
1011     return Legalized;
1012   case TargetOpcode::G_PHI: {
1013     unsigned NumParts = SizeOp0 / NarrowSize;
1014     SmallVector<Register, 2> DstRegs;
1015     SmallVector<SmallVector<Register, 2>, 2> SrcRegs;
1016     DstRegs.resize(NumParts);
1017     SrcRegs.resize(MI.getNumOperands() / 2);
1018     Observer.changingInstr(MI);
1019     for (unsigned i = 1; i < MI.getNumOperands(); i += 2) {
1020       MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB();
1021       MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
1022       extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts,
1023                    SrcRegs[i / 2]);
1024     }
1025     MachineBasicBlock &MBB = *MI.getParent();
1026     MIRBuilder.setInsertPt(MBB, MI);
1027     for (unsigned i = 0; i < NumParts; ++i) {
1028       DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy);
1029       MachineInstrBuilder MIB =
1030           MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]);
1031       for (unsigned j = 1; j < MI.getNumOperands(); j += 2)
1032         MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1));
1033     }
1034     MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI());
1035     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
1036     Observer.changedInstr(MI);
1037     MI.eraseFromParent();
1038     return Legalized;
1039   }
1040   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
1041   case TargetOpcode::G_INSERT_VECTOR_ELT: {
1042     if (TypeIdx != 2)
1043       return UnableToLegalize;
1044 
1045     int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3;
1046     Observer.changingInstr(MI);
1047     narrowScalarSrc(MI, NarrowTy, OpIdx);
1048     Observer.changedInstr(MI);
1049     return Legalized;
1050   }
1051   case TargetOpcode::G_ICMP: {
1052     uint64_t SrcSize = MRI.getType(MI.getOperand(2).getReg()).getSizeInBits();
1053     if (NarrowSize * 2 != SrcSize)
1054       return UnableToLegalize;
1055 
1056     Observer.changingInstr(MI);
1057     Register LHSL = MRI.createGenericVirtualRegister(NarrowTy);
1058     Register LHSH = MRI.createGenericVirtualRegister(NarrowTy);
1059     MIRBuilder.buildUnmerge({LHSL, LHSH}, MI.getOperand(2));
1060 
1061     Register RHSL = MRI.createGenericVirtualRegister(NarrowTy);
1062     Register RHSH = MRI.createGenericVirtualRegister(NarrowTy);
1063     MIRBuilder.buildUnmerge({RHSL, RHSH}, MI.getOperand(3));
1064 
1065     CmpInst::Predicate Pred =
1066         static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
1067     LLT ResTy = MRI.getType(MI.getOperand(0).getReg());
1068 
1069     if (Pred == CmpInst::ICMP_EQ || Pred == CmpInst::ICMP_NE) {
1070       MachineInstrBuilder XorL = MIRBuilder.buildXor(NarrowTy, LHSL, RHSL);
1071       MachineInstrBuilder XorH = MIRBuilder.buildXor(NarrowTy, LHSH, RHSH);
1072       MachineInstrBuilder Or = MIRBuilder.buildOr(NarrowTy, XorL, XorH);
1073       MachineInstrBuilder Zero = MIRBuilder.buildConstant(NarrowTy, 0);
1074       MIRBuilder.buildICmp(Pred, MI.getOperand(0), Or, Zero);
1075     } else {
1076       MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH);
1077       MachineInstrBuilder CmpHEQ =
1078           MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH);
1079       MachineInstrBuilder CmpLU = MIRBuilder.buildICmp(
1080           ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL);
1081       MIRBuilder.buildSelect(MI.getOperand(0), CmpHEQ, CmpLU, CmpH);
1082     }
1083     Observer.changedInstr(MI);
1084     MI.eraseFromParent();
1085     return Legalized;
1086   }
1087   case TargetOpcode::G_SEXT_INREG: {
1088     if (TypeIdx != 0)
1089       return UnableToLegalize;
1090 
1091     if (!MI.getOperand(2).isImm())
1092       return UnableToLegalize;
1093     int64_t SizeInBits = MI.getOperand(2).getImm();
1094 
1095     // So long as the new type has more bits than the bits we're extending we
1096     // don't need to break it apart.
1097     if (NarrowTy.getScalarSizeInBits() >= SizeInBits) {
1098       Observer.changingInstr(MI);
1099       // We don't lose any non-extension bits by truncating the src and
1100       // sign-extending the dst.
1101       MachineOperand &MO1 = MI.getOperand(1);
1102       auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1);
1103       MO1.setReg(TruncMIB.getReg(0));
1104 
1105       MachineOperand &MO2 = MI.getOperand(0);
1106       Register DstExt = MRI.createGenericVirtualRegister(NarrowTy);
1107       MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1108       MIRBuilder.buildSExt(MO2, DstExt);
1109       MO2.setReg(DstExt);
1110       Observer.changedInstr(MI);
1111       return Legalized;
1112     }
1113 
1114     // Break it apart. Components below the extension point are unmodified. The
1115     // component containing the extension point becomes a narrower SEXT_INREG.
1116     // Components above it are ashr'd from the component containing the
1117     // extension point.
1118     if (SizeOp0 % NarrowSize != 0)
1119       return UnableToLegalize;
1120     int NumParts = SizeOp0 / NarrowSize;
1121 
1122     // List the registers where the destination will be scattered.
1123     SmallVector<Register, 2> DstRegs;
1124     // List the registers where the source will be split.
1125     SmallVector<Register, 2> SrcRegs;
1126 
1127     // Create all the temporary registers.
1128     for (int i = 0; i < NumParts; ++i) {
1129       Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy);
1130 
1131       SrcRegs.push_back(SrcReg);
1132     }
1133 
1134     // Explode the big arguments into smaller chunks.
1135     MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1));
1136 
1137     Register AshrCstReg =
1138         MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1)
1139             .getReg(0);
1140     Register FullExtensionReg = 0;
1141     Register PartialExtensionReg = 0;
1142 
1143     // Do the operation on each small part.
1144     for (int i = 0; i < NumParts; ++i) {
1145       if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits)
1146         DstRegs.push_back(SrcRegs[i]);
1147       else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) {
1148         assert(PartialExtensionReg &&
1149                "Expected to visit partial extension before full");
1150         if (FullExtensionReg) {
1151           DstRegs.push_back(FullExtensionReg);
1152           continue;
1153         }
1154         DstRegs.push_back(
1155             MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg)
1156                 .getReg(0));
1157         FullExtensionReg = DstRegs.back();
1158       } else {
1159         DstRegs.push_back(
1160             MIRBuilder
1161                 .buildInstr(
1162                     TargetOpcode::G_SEXT_INREG, {NarrowTy},
1163                     {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()})
1164                 .getReg(0));
1165         PartialExtensionReg = DstRegs.back();
1166       }
1167     }
1168 
1169     // Gather the destination registers into the final destination.
1170     Register DstReg = MI.getOperand(0).getReg();
1171     MIRBuilder.buildMerge(DstReg, DstRegs);
1172     MI.eraseFromParent();
1173     return Legalized;
1174   }
1175   case TargetOpcode::G_BSWAP:
1176   case TargetOpcode::G_BITREVERSE: {
1177     if (SizeOp0 % NarrowSize != 0)
1178       return UnableToLegalize;
1179 
1180     Observer.changingInstr(MI);
1181     SmallVector<Register, 2> SrcRegs, DstRegs;
1182     unsigned NumParts = SizeOp0 / NarrowSize;
1183     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
1184 
1185     for (unsigned i = 0; i < NumParts; ++i) {
1186       auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
1187                                            {SrcRegs[NumParts - 1 - i]});
1188       DstRegs.push_back(DstPart.getReg(0));
1189     }
1190 
1191     MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
1192 
1193     Observer.changedInstr(MI);
1194     MI.eraseFromParent();
1195     return Legalized;
1196   }
1197   }
1198 }
1199 
1200 void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy,
1201                                      unsigned OpIdx, unsigned ExtOpcode) {
1202   MachineOperand &MO = MI.getOperand(OpIdx);
1203   auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO});
1204   MO.setReg(ExtB.getReg(0));
1205 }
1206 
1207 void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy,
1208                                       unsigned OpIdx) {
1209   MachineOperand &MO = MI.getOperand(OpIdx);
1210   auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO);
1211   MO.setReg(ExtB.getReg(0));
1212 }
1213 
1214 void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy,
1215                                      unsigned OpIdx, unsigned TruncOpcode) {
1216   MachineOperand &MO = MI.getOperand(OpIdx);
1217   Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1218   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1219   MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt});
1220   MO.setReg(DstExt);
1221 }
1222 
1223 void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy,
1224                                       unsigned OpIdx, unsigned ExtOpcode) {
1225   MachineOperand &MO = MI.getOperand(OpIdx);
1226   Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy);
1227   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1228   MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc});
1229   MO.setReg(DstTrunc);
1230 }
1231 
1232 void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy,
1233                                             unsigned OpIdx) {
1234   MachineOperand &MO = MI.getOperand(OpIdx);
1235   Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1236   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1237   MIRBuilder.buildExtract(MO, DstExt, 0);
1238   MO.setReg(DstExt);
1239 }
1240 
1241 void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy,
1242                                             unsigned OpIdx) {
1243   MachineOperand &MO = MI.getOperand(OpIdx);
1244 
1245   LLT OldTy = MRI.getType(MO.getReg());
1246   unsigned OldElts = OldTy.getNumElements();
1247   unsigned NewElts = MoreTy.getNumElements();
1248 
1249   unsigned NumParts = NewElts / OldElts;
1250 
1251   // Use concat_vectors if the result is a multiple of the number of elements.
1252   if (NumParts * OldElts == NewElts) {
1253     SmallVector<Register, 8> Parts;
1254     Parts.push_back(MO.getReg());
1255 
1256     Register ImpDef = MIRBuilder.buildUndef(OldTy).getReg(0);
1257     for (unsigned I = 1; I != NumParts; ++I)
1258       Parts.push_back(ImpDef);
1259 
1260     auto Concat = MIRBuilder.buildConcatVectors(MoreTy, Parts);
1261     MO.setReg(Concat.getReg(0));
1262     return;
1263   }
1264 
1265   Register MoreReg = MRI.createGenericVirtualRegister(MoreTy);
1266   Register ImpDef = MIRBuilder.buildUndef(MoreTy).getReg(0);
1267   MIRBuilder.buildInsert(MoreReg, ImpDef, MO.getReg(), 0);
1268   MO.setReg(MoreReg);
1269 }
1270 
1271 LegalizerHelper::LegalizeResult
1272 LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx,
1273                                         LLT WideTy) {
1274   if (TypeIdx != 1)
1275     return UnableToLegalize;
1276 
1277   Register DstReg = MI.getOperand(0).getReg();
1278   LLT DstTy = MRI.getType(DstReg);
1279   if (DstTy.isVector())
1280     return UnableToLegalize;
1281 
1282   Register Src1 = MI.getOperand(1).getReg();
1283   LLT SrcTy = MRI.getType(Src1);
1284   const int DstSize = DstTy.getSizeInBits();
1285   const int SrcSize = SrcTy.getSizeInBits();
1286   const int WideSize = WideTy.getSizeInBits();
1287   const int NumMerge = (DstSize + WideSize - 1) / WideSize;
1288 
1289   unsigned NumOps = MI.getNumOperands();
1290   unsigned NumSrc = MI.getNumOperands() - 1;
1291   unsigned PartSize = DstTy.getSizeInBits() / NumSrc;
1292 
1293   if (WideSize >= DstSize) {
1294     // Directly pack the bits in the target type.
1295     Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1).getReg(0);
1296 
1297     for (unsigned I = 2; I != NumOps; ++I) {
1298       const unsigned Offset = (I - 1) * PartSize;
1299 
1300       Register SrcReg = MI.getOperand(I).getReg();
1301       assert(MRI.getType(SrcReg) == LLT::scalar(PartSize));
1302 
1303       auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
1304 
1305       Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
1306         MRI.createGenericVirtualRegister(WideTy);
1307 
1308       auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
1309       auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
1310       MIRBuilder.buildOr(NextResult, ResultReg, Shl);
1311       ResultReg = NextResult;
1312     }
1313 
1314     if (WideSize > DstSize)
1315       MIRBuilder.buildTrunc(DstReg, ResultReg);
1316     else if (DstTy.isPointer())
1317       MIRBuilder.buildIntToPtr(DstReg, ResultReg);
1318 
1319     MI.eraseFromParent();
1320     return Legalized;
1321   }
1322 
1323   // Unmerge the original values to the GCD type, and recombine to the next
1324   // multiple greater than the original type.
1325   //
1326   // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6
1327   // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0
1328   // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1
1329   // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2
1330   // %10:_(s6) = G_MERGE_VALUES %4, %5, %6
1331   // %11:_(s6) = G_MERGE_VALUES %7, %8, %9
1332   // %12:_(s12) = G_MERGE_VALUES %10, %11
1333   //
1334   // Padding with undef if necessary:
1335   //
1336   // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6
1337   // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0
1338   // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1
1339   // %7:_(s2) = G_IMPLICIT_DEF
1340   // %8:_(s6) = G_MERGE_VALUES %3, %4, %5
1341   // %9:_(s6) = G_MERGE_VALUES %6, %7, %7
1342   // %10:_(s12) = G_MERGE_VALUES %8, %9
1343 
1344   const int GCD = greatestCommonDivisor(SrcSize, WideSize);
1345   LLT GCDTy = LLT::scalar(GCD);
1346 
1347   SmallVector<Register, 8> Parts;
1348   SmallVector<Register, 8> NewMergeRegs;
1349   SmallVector<Register, 8> Unmerges;
1350   LLT WideDstTy = LLT::scalar(NumMerge * WideSize);
1351 
1352   // Decompose the original operands if they don't evenly divide.
1353   for (int I = 1, E = MI.getNumOperands(); I != E; ++I) {
1354     Register SrcReg = MI.getOperand(I).getReg();
1355     if (GCD == SrcSize) {
1356       Unmerges.push_back(SrcReg);
1357     } else {
1358       auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
1359       for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J)
1360         Unmerges.push_back(Unmerge.getReg(J));
1361     }
1362   }
1363 
1364   // Pad with undef to the next size that is a multiple of the requested size.
1365   if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) {
1366     Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
1367     for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I)
1368       Unmerges.push_back(UndefReg);
1369   }
1370 
1371   const int PartsPerGCD = WideSize / GCD;
1372 
1373   // Build merges of each piece.
1374   ArrayRef<Register> Slicer(Unmerges);
1375   for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) {
1376     auto Merge = MIRBuilder.buildMerge(WideTy, Slicer.take_front(PartsPerGCD));
1377     NewMergeRegs.push_back(Merge.getReg(0));
1378   }
1379 
1380   // A truncate may be necessary if the requested type doesn't evenly divide the
1381   // original result type.
1382   if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) {
1383     MIRBuilder.buildMerge(DstReg, NewMergeRegs);
1384   } else {
1385     auto FinalMerge = MIRBuilder.buildMerge(WideDstTy, NewMergeRegs);
1386     MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0));
1387   }
1388 
1389   MI.eraseFromParent();
1390   return Legalized;
1391 }
1392 
1393 LegalizerHelper::LegalizeResult
1394 LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx,
1395                                           LLT WideTy) {
1396   if (TypeIdx != 0)
1397     return UnableToLegalize;
1398 
1399   int NumDst = MI.getNumOperands() - 1;
1400   Register SrcReg = MI.getOperand(NumDst).getReg();
1401   LLT SrcTy = MRI.getType(SrcReg);
1402   if (!SrcTy.isScalar())
1403     return UnableToLegalize;
1404 
1405   Register Dst0Reg = MI.getOperand(0).getReg();
1406   LLT DstTy = MRI.getType(Dst0Reg);
1407   if (!DstTy.isScalar())
1408     return UnableToLegalize;
1409 
1410   if (WideTy == SrcTy) {
1411     // Theres no unmerge type to target. Directly extract the bits from the
1412     // source type
1413     unsigned DstSize = DstTy.getSizeInBits();
1414 
1415     MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
1416     for (int I = 1; I != NumDst; ++I) {
1417       auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I);
1418       auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt);
1419       MIRBuilder.buildTrunc(MI.getOperand(I), Shr);
1420     }
1421 
1422     MI.eraseFromParent();
1423     return Legalized;
1424   }
1425 
1426   // TODO
1427   if (WideTy.getSizeInBits() > SrcTy.getSizeInBits())
1428     return UnableToLegalize;
1429 
1430   // Extend the source to a wider type.
1431   LLT LCMTy = getLCMType(SrcTy, WideTy);
1432 
1433   Register WideSrc = SrcReg;
1434   if (LCMTy != SrcTy)
1435     WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0);
1436   auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc);
1437 
1438   // Create a sequence of unmerges to the original results. since we may have
1439   // widened the source, we will need to pad the results with dead defs to cover
1440   // the source register.
1441   // e.g. widen s16 to s32:
1442   // %1:_(s16), %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0:_(s48)
1443   //
1444   // =>
1445   //  %4:_(s64) = G_ANYEXT %0:_(s48)
1446   //  %5:_(s32), %6:_(s32) = G_UNMERGE_VALUES %4 ; Requested unmerge
1447   //  %1:_(s16), %2:_(s16) = G_UNMERGE_VALUES %5 ; unpack to original regs
1448   //  %3:_(s16), dead %7 = G_UNMERGE_VALUES %6 ; original reg + extra dead def
1449 
1450   const int NumUnmerge = Unmerge->getNumOperands() - 1;
1451   const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits();
1452 
1453   for (int I = 0; I != NumUnmerge; ++I) {
1454     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
1455 
1456     for (int J = 0; J != PartsPerUnmerge; ++J) {
1457       int Idx = I * PartsPerUnmerge + J;
1458       if (Idx < NumDst)
1459         MIB.addDef(MI.getOperand(Idx).getReg());
1460       else {
1461         // Create dead def for excess components.
1462         MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
1463       }
1464     }
1465 
1466     MIB.addUse(Unmerge.getReg(I));
1467   }
1468 
1469   MI.eraseFromParent();
1470   return Legalized;
1471 }
1472 
1473 LegalizerHelper::LegalizeResult
1474 LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx,
1475                                     LLT WideTy) {
1476   Register DstReg = MI.getOperand(0).getReg();
1477   Register SrcReg = MI.getOperand(1).getReg();
1478   LLT SrcTy = MRI.getType(SrcReg);
1479 
1480   LLT DstTy = MRI.getType(DstReg);
1481   unsigned Offset = MI.getOperand(2).getImm();
1482 
1483   if (TypeIdx == 0) {
1484     if (SrcTy.isVector() || DstTy.isVector())
1485       return UnableToLegalize;
1486 
1487     SrcOp Src(SrcReg);
1488     if (SrcTy.isPointer()) {
1489       // Extracts from pointers can be handled only if they are really just
1490       // simple integers.
1491       const DataLayout &DL = MIRBuilder.getDataLayout();
1492       if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace()))
1493         return UnableToLegalize;
1494 
1495       LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits());
1496       Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src);
1497       SrcTy = SrcAsIntTy;
1498     }
1499 
1500     if (DstTy.isPointer())
1501       return UnableToLegalize;
1502 
1503     if (Offset == 0) {
1504       // Avoid a shift in the degenerate case.
1505       MIRBuilder.buildTrunc(DstReg,
1506                             MIRBuilder.buildAnyExtOrTrunc(WideTy, Src));
1507       MI.eraseFromParent();
1508       return Legalized;
1509     }
1510 
1511     // Do a shift in the source type.
1512     LLT ShiftTy = SrcTy;
1513     if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1514       Src = MIRBuilder.buildAnyExt(WideTy, Src);
1515       ShiftTy = WideTy;
1516     } else if (WideTy.getSizeInBits() > SrcTy.getSizeInBits())
1517       return UnableToLegalize;
1518 
1519     auto LShr = MIRBuilder.buildLShr(
1520       ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset));
1521     MIRBuilder.buildTrunc(DstReg, LShr);
1522     MI.eraseFromParent();
1523     return Legalized;
1524   }
1525 
1526   if (SrcTy.isScalar()) {
1527     Observer.changingInstr(MI);
1528     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1529     Observer.changedInstr(MI);
1530     return Legalized;
1531   }
1532 
1533   if (!SrcTy.isVector())
1534     return UnableToLegalize;
1535 
1536   if (DstTy != SrcTy.getElementType())
1537     return UnableToLegalize;
1538 
1539   if (Offset % SrcTy.getScalarSizeInBits() != 0)
1540     return UnableToLegalize;
1541 
1542   Observer.changingInstr(MI);
1543   widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1544 
1545   MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) *
1546                           Offset);
1547   widenScalarDst(MI, WideTy.getScalarType(), 0);
1548   Observer.changedInstr(MI);
1549   return Legalized;
1550 }
1551 
1552 LegalizerHelper::LegalizeResult
1553 LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx,
1554                                    LLT WideTy) {
1555   if (TypeIdx != 0)
1556     return UnableToLegalize;
1557   Observer.changingInstr(MI);
1558   widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1559   widenScalarDst(MI, WideTy);
1560   Observer.changedInstr(MI);
1561   return Legalized;
1562 }
1563 
1564 LegalizerHelper::LegalizeResult
1565 LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
1566   MIRBuilder.setInstr(MI);
1567 
1568   switch (MI.getOpcode()) {
1569   default:
1570     return UnableToLegalize;
1571   case TargetOpcode::G_EXTRACT:
1572     return widenScalarExtract(MI, TypeIdx, WideTy);
1573   case TargetOpcode::G_INSERT:
1574     return widenScalarInsert(MI, TypeIdx, WideTy);
1575   case TargetOpcode::G_MERGE_VALUES:
1576     return widenScalarMergeValues(MI, TypeIdx, WideTy);
1577   case TargetOpcode::G_UNMERGE_VALUES:
1578     return widenScalarUnmergeValues(MI, TypeIdx, WideTy);
1579   case TargetOpcode::G_UADDO:
1580   case TargetOpcode::G_USUBO: {
1581     if (TypeIdx == 1)
1582       return UnableToLegalize; // TODO
1583     auto LHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(2));
1584     auto RHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(3));
1585     unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO
1586                           ? TargetOpcode::G_ADD
1587                           : TargetOpcode::G_SUB;
1588     // Do the arithmetic in the larger type.
1589     auto NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSZext, RHSZext});
1590     LLT OrigTy = MRI.getType(MI.getOperand(0).getReg());
1591     APInt Mask =
1592         APInt::getLowBitsSet(WideTy.getSizeInBits(), OrigTy.getSizeInBits());
1593     auto AndOp = MIRBuilder.buildAnd(
1594         WideTy, NewOp, MIRBuilder.buildConstant(WideTy, Mask));
1595     // There is no overflow if the AndOp is the same as NewOp.
1596     MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, AndOp);
1597     // Now trunc the NewOp to the original result.
1598     MIRBuilder.buildTrunc(MI.getOperand(0), NewOp);
1599     MI.eraseFromParent();
1600     return Legalized;
1601   }
1602   case TargetOpcode::G_CTTZ:
1603   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1604   case TargetOpcode::G_CTLZ:
1605   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1606   case TargetOpcode::G_CTPOP: {
1607     if (TypeIdx == 0) {
1608       Observer.changingInstr(MI);
1609       widenScalarDst(MI, WideTy, 0);
1610       Observer.changedInstr(MI);
1611       return Legalized;
1612     }
1613 
1614     Register SrcReg = MI.getOperand(1).getReg();
1615 
1616     // First ZEXT the input.
1617     auto MIBSrc = MIRBuilder.buildZExt(WideTy, SrcReg);
1618     LLT CurTy = MRI.getType(SrcReg);
1619     if (MI.getOpcode() == TargetOpcode::G_CTTZ) {
1620       // The count is the same in the larger type except if the original
1621       // value was zero.  This can be handled by setting the bit just off
1622       // the top of the original type.
1623       auto TopBit =
1624           APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits());
1625       MIBSrc = MIRBuilder.buildOr(
1626         WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit));
1627     }
1628 
1629     // Perform the operation at the larger size.
1630     auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, {MIBSrc});
1631     // This is already the correct result for CTPOP and CTTZs
1632     if (MI.getOpcode() == TargetOpcode::G_CTLZ ||
1633         MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) {
1634       // The correct result is NewOp - (Difference in widety and current ty).
1635       unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits();
1636       MIBNewOp = MIRBuilder.buildSub(
1637           WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff));
1638     }
1639 
1640     MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp);
1641     MI.eraseFromParent();
1642     return Legalized;
1643   }
1644   case TargetOpcode::G_BSWAP: {
1645     Observer.changingInstr(MI);
1646     Register DstReg = MI.getOperand(0).getReg();
1647 
1648     Register ShrReg = MRI.createGenericVirtualRegister(WideTy);
1649     Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1650     Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy);
1651     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1652 
1653     MI.getOperand(0).setReg(DstExt);
1654 
1655     MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1656 
1657     LLT Ty = MRI.getType(DstReg);
1658     unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
1659     MIRBuilder.buildConstant(ShiftAmtReg, DiffBits);
1660     MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg);
1661 
1662     MIRBuilder.buildTrunc(DstReg, ShrReg);
1663     Observer.changedInstr(MI);
1664     return Legalized;
1665   }
1666   case TargetOpcode::G_BITREVERSE: {
1667     Observer.changingInstr(MI);
1668 
1669     Register DstReg = MI.getOperand(0).getReg();
1670     LLT Ty = MRI.getType(DstReg);
1671     unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
1672 
1673     Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1674     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1675     MI.getOperand(0).setReg(DstExt);
1676     MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1677 
1678     auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits);
1679     auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt);
1680     MIRBuilder.buildTrunc(DstReg, Shift);
1681     Observer.changedInstr(MI);
1682     return Legalized;
1683   }
1684   case TargetOpcode::G_ADD:
1685   case TargetOpcode::G_AND:
1686   case TargetOpcode::G_MUL:
1687   case TargetOpcode::G_OR:
1688   case TargetOpcode::G_XOR:
1689   case TargetOpcode::G_SUB:
1690     // Perform operation at larger width (any extension is fines here, high bits
1691     // don't affect the result) and then truncate the result back to the
1692     // original type.
1693     Observer.changingInstr(MI);
1694     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1695     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1696     widenScalarDst(MI, WideTy);
1697     Observer.changedInstr(MI);
1698     return Legalized;
1699 
1700   case TargetOpcode::G_SHL:
1701     Observer.changingInstr(MI);
1702 
1703     if (TypeIdx == 0) {
1704       widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1705       widenScalarDst(MI, WideTy);
1706     } else {
1707       assert(TypeIdx == 1);
1708       // The "number of bits to shift" operand must preserve its value as an
1709       // unsigned integer:
1710       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1711     }
1712 
1713     Observer.changedInstr(MI);
1714     return Legalized;
1715 
1716   case TargetOpcode::G_SDIV:
1717   case TargetOpcode::G_SREM:
1718   case TargetOpcode::G_SMIN:
1719   case TargetOpcode::G_SMAX:
1720     Observer.changingInstr(MI);
1721     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
1722     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
1723     widenScalarDst(MI, WideTy);
1724     Observer.changedInstr(MI);
1725     return Legalized;
1726 
1727   case TargetOpcode::G_ASHR:
1728   case TargetOpcode::G_LSHR:
1729     Observer.changingInstr(MI);
1730 
1731     if (TypeIdx == 0) {
1732       unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ?
1733         TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
1734 
1735       widenScalarSrc(MI, WideTy, 1, CvtOp);
1736       widenScalarDst(MI, WideTy);
1737     } else {
1738       assert(TypeIdx == 1);
1739       // The "number of bits to shift" operand must preserve its value as an
1740       // unsigned integer:
1741       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1742     }
1743 
1744     Observer.changedInstr(MI);
1745     return Legalized;
1746   case TargetOpcode::G_UDIV:
1747   case TargetOpcode::G_UREM:
1748   case TargetOpcode::G_UMIN:
1749   case TargetOpcode::G_UMAX:
1750     Observer.changingInstr(MI);
1751     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
1752     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1753     widenScalarDst(MI, WideTy);
1754     Observer.changedInstr(MI);
1755     return Legalized;
1756 
1757   case TargetOpcode::G_SELECT:
1758     Observer.changingInstr(MI);
1759     if (TypeIdx == 0) {
1760       // Perform operation at larger width (any extension is fine here, high
1761       // bits don't affect the result) and then truncate the result back to the
1762       // original type.
1763       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1764       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
1765       widenScalarDst(MI, WideTy);
1766     } else {
1767       bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector();
1768       // Explicit extension is required here since high bits affect the result.
1769       widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false));
1770     }
1771     Observer.changedInstr(MI);
1772     return Legalized;
1773 
1774   case TargetOpcode::G_FPTOSI:
1775   case TargetOpcode::G_FPTOUI:
1776     Observer.changingInstr(MI);
1777 
1778     if (TypeIdx == 0)
1779       widenScalarDst(MI, WideTy);
1780     else
1781       widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
1782 
1783     Observer.changedInstr(MI);
1784     return Legalized;
1785   case TargetOpcode::G_SITOFP:
1786     if (TypeIdx != 1)
1787       return UnableToLegalize;
1788     Observer.changingInstr(MI);
1789     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
1790     Observer.changedInstr(MI);
1791     return Legalized;
1792 
1793   case TargetOpcode::G_UITOFP:
1794     if (TypeIdx != 1)
1795       return UnableToLegalize;
1796     Observer.changingInstr(MI);
1797     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
1798     Observer.changedInstr(MI);
1799     return Legalized;
1800 
1801   case TargetOpcode::G_LOAD:
1802   case TargetOpcode::G_SEXTLOAD:
1803   case TargetOpcode::G_ZEXTLOAD:
1804     Observer.changingInstr(MI);
1805     widenScalarDst(MI, WideTy);
1806     Observer.changedInstr(MI);
1807     return Legalized;
1808 
1809   case TargetOpcode::G_STORE: {
1810     if (TypeIdx != 0)
1811       return UnableToLegalize;
1812 
1813     LLT Ty = MRI.getType(MI.getOperand(0).getReg());
1814     if (!isPowerOf2_32(Ty.getSizeInBits()))
1815       return UnableToLegalize;
1816 
1817     Observer.changingInstr(MI);
1818 
1819     unsigned ExtType = Ty.getScalarSizeInBits() == 1 ?
1820       TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT;
1821     widenScalarSrc(MI, WideTy, 0, ExtType);
1822 
1823     Observer.changedInstr(MI);
1824     return Legalized;
1825   }
1826   case TargetOpcode::G_CONSTANT: {
1827     MachineOperand &SrcMO = MI.getOperand(1);
1828     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
1829     unsigned ExtOpc = LI.getExtOpcodeForWideningConstant(
1830         MRI.getType(MI.getOperand(0).getReg()));
1831     assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT ||
1832             ExtOpc == TargetOpcode::G_ANYEXT) &&
1833            "Illegal Extend");
1834     const APInt &SrcVal = SrcMO.getCImm()->getValue();
1835     const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT)
1836                            ? SrcVal.sext(WideTy.getSizeInBits())
1837                            : SrcVal.zext(WideTy.getSizeInBits());
1838     Observer.changingInstr(MI);
1839     SrcMO.setCImm(ConstantInt::get(Ctx, Val));
1840 
1841     widenScalarDst(MI, WideTy);
1842     Observer.changedInstr(MI);
1843     return Legalized;
1844   }
1845   case TargetOpcode::G_FCONSTANT: {
1846     MachineOperand &SrcMO = MI.getOperand(1);
1847     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
1848     APFloat Val = SrcMO.getFPImm()->getValueAPF();
1849     bool LosesInfo;
1850     switch (WideTy.getSizeInBits()) {
1851     case 32:
1852       Val.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven,
1853                   &LosesInfo);
1854       break;
1855     case 64:
1856       Val.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven,
1857                   &LosesInfo);
1858       break;
1859     default:
1860       return UnableToLegalize;
1861     }
1862 
1863     assert(!LosesInfo && "extend should always be lossless");
1864 
1865     Observer.changingInstr(MI);
1866     SrcMO.setFPImm(ConstantFP::get(Ctx, Val));
1867 
1868     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
1869     Observer.changedInstr(MI);
1870     return Legalized;
1871   }
1872   case TargetOpcode::G_IMPLICIT_DEF: {
1873     Observer.changingInstr(MI);
1874     widenScalarDst(MI, WideTy);
1875     Observer.changedInstr(MI);
1876     return Legalized;
1877   }
1878   case TargetOpcode::G_BRCOND:
1879     Observer.changingInstr(MI);
1880     widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false));
1881     Observer.changedInstr(MI);
1882     return Legalized;
1883 
1884   case TargetOpcode::G_FCMP:
1885     Observer.changingInstr(MI);
1886     if (TypeIdx == 0)
1887       widenScalarDst(MI, WideTy);
1888     else {
1889       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
1890       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT);
1891     }
1892     Observer.changedInstr(MI);
1893     return Legalized;
1894 
1895   case TargetOpcode::G_ICMP:
1896     Observer.changingInstr(MI);
1897     if (TypeIdx == 0)
1898       widenScalarDst(MI, WideTy);
1899     else {
1900       unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>(
1901                                MI.getOperand(1).getPredicate()))
1902                                ? TargetOpcode::G_SEXT
1903                                : TargetOpcode::G_ZEXT;
1904       widenScalarSrc(MI, WideTy, 2, ExtOpcode);
1905       widenScalarSrc(MI, WideTy, 3, ExtOpcode);
1906     }
1907     Observer.changedInstr(MI);
1908     return Legalized;
1909 
1910   case TargetOpcode::G_PTR_ADD:
1911     assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD");
1912     Observer.changingInstr(MI);
1913     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
1914     Observer.changedInstr(MI);
1915     return Legalized;
1916 
1917   case TargetOpcode::G_PHI: {
1918     assert(TypeIdx == 0 && "Expecting only Idx 0");
1919 
1920     Observer.changingInstr(MI);
1921     for (unsigned I = 1; I < MI.getNumOperands(); I += 2) {
1922       MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
1923       MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
1924       widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT);
1925     }
1926 
1927     MachineBasicBlock &MBB = *MI.getParent();
1928     MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
1929     widenScalarDst(MI, WideTy);
1930     Observer.changedInstr(MI);
1931     return Legalized;
1932   }
1933   case TargetOpcode::G_EXTRACT_VECTOR_ELT: {
1934     if (TypeIdx == 0) {
1935       Register VecReg = MI.getOperand(1).getReg();
1936       LLT VecTy = MRI.getType(VecReg);
1937       Observer.changingInstr(MI);
1938 
1939       widenScalarSrc(MI, LLT::vector(VecTy.getNumElements(),
1940                                      WideTy.getSizeInBits()),
1941                      1, TargetOpcode::G_SEXT);
1942 
1943       widenScalarDst(MI, WideTy, 0);
1944       Observer.changedInstr(MI);
1945       return Legalized;
1946     }
1947 
1948     if (TypeIdx != 2)
1949       return UnableToLegalize;
1950     Observer.changingInstr(MI);
1951     // TODO: Probably should be zext
1952     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
1953     Observer.changedInstr(MI);
1954     return Legalized;
1955   }
1956   case TargetOpcode::G_INSERT_VECTOR_ELT: {
1957     if (TypeIdx == 1) {
1958       Observer.changingInstr(MI);
1959 
1960       Register VecReg = MI.getOperand(1).getReg();
1961       LLT VecTy = MRI.getType(VecReg);
1962       LLT WideVecTy = LLT::vector(VecTy.getNumElements(), WideTy);
1963 
1964       widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT);
1965       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1966       widenScalarDst(MI, WideVecTy, 0);
1967       Observer.changedInstr(MI);
1968       return Legalized;
1969     }
1970 
1971     if (TypeIdx == 2) {
1972       Observer.changingInstr(MI);
1973       // TODO: Probably should be zext
1974       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT);
1975       Observer.changedInstr(MI);
1976     }
1977 
1978     return Legalized;
1979   }
1980   case TargetOpcode::G_FADD:
1981   case TargetOpcode::G_FMUL:
1982   case TargetOpcode::G_FSUB:
1983   case TargetOpcode::G_FMA:
1984   case TargetOpcode::G_FMAD:
1985   case TargetOpcode::G_FNEG:
1986   case TargetOpcode::G_FABS:
1987   case TargetOpcode::G_FCANONICALIZE:
1988   case TargetOpcode::G_FMINNUM:
1989   case TargetOpcode::G_FMAXNUM:
1990   case TargetOpcode::G_FMINNUM_IEEE:
1991   case TargetOpcode::G_FMAXNUM_IEEE:
1992   case TargetOpcode::G_FMINIMUM:
1993   case TargetOpcode::G_FMAXIMUM:
1994   case TargetOpcode::G_FDIV:
1995   case TargetOpcode::G_FREM:
1996   case TargetOpcode::G_FCEIL:
1997   case TargetOpcode::G_FFLOOR:
1998   case TargetOpcode::G_FCOS:
1999   case TargetOpcode::G_FSIN:
2000   case TargetOpcode::G_FLOG10:
2001   case TargetOpcode::G_FLOG:
2002   case TargetOpcode::G_FLOG2:
2003   case TargetOpcode::G_FRINT:
2004   case TargetOpcode::G_FNEARBYINT:
2005   case TargetOpcode::G_FSQRT:
2006   case TargetOpcode::G_FEXP:
2007   case TargetOpcode::G_FEXP2:
2008   case TargetOpcode::G_FPOW:
2009   case TargetOpcode::G_INTRINSIC_TRUNC:
2010   case TargetOpcode::G_INTRINSIC_ROUND:
2011     assert(TypeIdx == 0);
2012     Observer.changingInstr(MI);
2013 
2014     for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
2015       widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT);
2016 
2017     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2018     Observer.changedInstr(MI);
2019     return Legalized;
2020   case TargetOpcode::G_INTTOPTR:
2021     if (TypeIdx != 1)
2022       return UnableToLegalize;
2023 
2024     Observer.changingInstr(MI);
2025     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2026     Observer.changedInstr(MI);
2027     return Legalized;
2028   case TargetOpcode::G_PTRTOINT:
2029     if (TypeIdx != 0)
2030       return UnableToLegalize;
2031 
2032     Observer.changingInstr(MI);
2033     widenScalarDst(MI, WideTy, 0);
2034     Observer.changedInstr(MI);
2035     return Legalized;
2036   case TargetOpcode::G_BUILD_VECTOR: {
2037     Observer.changingInstr(MI);
2038 
2039     const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType();
2040     for (int I = 1, E = MI.getNumOperands(); I != E; ++I)
2041       widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT);
2042 
2043     // Avoid changing the result vector type if the source element type was
2044     // requested.
2045     if (TypeIdx == 1) {
2046       auto &TII = *MI.getMF()->getSubtarget().getInstrInfo();
2047       MI.setDesc(TII.get(TargetOpcode::G_BUILD_VECTOR_TRUNC));
2048     } else {
2049       widenScalarDst(MI, WideTy, 0);
2050     }
2051 
2052     Observer.changedInstr(MI);
2053     return Legalized;
2054   }
2055   case TargetOpcode::G_SEXT_INREG:
2056     if (TypeIdx != 0)
2057       return UnableToLegalize;
2058 
2059     Observer.changingInstr(MI);
2060     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2061     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC);
2062     Observer.changedInstr(MI);
2063     return Legalized;
2064   }
2065 }
2066 
2067 static void getUnmergePieces(SmallVectorImpl<Register> &Pieces,
2068                              MachineIRBuilder &B, Register Src, LLT Ty) {
2069   auto Unmerge = B.buildUnmerge(Ty, Src);
2070   for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I)
2071     Pieces.push_back(Unmerge.getReg(I));
2072 }
2073 
2074 LegalizerHelper::LegalizeResult
2075 LegalizerHelper::lowerBitcast(MachineInstr &MI) {
2076   Register Dst = MI.getOperand(0).getReg();
2077   Register Src = MI.getOperand(1).getReg();
2078   LLT DstTy = MRI.getType(Dst);
2079   LLT SrcTy = MRI.getType(Src);
2080 
2081   if (SrcTy.isVector() && !DstTy.isVector()) {
2082     SmallVector<Register, 8> SrcRegs;
2083     getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcTy.getElementType());
2084     MIRBuilder.buildMerge(Dst, SrcRegs);
2085     MI.eraseFromParent();
2086     return Legalized;
2087   }
2088 
2089   if (DstTy.isVector() && !SrcTy.isVector()) {
2090     SmallVector<Register, 8> SrcRegs;
2091     getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType());
2092     MIRBuilder.buildMerge(Dst, SrcRegs);
2093     MI.eraseFromParent();
2094     return Legalized;
2095   }
2096 
2097   return UnableToLegalize;
2098 }
2099 
2100 LegalizerHelper::LegalizeResult
2101 LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
2102   using namespace TargetOpcode;
2103   MIRBuilder.setInstr(MI);
2104 
2105   switch(MI.getOpcode()) {
2106   default:
2107     return UnableToLegalize;
2108   case TargetOpcode::G_BITCAST:
2109     return lowerBitcast(MI);
2110   case TargetOpcode::G_SREM:
2111   case TargetOpcode::G_UREM: {
2112     Register QuotReg = MRI.createGenericVirtualRegister(Ty);
2113     MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {QuotReg},
2114                           {MI.getOperand(1), MI.getOperand(2)});
2115 
2116     Register ProdReg = MRI.createGenericVirtualRegister(Ty);
2117     MIRBuilder.buildMul(ProdReg, QuotReg, MI.getOperand(2));
2118     MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), ProdReg);
2119     MI.eraseFromParent();
2120     return Legalized;
2121   }
2122   case TargetOpcode::G_SADDO:
2123   case TargetOpcode::G_SSUBO:
2124     return lowerSADDO_SSUBO(MI);
2125   case TargetOpcode::G_SMULO:
2126   case TargetOpcode::G_UMULO: {
2127     // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
2128     // result.
2129     Register Res = MI.getOperand(0).getReg();
2130     Register Overflow = MI.getOperand(1).getReg();
2131     Register LHS = MI.getOperand(2).getReg();
2132     Register RHS = MI.getOperand(3).getReg();
2133 
2134     MIRBuilder.buildMul(Res, LHS, RHS);
2135 
2136     unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
2137                           ? TargetOpcode::G_SMULH
2138                           : TargetOpcode::G_UMULH;
2139 
2140     Register HiPart = MRI.createGenericVirtualRegister(Ty);
2141     MIRBuilder.buildInstr(Opcode)
2142       .addDef(HiPart)
2143       .addUse(LHS)
2144       .addUse(RHS);
2145 
2146     Register Zero = MRI.createGenericVirtualRegister(Ty);
2147     MIRBuilder.buildConstant(Zero, 0);
2148 
2149     // For *signed* multiply, overflow is detected by checking:
2150     // (hi != (lo >> bitwidth-1))
2151     if (Opcode == TargetOpcode::G_SMULH) {
2152       Register Shifted = MRI.createGenericVirtualRegister(Ty);
2153       Register ShiftAmt = MRI.createGenericVirtualRegister(Ty);
2154       MIRBuilder.buildConstant(ShiftAmt, Ty.getSizeInBits() - 1);
2155       MIRBuilder.buildInstr(TargetOpcode::G_ASHR)
2156         .addDef(Shifted)
2157         .addUse(Res)
2158         .addUse(ShiftAmt);
2159       MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted);
2160     } else {
2161       MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
2162     }
2163     MI.eraseFromParent();
2164     return Legalized;
2165   }
2166   case TargetOpcode::G_FNEG: {
2167     // TODO: Handle vector types once we are able to
2168     // represent them.
2169     if (Ty.isVector())
2170       return UnableToLegalize;
2171     Register Res = MI.getOperand(0).getReg();
2172     Type *ZeroTy;
2173     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
2174     switch (Ty.getSizeInBits()) {
2175     case 16:
2176       ZeroTy = Type::getHalfTy(Ctx);
2177       break;
2178     case 32:
2179       ZeroTy = Type::getFloatTy(Ctx);
2180       break;
2181     case 64:
2182       ZeroTy = Type::getDoubleTy(Ctx);
2183       break;
2184     case 128:
2185       ZeroTy = Type::getFP128Ty(Ctx);
2186       break;
2187     default:
2188       llvm_unreachable("unexpected floating-point type");
2189     }
2190     ConstantFP &ZeroForNegation =
2191         *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy));
2192     auto Zero = MIRBuilder.buildFConstant(Ty, ZeroForNegation);
2193     Register SubByReg = MI.getOperand(1).getReg();
2194     Register ZeroReg = Zero.getReg(0);
2195     MIRBuilder.buildFSub(Res, ZeroReg, SubByReg, MI.getFlags());
2196     MI.eraseFromParent();
2197     return Legalized;
2198   }
2199   case TargetOpcode::G_FSUB: {
2200     // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)).
2201     // First, check if G_FNEG is marked as Lower. If so, we may
2202     // end up with an infinite loop as G_FSUB is used to legalize G_FNEG.
2203     if (LI.getAction({G_FNEG, {Ty}}).Action == Lower)
2204       return UnableToLegalize;
2205     Register Res = MI.getOperand(0).getReg();
2206     Register LHS = MI.getOperand(1).getReg();
2207     Register RHS = MI.getOperand(2).getReg();
2208     Register Neg = MRI.createGenericVirtualRegister(Ty);
2209     MIRBuilder.buildFNeg(Neg, RHS);
2210     MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags());
2211     MI.eraseFromParent();
2212     return Legalized;
2213   }
2214   case TargetOpcode::G_FMAD:
2215     return lowerFMad(MI);
2216   case TargetOpcode::G_INTRINSIC_ROUND:
2217     return lowerIntrinsicRound(MI);
2218   case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
2219     Register OldValRes = MI.getOperand(0).getReg();
2220     Register SuccessRes = MI.getOperand(1).getReg();
2221     Register Addr = MI.getOperand(2).getReg();
2222     Register CmpVal = MI.getOperand(3).getReg();
2223     Register NewVal = MI.getOperand(4).getReg();
2224     MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal,
2225                                   **MI.memoperands_begin());
2226     MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal);
2227     MI.eraseFromParent();
2228     return Legalized;
2229   }
2230   case TargetOpcode::G_LOAD:
2231   case TargetOpcode::G_SEXTLOAD:
2232   case TargetOpcode::G_ZEXTLOAD: {
2233     // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT
2234     Register DstReg = MI.getOperand(0).getReg();
2235     Register PtrReg = MI.getOperand(1).getReg();
2236     LLT DstTy = MRI.getType(DstReg);
2237     auto &MMO = **MI.memoperands_begin();
2238 
2239     if (DstTy.getSizeInBits() == MMO.getSizeInBits()) {
2240       if (MI.getOpcode() == TargetOpcode::G_LOAD) {
2241         // This load needs splitting into power of 2 sized loads.
2242         if (DstTy.isVector())
2243           return UnableToLegalize;
2244         if (isPowerOf2_32(DstTy.getSizeInBits()))
2245           return UnableToLegalize; // Don't know what we're being asked to do.
2246 
2247         // Our strategy here is to generate anyextending loads for the smaller
2248         // types up to next power-2 result type, and then combine the two larger
2249         // result values together, before truncating back down to the non-pow-2
2250         // type.
2251         // E.g. v1 = i24 load =>
2252         // v2 = i32 load (2 byte)
2253         // v3 = i32 load (1 byte)
2254         // v4 = i32 shl v3, 16
2255         // v5 = i32 or v4, v2
2256         // v1 = i24 trunc v5
2257         // By doing this we generate the correct truncate which should get
2258         // combined away as an artifact with a matching extend.
2259         uint64_t LargeSplitSize = PowerOf2Floor(DstTy.getSizeInBits());
2260         uint64_t SmallSplitSize = DstTy.getSizeInBits() - LargeSplitSize;
2261 
2262         MachineFunction &MF = MIRBuilder.getMF();
2263         MachineMemOperand *LargeMMO =
2264             MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
2265         MachineMemOperand *SmallMMO = MF.getMachineMemOperand(
2266             &MMO, LargeSplitSize / 8, SmallSplitSize / 8);
2267 
2268         LLT PtrTy = MRI.getType(PtrReg);
2269         unsigned AnyExtSize = NextPowerOf2(DstTy.getSizeInBits());
2270         LLT AnyExtTy = LLT::scalar(AnyExtSize);
2271         Register LargeLdReg = MRI.createGenericVirtualRegister(AnyExtTy);
2272         Register SmallLdReg = MRI.createGenericVirtualRegister(AnyExtTy);
2273         auto LargeLoad =
2274             MIRBuilder.buildLoad(LargeLdReg, PtrReg, *LargeMMO);
2275 
2276         auto OffsetCst = MIRBuilder.buildConstant(
2277             LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
2278         Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
2279         auto SmallPtr =
2280             MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0));
2281         auto SmallLoad = MIRBuilder.buildLoad(SmallLdReg, SmallPtr.getReg(0),
2282                                               *SmallMMO);
2283 
2284         auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize);
2285         auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt);
2286         auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad);
2287         MIRBuilder.buildTrunc(DstReg, {Or.getReg(0)});
2288         MI.eraseFromParent();
2289         return Legalized;
2290       }
2291       MIRBuilder.buildLoad(DstReg, PtrReg, MMO);
2292       MI.eraseFromParent();
2293       return Legalized;
2294     }
2295 
2296     if (DstTy.isScalar()) {
2297       Register TmpReg =
2298           MRI.createGenericVirtualRegister(LLT::scalar(MMO.getSizeInBits()));
2299       MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
2300       switch (MI.getOpcode()) {
2301       default:
2302         llvm_unreachable("Unexpected opcode");
2303       case TargetOpcode::G_LOAD:
2304         MIRBuilder.buildExtOrTrunc(TargetOpcode::G_ANYEXT, DstReg, TmpReg);
2305         break;
2306       case TargetOpcode::G_SEXTLOAD:
2307         MIRBuilder.buildSExt(DstReg, TmpReg);
2308         break;
2309       case TargetOpcode::G_ZEXTLOAD:
2310         MIRBuilder.buildZExt(DstReg, TmpReg);
2311         break;
2312       }
2313       MI.eraseFromParent();
2314       return Legalized;
2315     }
2316 
2317     return UnableToLegalize;
2318   }
2319   case TargetOpcode::G_STORE: {
2320     // Lower a non-power of 2 store into multiple pow-2 stores.
2321     // E.g. split an i24 store into an i16 store + i8 store.
2322     // We do this by first extending the stored value to the next largest power
2323     // of 2 type, and then using truncating stores to store the components.
2324     // By doing this, likewise with G_LOAD, generate an extend that can be
2325     // artifact-combined away instead of leaving behind extracts.
2326     Register SrcReg = MI.getOperand(0).getReg();
2327     Register PtrReg = MI.getOperand(1).getReg();
2328     LLT SrcTy = MRI.getType(SrcReg);
2329     MachineMemOperand &MMO = **MI.memoperands_begin();
2330     if (SrcTy.getSizeInBits() != MMO.getSizeInBits())
2331       return UnableToLegalize;
2332     if (SrcTy.isVector())
2333       return UnableToLegalize;
2334     if (isPowerOf2_32(SrcTy.getSizeInBits()))
2335       return UnableToLegalize; // Don't know what we're being asked to do.
2336 
2337     // Extend to the next pow-2.
2338     const LLT ExtendTy = LLT::scalar(NextPowerOf2(SrcTy.getSizeInBits()));
2339     auto ExtVal = MIRBuilder.buildAnyExt(ExtendTy, SrcReg);
2340 
2341     // Obtain the smaller value by shifting away the larger value.
2342     uint64_t LargeSplitSize = PowerOf2Floor(SrcTy.getSizeInBits());
2343     uint64_t SmallSplitSize = SrcTy.getSizeInBits() - LargeSplitSize;
2344     auto ShiftAmt = MIRBuilder.buildConstant(ExtendTy, LargeSplitSize);
2345     auto SmallVal = MIRBuilder.buildLShr(ExtendTy, ExtVal, ShiftAmt);
2346 
2347     // Generate the PtrAdd and truncating stores.
2348     LLT PtrTy = MRI.getType(PtrReg);
2349     auto OffsetCst =
2350         MIRBuilder.buildConstant(LLT::scalar(64), LargeSplitSize / 8);
2351     Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
2352     auto SmallPtr =
2353         MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0));
2354 
2355     MachineFunction &MF = MIRBuilder.getMF();
2356     MachineMemOperand *LargeMMO =
2357         MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
2358     MachineMemOperand *SmallMMO =
2359         MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8);
2360     MIRBuilder.buildStore(ExtVal.getReg(0), PtrReg, *LargeMMO);
2361     MIRBuilder.buildStore(SmallVal.getReg(0), SmallPtr.getReg(0), *SmallMMO);
2362     MI.eraseFromParent();
2363     return Legalized;
2364   }
2365   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
2366   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
2367   case TargetOpcode::G_CTLZ:
2368   case TargetOpcode::G_CTTZ:
2369   case TargetOpcode::G_CTPOP:
2370     return lowerBitCount(MI, TypeIdx, Ty);
2371   case G_UADDO: {
2372     Register Res = MI.getOperand(0).getReg();
2373     Register CarryOut = MI.getOperand(1).getReg();
2374     Register LHS = MI.getOperand(2).getReg();
2375     Register RHS = MI.getOperand(3).getReg();
2376 
2377     MIRBuilder.buildAdd(Res, LHS, RHS);
2378     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS);
2379 
2380     MI.eraseFromParent();
2381     return Legalized;
2382   }
2383   case G_UADDE: {
2384     Register Res = MI.getOperand(0).getReg();
2385     Register CarryOut = MI.getOperand(1).getReg();
2386     Register LHS = MI.getOperand(2).getReg();
2387     Register RHS = MI.getOperand(3).getReg();
2388     Register CarryIn = MI.getOperand(4).getReg();
2389 
2390     Register TmpRes = MRI.createGenericVirtualRegister(Ty);
2391     Register ZExtCarryIn = MRI.createGenericVirtualRegister(Ty);
2392 
2393     MIRBuilder.buildAdd(TmpRes, LHS, RHS);
2394     MIRBuilder.buildZExt(ZExtCarryIn, CarryIn);
2395     MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn);
2396     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS);
2397 
2398     MI.eraseFromParent();
2399     return Legalized;
2400   }
2401   case G_USUBO: {
2402     Register Res = MI.getOperand(0).getReg();
2403     Register BorrowOut = MI.getOperand(1).getReg();
2404     Register LHS = MI.getOperand(2).getReg();
2405     Register RHS = MI.getOperand(3).getReg();
2406 
2407     MIRBuilder.buildSub(Res, LHS, RHS);
2408     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS);
2409 
2410     MI.eraseFromParent();
2411     return Legalized;
2412   }
2413   case G_USUBE: {
2414     Register Res = MI.getOperand(0).getReg();
2415     Register BorrowOut = MI.getOperand(1).getReg();
2416     Register LHS = MI.getOperand(2).getReg();
2417     Register RHS = MI.getOperand(3).getReg();
2418     Register BorrowIn = MI.getOperand(4).getReg();
2419 
2420     Register TmpRes = MRI.createGenericVirtualRegister(Ty);
2421     Register ZExtBorrowIn = MRI.createGenericVirtualRegister(Ty);
2422     Register LHS_EQ_RHS = MRI.createGenericVirtualRegister(LLT::scalar(1));
2423     Register LHS_ULT_RHS = MRI.createGenericVirtualRegister(LLT::scalar(1));
2424 
2425     MIRBuilder.buildSub(TmpRes, LHS, RHS);
2426     MIRBuilder.buildZExt(ZExtBorrowIn, BorrowIn);
2427     MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn);
2428     MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LHS_EQ_RHS, LHS, RHS);
2429     MIRBuilder.buildICmp(CmpInst::ICMP_ULT, LHS_ULT_RHS, LHS, RHS);
2430     MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS);
2431 
2432     MI.eraseFromParent();
2433     return Legalized;
2434   }
2435   case G_UITOFP:
2436     return lowerUITOFP(MI, TypeIdx, Ty);
2437   case G_SITOFP:
2438     return lowerSITOFP(MI, TypeIdx, Ty);
2439   case G_FPTOUI:
2440     return lowerFPTOUI(MI, TypeIdx, Ty);
2441   case G_SMIN:
2442   case G_SMAX:
2443   case G_UMIN:
2444   case G_UMAX:
2445     return lowerMinMax(MI, TypeIdx, Ty);
2446   case G_FCOPYSIGN:
2447     return lowerFCopySign(MI, TypeIdx, Ty);
2448   case G_FMINNUM:
2449   case G_FMAXNUM:
2450     return lowerFMinNumMaxNum(MI);
2451   case G_UNMERGE_VALUES:
2452     return lowerUnmergeValues(MI);
2453   case TargetOpcode::G_SEXT_INREG: {
2454     assert(MI.getOperand(2).isImm() && "Expected immediate");
2455     int64_t SizeInBits = MI.getOperand(2).getImm();
2456 
2457     Register DstReg = MI.getOperand(0).getReg();
2458     Register SrcReg = MI.getOperand(1).getReg();
2459     LLT DstTy = MRI.getType(DstReg);
2460     Register TmpRes = MRI.createGenericVirtualRegister(DstTy);
2461 
2462     auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits);
2463     MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0));
2464     MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0));
2465     MI.eraseFromParent();
2466     return Legalized;
2467   }
2468   case G_SHUFFLE_VECTOR:
2469     return lowerShuffleVector(MI);
2470   case G_DYN_STACKALLOC:
2471     return lowerDynStackAlloc(MI);
2472   case G_EXTRACT:
2473     return lowerExtract(MI);
2474   case G_INSERT:
2475     return lowerInsert(MI);
2476   case G_BSWAP:
2477     return lowerBswap(MI);
2478   case G_BITREVERSE:
2479     return lowerBitreverse(MI);
2480   case G_READ_REGISTER:
2481     return lowerReadRegister(MI);
2482   }
2483 }
2484 
2485 LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorImplicitDef(
2486     MachineInstr &MI, unsigned TypeIdx, LLT NarrowTy) {
2487   SmallVector<Register, 2> DstRegs;
2488 
2489   unsigned NarrowSize = NarrowTy.getSizeInBits();
2490   Register DstReg = MI.getOperand(0).getReg();
2491   unsigned Size = MRI.getType(DstReg).getSizeInBits();
2492   int NumParts = Size / NarrowSize;
2493   // FIXME: Don't know how to handle the situation where the small vectors
2494   // aren't all the same size yet.
2495   if (Size % NarrowSize != 0)
2496     return UnableToLegalize;
2497 
2498   for (int i = 0; i < NumParts; ++i) {
2499     Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
2500     MIRBuilder.buildUndef(TmpReg);
2501     DstRegs.push_back(TmpReg);
2502   }
2503 
2504   if (NarrowTy.isVector())
2505     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2506   else
2507     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2508 
2509   MI.eraseFromParent();
2510   return Legalized;
2511 }
2512 
2513 LegalizerHelper::LegalizeResult
2514 LegalizerHelper::fewerElementsVectorBasic(MachineInstr &MI, unsigned TypeIdx,
2515                                           LLT NarrowTy) {
2516   const unsigned Opc = MI.getOpcode();
2517   const unsigned NumOps = MI.getNumOperands() - 1;
2518   const unsigned NarrowSize = NarrowTy.getSizeInBits();
2519   const Register DstReg = MI.getOperand(0).getReg();
2520   const unsigned Flags = MI.getFlags();
2521   const LLT DstTy = MRI.getType(DstReg);
2522   const unsigned Size = DstTy.getSizeInBits();
2523   const int NumParts = Size / NarrowSize;
2524   const LLT EltTy = DstTy.getElementType();
2525   const unsigned EltSize = EltTy.getSizeInBits();
2526   const unsigned BitsForNumParts = NarrowSize * NumParts;
2527 
2528   // Check if we have any leftovers. If we do, then only handle the case where
2529   // the leftover is one element.
2530   if (BitsForNumParts != Size && BitsForNumParts + EltSize != Size)
2531     return UnableToLegalize;
2532 
2533   if (BitsForNumParts != Size) {
2534     Register AccumDstReg = MRI.createGenericVirtualRegister(DstTy);
2535     MIRBuilder.buildUndef(AccumDstReg);
2536 
2537     // Handle the pieces which evenly divide into the requested type with
2538     // extract/op/insert sequence.
2539     for (unsigned Offset = 0; Offset < BitsForNumParts; Offset += NarrowSize) {
2540       SmallVector<SrcOp, 4> SrcOps;
2541       for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) {
2542         Register PartOpReg = MRI.createGenericVirtualRegister(NarrowTy);
2543         MIRBuilder.buildExtract(PartOpReg, MI.getOperand(I), Offset);
2544         SrcOps.push_back(PartOpReg);
2545       }
2546 
2547       Register PartDstReg = MRI.createGenericVirtualRegister(NarrowTy);
2548       MIRBuilder.buildInstr(Opc, {PartDstReg}, SrcOps, Flags);
2549 
2550       Register PartInsertReg = MRI.createGenericVirtualRegister(DstTy);
2551       MIRBuilder.buildInsert(PartInsertReg, AccumDstReg, PartDstReg, Offset);
2552       AccumDstReg = PartInsertReg;
2553     }
2554 
2555     // Handle the remaining element sized leftover piece.
2556     SmallVector<SrcOp, 4> SrcOps;
2557     for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) {
2558       Register PartOpReg = MRI.createGenericVirtualRegister(EltTy);
2559       MIRBuilder.buildExtract(PartOpReg, MI.getOperand(I), BitsForNumParts);
2560       SrcOps.push_back(PartOpReg);
2561     }
2562 
2563     Register PartDstReg = MRI.createGenericVirtualRegister(EltTy);
2564     MIRBuilder.buildInstr(Opc, {PartDstReg}, SrcOps, Flags);
2565     MIRBuilder.buildInsert(DstReg, AccumDstReg, PartDstReg, BitsForNumParts);
2566     MI.eraseFromParent();
2567 
2568     return Legalized;
2569   }
2570 
2571   SmallVector<Register, 2> DstRegs, Src0Regs, Src1Regs, Src2Regs;
2572 
2573   extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src0Regs);
2574 
2575   if (NumOps >= 2)
2576     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src1Regs);
2577 
2578   if (NumOps >= 3)
2579     extractParts(MI.getOperand(3).getReg(), NarrowTy, NumParts, Src2Regs);
2580 
2581   for (int i = 0; i < NumParts; ++i) {
2582     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
2583 
2584     if (NumOps == 1)
2585       MIRBuilder.buildInstr(Opc, {DstReg}, {Src0Regs[i]}, Flags);
2586     else if (NumOps == 2) {
2587       MIRBuilder.buildInstr(Opc, {DstReg}, {Src0Regs[i], Src1Regs[i]}, Flags);
2588     } else if (NumOps == 3) {
2589       MIRBuilder.buildInstr(Opc, {DstReg},
2590                             {Src0Regs[i], Src1Regs[i], Src2Regs[i]}, Flags);
2591     }
2592 
2593     DstRegs.push_back(DstReg);
2594   }
2595 
2596   if (NarrowTy.isVector())
2597     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2598   else
2599     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2600 
2601   MI.eraseFromParent();
2602   return Legalized;
2603 }
2604 
2605 // Handle splitting vector operations which need to have the same number of
2606 // elements in each type index, but each type index may have a different element
2607 // type.
2608 //
2609 // e.g.  <4 x s64> = G_SHL <4 x s64>, <4 x s32> ->
2610 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
2611 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
2612 //
2613 // Also handles some irregular breakdown cases, e.g.
2614 // e.g.  <3 x s64> = G_SHL <3 x s64>, <3 x s32> ->
2615 //       <2 x s64> = G_SHL <2 x s64>, <2 x s32>
2616 //             s64 = G_SHL s64, s32
2617 LegalizerHelper::LegalizeResult
2618 LegalizerHelper::fewerElementsVectorMultiEltType(
2619   MachineInstr &MI, unsigned TypeIdx, LLT NarrowTyArg) {
2620   if (TypeIdx != 0)
2621     return UnableToLegalize;
2622 
2623   const LLT NarrowTy0 = NarrowTyArg;
2624   const unsigned NewNumElts =
2625       NarrowTy0.isVector() ? NarrowTy0.getNumElements() : 1;
2626 
2627   const Register DstReg = MI.getOperand(0).getReg();
2628   LLT DstTy = MRI.getType(DstReg);
2629   LLT LeftoverTy0;
2630 
2631   // All of the operands need to have the same number of elements, so if we can
2632   // determine a type breakdown for the result type, we can for all of the
2633   // source types.
2634   int NumParts = getNarrowTypeBreakDown(DstTy, NarrowTy0, LeftoverTy0).first;
2635   if (NumParts < 0)
2636     return UnableToLegalize;
2637 
2638   SmallVector<MachineInstrBuilder, 4> NewInsts;
2639 
2640   SmallVector<Register, 4> DstRegs, LeftoverDstRegs;
2641   SmallVector<Register, 4> PartRegs, LeftoverRegs;
2642 
2643   for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) {
2644     LLT LeftoverTy;
2645     Register SrcReg = MI.getOperand(I).getReg();
2646     LLT SrcTyI = MRI.getType(SrcReg);
2647     LLT NarrowTyI = LLT::scalarOrVector(NewNumElts, SrcTyI.getScalarType());
2648     LLT LeftoverTyI;
2649 
2650     // Split this operand into the requested typed registers, and any leftover
2651     // required to reproduce the original type.
2652     if (!extractParts(SrcReg, SrcTyI, NarrowTyI, LeftoverTyI, PartRegs,
2653                       LeftoverRegs))
2654       return UnableToLegalize;
2655 
2656     if (I == 1) {
2657       // For the first operand, create an instruction for each part and setup
2658       // the result.
2659       for (Register PartReg : PartRegs) {
2660         Register PartDstReg = MRI.createGenericVirtualRegister(NarrowTy0);
2661         NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode())
2662                                .addDef(PartDstReg)
2663                                .addUse(PartReg));
2664         DstRegs.push_back(PartDstReg);
2665       }
2666 
2667       for (Register LeftoverReg : LeftoverRegs) {
2668         Register PartDstReg = MRI.createGenericVirtualRegister(LeftoverTy0);
2669         NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode())
2670                                .addDef(PartDstReg)
2671                                .addUse(LeftoverReg));
2672         LeftoverDstRegs.push_back(PartDstReg);
2673       }
2674     } else {
2675       assert(NewInsts.size() == PartRegs.size() + LeftoverRegs.size());
2676 
2677       // Add the newly created operand splits to the existing instructions. The
2678       // odd-sized pieces are ordered after the requested NarrowTyArg sized
2679       // pieces.
2680       unsigned InstCount = 0;
2681       for (unsigned J = 0, JE = PartRegs.size(); J != JE; ++J)
2682         NewInsts[InstCount++].addUse(PartRegs[J]);
2683       for (unsigned J = 0, JE = LeftoverRegs.size(); J != JE; ++J)
2684         NewInsts[InstCount++].addUse(LeftoverRegs[J]);
2685     }
2686 
2687     PartRegs.clear();
2688     LeftoverRegs.clear();
2689   }
2690 
2691   // Insert the newly built operations and rebuild the result register.
2692   for (auto &MIB : NewInsts)
2693     MIRBuilder.insertInstr(MIB);
2694 
2695   insertParts(DstReg, DstTy, NarrowTy0, DstRegs, LeftoverTy0, LeftoverDstRegs);
2696 
2697   MI.eraseFromParent();
2698   return Legalized;
2699 }
2700 
2701 LegalizerHelper::LegalizeResult
2702 LegalizerHelper::fewerElementsVectorCasts(MachineInstr &MI, unsigned TypeIdx,
2703                                           LLT NarrowTy) {
2704   if (TypeIdx != 0)
2705     return UnableToLegalize;
2706 
2707   Register DstReg = MI.getOperand(0).getReg();
2708   Register SrcReg = MI.getOperand(1).getReg();
2709   LLT DstTy = MRI.getType(DstReg);
2710   LLT SrcTy = MRI.getType(SrcReg);
2711 
2712   LLT NarrowTy0 = NarrowTy;
2713   LLT NarrowTy1;
2714   unsigned NumParts;
2715 
2716   if (NarrowTy.isVector()) {
2717     // Uneven breakdown not handled.
2718     NumParts = DstTy.getNumElements() / NarrowTy.getNumElements();
2719     if (NumParts * NarrowTy.getNumElements() != DstTy.getNumElements())
2720       return UnableToLegalize;
2721 
2722     NarrowTy1 = LLT::vector(NumParts, SrcTy.getElementType().getSizeInBits());
2723   } else {
2724     NumParts = DstTy.getNumElements();
2725     NarrowTy1 = SrcTy.getElementType();
2726   }
2727 
2728   SmallVector<Register, 4> SrcRegs, DstRegs;
2729   extractParts(SrcReg, NarrowTy1, NumParts, SrcRegs);
2730 
2731   for (unsigned I = 0; I < NumParts; ++I) {
2732     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
2733     MachineInstr *NewInst =
2734         MIRBuilder.buildInstr(MI.getOpcode(), {DstReg}, {SrcRegs[I]});
2735 
2736     NewInst->setFlags(MI.getFlags());
2737     DstRegs.push_back(DstReg);
2738   }
2739 
2740   if (NarrowTy.isVector())
2741     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2742   else
2743     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2744 
2745   MI.eraseFromParent();
2746   return Legalized;
2747 }
2748 
2749 LegalizerHelper::LegalizeResult
2750 LegalizerHelper::fewerElementsVectorCmp(MachineInstr &MI, unsigned TypeIdx,
2751                                         LLT NarrowTy) {
2752   Register DstReg = MI.getOperand(0).getReg();
2753   Register Src0Reg = MI.getOperand(2).getReg();
2754   LLT DstTy = MRI.getType(DstReg);
2755   LLT SrcTy = MRI.getType(Src0Reg);
2756 
2757   unsigned NumParts;
2758   LLT NarrowTy0, NarrowTy1;
2759 
2760   if (TypeIdx == 0) {
2761     unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
2762     unsigned OldElts = DstTy.getNumElements();
2763 
2764     NarrowTy0 = NarrowTy;
2765     NumParts = NarrowTy.isVector() ? (OldElts / NewElts) : DstTy.getNumElements();
2766     NarrowTy1 = NarrowTy.isVector() ?
2767       LLT::vector(NarrowTy.getNumElements(), SrcTy.getScalarSizeInBits()) :
2768       SrcTy.getElementType();
2769 
2770   } else {
2771     unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
2772     unsigned OldElts = SrcTy.getNumElements();
2773 
2774     NumParts = NarrowTy.isVector() ? (OldElts / NewElts) :
2775       NarrowTy.getNumElements();
2776     NarrowTy0 = LLT::vector(NarrowTy.getNumElements(),
2777                             DstTy.getScalarSizeInBits());
2778     NarrowTy1 = NarrowTy;
2779   }
2780 
2781   // FIXME: Don't know how to handle the situation where the small vectors
2782   // aren't all the same size yet.
2783   if (NarrowTy1.isVector() &&
2784       NarrowTy1.getNumElements() * NumParts != DstTy.getNumElements())
2785     return UnableToLegalize;
2786 
2787   CmpInst::Predicate Pred
2788     = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
2789 
2790   SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
2791   extractParts(MI.getOperand(2).getReg(), NarrowTy1, NumParts, Src1Regs);
2792   extractParts(MI.getOperand(3).getReg(), NarrowTy1, NumParts, Src2Regs);
2793 
2794   for (unsigned I = 0; I < NumParts; ++I) {
2795     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
2796     DstRegs.push_back(DstReg);
2797 
2798     if (MI.getOpcode() == TargetOpcode::G_ICMP)
2799       MIRBuilder.buildICmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]);
2800     else {
2801       MachineInstr *NewCmp
2802         = MIRBuilder.buildFCmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]);
2803       NewCmp->setFlags(MI.getFlags());
2804     }
2805   }
2806 
2807   if (NarrowTy1.isVector())
2808     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2809   else
2810     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2811 
2812   MI.eraseFromParent();
2813   return Legalized;
2814 }
2815 
2816 LegalizerHelper::LegalizeResult
2817 LegalizerHelper::fewerElementsVectorSelect(MachineInstr &MI, unsigned TypeIdx,
2818                                            LLT NarrowTy) {
2819   Register DstReg = MI.getOperand(0).getReg();
2820   Register CondReg = MI.getOperand(1).getReg();
2821 
2822   unsigned NumParts = 0;
2823   LLT NarrowTy0, NarrowTy1;
2824 
2825   LLT DstTy = MRI.getType(DstReg);
2826   LLT CondTy = MRI.getType(CondReg);
2827   unsigned Size = DstTy.getSizeInBits();
2828 
2829   assert(TypeIdx == 0 || CondTy.isVector());
2830 
2831   if (TypeIdx == 0) {
2832     NarrowTy0 = NarrowTy;
2833     NarrowTy1 = CondTy;
2834 
2835     unsigned NarrowSize = NarrowTy0.getSizeInBits();
2836     // FIXME: Don't know how to handle the situation where the small vectors
2837     // aren't all the same size yet.
2838     if (Size % NarrowSize != 0)
2839       return UnableToLegalize;
2840 
2841     NumParts = Size / NarrowSize;
2842 
2843     // Need to break down the condition type
2844     if (CondTy.isVector()) {
2845       if (CondTy.getNumElements() == NumParts)
2846         NarrowTy1 = CondTy.getElementType();
2847       else
2848         NarrowTy1 = LLT::vector(CondTy.getNumElements() / NumParts,
2849                                 CondTy.getScalarSizeInBits());
2850     }
2851   } else {
2852     NumParts = CondTy.getNumElements();
2853     if (NarrowTy.isVector()) {
2854       // TODO: Handle uneven breakdown.
2855       if (NumParts * NarrowTy.getNumElements() != CondTy.getNumElements())
2856         return UnableToLegalize;
2857 
2858       return UnableToLegalize;
2859     } else {
2860       NarrowTy0 = DstTy.getElementType();
2861       NarrowTy1 = NarrowTy;
2862     }
2863   }
2864 
2865   SmallVector<Register, 2> DstRegs, Src0Regs, Src1Regs, Src2Regs;
2866   if (CondTy.isVector())
2867     extractParts(MI.getOperand(1).getReg(), NarrowTy1, NumParts, Src0Regs);
2868 
2869   extractParts(MI.getOperand(2).getReg(), NarrowTy0, NumParts, Src1Regs);
2870   extractParts(MI.getOperand(3).getReg(), NarrowTy0, NumParts, Src2Regs);
2871 
2872   for (unsigned i = 0; i < NumParts; ++i) {
2873     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
2874     MIRBuilder.buildSelect(DstReg, CondTy.isVector() ? Src0Regs[i] : CondReg,
2875                            Src1Regs[i], Src2Regs[i]);
2876     DstRegs.push_back(DstReg);
2877   }
2878 
2879   if (NarrowTy0.isVector())
2880     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2881   else
2882     MIRBuilder.buildBuildVector(DstReg, DstRegs);
2883 
2884   MI.eraseFromParent();
2885   return Legalized;
2886 }
2887 
2888 LegalizerHelper::LegalizeResult
2889 LegalizerHelper::fewerElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
2890                                         LLT NarrowTy) {
2891   const Register DstReg = MI.getOperand(0).getReg();
2892   LLT PhiTy = MRI.getType(DstReg);
2893   LLT LeftoverTy;
2894 
2895   // All of the operands need to have the same number of elements, so if we can
2896   // determine a type breakdown for the result type, we can for all of the
2897   // source types.
2898   int NumParts, NumLeftover;
2899   std::tie(NumParts, NumLeftover)
2900     = getNarrowTypeBreakDown(PhiTy, NarrowTy, LeftoverTy);
2901   if (NumParts < 0)
2902     return UnableToLegalize;
2903 
2904   SmallVector<Register, 4> DstRegs, LeftoverDstRegs;
2905   SmallVector<MachineInstrBuilder, 4> NewInsts;
2906 
2907   const int TotalNumParts = NumParts + NumLeftover;
2908 
2909   // Insert the new phis in the result block first.
2910   for (int I = 0; I != TotalNumParts; ++I) {
2911     LLT Ty = I < NumParts ? NarrowTy : LeftoverTy;
2912     Register PartDstReg = MRI.createGenericVirtualRegister(Ty);
2913     NewInsts.push_back(MIRBuilder.buildInstr(TargetOpcode::G_PHI)
2914                        .addDef(PartDstReg));
2915     if (I < NumParts)
2916       DstRegs.push_back(PartDstReg);
2917     else
2918       LeftoverDstRegs.push_back(PartDstReg);
2919   }
2920 
2921   MachineBasicBlock *MBB = MI.getParent();
2922   MIRBuilder.setInsertPt(*MBB, MBB->getFirstNonPHI());
2923   insertParts(DstReg, PhiTy, NarrowTy, DstRegs, LeftoverTy, LeftoverDstRegs);
2924 
2925   SmallVector<Register, 4> PartRegs, LeftoverRegs;
2926 
2927   // Insert code to extract the incoming values in each predecessor block.
2928   for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
2929     PartRegs.clear();
2930     LeftoverRegs.clear();
2931 
2932     Register SrcReg = MI.getOperand(I).getReg();
2933     MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
2934     MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
2935 
2936     LLT Unused;
2937     if (!extractParts(SrcReg, PhiTy, NarrowTy, Unused, PartRegs,
2938                       LeftoverRegs))
2939       return UnableToLegalize;
2940 
2941     // Add the newly created operand splits to the existing instructions. The
2942     // odd-sized pieces are ordered after the requested NarrowTyArg sized
2943     // pieces.
2944     for (int J = 0; J != TotalNumParts; ++J) {
2945       MachineInstrBuilder MIB = NewInsts[J];
2946       MIB.addUse(J < NumParts ? PartRegs[J] : LeftoverRegs[J - NumParts]);
2947       MIB.addMBB(&OpMBB);
2948     }
2949   }
2950 
2951   MI.eraseFromParent();
2952   return Legalized;
2953 }
2954 
2955 LegalizerHelper::LegalizeResult
2956 LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI,
2957                                                   unsigned TypeIdx,
2958                                                   LLT NarrowTy) {
2959   if (TypeIdx != 1)
2960     return UnableToLegalize;
2961 
2962   const int NumDst = MI.getNumOperands() - 1;
2963   const Register SrcReg = MI.getOperand(NumDst).getReg();
2964   LLT SrcTy = MRI.getType(SrcReg);
2965 
2966   LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
2967 
2968   // TODO: Create sequence of extracts.
2969   if (DstTy == NarrowTy)
2970     return UnableToLegalize;
2971 
2972   LLT GCDTy = getGCDType(SrcTy, NarrowTy);
2973   if (DstTy == GCDTy) {
2974     // This would just be a copy of the same unmerge.
2975     // TODO: Create extracts, pad with undef and create intermediate merges.
2976     return UnableToLegalize;
2977   }
2978 
2979   auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
2980   const int NumUnmerge = Unmerge->getNumOperands() - 1;
2981   const int PartsPerUnmerge = NumDst / NumUnmerge;
2982 
2983   for (int I = 0; I != NumUnmerge; ++I) {
2984     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
2985 
2986     for (int J = 0; J != PartsPerUnmerge; ++J)
2987       MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg());
2988     MIB.addUse(Unmerge.getReg(I));
2989   }
2990 
2991   MI.eraseFromParent();
2992   return Legalized;
2993 }
2994 
2995 LegalizerHelper::LegalizeResult
2996 LegalizerHelper::fewerElementsVectorBuildVector(MachineInstr &MI,
2997                                                 unsigned TypeIdx,
2998                                                 LLT NarrowTy) {
2999   assert(TypeIdx == 0 && "not a vector type index");
3000   Register DstReg = MI.getOperand(0).getReg();
3001   LLT DstTy = MRI.getType(DstReg);
3002   LLT SrcTy = DstTy.getElementType();
3003 
3004   int DstNumElts = DstTy.getNumElements();
3005   int NarrowNumElts = NarrowTy.getNumElements();
3006   int NumConcat = (DstNumElts + NarrowNumElts - 1) / NarrowNumElts;
3007   LLT WidenedDstTy = LLT::vector(NarrowNumElts * NumConcat, SrcTy);
3008 
3009   SmallVector<Register, 8> ConcatOps;
3010   SmallVector<Register, 8> SubBuildVector;
3011 
3012   Register UndefReg;
3013   if (WidenedDstTy != DstTy)
3014     UndefReg = MIRBuilder.buildUndef(SrcTy).getReg(0);
3015 
3016   // Create a G_CONCAT_VECTORS of NarrowTy pieces, padding with undef as
3017   // necessary.
3018   //
3019   // %3:_(<3 x s16>) = G_BUILD_VECTOR %0, %1, %2
3020   //   -> <2 x s16>
3021   //
3022   // %4:_(s16) = G_IMPLICIT_DEF
3023   // %5:_(<2 x s16>) = G_BUILD_VECTOR %0, %1
3024   // %6:_(<2 x s16>) = G_BUILD_VECTOR %2, %4
3025   // %7:_(<4 x s16>) = G_CONCAT_VECTORS %5, %6
3026   // %3:_(<3 x s16>) = G_EXTRACT %7, 0
3027   for (int I = 0; I != NumConcat; ++I) {
3028     for (int J = 0; J != NarrowNumElts; ++J) {
3029       int SrcIdx = NarrowNumElts * I + J;
3030 
3031       if (SrcIdx < DstNumElts) {
3032         Register SrcReg = MI.getOperand(SrcIdx + 1).getReg();
3033         SubBuildVector.push_back(SrcReg);
3034       } else
3035         SubBuildVector.push_back(UndefReg);
3036     }
3037 
3038     auto BuildVec = MIRBuilder.buildBuildVector(NarrowTy, SubBuildVector);
3039     ConcatOps.push_back(BuildVec.getReg(0));
3040     SubBuildVector.clear();
3041   }
3042 
3043   if (DstTy == WidenedDstTy)
3044     MIRBuilder.buildConcatVectors(DstReg, ConcatOps);
3045   else {
3046     auto Concat = MIRBuilder.buildConcatVectors(WidenedDstTy, ConcatOps);
3047     MIRBuilder.buildExtract(DstReg, Concat, 0);
3048   }
3049 
3050   MI.eraseFromParent();
3051   return Legalized;
3052 }
3053 
3054 LegalizerHelper::LegalizeResult
3055 LegalizerHelper::reduceLoadStoreWidth(MachineInstr &MI, unsigned TypeIdx,
3056                                       LLT NarrowTy) {
3057   // FIXME: Don't know how to handle secondary types yet.
3058   if (TypeIdx != 0)
3059     return UnableToLegalize;
3060 
3061   MachineMemOperand *MMO = *MI.memoperands_begin();
3062 
3063   // This implementation doesn't work for atomics. Give up instead of doing
3064   // something invalid.
3065   if (MMO->getOrdering() != AtomicOrdering::NotAtomic ||
3066       MMO->getFailureOrdering() != AtomicOrdering::NotAtomic)
3067     return UnableToLegalize;
3068 
3069   bool IsLoad = MI.getOpcode() == TargetOpcode::G_LOAD;
3070   Register ValReg = MI.getOperand(0).getReg();
3071   Register AddrReg = MI.getOperand(1).getReg();
3072   LLT ValTy = MRI.getType(ValReg);
3073 
3074   int NumParts = -1;
3075   int NumLeftover = -1;
3076   LLT LeftoverTy;
3077   SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs;
3078   if (IsLoad) {
3079     std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy);
3080   } else {
3081     if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs,
3082                      NarrowLeftoverRegs)) {
3083       NumParts = NarrowRegs.size();
3084       NumLeftover = NarrowLeftoverRegs.size();
3085     }
3086   }
3087 
3088   if (NumParts == -1)
3089     return UnableToLegalize;
3090 
3091   const LLT OffsetTy = LLT::scalar(MRI.getType(AddrReg).getScalarSizeInBits());
3092 
3093   unsigned TotalSize = ValTy.getSizeInBits();
3094 
3095   // Split the load/store into PartTy sized pieces starting at Offset. If this
3096   // is a load, return the new registers in ValRegs. For a store, each elements
3097   // of ValRegs should be PartTy. Returns the next offset that needs to be
3098   // handled.
3099   auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs,
3100                              unsigned Offset) -> unsigned {
3101     MachineFunction &MF = MIRBuilder.getMF();
3102     unsigned PartSize = PartTy.getSizeInBits();
3103     for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize;
3104          Offset += PartSize, ++Idx) {
3105       unsigned ByteSize = PartSize / 8;
3106       unsigned ByteOffset = Offset / 8;
3107       Register NewAddrReg;
3108 
3109       MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset);
3110 
3111       MachineMemOperand *NewMMO =
3112         MF.getMachineMemOperand(MMO, ByteOffset, ByteSize);
3113 
3114       if (IsLoad) {
3115         Register Dst = MRI.createGenericVirtualRegister(PartTy);
3116         ValRegs.push_back(Dst);
3117         MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO);
3118       } else {
3119         MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO);
3120       }
3121     }
3122 
3123     return Offset;
3124   };
3125 
3126   unsigned HandledOffset = splitTypePieces(NarrowTy, NarrowRegs, 0);
3127 
3128   // Handle the rest of the register if this isn't an even type breakdown.
3129   if (LeftoverTy.isValid())
3130     splitTypePieces(LeftoverTy, NarrowLeftoverRegs, HandledOffset);
3131 
3132   if (IsLoad) {
3133     insertParts(ValReg, ValTy, NarrowTy, NarrowRegs,
3134                 LeftoverTy, NarrowLeftoverRegs);
3135   }
3136 
3137   MI.eraseFromParent();
3138   return Legalized;
3139 }
3140 
3141 LegalizerHelper::LegalizeResult
3142 LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
3143                                      LLT NarrowTy) {
3144   using namespace TargetOpcode;
3145 
3146   MIRBuilder.setInstr(MI);
3147   switch (MI.getOpcode()) {
3148   case G_IMPLICIT_DEF:
3149     return fewerElementsVectorImplicitDef(MI, TypeIdx, NarrowTy);
3150   case G_AND:
3151   case G_OR:
3152   case G_XOR:
3153   case G_ADD:
3154   case G_SUB:
3155   case G_MUL:
3156   case G_SMULH:
3157   case G_UMULH:
3158   case G_FADD:
3159   case G_FMUL:
3160   case G_FSUB:
3161   case G_FNEG:
3162   case G_FABS:
3163   case G_FCANONICALIZE:
3164   case G_FDIV:
3165   case G_FREM:
3166   case G_FMA:
3167   case G_FMAD:
3168   case G_FPOW:
3169   case G_FEXP:
3170   case G_FEXP2:
3171   case G_FLOG:
3172   case G_FLOG2:
3173   case G_FLOG10:
3174   case G_FNEARBYINT:
3175   case G_FCEIL:
3176   case G_FFLOOR:
3177   case G_FRINT:
3178   case G_INTRINSIC_ROUND:
3179   case G_INTRINSIC_TRUNC:
3180   case G_FCOS:
3181   case G_FSIN:
3182   case G_FSQRT:
3183   case G_BSWAP:
3184   case G_BITREVERSE:
3185   case G_SDIV:
3186   case G_UDIV:
3187   case G_SREM:
3188   case G_UREM:
3189   case G_SMIN:
3190   case G_SMAX:
3191   case G_UMIN:
3192   case G_UMAX:
3193   case G_FMINNUM:
3194   case G_FMAXNUM:
3195   case G_FMINNUM_IEEE:
3196   case G_FMAXNUM_IEEE:
3197   case G_FMINIMUM:
3198   case G_FMAXIMUM:
3199     return fewerElementsVectorBasic(MI, TypeIdx, NarrowTy);
3200   case G_SHL:
3201   case G_LSHR:
3202   case G_ASHR:
3203   case G_CTLZ:
3204   case G_CTLZ_ZERO_UNDEF:
3205   case G_CTTZ:
3206   case G_CTTZ_ZERO_UNDEF:
3207   case G_CTPOP:
3208   case G_FCOPYSIGN:
3209     return fewerElementsVectorMultiEltType(MI, TypeIdx, NarrowTy);
3210   case G_ZEXT:
3211   case G_SEXT:
3212   case G_ANYEXT:
3213   case G_FPEXT:
3214   case G_FPTRUNC:
3215   case G_SITOFP:
3216   case G_UITOFP:
3217   case G_FPTOSI:
3218   case G_FPTOUI:
3219   case G_INTTOPTR:
3220   case G_PTRTOINT:
3221   case G_ADDRSPACE_CAST:
3222     return fewerElementsVectorCasts(MI, TypeIdx, NarrowTy);
3223   case G_ICMP:
3224   case G_FCMP:
3225     return fewerElementsVectorCmp(MI, TypeIdx, NarrowTy);
3226   case G_SELECT:
3227     return fewerElementsVectorSelect(MI, TypeIdx, NarrowTy);
3228   case G_PHI:
3229     return fewerElementsVectorPhi(MI, TypeIdx, NarrowTy);
3230   case G_UNMERGE_VALUES:
3231     return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy);
3232   case G_BUILD_VECTOR:
3233     return fewerElementsVectorBuildVector(MI, TypeIdx, NarrowTy);
3234   case G_LOAD:
3235   case G_STORE:
3236     return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy);
3237   default:
3238     return UnableToLegalize;
3239   }
3240 }
3241 
3242 LegalizerHelper::LegalizeResult
3243 LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt,
3244                                              const LLT HalfTy, const LLT AmtTy) {
3245 
3246   Register InL = MRI.createGenericVirtualRegister(HalfTy);
3247   Register InH = MRI.createGenericVirtualRegister(HalfTy);
3248   MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
3249 
3250   if (Amt.isNullValue()) {
3251     MIRBuilder.buildMerge(MI.getOperand(0), {InL, InH});
3252     MI.eraseFromParent();
3253     return Legalized;
3254   }
3255 
3256   LLT NVT = HalfTy;
3257   unsigned NVTBits = HalfTy.getSizeInBits();
3258   unsigned VTBits = 2 * NVTBits;
3259 
3260   SrcOp Lo(Register(0)), Hi(Register(0));
3261   if (MI.getOpcode() == TargetOpcode::G_SHL) {
3262     if (Amt.ugt(VTBits)) {
3263       Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
3264     } else if (Amt.ugt(NVTBits)) {
3265       Lo = MIRBuilder.buildConstant(NVT, 0);
3266       Hi = MIRBuilder.buildShl(NVT, InL,
3267                                MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3268     } else if (Amt == NVTBits) {
3269       Lo = MIRBuilder.buildConstant(NVT, 0);
3270       Hi = InL;
3271     } else {
3272       Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt));
3273       auto OrLHS =
3274           MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt));
3275       auto OrRHS = MIRBuilder.buildLShr(
3276           NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3277       Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
3278     }
3279   } else if (MI.getOpcode() == TargetOpcode::G_LSHR) {
3280     if (Amt.ugt(VTBits)) {
3281       Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
3282     } else if (Amt.ugt(NVTBits)) {
3283       Lo = MIRBuilder.buildLShr(NVT, InH,
3284                                 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3285       Hi = MIRBuilder.buildConstant(NVT, 0);
3286     } else if (Amt == NVTBits) {
3287       Lo = InH;
3288       Hi = MIRBuilder.buildConstant(NVT, 0);
3289     } else {
3290       auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
3291 
3292       auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
3293       auto OrRHS = MIRBuilder.buildShl(
3294           NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3295 
3296       Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
3297       Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst);
3298     }
3299   } else {
3300     if (Amt.ugt(VTBits)) {
3301       Hi = Lo = MIRBuilder.buildAShr(
3302           NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3303     } else if (Amt.ugt(NVTBits)) {
3304       Lo = MIRBuilder.buildAShr(NVT, InH,
3305                                 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3306       Hi = MIRBuilder.buildAShr(NVT, InH,
3307                                 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3308     } else if (Amt == NVTBits) {
3309       Lo = InH;
3310       Hi = MIRBuilder.buildAShr(NVT, InH,
3311                                 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3312     } else {
3313       auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
3314 
3315       auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
3316       auto OrRHS = MIRBuilder.buildShl(
3317           NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3318 
3319       Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
3320       Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst);
3321     }
3322   }
3323 
3324   MIRBuilder.buildMerge(MI.getOperand(0), {Lo.getReg(), Hi.getReg()});
3325   MI.eraseFromParent();
3326 
3327   return Legalized;
3328 }
3329 
3330 // TODO: Optimize if constant shift amount.
3331 LegalizerHelper::LegalizeResult
3332 LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx,
3333                                    LLT RequestedTy) {
3334   if (TypeIdx == 1) {
3335     Observer.changingInstr(MI);
3336     narrowScalarSrc(MI, RequestedTy, 2);
3337     Observer.changedInstr(MI);
3338     return Legalized;
3339   }
3340 
3341   Register DstReg = MI.getOperand(0).getReg();
3342   LLT DstTy = MRI.getType(DstReg);
3343   if (DstTy.isVector())
3344     return UnableToLegalize;
3345 
3346   Register Amt = MI.getOperand(2).getReg();
3347   LLT ShiftAmtTy = MRI.getType(Amt);
3348   const unsigned DstEltSize = DstTy.getScalarSizeInBits();
3349   if (DstEltSize % 2 != 0)
3350     return UnableToLegalize;
3351 
3352   // Ignore the input type. We can only go to exactly half the size of the
3353   // input. If that isn't small enough, the resulting pieces will be further
3354   // legalized.
3355   const unsigned NewBitSize = DstEltSize / 2;
3356   const LLT HalfTy = LLT::scalar(NewBitSize);
3357   const LLT CondTy = LLT::scalar(1);
3358 
3359   if (const MachineInstr *KShiftAmt =
3360           getOpcodeDef(TargetOpcode::G_CONSTANT, Amt, MRI)) {
3361     return narrowScalarShiftByConstant(
3362         MI, KShiftAmt->getOperand(1).getCImm()->getValue(), HalfTy, ShiftAmtTy);
3363   }
3364 
3365   // TODO: Expand with known bits.
3366 
3367   // Handle the fully general expansion by an unknown amount.
3368   auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize);
3369 
3370   Register InL = MRI.createGenericVirtualRegister(HalfTy);
3371   Register InH = MRI.createGenericVirtualRegister(HalfTy);
3372   MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
3373 
3374   auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits);
3375   auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt);
3376 
3377   auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0);
3378   auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits);
3379   auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero);
3380 
3381   Register ResultRegs[2];
3382   switch (MI.getOpcode()) {
3383   case TargetOpcode::G_SHL: {
3384     // Short: ShAmt < NewBitSize
3385     auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt);
3386 
3387     auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack);
3388     auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt);
3389     auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
3390 
3391     // Long: ShAmt >= NewBitSize
3392     auto LoL = MIRBuilder.buildConstant(HalfTy, 0);         // Lo part is zero.
3393     auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part.
3394 
3395     auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL);
3396     auto Hi = MIRBuilder.buildSelect(
3397         HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL));
3398 
3399     ResultRegs[0] = Lo.getReg(0);
3400     ResultRegs[1] = Hi.getReg(0);
3401     break;
3402   }
3403   case TargetOpcode::G_LSHR:
3404   case TargetOpcode::G_ASHR: {
3405     // Short: ShAmt < NewBitSize
3406     auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt});
3407 
3408     auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt);
3409     auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack);
3410     auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
3411 
3412     // Long: ShAmt >= NewBitSize
3413     MachineInstrBuilder HiL;
3414     if (MI.getOpcode() == TargetOpcode::G_LSHR) {
3415       HiL = MIRBuilder.buildConstant(HalfTy, 0);            // Hi part is zero.
3416     } else {
3417       auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1);
3418       HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt);    // Sign of Hi part.
3419     }
3420     auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy},
3421                                      {InH, AmtExcess});     // Lo from Hi part.
3422 
3423     auto Lo = MIRBuilder.buildSelect(
3424         HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL));
3425 
3426     auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL);
3427 
3428     ResultRegs[0] = Lo.getReg(0);
3429     ResultRegs[1] = Hi.getReg(0);
3430     break;
3431   }
3432   default:
3433     llvm_unreachable("not a shift");
3434   }
3435 
3436   MIRBuilder.buildMerge(DstReg, ResultRegs);
3437   MI.eraseFromParent();
3438   return Legalized;
3439 }
3440 
3441 LegalizerHelper::LegalizeResult
3442 LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
3443                                        LLT MoreTy) {
3444   assert(TypeIdx == 0 && "Expecting only Idx 0");
3445 
3446   Observer.changingInstr(MI);
3447   for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
3448     MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
3449     MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
3450     moreElementsVectorSrc(MI, MoreTy, I);
3451   }
3452 
3453   MachineBasicBlock &MBB = *MI.getParent();
3454   MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
3455   moreElementsVectorDst(MI, MoreTy, 0);
3456   Observer.changedInstr(MI);
3457   return Legalized;
3458 }
3459 
3460 LegalizerHelper::LegalizeResult
3461 LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx,
3462                                     LLT MoreTy) {
3463   MIRBuilder.setInstr(MI);
3464   unsigned Opc = MI.getOpcode();
3465   switch (Opc) {
3466   case TargetOpcode::G_IMPLICIT_DEF:
3467   case TargetOpcode::G_LOAD: {
3468     if (TypeIdx != 0)
3469       return UnableToLegalize;
3470     Observer.changingInstr(MI);
3471     moreElementsVectorDst(MI, MoreTy, 0);
3472     Observer.changedInstr(MI);
3473     return Legalized;
3474   }
3475   case TargetOpcode::G_STORE:
3476     if (TypeIdx != 0)
3477       return UnableToLegalize;
3478     Observer.changingInstr(MI);
3479     moreElementsVectorSrc(MI, MoreTy, 0);
3480     Observer.changedInstr(MI);
3481     return Legalized;
3482   case TargetOpcode::G_AND:
3483   case TargetOpcode::G_OR:
3484   case TargetOpcode::G_XOR:
3485   case TargetOpcode::G_SMIN:
3486   case TargetOpcode::G_SMAX:
3487   case TargetOpcode::G_UMIN:
3488   case TargetOpcode::G_UMAX:
3489   case TargetOpcode::G_FMINNUM:
3490   case TargetOpcode::G_FMAXNUM:
3491   case TargetOpcode::G_FMINNUM_IEEE:
3492   case TargetOpcode::G_FMAXNUM_IEEE:
3493   case TargetOpcode::G_FMINIMUM:
3494   case TargetOpcode::G_FMAXIMUM: {
3495     Observer.changingInstr(MI);
3496     moreElementsVectorSrc(MI, MoreTy, 1);
3497     moreElementsVectorSrc(MI, MoreTy, 2);
3498     moreElementsVectorDst(MI, MoreTy, 0);
3499     Observer.changedInstr(MI);
3500     return Legalized;
3501   }
3502   case TargetOpcode::G_EXTRACT:
3503     if (TypeIdx != 1)
3504       return UnableToLegalize;
3505     Observer.changingInstr(MI);
3506     moreElementsVectorSrc(MI, MoreTy, 1);
3507     Observer.changedInstr(MI);
3508     return Legalized;
3509   case TargetOpcode::G_INSERT:
3510     if (TypeIdx != 0)
3511       return UnableToLegalize;
3512     Observer.changingInstr(MI);
3513     moreElementsVectorSrc(MI, MoreTy, 1);
3514     moreElementsVectorDst(MI, MoreTy, 0);
3515     Observer.changedInstr(MI);
3516     return Legalized;
3517   case TargetOpcode::G_SELECT:
3518     if (TypeIdx != 0)
3519       return UnableToLegalize;
3520     if (MRI.getType(MI.getOperand(1).getReg()).isVector())
3521       return UnableToLegalize;
3522 
3523     Observer.changingInstr(MI);
3524     moreElementsVectorSrc(MI, MoreTy, 2);
3525     moreElementsVectorSrc(MI, MoreTy, 3);
3526     moreElementsVectorDst(MI, MoreTy, 0);
3527     Observer.changedInstr(MI);
3528     return Legalized;
3529   case TargetOpcode::G_UNMERGE_VALUES: {
3530     if (TypeIdx != 1)
3531       return UnableToLegalize;
3532 
3533     LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
3534     int NumDst = MI.getNumOperands() - 1;
3535     moreElementsVectorSrc(MI, MoreTy, NumDst);
3536 
3537     auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
3538     for (int I = 0; I != NumDst; ++I)
3539       MIB.addDef(MI.getOperand(I).getReg());
3540 
3541     int NewNumDst = MoreTy.getSizeInBits() / DstTy.getSizeInBits();
3542     for (int I = NumDst; I != NewNumDst; ++I)
3543       MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
3544 
3545     MIB.addUse(MI.getOperand(NumDst).getReg());
3546     MI.eraseFromParent();
3547     return Legalized;
3548   }
3549   case TargetOpcode::G_PHI:
3550     return moreElementsVectorPhi(MI, TypeIdx, MoreTy);
3551   default:
3552     return UnableToLegalize;
3553   }
3554 }
3555 
3556 void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs,
3557                                         ArrayRef<Register> Src1Regs,
3558                                         ArrayRef<Register> Src2Regs,
3559                                         LLT NarrowTy) {
3560   MachineIRBuilder &B = MIRBuilder;
3561   unsigned SrcParts = Src1Regs.size();
3562   unsigned DstParts = DstRegs.size();
3563 
3564   unsigned DstIdx = 0; // Low bits of the result.
3565   Register FactorSum =
3566       B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0);
3567   DstRegs[DstIdx] = FactorSum;
3568 
3569   unsigned CarrySumPrevDstIdx;
3570   SmallVector<Register, 4> Factors;
3571 
3572   for (DstIdx = 1; DstIdx < DstParts; DstIdx++) {
3573     // Collect low parts of muls for DstIdx.
3574     for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1;
3575          i <= std::min(DstIdx, SrcParts - 1); ++i) {
3576       MachineInstrBuilder Mul =
3577           B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]);
3578       Factors.push_back(Mul.getReg(0));
3579     }
3580     // Collect high parts of muls from previous DstIdx.
3581     for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts;
3582          i <= std::min(DstIdx - 1, SrcParts - 1); ++i) {
3583       MachineInstrBuilder Umulh =
3584           B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]);
3585       Factors.push_back(Umulh.getReg(0));
3586     }
3587     // Add CarrySum from additions calculated for previous DstIdx.
3588     if (DstIdx != 1) {
3589       Factors.push_back(CarrySumPrevDstIdx);
3590     }
3591 
3592     Register CarrySum;
3593     // Add all factors and accumulate all carries into CarrySum.
3594     if (DstIdx != DstParts - 1) {
3595       MachineInstrBuilder Uaddo =
3596           B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]);
3597       FactorSum = Uaddo.getReg(0);
3598       CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0);
3599       for (unsigned i = 2; i < Factors.size(); ++i) {
3600         MachineInstrBuilder Uaddo =
3601             B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]);
3602         FactorSum = Uaddo.getReg(0);
3603         MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1));
3604         CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0);
3605       }
3606     } else {
3607       // Since value for the next index is not calculated, neither is CarrySum.
3608       FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0);
3609       for (unsigned i = 2; i < Factors.size(); ++i)
3610         FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0);
3611     }
3612 
3613     CarrySumPrevDstIdx = CarrySum;
3614     DstRegs[DstIdx] = FactorSum;
3615     Factors.clear();
3616   }
3617 }
3618 
3619 LegalizerHelper::LegalizeResult
3620 LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) {
3621   Register DstReg = MI.getOperand(0).getReg();
3622   Register Src1 = MI.getOperand(1).getReg();
3623   Register Src2 = MI.getOperand(2).getReg();
3624 
3625   LLT Ty = MRI.getType(DstReg);
3626   if (Ty.isVector())
3627     return UnableToLegalize;
3628 
3629   unsigned SrcSize = MRI.getType(Src1).getSizeInBits();
3630   unsigned DstSize = Ty.getSizeInBits();
3631   unsigned NarrowSize = NarrowTy.getSizeInBits();
3632   if (DstSize % NarrowSize != 0 || SrcSize % NarrowSize != 0)
3633     return UnableToLegalize;
3634 
3635   unsigned NumDstParts = DstSize / NarrowSize;
3636   unsigned NumSrcParts = SrcSize / NarrowSize;
3637   bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH;
3638   unsigned DstTmpParts = NumDstParts * (IsMulHigh ? 2 : 1);
3639 
3640   SmallVector<Register, 2> Src1Parts, Src2Parts, DstTmpRegs;
3641   extractParts(Src1, NarrowTy, NumSrcParts, Src1Parts);
3642   extractParts(Src2, NarrowTy, NumSrcParts, Src2Parts);
3643   DstTmpRegs.resize(DstTmpParts);
3644   multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy);
3645 
3646   // Take only high half of registers if this is high mul.
3647   ArrayRef<Register> DstRegs(
3648       IsMulHigh ? &DstTmpRegs[DstTmpParts / 2] : &DstTmpRegs[0], NumDstParts);
3649   MIRBuilder.buildMerge(DstReg, DstRegs);
3650   MI.eraseFromParent();
3651   return Legalized;
3652 }
3653 
3654 LegalizerHelper::LegalizeResult
3655 LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx,
3656                                      LLT NarrowTy) {
3657   if (TypeIdx != 1)
3658     return UnableToLegalize;
3659 
3660   uint64_t NarrowSize = NarrowTy.getSizeInBits();
3661 
3662   int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
3663   // FIXME: add support for when SizeOp1 isn't an exact multiple of
3664   // NarrowSize.
3665   if (SizeOp1 % NarrowSize != 0)
3666     return UnableToLegalize;
3667   int NumParts = SizeOp1 / NarrowSize;
3668 
3669   SmallVector<Register, 2> SrcRegs, DstRegs;
3670   SmallVector<uint64_t, 2> Indexes;
3671   extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
3672 
3673   Register OpReg = MI.getOperand(0).getReg();
3674   uint64_t OpStart = MI.getOperand(2).getImm();
3675   uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
3676   for (int i = 0; i < NumParts; ++i) {
3677     unsigned SrcStart = i * NarrowSize;
3678 
3679     if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) {
3680       // No part of the extract uses this subregister, ignore it.
3681       continue;
3682     } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
3683       // The entire subregister is extracted, forward the value.
3684       DstRegs.push_back(SrcRegs[i]);
3685       continue;
3686     }
3687 
3688     // OpSegStart is where this destination segment would start in OpReg if it
3689     // extended infinitely in both directions.
3690     int64_t ExtractOffset;
3691     uint64_t SegSize;
3692     if (OpStart < SrcStart) {
3693       ExtractOffset = 0;
3694       SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart);
3695     } else {
3696       ExtractOffset = OpStart - SrcStart;
3697       SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize);
3698     }
3699 
3700     Register SegReg = SrcRegs[i];
3701     if (ExtractOffset != 0 || SegSize != NarrowSize) {
3702       // A genuine extract is needed.
3703       SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
3704       MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset);
3705     }
3706 
3707     DstRegs.push_back(SegReg);
3708   }
3709 
3710   Register DstReg = MI.getOperand(0).getReg();
3711   if(MRI.getType(DstReg).isVector())
3712     MIRBuilder.buildBuildVector(DstReg, DstRegs);
3713   else
3714     MIRBuilder.buildMerge(DstReg, DstRegs);
3715   MI.eraseFromParent();
3716   return Legalized;
3717 }
3718 
3719 LegalizerHelper::LegalizeResult
3720 LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx,
3721                                     LLT NarrowTy) {
3722   // FIXME: Don't know how to handle secondary types yet.
3723   if (TypeIdx != 0)
3724     return UnableToLegalize;
3725 
3726   uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
3727   uint64_t NarrowSize = NarrowTy.getSizeInBits();
3728 
3729   // FIXME: add support for when SizeOp0 isn't an exact multiple of
3730   // NarrowSize.
3731   if (SizeOp0 % NarrowSize != 0)
3732     return UnableToLegalize;
3733 
3734   int NumParts = SizeOp0 / NarrowSize;
3735 
3736   SmallVector<Register, 2> SrcRegs, DstRegs;
3737   SmallVector<uint64_t, 2> Indexes;
3738   extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
3739 
3740   Register OpReg = MI.getOperand(2).getReg();
3741   uint64_t OpStart = MI.getOperand(3).getImm();
3742   uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
3743   for (int i = 0; i < NumParts; ++i) {
3744     unsigned DstStart = i * NarrowSize;
3745 
3746     if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
3747       // No part of the insert affects this subregister, forward the original.
3748       DstRegs.push_back(SrcRegs[i]);
3749       continue;
3750     } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
3751       // The entire subregister is defined by this insert, forward the new
3752       // value.
3753       DstRegs.push_back(OpReg);
3754       continue;
3755     }
3756 
3757     // OpSegStart is where this destination segment would start in OpReg if it
3758     // extended infinitely in both directions.
3759     int64_t ExtractOffset, InsertOffset;
3760     uint64_t SegSize;
3761     if (OpStart < DstStart) {
3762       InsertOffset = 0;
3763       ExtractOffset = DstStart - OpStart;
3764       SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart);
3765     } else {
3766       InsertOffset = OpStart - DstStart;
3767       ExtractOffset = 0;
3768       SegSize =
3769         std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart);
3770     }
3771 
3772     Register SegReg = OpReg;
3773     if (ExtractOffset != 0 || SegSize != OpSize) {
3774       // A genuine extract is needed.
3775       SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
3776       MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset);
3777     }
3778 
3779     Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
3780     MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset);
3781     DstRegs.push_back(DstReg);
3782   }
3783 
3784   assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered");
3785   Register DstReg = MI.getOperand(0).getReg();
3786   if(MRI.getType(DstReg).isVector())
3787     MIRBuilder.buildBuildVector(DstReg, DstRegs);
3788   else
3789     MIRBuilder.buildMerge(DstReg, DstRegs);
3790   MI.eraseFromParent();
3791   return Legalized;
3792 }
3793 
3794 LegalizerHelper::LegalizeResult
3795 LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx,
3796                                    LLT NarrowTy) {
3797   Register DstReg = MI.getOperand(0).getReg();
3798   LLT DstTy = MRI.getType(DstReg);
3799 
3800   assert(MI.getNumOperands() == 3 && TypeIdx == 0);
3801 
3802   SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
3803   SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs;
3804   SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
3805   LLT LeftoverTy;
3806   if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy,
3807                     Src0Regs, Src0LeftoverRegs))
3808     return UnableToLegalize;
3809 
3810   LLT Unused;
3811   if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused,
3812                     Src1Regs, Src1LeftoverRegs))
3813     llvm_unreachable("inconsistent extractParts result");
3814 
3815   for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
3816     auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
3817                                         {Src0Regs[I], Src1Regs[I]});
3818     DstRegs.push_back(Inst.getReg(0));
3819   }
3820 
3821   for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
3822     auto Inst = MIRBuilder.buildInstr(
3823       MI.getOpcode(),
3824       {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]});
3825     DstLeftoverRegs.push_back(Inst.getReg(0));
3826   }
3827 
3828   insertParts(DstReg, DstTy, NarrowTy, DstRegs,
3829               LeftoverTy, DstLeftoverRegs);
3830 
3831   MI.eraseFromParent();
3832   return Legalized;
3833 }
3834 
3835 LegalizerHelper::LegalizeResult
3836 LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx,
3837                                  LLT NarrowTy) {
3838   if (TypeIdx != 0)
3839     return UnableToLegalize;
3840 
3841   Register DstReg = MI.getOperand(0).getReg();
3842   Register SrcReg = MI.getOperand(1).getReg();
3843 
3844   LLT DstTy = MRI.getType(DstReg);
3845   if (DstTy.isVector())
3846     return UnableToLegalize;
3847 
3848   SmallVector<Register, 8> Parts;
3849   LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
3850   buildLCMMerge(DstReg, NarrowTy, GCDTy, Parts, MI.getOpcode());
3851   MI.eraseFromParent();
3852   return Legalized;
3853 }
3854 
3855 LegalizerHelper::LegalizeResult
3856 LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx,
3857                                     LLT NarrowTy) {
3858   if (TypeIdx != 0)
3859     return UnableToLegalize;
3860 
3861   Register CondReg = MI.getOperand(1).getReg();
3862   LLT CondTy = MRI.getType(CondReg);
3863   if (CondTy.isVector()) // TODO: Handle vselect
3864     return UnableToLegalize;
3865 
3866   Register DstReg = MI.getOperand(0).getReg();
3867   LLT DstTy = MRI.getType(DstReg);
3868 
3869   SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
3870   SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
3871   SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs;
3872   LLT LeftoverTy;
3873   if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy,
3874                     Src1Regs, Src1LeftoverRegs))
3875     return UnableToLegalize;
3876 
3877   LLT Unused;
3878   if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused,
3879                     Src2Regs, Src2LeftoverRegs))
3880     llvm_unreachable("inconsistent extractParts result");
3881 
3882   for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
3883     auto Select = MIRBuilder.buildSelect(NarrowTy,
3884                                          CondReg, Src1Regs[I], Src2Regs[I]);
3885     DstRegs.push_back(Select.getReg(0));
3886   }
3887 
3888   for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
3889     auto Select = MIRBuilder.buildSelect(
3890       LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]);
3891     DstLeftoverRegs.push_back(Select.getReg(0));
3892   }
3893 
3894   insertParts(DstReg, DstTy, NarrowTy, DstRegs,
3895               LeftoverTy, DstLeftoverRegs);
3896 
3897   MI.eraseFromParent();
3898   return Legalized;
3899 }
3900 
3901 LegalizerHelper::LegalizeResult
3902 LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx,
3903                                   LLT NarrowTy) {
3904   if (TypeIdx != 1)
3905     return UnableToLegalize;
3906 
3907   LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
3908   unsigned NarrowSize = NarrowTy.getSizeInBits();
3909 
3910   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
3911     MachineIRBuilder &B = MIRBuilder;
3912     auto UnmergeSrc = B.buildUnmerge(NarrowTy, MI.getOperand(1));
3913     // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi)
3914     auto C_0 = B.buildConstant(NarrowTy, 0);
3915     auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
3916                                 UnmergeSrc.getReg(1), C_0);
3917     auto LoCTLZ = B.buildCTLZ(NarrowTy, UnmergeSrc.getReg(0));
3918     auto C_NarrowSize = B.buildConstant(NarrowTy, NarrowSize);
3919     auto HiIsZeroCTLZ = B.buildAdd(NarrowTy, LoCTLZ, C_NarrowSize);
3920     auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(NarrowTy, UnmergeSrc.getReg(1));
3921     auto LoOut = B.buildSelect(NarrowTy, HiIsZero, HiIsZeroCTLZ, HiCTLZ);
3922 
3923     B.buildMerge(MI.getOperand(0), {LoOut.getReg(0), C_0.getReg(0)});
3924 
3925     MI.eraseFromParent();
3926     return Legalized;
3927   }
3928 
3929   return UnableToLegalize;
3930 }
3931 
3932 LegalizerHelper::LegalizeResult
3933 LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx,
3934                                   LLT NarrowTy) {
3935   if (TypeIdx != 1)
3936     return UnableToLegalize;
3937 
3938   LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
3939   unsigned NarrowSize = NarrowTy.getSizeInBits();
3940 
3941   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
3942     MachineIRBuilder &B = MIRBuilder;
3943     auto UnmergeSrc = B.buildUnmerge(NarrowTy, MI.getOperand(1));
3944     // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo)
3945     auto C_0 = B.buildConstant(NarrowTy, 0);
3946     auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
3947                                 UnmergeSrc.getReg(0), C_0);
3948     auto HiCTTZ = B.buildCTTZ(NarrowTy, UnmergeSrc.getReg(1));
3949     auto C_NarrowSize = B.buildConstant(NarrowTy, NarrowSize);
3950     auto LoIsZeroCTTZ = B.buildAdd(NarrowTy, HiCTTZ, C_NarrowSize);
3951     auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(NarrowTy, UnmergeSrc.getReg(0));
3952     auto LoOut = B.buildSelect(NarrowTy, LoIsZero, LoIsZeroCTTZ, LoCTTZ);
3953 
3954     B.buildMerge(MI.getOperand(0), {LoOut.getReg(0), C_0.getReg(0)});
3955 
3956     MI.eraseFromParent();
3957     return Legalized;
3958   }
3959 
3960   return UnableToLegalize;
3961 }
3962 
3963 LegalizerHelper::LegalizeResult
3964 LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx,
3965                                    LLT NarrowTy) {
3966   if (TypeIdx != 1)
3967     return UnableToLegalize;
3968 
3969   LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
3970   unsigned NarrowSize = NarrowTy.getSizeInBits();
3971 
3972   if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
3973     auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
3974 
3975     auto LoCTPOP = MIRBuilder.buildCTPOP(NarrowTy, UnmergeSrc.getReg(0));
3976     auto HiCTPOP = MIRBuilder.buildCTPOP(NarrowTy, UnmergeSrc.getReg(1));
3977     auto Out = MIRBuilder.buildAdd(NarrowTy, HiCTPOP, LoCTPOP);
3978     MIRBuilder.buildZExt(MI.getOperand(0), Out);
3979 
3980     MI.eraseFromParent();
3981     return Legalized;
3982   }
3983 
3984   return UnableToLegalize;
3985 }
3986 
3987 LegalizerHelper::LegalizeResult
3988 LegalizerHelper::lowerBitCount(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
3989   unsigned Opc = MI.getOpcode();
3990   auto &TII = *MI.getMF()->getSubtarget().getInstrInfo();
3991   auto isSupported = [this](const LegalityQuery &Q) {
3992     auto QAction = LI.getAction(Q).Action;
3993     return QAction == Legal || QAction == Libcall || QAction == Custom;
3994   };
3995   switch (Opc) {
3996   default:
3997     return UnableToLegalize;
3998   case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
3999     // This trivially expands to CTLZ.
4000     Observer.changingInstr(MI);
4001     MI.setDesc(TII.get(TargetOpcode::G_CTLZ));
4002     Observer.changedInstr(MI);
4003     return Legalized;
4004   }
4005   case TargetOpcode::G_CTLZ: {
4006     Register SrcReg = MI.getOperand(1).getReg();
4007     unsigned Len = Ty.getSizeInBits();
4008     if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {Ty, Ty}})) {
4009       // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero.
4010       auto MIBCtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(Ty, SrcReg);
4011       auto MIBZero = MIRBuilder.buildConstant(Ty, 0);
4012       auto MIBLen = MIRBuilder.buildConstant(Ty, Len);
4013       auto MIBICmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
4014                                           SrcReg, MIBZero);
4015       MIRBuilder.buildSelect(MI.getOperand(0), MIBICmp, MIBLen, MIBCtlzZU);
4016       MI.eraseFromParent();
4017       return Legalized;
4018     }
4019     // for now, we do this:
4020     // NewLen = NextPowerOf2(Len);
4021     // x = x | (x >> 1);
4022     // x = x | (x >> 2);
4023     // ...
4024     // x = x | (x >>16);
4025     // x = x | (x >>32); // for 64-bit input
4026     // Upto NewLen/2
4027     // return Len - popcount(x);
4028     //
4029     // Ref: "Hacker's Delight" by Henry Warren
4030     Register Op = SrcReg;
4031     unsigned NewLen = PowerOf2Ceil(Len);
4032     for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) {
4033       auto MIBShiftAmt = MIRBuilder.buildConstant(Ty, 1ULL << i);
4034       auto MIBOp =
4035           MIRBuilder.buildOr(Ty, Op, MIRBuilder.buildLShr(Ty, Op, MIBShiftAmt));
4036       Op = MIBOp.getReg(0);
4037     }
4038     auto MIBPop = MIRBuilder.buildCTPOP(Ty, Op);
4039     MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(Ty, Len),
4040                         MIBPop);
4041     MI.eraseFromParent();
4042     return Legalized;
4043   }
4044   case TargetOpcode::G_CTTZ_ZERO_UNDEF: {
4045     // This trivially expands to CTTZ.
4046     Observer.changingInstr(MI);
4047     MI.setDesc(TII.get(TargetOpcode::G_CTTZ));
4048     Observer.changedInstr(MI);
4049     return Legalized;
4050   }
4051   case TargetOpcode::G_CTTZ: {
4052     Register SrcReg = MI.getOperand(1).getReg();
4053     unsigned Len = Ty.getSizeInBits();
4054     if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {Ty, Ty}})) {
4055       // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with
4056       // zero.
4057       auto MIBCttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(Ty, SrcReg);
4058       auto MIBZero = MIRBuilder.buildConstant(Ty, 0);
4059       auto MIBLen = MIRBuilder.buildConstant(Ty, Len);
4060       auto MIBICmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
4061                                           SrcReg, MIBZero);
4062       MIRBuilder.buildSelect(MI.getOperand(0), MIBICmp, MIBLen, MIBCttzZU);
4063       MI.eraseFromParent();
4064       return Legalized;
4065     }
4066     // for now, we use: { return popcount(~x & (x - 1)); }
4067     // unless the target has ctlz but not ctpop, in which case we use:
4068     // { return 32 - nlz(~x & (x-1)); }
4069     // Ref: "Hacker's Delight" by Henry Warren
4070     auto MIBCstNeg1 = MIRBuilder.buildConstant(Ty, -1);
4071     auto MIBNot = MIRBuilder.buildXor(Ty, SrcReg, MIBCstNeg1);
4072     auto MIBTmp = MIRBuilder.buildAnd(
4073         Ty, MIBNot, MIRBuilder.buildAdd(Ty, SrcReg, MIBCstNeg1));
4074     if (!isSupported({TargetOpcode::G_CTPOP, {Ty, Ty}}) &&
4075         isSupported({TargetOpcode::G_CTLZ, {Ty, Ty}})) {
4076       auto MIBCstLen = MIRBuilder.buildConstant(Ty, Len);
4077       MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen,
4078                           MIRBuilder.buildCTLZ(Ty, MIBTmp));
4079       MI.eraseFromParent();
4080       return Legalized;
4081     }
4082     MI.setDesc(TII.get(TargetOpcode::G_CTPOP));
4083     MI.getOperand(1).setReg(MIBTmp.getReg(0));
4084     return Legalized;
4085   }
4086   case TargetOpcode::G_CTPOP: {
4087     unsigned Size = Ty.getSizeInBits();
4088     MachineIRBuilder &B = MIRBuilder;
4089 
4090     // Count set bits in blocks of 2 bits. Default approach would be
4091     // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 }
4092     // We use following formula instead:
4093     // B2Count = val - { (val >> 1) & 0x55555555 }
4094     // since it gives same result in blocks of 2 with one instruction less.
4095     auto C_1 = B.buildConstant(Ty, 1);
4096     auto B2Set1LoTo1Hi = B.buildLShr(Ty, MI.getOperand(1).getReg(), C_1);
4097     APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55));
4098     auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0);
4099     auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0);
4100     auto B2Count = B.buildSub(Ty, MI.getOperand(1).getReg(), B2Count1Hi);
4101 
4102     // In order to get count in blocks of 4 add values from adjacent block of 2.
4103     // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 }
4104     auto C_2 = B.buildConstant(Ty, 2);
4105     auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2);
4106     APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33));
4107     auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0);
4108     auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0);
4109     auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0);
4110     auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count);
4111 
4112     // For count in blocks of 8 bits we don't have to mask high 4 bits before
4113     // addition since count value sits in range {0,...,8} and 4 bits are enough
4114     // to hold such binary values. After addition high 4 bits still hold count
4115     // of set bits in high 4 bit block, set them to zero and get 8 bit result.
4116     // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F
4117     auto C_4 = B.buildConstant(Ty, 4);
4118     auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4);
4119     auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count);
4120     APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F));
4121     auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0);
4122     auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0);
4123 
4124     assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm");
4125     // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this
4126     // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks.
4127     auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01)));
4128     auto ResTmp = B.buildMul(Ty, B8Count, MulMask);
4129 
4130     // Shift count result from 8 high bits to low bits.
4131     auto C_SizeM8 = B.buildConstant(Ty, Size - 8);
4132     B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8);
4133 
4134     MI.eraseFromParent();
4135     return Legalized;
4136   }
4137   }
4138 }
4139 
4140 // Expand s32 = G_UITOFP s64 using bit operations to an IEEE float
4141 // representation.
4142 LegalizerHelper::LegalizeResult
4143 LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) {
4144   Register Dst = MI.getOperand(0).getReg();
4145   Register Src = MI.getOperand(1).getReg();
4146   const LLT S64 = LLT::scalar(64);
4147   const LLT S32 = LLT::scalar(32);
4148   const LLT S1 = LLT::scalar(1);
4149 
4150   assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32);
4151 
4152   // unsigned cul2f(ulong u) {
4153   //   uint lz = clz(u);
4154   //   uint e = (u != 0) ? 127U + 63U - lz : 0;
4155   //   u = (u << lz) & 0x7fffffffffffffffUL;
4156   //   ulong t = u & 0xffffffffffUL;
4157   //   uint v = (e << 23) | (uint)(u >> 40);
4158   //   uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
4159   //   return as_float(v + r);
4160   // }
4161 
4162   auto Zero32 = MIRBuilder.buildConstant(S32, 0);
4163   auto Zero64 = MIRBuilder.buildConstant(S64, 0);
4164 
4165   auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src);
4166 
4167   auto K = MIRBuilder.buildConstant(S32, 127U + 63U);
4168   auto Sub = MIRBuilder.buildSub(S32, K, LZ);
4169 
4170   auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64);
4171   auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32);
4172 
4173   auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1);
4174   auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ);
4175 
4176   auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0);
4177 
4178   auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL);
4179   auto T = MIRBuilder.buildAnd(S64, U, Mask1);
4180 
4181   auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40));
4182   auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23));
4183   auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl));
4184 
4185   auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL);
4186   auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C);
4187   auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C);
4188   auto One = MIRBuilder.buildConstant(S32, 1);
4189 
4190   auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One);
4191   auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32);
4192   auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0);
4193   MIRBuilder.buildAdd(Dst, V, R);
4194 
4195   return Legalized;
4196 }
4197 
4198 LegalizerHelper::LegalizeResult
4199 LegalizerHelper::lowerUITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4200   Register Dst = MI.getOperand(0).getReg();
4201   Register Src = MI.getOperand(1).getReg();
4202   LLT DstTy = MRI.getType(Dst);
4203   LLT SrcTy = MRI.getType(Src);
4204 
4205   if (SrcTy == LLT::scalar(1)) {
4206     auto True = MIRBuilder.buildFConstant(DstTy, 1.0);
4207     auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
4208     MIRBuilder.buildSelect(Dst, Src, True, False);
4209     MI.eraseFromParent();
4210     return Legalized;
4211   }
4212 
4213   if (SrcTy != LLT::scalar(64))
4214     return UnableToLegalize;
4215 
4216   if (DstTy == LLT::scalar(32)) {
4217     // TODO: SelectionDAG has several alternative expansions to port which may
4218     // be more reasonble depending on the available instructions. If a target
4219     // has sitofp, does not have CTLZ, or can efficiently use f64 as an
4220     // intermediate type, this is probably worse.
4221     return lowerU64ToF32BitOps(MI);
4222   }
4223 
4224   return UnableToLegalize;
4225 }
4226 
4227 LegalizerHelper::LegalizeResult
4228 LegalizerHelper::lowerSITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4229   Register Dst = MI.getOperand(0).getReg();
4230   Register Src = MI.getOperand(1).getReg();
4231   LLT DstTy = MRI.getType(Dst);
4232   LLT SrcTy = MRI.getType(Src);
4233 
4234   const LLT S64 = LLT::scalar(64);
4235   const LLT S32 = LLT::scalar(32);
4236   const LLT S1 = LLT::scalar(1);
4237 
4238   if (SrcTy == S1) {
4239     auto True = MIRBuilder.buildFConstant(DstTy, -1.0);
4240     auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
4241     MIRBuilder.buildSelect(Dst, Src, True, False);
4242     MI.eraseFromParent();
4243     return Legalized;
4244   }
4245 
4246   if (SrcTy != S64)
4247     return UnableToLegalize;
4248 
4249   if (DstTy == S32) {
4250     // signed cl2f(long l) {
4251     //   long s = l >> 63;
4252     //   float r = cul2f((l + s) ^ s);
4253     //   return s ? -r : r;
4254     // }
4255     Register L = Src;
4256     auto SignBit = MIRBuilder.buildConstant(S64, 63);
4257     auto S = MIRBuilder.buildAShr(S64, L, SignBit);
4258 
4259     auto LPlusS = MIRBuilder.buildAdd(S64, L, S);
4260     auto Xor = MIRBuilder.buildXor(S64, LPlusS, S);
4261     auto R = MIRBuilder.buildUITOFP(S32, Xor);
4262 
4263     auto RNeg = MIRBuilder.buildFNeg(S32, R);
4264     auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S,
4265                                             MIRBuilder.buildConstant(S64, 0));
4266     MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R);
4267     return Legalized;
4268   }
4269 
4270   return UnableToLegalize;
4271 }
4272 
4273 LegalizerHelper::LegalizeResult
4274 LegalizerHelper::lowerFPTOUI(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4275   Register Dst = MI.getOperand(0).getReg();
4276   Register Src = MI.getOperand(1).getReg();
4277   LLT DstTy = MRI.getType(Dst);
4278   LLT SrcTy = MRI.getType(Src);
4279   const LLT S64 = LLT::scalar(64);
4280   const LLT S32 = LLT::scalar(32);
4281 
4282   if (SrcTy != S64 && SrcTy != S32)
4283     return UnableToLegalize;
4284   if (DstTy != S32 && DstTy != S64)
4285     return UnableToLegalize;
4286 
4287   // FPTOSI gives same result as FPTOUI for positive signed integers.
4288   // FPTOUI needs to deal with fp values that convert to unsigned integers
4289   // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp.
4290 
4291   APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits());
4292   APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle()
4293                                                 : APFloat::IEEEdouble(),
4294                     APInt::getNullValue(SrcTy.getSizeInBits()));
4295   TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven);
4296 
4297   MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src);
4298 
4299   MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP);
4300   // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on
4301   // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1.
4302   MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold);
4303   MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub);
4304   MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt);
4305   MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit);
4306 
4307   const LLT S1 = LLT::scalar(1);
4308 
4309   MachineInstrBuilder FCMP =
4310       MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold);
4311   MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res);
4312 
4313   MI.eraseFromParent();
4314   return Legalized;
4315 }
4316 
4317 static CmpInst::Predicate minMaxToCompare(unsigned Opc) {
4318   switch (Opc) {
4319   case TargetOpcode::G_SMIN:
4320     return CmpInst::ICMP_SLT;
4321   case TargetOpcode::G_SMAX:
4322     return CmpInst::ICMP_SGT;
4323   case TargetOpcode::G_UMIN:
4324     return CmpInst::ICMP_ULT;
4325   case TargetOpcode::G_UMAX:
4326     return CmpInst::ICMP_UGT;
4327   default:
4328     llvm_unreachable("not in integer min/max");
4329   }
4330 }
4331 
4332 LegalizerHelper::LegalizeResult
4333 LegalizerHelper::lowerMinMax(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4334   Register Dst = MI.getOperand(0).getReg();
4335   Register Src0 = MI.getOperand(1).getReg();
4336   Register Src1 = MI.getOperand(2).getReg();
4337 
4338   const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode());
4339   LLT CmpType = MRI.getType(Dst).changeElementSize(1);
4340 
4341   auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1);
4342   MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1);
4343 
4344   MI.eraseFromParent();
4345   return Legalized;
4346 }
4347 
4348 LegalizerHelper::LegalizeResult
4349 LegalizerHelper::lowerFCopySign(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4350   Register Dst = MI.getOperand(0).getReg();
4351   Register Src0 = MI.getOperand(1).getReg();
4352   Register Src1 = MI.getOperand(2).getReg();
4353 
4354   const LLT Src0Ty = MRI.getType(Src0);
4355   const LLT Src1Ty = MRI.getType(Src1);
4356 
4357   const int Src0Size = Src0Ty.getScalarSizeInBits();
4358   const int Src1Size = Src1Ty.getScalarSizeInBits();
4359 
4360   auto SignBitMask = MIRBuilder.buildConstant(
4361     Src0Ty, APInt::getSignMask(Src0Size));
4362 
4363   auto NotSignBitMask = MIRBuilder.buildConstant(
4364     Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1));
4365 
4366   auto And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask);
4367   MachineInstr *Or;
4368 
4369   if (Src0Ty == Src1Ty) {
4370     auto And1 = MIRBuilder.buildAnd(Src1Ty, Src0, SignBitMask);
4371     Or = MIRBuilder.buildOr(Dst, And0, And1);
4372   } else if (Src0Size > Src1Size) {
4373     auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size);
4374     auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1);
4375     auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt);
4376     auto And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask);
4377     Or = MIRBuilder.buildOr(Dst, And0, And1);
4378   } else {
4379     auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size);
4380     auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt);
4381     auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift);
4382     auto And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask);
4383     Or = MIRBuilder.buildOr(Dst, And0, And1);
4384   }
4385 
4386   // Be careful about setting nsz/nnan/ninf on every instruction, since the
4387   // constants are a nan and -0.0, but the final result should preserve
4388   // everything.
4389   if (unsigned Flags = MI.getFlags())
4390     Or->setFlags(Flags);
4391 
4392   MI.eraseFromParent();
4393   return Legalized;
4394 }
4395 
4396 LegalizerHelper::LegalizeResult
4397 LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) {
4398   unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ?
4399     TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE;
4400 
4401   Register Dst = MI.getOperand(0).getReg();
4402   Register Src0 = MI.getOperand(1).getReg();
4403   Register Src1 = MI.getOperand(2).getReg();
4404   LLT Ty = MRI.getType(Dst);
4405 
4406   if (!MI.getFlag(MachineInstr::FmNoNans)) {
4407     // Insert canonicalizes if it's possible we need to quiet to get correct
4408     // sNaN behavior.
4409 
4410     // Note this must be done here, and not as an optimization combine in the
4411     // absence of a dedicate quiet-snan instruction as we're using an
4412     // omni-purpose G_FCANONICALIZE.
4413     if (!isKnownNeverSNaN(Src0, MRI))
4414       Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0);
4415 
4416     if (!isKnownNeverSNaN(Src1, MRI))
4417       Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0);
4418   }
4419 
4420   // If there are no nans, it's safe to simply replace this with the non-IEEE
4421   // version.
4422   MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags());
4423   MI.eraseFromParent();
4424   return Legalized;
4425 }
4426 
4427 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) {
4428   // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c
4429   Register DstReg = MI.getOperand(0).getReg();
4430   LLT Ty = MRI.getType(DstReg);
4431   unsigned Flags = MI.getFlags();
4432 
4433   auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2),
4434                                   Flags);
4435   MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags);
4436   MI.eraseFromParent();
4437   return Legalized;
4438 }
4439 
4440 LegalizerHelper::LegalizeResult
4441 LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) {
4442   Register DstReg = MI.getOperand(0).getReg();
4443   Register SrcReg = MI.getOperand(1).getReg();
4444   unsigned Flags = MI.getFlags();
4445   LLT Ty = MRI.getType(DstReg);
4446   const LLT CondTy = Ty.changeElementSize(1);
4447 
4448   // result = trunc(src);
4449   // if (src < 0.0 && src != result)
4450   //   result += -1.0.
4451 
4452   auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
4453   auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags);
4454 
4455   auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy,
4456                                   SrcReg, Zero, Flags);
4457   auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy,
4458                                       SrcReg, Trunc, Flags);
4459   auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc);
4460   auto AddVal = MIRBuilder.buildSITOFP(Ty, And);
4461 
4462   MIRBuilder.buildFAdd(DstReg, Trunc, AddVal);
4463   MI.eraseFromParent();
4464   return Legalized;
4465 }
4466 
4467 LegalizerHelper::LegalizeResult
4468 LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) {
4469   const unsigned NumDst = MI.getNumOperands() - 1;
4470   const Register SrcReg = MI.getOperand(NumDst).getReg();
4471   LLT SrcTy = MRI.getType(SrcReg);
4472 
4473   Register Dst0Reg = MI.getOperand(0).getReg();
4474   LLT DstTy = MRI.getType(Dst0Reg);
4475 
4476 
4477   // Expand scalarizing unmerge as bitcast to integer and shift.
4478   if (!DstTy.isVector() && SrcTy.isVector() &&
4479       SrcTy.getElementType() == DstTy) {
4480     LLT IntTy = LLT::scalar(SrcTy.getSizeInBits());
4481     Register Cast = MIRBuilder.buildBitcast(IntTy, SrcReg).getReg(0);
4482 
4483     MIRBuilder.buildTrunc(Dst0Reg, Cast);
4484 
4485     const unsigned DstSize = DstTy.getSizeInBits();
4486     unsigned Offset = DstSize;
4487     for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) {
4488       auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset);
4489       auto Shift = MIRBuilder.buildLShr(IntTy, Cast, ShiftAmt);
4490       MIRBuilder.buildTrunc(MI.getOperand(I), Shift);
4491     }
4492 
4493     MI.eraseFromParent();
4494     return Legalized;
4495   }
4496 
4497   return UnableToLegalize;
4498 }
4499 
4500 LegalizerHelper::LegalizeResult
4501 LegalizerHelper::lowerShuffleVector(MachineInstr &MI) {
4502   Register DstReg = MI.getOperand(0).getReg();
4503   Register Src0Reg = MI.getOperand(1).getReg();
4504   Register Src1Reg = MI.getOperand(2).getReg();
4505   LLT Src0Ty = MRI.getType(Src0Reg);
4506   LLT DstTy = MRI.getType(DstReg);
4507   LLT IdxTy = LLT::scalar(32);
4508 
4509   ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
4510 
4511   if (DstTy.isScalar()) {
4512     if (Src0Ty.isVector())
4513       return UnableToLegalize;
4514 
4515     // This is just a SELECT.
4516     assert(Mask.size() == 1 && "Expected a single mask element");
4517     Register Val;
4518     if (Mask[0] < 0 || Mask[0] > 1)
4519       Val = MIRBuilder.buildUndef(DstTy).getReg(0);
4520     else
4521       Val = Mask[0] == 0 ? Src0Reg : Src1Reg;
4522     MIRBuilder.buildCopy(DstReg, Val);
4523     MI.eraseFromParent();
4524     return Legalized;
4525   }
4526 
4527   Register Undef;
4528   SmallVector<Register, 32> BuildVec;
4529   LLT EltTy = DstTy.getElementType();
4530 
4531   for (int Idx : Mask) {
4532     if (Idx < 0) {
4533       if (!Undef.isValid())
4534         Undef = MIRBuilder.buildUndef(EltTy).getReg(0);
4535       BuildVec.push_back(Undef);
4536       continue;
4537     }
4538 
4539     if (Src0Ty.isScalar()) {
4540       BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg);
4541     } else {
4542       int NumElts = Src0Ty.getNumElements();
4543       Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg;
4544       int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts;
4545       auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx);
4546       auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK);
4547       BuildVec.push_back(Extract.getReg(0));
4548     }
4549   }
4550 
4551   MIRBuilder.buildBuildVector(DstReg, BuildVec);
4552   MI.eraseFromParent();
4553   return Legalized;
4554 }
4555 
4556 LegalizerHelper::LegalizeResult
4557 LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) {
4558   Register Dst = MI.getOperand(0).getReg();
4559   Register AllocSize = MI.getOperand(1).getReg();
4560   unsigned Align = MI.getOperand(2).getImm();
4561 
4562   const auto &MF = *MI.getMF();
4563   const auto &TLI = *MF.getSubtarget().getTargetLowering();
4564 
4565   LLT PtrTy = MRI.getType(Dst);
4566   LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits());
4567 
4568   Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
4569   auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg);
4570   SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp);
4571 
4572   // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't
4573   // have to generate an extra instruction to negate the alloc and then use
4574   // G_PTR_ADD to add the negative offset.
4575   auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize);
4576   if (Align) {
4577     APInt AlignMask(IntPtrTy.getSizeInBits(), Align, true);
4578     AlignMask.negate();
4579     auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask);
4580     Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst);
4581   }
4582 
4583   SPTmp = MIRBuilder.buildCast(PtrTy, Alloc);
4584   MIRBuilder.buildCopy(SPReg, SPTmp);
4585   MIRBuilder.buildCopy(Dst, SPTmp);
4586 
4587   MI.eraseFromParent();
4588   return Legalized;
4589 }
4590 
4591 LegalizerHelper::LegalizeResult
4592 LegalizerHelper::lowerExtract(MachineInstr &MI) {
4593   Register Dst = MI.getOperand(0).getReg();
4594   Register Src = MI.getOperand(1).getReg();
4595   unsigned Offset = MI.getOperand(2).getImm();
4596 
4597   LLT DstTy = MRI.getType(Dst);
4598   LLT SrcTy = MRI.getType(Src);
4599 
4600   if (DstTy.isScalar() &&
4601       (SrcTy.isScalar() ||
4602        (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) {
4603     LLT SrcIntTy = SrcTy;
4604     if (!SrcTy.isScalar()) {
4605       SrcIntTy = LLT::scalar(SrcTy.getSizeInBits());
4606       Src = MIRBuilder.buildBitcast(SrcIntTy, Src).getReg(0);
4607     }
4608 
4609     if (Offset == 0)
4610       MIRBuilder.buildTrunc(Dst, Src);
4611     else {
4612       auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset);
4613       auto Shr = MIRBuilder.buildLShr(SrcIntTy, Src, ShiftAmt);
4614       MIRBuilder.buildTrunc(Dst, Shr);
4615     }
4616 
4617     MI.eraseFromParent();
4618     return Legalized;
4619   }
4620 
4621   return UnableToLegalize;
4622 }
4623 
4624 LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) {
4625   Register Dst = MI.getOperand(0).getReg();
4626   Register Src = MI.getOperand(1).getReg();
4627   Register InsertSrc = MI.getOperand(2).getReg();
4628   uint64_t Offset = MI.getOperand(3).getImm();
4629 
4630   LLT DstTy = MRI.getType(Src);
4631   LLT InsertTy = MRI.getType(InsertSrc);
4632 
4633   if (InsertTy.isScalar() &&
4634       (DstTy.isScalar() ||
4635        (DstTy.isVector() && DstTy.getElementType() == InsertTy))) {
4636     LLT IntDstTy = DstTy;
4637     if (!DstTy.isScalar()) {
4638       IntDstTy = LLT::scalar(DstTy.getSizeInBits());
4639       Src = MIRBuilder.buildBitcast(IntDstTy, Src).getReg(0);
4640     }
4641 
4642     Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0);
4643     if (Offset != 0) {
4644       auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset);
4645       ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0);
4646     }
4647 
4648     APInt MaskVal = ~APInt::getBitsSet(DstTy.getSizeInBits(), Offset,
4649                                        InsertTy.getSizeInBits());
4650 
4651     auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal);
4652     auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask);
4653     auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc);
4654 
4655     MIRBuilder.buildBitcast(Dst, Or);
4656     MI.eraseFromParent();
4657     return Legalized;
4658   }
4659 
4660   return UnableToLegalize;
4661 }
4662 
4663 LegalizerHelper::LegalizeResult
4664 LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) {
4665   Register Dst0 = MI.getOperand(0).getReg();
4666   Register Dst1 = MI.getOperand(1).getReg();
4667   Register LHS = MI.getOperand(2).getReg();
4668   Register RHS = MI.getOperand(3).getReg();
4669   const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO;
4670 
4671   LLT Ty = MRI.getType(Dst0);
4672   LLT BoolTy = MRI.getType(Dst1);
4673 
4674   if (IsAdd)
4675     MIRBuilder.buildAdd(Dst0, LHS, RHS);
4676   else
4677     MIRBuilder.buildSub(Dst0, LHS, RHS);
4678 
4679   // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow.
4680 
4681   auto Zero = MIRBuilder.buildConstant(Ty, 0);
4682 
4683   // For an addition, the result should be less than one of the operands (LHS)
4684   // if and only if the other operand (RHS) is negative, otherwise there will
4685   // be overflow.
4686   // For a subtraction, the result should be less than one of the operands
4687   // (LHS) if and only if the other operand (RHS) is (non-zero) positive,
4688   // otherwise there will be overflow.
4689   auto ResultLowerThanLHS =
4690       MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS);
4691   auto ConditionRHS = MIRBuilder.buildICmp(
4692       IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero);
4693 
4694   MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS);
4695   MI.eraseFromParent();
4696   return Legalized;
4697 }
4698 
4699 LegalizerHelper::LegalizeResult
4700 LegalizerHelper::lowerBswap(MachineInstr &MI) {
4701   Register Dst = MI.getOperand(0).getReg();
4702   Register Src = MI.getOperand(1).getReg();
4703   const LLT Ty = MRI.getType(Src);
4704   unsigned SizeInBytes = Ty.getSizeInBytes();
4705   unsigned BaseShiftAmt = (SizeInBytes - 1) * 8;
4706 
4707   // Swap most and least significant byte, set remaining bytes in Res to zero.
4708   auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt);
4709   auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt);
4710   auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
4711   auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft);
4712 
4713   // Set i-th high/low byte in Res to i-th low/high byte from Src.
4714   for (unsigned i = 1; i < SizeInBytes / 2; ++i) {
4715     // AND with Mask leaves byte i unchanged and sets remaining bytes to 0.
4716     APInt APMask(SizeInBytes * 8, 0xFF << (i * 8));
4717     auto Mask = MIRBuilder.buildConstant(Ty, APMask);
4718     auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i);
4719     // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt.
4720     auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask);
4721     auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt);
4722     Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft);
4723     // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask.
4724     auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
4725     auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask);
4726     Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight);
4727   }
4728   Res.getInstr()->getOperand(0).setReg(Dst);
4729 
4730   MI.eraseFromParent();
4731   return Legalized;
4732 }
4733 
4734 //{ (Src & Mask) >> N } | { (Src << N) & Mask }
4735 static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B,
4736                                  MachineInstrBuilder Src, APInt Mask) {
4737   const LLT Ty = Dst.getLLTTy(*B.getMRI());
4738   MachineInstrBuilder C_N = B.buildConstant(Ty, N);
4739   MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask);
4740   auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N);
4741   auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0);
4742   return B.buildOr(Dst, LHS, RHS);
4743 }
4744 
4745 LegalizerHelper::LegalizeResult
4746 LegalizerHelper::lowerBitreverse(MachineInstr &MI) {
4747   Register Dst = MI.getOperand(0).getReg();
4748   Register Src = MI.getOperand(1).getReg();
4749   const LLT Ty = MRI.getType(Src);
4750   unsigned Size = Ty.getSizeInBits();
4751 
4752   MachineInstrBuilder BSWAP =
4753       MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src});
4754 
4755   // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654
4756   //    [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4]
4757   // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0]
4758   MachineInstrBuilder Swap4 =
4759       SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0)));
4760 
4761   // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76
4762   //    [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2]
4763   // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC]
4764   MachineInstrBuilder Swap2 =
4765       SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC)));
4766 
4767   // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7
4768   //    [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1]
4769   // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA]
4770   SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA)));
4771 
4772   MI.eraseFromParent();
4773   return Legalized;
4774 }
4775 
4776 LegalizerHelper::LegalizeResult
4777 LegalizerHelper::lowerReadRegister(MachineInstr &MI) {
4778   Register Dst = MI.getOperand(0).getReg();
4779   const LLT Ty = MRI.getType(Dst);
4780   const MDString *RegStr = cast<MDString>(
4781     cast<MDNode>(MI.getOperand(1).getMetadata())->getOperand(0));
4782 
4783   MachineFunction &MF = MIRBuilder.getMF();
4784   const TargetSubtargetInfo &STI = MF.getSubtarget();
4785   const TargetLowering *TLI = STI.getTargetLowering();
4786   Register Reg = TLI->getRegisterByName(RegStr->getString().data(), Ty, MF);
4787   if (!Reg.isValid())
4788     return UnableToLegalize;
4789 
4790   MIRBuilder.buildCopy(Dst, Reg);
4791   MI.eraseFromParent();
4792   return Legalized;
4793 }
4794