1 //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 /// \file This file implements the LegalizerHelper class to legalize 10 /// individual instructions and the LegalizeMachineIR wrapper pass for the 11 /// primary legalization. 12 // 13 //===----------------------------------------------------------------------===// 14 15 #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h" 16 #include "llvm/CodeGen/GlobalISel/CallLowering.h" 17 #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" 18 #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" 19 #include "llvm/CodeGen/MachineRegisterInfo.h" 20 #include "llvm/CodeGen/TargetFrameLowering.h" 21 #include "llvm/CodeGen/TargetInstrInfo.h" 22 #include "llvm/CodeGen/TargetLowering.h" 23 #include "llvm/CodeGen/TargetSubtargetInfo.h" 24 #include "llvm/Support/Debug.h" 25 #include "llvm/Support/MathExtras.h" 26 #include "llvm/Support/raw_ostream.h" 27 28 #define DEBUG_TYPE "legalizer" 29 30 using namespace llvm; 31 using namespace LegalizeActions; 32 33 /// Try to break down \p OrigTy into \p NarrowTy sized pieces. 34 /// 35 /// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy, 36 /// with any leftover piece as type \p LeftoverTy 37 /// 38 /// Returns -1 in the first element of the pair if the breakdown is not 39 /// satisfiable. 40 static std::pair<int, int> 41 getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) { 42 assert(!LeftoverTy.isValid() && "this is an out argument"); 43 44 unsigned Size = OrigTy.getSizeInBits(); 45 unsigned NarrowSize = NarrowTy.getSizeInBits(); 46 unsigned NumParts = Size / NarrowSize; 47 unsigned LeftoverSize = Size - NumParts * NarrowSize; 48 assert(Size > NarrowSize); 49 50 if (LeftoverSize == 0) 51 return {NumParts, 0}; 52 53 if (NarrowTy.isVector()) { 54 unsigned EltSize = OrigTy.getScalarSizeInBits(); 55 if (LeftoverSize % EltSize != 0) 56 return {-1, -1}; 57 LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize); 58 } else { 59 LeftoverTy = LLT::scalar(LeftoverSize); 60 } 61 62 int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits(); 63 return std::make_pair(NumParts, NumLeftover); 64 } 65 66 static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) { 67 68 if (!Ty.isScalar()) 69 return nullptr; 70 71 switch (Ty.getSizeInBits()) { 72 case 16: 73 return Type::getHalfTy(Ctx); 74 case 32: 75 return Type::getFloatTy(Ctx); 76 case 64: 77 return Type::getDoubleTy(Ctx); 78 case 128: 79 return Type::getFP128Ty(Ctx); 80 default: 81 return nullptr; 82 } 83 } 84 85 LegalizerHelper::LegalizerHelper(MachineFunction &MF, 86 GISelChangeObserver &Observer, 87 MachineIRBuilder &Builder) 88 : MIRBuilder(Builder), MRI(MF.getRegInfo()), 89 LI(*MF.getSubtarget().getLegalizerInfo()), Observer(Observer) { 90 MIRBuilder.setChangeObserver(Observer); 91 } 92 93 LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI, 94 GISelChangeObserver &Observer, 95 MachineIRBuilder &B) 96 : MIRBuilder(B), MRI(MF.getRegInfo()), LI(LI), Observer(Observer) { 97 MIRBuilder.setChangeObserver(Observer); 98 } 99 LegalizerHelper::LegalizeResult 100 LegalizerHelper::legalizeInstrStep(MachineInstr &MI) { 101 LLVM_DEBUG(dbgs() << "Legalizing: " << MI); 102 103 MIRBuilder.setInstrAndDebugLoc(MI); 104 105 if (MI.getOpcode() == TargetOpcode::G_INTRINSIC || 106 MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS) 107 return LI.legalizeIntrinsic(MI, MIRBuilder, Observer) ? Legalized 108 : UnableToLegalize; 109 auto Step = LI.getAction(MI, MRI); 110 switch (Step.Action) { 111 case Legal: 112 LLVM_DEBUG(dbgs() << ".. Already legal\n"); 113 return AlreadyLegal; 114 case Libcall: 115 LLVM_DEBUG(dbgs() << ".. Convert to libcall\n"); 116 return libcall(MI); 117 case NarrowScalar: 118 LLVM_DEBUG(dbgs() << ".. Narrow scalar\n"); 119 return narrowScalar(MI, Step.TypeIdx, Step.NewType); 120 case WidenScalar: 121 LLVM_DEBUG(dbgs() << ".. Widen scalar\n"); 122 return widenScalar(MI, Step.TypeIdx, Step.NewType); 123 case Bitcast: 124 LLVM_DEBUG(dbgs() << ".. Bitcast type\n"); 125 return bitcast(MI, Step.TypeIdx, Step.NewType); 126 case Lower: 127 LLVM_DEBUG(dbgs() << ".. Lower\n"); 128 return lower(MI, Step.TypeIdx, Step.NewType); 129 case FewerElements: 130 LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n"); 131 return fewerElementsVector(MI, Step.TypeIdx, Step.NewType); 132 case MoreElements: 133 LLVM_DEBUG(dbgs() << ".. Increase number of elements\n"); 134 return moreElementsVector(MI, Step.TypeIdx, Step.NewType); 135 case Custom: 136 LLVM_DEBUG(dbgs() << ".. Custom legalization\n"); 137 return LI.legalizeCustom(MI, MRI, MIRBuilder, Observer) ? Legalized 138 : UnableToLegalize; 139 default: 140 LLVM_DEBUG(dbgs() << ".. Unable to legalize\n"); 141 return UnableToLegalize; 142 } 143 } 144 145 void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts, 146 SmallVectorImpl<Register> &VRegs) { 147 for (int i = 0; i < NumParts; ++i) 148 VRegs.push_back(MRI.createGenericVirtualRegister(Ty)); 149 MIRBuilder.buildUnmerge(VRegs, Reg); 150 } 151 152 bool LegalizerHelper::extractParts(Register Reg, LLT RegTy, 153 LLT MainTy, LLT &LeftoverTy, 154 SmallVectorImpl<Register> &VRegs, 155 SmallVectorImpl<Register> &LeftoverRegs) { 156 assert(!LeftoverTy.isValid() && "this is an out argument"); 157 158 unsigned RegSize = RegTy.getSizeInBits(); 159 unsigned MainSize = MainTy.getSizeInBits(); 160 unsigned NumParts = RegSize / MainSize; 161 unsigned LeftoverSize = RegSize - NumParts * MainSize; 162 163 // Use an unmerge when possible. 164 if (LeftoverSize == 0) { 165 for (unsigned I = 0; I < NumParts; ++I) 166 VRegs.push_back(MRI.createGenericVirtualRegister(MainTy)); 167 MIRBuilder.buildUnmerge(VRegs, Reg); 168 return true; 169 } 170 171 if (MainTy.isVector()) { 172 unsigned EltSize = MainTy.getScalarSizeInBits(); 173 if (LeftoverSize % EltSize != 0) 174 return false; 175 LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize); 176 } else { 177 LeftoverTy = LLT::scalar(LeftoverSize); 178 } 179 180 // For irregular sizes, extract the individual parts. 181 for (unsigned I = 0; I != NumParts; ++I) { 182 Register NewReg = MRI.createGenericVirtualRegister(MainTy); 183 VRegs.push_back(NewReg); 184 MIRBuilder.buildExtract(NewReg, Reg, MainSize * I); 185 } 186 187 for (unsigned Offset = MainSize * NumParts; Offset < RegSize; 188 Offset += LeftoverSize) { 189 Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy); 190 LeftoverRegs.push_back(NewReg); 191 MIRBuilder.buildExtract(NewReg, Reg, Offset); 192 } 193 194 return true; 195 } 196 197 void LegalizerHelper::insertParts(Register DstReg, 198 LLT ResultTy, LLT PartTy, 199 ArrayRef<Register> PartRegs, 200 LLT LeftoverTy, 201 ArrayRef<Register> LeftoverRegs) { 202 if (!LeftoverTy.isValid()) { 203 assert(LeftoverRegs.empty()); 204 205 if (!ResultTy.isVector()) { 206 MIRBuilder.buildMerge(DstReg, PartRegs); 207 return; 208 } 209 210 if (PartTy.isVector()) 211 MIRBuilder.buildConcatVectors(DstReg, PartRegs); 212 else 213 MIRBuilder.buildBuildVector(DstReg, PartRegs); 214 return; 215 } 216 217 unsigned PartSize = PartTy.getSizeInBits(); 218 unsigned LeftoverPartSize = LeftoverTy.getSizeInBits(); 219 220 Register CurResultReg = MRI.createGenericVirtualRegister(ResultTy); 221 MIRBuilder.buildUndef(CurResultReg); 222 223 unsigned Offset = 0; 224 for (Register PartReg : PartRegs) { 225 Register NewResultReg = MRI.createGenericVirtualRegister(ResultTy); 226 MIRBuilder.buildInsert(NewResultReg, CurResultReg, PartReg, Offset); 227 CurResultReg = NewResultReg; 228 Offset += PartSize; 229 } 230 231 for (unsigned I = 0, E = LeftoverRegs.size(); I != E; ++I) { 232 // Use the original output register for the final insert to avoid a copy. 233 Register NewResultReg = (I + 1 == E) ? 234 DstReg : MRI.createGenericVirtualRegister(ResultTy); 235 236 MIRBuilder.buildInsert(NewResultReg, CurResultReg, LeftoverRegs[I], Offset); 237 CurResultReg = NewResultReg; 238 Offset += LeftoverPartSize; 239 } 240 } 241 242 /// Return the result registers of G_UNMERGE_VALUES \p MI in \p Regs 243 static void getUnmergeResults(SmallVectorImpl<Register> &Regs, 244 const MachineInstr &MI) { 245 assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES); 246 247 const int NumResults = MI.getNumOperands() - 1; 248 Regs.resize(NumResults); 249 for (int I = 0; I != NumResults; ++I) 250 Regs[I] = MI.getOperand(I).getReg(); 251 } 252 253 LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy, 254 LLT NarrowTy, Register SrcReg) { 255 LLT SrcTy = MRI.getType(SrcReg); 256 257 LLT GCDTy = getGCDType(DstTy, getGCDType(SrcTy, NarrowTy)); 258 if (SrcTy == GCDTy) { 259 // If the source already evenly divides the result type, we don't need to do 260 // anything. 261 Parts.push_back(SrcReg); 262 } else { 263 // Need to split into common type sized pieces. 264 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 265 getUnmergeResults(Parts, *Unmerge); 266 } 267 268 return GCDTy; 269 } 270 271 LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy, 272 SmallVectorImpl<Register> &VRegs, 273 unsigned PadStrategy) { 274 LLT LCMTy = getLCMType(DstTy, NarrowTy); 275 276 int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits(); 277 int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits(); 278 int NumOrigSrc = VRegs.size(); 279 280 Register PadReg; 281 282 // Get a value we can use to pad the source value if the sources won't evenly 283 // cover the result type. 284 if (NumOrigSrc < NumParts * NumSubParts) { 285 if (PadStrategy == TargetOpcode::G_ZEXT) 286 PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0); 287 else if (PadStrategy == TargetOpcode::G_ANYEXT) 288 PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0); 289 else { 290 assert(PadStrategy == TargetOpcode::G_SEXT); 291 292 // Shift the sign bit of the low register through the high register. 293 auto ShiftAmt = 294 MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1); 295 PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0); 296 } 297 } 298 299 // Registers for the final merge to be produced. 300 SmallVector<Register, 4> Remerge(NumParts); 301 302 // Registers needed for intermediate merges, which will be merged into a 303 // source for Remerge. 304 SmallVector<Register, 4> SubMerge(NumSubParts); 305 306 // Once we've fully read off the end of the original source bits, we can reuse 307 // the same high bits for remaining padding elements. 308 Register AllPadReg; 309 310 // Build merges to the LCM type to cover the original result type. 311 for (int I = 0; I != NumParts; ++I) { 312 bool AllMergePartsArePadding = true; 313 314 // Build the requested merges to the requested type. 315 for (int J = 0; J != NumSubParts; ++J) { 316 int Idx = I * NumSubParts + J; 317 if (Idx >= NumOrigSrc) { 318 SubMerge[J] = PadReg; 319 continue; 320 } 321 322 SubMerge[J] = VRegs[Idx]; 323 324 // There are meaningful bits here we can't reuse later. 325 AllMergePartsArePadding = false; 326 } 327 328 // If we've filled up a complete piece with padding bits, we can directly 329 // emit the natural sized constant if applicable, rather than a merge of 330 // smaller constants. 331 if (AllMergePartsArePadding && !AllPadReg) { 332 if (PadStrategy == TargetOpcode::G_ANYEXT) 333 AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0); 334 else if (PadStrategy == TargetOpcode::G_ZEXT) 335 AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0); 336 337 // If this is a sign extension, we can't materialize a trivial constant 338 // with the right type and have to produce a merge. 339 } 340 341 if (AllPadReg) { 342 // Avoid creating additional instructions if we're just adding additional 343 // copies of padding bits. 344 Remerge[I] = AllPadReg; 345 continue; 346 } 347 348 if (NumSubParts == 1) 349 Remerge[I] = SubMerge[0]; 350 else 351 Remerge[I] = MIRBuilder.buildMerge(NarrowTy, SubMerge).getReg(0); 352 353 // In the sign extend padding case, re-use the first all-signbit merge. 354 if (AllMergePartsArePadding && !AllPadReg) 355 AllPadReg = Remerge[I]; 356 } 357 358 VRegs = std::move(Remerge); 359 return LCMTy; 360 } 361 362 void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy, 363 ArrayRef<Register> RemergeRegs) { 364 LLT DstTy = MRI.getType(DstReg); 365 366 // Create the merge to the widened source, and extract the relevant bits into 367 // the result. 368 369 if (DstTy == LCMTy) { 370 MIRBuilder.buildMerge(DstReg, RemergeRegs); 371 return; 372 } 373 374 auto Remerge = MIRBuilder.buildMerge(LCMTy, RemergeRegs); 375 if (DstTy.isScalar() && LCMTy.isScalar()) { 376 MIRBuilder.buildTrunc(DstReg, Remerge); 377 return; 378 } 379 380 if (LCMTy.isVector()) { 381 MIRBuilder.buildExtract(DstReg, Remerge, 0); 382 return; 383 } 384 385 llvm_unreachable("unhandled case"); 386 } 387 388 static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) { 389 #define RTLIBCASE(LibcallPrefix) \ 390 do { \ 391 switch (Size) { \ 392 case 32: \ 393 return RTLIB::LibcallPrefix##32; \ 394 case 64: \ 395 return RTLIB::LibcallPrefix##64; \ 396 case 128: \ 397 return RTLIB::LibcallPrefix##128; \ 398 default: \ 399 llvm_unreachable("unexpected size"); \ 400 } \ 401 } while (0) 402 403 assert((Size == 32 || Size == 64 || Size == 128) && "Unsupported size"); 404 405 switch (Opcode) { 406 case TargetOpcode::G_SDIV: 407 RTLIBCASE(SDIV_I); 408 case TargetOpcode::G_UDIV: 409 RTLIBCASE(UDIV_I); 410 case TargetOpcode::G_SREM: 411 RTLIBCASE(SREM_I); 412 case TargetOpcode::G_UREM: 413 RTLIBCASE(UREM_I); 414 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 415 RTLIBCASE(CTLZ_I); 416 case TargetOpcode::G_FADD: 417 RTLIBCASE(ADD_F); 418 case TargetOpcode::G_FSUB: 419 RTLIBCASE(SUB_F); 420 case TargetOpcode::G_FMUL: 421 RTLIBCASE(MUL_F); 422 case TargetOpcode::G_FDIV: 423 RTLIBCASE(DIV_F); 424 case TargetOpcode::G_FEXP: 425 RTLIBCASE(EXP_F); 426 case TargetOpcode::G_FEXP2: 427 RTLIBCASE(EXP2_F); 428 case TargetOpcode::G_FREM: 429 RTLIBCASE(REM_F); 430 case TargetOpcode::G_FPOW: 431 RTLIBCASE(POW_F); 432 case TargetOpcode::G_FMA: 433 RTLIBCASE(FMA_F); 434 case TargetOpcode::G_FSIN: 435 RTLIBCASE(SIN_F); 436 case TargetOpcode::G_FCOS: 437 RTLIBCASE(COS_F); 438 case TargetOpcode::G_FLOG10: 439 RTLIBCASE(LOG10_F); 440 case TargetOpcode::G_FLOG: 441 RTLIBCASE(LOG_F); 442 case TargetOpcode::G_FLOG2: 443 RTLIBCASE(LOG2_F); 444 case TargetOpcode::G_FCEIL: 445 RTLIBCASE(CEIL_F); 446 case TargetOpcode::G_FFLOOR: 447 RTLIBCASE(FLOOR_F); 448 case TargetOpcode::G_FMINNUM: 449 RTLIBCASE(FMIN_F); 450 case TargetOpcode::G_FMAXNUM: 451 RTLIBCASE(FMAX_F); 452 case TargetOpcode::G_FSQRT: 453 RTLIBCASE(SQRT_F); 454 case TargetOpcode::G_FRINT: 455 RTLIBCASE(RINT_F); 456 case TargetOpcode::G_FNEARBYINT: 457 RTLIBCASE(NEARBYINT_F); 458 } 459 llvm_unreachable("Unknown libcall function"); 460 } 461 462 /// True if an instruction is in tail position in its caller. Intended for 463 /// legalizing libcalls as tail calls when possible. 464 static bool isLibCallInTailPosition(MachineInstr &MI) { 465 MachineBasicBlock &MBB = *MI.getParent(); 466 const Function &F = MBB.getParent()->getFunction(); 467 468 // Conservatively require the attributes of the call to match those of 469 // the return. Ignore NoAlias and NonNull because they don't affect the 470 // call sequence. 471 AttributeList CallerAttrs = F.getAttributes(); 472 if (AttrBuilder(CallerAttrs, AttributeList::ReturnIndex) 473 .removeAttribute(Attribute::NoAlias) 474 .removeAttribute(Attribute::NonNull) 475 .hasAttributes()) 476 return false; 477 478 // It's not safe to eliminate the sign / zero extension of the return value. 479 if (CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::ZExt) || 480 CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::SExt)) 481 return false; 482 483 // Only tail call if the following instruction is a standard return. 484 auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); 485 auto Next = next_nodbg(MI.getIterator(), MBB.instr_end()); 486 if (Next == MBB.instr_end() || TII.isTailCall(*Next) || !Next->isReturn()) 487 return false; 488 489 return true; 490 } 491 492 LegalizerHelper::LegalizeResult 493 llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name, 494 const CallLowering::ArgInfo &Result, 495 ArrayRef<CallLowering::ArgInfo> Args, 496 const CallingConv::ID CC) { 497 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); 498 499 CallLowering::CallLoweringInfo Info; 500 Info.CallConv = CC; 501 Info.Callee = MachineOperand::CreateES(Name); 502 Info.OrigRet = Result; 503 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); 504 if (!CLI.lowerCall(MIRBuilder, Info)) 505 return LegalizerHelper::UnableToLegalize; 506 507 return LegalizerHelper::Legalized; 508 } 509 510 LegalizerHelper::LegalizeResult 511 llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall, 512 const CallLowering::ArgInfo &Result, 513 ArrayRef<CallLowering::ArgInfo> Args) { 514 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); 515 const char *Name = TLI.getLibcallName(Libcall); 516 const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall); 517 return createLibcall(MIRBuilder, Name, Result, Args, CC); 518 } 519 520 // Useful for libcalls where all operands have the same type. 521 static LegalizerHelper::LegalizeResult 522 simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size, 523 Type *OpType) { 524 auto Libcall = getRTLibDesc(MI.getOpcode(), Size); 525 526 SmallVector<CallLowering::ArgInfo, 3> Args; 527 for (unsigned i = 1; i < MI.getNumOperands(); i++) 528 Args.push_back({MI.getOperand(i).getReg(), OpType}); 529 return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType}, 530 Args); 531 } 532 533 LegalizerHelper::LegalizeResult 534 llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, 535 MachineInstr &MI) { 536 assert(MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS); 537 auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); 538 539 SmallVector<CallLowering::ArgInfo, 3> Args; 540 // Add all the args, except for the last which is an imm denoting 'tail'. 541 for (unsigned i = 1; i < MI.getNumOperands() - 1; i++) { 542 Register Reg = MI.getOperand(i).getReg(); 543 544 // Need derive an IR type for call lowering. 545 LLT OpLLT = MRI.getType(Reg); 546 Type *OpTy = nullptr; 547 if (OpLLT.isPointer()) 548 OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace()); 549 else 550 OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits()); 551 Args.push_back({Reg, OpTy}); 552 } 553 554 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); 555 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); 556 Intrinsic::ID ID = MI.getOperand(0).getIntrinsicID(); 557 RTLIB::Libcall RTLibcall; 558 switch (ID) { 559 case Intrinsic::memcpy: 560 RTLibcall = RTLIB::MEMCPY; 561 break; 562 case Intrinsic::memset: 563 RTLibcall = RTLIB::MEMSET; 564 break; 565 case Intrinsic::memmove: 566 RTLibcall = RTLIB::MEMMOVE; 567 break; 568 default: 569 return LegalizerHelper::UnableToLegalize; 570 } 571 const char *Name = TLI.getLibcallName(RTLibcall); 572 573 MIRBuilder.setInstrAndDebugLoc(MI); 574 575 CallLowering::CallLoweringInfo Info; 576 Info.CallConv = TLI.getLibcallCallingConv(RTLibcall); 577 Info.Callee = MachineOperand::CreateES(Name); 578 Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx)); 579 Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() == 1 && 580 isLibCallInTailPosition(MI); 581 582 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); 583 if (!CLI.lowerCall(MIRBuilder, Info)) 584 return LegalizerHelper::UnableToLegalize; 585 586 if (Info.LoweredTailCall) { 587 assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?"); 588 // We must have a return following the call (or debug insts) to get past 589 // isLibCallInTailPosition. 590 do { 591 MachineInstr *Next = MI.getNextNode(); 592 assert(Next && (Next->isReturn() || Next->isDebugInstr()) && 593 "Expected instr following MI to be return or debug inst?"); 594 // We lowered a tail call, so the call is now the return from the block. 595 // Delete the old return. 596 Next->eraseFromParent(); 597 } while (MI.getNextNode()); 598 } 599 600 return LegalizerHelper::Legalized; 601 } 602 603 static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType, 604 Type *FromType) { 605 auto ToMVT = MVT::getVT(ToType); 606 auto FromMVT = MVT::getVT(FromType); 607 608 switch (Opcode) { 609 case TargetOpcode::G_FPEXT: 610 return RTLIB::getFPEXT(FromMVT, ToMVT); 611 case TargetOpcode::G_FPTRUNC: 612 return RTLIB::getFPROUND(FromMVT, ToMVT); 613 case TargetOpcode::G_FPTOSI: 614 return RTLIB::getFPTOSINT(FromMVT, ToMVT); 615 case TargetOpcode::G_FPTOUI: 616 return RTLIB::getFPTOUINT(FromMVT, ToMVT); 617 case TargetOpcode::G_SITOFP: 618 return RTLIB::getSINTTOFP(FromMVT, ToMVT); 619 case TargetOpcode::G_UITOFP: 620 return RTLIB::getUINTTOFP(FromMVT, ToMVT); 621 } 622 llvm_unreachable("Unsupported libcall function"); 623 } 624 625 static LegalizerHelper::LegalizeResult 626 conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType, 627 Type *FromType) { 628 RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType); 629 return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType}, 630 {{MI.getOperand(1).getReg(), FromType}}); 631 } 632 633 LegalizerHelper::LegalizeResult 634 LegalizerHelper::libcall(MachineInstr &MI) { 635 LLT LLTy = MRI.getType(MI.getOperand(0).getReg()); 636 unsigned Size = LLTy.getSizeInBits(); 637 auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); 638 639 switch (MI.getOpcode()) { 640 default: 641 return UnableToLegalize; 642 case TargetOpcode::G_SDIV: 643 case TargetOpcode::G_UDIV: 644 case TargetOpcode::G_SREM: 645 case TargetOpcode::G_UREM: 646 case TargetOpcode::G_CTLZ_ZERO_UNDEF: { 647 Type *HLTy = IntegerType::get(Ctx, Size); 648 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); 649 if (Status != Legalized) 650 return Status; 651 break; 652 } 653 case TargetOpcode::G_FADD: 654 case TargetOpcode::G_FSUB: 655 case TargetOpcode::G_FMUL: 656 case TargetOpcode::G_FDIV: 657 case TargetOpcode::G_FMA: 658 case TargetOpcode::G_FPOW: 659 case TargetOpcode::G_FREM: 660 case TargetOpcode::G_FCOS: 661 case TargetOpcode::G_FSIN: 662 case TargetOpcode::G_FLOG10: 663 case TargetOpcode::G_FLOG: 664 case TargetOpcode::G_FLOG2: 665 case TargetOpcode::G_FEXP: 666 case TargetOpcode::G_FEXP2: 667 case TargetOpcode::G_FCEIL: 668 case TargetOpcode::G_FFLOOR: 669 case TargetOpcode::G_FMINNUM: 670 case TargetOpcode::G_FMAXNUM: 671 case TargetOpcode::G_FSQRT: 672 case TargetOpcode::G_FRINT: 673 case TargetOpcode::G_FNEARBYINT: { 674 Type *HLTy = getFloatTypeForLLT(Ctx, LLTy); 675 if (!HLTy || (Size != 32 && Size != 64 && Size != 128)) { 676 LLVM_DEBUG(dbgs() << "No libcall available for size " << Size << ".\n"); 677 return UnableToLegalize; 678 } 679 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); 680 if (Status != Legalized) 681 return Status; 682 break; 683 } 684 case TargetOpcode::G_FPEXT: 685 case TargetOpcode::G_FPTRUNC: { 686 Type *FromTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg())); 687 Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg())); 688 if (!FromTy || !ToTy) 689 return UnableToLegalize; 690 LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy ); 691 if (Status != Legalized) 692 return Status; 693 break; 694 } 695 case TargetOpcode::G_FPTOSI: 696 case TargetOpcode::G_FPTOUI: { 697 // FIXME: Support other types 698 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 699 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 700 if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64)) 701 return UnableToLegalize; 702 LegalizeResult Status = conversionLibcall( 703 MI, MIRBuilder, 704 ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx), 705 FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx)); 706 if (Status != Legalized) 707 return Status; 708 break; 709 } 710 case TargetOpcode::G_SITOFP: 711 case TargetOpcode::G_UITOFP: { 712 // FIXME: Support other types 713 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 714 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 715 if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64)) 716 return UnableToLegalize; 717 LegalizeResult Status = conversionLibcall( 718 MI, MIRBuilder, 719 ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx), 720 FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx)); 721 if (Status != Legalized) 722 return Status; 723 break; 724 } 725 } 726 727 MI.eraseFromParent(); 728 return Legalized; 729 } 730 731 LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI, 732 unsigned TypeIdx, 733 LLT NarrowTy) { 734 uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 735 uint64_t NarrowSize = NarrowTy.getSizeInBits(); 736 737 switch (MI.getOpcode()) { 738 default: 739 return UnableToLegalize; 740 case TargetOpcode::G_IMPLICIT_DEF: { 741 Register DstReg = MI.getOperand(0).getReg(); 742 LLT DstTy = MRI.getType(DstReg); 743 744 // If SizeOp0 is not an exact multiple of NarrowSize, emit 745 // G_ANYEXT(G_IMPLICIT_DEF). Cast result to vector if needed. 746 // FIXME: Although this would also be legal for the general case, it causes 747 // a lot of regressions in the emitted code (superfluous COPYs, artifact 748 // combines not being hit). This seems to be a problem related to the 749 // artifact combiner. 750 if (SizeOp0 % NarrowSize != 0) { 751 LLT ImplicitTy = NarrowTy; 752 if (DstTy.isVector()) 753 ImplicitTy = LLT::vector(DstTy.getNumElements(), ImplicitTy); 754 755 Register ImplicitReg = MIRBuilder.buildUndef(ImplicitTy).getReg(0); 756 MIRBuilder.buildAnyExt(DstReg, ImplicitReg); 757 758 MI.eraseFromParent(); 759 return Legalized; 760 } 761 762 int NumParts = SizeOp0 / NarrowSize; 763 764 SmallVector<Register, 2> DstRegs; 765 for (int i = 0; i < NumParts; ++i) 766 DstRegs.push_back(MIRBuilder.buildUndef(NarrowTy).getReg(0)); 767 768 if (DstTy.isVector()) 769 MIRBuilder.buildBuildVector(DstReg, DstRegs); 770 else 771 MIRBuilder.buildMerge(DstReg, DstRegs); 772 MI.eraseFromParent(); 773 return Legalized; 774 } 775 case TargetOpcode::G_CONSTANT: { 776 LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 777 const APInt &Val = MI.getOperand(1).getCImm()->getValue(); 778 unsigned TotalSize = Ty.getSizeInBits(); 779 unsigned NarrowSize = NarrowTy.getSizeInBits(); 780 int NumParts = TotalSize / NarrowSize; 781 782 SmallVector<Register, 4> PartRegs; 783 for (int I = 0; I != NumParts; ++I) { 784 unsigned Offset = I * NarrowSize; 785 auto K = MIRBuilder.buildConstant(NarrowTy, 786 Val.lshr(Offset).trunc(NarrowSize)); 787 PartRegs.push_back(K.getReg(0)); 788 } 789 790 LLT LeftoverTy; 791 unsigned LeftoverBits = TotalSize - NumParts * NarrowSize; 792 SmallVector<Register, 1> LeftoverRegs; 793 if (LeftoverBits != 0) { 794 LeftoverTy = LLT::scalar(LeftoverBits); 795 auto K = MIRBuilder.buildConstant( 796 LeftoverTy, 797 Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits)); 798 LeftoverRegs.push_back(K.getReg(0)); 799 } 800 801 insertParts(MI.getOperand(0).getReg(), 802 Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs); 803 804 MI.eraseFromParent(); 805 return Legalized; 806 } 807 case TargetOpcode::G_SEXT: 808 case TargetOpcode::G_ZEXT: 809 case TargetOpcode::G_ANYEXT: 810 return narrowScalarExt(MI, TypeIdx, NarrowTy); 811 case TargetOpcode::G_TRUNC: { 812 if (TypeIdx != 1) 813 return UnableToLegalize; 814 815 uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 816 if (NarrowTy.getSizeInBits() * 2 != SizeOp1) { 817 LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n"); 818 return UnableToLegalize; 819 } 820 821 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); 822 MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0)); 823 MI.eraseFromParent(); 824 return Legalized; 825 } 826 827 case TargetOpcode::G_FREEZE: 828 return reduceOperationWidth(MI, TypeIdx, NarrowTy); 829 830 case TargetOpcode::G_ADD: { 831 // FIXME: add support for when SizeOp0 isn't an exact multiple of 832 // NarrowSize. 833 if (SizeOp0 % NarrowSize != 0) 834 return UnableToLegalize; 835 // Expand in terms of carry-setting/consuming G_ADDE instructions. 836 int NumParts = SizeOp0 / NarrowTy.getSizeInBits(); 837 838 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs; 839 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs); 840 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs); 841 842 Register CarryIn; 843 for (int i = 0; i < NumParts; ++i) { 844 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); 845 Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); 846 847 if (i == 0) 848 MIRBuilder.buildUAddo(DstReg, CarryOut, Src1Regs[i], Src2Regs[i]); 849 else { 850 MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i], 851 Src2Regs[i], CarryIn); 852 } 853 854 DstRegs.push_back(DstReg); 855 CarryIn = CarryOut; 856 } 857 Register DstReg = MI.getOperand(0).getReg(); 858 if(MRI.getType(DstReg).isVector()) 859 MIRBuilder.buildBuildVector(DstReg, DstRegs); 860 else 861 MIRBuilder.buildMerge(DstReg, DstRegs); 862 MI.eraseFromParent(); 863 return Legalized; 864 } 865 case TargetOpcode::G_SUB: { 866 // FIXME: add support for when SizeOp0 isn't an exact multiple of 867 // NarrowSize. 868 if (SizeOp0 % NarrowSize != 0) 869 return UnableToLegalize; 870 871 int NumParts = SizeOp0 / NarrowTy.getSizeInBits(); 872 873 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs; 874 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs); 875 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs); 876 877 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); 878 Register BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); 879 MIRBuilder.buildInstr(TargetOpcode::G_USUBO, {DstReg, BorrowOut}, 880 {Src1Regs[0], Src2Regs[0]}); 881 DstRegs.push_back(DstReg); 882 Register BorrowIn = BorrowOut; 883 for (int i = 1; i < NumParts; ++i) { 884 DstReg = MRI.createGenericVirtualRegister(NarrowTy); 885 BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); 886 887 MIRBuilder.buildInstr(TargetOpcode::G_USUBE, {DstReg, BorrowOut}, 888 {Src1Regs[i], Src2Regs[i], BorrowIn}); 889 890 DstRegs.push_back(DstReg); 891 BorrowIn = BorrowOut; 892 } 893 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs); 894 MI.eraseFromParent(); 895 return Legalized; 896 } 897 case TargetOpcode::G_MUL: 898 case TargetOpcode::G_UMULH: 899 return narrowScalarMul(MI, NarrowTy); 900 case TargetOpcode::G_EXTRACT: 901 return narrowScalarExtract(MI, TypeIdx, NarrowTy); 902 case TargetOpcode::G_INSERT: 903 return narrowScalarInsert(MI, TypeIdx, NarrowTy); 904 case TargetOpcode::G_LOAD: { 905 const auto &MMO = **MI.memoperands_begin(); 906 Register DstReg = MI.getOperand(0).getReg(); 907 LLT DstTy = MRI.getType(DstReg); 908 if (DstTy.isVector()) 909 return UnableToLegalize; 910 911 if (8 * MMO.getSize() != DstTy.getSizeInBits()) { 912 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 913 auto &MMO = **MI.memoperands_begin(); 914 MIRBuilder.buildLoad(TmpReg, MI.getOperand(1), MMO); 915 MIRBuilder.buildAnyExt(DstReg, TmpReg); 916 MI.eraseFromParent(); 917 return Legalized; 918 } 919 920 return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy); 921 } 922 case TargetOpcode::G_ZEXTLOAD: 923 case TargetOpcode::G_SEXTLOAD: { 924 bool ZExt = MI.getOpcode() == TargetOpcode::G_ZEXTLOAD; 925 Register DstReg = MI.getOperand(0).getReg(); 926 Register PtrReg = MI.getOperand(1).getReg(); 927 928 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 929 auto &MMO = **MI.memoperands_begin(); 930 if (MMO.getSizeInBits() == NarrowSize) { 931 MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); 932 } else { 933 MIRBuilder.buildLoadInstr(MI.getOpcode(), TmpReg, PtrReg, MMO); 934 } 935 936 if (ZExt) 937 MIRBuilder.buildZExt(DstReg, TmpReg); 938 else 939 MIRBuilder.buildSExt(DstReg, TmpReg); 940 941 MI.eraseFromParent(); 942 return Legalized; 943 } 944 case TargetOpcode::G_STORE: { 945 const auto &MMO = **MI.memoperands_begin(); 946 947 Register SrcReg = MI.getOperand(0).getReg(); 948 LLT SrcTy = MRI.getType(SrcReg); 949 if (SrcTy.isVector()) 950 return UnableToLegalize; 951 952 int NumParts = SizeOp0 / NarrowSize; 953 unsigned HandledSize = NumParts * NarrowTy.getSizeInBits(); 954 unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize; 955 if (SrcTy.isVector() && LeftoverBits != 0) 956 return UnableToLegalize; 957 958 if (8 * MMO.getSize() != SrcTy.getSizeInBits()) { 959 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 960 auto &MMO = **MI.memoperands_begin(); 961 MIRBuilder.buildTrunc(TmpReg, SrcReg); 962 MIRBuilder.buildStore(TmpReg, MI.getOperand(1), MMO); 963 MI.eraseFromParent(); 964 return Legalized; 965 } 966 967 return reduceLoadStoreWidth(MI, 0, NarrowTy); 968 } 969 case TargetOpcode::G_SELECT: 970 return narrowScalarSelect(MI, TypeIdx, NarrowTy); 971 case TargetOpcode::G_AND: 972 case TargetOpcode::G_OR: 973 case TargetOpcode::G_XOR: { 974 // Legalize bitwise operation: 975 // A = BinOp<Ty> B, C 976 // into: 977 // B1, ..., BN = G_UNMERGE_VALUES B 978 // C1, ..., CN = G_UNMERGE_VALUES C 979 // A1 = BinOp<Ty/N> B1, C2 980 // ... 981 // AN = BinOp<Ty/N> BN, CN 982 // A = G_MERGE_VALUES A1, ..., AN 983 return narrowScalarBasic(MI, TypeIdx, NarrowTy); 984 } 985 case TargetOpcode::G_SHL: 986 case TargetOpcode::G_LSHR: 987 case TargetOpcode::G_ASHR: 988 return narrowScalarShift(MI, TypeIdx, NarrowTy); 989 case TargetOpcode::G_CTLZ: 990 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 991 case TargetOpcode::G_CTTZ: 992 case TargetOpcode::G_CTTZ_ZERO_UNDEF: 993 case TargetOpcode::G_CTPOP: 994 if (TypeIdx == 1) 995 switch (MI.getOpcode()) { 996 case TargetOpcode::G_CTLZ: 997 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 998 return narrowScalarCTLZ(MI, TypeIdx, NarrowTy); 999 case TargetOpcode::G_CTTZ: 1000 case TargetOpcode::G_CTTZ_ZERO_UNDEF: 1001 return narrowScalarCTTZ(MI, TypeIdx, NarrowTy); 1002 case TargetOpcode::G_CTPOP: 1003 return narrowScalarCTPOP(MI, TypeIdx, NarrowTy); 1004 default: 1005 return UnableToLegalize; 1006 } 1007 1008 Observer.changingInstr(MI); 1009 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); 1010 Observer.changedInstr(MI); 1011 return Legalized; 1012 case TargetOpcode::G_INTTOPTR: 1013 if (TypeIdx != 1) 1014 return UnableToLegalize; 1015 1016 Observer.changingInstr(MI); 1017 narrowScalarSrc(MI, NarrowTy, 1); 1018 Observer.changedInstr(MI); 1019 return Legalized; 1020 case TargetOpcode::G_PTRTOINT: 1021 if (TypeIdx != 0) 1022 return UnableToLegalize; 1023 1024 Observer.changingInstr(MI); 1025 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); 1026 Observer.changedInstr(MI); 1027 return Legalized; 1028 case TargetOpcode::G_PHI: { 1029 unsigned NumParts = SizeOp0 / NarrowSize; 1030 SmallVector<Register, 2> DstRegs(NumParts); 1031 SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2); 1032 Observer.changingInstr(MI); 1033 for (unsigned i = 1; i < MI.getNumOperands(); i += 2) { 1034 MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB(); 1035 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 1036 extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts, 1037 SrcRegs[i / 2]); 1038 } 1039 MachineBasicBlock &MBB = *MI.getParent(); 1040 MIRBuilder.setInsertPt(MBB, MI); 1041 for (unsigned i = 0; i < NumParts; ++i) { 1042 DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy); 1043 MachineInstrBuilder MIB = 1044 MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]); 1045 for (unsigned j = 1; j < MI.getNumOperands(); j += 2) 1046 MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1)); 1047 } 1048 MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI()); 1049 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs); 1050 Observer.changedInstr(MI); 1051 MI.eraseFromParent(); 1052 return Legalized; 1053 } 1054 case TargetOpcode::G_EXTRACT_VECTOR_ELT: 1055 case TargetOpcode::G_INSERT_VECTOR_ELT: { 1056 if (TypeIdx != 2) 1057 return UnableToLegalize; 1058 1059 int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3; 1060 Observer.changingInstr(MI); 1061 narrowScalarSrc(MI, NarrowTy, OpIdx); 1062 Observer.changedInstr(MI); 1063 return Legalized; 1064 } 1065 case TargetOpcode::G_ICMP: { 1066 uint64_t SrcSize = MRI.getType(MI.getOperand(2).getReg()).getSizeInBits(); 1067 if (NarrowSize * 2 != SrcSize) 1068 return UnableToLegalize; 1069 1070 Observer.changingInstr(MI); 1071 Register LHSL = MRI.createGenericVirtualRegister(NarrowTy); 1072 Register LHSH = MRI.createGenericVirtualRegister(NarrowTy); 1073 MIRBuilder.buildUnmerge({LHSL, LHSH}, MI.getOperand(2)); 1074 1075 Register RHSL = MRI.createGenericVirtualRegister(NarrowTy); 1076 Register RHSH = MRI.createGenericVirtualRegister(NarrowTy); 1077 MIRBuilder.buildUnmerge({RHSL, RHSH}, MI.getOperand(3)); 1078 1079 CmpInst::Predicate Pred = 1080 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); 1081 LLT ResTy = MRI.getType(MI.getOperand(0).getReg()); 1082 1083 if (Pred == CmpInst::ICMP_EQ || Pred == CmpInst::ICMP_NE) { 1084 MachineInstrBuilder XorL = MIRBuilder.buildXor(NarrowTy, LHSL, RHSL); 1085 MachineInstrBuilder XorH = MIRBuilder.buildXor(NarrowTy, LHSH, RHSH); 1086 MachineInstrBuilder Or = MIRBuilder.buildOr(NarrowTy, XorL, XorH); 1087 MachineInstrBuilder Zero = MIRBuilder.buildConstant(NarrowTy, 0); 1088 MIRBuilder.buildICmp(Pred, MI.getOperand(0), Or, Zero); 1089 } else { 1090 MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH); 1091 MachineInstrBuilder CmpHEQ = 1092 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH); 1093 MachineInstrBuilder CmpLU = MIRBuilder.buildICmp( 1094 ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL); 1095 MIRBuilder.buildSelect(MI.getOperand(0), CmpHEQ, CmpLU, CmpH); 1096 } 1097 Observer.changedInstr(MI); 1098 MI.eraseFromParent(); 1099 return Legalized; 1100 } 1101 case TargetOpcode::G_SEXT_INREG: { 1102 if (TypeIdx != 0) 1103 return UnableToLegalize; 1104 1105 int64_t SizeInBits = MI.getOperand(2).getImm(); 1106 1107 // So long as the new type has more bits than the bits we're extending we 1108 // don't need to break it apart. 1109 if (NarrowTy.getScalarSizeInBits() >= SizeInBits) { 1110 Observer.changingInstr(MI); 1111 // We don't lose any non-extension bits by truncating the src and 1112 // sign-extending the dst. 1113 MachineOperand &MO1 = MI.getOperand(1); 1114 auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1); 1115 MO1.setReg(TruncMIB.getReg(0)); 1116 1117 MachineOperand &MO2 = MI.getOperand(0); 1118 Register DstExt = MRI.createGenericVirtualRegister(NarrowTy); 1119 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1120 MIRBuilder.buildSExt(MO2, DstExt); 1121 MO2.setReg(DstExt); 1122 Observer.changedInstr(MI); 1123 return Legalized; 1124 } 1125 1126 // Break it apart. Components below the extension point are unmodified. The 1127 // component containing the extension point becomes a narrower SEXT_INREG. 1128 // Components above it are ashr'd from the component containing the 1129 // extension point. 1130 if (SizeOp0 % NarrowSize != 0) 1131 return UnableToLegalize; 1132 int NumParts = SizeOp0 / NarrowSize; 1133 1134 // List the registers where the destination will be scattered. 1135 SmallVector<Register, 2> DstRegs; 1136 // List the registers where the source will be split. 1137 SmallVector<Register, 2> SrcRegs; 1138 1139 // Create all the temporary registers. 1140 for (int i = 0; i < NumParts; ++i) { 1141 Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy); 1142 1143 SrcRegs.push_back(SrcReg); 1144 } 1145 1146 // Explode the big arguments into smaller chunks. 1147 MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1)); 1148 1149 Register AshrCstReg = 1150 MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1) 1151 .getReg(0); 1152 Register FullExtensionReg = 0; 1153 Register PartialExtensionReg = 0; 1154 1155 // Do the operation on each small part. 1156 for (int i = 0; i < NumParts; ++i) { 1157 if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits) 1158 DstRegs.push_back(SrcRegs[i]); 1159 else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) { 1160 assert(PartialExtensionReg && 1161 "Expected to visit partial extension before full"); 1162 if (FullExtensionReg) { 1163 DstRegs.push_back(FullExtensionReg); 1164 continue; 1165 } 1166 DstRegs.push_back( 1167 MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg) 1168 .getReg(0)); 1169 FullExtensionReg = DstRegs.back(); 1170 } else { 1171 DstRegs.push_back( 1172 MIRBuilder 1173 .buildInstr( 1174 TargetOpcode::G_SEXT_INREG, {NarrowTy}, 1175 {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()}) 1176 .getReg(0)); 1177 PartialExtensionReg = DstRegs.back(); 1178 } 1179 } 1180 1181 // Gather the destination registers into the final destination. 1182 Register DstReg = MI.getOperand(0).getReg(); 1183 MIRBuilder.buildMerge(DstReg, DstRegs); 1184 MI.eraseFromParent(); 1185 return Legalized; 1186 } 1187 case TargetOpcode::G_BSWAP: 1188 case TargetOpcode::G_BITREVERSE: { 1189 if (SizeOp0 % NarrowSize != 0) 1190 return UnableToLegalize; 1191 1192 Observer.changingInstr(MI); 1193 SmallVector<Register, 2> SrcRegs, DstRegs; 1194 unsigned NumParts = SizeOp0 / NarrowSize; 1195 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 1196 1197 for (unsigned i = 0; i < NumParts; ++i) { 1198 auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, 1199 {SrcRegs[NumParts - 1 - i]}); 1200 DstRegs.push_back(DstPart.getReg(0)); 1201 } 1202 1203 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs); 1204 1205 Observer.changedInstr(MI); 1206 MI.eraseFromParent(); 1207 return Legalized; 1208 } 1209 case TargetOpcode::G_PTRMASK: { 1210 if (TypeIdx != 1) 1211 return UnableToLegalize; 1212 Observer.changingInstr(MI); 1213 narrowScalarSrc(MI, NarrowTy, 2); 1214 Observer.changedInstr(MI); 1215 return Legalized; 1216 } 1217 } 1218 } 1219 1220 Register LegalizerHelper::coerceToScalar(Register Val) { 1221 LLT Ty = MRI.getType(Val); 1222 if (Ty.isScalar()) 1223 return Val; 1224 1225 const DataLayout &DL = MIRBuilder.getDataLayout(); 1226 LLT NewTy = LLT::scalar(Ty.getSizeInBits()); 1227 if (Ty.isPointer()) { 1228 if (DL.isNonIntegralAddressSpace(Ty.getAddressSpace())) 1229 return Register(); 1230 return MIRBuilder.buildPtrToInt(NewTy, Val).getReg(0); 1231 } 1232 1233 Register NewVal = Val; 1234 1235 assert(Ty.isVector()); 1236 LLT EltTy = Ty.getElementType(); 1237 if (EltTy.isPointer()) 1238 NewVal = MIRBuilder.buildPtrToInt(NewTy, NewVal).getReg(0); 1239 return MIRBuilder.buildBitcast(NewTy, NewVal).getReg(0); 1240 } 1241 1242 void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy, 1243 unsigned OpIdx, unsigned ExtOpcode) { 1244 MachineOperand &MO = MI.getOperand(OpIdx); 1245 auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO}); 1246 MO.setReg(ExtB.getReg(0)); 1247 } 1248 1249 void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy, 1250 unsigned OpIdx) { 1251 MachineOperand &MO = MI.getOperand(OpIdx); 1252 auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO); 1253 MO.setReg(ExtB.getReg(0)); 1254 } 1255 1256 void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy, 1257 unsigned OpIdx, unsigned TruncOpcode) { 1258 MachineOperand &MO = MI.getOperand(OpIdx); 1259 Register DstExt = MRI.createGenericVirtualRegister(WideTy); 1260 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1261 MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt}); 1262 MO.setReg(DstExt); 1263 } 1264 1265 void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy, 1266 unsigned OpIdx, unsigned ExtOpcode) { 1267 MachineOperand &MO = MI.getOperand(OpIdx); 1268 Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy); 1269 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1270 MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc}); 1271 MO.setReg(DstTrunc); 1272 } 1273 1274 void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy, 1275 unsigned OpIdx) { 1276 MachineOperand &MO = MI.getOperand(OpIdx); 1277 Register DstExt = MRI.createGenericVirtualRegister(WideTy); 1278 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1279 MIRBuilder.buildExtract(MO, DstExt, 0); 1280 MO.setReg(DstExt); 1281 } 1282 1283 void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy, 1284 unsigned OpIdx) { 1285 MachineOperand &MO = MI.getOperand(OpIdx); 1286 1287 LLT OldTy = MRI.getType(MO.getReg()); 1288 unsigned OldElts = OldTy.getNumElements(); 1289 unsigned NewElts = MoreTy.getNumElements(); 1290 1291 unsigned NumParts = NewElts / OldElts; 1292 1293 // Use concat_vectors if the result is a multiple of the number of elements. 1294 if (NumParts * OldElts == NewElts) { 1295 SmallVector<Register, 8> Parts; 1296 Parts.push_back(MO.getReg()); 1297 1298 Register ImpDef = MIRBuilder.buildUndef(OldTy).getReg(0); 1299 for (unsigned I = 1; I != NumParts; ++I) 1300 Parts.push_back(ImpDef); 1301 1302 auto Concat = MIRBuilder.buildConcatVectors(MoreTy, Parts); 1303 MO.setReg(Concat.getReg(0)); 1304 return; 1305 } 1306 1307 Register MoreReg = MRI.createGenericVirtualRegister(MoreTy); 1308 Register ImpDef = MIRBuilder.buildUndef(MoreTy).getReg(0); 1309 MIRBuilder.buildInsert(MoreReg, ImpDef, MO.getReg(), 0); 1310 MO.setReg(MoreReg); 1311 } 1312 1313 void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) { 1314 MachineOperand &Op = MI.getOperand(OpIdx); 1315 Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0)); 1316 } 1317 1318 void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) { 1319 MachineOperand &MO = MI.getOperand(OpIdx); 1320 Register CastDst = MRI.createGenericVirtualRegister(CastTy); 1321 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1322 MIRBuilder.buildBitcast(MO, CastDst); 1323 MO.setReg(CastDst); 1324 } 1325 1326 LegalizerHelper::LegalizeResult 1327 LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx, 1328 LLT WideTy) { 1329 if (TypeIdx != 1) 1330 return UnableToLegalize; 1331 1332 Register DstReg = MI.getOperand(0).getReg(); 1333 LLT DstTy = MRI.getType(DstReg); 1334 if (DstTy.isVector()) 1335 return UnableToLegalize; 1336 1337 Register Src1 = MI.getOperand(1).getReg(); 1338 LLT SrcTy = MRI.getType(Src1); 1339 const int DstSize = DstTy.getSizeInBits(); 1340 const int SrcSize = SrcTy.getSizeInBits(); 1341 const int WideSize = WideTy.getSizeInBits(); 1342 const int NumMerge = (DstSize + WideSize - 1) / WideSize; 1343 1344 unsigned NumOps = MI.getNumOperands(); 1345 unsigned NumSrc = MI.getNumOperands() - 1; 1346 unsigned PartSize = DstTy.getSizeInBits() / NumSrc; 1347 1348 if (WideSize >= DstSize) { 1349 // Directly pack the bits in the target type. 1350 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1).getReg(0); 1351 1352 for (unsigned I = 2; I != NumOps; ++I) { 1353 const unsigned Offset = (I - 1) * PartSize; 1354 1355 Register SrcReg = MI.getOperand(I).getReg(); 1356 assert(MRI.getType(SrcReg) == LLT::scalar(PartSize)); 1357 1358 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); 1359 1360 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : 1361 MRI.createGenericVirtualRegister(WideTy); 1362 1363 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); 1364 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); 1365 MIRBuilder.buildOr(NextResult, ResultReg, Shl); 1366 ResultReg = NextResult; 1367 } 1368 1369 if (WideSize > DstSize) 1370 MIRBuilder.buildTrunc(DstReg, ResultReg); 1371 else if (DstTy.isPointer()) 1372 MIRBuilder.buildIntToPtr(DstReg, ResultReg); 1373 1374 MI.eraseFromParent(); 1375 return Legalized; 1376 } 1377 1378 // Unmerge the original values to the GCD type, and recombine to the next 1379 // multiple greater than the original type. 1380 // 1381 // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6 1382 // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0 1383 // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1 1384 // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2 1385 // %10:_(s6) = G_MERGE_VALUES %4, %5, %6 1386 // %11:_(s6) = G_MERGE_VALUES %7, %8, %9 1387 // %12:_(s12) = G_MERGE_VALUES %10, %11 1388 // 1389 // Padding with undef if necessary: 1390 // 1391 // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6 1392 // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0 1393 // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1 1394 // %7:_(s2) = G_IMPLICIT_DEF 1395 // %8:_(s6) = G_MERGE_VALUES %3, %4, %5 1396 // %9:_(s6) = G_MERGE_VALUES %6, %7, %7 1397 // %10:_(s12) = G_MERGE_VALUES %8, %9 1398 1399 const int GCD = greatestCommonDivisor(SrcSize, WideSize); 1400 LLT GCDTy = LLT::scalar(GCD); 1401 1402 SmallVector<Register, 8> Parts; 1403 SmallVector<Register, 8> NewMergeRegs; 1404 SmallVector<Register, 8> Unmerges; 1405 LLT WideDstTy = LLT::scalar(NumMerge * WideSize); 1406 1407 // Decompose the original operands if they don't evenly divide. 1408 for (int I = 1, E = MI.getNumOperands(); I != E; ++I) { 1409 Register SrcReg = MI.getOperand(I).getReg(); 1410 if (GCD == SrcSize) { 1411 Unmerges.push_back(SrcReg); 1412 } else { 1413 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 1414 for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J) 1415 Unmerges.push_back(Unmerge.getReg(J)); 1416 } 1417 } 1418 1419 // Pad with undef to the next size that is a multiple of the requested size. 1420 if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) { 1421 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); 1422 for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I) 1423 Unmerges.push_back(UndefReg); 1424 } 1425 1426 const int PartsPerGCD = WideSize / GCD; 1427 1428 // Build merges of each piece. 1429 ArrayRef<Register> Slicer(Unmerges); 1430 for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) { 1431 auto Merge = MIRBuilder.buildMerge(WideTy, Slicer.take_front(PartsPerGCD)); 1432 NewMergeRegs.push_back(Merge.getReg(0)); 1433 } 1434 1435 // A truncate may be necessary if the requested type doesn't evenly divide the 1436 // original result type. 1437 if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) { 1438 MIRBuilder.buildMerge(DstReg, NewMergeRegs); 1439 } else { 1440 auto FinalMerge = MIRBuilder.buildMerge(WideDstTy, NewMergeRegs); 1441 MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0)); 1442 } 1443 1444 MI.eraseFromParent(); 1445 return Legalized; 1446 } 1447 1448 LegalizerHelper::LegalizeResult 1449 LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx, 1450 LLT WideTy) { 1451 if (TypeIdx != 0) 1452 return UnableToLegalize; 1453 1454 int NumDst = MI.getNumOperands() - 1; 1455 Register SrcReg = MI.getOperand(NumDst).getReg(); 1456 LLT SrcTy = MRI.getType(SrcReg); 1457 if (SrcTy.isVector()) 1458 return UnableToLegalize; 1459 1460 Register Dst0Reg = MI.getOperand(0).getReg(); 1461 LLT DstTy = MRI.getType(Dst0Reg); 1462 if (!DstTy.isScalar()) 1463 return UnableToLegalize; 1464 1465 if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) { 1466 if (SrcTy.isPointer()) { 1467 const DataLayout &DL = MIRBuilder.getDataLayout(); 1468 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) { 1469 LLVM_DEBUG( 1470 dbgs() << "Not casting non-integral address space integer\n"); 1471 return UnableToLegalize; 1472 } 1473 1474 SrcTy = LLT::scalar(SrcTy.getSizeInBits()); 1475 SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0); 1476 } 1477 1478 // Widen SrcTy to WideTy. This does not affect the result, but since the 1479 // user requested this size, it is probably better handled than SrcTy and 1480 // should reduce the total number of legalization artifacts 1481 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { 1482 SrcTy = WideTy; 1483 SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0); 1484 } 1485 1486 // Theres no unmerge type to target. Directly extract the bits from the 1487 // source type 1488 unsigned DstSize = DstTy.getSizeInBits(); 1489 1490 MIRBuilder.buildTrunc(Dst0Reg, SrcReg); 1491 for (int I = 1; I != NumDst; ++I) { 1492 auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I); 1493 auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt); 1494 MIRBuilder.buildTrunc(MI.getOperand(I), Shr); 1495 } 1496 1497 MI.eraseFromParent(); 1498 return Legalized; 1499 } 1500 1501 // Extend the source to a wider type. 1502 LLT LCMTy = getLCMType(SrcTy, WideTy); 1503 1504 Register WideSrc = SrcReg; 1505 if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) { 1506 // TODO: If this is an integral address space, cast to integer and anyext. 1507 if (SrcTy.isPointer()) { 1508 LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n"); 1509 return UnableToLegalize; 1510 } 1511 1512 WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0); 1513 } 1514 1515 auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc); 1516 1517 // Create a sequence of unmerges to the original results. since we may have 1518 // widened the source, we will need to pad the results with dead defs to cover 1519 // the source register. 1520 // e.g. widen s16 to s32: 1521 // %1:_(s16), %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0:_(s48) 1522 // 1523 // => 1524 // %4:_(s64) = G_ANYEXT %0:_(s48) 1525 // %5:_(s32), %6:_(s32) = G_UNMERGE_VALUES %4 ; Requested unmerge 1526 // %1:_(s16), %2:_(s16) = G_UNMERGE_VALUES %5 ; unpack to original regs 1527 // %3:_(s16), dead %7 = G_UNMERGE_VALUES %6 ; original reg + extra dead def 1528 1529 const int NumUnmerge = Unmerge->getNumOperands() - 1; 1530 const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits(); 1531 1532 for (int I = 0; I != NumUnmerge; ++I) { 1533 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 1534 1535 for (int J = 0; J != PartsPerUnmerge; ++J) { 1536 int Idx = I * PartsPerUnmerge + J; 1537 if (Idx < NumDst) 1538 MIB.addDef(MI.getOperand(Idx).getReg()); 1539 else { 1540 // Create dead def for excess components. 1541 MIB.addDef(MRI.createGenericVirtualRegister(DstTy)); 1542 } 1543 } 1544 1545 MIB.addUse(Unmerge.getReg(I)); 1546 } 1547 1548 MI.eraseFromParent(); 1549 return Legalized; 1550 } 1551 1552 LegalizerHelper::LegalizeResult 1553 LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx, 1554 LLT WideTy) { 1555 Register DstReg = MI.getOperand(0).getReg(); 1556 Register SrcReg = MI.getOperand(1).getReg(); 1557 LLT SrcTy = MRI.getType(SrcReg); 1558 1559 LLT DstTy = MRI.getType(DstReg); 1560 unsigned Offset = MI.getOperand(2).getImm(); 1561 1562 if (TypeIdx == 0) { 1563 if (SrcTy.isVector() || DstTy.isVector()) 1564 return UnableToLegalize; 1565 1566 SrcOp Src(SrcReg); 1567 if (SrcTy.isPointer()) { 1568 // Extracts from pointers can be handled only if they are really just 1569 // simple integers. 1570 const DataLayout &DL = MIRBuilder.getDataLayout(); 1571 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) 1572 return UnableToLegalize; 1573 1574 LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits()); 1575 Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src); 1576 SrcTy = SrcAsIntTy; 1577 } 1578 1579 if (DstTy.isPointer()) 1580 return UnableToLegalize; 1581 1582 if (Offset == 0) { 1583 // Avoid a shift in the degenerate case. 1584 MIRBuilder.buildTrunc(DstReg, 1585 MIRBuilder.buildAnyExtOrTrunc(WideTy, Src)); 1586 MI.eraseFromParent(); 1587 return Legalized; 1588 } 1589 1590 // Do a shift in the source type. 1591 LLT ShiftTy = SrcTy; 1592 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { 1593 Src = MIRBuilder.buildAnyExt(WideTy, Src); 1594 ShiftTy = WideTy; 1595 } else if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) 1596 return UnableToLegalize; 1597 1598 auto LShr = MIRBuilder.buildLShr( 1599 ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset)); 1600 MIRBuilder.buildTrunc(DstReg, LShr); 1601 MI.eraseFromParent(); 1602 return Legalized; 1603 } 1604 1605 if (SrcTy.isScalar()) { 1606 Observer.changingInstr(MI); 1607 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1608 Observer.changedInstr(MI); 1609 return Legalized; 1610 } 1611 1612 if (!SrcTy.isVector()) 1613 return UnableToLegalize; 1614 1615 if (DstTy != SrcTy.getElementType()) 1616 return UnableToLegalize; 1617 1618 if (Offset % SrcTy.getScalarSizeInBits() != 0) 1619 return UnableToLegalize; 1620 1621 Observer.changingInstr(MI); 1622 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1623 1624 MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) * 1625 Offset); 1626 widenScalarDst(MI, WideTy.getScalarType(), 0); 1627 Observer.changedInstr(MI); 1628 return Legalized; 1629 } 1630 1631 LegalizerHelper::LegalizeResult 1632 LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx, 1633 LLT WideTy) { 1634 if (TypeIdx != 0) 1635 return UnableToLegalize; 1636 Observer.changingInstr(MI); 1637 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1638 widenScalarDst(MI, WideTy); 1639 Observer.changedInstr(MI); 1640 return Legalized; 1641 } 1642 1643 LegalizerHelper::LegalizeResult 1644 LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) { 1645 switch (MI.getOpcode()) { 1646 default: 1647 return UnableToLegalize; 1648 case TargetOpcode::G_EXTRACT: 1649 return widenScalarExtract(MI, TypeIdx, WideTy); 1650 case TargetOpcode::G_INSERT: 1651 return widenScalarInsert(MI, TypeIdx, WideTy); 1652 case TargetOpcode::G_MERGE_VALUES: 1653 return widenScalarMergeValues(MI, TypeIdx, WideTy); 1654 case TargetOpcode::G_UNMERGE_VALUES: 1655 return widenScalarUnmergeValues(MI, TypeIdx, WideTy); 1656 case TargetOpcode::G_UADDO: 1657 case TargetOpcode::G_USUBO: { 1658 if (TypeIdx == 1) 1659 return UnableToLegalize; // TODO 1660 auto LHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(2)); 1661 auto RHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(3)); 1662 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO 1663 ? TargetOpcode::G_ADD 1664 : TargetOpcode::G_SUB; 1665 // Do the arithmetic in the larger type. 1666 auto NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSZext, RHSZext}); 1667 LLT OrigTy = MRI.getType(MI.getOperand(0).getReg()); 1668 APInt Mask = 1669 APInt::getLowBitsSet(WideTy.getSizeInBits(), OrigTy.getSizeInBits()); 1670 auto AndOp = MIRBuilder.buildAnd( 1671 WideTy, NewOp, MIRBuilder.buildConstant(WideTy, Mask)); 1672 // There is no overflow if the AndOp is the same as NewOp. 1673 MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, AndOp); 1674 // Now trunc the NewOp to the original result. 1675 MIRBuilder.buildTrunc(MI.getOperand(0), NewOp); 1676 MI.eraseFromParent(); 1677 return Legalized; 1678 } 1679 case TargetOpcode::G_CTTZ: 1680 case TargetOpcode::G_CTTZ_ZERO_UNDEF: 1681 case TargetOpcode::G_CTLZ: 1682 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 1683 case TargetOpcode::G_CTPOP: { 1684 if (TypeIdx == 0) { 1685 Observer.changingInstr(MI); 1686 widenScalarDst(MI, WideTy, 0); 1687 Observer.changedInstr(MI); 1688 return Legalized; 1689 } 1690 1691 Register SrcReg = MI.getOperand(1).getReg(); 1692 1693 // First ZEXT the input. 1694 auto MIBSrc = MIRBuilder.buildZExt(WideTy, SrcReg); 1695 LLT CurTy = MRI.getType(SrcReg); 1696 if (MI.getOpcode() == TargetOpcode::G_CTTZ) { 1697 // The count is the same in the larger type except if the original 1698 // value was zero. This can be handled by setting the bit just off 1699 // the top of the original type. 1700 auto TopBit = 1701 APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits()); 1702 MIBSrc = MIRBuilder.buildOr( 1703 WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit)); 1704 } 1705 1706 // Perform the operation at the larger size. 1707 auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, {MIBSrc}); 1708 // This is already the correct result for CTPOP and CTTZs 1709 if (MI.getOpcode() == TargetOpcode::G_CTLZ || 1710 MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) { 1711 // The correct result is NewOp - (Difference in widety and current ty). 1712 unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits(); 1713 MIBNewOp = MIRBuilder.buildSub( 1714 WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff)); 1715 } 1716 1717 MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp); 1718 MI.eraseFromParent(); 1719 return Legalized; 1720 } 1721 case TargetOpcode::G_BSWAP: { 1722 Observer.changingInstr(MI); 1723 Register DstReg = MI.getOperand(0).getReg(); 1724 1725 Register ShrReg = MRI.createGenericVirtualRegister(WideTy); 1726 Register DstExt = MRI.createGenericVirtualRegister(WideTy); 1727 Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy); 1728 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1729 1730 MI.getOperand(0).setReg(DstExt); 1731 1732 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1733 1734 LLT Ty = MRI.getType(DstReg); 1735 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); 1736 MIRBuilder.buildConstant(ShiftAmtReg, DiffBits); 1737 MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg); 1738 1739 MIRBuilder.buildTrunc(DstReg, ShrReg); 1740 Observer.changedInstr(MI); 1741 return Legalized; 1742 } 1743 case TargetOpcode::G_BITREVERSE: { 1744 Observer.changingInstr(MI); 1745 1746 Register DstReg = MI.getOperand(0).getReg(); 1747 LLT Ty = MRI.getType(DstReg); 1748 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); 1749 1750 Register DstExt = MRI.createGenericVirtualRegister(WideTy); 1751 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1752 MI.getOperand(0).setReg(DstExt); 1753 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 1754 1755 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits); 1756 auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt); 1757 MIRBuilder.buildTrunc(DstReg, Shift); 1758 Observer.changedInstr(MI); 1759 return Legalized; 1760 } 1761 case TargetOpcode::G_FREEZE: 1762 Observer.changingInstr(MI); 1763 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1764 widenScalarDst(MI, WideTy); 1765 Observer.changedInstr(MI); 1766 return Legalized; 1767 1768 case TargetOpcode::G_ADD: 1769 case TargetOpcode::G_AND: 1770 case TargetOpcode::G_MUL: 1771 case TargetOpcode::G_OR: 1772 case TargetOpcode::G_XOR: 1773 case TargetOpcode::G_SUB: 1774 // Perform operation at larger width (any extension is fines here, high bits 1775 // don't affect the result) and then truncate the result back to the 1776 // original type. 1777 Observer.changingInstr(MI); 1778 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1779 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 1780 widenScalarDst(MI, WideTy); 1781 Observer.changedInstr(MI); 1782 return Legalized; 1783 1784 case TargetOpcode::G_SHL: 1785 Observer.changingInstr(MI); 1786 1787 if (TypeIdx == 0) { 1788 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 1789 widenScalarDst(MI, WideTy); 1790 } else { 1791 assert(TypeIdx == 1); 1792 // The "number of bits to shift" operand must preserve its value as an 1793 // unsigned integer: 1794 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 1795 } 1796 1797 Observer.changedInstr(MI); 1798 return Legalized; 1799 1800 case TargetOpcode::G_SDIV: 1801 case TargetOpcode::G_SREM: 1802 case TargetOpcode::G_SMIN: 1803 case TargetOpcode::G_SMAX: 1804 Observer.changingInstr(MI); 1805 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 1806 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 1807 widenScalarDst(MI, WideTy); 1808 Observer.changedInstr(MI); 1809 return Legalized; 1810 1811 case TargetOpcode::G_ASHR: 1812 case TargetOpcode::G_LSHR: 1813 Observer.changingInstr(MI); 1814 1815 if (TypeIdx == 0) { 1816 unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ? 1817 TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; 1818 1819 widenScalarSrc(MI, WideTy, 1, CvtOp); 1820 widenScalarDst(MI, WideTy); 1821 } else { 1822 assert(TypeIdx == 1); 1823 // The "number of bits to shift" operand must preserve its value as an 1824 // unsigned integer: 1825 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 1826 } 1827 1828 Observer.changedInstr(MI); 1829 return Legalized; 1830 case TargetOpcode::G_UDIV: 1831 case TargetOpcode::G_UREM: 1832 case TargetOpcode::G_UMIN: 1833 case TargetOpcode::G_UMAX: 1834 Observer.changingInstr(MI); 1835 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 1836 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 1837 widenScalarDst(MI, WideTy); 1838 Observer.changedInstr(MI); 1839 return Legalized; 1840 1841 case TargetOpcode::G_SELECT: 1842 Observer.changingInstr(MI); 1843 if (TypeIdx == 0) { 1844 // Perform operation at larger width (any extension is fine here, high 1845 // bits don't affect the result) and then truncate the result back to the 1846 // original type. 1847 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 1848 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); 1849 widenScalarDst(MI, WideTy); 1850 } else { 1851 bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector(); 1852 // Explicit extension is required here since high bits affect the result. 1853 widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false)); 1854 } 1855 Observer.changedInstr(MI); 1856 return Legalized; 1857 1858 case TargetOpcode::G_FPTOSI: 1859 case TargetOpcode::G_FPTOUI: 1860 Observer.changingInstr(MI); 1861 1862 if (TypeIdx == 0) 1863 widenScalarDst(MI, WideTy); 1864 else 1865 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT); 1866 1867 Observer.changedInstr(MI); 1868 return Legalized; 1869 case TargetOpcode::G_SITOFP: 1870 if (TypeIdx != 1) 1871 return UnableToLegalize; 1872 Observer.changingInstr(MI); 1873 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); 1874 Observer.changedInstr(MI); 1875 return Legalized; 1876 1877 case TargetOpcode::G_UITOFP: 1878 if (TypeIdx != 1) 1879 return UnableToLegalize; 1880 Observer.changingInstr(MI); 1881 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 1882 Observer.changedInstr(MI); 1883 return Legalized; 1884 1885 case TargetOpcode::G_LOAD: 1886 case TargetOpcode::G_SEXTLOAD: 1887 case TargetOpcode::G_ZEXTLOAD: 1888 Observer.changingInstr(MI); 1889 widenScalarDst(MI, WideTy); 1890 Observer.changedInstr(MI); 1891 return Legalized; 1892 1893 case TargetOpcode::G_STORE: { 1894 if (TypeIdx != 0) 1895 return UnableToLegalize; 1896 1897 LLT Ty = MRI.getType(MI.getOperand(0).getReg()); 1898 if (!isPowerOf2_32(Ty.getSizeInBits())) 1899 return UnableToLegalize; 1900 1901 Observer.changingInstr(MI); 1902 1903 unsigned ExtType = Ty.getScalarSizeInBits() == 1 ? 1904 TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT; 1905 widenScalarSrc(MI, WideTy, 0, ExtType); 1906 1907 Observer.changedInstr(MI); 1908 return Legalized; 1909 } 1910 case TargetOpcode::G_CONSTANT: { 1911 MachineOperand &SrcMO = MI.getOperand(1); 1912 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 1913 unsigned ExtOpc = LI.getExtOpcodeForWideningConstant( 1914 MRI.getType(MI.getOperand(0).getReg())); 1915 assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT || 1916 ExtOpc == TargetOpcode::G_ANYEXT) && 1917 "Illegal Extend"); 1918 const APInt &SrcVal = SrcMO.getCImm()->getValue(); 1919 const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT) 1920 ? SrcVal.sext(WideTy.getSizeInBits()) 1921 : SrcVal.zext(WideTy.getSizeInBits()); 1922 Observer.changingInstr(MI); 1923 SrcMO.setCImm(ConstantInt::get(Ctx, Val)); 1924 1925 widenScalarDst(MI, WideTy); 1926 Observer.changedInstr(MI); 1927 return Legalized; 1928 } 1929 case TargetOpcode::G_FCONSTANT: { 1930 MachineOperand &SrcMO = MI.getOperand(1); 1931 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 1932 APFloat Val = SrcMO.getFPImm()->getValueAPF(); 1933 bool LosesInfo; 1934 switch (WideTy.getSizeInBits()) { 1935 case 32: 1936 Val.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, 1937 &LosesInfo); 1938 break; 1939 case 64: 1940 Val.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven, 1941 &LosesInfo); 1942 break; 1943 default: 1944 return UnableToLegalize; 1945 } 1946 1947 assert(!LosesInfo && "extend should always be lossless"); 1948 1949 Observer.changingInstr(MI); 1950 SrcMO.setFPImm(ConstantFP::get(Ctx, Val)); 1951 1952 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 1953 Observer.changedInstr(MI); 1954 return Legalized; 1955 } 1956 case TargetOpcode::G_IMPLICIT_DEF: { 1957 Observer.changingInstr(MI); 1958 widenScalarDst(MI, WideTy); 1959 Observer.changedInstr(MI); 1960 return Legalized; 1961 } 1962 case TargetOpcode::G_BRCOND: 1963 Observer.changingInstr(MI); 1964 widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false)); 1965 Observer.changedInstr(MI); 1966 return Legalized; 1967 1968 case TargetOpcode::G_FCMP: 1969 Observer.changingInstr(MI); 1970 if (TypeIdx == 0) 1971 widenScalarDst(MI, WideTy); 1972 else { 1973 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT); 1974 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT); 1975 } 1976 Observer.changedInstr(MI); 1977 return Legalized; 1978 1979 case TargetOpcode::G_ICMP: 1980 Observer.changingInstr(MI); 1981 if (TypeIdx == 0) 1982 widenScalarDst(MI, WideTy); 1983 else { 1984 unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>( 1985 MI.getOperand(1).getPredicate())) 1986 ? TargetOpcode::G_SEXT 1987 : TargetOpcode::G_ZEXT; 1988 widenScalarSrc(MI, WideTy, 2, ExtOpcode); 1989 widenScalarSrc(MI, WideTy, 3, ExtOpcode); 1990 } 1991 Observer.changedInstr(MI); 1992 return Legalized; 1993 1994 case TargetOpcode::G_PTR_ADD: 1995 assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD"); 1996 Observer.changingInstr(MI); 1997 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 1998 Observer.changedInstr(MI); 1999 return Legalized; 2000 2001 case TargetOpcode::G_PHI: { 2002 assert(TypeIdx == 0 && "Expecting only Idx 0"); 2003 2004 Observer.changingInstr(MI); 2005 for (unsigned I = 1; I < MI.getNumOperands(); I += 2) { 2006 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 2007 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 2008 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT); 2009 } 2010 2011 MachineBasicBlock &MBB = *MI.getParent(); 2012 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); 2013 widenScalarDst(MI, WideTy); 2014 Observer.changedInstr(MI); 2015 return Legalized; 2016 } 2017 case TargetOpcode::G_EXTRACT_VECTOR_ELT: { 2018 if (TypeIdx == 0) { 2019 Register VecReg = MI.getOperand(1).getReg(); 2020 LLT VecTy = MRI.getType(VecReg); 2021 Observer.changingInstr(MI); 2022 2023 widenScalarSrc(MI, LLT::vector(VecTy.getNumElements(), 2024 WideTy.getSizeInBits()), 2025 1, TargetOpcode::G_SEXT); 2026 2027 widenScalarDst(MI, WideTy, 0); 2028 Observer.changedInstr(MI); 2029 return Legalized; 2030 } 2031 2032 if (TypeIdx != 2) 2033 return UnableToLegalize; 2034 Observer.changingInstr(MI); 2035 // TODO: Probably should be zext 2036 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); 2037 Observer.changedInstr(MI); 2038 return Legalized; 2039 } 2040 case TargetOpcode::G_INSERT_VECTOR_ELT: { 2041 if (TypeIdx == 1) { 2042 Observer.changingInstr(MI); 2043 2044 Register VecReg = MI.getOperand(1).getReg(); 2045 LLT VecTy = MRI.getType(VecReg); 2046 LLT WideVecTy = LLT::vector(VecTy.getNumElements(), WideTy); 2047 2048 widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT); 2049 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); 2050 widenScalarDst(MI, WideVecTy, 0); 2051 Observer.changedInstr(MI); 2052 return Legalized; 2053 } 2054 2055 if (TypeIdx == 2) { 2056 Observer.changingInstr(MI); 2057 // TODO: Probably should be zext 2058 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT); 2059 Observer.changedInstr(MI); 2060 } 2061 2062 return Legalized; 2063 } 2064 case TargetOpcode::G_FADD: 2065 case TargetOpcode::G_FMUL: 2066 case TargetOpcode::G_FSUB: 2067 case TargetOpcode::G_FMA: 2068 case TargetOpcode::G_FMAD: 2069 case TargetOpcode::G_FNEG: 2070 case TargetOpcode::G_FABS: 2071 case TargetOpcode::G_FCANONICALIZE: 2072 case TargetOpcode::G_FMINNUM: 2073 case TargetOpcode::G_FMAXNUM: 2074 case TargetOpcode::G_FMINNUM_IEEE: 2075 case TargetOpcode::G_FMAXNUM_IEEE: 2076 case TargetOpcode::G_FMINIMUM: 2077 case TargetOpcode::G_FMAXIMUM: 2078 case TargetOpcode::G_FDIV: 2079 case TargetOpcode::G_FREM: 2080 case TargetOpcode::G_FCEIL: 2081 case TargetOpcode::G_FFLOOR: 2082 case TargetOpcode::G_FCOS: 2083 case TargetOpcode::G_FSIN: 2084 case TargetOpcode::G_FLOG10: 2085 case TargetOpcode::G_FLOG: 2086 case TargetOpcode::G_FLOG2: 2087 case TargetOpcode::G_FRINT: 2088 case TargetOpcode::G_FNEARBYINT: 2089 case TargetOpcode::G_FSQRT: 2090 case TargetOpcode::G_FEXP: 2091 case TargetOpcode::G_FEXP2: 2092 case TargetOpcode::G_FPOW: 2093 case TargetOpcode::G_INTRINSIC_TRUNC: 2094 case TargetOpcode::G_INTRINSIC_ROUND: 2095 assert(TypeIdx == 0); 2096 Observer.changingInstr(MI); 2097 2098 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) 2099 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT); 2100 2101 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); 2102 Observer.changedInstr(MI); 2103 return Legalized; 2104 case TargetOpcode::G_INTTOPTR: 2105 if (TypeIdx != 1) 2106 return UnableToLegalize; 2107 2108 Observer.changingInstr(MI); 2109 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); 2110 Observer.changedInstr(MI); 2111 return Legalized; 2112 case TargetOpcode::G_PTRTOINT: 2113 if (TypeIdx != 0) 2114 return UnableToLegalize; 2115 2116 Observer.changingInstr(MI); 2117 widenScalarDst(MI, WideTy, 0); 2118 Observer.changedInstr(MI); 2119 return Legalized; 2120 case TargetOpcode::G_BUILD_VECTOR: { 2121 Observer.changingInstr(MI); 2122 2123 const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType(); 2124 for (int I = 1, E = MI.getNumOperands(); I != E; ++I) 2125 widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT); 2126 2127 // Avoid changing the result vector type if the source element type was 2128 // requested. 2129 if (TypeIdx == 1) { 2130 auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); 2131 MI.setDesc(TII.get(TargetOpcode::G_BUILD_VECTOR_TRUNC)); 2132 } else { 2133 widenScalarDst(MI, WideTy, 0); 2134 } 2135 2136 Observer.changedInstr(MI); 2137 return Legalized; 2138 } 2139 case TargetOpcode::G_SEXT_INREG: 2140 if (TypeIdx != 0) 2141 return UnableToLegalize; 2142 2143 Observer.changingInstr(MI); 2144 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); 2145 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC); 2146 Observer.changedInstr(MI); 2147 return Legalized; 2148 case TargetOpcode::G_PTRMASK: { 2149 if (TypeIdx != 1) 2150 return UnableToLegalize; 2151 Observer.changingInstr(MI); 2152 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); 2153 Observer.changedInstr(MI); 2154 return Legalized; 2155 } 2156 } 2157 } 2158 2159 static void getUnmergePieces(SmallVectorImpl<Register> &Pieces, 2160 MachineIRBuilder &B, Register Src, LLT Ty) { 2161 auto Unmerge = B.buildUnmerge(Ty, Src); 2162 for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I) 2163 Pieces.push_back(Unmerge.getReg(I)); 2164 } 2165 2166 LegalizerHelper::LegalizeResult 2167 LegalizerHelper::lowerBitcast(MachineInstr &MI) { 2168 Register Dst = MI.getOperand(0).getReg(); 2169 Register Src = MI.getOperand(1).getReg(); 2170 LLT DstTy = MRI.getType(Dst); 2171 LLT SrcTy = MRI.getType(Src); 2172 2173 if (SrcTy.isVector()) { 2174 LLT SrcEltTy = SrcTy.getElementType(); 2175 SmallVector<Register, 8> SrcRegs; 2176 2177 if (DstTy.isVector()) { 2178 int NumDstElt = DstTy.getNumElements(); 2179 int NumSrcElt = SrcTy.getNumElements(); 2180 2181 LLT DstEltTy = DstTy.getElementType(); 2182 LLT DstCastTy = DstEltTy; // Intermediate bitcast result type 2183 LLT SrcPartTy = SrcEltTy; // Original unmerge result type. 2184 2185 // If there's an element size mismatch, insert intermediate casts to match 2186 // the result element type. 2187 if (NumSrcElt < NumDstElt) { // Source element type is larger. 2188 // %1:_(<4 x s8>) = G_BITCAST %0:_(<2 x s16>) 2189 // 2190 // => 2191 // 2192 // %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0 2193 // %3:_(<2 x s8>) = G_BITCAST %2 2194 // %4:_(<2 x s8>) = G_BITCAST %3 2195 // %1:_(<4 x s16>) = G_CONCAT_VECTORS %3, %4 2196 DstCastTy = LLT::vector(NumDstElt / NumSrcElt, DstEltTy); 2197 SrcPartTy = SrcEltTy; 2198 } else if (NumSrcElt > NumDstElt) { // Source element type is smaller. 2199 // 2200 // %1:_(<2 x s16>) = G_BITCAST %0:_(<4 x s8>) 2201 // 2202 // => 2203 // 2204 // %2:_(<2 x s8>), %3:_(<2 x s8>) = G_UNMERGE_VALUES %0 2205 // %3:_(s16) = G_BITCAST %2 2206 // %4:_(s16) = G_BITCAST %3 2207 // %1:_(<2 x s16>) = G_BUILD_VECTOR %3, %4 2208 SrcPartTy = LLT::vector(NumSrcElt / NumDstElt, SrcEltTy); 2209 DstCastTy = DstEltTy; 2210 } 2211 2212 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcPartTy); 2213 for (Register &SrcReg : SrcRegs) 2214 SrcReg = MIRBuilder.buildBitcast(DstCastTy, SrcReg).getReg(0); 2215 } else 2216 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcEltTy); 2217 2218 MIRBuilder.buildMerge(Dst, SrcRegs); 2219 MI.eraseFromParent(); 2220 return Legalized; 2221 } 2222 2223 if (DstTy.isVector()) { 2224 SmallVector<Register, 8> SrcRegs; 2225 getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType()); 2226 MIRBuilder.buildMerge(Dst, SrcRegs); 2227 MI.eraseFromParent(); 2228 return Legalized; 2229 } 2230 2231 return UnableToLegalize; 2232 } 2233 2234 LegalizerHelper::LegalizeResult 2235 LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) { 2236 switch (MI.getOpcode()) { 2237 case TargetOpcode::G_LOAD: { 2238 if (TypeIdx != 0) 2239 return UnableToLegalize; 2240 2241 Observer.changingInstr(MI); 2242 bitcastDst(MI, CastTy, 0); 2243 Observer.changedInstr(MI); 2244 return Legalized; 2245 } 2246 case TargetOpcode::G_STORE: { 2247 if (TypeIdx != 0) 2248 return UnableToLegalize; 2249 2250 Observer.changingInstr(MI); 2251 bitcastSrc(MI, CastTy, 0); 2252 Observer.changedInstr(MI); 2253 return Legalized; 2254 } 2255 case TargetOpcode::G_SELECT: { 2256 if (TypeIdx != 0) 2257 return UnableToLegalize; 2258 2259 if (MRI.getType(MI.getOperand(1).getReg()).isVector()) { 2260 LLVM_DEBUG( 2261 dbgs() << "bitcast action not implemented for vector select\n"); 2262 return UnableToLegalize; 2263 } 2264 2265 Observer.changingInstr(MI); 2266 bitcastSrc(MI, CastTy, 2); 2267 bitcastSrc(MI, CastTy, 3); 2268 bitcastDst(MI, CastTy, 0); 2269 Observer.changedInstr(MI); 2270 return Legalized; 2271 } 2272 case TargetOpcode::G_AND: 2273 case TargetOpcode::G_OR: 2274 case TargetOpcode::G_XOR: { 2275 Observer.changingInstr(MI); 2276 bitcastSrc(MI, CastTy, 1); 2277 bitcastSrc(MI, CastTy, 2); 2278 bitcastDst(MI, CastTy, 0); 2279 Observer.changedInstr(MI); 2280 return Legalized; 2281 } 2282 default: 2283 return UnableToLegalize; 2284 } 2285 } 2286 2287 LegalizerHelper::LegalizeResult 2288 LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 2289 using namespace TargetOpcode; 2290 2291 switch(MI.getOpcode()) { 2292 default: 2293 return UnableToLegalize; 2294 case TargetOpcode::G_BITCAST: 2295 return lowerBitcast(MI); 2296 case TargetOpcode::G_SREM: 2297 case TargetOpcode::G_UREM: { 2298 auto Quot = 2299 MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty}, 2300 {MI.getOperand(1), MI.getOperand(2)}); 2301 2302 auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2)); 2303 MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod); 2304 MI.eraseFromParent(); 2305 return Legalized; 2306 } 2307 case TargetOpcode::G_SADDO: 2308 case TargetOpcode::G_SSUBO: 2309 return lowerSADDO_SSUBO(MI); 2310 case TargetOpcode::G_SMULO: 2311 case TargetOpcode::G_UMULO: { 2312 // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the 2313 // result. 2314 Register Res = MI.getOperand(0).getReg(); 2315 Register Overflow = MI.getOperand(1).getReg(); 2316 Register LHS = MI.getOperand(2).getReg(); 2317 Register RHS = MI.getOperand(3).getReg(); 2318 2319 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO 2320 ? TargetOpcode::G_SMULH 2321 : TargetOpcode::G_UMULH; 2322 2323 Observer.changingInstr(MI); 2324 const auto &TII = MIRBuilder.getTII(); 2325 MI.setDesc(TII.get(TargetOpcode::G_MUL)); 2326 MI.RemoveOperand(1); 2327 Observer.changedInstr(MI); 2328 2329 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); 2330 2331 auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS}); 2332 auto Zero = MIRBuilder.buildConstant(Ty, 0); 2333 2334 // For *signed* multiply, overflow is detected by checking: 2335 // (hi != (lo >> bitwidth-1)) 2336 if (Opcode == TargetOpcode::G_SMULH) { 2337 auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1); 2338 auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt); 2339 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted); 2340 } else { 2341 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero); 2342 } 2343 return Legalized; 2344 } 2345 case TargetOpcode::G_FNEG: { 2346 // TODO: Handle vector types once we are able to 2347 // represent them. 2348 if (Ty.isVector()) 2349 return UnableToLegalize; 2350 Register Res = MI.getOperand(0).getReg(); 2351 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); 2352 Type *ZeroTy = getFloatTypeForLLT(Ctx, Ty); 2353 if (!ZeroTy) 2354 return UnableToLegalize; 2355 ConstantFP &ZeroForNegation = 2356 *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy)); 2357 auto Zero = MIRBuilder.buildFConstant(Ty, ZeroForNegation); 2358 Register SubByReg = MI.getOperand(1).getReg(); 2359 Register ZeroReg = Zero.getReg(0); 2360 MIRBuilder.buildFSub(Res, ZeroReg, SubByReg, MI.getFlags()); 2361 MI.eraseFromParent(); 2362 return Legalized; 2363 } 2364 case TargetOpcode::G_FSUB: { 2365 // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)). 2366 // First, check if G_FNEG is marked as Lower. If so, we may 2367 // end up with an infinite loop as G_FSUB is used to legalize G_FNEG. 2368 if (LI.getAction({G_FNEG, {Ty}}).Action == Lower) 2369 return UnableToLegalize; 2370 Register Res = MI.getOperand(0).getReg(); 2371 Register LHS = MI.getOperand(1).getReg(); 2372 Register RHS = MI.getOperand(2).getReg(); 2373 Register Neg = MRI.createGenericVirtualRegister(Ty); 2374 MIRBuilder.buildFNeg(Neg, RHS); 2375 MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags()); 2376 MI.eraseFromParent(); 2377 return Legalized; 2378 } 2379 case TargetOpcode::G_FMAD: 2380 return lowerFMad(MI); 2381 case TargetOpcode::G_FFLOOR: 2382 return lowerFFloor(MI); 2383 case TargetOpcode::G_INTRINSIC_ROUND: 2384 return lowerIntrinsicRound(MI); 2385 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: { 2386 Register OldValRes = MI.getOperand(0).getReg(); 2387 Register SuccessRes = MI.getOperand(1).getReg(); 2388 Register Addr = MI.getOperand(2).getReg(); 2389 Register CmpVal = MI.getOperand(3).getReg(); 2390 Register NewVal = MI.getOperand(4).getReg(); 2391 MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal, 2392 **MI.memoperands_begin()); 2393 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal); 2394 MI.eraseFromParent(); 2395 return Legalized; 2396 } 2397 case TargetOpcode::G_LOAD: 2398 case TargetOpcode::G_SEXTLOAD: 2399 case TargetOpcode::G_ZEXTLOAD: { 2400 // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT 2401 Register DstReg = MI.getOperand(0).getReg(); 2402 Register PtrReg = MI.getOperand(1).getReg(); 2403 LLT DstTy = MRI.getType(DstReg); 2404 auto &MMO = **MI.memoperands_begin(); 2405 2406 if (DstTy.getSizeInBits() == MMO.getSizeInBits()) { 2407 if (MI.getOpcode() == TargetOpcode::G_LOAD) { 2408 // This load needs splitting into power of 2 sized loads. 2409 if (DstTy.isVector()) 2410 return UnableToLegalize; 2411 if (isPowerOf2_32(DstTy.getSizeInBits())) 2412 return UnableToLegalize; // Don't know what we're being asked to do. 2413 2414 // Our strategy here is to generate anyextending loads for the smaller 2415 // types up to next power-2 result type, and then combine the two larger 2416 // result values together, before truncating back down to the non-pow-2 2417 // type. 2418 // E.g. v1 = i24 load => 2419 // v2 = i32 zextload (2 byte) 2420 // v3 = i32 load (1 byte) 2421 // v4 = i32 shl v3, 16 2422 // v5 = i32 or v4, v2 2423 // v1 = i24 trunc v5 2424 // By doing this we generate the correct truncate which should get 2425 // combined away as an artifact with a matching extend. 2426 uint64_t LargeSplitSize = PowerOf2Floor(DstTy.getSizeInBits()); 2427 uint64_t SmallSplitSize = DstTy.getSizeInBits() - LargeSplitSize; 2428 2429 MachineFunction &MF = MIRBuilder.getMF(); 2430 MachineMemOperand *LargeMMO = 2431 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); 2432 MachineMemOperand *SmallMMO = MF.getMachineMemOperand( 2433 &MMO, LargeSplitSize / 8, SmallSplitSize / 8); 2434 2435 LLT PtrTy = MRI.getType(PtrReg); 2436 unsigned AnyExtSize = NextPowerOf2(DstTy.getSizeInBits()); 2437 LLT AnyExtTy = LLT::scalar(AnyExtSize); 2438 Register LargeLdReg = MRI.createGenericVirtualRegister(AnyExtTy); 2439 Register SmallLdReg = MRI.createGenericVirtualRegister(AnyExtTy); 2440 auto LargeLoad = MIRBuilder.buildLoadInstr( 2441 TargetOpcode::G_ZEXTLOAD, LargeLdReg, PtrReg, *LargeMMO); 2442 2443 auto OffsetCst = MIRBuilder.buildConstant( 2444 LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8); 2445 Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy); 2446 auto SmallPtr = 2447 MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0)); 2448 auto SmallLoad = MIRBuilder.buildLoad(SmallLdReg, SmallPtr.getReg(0), 2449 *SmallMMO); 2450 2451 auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize); 2452 auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt); 2453 auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad); 2454 MIRBuilder.buildTrunc(DstReg, {Or.getReg(0)}); 2455 MI.eraseFromParent(); 2456 return Legalized; 2457 } 2458 MIRBuilder.buildLoad(DstReg, PtrReg, MMO); 2459 MI.eraseFromParent(); 2460 return Legalized; 2461 } 2462 2463 if (DstTy.isScalar()) { 2464 Register TmpReg = 2465 MRI.createGenericVirtualRegister(LLT::scalar(MMO.getSizeInBits())); 2466 MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); 2467 switch (MI.getOpcode()) { 2468 default: 2469 llvm_unreachable("Unexpected opcode"); 2470 case TargetOpcode::G_LOAD: 2471 MIRBuilder.buildExtOrTrunc(TargetOpcode::G_ANYEXT, DstReg, TmpReg); 2472 break; 2473 case TargetOpcode::G_SEXTLOAD: 2474 MIRBuilder.buildSExt(DstReg, TmpReg); 2475 break; 2476 case TargetOpcode::G_ZEXTLOAD: 2477 MIRBuilder.buildZExt(DstReg, TmpReg); 2478 break; 2479 } 2480 MI.eraseFromParent(); 2481 return Legalized; 2482 } 2483 2484 return UnableToLegalize; 2485 } 2486 case TargetOpcode::G_STORE: { 2487 // Lower a non-power of 2 store into multiple pow-2 stores. 2488 // E.g. split an i24 store into an i16 store + i8 store. 2489 // We do this by first extending the stored value to the next largest power 2490 // of 2 type, and then using truncating stores to store the components. 2491 // By doing this, likewise with G_LOAD, generate an extend that can be 2492 // artifact-combined away instead of leaving behind extracts. 2493 Register SrcReg = MI.getOperand(0).getReg(); 2494 Register PtrReg = MI.getOperand(1).getReg(); 2495 LLT SrcTy = MRI.getType(SrcReg); 2496 MachineMemOperand &MMO = **MI.memoperands_begin(); 2497 if (SrcTy.getSizeInBits() != MMO.getSizeInBits()) 2498 return UnableToLegalize; 2499 if (SrcTy.isVector()) 2500 return UnableToLegalize; 2501 if (isPowerOf2_32(SrcTy.getSizeInBits())) 2502 return UnableToLegalize; // Don't know what we're being asked to do. 2503 2504 // Extend to the next pow-2. 2505 const LLT ExtendTy = LLT::scalar(NextPowerOf2(SrcTy.getSizeInBits())); 2506 auto ExtVal = MIRBuilder.buildAnyExt(ExtendTy, SrcReg); 2507 2508 // Obtain the smaller value by shifting away the larger value. 2509 uint64_t LargeSplitSize = PowerOf2Floor(SrcTy.getSizeInBits()); 2510 uint64_t SmallSplitSize = SrcTy.getSizeInBits() - LargeSplitSize; 2511 auto ShiftAmt = MIRBuilder.buildConstant(ExtendTy, LargeSplitSize); 2512 auto SmallVal = MIRBuilder.buildLShr(ExtendTy, ExtVal, ShiftAmt); 2513 2514 // Generate the PtrAdd and truncating stores. 2515 LLT PtrTy = MRI.getType(PtrReg); 2516 auto OffsetCst = MIRBuilder.buildConstant( 2517 LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8); 2518 Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy); 2519 auto SmallPtr = 2520 MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0)); 2521 2522 MachineFunction &MF = MIRBuilder.getMF(); 2523 MachineMemOperand *LargeMMO = 2524 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); 2525 MachineMemOperand *SmallMMO = 2526 MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8); 2527 MIRBuilder.buildStore(ExtVal.getReg(0), PtrReg, *LargeMMO); 2528 MIRBuilder.buildStore(SmallVal.getReg(0), SmallPtr.getReg(0), *SmallMMO); 2529 MI.eraseFromParent(); 2530 return Legalized; 2531 } 2532 case TargetOpcode::G_CTLZ_ZERO_UNDEF: 2533 case TargetOpcode::G_CTTZ_ZERO_UNDEF: 2534 case TargetOpcode::G_CTLZ: 2535 case TargetOpcode::G_CTTZ: 2536 case TargetOpcode::G_CTPOP: 2537 return lowerBitCount(MI, TypeIdx, Ty); 2538 case G_UADDO: { 2539 Register Res = MI.getOperand(0).getReg(); 2540 Register CarryOut = MI.getOperand(1).getReg(); 2541 Register LHS = MI.getOperand(2).getReg(); 2542 Register RHS = MI.getOperand(3).getReg(); 2543 2544 MIRBuilder.buildAdd(Res, LHS, RHS); 2545 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS); 2546 2547 MI.eraseFromParent(); 2548 return Legalized; 2549 } 2550 case G_UADDE: { 2551 Register Res = MI.getOperand(0).getReg(); 2552 Register CarryOut = MI.getOperand(1).getReg(); 2553 Register LHS = MI.getOperand(2).getReg(); 2554 Register RHS = MI.getOperand(3).getReg(); 2555 Register CarryIn = MI.getOperand(4).getReg(); 2556 LLT Ty = MRI.getType(Res); 2557 2558 auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS); 2559 auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn); 2560 MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn); 2561 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS); 2562 2563 MI.eraseFromParent(); 2564 return Legalized; 2565 } 2566 case G_USUBO: { 2567 Register Res = MI.getOperand(0).getReg(); 2568 Register BorrowOut = MI.getOperand(1).getReg(); 2569 Register LHS = MI.getOperand(2).getReg(); 2570 Register RHS = MI.getOperand(3).getReg(); 2571 2572 MIRBuilder.buildSub(Res, LHS, RHS); 2573 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS); 2574 2575 MI.eraseFromParent(); 2576 return Legalized; 2577 } 2578 case G_USUBE: { 2579 Register Res = MI.getOperand(0).getReg(); 2580 Register BorrowOut = MI.getOperand(1).getReg(); 2581 Register LHS = MI.getOperand(2).getReg(); 2582 Register RHS = MI.getOperand(3).getReg(); 2583 Register BorrowIn = MI.getOperand(4).getReg(); 2584 const LLT CondTy = MRI.getType(BorrowOut); 2585 const LLT Ty = MRI.getType(Res); 2586 2587 auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS); 2588 auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn); 2589 MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn); 2590 2591 auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS); 2592 auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS); 2593 MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS); 2594 2595 MI.eraseFromParent(); 2596 return Legalized; 2597 } 2598 case G_UITOFP: 2599 return lowerUITOFP(MI, TypeIdx, Ty); 2600 case G_SITOFP: 2601 return lowerSITOFP(MI, TypeIdx, Ty); 2602 case G_FPTOUI: 2603 return lowerFPTOUI(MI, TypeIdx, Ty); 2604 case G_FPTOSI: 2605 return lowerFPTOSI(MI); 2606 case G_FPTRUNC: 2607 return lowerFPTRUNC(MI, TypeIdx, Ty); 2608 case G_SMIN: 2609 case G_SMAX: 2610 case G_UMIN: 2611 case G_UMAX: 2612 return lowerMinMax(MI, TypeIdx, Ty); 2613 case G_FCOPYSIGN: 2614 return lowerFCopySign(MI, TypeIdx, Ty); 2615 case G_FMINNUM: 2616 case G_FMAXNUM: 2617 return lowerFMinNumMaxNum(MI); 2618 case G_MERGE_VALUES: 2619 return lowerMergeValues(MI); 2620 case G_UNMERGE_VALUES: 2621 return lowerUnmergeValues(MI); 2622 case TargetOpcode::G_SEXT_INREG: { 2623 assert(MI.getOperand(2).isImm() && "Expected immediate"); 2624 int64_t SizeInBits = MI.getOperand(2).getImm(); 2625 2626 Register DstReg = MI.getOperand(0).getReg(); 2627 Register SrcReg = MI.getOperand(1).getReg(); 2628 LLT DstTy = MRI.getType(DstReg); 2629 Register TmpRes = MRI.createGenericVirtualRegister(DstTy); 2630 2631 auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits); 2632 MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0)); 2633 MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0)); 2634 MI.eraseFromParent(); 2635 return Legalized; 2636 } 2637 case G_SHUFFLE_VECTOR: 2638 return lowerShuffleVector(MI); 2639 case G_DYN_STACKALLOC: 2640 return lowerDynStackAlloc(MI); 2641 case G_EXTRACT: 2642 return lowerExtract(MI); 2643 case G_INSERT: 2644 return lowerInsert(MI); 2645 case G_BSWAP: 2646 return lowerBswap(MI); 2647 case G_BITREVERSE: 2648 return lowerBitreverse(MI); 2649 case G_READ_REGISTER: 2650 case G_WRITE_REGISTER: 2651 return lowerReadWriteRegister(MI); 2652 } 2653 } 2654 2655 LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorImplicitDef( 2656 MachineInstr &MI, unsigned TypeIdx, LLT NarrowTy) { 2657 SmallVector<Register, 2> DstRegs; 2658 2659 unsigned NarrowSize = NarrowTy.getSizeInBits(); 2660 Register DstReg = MI.getOperand(0).getReg(); 2661 unsigned Size = MRI.getType(DstReg).getSizeInBits(); 2662 int NumParts = Size / NarrowSize; 2663 // FIXME: Don't know how to handle the situation where the small vectors 2664 // aren't all the same size yet. 2665 if (Size % NarrowSize != 0) 2666 return UnableToLegalize; 2667 2668 for (int i = 0; i < NumParts; ++i) { 2669 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); 2670 MIRBuilder.buildUndef(TmpReg); 2671 DstRegs.push_back(TmpReg); 2672 } 2673 2674 if (NarrowTy.isVector()) 2675 MIRBuilder.buildConcatVectors(DstReg, DstRegs); 2676 else 2677 MIRBuilder.buildBuildVector(DstReg, DstRegs); 2678 2679 MI.eraseFromParent(); 2680 return Legalized; 2681 } 2682 2683 // Handle splitting vector operations which need to have the same number of 2684 // elements in each type index, but each type index may have a different element 2685 // type. 2686 // 2687 // e.g. <4 x s64> = G_SHL <4 x s64>, <4 x s32> -> 2688 // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 2689 // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 2690 // 2691 // Also handles some irregular breakdown cases, e.g. 2692 // e.g. <3 x s64> = G_SHL <3 x s64>, <3 x s32> -> 2693 // <2 x s64> = G_SHL <2 x s64>, <2 x s32> 2694 // s64 = G_SHL s64, s32 2695 LegalizerHelper::LegalizeResult 2696 LegalizerHelper::fewerElementsVectorMultiEltType( 2697 MachineInstr &MI, unsigned TypeIdx, LLT NarrowTyArg) { 2698 if (TypeIdx != 0) 2699 return UnableToLegalize; 2700 2701 const LLT NarrowTy0 = NarrowTyArg; 2702 const unsigned NewNumElts = 2703 NarrowTy0.isVector() ? NarrowTy0.getNumElements() : 1; 2704 2705 const Register DstReg = MI.getOperand(0).getReg(); 2706 LLT DstTy = MRI.getType(DstReg); 2707 LLT LeftoverTy0; 2708 2709 // All of the operands need to have the same number of elements, so if we can 2710 // determine a type breakdown for the result type, we can for all of the 2711 // source types. 2712 int NumParts = getNarrowTypeBreakDown(DstTy, NarrowTy0, LeftoverTy0).first; 2713 if (NumParts < 0) 2714 return UnableToLegalize; 2715 2716 SmallVector<MachineInstrBuilder, 4> NewInsts; 2717 2718 SmallVector<Register, 4> DstRegs, LeftoverDstRegs; 2719 SmallVector<Register, 4> PartRegs, LeftoverRegs; 2720 2721 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) { 2722 Register SrcReg = MI.getOperand(I).getReg(); 2723 LLT SrcTyI = MRI.getType(SrcReg); 2724 LLT NarrowTyI = LLT::scalarOrVector(NewNumElts, SrcTyI.getScalarType()); 2725 LLT LeftoverTyI; 2726 2727 // Split this operand into the requested typed registers, and any leftover 2728 // required to reproduce the original type. 2729 if (!extractParts(SrcReg, SrcTyI, NarrowTyI, LeftoverTyI, PartRegs, 2730 LeftoverRegs)) 2731 return UnableToLegalize; 2732 2733 if (I == 1) { 2734 // For the first operand, create an instruction for each part and setup 2735 // the result. 2736 for (Register PartReg : PartRegs) { 2737 Register PartDstReg = MRI.createGenericVirtualRegister(NarrowTy0); 2738 NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode()) 2739 .addDef(PartDstReg) 2740 .addUse(PartReg)); 2741 DstRegs.push_back(PartDstReg); 2742 } 2743 2744 for (Register LeftoverReg : LeftoverRegs) { 2745 Register PartDstReg = MRI.createGenericVirtualRegister(LeftoverTy0); 2746 NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode()) 2747 .addDef(PartDstReg) 2748 .addUse(LeftoverReg)); 2749 LeftoverDstRegs.push_back(PartDstReg); 2750 } 2751 } else { 2752 assert(NewInsts.size() == PartRegs.size() + LeftoverRegs.size()); 2753 2754 // Add the newly created operand splits to the existing instructions. The 2755 // odd-sized pieces are ordered after the requested NarrowTyArg sized 2756 // pieces. 2757 unsigned InstCount = 0; 2758 for (unsigned J = 0, JE = PartRegs.size(); J != JE; ++J) 2759 NewInsts[InstCount++].addUse(PartRegs[J]); 2760 for (unsigned J = 0, JE = LeftoverRegs.size(); J != JE; ++J) 2761 NewInsts[InstCount++].addUse(LeftoverRegs[J]); 2762 } 2763 2764 PartRegs.clear(); 2765 LeftoverRegs.clear(); 2766 } 2767 2768 // Insert the newly built operations and rebuild the result register. 2769 for (auto &MIB : NewInsts) 2770 MIRBuilder.insertInstr(MIB); 2771 2772 insertParts(DstReg, DstTy, NarrowTy0, DstRegs, LeftoverTy0, LeftoverDstRegs); 2773 2774 MI.eraseFromParent(); 2775 return Legalized; 2776 } 2777 2778 LegalizerHelper::LegalizeResult 2779 LegalizerHelper::fewerElementsVectorCasts(MachineInstr &MI, unsigned TypeIdx, 2780 LLT NarrowTy) { 2781 if (TypeIdx != 0) 2782 return UnableToLegalize; 2783 2784 Register DstReg = MI.getOperand(0).getReg(); 2785 Register SrcReg = MI.getOperand(1).getReg(); 2786 LLT DstTy = MRI.getType(DstReg); 2787 LLT SrcTy = MRI.getType(SrcReg); 2788 2789 LLT NarrowTy0 = NarrowTy; 2790 LLT NarrowTy1; 2791 unsigned NumParts; 2792 2793 if (NarrowTy.isVector()) { 2794 // Uneven breakdown not handled. 2795 NumParts = DstTy.getNumElements() / NarrowTy.getNumElements(); 2796 if (NumParts * NarrowTy.getNumElements() != DstTy.getNumElements()) 2797 return UnableToLegalize; 2798 2799 NarrowTy1 = LLT::vector(NumParts, SrcTy.getElementType().getSizeInBits()); 2800 } else { 2801 NumParts = DstTy.getNumElements(); 2802 NarrowTy1 = SrcTy.getElementType(); 2803 } 2804 2805 SmallVector<Register, 4> SrcRegs, DstRegs; 2806 extractParts(SrcReg, NarrowTy1, NumParts, SrcRegs); 2807 2808 for (unsigned I = 0; I < NumParts; ++I) { 2809 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0); 2810 MachineInstr *NewInst = 2811 MIRBuilder.buildInstr(MI.getOpcode(), {DstReg}, {SrcRegs[I]}); 2812 2813 NewInst->setFlags(MI.getFlags()); 2814 DstRegs.push_back(DstReg); 2815 } 2816 2817 if (NarrowTy.isVector()) 2818 MIRBuilder.buildConcatVectors(DstReg, DstRegs); 2819 else 2820 MIRBuilder.buildBuildVector(DstReg, DstRegs); 2821 2822 MI.eraseFromParent(); 2823 return Legalized; 2824 } 2825 2826 LegalizerHelper::LegalizeResult 2827 LegalizerHelper::fewerElementsVectorCmp(MachineInstr &MI, unsigned TypeIdx, 2828 LLT NarrowTy) { 2829 Register DstReg = MI.getOperand(0).getReg(); 2830 Register Src0Reg = MI.getOperand(2).getReg(); 2831 LLT DstTy = MRI.getType(DstReg); 2832 LLT SrcTy = MRI.getType(Src0Reg); 2833 2834 unsigned NumParts; 2835 LLT NarrowTy0, NarrowTy1; 2836 2837 if (TypeIdx == 0) { 2838 unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; 2839 unsigned OldElts = DstTy.getNumElements(); 2840 2841 NarrowTy0 = NarrowTy; 2842 NumParts = NarrowTy.isVector() ? (OldElts / NewElts) : DstTy.getNumElements(); 2843 NarrowTy1 = NarrowTy.isVector() ? 2844 LLT::vector(NarrowTy.getNumElements(), SrcTy.getScalarSizeInBits()) : 2845 SrcTy.getElementType(); 2846 2847 } else { 2848 unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; 2849 unsigned OldElts = SrcTy.getNumElements(); 2850 2851 NumParts = NarrowTy.isVector() ? (OldElts / NewElts) : 2852 NarrowTy.getNumElements(); 2853 NarrowTy0 = LLT::vector(NarrowTy.getNumElements(), 2854 DstTy.getScalarSizeInBits()); 2855 NarrowTy1 = NarrowTy; 2856 } 2857 2858 // FIXME: Don't know how to handle the situation where the small vectors 2859 // aren't all the same size yet. 2860 if (NarrowTy1.isVector() && 2861 NarrowTy1.getNumElements() * NumParts != DstTy.getNumElements()) 2862 return UnableToLegalize; 2863 2864 CmpInst::Predicate Pred 2865 = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); 2866 2867 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs; 2868 extractParts(MI.getOperand(2).getReg(), NarrowTy1, NumParts, Src1Regs); 2869 extractParts(MI.getOperand(3).getReg(), NarrowTy1, NumParts, Src2Regs); 2870 2871 for (unsigned I = 0; I < NumParts; ++I) { 2872 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0); 2873 DstRegs.push_back(DstReg); 2874 2875 if (MI.getOpcode() == TargetOpcode::G_ICMP) 2876 MIRBuilder.buildICmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]); 2877 else { 2878 MachineInstr *NewCmp 2879 = MIRBuilder.buildFCmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]); 2880 NewCmp->setFlags(MI.getFlags()); 2881 } 2882 } 2883 2884 if (NarrowTy1.isVector()) 2885 MIRBuilder.buildConcatVectors(DstReg, DstRegs); 2886 else 2887 MIRBuilder.buildBuildVector(DstReg, DstRegs); 2888 2889 MI.eraseFromParent(); 2890 return Legalized; 2891 } 2892 2893 LegalizerHelper::LegalizeResult 2894 LegalizerHelper::fewerElementsVectorSelect(MachineInstr &MI, unsigned TypeIdx, 2895 LLT NarrowTy) { 2896 Register DstReg = MI.getOperand(0).getReg(); 2897 Register CondReg = MI.getOperand(1).getReg(); 2898 2899 unsigned NumParts = 0; 2900 LLT NarrowTy0, NarrowTy1; 2901 2902 LLT DstTy = MRI.getType(DstReg); 2903 LLT CondTy = MRI.getType(CondReg); 2904 unsigned Size = DstTy.getSizeInBits(); 2905 2906 assert(TypeIdx == 0 || CondTy.isVector()); 2907 2908 if (TypeIdx == 0) { 2909 NarrowTy0 = NarrowTy; 2910 NarrowTy1 = CondTy; 2911 2912 unsigned NarrowSize = NarrowTy0.getSizeInBits(); 2913 // FIXME: Don't know how to handle the situation where the small vectors 2914 // aren't all the same size yet. 2915 if (Size % NarrowSize != 0) 2916 return UnableToLegalize; 2917 2918 NumParts = Size / NarrowSize; 2919 2920 // Need to break down the condition type 2921 if (CondTy.isVector()) { 2922 if (CondTy.getNumElements() == NumParts) 2923 NarrowTy1 = CondTy.getElementType(); 2924 else 2925 NarrowTy1 = LLT::vector(CondTy.getNumElements() / NumParts, 2926 CondTy.getScalarSizeInBits()); 2927 } 2928 } else { 2929 NumParts = CondTy.getNumElements(); 2930 if (NarrowTy.isVector()) { 2931 // TODO: Handle uneven breakdown. 2932 if (NumParts * NarrowTy.getNumElements() != CondTy.getNumElements()) 2933 return UnableToLegalize; 2934 2935 return UnableToLegalize; 2936 } else { 2937 NarrowTy0 = DstTy.getElementType(); 2938 NarrowTy1 = NarrowTy; 2939 } 2940 } 2941 2942 SmallVector<Register, 2> DstRegs, Src0Regs, Src1Regs, Src2Regs; 2943 if (CondTy.isVector()) 2944 extractParts(MI.getOperand(1).getReg(), NarrowTy1, NumParts, Src0Regs); 2945 2946 extractParts(MI.getOperand(2).getReg(), NarrowTy0, NumParts, Src1Regs); 2947 extractParts(MI.getOperand(3).getReg(), NarrowTy0, NumParts, Src2Regs); 2948 2949 for (unsigned i = 0; i < NumParts; ++i) { 2950 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0); 2951 MIRBuilder.buildSelect(DstReg, CondTy.isVector() ? Src0Regs[i] : CondReg, 2952 Src1Regs[i], Src2Regs[i]); 2953 DstRegs.push_back(DstReg); 2954 } 2955 2956 if (NarrowTy0.isVector()) 2957 MIRBuilder.buildConcatVectors(DstReg, DstRegs); 2958 else 2959 MIRBuilder.buildBuildVector(DstReg, DstRegs); 2960 2961 MI.eraseFromParent(); 2962 return Legalized; 2963 } 2964 2965 LegalizerHelper::LegalizeResult 2966 LegalizerHelper::fewerElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx, 2967 LLT NarrowTy) { 2968 const Register DstReg = MI.getOperand(0).getReg(); 2969 LLT PhiTy = MRI.getType(DstReg); 2970 LLT LeftoverTy; 2971 2972 // All of the operands need to have the same number of elements, so if we can 2973 // determine a type breakdown for the result type, we can for all of the 2974 // source types. 2975 int NumParts, NumLeftover; 2976 std::tie(NumParts, NumLeftover) 2977 = getNarrowTypeBreakDown(PhiTy, NarrowTy, LeftoverTy); 2978 if (NumParts < 0) 2979 return UnableToLegalize; 2980 2981 SmallVector<Register, 4> DstRegs, LeftoverDstRegs; 2982 SmallVector<MachineInstrBuilder, 4> NewInsts; 2983 2984 const int TotalNumParts = NumParts + NumLeftover; 2985 2986 // Insert the new phis in the result block first. 2987 for (int I = 0; I != TotalNumParts; ++I) { 2988 LLT Ty = I < NumParts ? NarrowTy : LeftoverTy; 2989 Register PartDstReg = MRI.createGenericVirtualRegister(Ty); 2990 NewInsts.push_back(MIRBuilder.buildInstr(TargetOpcode::G_PHI) 2991 .addDef(PartDstReg)); 2992 if (I < NumParts) 2993 DstRegs.push_back(PartDstReg); 2994 else 2995 LeftoverDstRegs.push_back(PartDstReg); 2996 } 2997 2998 MachineBasicBlock *MBB = MI.getParent(); 2999 MIRBuilder.setInsertPt(*MBB, MBB->getFirstNonPHI()); 3000 insertParts(DstReg, PhiTy, NarrowTy, DstRegs, LeftoverTy, LeftoverDstRegs); 3001 3002 SmallVector<Register, 4> PartRegs, LeftoverRegs; 3003 3004 // Insert code to extract the incoming values in each predecessor block. 3005 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 3006 PartRegs.clear(); 3007 LeftoverRegs.clear(); 3008 3009 Register SrcReg = MI.getOperand(I).getReg(); 3010 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 3011 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 3012 3013 LLT Unused; 3014 if (!extractParts(SrcReg, PhiTy, NarrowTy, Unused, PartRegs, 3015 LeftoverRegs)) 3016 return UnableToLegalize; 3017 3018 // Add the newly created operand splits to the existing instructions. The 3019 // odd-sized pieces are ordered after the requested NarrowTyArg sized 3020 // pieces. 3021 for (int J = 0; J != TotalNumParts; ++J) { 3022 MachineInstrBuilder MIB = NewInsts[J]; 3023 MIB.addUse(J < NumParts ? PartRegs[J] : LeftoverRegs[J - NumParts]); 3024 MIB.addMBB(&OpMBB); 3025 } 3026 } 3027 3028 MI.eraseFromParent(); 3029 return Legalized; 3030 } 3031 3032 LegalizerHelper::LegalizeResult 3033 LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI, 3034 unsigned TypeIdx, 3035 LLT NarrowTy) { 3036 if (TypeIdx != 1) 3037 return UnableToLegalize; 3038 3039 const int NumDst = MI.getNumOperands() - 1; 3040 const Register SrcReg = MI.getOperand(NumDst).getReg(); 3041 LLT SrcTy = MRI.getType(SrcReg); 3042 3043 LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 3044 3045 // TODO: Create sequence of extracts. 3046 if (DstTy == NarrowTy) 3047 return UnableToLegalize; 3048 3049 LLT GCDTy = getGCDType(SrcTy, NarrowTy); 3050 if (DstTy == GCDTy) { 3051 // This would just be a copy of the same unmerge. 3052 // TODO: Create extracts, pad with undef and create intermediate merges. 3053 return UnableToLegalize; 3054 } 3055 3056 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); 3057 const int NumUnmerge = Unmerge->getNumOperands() - 1; 3058 const int PartsPerUnmerge = NumDst / NumUnmerge; 3059 3060 for (int I = 0; I != NumUnmerge; ++I) { 3061 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 3062 3063 for (int J = 0; J != PartsPerUnmerge; ++J) 3064 MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg()); 3065 MIB.addUse(Unmerge.getReg(I)); 3066 } 3067 3068 MI.eraseFromParent(); 3069 return Legalized; 3070 } 3071 3072 LegalizerHelper::LegalizeResult 3073 LegalizerHelper::fewerElementsVectorBuildVector(MachineInstr &MI, 3074 unsigned TypeIdx, 3075 LLT NarrowTy) { 3076 assert(TypeIdx == 0 && "not a vector type index"); 3077 Register DstReg = MI.getOperand(0).getReg(); 3078 LLT DstTy = MRI.getType(DstReg); 3079 LLT SrcTy = DstTy.getElementType(); 3080 3081 int DstNumElts = DstTy.getNumElements(); 3082 int NarrowNumElts = NarrowTy.getNumElements(); 3083 int NumConcat = (DstNumElts + NarrowNumElts - 1) / NarrowNumElts; 3084 LLT WidenedDstTy = LLT::vector(NarrowNumElts * NumConcat, SrcTy); 3085 3086 SmallVector<Register, 8> ConcatOps; 3087 SmallVector<Register, 8> SubBuildVector; 3088 3089 Register UndefReg; 3090 if (WidenedDstTy != DstTy) 3091 UndefReg = MIRBuilder.buildUndef(SrcTy).getReg(0); 3092 3093 // Create a G_CONCAT_VECTORS of NarrowTy pieces, padding with undef as 3094 // necessary. 3095 // 3096 // %3:_(<3 x s16>) = G_BUILD_VECTOR %0, %1, %2 3097 // -> <2 x s16> 3098 // 3099 // %4:_(s16) = G_IMPLICIT_DEF 3100 // %5:_(<2 x s16>) = G_BUILD_VECTOR %0, %1 3101 // %6:_(<2 x s16>) = G_BUILD_VECTOR %2, %4 3102 // %7:_(<4 x s16>) = G_CONCAT_VECTORS %5, %6 3103 // %3:_(<3 x s16>) = G_EXTRACT %7, 0 3104 for (int I = 0; I != NumConcat; ++I) { 3105 for (int J = 0; J != NarrowNumElts; ++J) { 3106 int SrcIdx = NarrowNumElts * I + J; 3107 3108 if (SrcIdx < DstNumElts) { 3109 Register SrcReg = MI.getOperand(SrcIdx + 1).getReg(); 3110 SubBuildVector.push_back(SrcReg); 3111 } else 3112 SubBuildVector.push_back(UndefReg); 3113 } 3114 3115 auto BuildVec = MIRBuilder.buildBuildVector(NarrowTy, SubBuildVector); 3116 ConcatOps.push_back(BuildVec.getReg(0)); 3117 SubBuildVector.clear(); 3118 } 3119 3120 if (DstTy == WidenedDstTy) 3121 MIRBuilder.buildConcatVectors(DstReg, ConcatOps); 3122 else { 3123 auto Concat = MIRBuilder.buildConcatVectors(WidenedDstTy, ConcatOps); 3124 MIRBuilder.buildExtract(DstReg, Concat, 0); 3125 } 3126 3127 MI.eraseFromParent(); 3128 return Legalized; 3129 } 3130 3131 LegalizerHelper::LegalizeResult 3132 LegalizerHelper::reduceLoadStoreWidth(MachineInstr &MI, unsigned TypeIdx, 3133 LLT NarrowTy) { 3134 // FIXME: Don't know how to handle secondary types yet. 3135 if (TypeIdx != 0) 3136 return UnableToLegalize; 3137 3138 MachineMemOperand *MMO = *MI.memoperands_begin(); 3139 3140 // This implementation doesn't work for atomics. Give up instead of doing 3141 // something invalid. 3142 if (MMO->getOrdering() != AtomicOrdering::NotAtomic || 3143 MMO->getFailureOrdering() != AtomicOrdering::NotAtomic) 3144 return UnableToLegalize; 3145 3146 bool IsLoad = MI.getOpcode() == TargetOpcode::G_LOAD; 3147 Register ValReg = MI.getOperand(0).getReg(); 3148 Register AddrReg = MI.getOperand(1).getReg(); 3149 LLT ValTy = MRI.getType(ValReg); 3150 3151 // FIXME: Do we need a distinct NarrowMemory legalize action? 3152 if (ValTy.getSizeInBits() != 8 * MMO->getSize()) { 3153 LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n"); 3154 return UnableToLegalize; 3155 } 3156 3157 int NumParts = -1; 3158 int NumLeftover = -1; 3159 LLT LeftoverTy; 3160 SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs; 3161 if (IsLoad) { 3162 std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy); 3163 } else { 3164 if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs, 3165 NarrowLeftoverRegs)) { 3166 NumParts = NarrowRegs.size(); 3167 NumLeftover = NarrowLeftoverRegs.size(); 3168 } 3169 } 3170 3171 if (NumParts == -1) 3172 return UnableToLegalize; 3173 3174 const LLT OffsetTy = LLT::scalar(MRI.getType(AddrReg).getScalarSizeInBits()); 3175 3176 unsigned TotalSize = ValTy.getSizeInBits(); 3177 3178 // Split the load/store into PartTy sized pieces starting at Offset. If this 3179 // is a load, return the new registers in ValRegs. For a store, each elements 3180 // of ValRegs should be PartTy. Returns the next offset that needs to be 3181 // handled. 3182 auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs, 3183 unsigned Offset) -> unsigned { 3184 MachineFunction &MF = MIRBuilder.getMF(); 3185 unsigned PartSize = PartTy.getSizeInBits(); 3186 for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize; 3187 Offset += PartSize, ++Idx) { 3188 unsigned ByteSize = PartSize / 8; 3189 unsigned ByteOffset = Offset / 8; 3190 Register NewAddrReg; 3191 3192 MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset); 3193 3194 MachineMemOperand *NewMMO = 3195 MF.getMachineMemOperand(MMO, ByteOffset, ByteSize); 3196 3197 if (IsLoad) { 3198 Register Dst = MRI.createGenericVirtualRegister(PartTy); 3199 ValRegs.push_back(Dst); 3200 MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO); 3201 } else { 3202 MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO); 3203 } 3204 } 3205 3206 return Offset; 3207 }; 3208 3209 unsigned HandledOffset = splitTypePieces(NarrowTy, NarrowRegs, 0); 3210 3211 // Handle the rest of the register if this isn't an even type breakdown. 3212 if (LeftoverTy.isValid()) 3213 splitTypePieces(LeftoverTy, NarrowLeftoverRegs, HandledOffset); 3214 3215 if (IsLoad) { 3216 insertParts(ValReg, ValTy, NarrowTy, NarrowRegs, 3217 LeftoverTy, NarrowLeftoverRegs); 3218 } 3219 3220 MI.eraseFromParent(); 3221 return Legalized; 3222 } 3223 3224 LegalizerHelper::LegalizeResult 3225 LegalizerHelper::reduceOperationWidth(MachineInstr &MI, unsigned int TypeIdx, 3226 LLT NarrowTy) { 3227 assert(TypeIdx == 0 && "only one type index expected"); 3228 3229 const unsigned Opc = MI.getOpcode(); 3230 const int NumOps = MI.getNumOperands() - 1; 3231 const Register DstReg = MI.getOperand(0).getReg(); 3232 const unsigned Flags = MI.getFlags(); 3233 const unsigned NarrowSize = NarrowTy.getSizeInBits(); 3234 const LLT NarrowScalarTy = LLT::scalar(NarrowSize); 3235 3236 assert(NumOps <= 3 && "expected instruction with 1 result and 1-3 sources"); 3237 3238 // First of all check whether we are narrowing (changing the element type) 3239 // or reducing the vector elements 3240 const LLT DstTy = MRI.getType(DstReg); 3241 const bool IsNarrow = NarrowTy.getScalarType() != DstTy.getScalarType(); 3242 3243 SmallVector<Register, 8> ExtractedRegs[3]; 3244 SmallVector<Register, 8> Parts; 3245 3246 unsigned NarrowElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; 3247 3248 // Break down all the sources into NarrowTy pieces we can operate on. This may 3249 // involve creating merges to a wider type, padded with undef. 3250 for (int I = 0; I != NumOps; ++I) { 3251 Register SrcReg = MI.getOperand(I + 1).getReg(); 3252 LLT SrcTy = MRI.getType(SrcReg); 3253 3254 // The type to narrow SrcReg to. For narrowing, this is a smaller scalar. 3255 // For fewerElements, this is a smaller vector with the same element type. 3256 LLT OpNarrowTy; 3257 if (IsNarrow) { 3258 OpNarrowTy = NarrowScalarTy; 3259 3260 // In case of narrowing, we need to cast vectors to scalars for this to 3261 // work properly 3262 // FIXME: Can we do without the bitcast here if we're narrowing? 3263 if (SrcTy.isVector()) { 3264 SrcTy = LLT::scalar(SrcTy.getSizeInBits()); 3265 SrcReg = MIRBuilder.buildBitcast(SrcTy, SrcReg).getReg(0); 3266 } 3267 } else { 3268 OpNarrowTy = LLT::scalarOrVector(NarrowElts, SrcTy.getScalarType()); 3269 } 3270 3271 LLT GCDTy = extractGCDType(ExtractedRegs[I], SrcTy, OpNarrowTy, SrcReg); 3272 3273 // Build a sequence of NarrowTy pieces in ExtractedRegs for this operand. 3274 buildLCMMergePieces(SrcTy, OpNarrowTy, GCDTy, ExtractedRegs[I], 3275 TargetOpcode::G_ANYEXT); 3276 } 3277 3278 SmallVector<Register, 8> ResultRegs; 3279 3280 // Input operands for each sub-instruction. 3281 SmallVector<SrcOp, 4> InputRegs(NumOps, Register()); 3282 3283 int NumParts = ExtractedRegs[0].size(); 3284 const unsigned DstSize = DstTy.getSizeInBits(); 3285 const LLT DstScalarTy = LLT::scalar(DstSize); 3286 3287 // Narrowing needs to use scalar types 3288 LLT DstLCMTy, NarrowDstTy; 3289 if (IsNarrow) { 3290 DstLCMTy = getLCMType(DstScalarTy, NarrowScalarTy); 3291 NarrowDstTy = NarrowScalarTy; 3292 } else { 3293 DstLCMTy = getLCMType(DstTy, NarrowTy); 3294 NarrowDstTy = NarrowTy; 3295 } 3296 3297 // We widened the source registers to satisfy merge/unmerge size 3298 // constraints. We'll have some extra fully undef parts. 3299 const int NumRealParts = (DstSize + NarrowSize - 1) / NarrowSize; 3300 3301 for (int I = 0; I != NumRealParts; ++I) { 3302 // Emit this instruction on each of the split pieces. 3303 for (int J = 0; J != NumOps; ++J) 3304 InputRegs[J] = ExtractedRegs[J][I]; 3305 3306 auto Inst = MIRBuilder.buildInstr(Opc, {NarrowDstTy}, InputRegs, Flags); 3307 ResultRegs.push_back(Inst.getReg(0)); 3308 } 3309 3310 // Fill out the widened result with undef instead of creating instructions 3311 // with undef inputs. 3312 int NumUndefParts = NumParts - NumRealParts; 3313 if (NumUndefParts != 0) 3314 ResultRegs.append(NumUndefParts, 3315 MIRBuilder.buildUndef(NarrowDstTy).getReg(0)); 3316 3317 // Extract the possibly padded result. Use a scratch register if we need to do 3318 // a final bitcast, otherwise use the original result register. 3319 Register MergeDstReg; 3320 if (IsNarrow && DstTy.isVector()) 3321 MergeDstReg = MRI.createGenericVirtualRegister(DstScalarTy); 3322 else 3323 MergeDstReg = DstReg; 3324 3325 buildWidenedRemergeToDst(MergeDstReg, DstLCMTy, ResultRegs); 3326 3327 // Recast to vector if we narrowed a vector 3328 if (IsNarrow && DstTy.isVector()) 3329 MIRBuilder.buildBitcast(DstReg, MergeDstReg); 3330 3331 MI.eraseFromParent(); 3332 return Legalized; 3333 } 3334 3335 LegalizerHelper::LegalizeResult 3336 LegalizerHelper::fewerElementsVectorSextInReg(MachineInstr &MI, unsigned TypeIdx, 3337 LLT NarrowTy) { 3338 Register DstReg = MI.getOperand(0).getReg(); 3339 Register SrcReg = MI.getOperand(1).getReg(); 3340 int64_t Imm = MI.getOperand(2).getImm(); 3341 3342 LLT DstTy = MRI.getType(DstReg); 3343 3344 SmallVector<Register, 8> Parts; 3345 LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg); 3346 LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts); 3347 3348 for (Register &R : Parts) 3349 R = MIRBuilder.buildSExtInReg(NarrowTy, R, Imm).getReg(0); 3350 3351 buildWidenedRemergeToDst(DstReg, LCMTy, Parts); 3352 3353 MI.eraseFromParent(); 3354 return Legalized; 3355 } 3356 3357 LegalizerHelper::LegalizeResult 3358 LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx, 3359 LLT NarrowTy) { 3360 using namespace TargetOpcode; 3361 3362 switch (MI.getOpcode()) { 3363 case G_IMPLICIT_DEF: 3364 return fewerElementsVectorImplicitDef(MI, TypeIdx, NarrowTy); 3365 case G_TRUNC: 3366 case G_AND: 3367 case G_OR: 3368 case G_XOR: 3369 case G_ADD: 3370 case G_SUB: 3371 case G_MUL: 3372 case G_SMULH: 3373 case G_UMULH: 3374 case G_FADD: 3375 case G_FMUL: 3376 case G_FSUB: 3377 case G_FNEG: 3378 case G_FABS: 3379 case G_FCANONICALIZE: 3380 case G_FDIV: 3381 case G_FREM: 3382 case G_FMA: 3383 case G_FMAD: 3384 case G_FPOW: 3385 case G_FEXP: 3386 case G_FEXP2: 3387 case G_FLOG: 3388 case G_FLOG2: 3389 case G_FLOG10: 3390 case G_FNEARBYINT: 3391 case G_FCEIL: 3392 case G_FFLOOR: 3393 case G_FRINT: 3394 case G_INTRINSIC_ROUND: 3395 case G_INTRINSIC_TRUNC: 3396 case G_FCOS: 3397 case G_FSIN: 3398 case G_FSQRT: 3399 case G_BSWAP: 3400 case G_BITREVERSE: 3401 case G_SDIV: 3402 case G_UDIV: 3403 case G_SREM: 3404 case G_UREM: 3405 case G_SMIN: 3406 case G_SMAX: 3407 case G_UMIN: 3408 case G_UMAX: 3409 case G_FMINNUM: 3410 case G_FMAXNUM: 3411 case G_FMINNUM_IEEE: 3412 case G_FMAXNUM_IEEE: 3413 case G_FMINIMUM: 3414 case G_FMAXIMUM: 3415 case G_FSHL: 3416 case G_FSHR: 3417 case G_FREEZE: 3418 return reduceOperationWidth(MI, TypeIdx, NarrowTy); 3419 case G_SHL: 3420 case G_LSHR: 3421 case G_ASHR: 3422 case G_CTLZ: 3423 case G_CTLZ_ZERO_UNDEF: 3424 case G_CTTZ: 3425 case G_CTTZ_ZERO_UNDEF: 3426 case G_CTPOP: 3427 case G_FCOPYSIGN: 3428 return fewerElementsVectorMultiEltType(MI, TypeIdx, NarrowTy); 3429 case G_ZEXT: 3430 case G_SEXT: 3431 case G_ANYEXT: 3432 case G_FPEXT: 3433 case G_FPTRUNC: 3434 case G_SITOFP: 3435 case G_UITOFP: 3436 case G_FPTOSI: 3437 case G_FPTOUI: 3438 case G_INTTOPTR: 3439 case G_PTRTOINT: 3440 case G_ADDRSPACE_CAST: 3441 return fewerElementsVectorCasts(MI, TypeIdx, NarrowTy); 3442 case G_ICMP: 3443 case G_FCMP: 3444 return fewerElementsVectorCmp(MI, TypeIdx, NarrowTy); 3445 case G_SELECT: 3446 return fewerElementsVectorSelect(MI, TypeIdx, NarrowTy); 3447 case G_PHI: 3448 return fewerElementsVectorPhi(MI, TypeIdx, NarrowTy); 3449 case G_UNMERGE_VALUES: 3450 return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy); 3451 case G_BUILD_VECTOR: 3452 return fewerElementsVectorBuildVector(MI, TypeIdx, NarrowTy); 3453 case G_LOAD: 3454 case G_STORE: 3455 return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy); 3456 case G_SEXT_INREG: 3457 return fewerElementsVectorSextInReg(MI, TypeIdx, NarrowTy); 3458 default: 3459 return UnableToLegalize; 3460 } 3461 } 3462 3463 LegalizerHelper::LegalizeResult 3464 LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt, 3465 const LLT HalfTy, const LLT AmtTy) { 3466 3467 Register InL = MRI.createGenericVirtualRegister(HalfTy); 3468 Register InH = MRI.createGenericVirtualRegister(HalfTy); 3469 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); 3470 3471 if (Amt.isNullValue()) { 3472 MIRBuilder.buildMerge(MI.getOperand(0), {InL, InH}); 3473 MI.eraseFromParent(); 3474 return Legalized; 3475 } 3476 3477 LLT NVT = HalfTy; 3478 unsigned NVTBits = HalfTy.getSizeInBits(); 3479 unsigned VTBits = 2 * NVTBits; 3480 3481 SrcOp Lo(Register(0)), Hi(Register(0)); 3482 if (MI.getOpcode() == TargetOpcode::G_SHL) { 3483 if (Amt.ugt(VTBits)) { 3484 Lo = Hi = MIRBuilder.buildConstant(NVT, 0); 3485 } else if (Amt.ugt(NVTBits)) { 3486 Lo = MIRBuilder.buildConstant(NVT, 0); 3487 Hi = MIRBuilder.buildShl(NVT, InL, 3488 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 3489 } else if (Amt == NVTBits) { 3490 Lo = MIRBuilder.buildConstant(NVT, 0); 3491 Hi = InL; 3492 } else { 3493 Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt)); 3494 auto OrLHS = 3495 MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt)); 3496 auto OrRHS = MIRBuilder.buildLShr( 3497 NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 3498 Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 3499 } 3500 } else if (MI.getOpcode() == TargetOpcode::G_LSHR) { 3501 if (Amt.ugt(VTBits)) { 3502 Lo = Hi = MIRBuilder.buildConstant(NVT, 0); 3503 } else if (Amt.ugt(NVTBits)) { 3504 Lo = MIRBuilder.buildLShr(NVT, InH, 3505 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 3506 Hi = MIRBuilder.buildConstant(NVT, 0); 3507 } else if (Amt == NVTBits) { 3508 Lo = InH; 3509 Hi = MIRBuilder.buildConstant(NVT, 0); 3510 } else { 3511 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); 3512 3513 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); 3514 auto OrRHS = MIRBuilder.buildShl( 3515 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 3516 3517 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 3518 Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst); 3519 } 3520 } else { 3521 if (Amt.ugt(VTBits)) { 3522 Hi = Lo = MIRBuilder.buildAShr( 3523 NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 3524 } else if (Amt.ugt(NVTBits)) { 3525 Lo = MIRBuilder.buildAShr(NVT, InH, 3526 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); 3527 Hi = MIRBuilder.buildAShr(NVT, InH, 3528 MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 3529 } else if (Amt == NVTBits) { 3530 Lo = InH; 3531 Hi = MIRBuilder.buildAShr(NVT, InH, 3532 MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); 3533 } else { 3534 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); 3535 3536 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); 3537 auto OrRHS = MIRBuilder.buildShl( 3538 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); 3539 3540 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); 3541 Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst); 3542 } 3543 } 3544 3545 MIRBuilder.buildMerge(MI.getOperand(0), {Lo, Hi}); 3546 MI.eraseFromParent(); 3547 3548 return Legalized; 3549 } 3550 3551 // TODO: Optimize if constant shift amount. 3552 LegalizerHelper::LegalizeResult 3553 LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx, 3554 LLT RequestedTy) { 3555 if (TypeIdx == 1) { 3556 Observer.changingInstr(MI); 3557 narrowScalarSrc(MI, RequestedTy, 2); 3558 Observer.changedInstr(MI); 3559 return Legalized; 3560 } 3561 3562 Register DstReg = MI.getOperand(0).getReg(); 3563 LLT DstTy = MRI.getType(DstReg); 3564 if (DstTy.isVector()) 3565 return UnableToLegalize; 3566 3567 Register Amt = MI.getOperand(2).getReg(); 3568 LLT ShiftAmtTy = MRI.getType(Amt); 3569 const unsigned DstEltSize = DstTy.getScalarSizeInBits(); 3570 if (DstEltSize % 2 != 0) 3571 return UnableToLegalize; 3572 3573 // Ignore the input type. We can only go to exactly half the size of the 3574 // input. If that isn't small enough, the resulting pieces will be further 3575 // legalized. 3576 const unsigned NewBitSize = DstEltSize / 2; 3577 const LLT HalfTy = LLT::scalar(NewBitSize); 3578 const LLT CondTy = LLT::scalar(1); 3579 3580 if (const MachineInstr *KShiftAmt = 3581 getOpcodeDef(TargetOpcode::G_CONSTANT, Amt, MRI)) { 3582 return narrowScalarShiftByConstant( 3583 MI, KShiftAmt->getOperand(1).getCImm()->getValue(), HalfTy, ShiftAmtTy); 3584 } 3585 3586 // TODO: Expand with known bits. 3587 3588 // Handle the fully general expansion by an unknown amount. 3589 auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize); 3590 3591 Register InL = MRI.createGenericVirtualRegister(HalfTy); 3592 Register InH = MRI.createGenericVirtualRegister(HalfTy); 3593 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); 3594 3595 auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits); 3596 auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt); 3597 3598 auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0); 3599 auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits); 3600 auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero); 3601 3602 Register ResultRegs[2]; 3603 switch (MI.getOpcode()) { 3604 case TargetOpcode::G_SHL: { 3605 // Short: ShAmt < NewBitSize 3606 auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt); 3607 3608 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack); 3609 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt); 3610 auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); 3611 3612 // Long: ShAmt >= NewBitSize 3613 auto LoL = MIRBuilder.buildConstant(HalfTy, 0); // Lo part is zero. 3614 auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part. 3615 3616 auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL); 3617 auto Hi = MIRBuilder.buildSelect( 3618 HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL)); 3619 3620 ResultRegs[0] = Lo.getReg(0); 3621 ResultRegs[1] = Hi.getReg(0); 3622 break; 3623 } 3624 case TargetOpcode::G_LSHR: 3625 case TargetOpcode::G_ASHR: { 3626 // Short: ShAmt < NewBitSize 3627 auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt}); 3628 3629 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt); 3630 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack); 3631 auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); 3632 3633 // Long: ShAmt >= NewBitSize 3634 MachineInstrBuilder HiL; 3635 if (MI.getOpcode() == TargetOpcode::G_LSHR) { 3636 HiL = MIRBuilder.buildConstant(HalfTy, 0); // Hi part is zero. 3637 } else { 3638 auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1); 3639 HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt); // Sign of Hi part. 3640 } 3641 auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, 3642 {InH, AmtExcess}); // Lo from Hi part. 3643 3644 auto Lo = MIRBuilder.buildSelect( 3645 HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL)); 3646 3647 auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL); 3648 3649 ResultRegs[0] = Lo.getReg(0); 3650 ResultRegs[1] = Hi.getReg(0); 3651 break; 3652 } 3653 default: 3654 llvm_unreachable("not a shift"); 3655 } 3656 3657 MIRBuilder.buildMerge(DstReg, ResultRegs); 3658 MI.eraseFromParent(); 3659 return Legalized; 3660 } 3661 3662 LegalizerHelper::LegalizeResult 3663 LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx, 3664 LLT MoreTy) { 3665 assert(TypeIdx == 0 && "Expecting only Idx 0"); 3666 3667 Observer.changingInstr(MI); 3668 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 3669 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); 3670 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); 3671 moreElementsVectorSrc(MI, MoreTy, I); 3672 } 3673 3674 MachineBasicBlock &MBB = *MI.getParent(); 3675 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); 3676 moreElementsVectorDst(MI, MoreTy, 0); 3677 Observer.changedInstr(MI); 3678 return Legalized; 3679 } 3680 3681 LegalizerHelper::LegalizeResult 3682 LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx, 3683 LLT MoreTy) { 3684 unsigned Opc = MI.getOpcode(); 3685 switch (Opc) { 3686 case TargetOpcode::G_IMPLICIT_DEF: 3687 case TargetOpcode::G_LOAD: { 3688 if (TypeIdx != 0) 3689 return UnableToLegalize; 3690 Observer.changingInstr(MI); 3691 moreElementsVectorDst(MI, MoreTy, 0); 3692 Observer.changedInstr(MI); 3693 return Legalized; 3694 } 3695 case TargetOpcode::G_STORE: 3696 if (TypeIdx != 0) 3697 return UnableToLegalize; 3698 Observer.changingInstr(MI); 3699 moreElementsVectorSrc(MI, MoreTy, 0); 3700 Observer.changedInstr(MI); 3701 return Legalized; 3702 case TargetOpcode::G_AND: 3703 case TargetOpcode::G_OR: 3704 case TargetOpcode::G_XOR: 3705 case TargetOpcode::G_SMIN: 3706 case TargetOpcode::G_SMAX: 3707 case TargetOpcode::G_UMIN: 3708 case TargetOpcode::G_UMAX: 3709 case TargetOpcode::G_FMINNUM: 3710 case TargetOpcode::G_FMAXNUM: 3711 case TargetOpcode::G_FMINNUM_IEEE: 3712 case TargetOpcode::G_FMAXNUM_IEEE: 3713 case TargetOpcode::G_FMINIMUM: 3714 case TargetOpcode::G_FMAXIMUM: { 3715 Observer.changingInstr(MI); 3716 moreElementsVectorSrc(MI, MoreTy, 1); 3717 moreElementsVectorSrc(MI, MoreTy, 2); 3718 moreElementsVectorDst(MI, MoreTy, 0); 3719 Observer.changedInstr(MI); 3720 return Legalized; 3721 } 3722 case TargetOpcode::G_EXTRACT: 3723 if (TypeIdx != 1) 3724 return UnableToLegalize; 3725 Observer.changingInstr(MI); 3726 moreElementsVectorSrc(MI, MoreTy, 1); 3727 Observer.changedInstr(MI); 3728 return Legalized; 3729 case TargetOpcode::G_INSERT: 3730 case TargetOpcode::G_FREEZE: 3731 if (TypeIdx != 0) 3732 return UnableToLegalize; 3733 Observer.changingInstr(MI); 3734 moreElementsVectorSrc(MI, MoreTy, 1); 3735 moreElementsVectorDst(MI, MoreTy, 0); 3736 Observer.changedInstr(MI); 3737 return Legalized; 3738 case TargetOpcode::G_SELECT: 3739 if (TypeIdx != 0) 3740 return UnableToLegalize; 3741 if (MRI.getType(MI.getOperand(1).getReg()).isVector()) 3742 return UnableToLegalize; 3743 3744 Observer.changingInstr(MI); 3745 moreElementsVectorSrc(MI, MoreTy, 2); 3746 moreElementsVectorSrc(MI, MoreTy, 3); 3747 moreElementsVectorDst(MI, MoreTy, 0); 3748 Observer.changedInstr(MI); 3749 return Legalized; 3750 case TargetOpcode::G_UNMERGE_VALUES: { 3751 if (TypeIdx != 1) 3752 return UnableToLegalize; 3753 3754 LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); 3755 int NumDst = MI.getNumOperands() - 1; 3756 moreElementsVectorSrc(MI, MoreTy, NumDst); 3757 3758 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); 3759 for (int I = 0; I != NumDst; ++I) 3760 MIB.addDef(MI.getOperand(I).getReg()); 3761 3762 int NewNumDst = MoreTy.getSizeInBits() / DstTy.getSizeInBits(); 3763 for (int I = NumDst; I != NewNumDst; ++I) 3764 MIB.addDef(MRI.createGenericVirtualRegister(DstTy)); 3765 3766 MIB.addUse(MI.getOperand(NumDst).getReg()); 3767 MI.eraseFromParent(); 3768 return Legalized; 3769 } 3770 case TargetOpcode::G_PHI: 3771 return moreElementsVectorPhi(MI, TypeIdx, MoreTy); 3772 default: 3773 return UnableToLegalize; 3774 } 3775 } 3776 3777 void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs, 3778 ArrayRef<Register> Src1Regs, 3779 ArrayRef<Register> Src2Regs, 3780 LLT NarrowTy) { 3781 MachineIRBuilder &B = MIRBuilder; 3782 unsigned SrcParts = Src1Regs.size(); 3783 unsigned DstParts = DstRegs.size(); 3784 3785 unsigned DstIdx = 0; // Low bits of the result. 3786 Register FactorSum = 3787 B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0); 3788 DstRegs[DstIdx] = FactorSum; 3789 3790 unsigned CarrySumPrevDstIdx; 3791 SmallVector<Register, 4> Factors; 3792 3793 for (DstIdx = 1; DstIdx < DstParts; DstIdx++) { 3794 // Collect low parts of muls for DstIdx. 3795 for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1; 3796 i <= std::min(DstIdx, SrcParts - 1); ++i) { 3797 MachineInstrBuilder Mul = 3798 B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]); 3799 Factors.push_back(Mul.getReg(0)); 3800 } 3801 // Collect high parts of muls from previous DstIdx. 3802 for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts; 3803 i <= std::min(DstIdx - 1, SrcParts - 1); ++i) { 3804 MachineInstrBuilder Umulh = 3805 B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]); 3806 Factors.push_back(Umulh.getReg(0)); 3807 } 3808 // Add CarrySum from additions calculated for previous DstIdx. 3809 if (DstIdx != 1) { 3810 Factors.push_back(CarrySumPrevDstIdx); 3811 } 3812 3813 Register CarrySum; 3814 // Add all factors and accumulate all carries into CarrySum. 3815 if (DstIdx != DstParts - 1) { 3816 MachineInstrBuilder Uaddo = 3817 B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]); 3818 FactorSum = Uaddo.getReg(0); 3819 CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0); 3820 for (unsigned i = 2; i < Factors.size(); ++i) { 3821 MachineInstrBuilder Uaddo = 3822 B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]); 3823 FactorSum = Uaddo.getReg(0); 3824 MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1)); 3825 CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0); 3826 } 3827 } else { 3828 // Since value for the next index is not calculated, neither is CarrySum. 3829 FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0); 3830 for (unsigned i = 2; i < Factors.size(); ++i) 3831 FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0); 3832 } 3833 3834 CarrySumPrevDstIdx = CarrySum; 3835 DstRegs[DstIdx] = FactorSum; 3836 Factors.clear(); 3837 } 3838 } 3839 3840 LegalizerHelper::LegalizeResult 3841 LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) { 3842 Register DstReg = MI.getOperand(0).getReg(); 3843 Register Src1 = MI.getOperand(1).getReg(); 3844 Register Src2 = MI.getOperand(2).getReg(); 3845 3846 LLT Ty = MRI.getType(DstReg); 3847 if (Ty.isVector()) 3848 return UnableToLegalize; 3849 3850 unsigned SrcSize = MRI.getType(Src1).getSizeInBits(); 3851 unsigned DstSize = Ty.getSizeInBits(); 3852 unsigned NarrowSize = NarrowTy.getSizeInBits(); 3853 if (DstSize % NarrowSize != 0 || SrcSize % NarrowSize != 0) 3854 return UnableToLegalize; 3855 3856 unsigned NumDstParts = DstSize / NarrowSize; 3857 unsigned NumSrcParts = SrcSize / NarrowSize; 3858 bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH; 3859 unsigned DstTmpParts = NumDstParts * (IsMulHigh ? 2 : 1); 3860 3861 SmallVector<Register, 2> Src1Parts, Src2Parts; 3862 SmallVector<Register, 2> DstTmpRegs(DstTmpParts); 3863 extractParts(Src1, NarrowTy, NumSrcParts, Src1Parts); 3864 extractParts(Src2, NarrowTy, NumSrcParts, Src2Parts); 3865 multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy); 3866 3867 // Take only high half of registers if this is high mul. 3868 ArrayRef<Register> DstRegs( 3869 IsMulHigh ? &DstTmpRegs[DstTmpParts / 2] : &DstTmpRegs[0], NumDstParts); 3870 MIRBuilder.buildMerge(DstReg, DstRegs); 3871 MI.eraseFromParent(); 3872 return Legalized; 3873 } 3874 3875 LegalizerHelper::LegalizeResult 3876 LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx, 3877 LLT NarrowTy) { 3878 if (TypeIdx != 1) 3879 return UnableToLegalize; 3880 3881 uint64_t NarrowSize = NarrowTy.getSizeInBits(); 3882 3883 int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); 3884 // FIXME: add support for when SizeOp1 isn't an exact multiple of 3885 // NarrowSize. 3886 if (SizeOp1 % NarrowSize != 0) 3887 return UnableToLegalize; 3888 int NumParts = SizeOp1 / NarrowSize; 3889 3890 SmallVector<Register, 2> SrcRegs, DstRegs; 3891 SmallVector<uint64_t, 2> Indexes; 3892 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 3893 3894 Register OpReg = MI.getOperand(0).getReg(); 3895 uint64_t OpStart = MI.getOperand(2).getImm(); 3896 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); 3897 for (int i = 0; i < NumParts; ++i) { 3898 unsigned SrcStart = i * NarrowSize; 3899 3900 if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) { 3901 // No part of the extract uses this subregister, ignore it. 3902 continue; 3903 } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) { 3904 // The entire subregister is extracted, forward the value. 3905 DstRegs.push_back(SrcRegs[i]); 3906 continue; 3907 } 3908 3909 // OpSegStart is where this destination segment would start in OpReg if it 3910 // extended infinitely in both directions. 3911 int64_t ExtractOffset; 3912 uint64_t SegSize; 3913 if (OpStart < SrcStart) { 3914 ExtractOffset = 0; 3915 SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart); 3916 } else { 3917 ExtractOffset = OpStart - SrcStart; 3918 SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize); 3919 } 3920 3921 Register SegReg = SrcRegs[i]; 3922 if (ExtractOffset != 0 || SegSize != NarrowSize) { 3923 // A genuine extract is needed. 3924 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); 3925 MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset); 3926 } 3927 3928 DstRegs.push_back(SegReg); 3929 } 3930 3931 Register DstReg = MI.getOperand(0).getReg(); 3932 if (MRI.getType(DstReg).isVector()) 3933 MIRBuilder.buildBuildVector(DstReg, DstRegs); 3934 else if (DstRegs.size() > 1) 3935 MIRBuilder.buildMerge(DstReg, DstRegs); 3936 else 3937 MIRBuilder.buildCopy(DstReg, DstRegs[0]); 3938 MI.eraseFromParent(); 3939 return Legalized; 3940 } 3941 3942 LegalizerHelper::LegalizeResult 3943 LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx, 3944 LLT NarrowTy) { 3945 // FIXME: Don't know how to handle secondary types yet. 3946 if (TypeIdx != 0) 3947 return UnableToLegalize; 3948 3949 uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); 3950 uint64_t NarrowSize = NarrowTy.getSizeInBits(); 3951 3952 // FIXME: add support for when SizeOp0 isn't an exact multiple of 3953 // NarrowSize. 3954 if (SizeOp0 % NarrowSize != 0) 3955 return UnableToLegalize; 3956 3957 int NumParts = SizeOp0 / NarrowSize; 3958 3959 SmallVector<Register, 2> SrcRegs, DstRegs; 3960 SmallVector<uint64_t, 2> Indexes; 3961 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); 3962 3963 Register OpReg = MI.getOperand(2).getReg(); 3964 uint64_t OpStart = MI.getOperand(3).getImm(); 3965 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); 3966 for (int i = 0; i < NumParts; ++i) { 3967 unsigned DstStart = i * NarrowSize; 3968 3969 if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) { 3970 // No part of the insert affects this subregister, forward the original. 3971 DstRegs.push_back(SrcRegs[i]); 3972 continue; 3973 } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) { 3974 // The entire subregister is defined by this insert, forward the new 3975 // value. 3976 DstRegs.push_back(OpReg); 3977 continue; 3978 } 3979 3980 // OpSegStart is where this destination segment would start in OpReg if it 3981 // extended infinitely in both directions. 3982 int64_t ExtractOffset, InsertOffset; 3983 uint64_t SegSize; 3984 if (OpStart < DstStart) { 3985 InsertOffset = 0; 3986 ExtractOffset = DstStart - OpStart; 3987 SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart); 3988 } else { 3989 InsertOffset = OpStart - DstStart; 3990 ExtractOffset = 0; 3991 SegSize = 3992 std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart); 3993 } 3994 3995 Register SegReg = OpReg; 3996 if (ExtractOffset != 0 || SegSize != OpSize) { 3997 // A genuine extract is needed. 3998 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); 3999 MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset); 4000 } 4001 4002 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); 4003 MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset); 4004 DstRegs.push_back(DstReg); 4005 } 4006 4007 assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered"); 4008 Register DstReg = MI.getOperand(0).getReg(); 4009 if(MRI.getType(DstReg).isVector()) 4010 MIRBuilder.buildBuildVector(DstReg, DstRegs); 4011 else 4012 MIRBuilder.buildMerge(DstReg, DstRegs); 4013 MI.eraseFromParent(); 4014 return Legalized; 4015 } 4016 4017 LegalizerHelper::LegalizeResult 4018 LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx, 4019 LLT NarrowTy) { 4020 Register DstReg = MI.getOperand(0).getReg(); 4021 LLT DstTy = MRI.getType(DstReg); 4022 4023 assert(MI.getNumOperands() == 3 && TypeIdx == 0); 4024 4025 SmallVector<Register, 4> DstRegs, DstLeftoverRegs; 4026 SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs; 4027 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; 4028 LLT LeftoverTy; 4029 if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy, 4030 Src0Regs, Src0LeftoverRegs)) 4031 return UnableToLegalize; 4032 4033 LLT Unused; 4034 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused, 4035 Src1Regs, Src1LeftoverRegs)) 4036 llvm_unreachable("inconsistent extractParts result"); 4037 4038 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { 4039 auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, 4040 {Src0Regs[I], Src1Regs[I]}); 4041 DstRegs.push_back(Inst.getReg(0)); 4042 } 4043 4044 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { 4045 auto Inst = MIRBuilder.buildInstr( 4046 MI.getOpcode(), 4047 {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]}); 4048 DstLeftoverRegs.push_back(Inst.getReg(0)); 4049 } 4050 4051 insertParts(DstReg, DstTy, NarrowTy, DstRegs, 4052 LeftoverTy, DstLeftoverRegs); 4053 4054 MI.eraseFromParent(); 4055 return Legalized; 4056 } 4057 4058 LegalizerHelper::LegalizeResult 4059 LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx, 4060 LLT NarrowTy) { 4061 if (TypeIdx != 0) 4062 return UnableToLegalize; 4063 4064 Register DstReg = MI.getOperand(0).getReg(); 4065 Register SrcReg = MI.getOperand(1).getReg(); 4066 4067 LLT DstTy = MRI.getType(DstReg); 4068 if (DstTy.isVector()) 4069 return UnableToLegalize; 4070 4071 SmallVector<Register, 8> Parts; 4072 LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg); 4073 LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode()); 4074 buildWidenedRemergeToDst(DstReg, LCMTy, Parts); 4075 4076 MI.eraseFromParent(); 4077 return Legalized; 4078 } 4079 4080 LegalizerHelper::LegalizeResult 4081 LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx, 4082 LLT NarrowTy) { 4083 if (TypeIdx != 0) 4084 return UnableToLegalize; 4085 4086 Register CondReg = MI.getOperand(1).getReg(); 4087 LLT CondTy = MRI.getType(CondReg); 4088 if (CondTy.isVector()) // TODO: Handle vselect 4089 return UnableToLegalize; 4090 4091 Register DstReg = MI.getOperand(0).getReg(); 4092 LLT DstTy = MRI.getType(DstReg); 4093 4094 SmallVector<Register, 4> DstRegs, DstLeftoverRegs; 4095 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; 4096 SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs; 4097 LLT LeftoverTy; 4098 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy, 4099 Src1Regs, Src1LeftoverRegs)) 4100 return UnableToLegalize; 4101 4102 LLT Unused; 4103 if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused, 4104 Src2Regs, Src2LeftoverRegs)) 4105 llvm_unreachable("inconsistent extractParts result"); 4106 4107 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { 4108 auto Select = MIRBuilder.buildSelect(NarrowTy, 4109 CondReg, Src1Regs[I], Src2Regs[I]); 4110 DstRegs.push_back(Select.getReg(0)); 4111 } 4112 4113 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { 4114 auto Select = MIRBuilder.buildSelect( 4115 LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]); 4116 DstLeftoverRegs.push_back(Select.getReg(0)); 4117 } 4118 4119 insertParts(DstReg, DstTy, NarrowTy, DstRegs, 4120 LeftoverTy, DstLeftoverRegs); 4121 4122 MI.eraseFromParent(); 4123 return Legalized; 4124 } 4125 4126 LegalizerHelper::LegalizeResult 4127 LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx, 4128 LLT NarrowTy) { 4129 if (TypeIdx != 1) 4130 return UnableToLegalize; 4131 4132 Register DstReg = MI.getOperand(0).getReg(); 4133 Register SrcReg = MI.getOperand(1).getReg(); 4134 LLT DstTy = MRI.getType(DstReg); 4135 LLT SrcTy = MRI.getType(SrcReg); 4136 unsigned NarrowSize = NarrowTy.getSizeInBits(); 4137 4138 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 4139 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF; 4140 4141 MachineIRBuilder &B = MIRBuilder; 4142 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); 4143 // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi) 4144 auto C_0 = B.buildConstant(NarrowTy, 0); 4145 auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), 4146 UnmergeSrc.getReg(1), C_0); 4147 auto LoCTLZ = IsUndef ? 4148 B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) : 4149 B.buildCTLZ(DstTy, UnmergeSrc.getReg(0)); 4150 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); 4151 auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize); 4152 auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)); 4153 B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ); 4154 4155 MI.eraseFromParent(); 4156 return Legalized; 4157 } 4158 4159 return UnableToLegalize; 4160 } 4161 4162 LegalizerHelper::LegalizeResult 4163 LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx, 4164 LLT NarrowTy) { 4165 if (TypeIdx != 1) 4166 return UnableToLegalize; 4167 4168 Register DstReg = MI.getOperand(0).getReg(); 4169 Register SrcReg = MI.getOperand(1).getReg(); 4170 LLT DstTy = MRI.getType(DstReg); 4171 LLT SrcTy = MRI.getType(SrcReg); 4172 unsigned NarrowSize = NarrowTy.getSizeInBits(); 4173 4174 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 4175 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF; 4176 4177 MachineIRBuilder &B = MIRBuilder; 4178 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); 4179 // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo) 4180 auto C_0 = B.buildConstant(NarrowTy, 0); 4181 auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), 4182 UnmergeSrc.getReg(0), C_0); 4183 auto HiCTTZ = IsUndef ? 4184 B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) : 4185 B.buildCTTZ(DstTy, UnmergeSrc.getReg(1)); 4186 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); 4187 auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize); 4188 auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)); 4189 B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ); 4190 4191 MI.eraseFromParent(); 4192 return Legalized; 4193 } 4194 4195 return UnableToLegalize; 4196 } 4197 4198 LegalizerHelper::LegalizeResult 4199 LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx, 4200 LLT NarrowTy) { 4201 if (TypeIdx != 1) 4202 return UnableToLegalize; 4203 4204 Register DstReg = MI.getOperand(0).getReg(); 4205 LLT DstTy = MRI.getType(DstReg); 4206 LLT SrcTy = MRI.getType(MI.getOperand(1).getReg()); 4207 unsigned NarrowSize = NarrowTy.getSizeInBits(); 4208 4209 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { 4210 auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); 4211 4212 auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0)); 4213 auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1)); 4214 MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP); 4215 4216 MI.eraseFromParent(); 4217 return Legalized; 4218 } 4219 4220 return UnableToLegalize; 4221 } 4222 4223 LegalizerHelper::LegalizeResult 4224 LegalizerHelper::lowerBitCount(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4225 unsigned Opc = MI.getOpcode(); 4226 auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); 4227 auto isSupported = [this](const LegalityQuery &Q) { 4228 auto QAction = LI.getAction(Q).Action; 4229 return QAction == Legal || QAction == Libcall || QAction == Custom; 4230 }; 4231 switch (Opc) { 4232 default: 4233 return UnableToLegalize; 4234 case TargetOpcode::G_CTLZ_ZERO_UNDEF: { 4235 // This trivially expands to CTLZ. 4236 Observer.changingInstr(MI); 4237 MI.setDesc(TII.get(TargetOpcode::G_CTLZ)); 4238 Observer.changedInstr(MI); 4239 return Legalized; 4240 } 4241 case TargetOpcode::G_CTLZ: { 4242 Register DstReg = MI.getOperand(0).getReg(); 4243 Register SrcReg = MI.getOperand(1).getReg(); 4244 LLT DstTy = MRI.getType(DstReg); 4245 LLT SrcTy = MRI.getType(SrcReg); 4246 unsigned Len = SrcTy.getSizeInBits(); 4247 4248 if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) { 4249 // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero. 4250 auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg); 4251 auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0); 4252 auto ICmp = MIRBuilder.buildICmp( 4253 CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc); 4254 auto LenConst = MIRBuilder.buildConstant(DstTy, Len); 4255 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU); 4256 MI.eraseFromParent(); 4257 return Legalized; 4258 } 4259 // for now, we do this: 4260 // NewLen = NextPowerOf2(Len); 4261 // x = x | (x >> 1); 4262 // x = x | (x >> 2); 4263 // ... 4264 // x = x | (x >>16); 4265 // x = x | (x >>32); // for 64-bit input 4266 // Upto NewLen/2 4267 // return Len - popcount(x); 4268 // 4269 // Ref: "Hacker's Delight" by Henry Warren 4270 Register Op = SrcReg; 4271 unsigned NewLen = PowerOf2Ceil(Len); 4272 for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) { 4273 auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i); 4274 auto MIBOp = MIRBuilder.buildOr( 4275 SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt)); 4276 Op = MIBOp.getReg(0); 4277 } 4278 auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op); 4279 MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len), 4280 MIBPop); 4281 MI.eraseFromParent(); 4282 return Legalized; 4283 } 4284 case TargetOpcode::G_CTTZ_ZERO_UNDEF: { 4285 // This trivially expands to CTTZ. 4286 Observer.changingInstr(MI); 4287 MI.setDesc(TII.get(TargetOpcode::G_CTTZ)); 4288 Observer.changedInstr(MI); 4289 return Legalized; 4290 } 4291 case TargetOpcode::G_CTTZ: { 4292 Register DstReg = MI.getOperand(0).getReg(); 4293 Register SrcReg = MI.getOperand(1).getReg(); 4294 LLT DstTy = MRI.getType(DstReg); 4295 LLT SrcTy = MRI.getType(SrcReg); 4296 4297 unsigned Len = SrcTy.getSizeInBits(); 4298 if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) { 4299 // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with 4300 // zero. 4301 auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg); 4302 auto Zero = MIRBuilder.buildConstant(SrcTy, 0); 4303 auto ICmp = MIRBuilder.buildICmp( 4304 CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero); 4305 auto LenConst = MIRBuilder.buildConstant(DstTy, Len); 4306 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU); 4307 MI.eraseFromParent(); 4308 return Legalized; 4309 } 4310 // for now, we use: { return popcount(~x & (x - 1)); } 4311 // unless the target has ctlz but not ctpop, in which case we use: 4312 // { return 32 - nlz(~x & (x-1)); } 4313 // Ref: "Hacker's Delight" by Henry Warren 4314 auto MIBCstNeg1 = MIRBuilder.buildConstant(Ty, -1); 4315 auto MIBNot = MIRBuilder.buildXor(Ty, SrcReg, MIBCstNeg1); 4316 auto MIBTmp = MIRBuilder.buildAnd( 4317 Ty, MIBNot, MIRBuilder.buildAdd(Ty, SrcReg, MIBCstNeg1)); 4318 if (!isSupported({TargetOpcode::G_CTPOP, {Ty, Ty}}) && 4319 isSupported({TargetOpcode::G_CTLZ, {Ty, Ty}})) { 4320 auto MIBCstLen = MIRBuilder.buildConstant(Ty, Len); 4321 MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen, 4322 MIRBuilder.buildCTLZ(Ty, MIBTmp)); 4323 MI.eraseFromParent(); 4324 return Legalized; 4325 } 4326 MI.setDesc(TII.get(TargetOpcode::G_CTPOP)); 4327 MI.getOperand(1).setReg(MIBTmp.getReg(0)); 4328 return Legalized; 4329 } 4330 case TargetOpcode::G_CTPOP: { 4331 unsigned Size = Ty.getSizeInBits(); 4332 MachineIRBuilder &B = MIRBuilder; 4333 4334 // Count set bits in blocks of 2 bits. Default approach would be 4335 // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 } 4336 // We use following formula instead: 4337 // B2Count = val - { (val >> 1) & 0x55555555 } 4338 // since it gives same result in blocks of 2 with one instruction less. 4339 auto C_1 = B.buildConstant(Ty, 1); 4340 auto B2Set1LoTo1Hi = B.buildLShr(Ty, MI.getOperand(1).getReg(), C_1); 4341 APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55)); 4342 auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0); 4343 auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0); 4344 auto B2Count = B.buildSub(Ty, MI.getOperand(1).getReg(), B2Count1Hi); 4345 4346 // In order to get count in blocks of 4 add values from adjacent block of 2. 4347 // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 } 4348 auto C_2 = B.buildConstant(Ty, 2); 4349 auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2); 4350 APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33)); 4351 auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0); 4352 auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0); 4353 auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0); 4354 auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count); 4355 4356 // For count in blocks of 8 bits we don't have to mask high 4 bits before 4357 // addition since count value sits in range {0,...,8} and 4 bits are enough 4358 // to hold such binary values. After addition high 4 bits still hold count 4359 // of set bits in high 4 bit block, set them to zero and get 8 bit result. 4360 // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F 4361 auto C_4 = B.buildConstant(Ty, 4); 4362 auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4); 4363 auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count); 4364 APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F)); 4365 auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0); 4366 auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0); 4367 4368 assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm"); 4369 // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this 4370 // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks. 4371 auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01))); 4372 auto ResTmp = B.buildMul(Ty, B8Count, MulMask); 4373 4374 // Shift count result from 8 high bits to low bits. 4375 auto C_SizeM8 = B.buildConstant(Ty, Size - 8); 4376 B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8); 4377 4378 MI.eraseFromParent(); 4379 return Legalized; 4380 } 4381 } 4382 } 4383 4384 // Expand s32 = G_UITOFP s64 using bit operations to an IEEE float 4385 // representation. 4386 LegalizerHelper::LegalizeResult 4387 LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) { 4388 Register Dst = MI.getOperand(0).getReg(); 4389 Register Src = MI.getOperand(1).getReg(); 4390 const LLT S64 = LLT::scalar(64); 4391 const LLT S32 = LLT::scalar(32); 4392 const LLT S1 = LLT::scalar(1); 4393 4394 assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32); 4395 4396 // unsigned cul2f(ulong u) { 4397 // uint lz = clz(u); 4398 // uint e = (u != 0) ? 127U + 63U - lz : 0; 4399 // u = (u << lz) & 0x7fffffffffffffffUL; 4400 // ulong t = u & 0xffffffffffUL; 4401 // uint v = (e << 23) | (uint)(u >> 40); 4402 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U); 4403 // return as_float(v + r); 4404 // } 4405 4406 auto Zero32 = MIRBuilder.buildConstant(S32, 0); 4407 auto Zero64 = MIRBuilder.buildConstant(S64, 0); 4408 4409 auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src); 4410 4411 auto K = MIRBuilder.buildConstant(S32, 127U + 63U); 4412 auto Sub = MIRBuilder.buildSub(S32, K, LZ); 4413 4414 auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64); 4415 auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32); 4416 4417 auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1); 4418 auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ); 4419 4420 auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0); 4421 4422 auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL); 4423 auto T = MIRBuilder.buildAnd(S64, U, Mask1); 4424 4425 auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40)); 4426 auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23)); 4427 auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl)); 4428 4429 auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL); 4430 auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C); 4431 auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C); 4432 auto One = MIRBuilder.buildConstant(S32, 1); 4433 4434 auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One); 4435 auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32); 4436 auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0); 4437 MIRBuilder.buildAdd(Dst, V, R); 4438 4439 MI.eraseFromParent(); 4440 return Legalized; 4441 } 4442 4443 LegalizerHelper::LegalizeResult 4444 LegalizerHelper::lowerUITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4445 Register Dst = MI.getOperand(0).getReg(); 4446 Register Src = MI.getOperand(1).getReg(); 4447 LLT DstTy = MRI.getType(Dst); 4448 LLT SrcTy = MRI.getType(Src); 4449 4450 if (SrcTy == LLT::scalar(1)) { 4451 auto True = MIRBuilder.buildFConstant(DstTy, 1.0); 4452 auto False = MIRBuilder.buildFConstant(DstTy, 0.0); 4453 MIRBuilder.buildSelect(Dst, Src, True, False); 4454 MI.eraseFromParent(); 4455 return Legalized; 4456 } 4457 4458 if (SrcTy != LLT::scalar(64)) 4459 return UnableToLegalize; 4460 4461 if (DstTy == LLT::scalar(32)) { 4462 // TODO: SelectionDAG has several alternative expansions to port which may 4463 // be more reasonble depending on the available instructions. If a target 4464 // has sitofp, does not have CTLZ, or can efficiently use f64 as an 4465 // intermediate type, this is probably worse. 4466 return lowerU64ToF32BitOps(MI); 4467 } 4468 4469 return UnableToLegalize; 4470 } 4471 4472 LegalizerHelper::LegalizeResult 4473 LegalizerHelper::lowerSITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4474 Register Dst = MI.getOperand(0).getReg(); 4475 Register Src = MI.getOperand(1).getReg(); 4476 LLT DstTy = MRI.getType(Dst); 4477 LLT SrcTy = MRI.getType(Src); 4478 4479 const LLT S64 = LLT::scalar(64); 4480 const LLT S32 = LLT::scalar(32); 4481 const LLT S1 = LLT::scalar(1); 4482 4483 if (SrcTy == S1) { 4484 auto True = MIRBuilder.buildFConstant(DstTy, -1.0); 4485 auto False = MIRBuilder.buildFConstant(DstTy, 0.0); 4486 MIRBuilder.buildSelect(Dst, Src, True, False); 4487 MI.eraseFromParent(); 4488 return Legalized; 4489 } 4490 4491 if (SrcTy != S64) 4492 return UnableToLegalize; 4493 4494 if (DstTy == S32) { 4495 // signed cl2f(long l) { 4496 // long s = l >> 63; 4497 // float r = cul2f((l + s) ^ s); 4498 // return s ? -r : r; 4499 // } 4500 Register L = Src; 4501 auto SignBit = MIRBuilder.buildConstant(S64, 63); 4502 auto S = MIRBuilder.buildAShr(S64, L, SignBit); 4503 4504 auto LPlusS = MIRBuilder.buildAdd(S64, L, S); 4505 auto Xor = MIRBuilder.buildXor(S64, LPlusS, S); 4506 auto R = MIRBuilder.buildUITOFP(S32, Xor); 4507 4508 auto RNeg = MIRBuilder.buildFNeg(S32, R); 4509 auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S, 4510 MIRBuilder.buildConstant(S64, 0)); 4511 MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R); 4512 MI.eraseFromParent(); 4513 return Legalized; 4514 } 4515 4516 return UnableToLegalize; 4517 } 4518 4519 LegalizerHelper::LegalizeResult 4520 LegalizerHelper::lowerFPTOUI(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4521 Register Dst = MI.getOperand(0).getReg(); 4522 Register Src = MI.getOperand(1).getReg(); 4523 LLT DstTy = MRI.getType(Dst); 4524 LLT SrcTy = MRI.getType(Src); 4525 const LLT S64 = LLT::scalar(64); 4526 const LLT S32 = LLT::scalar(32); 4527 4528 if (SrcTy != S64 && SrcTy != S32) 4529 return UnableToLegalize; 4530 if (DstTy != S32 && DstTy != S64) 4531 return UnableToLegalize; 4532 4533 // FPTOSI gives same result as FPTOUI for positive signed integers. 4534 // FPTOUI needs to deal with fp values that convert to unsigned integers 4535 // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp. 4536 4537 APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits()); 4538 APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle() 4539 : APFloat::IEEEdouble(), 4540 APInt::getNullValue(SrcTy.getSizeInBits())); 4541 TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven); 4542 4543 MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src); 4544 4545 MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP); 4546 // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on 4547 // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1. 4548 MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold); 4549 MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub); 4550 MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt); 4551 MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit); 4552 4553 const LLT S1 = LLT::scalar(1); 4554 4555 MachineInstrBuilder FCMP = 4556 MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold); 4557 MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res); 4558 4559 MI.eraseFromParent(); 4560 return Legalized; 4561 } 4562 4563 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) { 4564 Register Dst = MI.getOperand(0).getReg(); 4565 Register Src = MI.getOperand(1).getReg(); 4566 LLT DstTy = MRI.getType(Dst); 4567 LLT SrcTy = MRI.getType(Src); 4568 const LLT S64 = LLT::scalar(64); 4569 const LLT S32 = LLT::scalar(32); 4570 4571 // FIXME: Only f32 to i64 conversions are supported. 4572 if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64) 4573 return UnableToLegalize; 4574 4575 // Expand f32 -> i64 conversion 4576 // This algorithm comes from compiler-rt's implementation of fixsfdi: 4577 // https://github.com/llvm/llvm-project/blob/master/compiler-rt/lib/builtins/fixsfdi.c 4578 4579 unsigned SrcEltBits = SrcTy.getScalarSizeInBits(); 4580 4581 auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000); 4582 auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23); 4583 4584 auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask); 4585 auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit); 4586 4587 auto SignMask = MIRBuilder.buildConstant(SrcTy, 4588 APInt::getSignMask(SrcEltBits)); 4589 auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask); 4590 auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1); 4591 auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit); 4592 Sign = MIRBuilder.buildSExt(DstTy, Sign); 4593 4594 auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF); 4595 auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask); 4596 auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000); 4597 4598 auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K); 4599 R = MIRBuilder.buildZExt(DstTy, R); 4600 4601 auto Bias = MIRBuilder.buildConstant(SrcTy, 127); 4602 auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias); 4603 auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit); 4604 auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent); 4605 4606 auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent); 4607 auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub); 4608 4609 const LLT S1 = LLT::scalar(1); 4610 auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, 4611 S1, Exponent, ExponentLoBit); 4612 4613 R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl); 4614 4615 auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign); 4616 auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign); 4617 4618 auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0); 4619 4620 auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, 4621 S1, Exponent, ZeroSrcTy); 4622 4623 auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0); 4624 MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret); 4625 4626 MI.eraseFromParent(); 4627 return Legalized; 4628 } 4629 4630 // f64 -> f16 conversion using round-to-nearest-even rounding mode. 4631 LegalizerHelper::LegalizeResult 4632 LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) { 4633 Register Dst = MI.getOperand(0).getReg(); 4634 Register Src = MI.getOperand(1).getReg(); 4635 4636 if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly. 4637 return UnableToLegalize; 4638 4639 const unsigned ExpMask = 0x7ff; 4640 const unsigned ExpBiasf64 = 1023; 4641 const unsigned ExpBiasf16 = 15; 4642 const LLT S32 = LLT::scalar(32); 4643 const LLT S1 = LLT::scalar(1); 4644 4645 auto Unmerge = MIRBuilder.buildUnmerge(S32, Src); 4646 Register U = Unmerge.getReg(0); 4647 Register UH = Unmerge.getReg(1); 4648 4649 auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20)); 4650 E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask)); 4651 4652 // Subtract the fp64 exponent bias (1023) to get the real exponent and 4653 // add the f16 bias (15) to get the biased exponent for the f16 format. 4654 E = MIRBuilder.buildAdd( 4655 S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16)); 4656 4657 auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8)); 4658 M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe)); 4659 4660 auto MaskedSig = MIRBuilder.buildAnd(S32, UH, 4661 MIRBuilder.buildConstant(S32, 0x1ff)); 4662 MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U); 4663 4664 auto Zero = MIRBuilder.buildConstant(S32, 0); 4665 auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero); 4666 auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0); 4667 M = MIRBuilder.buildOr(S32, M, Lo40Set); 4668 4669 // (M != 0 ? 0x0200 : 0) | 0x7c00; 4670 auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200); 4671 auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero); 4672 auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero); 4673 4674 auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00); 4675 auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00); 4676 4677 // N = M | (E << 12); 4678 auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12)); 4679 auto N = MIRBuilder.buildOr(S32, M, EShl12); 4680 4681 // B = clamp(1-E, 0, 13); 4682 auto One = MIRBuilder.buildConstant(S32, 1); 4683 auto OneSubExp = MIRBuilder.buildSub(S32, One, E); 4684 auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero); 4685 B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13)); 4686 4687 auto SigSetHigh = MIRBuilder.buildOr(S32, M, 4688 MIRBuilder.buildConstant(S32, 0x1000)); 4689 4690 auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B); 4691 auto D0 = MIRBuilder.buildShl(S32, D, B); 4692 4693 auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, 4694 D0, SigSetHigh); 4695 auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh); 4696 D = MIRBuilder.buildOr(S32, D, D1); 4697 4698 auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One); 4699 auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N); 4700 4701 auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7)); 4702 V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2)); 4703 4704 auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3, 4705 MIRBuilder.buildConstant(S32, 3)); 4706 auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3); 4707 4708 auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3, 4709 MIRBuilder.buildConstant(S32, 5)); 4710 auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5); 4711 4712 V1 = MIRBuilder.buildOr(S32, V0, V1); 4713 V = MIRBuilder.buildAdd(S32, V, V1); 4714 4715 auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, 4716 E, MIRBuilder.buildConstant(S32, 30)); 4717 V = MIRBuilder.buildSelect(S32, CmpEGt30, 4718 MIRBuilder.buildConstant(S32, 0x7c00), V); 4719 4720 auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, 4721 E, MIRBuilder.buildConstant(S32, 1039)); 4722 V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V); 4723 4724 // Extract the sign bit. 4725 auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16)); 4726 Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000)); 4727 4728 // Insert the sign bit 4729 V = MIRBuilder.buildOr(S32, Sign, V); 4730 4731 MIRBuilder.buildTrunc(Dst, V); 4732 MI.eraseFromParent(); 4733 return Legalized; 4734 } 4735 4736 LegalizerHelper::LegalizeResult 4737 LegalizerHelper::lowerFPTRUNC(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4738 Register Dst = MI.getOperand(0).getReg(); 4739 Register Src = MI.getOperand(1).getReg(); 4740 4741 LLT DstTy = MRI.getType(Dst); 4742 LLT SrcTy = MRI.getType(Src); 4743 const LLT S64 = LLT::scalar(64); 4744 const LLT S16 = LLT::scalar(16); 4745 4746 if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64) 4747 return lowerFPTRUNC_F64_TO_F16(MI); 4748 4749 return UnableToLegalize; 4750 } 4751 4752 static CmpInst::Predicate minMaxToCompare(unsigned Opc) { 4753 switch (Opc) { 4754 case TargetOpcode::G_SMIN: 4755 return CmpInst::ICMP_SLT; 4756 case TargetOpcode::G_SMAX: 4757 return CmpInst::ICMP_SGT; 4758 case TargetOpcode::G_UMIN: 4759 return CmpInst::ICMP_ULT; 4760 case TargetOpcode::G_UMAX: 4761 return CmpInst::ICMP_UGT; 4762 default: 4763 llvm_unreachable("not in integer min/max"); 4764 } 4765 } 4766 4767 LegalizerHelper::LegalizeResult 4768 LegalizerHelper::lowerMinMax(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4769 Register Dst = MI.getOperand(0).getReg(); 4770 Register Src0 = MI.getOperand(1).getReg(); 4771 Register Src1 = MI.getOperand(2).getReg(); 4772 4773 const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode()); 4774 LLT CmpType = MRI.getType(Dst).changeElementSize(1); 4775 4776 auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1); 4777 MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1); 4778 4779 MI.eraseFromParent(); 4780 return Legalized; 4781 } 4782 4783 LegalizerHelper::LegalizeResult 4784 LegalizerHelper::lowerFCopySign(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { 4785 Register Dst = MI.getOperand(0).getReg(); 4786 Register Src0 = MI.getOperand(1).getReg(); 4787 Register Src1 = MI.getOperand(2).getReg(); 4788 4789 const LLT Src0Ty = MRI.getType(Src0); 4790 const LLT Src1Ty = MRI.getType(Src1); 4791 4792 const int Src0Size = Src0Ty.getScalarSizeInBits(); 4793 const int Src1Size = Src1Ty.getScalarSizeInBits(); 4794 4795 auto SignBitMask = MIRBuilder.buildConstant( 4796 Src0Ty, APInt::getSignMask(Src0Size)); 4797 4798 auto NotSignBitMask = MIRBuilder.buildConstant( 4799 Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1)); 4800 4801 auto And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask); 4802 MachineInstr *Or; 4803 4804 if (Src0Ty == Src1Ty) { 4805 auto And1 = MIRBuilder.buildAnd(Src1Ty, Src1, SignBitMask); 4806 Or = MIRBuilder.buildOr(Dst, And0, And1); 4807 } else if (Src0Size > Src1Size) { 4808 auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size); 4809 auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1); 4810 auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt); 4811 auto And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask); 4812 Or = MIRBuilder.buildOr(Dst, And0, And1); 4813 } else { 4814 auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size); 4815 auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt); 4816 auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift); 4817 auto And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask); 4818 Or = MIRBuilder.buildOr(Dst, And0, And1); 4819 } 4820 4821 // Be careful about setting nsz/nnan/ninf on every instruction, since the 4822 // constants are a nan and -0.0, but the final result should preserve 4823 // everything. 4824 if (unsigned Flags = MI.getFlags()) 4825 Or->setFlags(Flags); 4826 4827 MI.eraseFromParent(); 4828 return Legalized; 4829 } 4830 4831 LegalizerHelper::LegalizeResult 4832 LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) { 4833 unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ? 4834 TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE; 4835 4836 Register Dst = MI.getOperand(0).getReg(); 4837 Register Src0 = MI.getOperand(1).getReg(); 4838 Register Src1 = MI.getOperand(2).getReg(); 4839 LLT Ty = MRI.getType(Dst); 4840 4841 if (!MI.getFlag(MachineInstr::FmNoNans)) { 4842 // Insert canonicalizes if it's possible we need to quiet to get correct 4843 // sNaN behavior. 4844 4845 // Note this must be done here, and not as an optimization combine in the 4846 // absence of a dedicate quiet-snan instruction as we're using an 4847 // omni-purpose G_FCANONICALIZE. 4848 if (!isKnownNeverSNaN(Src0, MRI)) 4849 Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0); 4850 4851 if (!isKnownNeverSNaN(Src1, MRI)) 4852 Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0); 4853 } 4854 4855 // If there are no nans, it's safe to simply replace this with the non-IEEE 4856 // version. 4857 MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags()); 4858 MI.eraseFromParent(); 4859 return Legalized; 4860 } 4861 4862 LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) { 4863 // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c 4864 Register DstReg = MI.getOperand(0).getReg(); 4865 LLT Ty = MRI.getType(DstReg); 4866 unsigned Flags = MI.getFlags(); 4867 4868 auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2), 4869 Flags); 4870 MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags); 4871 MI.eraseFromParent(); 4872 return Legalized; 4873 } 4874 4875 LegalizerHelper::LegalizeResult 4876 LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) { 4877 Register DstReg = MI.getOperand(0).getReg(); 4878 Register X = MI.getOperand(1).getReg(); 4879 const unsigned Flags = MI.getFlags(); 4880 const LLT Ty = MRI.getType(DstReg); 4881 const LLT CondTy = Ty.changeElementSize(1); 4882 4883 // round(x) => 4884 // t = trunc(x); 4885 // d = fabs(x - t); 4886 // o = copysign(1.0f, x); 4887 // return t + (d >= 0.5 ? o : 0.0); 4888 4889 auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags); 4890 4891 auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags); 4892 auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags); 4893 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); 4894 auto One = MIRBuilder.buildFConstant(Ty, 1.0); 4895 auto Half = MIRBuilder.buildFConstant(Ty, 0.5); 4896 auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X); 4897 4898 auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half, 4899 Flags); 4900 auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags); 4901 4902 MIRBuilder.buildFAdd(DstReg, T, Sel, Flags); 4903 4904 MI.eraseFromParent(); 4905 return Legalized; 4906 } 4907 4908 LegalizerHelper::LegalizeResult 4909 LegalizerHelper::lowerFFloor(MachineInstr &MI) { 4910 Register DstReg = MI.getOperand(0).getReg(); 4911 Register SrcReg = MI.getOperand(1).getReg(); 4912 unsigned Flags = MI.getFlags(); 4913 LLT Ty = MRI.getType(DstReg); 4914 const LLT CondTy = Ty.changeElementSize(1); 4915 4916 // result = trunc(src); 4917 // if (src < 0.0 && src != result) 4918 // result += -1.0. 4919 4920 auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags); 4921 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); 4922 4923 auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy, 4924 SrcReg, Zero, Flags); 4925 auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy, 4926 SrcReg, Trunc, Flags); 4927 auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc); 4928 auto AddVal = MIRBuilder.buildSITOFP(Ty, And); 4929 4930 MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags); 4931 MI.eraseFromParent(); 4932 return Legalized; 4933 } 4934 4935 LegalizerHelper::LegalizeResult 4936 LegalizerHelper::lowerMergeValues(MachineInstr &MI) { 4937 const unsigned NumOps = MI.getNumOperands(); 4938 Register DstReg = MI.getOperand(0).getReg(); 4939 Register Src0Reg = MI.getOperand(1).getReg(); 4940 LLT DstTy = MRI.getType(DstReg); 4941 LLT SrcTy = MRI.getType(Src0Reg); 4942 unsigned PartSize = SrcTy.getSizeInBits(); 4943 4944 LLT WideTy = LLT::scalar(DstTy.getSizeInBits()); 4945 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src0Reg).getReg(0); 4946 4947 for (unsigned I = 2; I != NumOps; ++I) { 4948 const unsigned Offset = (I - 1) * PartSize; 4949 4950 Register SrcReg = MI.getOperand(I).getReg(); 4951 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); 4952 4953 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : 4954 MRI.createGenericVirtualRegister(WideTy); 4955 4956 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); 4957 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); 4958 MIRBuilder.buildOr(NextResult, ResultReg, Shl); 4959 ResultReg = NextResult; 4960 } 4961 4962 if (DstTy.isPointer()) { 4963 if (MIRBuilder.getDataLayout().isNonIntegralAddressSpace( 4964 DstTy.getAddressSpace())) { 4965 LLVM_DEBUG(dbgs() << "Not casting nonintegral address space\n"); 4966 return UnableToLegalize; 4967 } 4968 4969 MIRBuilder.buildIntToPtr(DstReg, ResultReg); 4970 } 4971 4972 MI.eraseFromParent(); 4973 return Legalized; 4974 } 4975 4976 LegalizerHelper::LegalizeResult 4977 LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) { 4978 const unsigned NumDst = MI.getNumOperands() - 1; 4979 Register SrcReg = MI.getOperand(NumDst).getReg(); 4980 Register Dst0Reg = MI.getOperand(0).getReg(); 4981 LLT DstTy = MRI.getType(Dst0Reg); 4982 if (DstTy.isPointer()) 4983 return UnableToLegalize; // TODO 4984 4985 SrcReg = coerceToScalar(SrcReg); 4986 if (!SrcReg) 4987 return UnableToLegalize; 4988 4989 // Expand scalarizing unmerge as bitcast to integer and shift. 4990 LLT IntTy = MRI.getType(SrcReg); 4991 4992 MIRBuilder.buildTrunc(Dst0Reg, SrcReg); 4993 4994 const unsigned DstSize = DstTy.getSizeInBits(); 4995 unsigned Offset = DstSize; 4996 for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) { 4997 auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset); 4998 auto Shift = MIRBuilder.buildLShr(IntTy, SrcReg, ShiftAmt); 4999 MIRBuilder.buildTrunc(MI.getOperand(I), Shift); 5000 } 5001 5002 MI.eraseFromParent(); 5003 return Legalized; 5004 } 5005 5006 LegalizerHelper::LegalizeResult 5007 LegalizerHelper::lowerShuffleVector(MachineInstr &MI) { 5008 Register DstReg = MI.getOperand(0).getReg(); 5009 Register Src0Reg = MI.getOperand(1).getReg(); 5010 Register Src1Reg = MI.getOperand(2).getReg(); 5011 LLT Src0Ty = MRI.getType(Src0Reg); 5012 LLT DstTy = MRI.getType(DstReg); 5013 LLT IdxTy = LLT::scalar(32); 5014 5015 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); 5016 5017 if (DstTy.isScalar()) { 5018 if (Src0Ty.isVector()) 5019 return UnableToLegalize; 5020 5021 // This is just a SELECT. 5022 assert(Mask.size() == 1 && "Expected a single mask element"); 5023 Register Val; 5024 if (Mask[0] < 0 || Mask[0] > 1) 5025 Val = MIRBuilder.buildUndef(DstTy).getReg(0); 5026 else 5027 Val = Mask[0] == 0 ? Src0Reg : Src1Reg; 5028 MIRBuilder.buildCopy(DstReg, Val); 5029 MI.eraseFromParent(); 5030 return Legalized; 5031 } 5032 5033 Register Undef; 5034 SmallVector<Register, 32> BuildVec; 5035 LLT EltTy = DstTy.getElementType(); 5036 5037 for (int Idx : Mask) { 5038 if (Idx < 0) { 5039 if (!Undef.isValid()) 5040 Undef = MIRBuilder.buildUndef(EltTy).getReg(0); 5041 BuildVec.push_back(Undef); 5042 continue; 5043 } 5044 5045 if (Src0Ty.isScalar()) { 5046 BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg); 5047 } else { 5048 int NumElts = Src0Ty.getNumElements(); 5049 Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg; 5050 int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts; 5051 auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx); 5052 auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK); 5053 BuildVec.push_back(Extract.getReg(0)); 5054 } 5055 } 5056 5057 MIRBuilder.buildBuildVector(DstReg, BuildVec); 5058 MI.eraseFromParent(); 5059 return Legalized; 5060 } 5061 5062 LegalizerHelper::LegalizeResult 5063 LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) { 5064 const auto &MF = *MI.getMF(); 5065 const auto &TFI = *MF.getSubtarget().getFrameLowering(); 5066 if (TFI.getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp) 5067 return UnableToLegalize; 5068 5069 Register Dst = MI.getOperand(0).getReg(); 5070 Register AllocSize = MI.getOperand(1).getReg(); 5071 Align Alignment = assumeAligned(MI.getOperand(2).getImm()); 5072 5073 LLT PtrTy = MRI.getType(Dst); 5074 LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits()); 5075 5076 const auto &TLI = *MF.getSubtarget().getTargetLowering(); 5077 Register SPReg = TLI.getStackPointerRegisterToSaveRestore(); 5078 auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg); 5079 SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp); 5080 5081 // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't 5082 // have to generate an extra instruction to negate the alloc and then use 5083 // G_PTR_ADD to add the negative offset. 5084 auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize); 5085 if (Alignment > Align(1)) { 5086 APInt AlignMask(IntPtrTy.getSizeInBits(), Alignment.value(), true); 5087 AlignMask.negate(); 5088 auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask); 5089 Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst); 5090 } 5091 5092 SPTmp = MIRBuilder.buildCast(PtrTy, Alloc); 5093 MIRBuilder.buildCopy(SPReg, SPTmp); 5094 MIRBuilder.buildCopy(Dst, SPTmp); 5095 5096 MI.eraseFromParent(); 5097 return Legalized; 5098 } 5099 5100 LegalizerHelper::LegalizeResult 5101 LegalizerHelper::lowerExtract(MachineInstr &MI) { 5102 Register Dst = MI.getOperand(0).getReg(); 5103 Register Src = MI.getOperand(1).getReg(); 5104 unsigned Offset = MI.getOperand(2).getImm(); 5105 5106 LLT DstTy = MRI.getType(Dst); 5107 LLT SrcTy = MRI.getType(Src); 5108 5109 if (DstTy.isScalar() && 5110 (SrcTy.isScalar() || 5111 (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) { 5112 LLT SrcIntTy = SrcTy; 5113 if (!SrcTy.isScalar()) { 5114 SrcIntTy = LLT::scalar(SrcTy.getSizeInBits()); 5115 Src = MIRBuilder.buildBitcast(SrcIntTy, Src).getReg(0); 5116 } 5117 5118 if (Offset == 0) 5119 MIRBuilder.buildTrunc(Dst, Src); 5120 else { 5121 auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset); 5122 auto Shr = MIRBuilder.buildLShr(SrcIntTy, Src, ShiftAmt); 5123 MIRBuilder.buildTrunc(Dst, Shr); 5124 } 5125 5126 MI.eraseFromParent(); 5127 return Legalized; 5128 } 5129 5130 return UnableToLegalize; 5131 } 5132 5133 LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) { 5134 Register Dst = MI.getOperand(0).getReg(); 5135 Register Src = MI.getOperand(1).getReg(); 5136 Register InsertSrc = MI.getOperand(2).getReg(); 5137 uint64_t Offset = MI.getOperand(3).getImm(); 5138 5139 LLT DstTy = MRI.getType(Src); 5140 LLT InsertTy = MRI.getType(InsertSrc); 5141 5142 if (InsertTy.isVector() || 5143 (DstTy.isVector() && DstTy.getElementType() != InsertTy)) 5144 return UnableToLegalize; 5145 5146 const DataLayout &DL = MIRBuilder.getDataLayout(); 5147 if ((DstTy.isPointer() && 5148 DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) || 5149 (InsertTy.isPointer() && 5150 DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) { 5151 LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n"); 5152 return UnableToLegalize; 5153 } 5154 5155 LLT IntDstTy = DstTy; 5156 5157 if (!DstTy.isScalar()) { 5158 IntDstTy = LLT::scalar(DstTy.getSizeInBits()); 5159 Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0); 5160 } 5161 5162 if (!InsertTy.isScalar()) { 5163 const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits()); 5164 InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0); 5165 } 5166 5167 Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0); 5168 if (Offset != 0) { 5169 auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset); 5170 ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0); 5171 } 5172 5173 APInt MaskVal = APInt::getBitsSetWithWrap( 5174 DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset); 5175 5176 auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal); 5177 auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask); 5178 auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc); 5179 5180 MIRBuilder.buildCast(Dst, Or); 5181 MI.eraseFromParent(); 5182 return Legalized; 5183 } 5184 5185 LegalizerHelper::LegalizeResult 5186 LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) { 5187 Register Dst0 = MI.getOperand(0).getReg(); 5188 Register Dst1 = MI.getOperand(1).getReg(); 5189 Register LHS = MI.getOperand(2).getReg(); 5190 Register RHS = MI.getOperand(3).getReg(); 5191 const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO; 5192 5193 LLT Ty = MRI.getType(Dst0); 5194 LLT BoolTy = MRI.getType(Dst1); 5195 5196 if (IsAdd) 5197 MIRBuilder.buildAdd(Dst0, LHS, RHS); 5198 else 5199 MIRBuilder.buildSub(Dst0, LHS, RHS); 5200 5201 // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow. 5202 5203 auto Zero = MIRBuilder.buildConstant(Ty, 0); 5204 5205 // For an addition, the result should be less than one of the operands (LHS) 5206 // if and only if the other operand (RHS) is negative, otherwise there will 5207 // be overflow. 5208 // For a subtraction, the result should be less than one of the operands 5209 // (LHS) if and only if the other operand (RHS) is (non-zero) positive, 5210 // otherwise there will be overflow. 5211 auto ResultLowerThanLHS = 5212 MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS); 5213 auto ConditionRHS = MIRBuilder.buildICmp( 5214 IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero); 5215 5216 MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS); 5217 MI.eraseFromParent(); 5218 return Legalized; 5219 } 5220 5221 LegalizerHelper::LegalizeResult 5222 LegalizerHelper::lowerBswap(MachineInstr &MI) { 5223 Register Dst = MI.getOperand(0).getReg(); 5224 Register Src = MI.getOperand(1).getReg(); 5225 const LLT Ty = MRI.getType(Src); 5226 unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8; 5227 unsigned BaseShiftAmt = (SizeInBytes - 1) * 8; 5228 5229 // Swap most and least significant byte, set remaining bytes in Res to zero. 5230 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt); 5231 auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt); 5232 auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); 5233 auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft); 5234 5235 // Set i-th high/low byte in Res to i-th low/high byte from Src. 5236 for (unsigned i = 1; i < SizeInBytes / 2; ++i) { 5237 // AND with Mask leaves byte i unchanged and sets remaining bytes to 0. 5238 APInt APMask(SizeInBytes * 8, 0xFF << (i * 8)); 5239 auto Mask = MIRBuilder.buildConstant(Ty, APMask); 5240 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i); 5241 // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt. 5242 auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask); 5243 auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt); 5244 Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft); 5245 // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask. 5246 auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); 5247 auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask); 5248 Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight); 5249 } 5250 Res.getInstr()->getOperand(0).setReg(Dst); 5251 5252 MI.eraseFromParent(); 5253 return Legalized; 5254 } 5255 5256 //{ (Src & Mask) >> N } | { (Src << N) & Mask } 5257 static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B, 5258 MachineInstrBuilder Src, APInt Mask) { 5259 const LLT Ty = Dst.getLLTTy(*B.getMRI()); 5260 MachineInstrBuilder C_N = B.buildConstant(Ty, N); 5261 MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask); 5262 auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N); 5263 auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0); 5264 return B.buildOr(Dst, LHS, RHS); 5265 } 5266 5267 LegalizerHelper::LegalizeResult 5268 LegalizerHelper::lowerBitreverse(MachineInstr &MI) { 5269 Register Dst = MI.getOperand(0).getReg(); 5270 Register Src = MI.getOperand(1).getReg(); 5271 const LLT Ty = MRI.getType(Src); 5272 unsigned Size = Ty.getSizeInBits(); 5273 5274 MachineInstrBuilder BSWAP = 5275 MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src}); 5276 5277 // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654 5278 // [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4] 5279 // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0] 5280 MachineInstrBuilder Swap4 = 5281 SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0))); 5282 5283 // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76 5284 // [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2] 5285 // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC] 5286 MachineInstrBuilder Swap2 = 5287 SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC))); 5288 5289 // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7 5290 // [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1] 5291 // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA] 5292 SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA))); 5293 5294 MI.eraseFromParent(); 5295 return Legalized; 5296 } 5297 5298 LegalizerHelper::LegalizeResult 5299 LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) { 5300 MachineFunction &MF = MIRBuilder.getMF(); 5301 const TargetSubtargetInfo &STI = MF.getSubtarget(); 5302 const TargetLowering *TLI = STI.getTargetLowering(); 5303 5304 bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER; 5305 int NameOpIdx = IsRead ? 1 : 0; 5306 int ValRegIndex = IsRead ? 0 : 1; 5307 5308 Register ValReg = MI.getOperand(ValRegIndex).getReg(); 5309 const LLT Ty = MRI.getType(ValReg); 5310 const MDString *RegStr = cast<MDString>( 5311 cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0)); 5312 5313 Register PhysReg = TLI->getRegisterByName(RegStr->getString().data(), Ty, MF); 5314 if (!PhysReg.isValid()) 5315 return UnableToLegalize; 5316 5317 if (IsRead) 5318 MIRBuilder.buildCopy(ValReg, PhysReg); 5319 else 5320 MIRBuilder.buildCopy(PhysReg, ValReg); 5321 5322 MI.eraseFromParent(); 5323 return Legalized; 5324 } 5325