1 //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 /// \file This file implements the LegalizerHelper class to legalize
11 /// individual instructions and the LegalizeMachineIR wrapper pass for the
12 /// primary legalization.
13 //
14 //===----------------------------------------------------------------------===//
15 
16 #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
17 #include "llvm/CodeGen/GlobalISel/CallLowering.h"
18 #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
19 #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
20 #include "llvm/CodeGen/MachineRegisterInfo.h"
21 #include "llvm/CodeGen/TargetInstrInfo.h"
22 #include "llvm/CodeGen/TargetLowering.h"
23 #include "llvm/CodeGen/TargetSubtargetInfo.h"
24 #include "llvm/Support/Debug.h"
25 #include "llvm/Support/MathExtras.h"
26 #include "llvm/Support/raw_ostream.h"
27 
28 #define DEBUG_TYPE "legalizer"
29 
30 using namespace llvm;
31 using namespace LegalizeActions;
32 
33 LegalizerHelper::LegalizerHelper(MachineFunction &MF,
34                                  GISelChangeObserver &Observer)
35     : MRI(MF.getRegInfo()), LI(*MF.getSubtarget().getLegalizerInfo()),
36       Observer(Observer) {
37   MIRBuilder.setMF(MF);
38   MIRBuilder.setChangeObserver(Observer);
39 }
40 
41 LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI,
42                                  GISelChangeObserver &Observer)
43     : MRI(MF.getRegInfo()), LI(LI), Observer(Observer) {
44   MIRBuilder.setMF(MF);
45   MIRBuilder.setChangeObserver(Observer);
46 }
47 LegalizerHelper::LegalizeResult
48 LegalizerHelper::legalizeInstrStep(MachineInstr &MI) {
49   LLVM_DEBUG(dbgs() << "Legalizing: "; MI.print(dbgs()));
50 
51   auto Step = LI.getAction(MI, MRI);
52   switch (Step.Action) {
53   case Legal:
54     LLVM_DEBUG(dbgs() << ".. Already legal\n");
55     return AlreadyLegal;
56   case Libcall:
57     LLVM_DEBUG(dbgs() << ".. Convert to libcall\n");
58     return libcall(MI);
59   case NarrowScalar:
60     LLVM_DEBUG(dbgs() << ".. Narrow scalar\n");
61     return narrowScalar(MI, Step.TypeIdx, Step.NewType);
62   case WidenScalar:
63     LLVM_DEBUG(dbgs() << ".. Widen scalar\n");
64     return widenScalar(MI, Step.TypeIdx, Step.NewType);
65   case Lower:
66     LLVM_DEBUG(dbgs() << ".. Lower\n");
67     return lower(MI, Step.TypeIdx, Step.NewType);
68   case FewerElements:
69     LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n");
70     return fewerElementsVector(MI, Step.TypeIdx, Step.NewType);
71   case Custom:
72     LLVM_DEBUG(dbgs() << ".. Custom legalization\n");
73     return LI.legalizeCustom(MI, MRI, MIRBuilder, Observer) ? Legalized
74                                                             : UnableToLegalize;
75   default:
76     LLVM_DEBUG(dbgs() << ".. Unable to legalize\n");
77     return UnableToLegalize;
78   }
79 }
80 
81 void LegalizerHelper::extractParts(unsigned Reg, LLT Ty, int NumParts,
82                                    SmallVectorImpl<unsigned> &VRegs) {
83   for (int i = 0; i < NumParts; ++i)
84     VRegs.push_back(MRI.createGenericVirtualRegister(Ty));
85   MIRBuilder.buildUnmerge(VRegs, Reg);
86 }
87 
88 static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
89   switch (Opcode) {
90   case TargetOpcode::G_SDIV:
91     assert(Size == 32 && "Unsupported size");
92     return RTLIB::SDIV_I32;
93   case TargetOpcode::G_UDIV:
94     assert(Size == 32 && "Unsupported size");
95     return RTLIB::UDIV_I32;
96   case TargetOpcode::G_SREM:
97     assert(Size == 32 && "Unsupported size");
98     return RTLIB::SREM_I32;
99   case TargetOpcode::G_UREM:
100     assert(Size == 32 && "Unsupported size");
101     return RTLIB::UREM_I32;
102   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
103     assert(Size == 32 && "Unsupported size");
104     return RTLIB::CTLZ_I32;
105   case TargetOpcode::G_FADD:
106     assert((Size == 32 || Size == 64) && "Unsupported size");
107     return Size == 64 ? RTLIB::ADD_F64 : RTLIB::ADD_F32;
108   case TargetOpcode::G_FSUB:
109     assert((Size == 32 || Size == 64) && "Unsupported size");
110     return Size == 64 ? RTLIB::SUB_F64 : RTLIB::SUB_F32;
111   case TargetOpcode::G_FMUL:
112     assert((Size == 32 || Size == 64) && "Unsupported size");
113     return Size == 64 ? RTLIB::MUL_F64 : RTLIB::MUL_F32;
114   case TargetOpcode::G_FDIV:
115     assert((Size == 32 || Size == 64) && "Unsupported size");
116     return Size == 64 ? RTLIB::DIV_F64 : RTLIB::DIV_F32;
117   case TargetOpcode::G_FREM:
118     return Size == 64 ? RTLIB::REM_F64 : RTLIB::REM_F32;
119   case TargetOpcode::G_FPOW:
120     return Size == 64 ? RTLIB::POW_F64 : RTLIB::POW_F32;
121   case TargetOpcode::G_FMA:
122     assert((Size == 32 || Size == 64) && "Unsupported size");
123     return Size == 64 ? RTLIB::FMA_F64 : RTLIB::FMA_F32;
124   }
125   llvm_unreachable("Unknown libcall function");
126 }
127 
128 LegalizerHelper::LegalizeResult
129 llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall,
130                     const CallLowering::ArgInfo &Result,
131                     ArrayRef<CallLowering::ArgInfo> Args) {
132   auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
133   auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
134   const char *Name = TLI.getLibcallName(Libcall);
135 
136   MIRBuilder.getMF().getFrameInfo().setHasCalls(true);
137   if (!CLI.lowerCall(MIRBuilder, TLI.getLibcallCallingConv(Libcall),
138                      MachineOperand::CreateES(Name), Result, Args))
139     return LegalizerHelper::UnableToLegalize;
140 
141   return LegalizerHelper::Legalized;
142 }
143 
144 // Useful for libcalls where all operands have the same type.
145 static LegalizerHelper::LegalizeResult
146 simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size,
147               Type *OpType) {
148   auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
149 
150   SmallVector<CallLowering::ArgInfo, 3> Args;
151   for (unsigned i = 1; i < MI.getNumOperands(); i++)
152     Args.push_back({MI.getOperand(i).getReg(), OpType});
153   return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType},
154                        Args);
155 }
156 
157 static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType,
158                                        Type *FromType) {
159   auto ToMVT = MVT::getVT(ToType);
160   auto FromMVT = MVT::getVT(FromType);
161 
162   switch (Opcode) {
163   case TargetOpcode::G_FPEXT:
164     return RTLIB::getFPEXT(FromMVT, ToMVT);
165   case TargetOpcode::G_FPTRUNC:
166     return RTLIB::getFPROUND(FromMVT, ToMVT);
167   case TargetOpcode::G_FPTOSI:
168     return RTLIB::getFPTOSINT(FromMVT, ToMVT);
169   case TargetOpcode::G_FPTOUI:
170     return RTLIB::getFPTOUINT(FromMVT, ToMVT);
171   case TargetOpcode::G_SITOFP:
172     return RTLIB::getSINTTOFP(FromMVT, ToMVT);
173   case TargetOpcode::G_UITOFP:
174     return RTLIB::getUINTTOFP(FromMVT, ToMVT);
175   }
176   llvm_unreachable("Unsupported libcall function");
177 }
178 
179 static LegalizerHelper::LegalizeResult
180 conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType,
181                   Type *FromType) {
182   RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType);
183   return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType},
184                        {{MI.getOperand(1).getReg(), FromType}});
185 }
186 
187 LegalizerHelper::LegalizeResult
188 LegalizerHelper::libcall(MachineInstr &MI) {
189   LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
190   unsigned Size = LLTy.getSizeInBits();
191   auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
192 
193   MIRBuilder.setInstr(MI);
194 
195   switch (MI.getOpcode()) {
196   default:
197     return UnableToLegalize;
198   case TargetOpcode::G_SDIV:
199   case TargetOpcode::G_UDIV:
200   case TargetOpcode::G_SREM:
201   case TargetOpcode::G_UREM:
202   case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
203     Type *HLTy = Type::getInt32Ty(Ctx);
204     auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
205     if (Status != Legalized)
206       return Status;
207     break;
208   }
209   case TargetOpcode::G_FADD:
210   case TargetOpcode::G_FSUB:
211   case TargetOpcode::G_FMUL:
212   case TargetOpcode::G_FDIV:
213   case TargetOpcode::G_FMA:
214   case TargetOpcode::G_FPOW:
215   case TargetOpcode::G_FREM: {
216     Type *HLTy = Size == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx);
217     auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
218     if (Status != Legalized)
219       return Status;
220     break;
221   }
222   case TargetOpcode::G_FPEXT: {
223     // FIXME: Support other floating point types (half, fp128 etc)
224     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
225     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
226     if (ToSize != 64 || FromSize != 32)
227       return UnableToLegalize;
228     LegalizeResult Status = conversionLibcall(
229         MI, MIRBuilder, Type::getDoubleTy(Ctx), Type::getFloatTy(Ctx));
230     if (Status != Legalized)
231       return Status;
232     break;
233   }
234   case TargetOpcode::G_FPTRUNC: {
235     // FIXME: Support other floating point types (half, fp128 etc)
236     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
237     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
238     if (ToSize != 32 || FromSize != 64)
239       return UnableToLegalize;
240     LegalizeResult Status = conversionLibcall(
241         MI, MIRBuilder, Type::getFloatTy(Ctx), Type::getDoubleTy(Ctx));
242     if (Status != Legalized)
243       return Status;
244     break;
245   }
246   case TargetOpcode::G_FPTOSI:
247   case TargetOpcode::G_FPTOUI: {
248     // FIXME: Support other types
249     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
250     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
251     if (ToSize != 32 || (FromSize != 32 && FromSize != 64))
252       return UnableToLegalize;
253     LegalizeResult Status = conversionLibcall(
254         MI, MIRBuilder, Type::getInt32Ty(Ctx),
255         FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx));
256     if (Status != Legalized)
257       return Status;
258     break;
259   }
260   case TargetOpcode::G_SITOFP:
261   case TargetOpcode::G_UITOFP: {
262     // FIXME: Support other types
263     unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
264     unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
265     if (FromSize != 32 || (ToSize != 32 && ToSize != 64))
266       return UnableToLegalize;
267     LegalizeResult Status = conversionLibcall(
268         MI, MIRBuilder,
269         ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx),
270         Type::getInt32Ty(Ctx));
271     if (Status != Legalized)
272       return Status;
273     break;
274   }
275   }
276 
277   MI.eraseFromParent();
278   return Legalized;
279 }
280 
281 LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
282                                                               unsigned TypeIdx,
283                                                               LLT NarrowTy) {
284   // FIXME: Don't know how to handle secondary types yet.
285   if (TypeIdx != 0 && MI.getOpcode() != TargetOpcode::G_EXTRACT)
286     return UnableToLegalize;
287 
288   MIRBuilder.setInstr(MI);
289 
290   uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
291   uint64_t NarrowSize = NarrowTy.getSizeInBits();
292 
293   switch (MI.getOpcode()) {
294   default:
295     return UnableToLegalize;
296   case TargetOpcode::G_IMPLICIT_DEF: {
297     // FIXME: add support for when SizeOp0 isn't an exact multiple of
298     // NarrowSize.
299     if (SizeOp0 % NarrowSize != 0)
300       return UnableToLegalize;
301     int NumParts = SizeOp0 / NarrowSize;
302 
303     SmallVector<unsigned, 2> DstRegs;
304     for (int i = 0; i < NumParts; ++i)
305       DstRegs.push_back(
306           MIRBuilder.buildUndef(NarrowTy)->getOperand(0).getReg());
307 
308     unsigned DstReg = MI.getOperand(0).getReg();
309     if(MRI.getType(DstReg).isVector())
310       MIRBuilder.buildBuildVector(DstReg, DstRegs);
311     else
312       MIRBuilder.buildMerge(DstReg, DstRegs);
313     MI.eraseFromParent();
314     return Legalized;
315   }
316   case TargetOpcode::G_ADD: {
317     // FIXME: add support for when SizeOp0 isn't an exact multiple of
318     // NarrowSize.
319     if (SizeOp0 % NarrowSize != 0)
320       return UnableToLegalize;
321     // Expand in terms of carry-setting/consuming G_ADDE instructions.
322     int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
323 
324     SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs;
325     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
326     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
327 
328     unsigned CarryIn = MRI.createGenericVirtualRegister(LLT::scalar(1));
329     MIRBuilder.buildConstant(CarryIn, 0);
330 
331     for (int i = 0; i < NumParts; ++i) {
332       unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
333       unsigned CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
334 
335       MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i],
336                             Src2Regs[i], CarryIn);
337 
338       DstRegs.push_back(DstReg);
339       CarryIn = CarryOut;
340     }
341     unsigned DstReg = MI.getOperand(0).getReg();
342     if(MRI.getType(DstReg).isVector())
343       MIRBuilder.buildBuildVector(DstReg, DstRegs);
344     else
345       MIRBuilder.buildMerge(DstReg, DstRegs);
346     MI.eraseFromParent();
347     return Legalized;
348   }
349   case TargetOpcode::G_EXTRACT: {
350     if (TypeIdx != 1)
351       return UnableToLegalize;
352 
353     int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
354     // FIXME: add support for when SizeOp1 isn't an exact multiple of
355     // NarrowSize.
356     if (SizeOp1 % NarrowSize != 0)
357       return UnableToLegalize;
358     int NumParts = SizeOp1 / NarrowSize;
359 
360     SmallVector<unsigned, 2> SrcRegs, DstRegs;
361     SmallVector<uint64_t, 2> Indexes;
362     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
363 
364     unsigned OpReg = MI.getOperand(0).getReg();
365     uint64_t OpStart = MI.getOperand(2).getImm();
366     uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
367     for (int i = 0; i < NumParts; ++i) {
368       unsigned SrcStart = i * NarrowSize;
369 
370       if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) {
371         // No part of the extract uses this subregister, ignore it.
372         continue;
373       } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
374         // The entire subregister is extracted, forward the value.
375         DstRegs.push_back(SrcRegs[i]);
376         continue;
377       }
378 
379       // OpSegStart is where this destination segment would start in OpReg if it
380       // extended infinitely in both directions.
381       int64_t ExtractOffset;
382       uint64_t SegSize;
383       if (OpStart < SrcStart) {
384         ExtractOffset = 0;
385         SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart);
386       } else {
387         ExtractOffset = OpStart - SrcStart;
388         SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize);
389       }
390 
391       unsigned SegReg = SrcRegs[i];
392       if (ExtractOffset != 0 || SegSize != NarrowSize) {
393         // A genuine extract is needed.
394         SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
395         MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset);
396       }
397 
398       DstRegs.push_back(SegReg);
399     }
400 
401     unsigned DstReg = MI.getOperand(0).getReg();
402     if(MRI.getType(DstReg).isVector())
403       MIRBuilder.buildBuildVector(DstReg, DstRegs);
404     else
405       MIRBuilder.buildMerge(DstReg, DstRegs);
406     MI.eraseFromParent();
407     return Legalized;
408   }
409   case TargetOpcode::G_INSERT: {
410     // FIXME: add support for when SizeOp0 isn't an exact multiple of
411     // NarrowSize.
412     if (SizeOp0 % NarrowSize != 0)
413       return UnableToLegalize;
414 
415     int NumParts = SizeOp0 / NarrowSize;
416 
417     SmallVector<unsigned, 2> SrcRegs, DstRegs;
418     SmallVector<uint64_t, 2> Indexes;
419     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
420 
421     unsigned OpReg = MI.getOperand(2).getReg();
422     uint64_t OpStart = MI.getOperand(3).getImm();
423     uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
424     for (int i = 0; i < NumParts; ++i) {
425       unsigned DstStart = i * NarrowSize;
426 
427       if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
428         // No part of the insert affects this subregister, forward the original.
429         DstRegs.push_back(SrcRegs[i]);
430         continue;
431       } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
432         // The entire subregister is defined by this insert, forward the new
433         // value.
434         DstRegs.push_back(OpReg);
435         continue;
436       }
437 
438       // OpSegStart is where this destination segment would start in OpReg if it
439       // extended infinitely in both directions.
440       int64_t ExtractOffset, InsertOffset;
441       uint64_t SegSize;
442       if (OpStart < DstStart) {
443         InsertOffset = 0;
444         ExtractOffset = DstStart - OpStart;
445         SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart);
446       } else {
447         InsertOffset = OpStart - DstStart;
448         ExtractOffset = 0;
449         SegSize =
450             std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart);
451       }
452 
453       unsigned SegReg = OpReg;
454       if (ExtractOffset != 0 || SegSize != OpSize) {
455         // A genuine extract is needed.
456         SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
457         MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset);
458       }
459 
460       unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
461       MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset);
462       DstRegs.push_back(DstReg);
463     }
464 
465     assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered");
466     unsigned DstReg = MI.getOperand(0).getReg();
467     if(MRI.getType(DstReg).isVector())
468       MIRBuilder.buildBuildVector(DstReg, DstRegs);
469     else
470       MIRBuilder.buildMerge(DstReg, DstRegs);
471     MI.eraseFromParent();
472     return Legalized;
473   }
474   case TargetOpcode::G_LOAD: {
475     // FIXME: add support for when SizeOp0 isn't an exact multiple of
476     // NarrowSize.
477     if (SizeOp0 % NarrowSize != 0)
478       return UnableToLegalize;
479 
480     const auto &MMO = **MI.memoperands_begin();
481     // This implementation doesn't work for atomics. Give up instead of doing
482     // something invalid.
483     if (MMO.getOrdering() != AtomicOrdering::NotAtomic ||
484         MMO.getFailureOrdering() != AtomicOrdering::NotAtomic)
485       return UnableToLegalize;
486 
487     int NumParts = SizeOp0 / NarrowSize;
488     LLT OffsetTy = LLT::scalar(
489         MRI.getType(MI.getOperand(1).getReg()).getScalarSizeInBits());
490 
491     SmallVector<unsigned, 2> DstRegs;
492     for (int i = 0; i < NumParts; ++i) {
493       unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
494       unsigned SrcReg = 0;
495       unsigned Adjustment = i * NarrowSize / 8;
496       unsigned Alignment = MinAlign(MMO.getAlignment(), Adjustment);
497 
498       MachineMemOperand *SplitMMO = MIRBuilder.getMF().getMachineMemOperand(
499           MMO.getPointerInfo().getWithOffset(Adjustment), MMO.getFlags(),
500           NarrowSize / 8, Alignment, MMO.getAAInfo(), MMO.getRanges(),
501           MMO.getSyncScopeID(), MMO.getOrdering(), MMO.getFailureOrdering());
502 
503       MIRBuilder.materializeGEP(SrcReg, MI.getOperand(1).getReg(), OffsetTy,
504                                 Adjustment);
505 
506       MIRBuilder.buildLoad(DstReg, SrcReg, *SplitMMO);
507 
508       DstRegs.push_back(DstReg);
509     }
510     unsigned DstReg = MI.getOperand(0).getReg();
511     if(MRI.getType(DstReg).isVector())
512       MIRBuilder.buildBuildVector(DstReg, DstRegs);
513     else
514       MIRBuilder.buildMerge(DstReg, DstRegs);
515     MI.eraseFromParent();
516     return Legalized;
517   }
518   case TargetOpcode::G_STORE: {
519     // FIXME: add support for when SizeOp0 isn't an exact multiple of
520     // NarrowSize.
521     if (SizeOp0 % NarrowSize != 0)
522       return UnableToLegalize;
523 
524     const auto &MMO = **MI.memoperands_begin();
525     // This implementation doesn't work for atomics. Give up instead of doing
526     // something invalid.
527     if (MMO.getOrdering() != AtomicOrdering::NotAtomic ||
528         MMO.getFailureOrdering() != AtomicOrdering::NotAtomic)
529       return UnableToLegalize;
530 
531     int NumParts = SizeOp0 / NarrowSize;
532     LLT OffsetTy = LLT::scalar(
533         MRI.getType(MI.getOperand(1).getReg()).getScalarSizeInBits());
534 
535     SmallVector<unsigned, 2> SrcRegs;
536     extractParts(MI.getOperand(0).getReg(), NarrowTy, NumParts, SrcRegs);
537 
538     for (int i = 0; i < NumParts; ++i) {
539       unsigned DstReg = 0;
540       unsigned Adjustment = i * NarrowSize / 8;
541       unsigned Alignment = MinAlign(MMO.getAlignment(), Adjustment);
542 
543       MachineMemOperand *SplitMMO = MIRBuilder.getMF().getMachineMemOperand(
544           MMO.getPointerInfo().getWithOffset(Adjustment), MMO.getFlags(),
545           NarrowSize / 8, Alignment, MMO.getAAInfo(), MMO.getRanges(),
546           MMO.getSyncScopeID(), MMO.getOrdering(), MMO.getFailureOrdering());
547 
548       MIRBuilder.materializeGEP(DstReg, MI.getOperand(1).getReg(), OffsetTy,
549                                 Adjustment);
550 
551       MIRBuilder.buildStore(SrcRegs[i], DstReg, *SplitMMO);
552     }
553     MI.eraseFromParent();
554     return Legalized;
555   }
556   case TargetOpcode::G_CONSTANT: {
557     // FIXME: add support for when SizeOp0 isn't an exact multiple of
558     // NarrowSize.
559     if (SizeOp0 % NarrowSize != 0)
560       return UnableToLegalize;
561     int NumParts = SizeOp0 / NarrowSize;
562     const APInt &Cst = MI.getOperand(1).getCImm()->getValue();
563     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
564 
565     SmallVector<unsigned, 2> DstRegs;
566     for (int i = 0; i < NumParts; ++i) {
567       unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
568       ConstantInt *CI =
569           ConstantInt::get(Ctx, Cst.lshr(NarrowSize * i).trunc(NarrowSize));
570       MIRBuilder.buildConstant(DstReg, *CI);
571       DstRegs.push_back(DstReg);
572     }
573     unsigned DstReg = MI.getOperand(0).getReg();
574     if(MRI.getType(DstReg).isVector())
575       MIRBuilder.buildBuildVector(DstReg, DstRegs);
576     else
577       MIRBuilder.buildMerge(DstReg, DstRegs);
578     MI.eraseFromParent();
579     return Legalized;
580   }
581   case TargetOpcode::G_OR: {
582     // Legalize bitwise operation:
583     // A = BinOp<Ty> B, C
584     // into:
585     // B1, ..., BN = G_UNMERGE_VALUES B
586     // C1, ..., CN = G_UNMERGE_VALUES C
587     // A1 = BinOp<Ty/N> B1, C2
588     // ...
589     // AN = BinOp<Ty/N> BN, CN
590     // A = G_MERGE_VALUES A1, ..., AN
591 
592     // FIXME: add support for when SizeOp0 isn't an exact multiple of
593     // NarrowSize.
594     if (SizeOp0 % NarrowSize != 0)
595       return UnableToLegalize;
596     int NumParts = SizeOp0 / NarrowSize;
597 
598     // List the registers where the destination will be scattered.
599     SmallVector<unsigned, 2> DstRegs;
600     // List the registers where the first argument will be split.
601     SmallVector<unsigned, 2> SrcsReg1;
602     // List the registers where the second argument will be split.
603     SmallVector<unsigned, 2> SrcsReg2;
604     // Create all the temporary registers.
605     for (int i = 0; i < NumParts; ++i) {
606       unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
607       unsigned SrcReg1 = MRI.createGenericVirtualRegister(NarrowTy);
608       unsigned SrcReg2 = MRI.createGenericVirtualRegister(NarrowTy);
609 
610       DstRegs.push_back(DstReg);
611       SrcsReg1.push_back(SrcReg1);
612       SrcsReg2.push_back(SrcReg2);
613     }
614     // Explode the big arguments into smaller chunks.
615     MIRBuilder.buildUnmerge(SrcsReg1, MI.getOperand(1).getReg());
616     MIRBuilder.buildUnmerge(SrcsReg2, MI.getOperand(2).getReg());
617 
618     // Do the operation on each small part.
619     for (int i = 0; i < NumParts; ++i)
620       MIRBuilder.buildOr(DstRegs[i], SrcsReg1[i], SrcsReg2[i]);
621 
622     // Gather the destination registers into the final destination.
623     unsigned DstReg = MI.getOperand(0).getReg();
624     if(MRI.getType(DstReg).isVector())
625       MIRBuilder.buildBuildVector(DstReg, DstRegs);
626     else
627       MIRBuilder.buildMerge(DstReg, DstRegs);
628     MI.eraseFromParent();
629     return Legalized;
630   }
631   }
632 }
633 
634 void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy,
635                                      unsigned OpIdx, unsigned ExtOpcode) {
636   MachineOperand &MO = MI.getOperand(OpIdx);
637   auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO.getReg()});
638   MO.setReg(ExtB->getOperand(0).getReg());
639 }
640 
641 void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy,
642                                      unsigned OpIdx, unsigned TruncOpcode) {
643   MachineOperand &MO = MI.getOperand(OpIdx);
644   unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
645   MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
646   MIRBuilder.buildInstr(TruncOpcode, {MO.getReg()}, {DstExt});
647   MO.setReg(DstExt);
648 }
649 
650 LegalizerHelper::LegalizeResult
651 LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
652   MIRBuilder.setInstr(MI);
653 
654   switch (MI.getOpcode()) {
655   default:
656     return UnableToLegalize;
657   case TargetOpcode::G_UADDO:
658   case TargetOpcode::G_USUBO: {
659     if (TypeIdx == 1)
660       return UnableToLegalize; // TODO
661     auto LHSZext = MIRBuilder.buildInstr(TargetOpcode::G_ZEXT, {WideTy},
662                                          {MI.getOperand(2).getReg()});
663     auto RHSZext = MIRBuilder.buildInstr(TargetOpcode::G_ZEXT, {WideTy},
664                                          {MI.getOperand(3).getReg()});
665     unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO
666                           ? TargetOpcode::G_ADD
667                           : TargetOpcode::G_SUB;
668     // Do the arithmetic in the larger type.
669     auto NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSZext, RHSZext});
670     LLT OrigTy = MRI.getType(MI.getOperand(0).getReg());
671     APInt Mask = APInt::getAllOnesValue(OrigTy.getSizeInBits());
672     auto AndOp = MIRBuilder.buildInstr(
673         TargetOpcode::G_AND, {WideTy},
674         {NewOp, MIRBuilder.buildConstant(WideTy, Mask.getZExtValue())});
675     // There is no overflow if the AndOp is the same as NewOp.
676     MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1).getReg(), NewOp,
677                          AndOp);
678     // Now trunc the NewOp to the original result.
679     MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), NewOp);
680     MI.eraseFromParent();
681     return Legalized;
682   }
683   case TargetOpcode::G_CTTZ:
684   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
685   case TargetOpcode::G_CTLZ:
686   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
687   case TargetOpcode::G_CTPOP: {
688     // First ZEXT the input.
689     auto MIBSrc = MIRBuilder.buildZExt(WideTy, MI.getOperand(1).getReg());
690     LLT CurTy = MRI.getType(MI.getOperand(0).getReg());
691     if (MI.getOpcode() == TargetOpcode::G_CTTZ) {
692       // The count is the same in the larger type except if the original
693       // value was zero.  This can be handled by setting the bit just off
694       // the top of the original type.
695       auto TopBit =
696           APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits());
697       MIBSrc = MIRBuilder.buildInstr(
698           TargetOpcode::G_OR, {WideTy},
699           {MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit.getSExtValue())});
700     }
701     // Perform the operation at the larger size.
702     auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, {MIBSrc});
703     // This is already the correct result for CTPOP and CTTZs
704     if (MI.getOpcode() == TargetOpcode::G_CTLZ ||
705         MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) {
706       // The correct result is NewOp - (Difference in widety and current ty).
707       unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits();
708       MIBNewOp = MIRBuilder.buildInstr(
709           TargetOpcode::G_SUB, {WideTy},
710           {MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff)});
711     }
712     auto &TII = *MI.getMF()->getSubtarget().getInstrInfo();
713     // Make the original instruction a trunc now, and update its source.
714     Observer.changingInstr(MI);
715     MI.setDesc(TII.get(TargetOpcode::G_TRUNC));
716     MI.getOperand(1).setReg(MIBNewOp->getOperand(0).getReg());
717     Observer.changedInstr(MI);
718     return Legalized;
719   }
720 
721   case TargetOpcode::G_ADD:
722   case TargetOpcode::G_AND:
723   case TargetOpcode::G_MUL:
724   case TargetOpcode::G_OR:
725   case TargetOpcode::G_XOR:
726   case TargetOpcode::G_SUB:
727     // Perform operation at larger width (any extension is fine here, high bits
728     // don't affect the result) and then truncate the result back to the
729     // original type.
730     Observer.changingInstr(MI);
731     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
732     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
733     widenScalarDst(MI, WideTy);
734     Observer.changedInstr(MI);
735     return Legalized;
736 
737   case TargetOpcode::G_SHL:
738     Observer.changingInstr(MI);
739     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
740     // The "number of bits to shift" operand must preserve its value as an
741     // unsigned integer:
742     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
743     widenScalarDst(MI, WideTy);
744     Observer.changedInstr(MI);
745     return Legalized;
746 
747   case TargetOpcode::G_SDIV:
748   case TargetOpcode::G_SREM:
749     Observer.changingInstr(MI);
750     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
751     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
752     widenScalarDst(MI, WideTy);
753     Observer.changedInstr(MI);
754     return Legalized;
755 
756   case TargetOpcode::G_ASHR:
757     Observer.changingInstr(MI);
758     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
759     // The "number of bits to shift" operand must preserve its value as an
760     // unsigned integer:
761     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
762     widenScalarDst(MI, WideTy);
763     Observer.changedInstr(MI);
764     return Legalized;
765 
766   case TargetOpcode::G_UDIV:
767   case TargetOpcode::G_UREM:
768   case TargetOpcode::G_LSHR:
769     Observer.changingInstr(MI);
770     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
771     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
772     widenScalarDst(MI, WideTy);
773     Observer.changedInstr(MI);
774     return Legalized;
775 
776   case TargetOpcode::G_SELECT:
777     if (TypeIdx != 0)
778       return UnableToLegalize;
779     // Perform operation at larger width (any extension is fine here, high bits
780     // don't affect the result) and then truncate the result back to the
781     // original type.
782     Observer.changingInstr(MI);
783     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
784     widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
785     widenScalarDst(MI, WideTy);
786     Observer.changedInstr(MI);
787     return Legalized;
788 
789   case TargetOpcode::G_FPTOSI:
790   case TargetOpcode::G_FPTOUI:
791     if (TypeIdx != 0)
792       return UnableToLegalize;
793     Observer.changingInstr(MI);
794     widenScalarDst(MI, WideTy);
795     Observer.changedInstr(MI);
796     return Legalized;
797 
798   case TargetOpcode::G_SITOFP:
799     if (TypeIdx != 1)
800       return UnableToLegalize;
801     Observer.changingInstr(MI);
802     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
803     Observer.changedInstr(MI);
804     return Legalized;
805 
806   case TargetOpcode::G_UITOFP:
807     if (TypeIdx != 1)
808       return UnableToLegalize;
809     Observer.changingInstr(MI);
810     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
811     Observer.changedInstr(MI);
812     return Legalized;
813 
814   case TargetOpcode::G_INSERT:
815     if (TypeIdx != 0)
816       return UnableToLegalize;
817     Observer.changingInstr(MI);
818     widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
819     widenScalarDst(MI, WideTy);
820     Observer.changedInstr(MI);
821     return Legalized;
822 
823   case TargetOpcode::G_LOAD:
824     // For some types like i24, we might try to widen to i32. To properly handle
825     // this we should be using a dedicated extending load, until then avoid
826     // trying to legalize.
827     if (alignTo(MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(), 8) !=
828         WideTy.getSizeInBits())
829       return UnableToLegalize;
830     LLVM_FALLTHROUGH;
831   case TargetOpcode::G_SEXTLOAD:
832   case TargetOpcode::G_ZEXTLOAD:
833     Observer.changingInstr(MI);
834     widenScalarDst(MI, WideTy);
835     Observer.changedInstr(MI);
836     return Legalized;
837 
838   case TargetOpcode::G_STORE: {
839     if (MRI.getType(MI.getOperand(0).getReg()) != LLT::scalar(1) ||
840         WideTy != LLT::scalar(8))
841       return UnableToLegalize;
842 
843     Observer.changingInstr(MI);
844     widenScalarSrc(MI, WideTy, 0, TargetOpcode::G_ZEXT);
845     Observer.changedInstr(MI);
846     return Legalized;
847   }
848   case TargetOpcode::G_CONSTANT: {
849     MachineOperand &SrcMO = MI.getOperand(1);
850     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
851     const APInt &Val = SrcMO.getCImm()->getValue().sext(WideTy.getSizeInBits());
852     Observer.changingInstr(MI);
853     SrcMO.setCImm(ConstantInt::get(Ctx, Val));
854 
855     widenScalarDst(MI, WideTy);
856     Observer.changedInstr(MI);
857     return Legalized;
858   }
859   case TargetOpcode::G_FCONSTANT: {
860     MachineOperand &SrcMO = MI.getOperand(1);
861     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
862     APFloat Val = SrcMO.getFPImm()->getValueAPF();
863     bool LosesInfo;
864     switch (WideTy.getSizeInBits()) {
865     case 32:
866       Val.convert(APFloat::IEEEsingle(), APFloat::rmTowardZero, &LosesInfo);
867       break;
868     case 64:
869       Val.convert(APFloat::IEEEdouble(), APFloat::rmTowardZero, &LosesInfo);
870       break;
871     default:
872       llvm_unreachable("Unhandled fp widen type");
873     }
874     Observer.changingInstr(MI);
875     SrcMO.setFPImm(ConstantFP::get(Ctx, Val));
876 
877     widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
878     Observer.changedInstr(MI);
879     return Legalized;
880   }
881   case TargetOpcode::G_BRCOND:
882     Observer.changingInstr(MI);
883     widenScalarSrc(MI, WideTy, 0, TargetOpcode::G_ANYEXT);
884     Observer.changedInstr(MI);
885     return Legalized;
886 
887   case TargetOpcode::G_FCMP:
888     Observer.changingInstr(MI);
889     if (TypeIdx == 0)
890       widenScalarDst(MI, WideTy);
891     else {
892       widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
893       widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT);
894     }
895     Observer.changedInstr(MI);
896     return Legalized;
897 
898   case TargetOpcode::G_ICMP:
899     Observer.changingInstr(MI);
900     if (TypeIdx == 0)
901       widenScalarDst(MI, WideTy);
902     else {
903       unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>(
904                                MI.getOperand(1).getPredicate()))
905                                ? TargetOpcode::G_SEXT
906                                : TargetOpcode::G_ZEXT;
907       widenScalarSrc(MI, WideTy, 2, ExtOpcode);
908       widenScalarSrc(MI, WideTy, 3, ExtOpcode);
909     }
910     Observer.changedInstr(MI);
911     return Legalized;
912 
913   case TargetOpcode::G_GEP:
914     assert(TypeIdx == 1 && "unable to legalize pointer of GEP");
915     Observer.changingInstr(MI);
916     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
917     Observer.changedInstr(MI);
918     return Legalized;
919 
920   case TargetOpcode::G_PHI: {
921     assert(TypeIdx == 0 && "Expecting only Idx 0");
922 
923     Observer.changingInstr(MI);
924     for (unsigned I = 1; I < MI.getNumOperands(); I += 2) {
925       MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
926       MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
927       widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT);
928     }
929 
930     MachineBasicBlock &MBB = *MI.getParent();
931     MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
932     widenScalarDst(MI, WideTy);
933     Observer.changedInstr(MI);
934     return Legalized;
935   }
936   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
937     if (TypeIdx != 2)
938       return UnableToLegalize;
939     Observer.changingInstr(MI);
940     widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
941     Observer.changedInstr(MI);
942     return Legalized;
943   }
944 }
945 
946 LegalizerHelper::LegalizeResult
947 LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
948   using namespace TargetOpcode;
949   MIRBuilder.setInstr(MI);
950 
951   switch(MI.getOpcode()) {
952   default:
953     return UnableToLegalize;
954   case TargetOpcode::G_SREM:
955   case TargetOpcode::G_UREM: {
956     unsigned QuotReg = MRI.createGenericVirtualRegister(Ty);
957     MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV)
958         .addDef(QuotReg)
959         .addUse(MI.getOperand(1).getReg())
960         .addUse(MI.getOperand(2).getReg());
961 
962     unsigned ProdReg = MRI.createGenericVirtualRegister(Ty);
963     MIRBuilder.buildMul(ProdReg, QuotReg, MI.getOperand(2).getReg());
964     MIRBuilder.buildSub(MI.getOperand(0).getReg(), MI.getOperand(1).getReg(),
965                         ProdReg);
966     MI.eraseFromParent();
967     return Legalized;
968   }
969   case TargetOpcode::G_SMULO:
970   case TargetOpcode::G_UMULO: {
971     // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
972     // result.
973     unsigned Res = MI.getOperand(0).getReg();
974     unsigned Overflow = MI.getOperand(1).getReg();
975     unsigned LHS = MI.getOperand(2).getReg();
976     unsigned RHS = MI.getOperand(3).getReg();
977 
978     MIRBuilder.buildMul(Res, LHS, RHS);
979 
980     unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
981                           ? TargetOpcode::G_SMULH
982                           : TargetOpcode::G_UMULH;
983 
984     unsigned HiPart = MRI.createGenericVirtualRegister(Ty);
985     MIRBuilder.buildInstr(Opcode)
986       .addDef(HiPart)
987       .addUse(LHS)
988       .addUse(RHS);
989 
990     unsigned Zero = MRI.createGenericVirtualRegister(Ty);
991     MIRBuilder.buildConstant(Zero, 0);
992 
993     // For *signed* multiply, overflow is detected by checking:
994     // (hi != (lo >> bitwidth-1))
995     if (Opcode == TargetOpcode::G_SMULH) {
996       unsigned Shifted = MRI.createGenericVirtualRegister(Ty);
997       unsigned ShiftAmt = MRI.createGenericVirtualRegister(Ty);
998       MIRBuilder.buildConstant(ShiftAmt, Ty.getSizeInBits() - 1);
999       MIRBuilder.buildInstr(TargetOpcode::G_ASHR)
1000         .addDef(Shifted)
1001         .addUse(Res)
1002         .addUse(ShiftAmt);
1003       MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted);
1004     } else {
1005       MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
1006     }
1007     MI.eraseFromParent();
1008     return Legalized;
1009   }
1010   case TargetOpcode::G_FNEG: {
1011     // TODO: Handle vector types once we are able to
1012     // represent them.
1013     if (Ty.isVector())
1014       return UnableToLegalize;
1015     unsigned Res = MI.getOperand(0).getReg();
1016     Type *ZeroTy;
1017     LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
1018     switch (Ty.getSizeInBits()) {
1019     case 16:
1020       ZeroTy = Type::getHalfTy(Ctx);
1021       break;
1022     case 32:
1023       ZeroTy = Type::getFloatTy(Ctx);
1024       break;
1025     case 64:
1026       ZeroTy = Type::getDoubleTy(Ctx);
1027       break;
1028     case 128:
1029       ZeroTy = Type::getFP128Ty(Ctx);
1030       break;
1031     default:
1032       llvm_unreachable("unexpected floating-point type");
1033     }
1034     ConstantFP &ZeroForNegation =
1035         *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy));
1036     auto Zero = MIRBuilder.buildFConstant(Ty, ZeroForNegation);
1037     MIRBuilder.buildInstr(TargetOpcode::G_FSUB)
1038         .addDef(Res)
1039         .addUse(Zero->getOperand(0).getReg())
1040         .addUse(MI.getOperand(1).getReg());
1041     MI.eraseFromParent();
1042     return Legalized;
1043   }
1044   case TargetOpcode::G_FSUB: {
1045     // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)).
1046     // First, check if G_FNEG is marked as Lower. If so, we may
1047     // end up with an infinite loop as G_FSUB is used to legalize G_FNEG.
1048     if (LI.getAction({G_FNEG, {Ty}}).Action == Lower)
1049       return UnableToLegalize;
1050     unsigned Res = MI.getOperand(0).getReg();
1051     unsigned LHS = MI.getOperand(1).getReg();
1052     unsigned RHS = MI.getOperand(2).getReg();
1053     unsigned Neg = MRI.createGenericVirtualRegister(Ty);
1054     MIRBuilder.buildInstr(TargetOpcode::G_FNEG).addDef(Neg).addUse(RHS);
1055     MIRBuilder.buildInstr(TargetOpcode::G_FADD)
1056         .addDef(Res)
1057         .addUse(LHS)
1058         .addUse(Neg);
1059     MI.eraseFromParent();
1060     return Legalized;
1061   }
1062   case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
1063     unsigned OldValRes = MI.getOperand(0).getReg();
1064     unsigned SuccessRes = MI.getOperand(1).getReg();
1065     unsigned Addr = MI.getOperand(2).getReg();
1066     unsigned CmpVal = MI.getOperand(3).getReg();
1067     unsigned NewVal = MI.getOperand(4).getReg();
1068     MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal,
1069                                   **MI.memoperands_begin());
1070     MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal);
1071     MI.eraseFromParent();
1072     return Legalized;
1073   }
1074   case TargetOpcode::G_LOAD:
1075   case TargetOpcode::G_SEXTLOAD:
1076   case TargetOpcode::G_ZEXTLOAD: {
1077     // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT
1078     unsigned DstReg = MI.getOperand(0).getReg();
1079     unsigned PtrReg = MI.getOperand(1).getReg();
1080     LLT DstTy = MRI.getType(DstReg);
1081     auto &MMO = **MI.memoperands_begin();
1082 
1083     if (DstTy.getSizeInBits() == MMO.getSize() /* in bytes */ * 8) {
1084       // In the case of G_LOAD, this was a non-extending load already and we're
1085       // about to lower to the same instruction.
1086       if (MI.getOpcode() == TargetOpcode::G_LOAD)
1087           return UnableToLegalize;
1088       MIRBuilder.buildLoad(DstReg, PtrReg, MMO);
1089       MI.eraseFromParent();
1090       return Legalized;
1091     }
1092 
1093     if (DstTy.isScalar()) {
1094       unsigned TmpReg = MRI.createGenericVirtualRegister(
1095           LLT::scalar(MMO.getSize() /* in bytes */ * 8));
1096       MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
1097       switch (MI.getOpcode()) {
1098       default:
1099         llvm_unreachable("Unexpected opcode");
1100       case TargetOpcode::G_LOAD:
1101         MIRBuilder.buildAnyExt(DstReg, TmpReg);
1102         break;
1103       case TargetOpcode::G_SEXTLOAD:
1104         MIRBuilder.buildSExt(DstReg, TmpReg);
1105         break;
1106       case TargetOpcode::G_ZEXTLOAD:
1107         MIRBuilder.buildZExt(DstReg, TmpReg);
1108         break;
1109       }
1110       MI.eraseFromParent();
1111       return Legalized;
1112     }
1113 
1114     return UnableToLegalize;
1115   }
1116   case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1117   case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1118   case TargetOpcode::G_CTLZ:
1119   case TargetOpcode::G_CTTZ:
1120   case TargetOpcode::G_CTPOP:
1121     return lowerBitCount(MI, TypeIdx, Ty);
1122   }
1123 }
1124 
1125 LegalizerHelper::LegalizeResult
1126 LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
1127                                      LLT NarrowTy) {
1128   // FIXME: Don't know how to handle secondary types yet.
1129   if (TypeIdx != 0)
1130     return UnableToLegalize;
1131   switch (MI.getOpcode()) {
1132   default:
1133     return UnableToLegalize;
1134   case TargetOpcode::G_ADD: {
1135     unsigned NarrowSize = NarrowTy.getSizeInBits();
1136     unsigned DstReg = MI.getOperand(0).getReg();
1137     unsigned Size = MRI.getType(DstReg).getSizeInBits();
1138     int NumParts = Size / NarrowSize;
1139     // FIXME: Don't know how to handle the situation where the small vectors
1140     // aren't all the same size yet.
1141     if (Size % NarrowSize != 0)
1142       return UnableToLegalize;
1143 
1144     MIRBuilder.setInstr(MI);
1145 
1146     SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs;
1147     extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
1148     extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
1149 
1150     for (int i = 0; i < NumParts; ++i) {
1151       unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
1152       MIRBuilder.buildAdd(DstReg, Src1Regs[i], Src2Regs[i]);
1153       DstRegs.push_back(DstReg);
1154     }
1155 
1156     MIRBuilder.buildConcatVectors(DstReg, DstRegs);
1157     MI.eraseFromParent();
1158     return Legalized;
1159   }
1160   }
1161 }
1162 
1163 LegalizerHelper::LegalizeResult
1164 LegalizerHelper::lowerBitCount(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
1165   unsigned Opc = MI.getOpcode();
1166   auto &TII = *MI.getMF()->getSubtarget().getInstrInfo();
1167   auto isSupported = [this](const LegalityQuery &Q) {
1168     auto QAction = LI.getAction(Q).Action;
1169     return QAction == Legal || QAction == Libcall || QAction == Custom;
1170   };
1171   switch (Opc) {
1172   default:
1173     return UnableToLegalize;
1174   case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
1175     // This trivially expands to CTLZ.
1176     Observer.changingInstr(MI);
1177     MI.setDesc(TII.get(TargetOpcode::G_CTLZ));
1178     Observer.changedInstr(MI);
1179     return Legalized;
1180   }
1181   case TargetOpcode::G_CTLZ: {
1182     unsigned SrcReg = MI.getOperand(1).getReg();
1183     unsigned Len = Ty.getSizeInBits();
1184     if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {Ty}})) {
1185       // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero.
1186       auto MIBCtlzZU = MIRBuilder.buildInstr(TargetOpcode::G_CTLZ_ZERO_UNDEF,
1187                                              {Ty}, {SrcReg});
1188       auto MIBZero = MIRBuilder.buildConstant(Ty, 0);
1189       auto MIBLen = MIRBuilder.buildConstant(Ty, Len);
1190       auto MIBICmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
1191                                           SrcReg, MIBZero);
1192       MIRBuilder.buildSelect(MI.getOperand(0).getReg(), MIBICmp, MIBLen,
1193                              MIBCtlzZU);
1194       MI.eraseFromParent();
1195       return Legalized;
1196     }
1197     // for now, we do this:
1198     // NewLen = NextPowerOf2(Len);
1199     // x = x | (x >> 1);
1200     // x = x | (x >> 2);
1201     // ...
1202     // x = x | (x >>16);
1203     // x = x | (x >>32); // for 64-bit input
1204     // Upto NewLen/2
1205     // return Len - popcount(x);
1206     //
1207     // Ref: "Hacker's Delight" by Henry Warren
1208     unsigned Op = SrcReg;
1209     unsigned NewLen = PowerOf2Ceil(Len);
1210     for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) {
1211       auto MIBShiftAmt = MIRBuilder.buildConstant(Ty, 1ULL << i);
1212       auto MIBOp = MIRBuilder.buildInstr(
1213           TargetOpcode::G_OR, {Ty},
1214           {Op, MIRBuilder.buildInstr(TargetOpcode::G_LSHR, {Ty},
1215                                      {Op, MIBShiftAmt})});
1216       Op = MIBOp->getOperand(0).getReg();
1217     }
1218     auto MIBPop = MIRBuilder.buildInstr(TargetOpcode::G_CTPOP, {Ty}, {Op});
1219     MIRBuilder.buildInstr(TargetOpcode::G_SUB, {MI.getOperand(0).getReg()},
1220                           {MIRBuilder.buildConstant(Ty, Len), MIBPop});
1221     MI.eraseFromParent();
1222     return Legalized;
1223   }
1224   case TargetOpcode::G_CTTZ_ZERO_UNDEF: {
1225     // This trivially expands to CTTZ.
1226     Observer.changingInstr(MI);
1227     MI.setDesc(TII.get(TargetOpcode::G_CTTZ));
1228     Observer.changedInstr(MI);
1229     return Legalized;
1230   }
1231   case TargetOpcode::G_CTTZ: {
1232     unsigned SrcReg = MI.getOperand(1).getReg();
1233     unsigned Len = Ty.getSizeInBits();
1234     if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {Ty}})) {
1235       // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with
1236       // zero.
1237       auto MIBCttzZU = MIRBuilder.buildInstr(TargetOpcode::G_CTTZ_ZERO_UNDEF,
1238                                              {Ty}, {SrcReg});
1239       auto MIBZero = MIRBuilder.buildConstant(Ty, 0);
1240       auto MIBLen = MIRBuilder.buildConstant(Ty, Len);
1241       auto MIBICmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
1242                                           SrcReg, MIBZero);
1243       MIRBuilder.buildSelect(MI.getOperand(0).getReg(), MIBICmp, MIBLen,
1244                              MIBCttzZU);
1245       MI.eraseFromParent();
1246       return Legalized;
1247     }
1248     // for now, we use: { return popcount(~x & (x - 1)); }
1249     // unless the target has ctlz but not ctpop, in which case we use:
1250     // { return 32 - nlz(~x & (x-1)); }
1251     // Ref: "Hacker's Delight" by Henry Warren
1252     auto MIBCstNeg1 = MIRBuilder.buildConstant(Ty, -1);
1253     auto MIBNot =
1254         MIRBuilder.buildInstr(TargetOpcode::G_XOR, {Ty}, {SrcReg, MIBCstNeg1});
1255     auto MIBTmp = MIRBuilder.buildInstr(
1256         TargetOpcode::G_AND, {Ty},
1257         {MIBNot, MIRBuilder.buildInstr(TargetOpcode::G_ADD, {Ty},
1258                                        {SrcReg, MIBCstNeg1})});
1259     if (!isSupported({TargetOpcode::G_CTPOP, {Ty}}) &&
1260         isSupported({TargetOpcode::G_CTLZ, {Ty}})) {
1261       auto MIBCstLen = MIRBuilder.buildConstant(Ty, Len);
1262       MIRBuilder.buildInstr(
1263           TargetOpcode::G_SUB, {MI.getOperand(0).getReg()},
1264           {MIBCstLen,
1265            MIRBuilder.buildInstr(TargetOpcode::G_CTLZ, {Ty}, {MIBTmp})});
1266       MI.eraseFromParent();
1267       return Legalized;
1268     }
1269     MI.setDesc(TII.get(TargetOpcode::G_CTPOP));
1270     MI.getOperand(1).setReg(MIBTmp->getOperand(0).getReg());
1271     return Legalized;
1272   }
1273   }
1274 }
1275