13f57216cSOmair Javaid //===-- NativeRegisterContextLinux_arm.cpp --------------------*- C++ -*-===// 23f57216cSOmair Javaid // 3*2946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*2946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 5*2946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 63f57216cSOmair Javaid // 73f57216cSOmair Javaid //===----------------------------------------------------------------------===// 83f57216cSOmair Javaid 9e85e6021STamas Berghammer #if defined(__arm__) || defined(__arm64__) || defined(__aarch64__) 10068f8a7eSTamas Berghammer 113f57216cSOmair Javaid #include "NativeRegisterContextLinux_arm.h" 123f57216cSOmair Javaid 13d37349f3SPavel Labath #include "Plugins/Process/Linux/NativeProcessLinux.h" 14d37349f3SPavel Labath #include "Plugins/Process/Linux/Procfs.h" 15d37349f3SPavel Labath #include "Plugins/Process/POSIX/ProcessPOSIXLog.h" 16d37349f3SPavel Labath #include "Plugins/Process/Utility/RegisterInfoPOSIX_arm.h" 17666cc0b2SZachary Turner #include "lldb/Utility/DataBufferHeap.h" 186f9e6901SZachary Turner #include "lldb/Utility/Log.h" 19d821c997SPavel Labath #include "lldb/Utility/RegisterValue.h" 2097206d57SZachary Turner #include "lldb/Utility/Status.h" 21068f8a7eSTamas Berghammer 22e85e6021STamas Berghammer #include <elf.h> 23e85e6021STamas Berghammer #include <sys/socket.h> 24e85e6021STamas Berghammer 253f57216cSOmair Javaid #define REG_CONTEXT_SIZE (GetGPRSize() + sizeof(m_fpr)) 263f57216cSOmair Javaid 27ce26b7a6STamas Berghammer #ifndef PTRACE_GETVFPREGS 28ce26b7a6STamas Berghammer #define PTRACE_GETVFPREGS 27 29ce26b7a6STamas Berghammer #define PTRACE_SETVFPREGS 28 30ce26b7a6STamas Berghammer #endif 312441aecdSOmair Javaid #ifndef PTRACE_GETHBPREGS 322441aecdSOmair Javaid #define PTRACE_GETHBPREGS 29 332441aecdSOmair Javaid #define PTRACE_SETHBPREGS 30 342441aecdSOmair Javaid #endif 352441aecdSOmair Javaid #if !defined(PTRACE_TYPE_ARG3) 362441aecdSOmair Javaid #define PTRACE_TYPE_ARG3 void * 372441aecdSOmair Javaid #endif 382441aecdSOmair Javaid #if !defined(PTRACE_TYPE_ARG4) 392441aecdSOmair Javaid #define PTRACE_TYPE_ARG4 void * 402441aecdSOmair Javaid #endif 412441aecdSOmair Javaid 423f57216cSOmair Javaid using namespace lldb; 433f57216cSOmair Javaid using namespace lldb_private; 443f57216cSOmair Javaid using namespace lldb_private::process_linux; 453f57216cSOmair Javaid 463f57216cSOmair Javaid // arm general purpose registers. 47b9c1b51eSKate Stone static const uint32_t g_gpr_regnums_arm[] = { 48b9c1b51eSKate Stone gpr_r0_arm, gpr_r1_arm, gpr_r2_arm, gpr_r3_arm, gpr_r4_arm, 49b9c1b51eSKate Stone gpr_r5_arm, gpr_r6_arm, gpr_r7_arm, gpr_r8_arm, gpr_r9_arm, 50b9c1b51eSKate Stone gpr_r10_arm, gpr_r11_arm, gpr_r12_arm, gpr_sp_arm, gpr_lr_arm, 51b9c1b51eSKate Stone gpr_pc_arm, gpr_cpsr_arm, 523f57216cSOmair Javaid LLDB_INVALID_REGNUM // register sets need to end with this flag 533f57216cSOmair Javaid }; 54b9c1b51eSKate Stone static_assert(((sizeof g_gpr_regnums_arm / sizeof g_gpr_regnums_arm[0]) - 1) == 55b9c1b51eSKate Stone k_num_gpr_registers_arm, 563f57216cSOmair Javaid "g_gpr_regnums_arm has wrong number of register infos"); 573f57216cSOmair Javaid 583f57216cSOmair Javaid // arm floating point registers. 59b9c1b51eSKate Stone static const uint32_t g_fpu_regnums_arm[] = { 60b9c1b51eSKate Stone fpu_s0_arm, fpu_s1_arm, fpu_s2_arm, fpu_s3_arm, fpu_s4_arm, 61b9c1b51eSKate Stone fpu_s5_arm, fpu_s6_arm, fpu_s7_arm, fpu_s8_arm, fpu_s9_arm, 62b9c1b51eSKate Stone fpu_s10_arm, fpu_s11_arm, fpu_s12_arm, fpu_s13_arm, fpu_s14_arm, 63b9c1b51eSKate Stone fpu_s15_arm, fpu_s16_arm, fpu_s17_arm, fpu_s18_arm, fpu_s19_arm, 64b9c1b51eSKate Stone fpu_s20_arm, fpu_s21_arm, fpu_s22_arm, fpu_s23_arm, fpu_s24_arm, 65b9c1b51eSKate Stone fpu_s25_arm, fpu_s26_arm, fpu_s27_arm, fpu_s28_arm, fpu_s29_arm, 66b9c1b51eSKate Stone fpu_s30_arm, fpu_s31_arm, fpu_fpscr_arm, fpu_d0_arm, fpu_d1_arm, 67b9c1b51eSKate Stone fpu_d2_arm, fpu_d3_arm, fpu_d4_arm, fpu_d5_arm, fpu_d6_arm, 68b9c1b51eSKate Stone fpu_d7_arm, fpu_d8_arm, fpu_d9_arm, fpu_d10_arm, fpu_d11_arm, 69b9c1b51eSKate Stone fpu_d12_arm, fpu_d13_arm, fpu_d14_arm, fpu_d15_arm, fpu_d16_arm, 70b9c1b51eSKate Stone fpu_d17_arm, fpu_d18_arm, fpu_d19_arm, fpu_d20_arm, fpu_d21_arm, 71b9c1b51eSKate Stone fpu_d22_arm, fpu_d23_arm, fpu_d24_arm, fpu_d25_arm, fpu_d26_arm, 72b9c1b51eSKate Stone fpu_d27_arm, fpu_d28_arm, fpu_d29_arm, fpu_d30_arm, fpu_d31_arm, 73b9c1b51eSKate Stone fpu_q0_arm, fpu_q1_arm, fpu_q2_arm, fpu_q3_arm, fpu_q4_arm, 74b9c1b51eSKate Stone fpu_q5_arm, fpu_q6_arm, fpu_q7_arm, fpu_q8_arm, fpu_q9_arm, 75b9c1b51eSKate Stone fpu_q10_arm, fpu_q11_arm, fpu_q12_arm, fpu_q13_arm, fpu_q14_arm, 76b4e95a50STamas Berghammer fpu_q15_arm, 773f57216cSOmair Javaid LLDB_INVALID_REGNUM // register sets need to end with this flag 783f57216cSOmair Javaid }; 79b9c1b51eSKate Stone static_assert(((sizeof g_fpu_regnums_arm / sizeof g_fpu_regnums_arm[0]) - 1) == 80b9c1b51eSKate Stone k_num_fpr_registers_arm, 813f57216cSOmair Javaid "g_fpu_regnums_arm has wrong number of register infos"); 823f57216cSOmair Javaid 833f57216cSOmair Javaid namespace { 843f57216cSOmair Javaid // Number of register sets provided by this context. 85b9c1b51eSKate Stone enum { k_num_register_sets = 2 }; 863f57216cSOmair Javaid } 873f57216cSOmair Javaid 883f57216cSOmair Javaid // Register sets for arm. 89b9c1b51eSKate Stone static const RegisterSet g_reg_sets_arm[k_num_register_sets] = { 90b9c1b51eSKate Stone {"General Purpose Registers", "gpr", k_num_gpr_registers_arm, 91b9c1b51eSKate Stone g_gpr_regnums_arm}, 92b9c1b51eSKate Stone {"Floating Point Registers", "fpu", k_num_fpr_registers_arm, 93b9c1b51eSKate Stone g_fpu_regnums_arm}}; 943f57216cSOmair Javaid 95e85e6021STamas Berghammer #if defined(__arm__) 96e85e6021STamas Berghammer 97d37349f3SPavel Labath std::unique_ptr<NativeRegisterContextLinux> 98b9c1b51eSKate Stone NativeRegisterContextLinux::CreateHostNativeRegisterContextLinux( 99d37349f3SPavel Labath const ArchSpec &target_arch, NativeThreadProtocol &native_thread) { 100d37349f3SPavel Labath return llvm::make_unique<NativeRegisterContextLinux_arm>(target_arch, 101d37349f3SPavel Labath native_thread); 102068f8a7eSTamas Berghammer } 103068f8a7eSTamas Berghammer 104e85e6021STamas Berghammer #endif // defined(__arm__) 105e85e6021STamas Berghammer 106b9c1b51eSKate Stone NativeRegisterContextLinux_arm::NativeRegisterContextLinux_arm( 107d37349f3SPavel Labath const ArchSpec &target_arch, NativeThreadProtocol &native_thread) 108d37349f3SPavel Labath : NativeRegisterContextLinux(native_thread, 1094b2b6bfbSPavel Labath new RegisterInfoPOSIX_arm(target_arch)) { 110b9c1b51eSKate Stone switch (target_arch.GetMachine()) { 1113f57216cSOmair Javaid case llvm::Triple::arm: 1123f57216cSOmair Javaid m_reg_info.num_registers = k_num_registers_arm; 1133f57216cSOmair Javaid m_reg_info.num_gpr_registers = k_num_gpr_registers_arm; 1143f57216cSOmair Javaid m_reg_info.num_fpr_registers = k_num_fpr_registers_arm; 1153f57216cSOmair Javaid m_reg_info.last_gpr = k_last_gpr_arm; 1163f57216cSOmair Javaid m_reg_info.first_fpr = k_first_fpr_arm; 1173f57216cSOmair Javaid m_reg_info.last_fpr = k_last_fpr_arm; 1183f57216cSOmair Javaid m_reg_info.first_fpr_v = fpu_s0_arm; 1193f57216cSOmair Javaid m_reg_info.last_fpr_v = fpu_s31_arm; 1203f57216cSOmair Javaid m_reg_info.gpr_flags = gpr_cpsr_arm; 1213f57216cSOmair Javaid break; 1223f57216cSOmair Javaid default: 1233f57216cSOmair Javaid assert(false && "Unhandled target architecture."); 1243f57216cSOmair Javaid break; 1253f57216cSOmair Javaid } 1263f57216cSOmair Javaid 1273f57216cSOmair Javaid ::memset(&m_fpr, 0, sizeof(m_fpr)); 1283f57216cSOmair Javaid ::memset(&m_gpr_arm, 0, sizeof(m_gpr_arm)); 1292441aecdSOmair Javaid ::memset(&m_hwp_regs, 0, sizeof(m_hwp_regs)); 130d5ffbad2SOmair Javaid ::memset(&m_hbr_regs, 0, sizeof(m_hbr_regs)); 1312441aecdSOmair Javaid 1322441aecdSOmair Javaid // 16 is just a maximum value, query hardware for actual watchpoint count 1332441aecdSOmair Javaid m_max_hwp_supported = 16; 1342441aecdSOmair Javaid m_max_hbp_supported = 16; 1352441aecdSOmair Javaid m_refresh_hwdebug_info = true; 1363f57216cSOmair Javaid } 1373f57216cSOmair Javaid 138b9c1b51eSKate Stone uint32_t NativeRegisterContextLinux_arm::GetRegisterSetCount() const { 1393f57216cSOmair Javaid return k_num_register_sets; 1403f57216cSOmair Javaid } 1413f57216cSOmair Javaid 142b9c1b51eSKate Stone uint32_t NativeRegisterContextLinux_arm::GetUserRegisterCount() const { 1431f149204STamas Berghammer uint32_t count = 0; 1441f149204STamas Berghammer for (uint32_t set_index = 0; set_index < k_num_register_sets; ++set_index) 1451f149204STamas Berghammer count += g_reg_sets_arm[set_index].num_registers; 1461f149204STamas Berghammer return count; 1471f149204STamas Berghammer } 1481f149204STamas Berghammer 1493f57216cSOmair Javaid const RegisterSet * 150b9c1b51eSKate Stone NativeRegisterContextLinux_arm::GetRegisterSet(uint32_t set_index) const { 1513f57216cSOmair Javaid if (set_index < k_num_register_sets) 1523f57216cSOmair Javaid return &g_reg_sets_arm[set_index]; 1533f57216cSOmair Javaid 1543f57216cSOmair Javaid return nullptr; 1553f57216cSOmair Javaid } 1563f57216cSOmair Javaid 15797206d57SZachary Turner Status 15897206d57SZachary Turner NativeRegisterContextLinux_arm::ReadRegister(const RegisterInfo *reg_info, 159b9c1b51eSKate Stone RegisterValue ®_value) { 16097206d57SZachary Turner Status error; 1613f57216cSOmair Javaid 162b9c1b51eSKate Stone if (!reg_info) { 1633f57216cSOmair Javaid error.SetErrorString("reg_info NULL"); 1643f57216cSOmair Javaid return error; 1653f57216cSOmair Javaid } 1663f57216cSOmair Javaid 1673f57216cSOmair Javaid const uint32_t reg = reg_info->kinds[lldb::eRegisterKindLLDB]; 1683f57216cSOmair Javaid 169b9c1b51eSKate Stone if (IsFPR(reg)) { 170068f8a7eSTamas Berghammer error = ReadFPR(); 171068f8a7eSTamas Berghammer if (error.Fail()) 1723f57216cSOmair Javaid return error; 173b9c1b51eSKate Stone } else { 1743f57216cSOmair Javaid uint32_t full_reg = reg; 175b9c1b51eSKate Stone bool is_subreg = reg_info->invalidate_regs && 176b9c1b51eSKate Stone (reg_info->invalidate_regs[0] != LLDB_INVALID_REGNUM); 1773f57216cSOmair Javaid 178b9c1b51eSKate Stone if (is_subreg) { 1793f57216cSOmair Javaid // Read the full aligned 64-bit register. 1803f57216cSOmair Javaid full_reg = reg_info->invalidate_regs[0]; 1813f57216cSOmair Javaid } 1823f57216cSOmair Javaid 1833f57216cSOmair Javaid error = ReadRegisterRaw(full_reg, reg_value); 1843f57216cSOmair Javaid 185b9c1b51eSKate Stone if (error.Success()) { 18605097246SAdrian Prantl // If our read was not aligned (for ah,bh,ch,dh), shift our returned 18705097246SAdrian Prantl // value one byte to the right. 1883f57216cSOmair Javaid if (is_subreg && (reg_info->byte_offset & 0x1)) 1893f57216cSOmair Javaid reg_value.SetUInt64(reg_value.GetAsUInt64() >> 8); 1903f57216cSOmair Javaid 191b9c1b51eSKate Stone // If our return byte size was greater than the return value reg size, 19205097246SAdrian Prantl // then use the type specified by reg_info rather than the uint64_t 19305097246SAdrian Prantl // default 1943f57216cSOmair Javaid if (reg_value.GetByteSize() > reg_info->byte_size) 1953f57216cSOmair Javaid reg_value.SetType(reg_info); 1963f57216cSOmair Javaid } 1973f57216cSOmair Javaid return error; 1983f57216cSOmair Javaid } 1993f57216cSOmair Javaid 2003f57216cSOmair Javaid // Get pointer to m_fpr variable and set the data from it. 201c40e7b17STamas Berghammer uint32_t fpr_offset = CalculateFprOffset(reg_info); 202c40e7b17STamas Berghammer assert(fpr_offset < sizeof m_fpr); 203c40e7b17STamas Berghammer uint8_t *src = (uint8_t *)&m_fpr + fpr_offset; 204b9c1b51eSKate Stone switch (reg_info->byte_size) { 2053f57216cSOmair Javaid case 2: 2063f57216cSOmair Javaid reg_value.SetUInt16(*(uint16_t *)src); 2073f57216cSOmair Javaid break; 2083f57216cSOmair Javaid case 4: 2093f57216cSOmair Javaid reg_value.SetUInt32(*(uint32_t *)src); 2103f57216cSOmair Javaid break; 2113f57216cSOmair Javaid case 8: 2123f57216cSOmair Javaid reg_value.SetUInt64(*(uint64_t *)src); 2133f57216cSOmair Javaid break; 214b4e95a50STamas Berghammer case 16: 215b4e95a50STamas Berghammer reg_value.SetBytes(src, 16, GetByteOrder()); 216b4e95a50STamas Berghammer break; 2173f57216cSOmair Javaid default: 2183f57216cSOmair Javaid assert(false && "Unhandled data size."); 219b9c1b51eSKate Stone error.SetErrorStringWithFormat("unhandled byte size: %" PRIu32, 220b9c1b51eSKate Stone reg_info->byte_size); 2213f57216cSOmair Javaid break; 2223f57216cSOmair Javaid } 2233f57216cSOmair Javaid 2243f57216cSOmair Javaid return error; 2253f57216cSOmair Javaid } 2263f57216cSOmair Javaid 22797206d57SZachary Turner Status 22897206d57SZachary Turner NativeRegisterContextLinux_arm::WriteRegister(const RegisterInfo *reg_info, 22997206d57SZachary Turner const RegisterValue ®_value) { 2303f57216cSOmair Javaid if (!reg_info) 23197206d57SZachary Turner return Status("reg_info NULL"); 2323f57216cSOmair Javaid 2333f57216cSOmair Javaid const uint32_t reg_index = reg_info->kinds[lldb::eRegisterKindLLDB]; 2343f57216cSOmair Javaid if (reg_index == LLDB_INVALID_REGNUM) 23597206d57SZachary Turner return Status("no lldb regnum for %s", reg_info && reg_info->name 236b9c1b51eSKate Stone ? reg_info->name 237b9c1b51eSKate Stone : "<unknown register>"); 2383f57216cSOmair Javaid 2393f57216cSOmair Javaid if (IsGPR(reg_index)) 2403f57216cSOmair Javaid return WriteRegisterRaw(reg_index, reg_value); 2413f57216cSOmair Javaid 242b9c1b51eSKate Stone if (IsFPR(reg_index)) { 2433f57216cSOmair Javaid // Get pointer to m_fpr variable and set the data to it. 244c40e7b17STamas Berghammer uint32_t fpr_offset = CalculateFprOffset(reg_info); 245c40e7b17STamas Berghammer assert(fpr_offset < sizeof m_fpr); 246c40e7b17STamas Berghammer uint8_t *dst = (uint8_t *)&m_fpr + fpr_offset; 247b9c1b51eSKate Stone switch (reg_info->byte_size) { 2483f57216cSOmair Javaid case 2: 2493f57216cSOmair Javaid *(uint16_t *)dst = reg_value.GetAsUInt16(); 2503f57216cSOmair Javaid break; 2513f57216cSOmair Javaid case 4: 2523f57216cSOmair Javaid *(uint32_t *)dst = reg_value.GetAsUInt32(); 2533f57216cSOmair Javaid break; 2543f57216cSOmair Javaid case 8: 2553f57216cSOmair Javaid *(uint64_t *)dst = reg_value.GetAsUInt64(); 2563f57216cSOmair Javaid break; 2573f57216cSOmair Javaid default: 2583f57216cSOmair Javaid assert(false && "Unhandled data size."); 25997206d57SZachary Turner return Status("unhandled register data size %" PRIu32, 260b9c1b51eSKate Stone reg_info->byte_size); 2613f57216cSOmair Javaid } 2623f57216cSOmair Javaid 26397206d57SZachary Turner Status error = WriteFPR(); 264068f8a7eSTamas Berghammer if (error.Fail()) 265068f8a7eSTamas Berghammer return error; 2663f57216cSOmair Javaid 26797206d57SZachary Turner return Status(); 2683f57216cSOmair Javaid } 2693f57216cSOmair Javaid 27097206d57SZachary Turner return Status("failed - register wasn't recognized to be a GPR or an FPR, " 271b9c1b51eSKate Stone "write strategy unknown"); 2723f57216cSOmair Javaid } 2733f57216cSOmair Javaid 27497206d57SZachary Turner Status NativeRegisterContextLinux_arm::ReadAllRegisterValues( 275b9c1b51eSKate Stone lldb::DataBufferSP &data_sp) { 27697206d57SZachary Turner Status error; 2773f57216cSOmair Javaid 2783f57216cSOmair Javaid data_sp.reset(new DataBufferHeap(REG_CONTEXT_SIZE, 0)); 2793f57216cSOmair Javaid if (!data_sp) 28097206d57SZachary Turner return Status("failed to allocate DataBufferHeap instance of size %" PRIu64, 281b9c1b51eSKate Stone (uint64_t)REG_CONTEXT_SIZE); 2823f57216cSOmair Javaid 283068f8a7eSTamas Berghammer error = ReadGPR(); 284068f8a7eSTamas Berghammer if (error.Fail()) 2853f57216cSOmair Javaid return error; 2863f57216cSOmair Javaid 287068f8a7eSTamas Berghammer error = ReadFPR(); 288068f8a7eSTamas Berghammer if (error.Fail()) 2893f57216cSOmair Javaid return error; 2903f57216cSOmair Javaid 2913f57216cSOmair Javaid uint8_t *dst = data_sp->GetBytes(); 292b9c1b51eSKate Stone if (dst == nullptr) { 293b9c1b51eSKate Stone error.SetErrorStringWithFormat("DataBufferHeap instance of size %" PRIu64 294b9c1b51eSKate Stone " returned a null pointer", 295b9c1b51eSKate Stone (uint64_t)REG_CONTEXT_SIZE); 2963f57216cSOmair Javaid return error; 2973f57216cSOmair Javaid } 2983f57216cSOmair Javaid 2993f57216cSOmair Javaid ::memcpy(dst, &m_gpr_arm, GetGPRSize()); 3003f57216cSOmair Javaid dst += GetGPRSize(); 3013f57216cSOmair Javaid ::memcpy(dst, &m_fpr, sizeof(m_fpr)); 3023f57216cSOmair Javaid 3033f57216cSOmair Javaid return error; 3043f57216cSOmair Javaid } 3053f57216cSOmair Javaid 30697206d57SZachary Turner Status NativeRegisterContextLinux_arm::WriteAllRegisterValues( 307b9c1b51eSKate Stone const lldb::DataBufferSP &data_sp) { 30897206d57SZachary Turner Status error; 3093f57216cSOmair Javaid 310b9c1b51eSKate Stone if (!data_sp) { 311b9c1b51eSKate Stone error.SetErrorStringWithFormat( 312b9c1b51eSKate Stone "NativeRegisterContextLinux_x86_64::%s invalid data_sp provided", 313b9c1b51eSKate Stone __FUNCTION__); 3143f57216cSOmair Javaid return error; 3153f57216cSOmair Javaid } 3163f57216cSOmair Javaid 317b9c1b51eSKate Stone if (data_sp->GetByteSize() != REG_CONTEXT_SIZE) { 318b9c1b51eSKate Stone error.SetErrorStringWithFormat( 319b9c1b51eSKate Stone "NativeRegisterContextLinux_x86_64::%s data_sp contained mismatched " 320b9c1b51eSKate Stone "data size, expected %" PRIu64 ", actual %" PRIu64, 321b9c1b51eSKate Stone __FUNCTION__, (uint64_t)REG_CONTEXT_SIZE, data_sp->GetByteSize()); 3223f57216cSOmair Javaid return error; 3233f57216cSOmair Javaid } 3243f57216cSOmair Javaid 3253f57216cSOmair Javaid uint8_t *src = data_sp->GetBytes(); 326b9c1b51eSKate Stone if (src == nullptr) { 327b9c1b51eSKate Stone error.SetErrorStringWithFormat("NativeRegisterContextLinux_x86_64::%s " 328b9c1b51eSKate Stone "DataBuffer::GetBytes() returned a null " 329b9c1b51eSKate Stone "pointer", 330b9c1b51eSKate Stone __FUNCTION__); 3313f57216cSOmair Javaid return error; 3323f57216cSOmair Javaid } 3333f57216cSOmair Javaid ::memcpy(&m_gpr_arm, src, GetRegisterInfoInterface().GetGPRSize()); 3343f57216cSOmair Javaid 335068f8a7eSTamas Berghammer error = WriteGPR(); 336068f8a7eSTamas Berghammer if (error.Fail()) 3373f57216cSOmair Javaid return error; 3383f57216cSOmair Javaid 3393f57216cSOmair Javaid src += GetRegisterInfoInterface().GetGPRSize(); 3403f57216cSOmair Javaid ::memcpy(&m_fpr, src, sizeof(m_fpr)); 3413f57216cSOmair Javaid 342068f8a7eSTamas Berghammer error = WriteFPR(); 3433f57216cSOmair Javaid if (error.Fail()) 3443f57216cSOmair Javaid return error; 3453f57216cSOmair Javaid 3463f57216cSOmair Javaid return error; 3473f57216cSOmair Javaid } 3483f57216cSOmair Javaid 349b9c1b51eSKate Stone bool NativeRegisterContextLinux_arm::IsGPR(unsigned reg) const { 3503f57216cSOmair Javaid return reg <= m_reg_info.last_gpr; // GPR's come first. 3513f57216cSOmair Javaid } 3523f57216cSOmair Javaid 353b9c1b51eSKate Stone bool NativeRegisterContextLinux_arm::IsFPR(unsigned reg) const { 3543f57216cSOmair Javaid return (m_reg_info.first_fpr <= reg && reg <= m_reg_info.last_fpr); 3553f57216cSOmair Javaid } 3563f57216cSOmair Javaid 357d5ffbad2SOmair Javaid uint32_t NativeRegisterContextLinux_arm::NumSupportedHardwareBreakpoints() { 358d5ffbad2SOmair Javaid Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_BREAKPOINTS)); 359d5ffbad2SOmair Javaid 360d5ffbad2SOmair Javaid if (log) 361d5ffbad2SOmair Javaid log->Printf("NativeRegisterContextLinux_arm::%s()", __FUNCTION__); 362d5ffbad2SOmair Javaid 36397206d57SZachary Turner Status error; 364d5ffbad2SOmair Javaid 365d5ffbad2SOmair Javaid // Read hardware breakpoint and watchpoint information. 366d5ffbad2SOmair Javaid error = ReadHardwareDebugInfo(); 367d5ffbad2SOmair Javaid 368d5ffbad2SOmair Javaid if (error.Fail()) 369d5ffbad2SOmair Javaid return 0; 370d5ffbad2SOmair Javaid 371d5ffbad2SOmair Javaid LLDB_LOG(log, "{0}", m_max_hbp_supported); 372d5ffbad2SOmair Javaid return m_max_hbp_supported; 373d5ffbad2SOmair Javaid } 374d5ffbad2SOmair Javaid 3752441aecdSOmair Javaid uint32_t 376b9c1b51eSKate Stone NativeRegisterContextLinux_arm::SetHardwareBreakpoint(lldb::addr_t addr, 377b9c1b51eSKate Stone size_t size) { 378d5ffbad2SOmair Javaid Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_BREAKPOINTS)); 379ea1b6b17SPavel Labath LLDB_LOG(log, "addr: {0:x}, size: {1:x}", addr, size); 3802441aecdSOmair Javaid 3812441aecdSOmair Javaid // Read hardware breakpoint and watchpoint information. 38297206d57SZachary Turner Status error = ReadHardwareDebugInfo(); 3832441aecdSOmair Javaid 3842441aecdSOmair Javaid if (error.Fail()) 3852441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 3862441aecdSOmair Javaid 3872441aecdSOmair Javaid uint32_t control_value = 0, bp_index = 0; 3882441aecdSOmair Javaid 389d5ffbad2SOmair Javaid // Setup address and control values. 390d5ffbad2SOmair Javaid // Use size to get a hint of arm vs thumb modes. 391d5ffbad2SOmair Javaid switch (size) { 392d5ffbad2SOmair Javaid case 2: 393d5ffbad2SOmair Javaid control_value = (0x3 << 5) | 7; 394d5ffbad2SOmair Javaid addr &= ~1; 395d5ffbad2SOmair Javaid break; 396d5ffbad2SOmair Javaid case 4: 397d5ffbad2SOmair Javaid control_value = (0xfu << 5) | 7; 398d5ffbad2SOmair Javaid addr &= ~3; 399d5ffbad2SOmair Javaid break; 400d5ffbad2SOmair Javaid default: 4012441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 402d5ffbad2SOmair Javaid } 4032441aecdSOmair Javaid 404d5ffbad2SOmair Javaid // Iterate over stored breakpoints and find a free bp_index 4052441aecdSOmair Javaid bp_index = LLDB_INVALID_INDEX32; 406b9c1b51eSKate Stone for (uint32_t i = 0; i < m_max_hbp_supported; i++) { 407b9c1b51eSKate Stone if ((m_hbr_regs[i].control & 1) == 0) { 4082441aecdSOmair Javaid bp_index = i; // Mark last free slot 409d5ffbad2SOmair Javaid } else if (m_hbr_regs[i].address == addr) { 410d5ffbad2SOmair Javaid return LLDB_INVALID_INDEX32; // We do not support duplicate breakpoints. 4112441aecdSOmair Javaid } 4122441aecdSOmair Javaid } 4132441aecdSOmair Javaid 4142441aecdSOmair Javaid if (bp_index == LLDB_INVALID_INDEX32) 4152441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 4162441aecdSOmair Javaid 417d5ffbad2SOmair Javaid // Update breakpoint in local cache 418d5ffbad2SOmair Javaid m_hbr_regs[bp_index].real_addr = addr; 4192441aecdSOmair Javaid m_hbr_regs[bp_index].address = addr; 4202441aecdSOmair Javaid m_hbr_regs[bp_index].control = control_value; 4212441aecdSOmair Javaid 4222441aecdSOmair Javaid // PTRACE call to set corresponding hardware breakpoint register. 4232441aecdSOmair Javaid error = WriteHardwareDebugRegs(eDREGTypeBREAK, bp_index); 4242441aecdSOmair Javaid 425b9c1b51eSKate Stone if (error.Fail()) { 426d5510d1eSOmair Javaid m_hbr_regs[bp_index].address = 0; 427d5510d1eSOmair Javaid m_hbr_regs[bp_index].control &= ~1; 428d5510d1eSOmair Javaid 4292441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 4302441aecdSOmair Javaid } 4312441aecdSOmair Javaid 4322441aecdSOmair Javaid return bp_index; 4332441aecdSOmair Javaid } 4342441aecdSOmair Javaid 435b9c1b51eSKate Stone bool NativeRegisterContextLinux_arm::ClearHardwareBreakpoint(uint32_t hw_idx) { 436d5ffbad2SOmair Javaid Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_BREAKPOINTS)); 437ea1b6b17SPavel Labath LLDB_LOG(log, "hw_idx: {0}", hw_idx); 4382441aecdSOmair Javaid 4392441aecdSOmair Javaid // Read hardware breakpoint and watchpoint information. 44097206d57SZachary Turner Status error = ReadHardwareDebugInfo(); 4412441aecdSOmair Javaid 4422441aecdSOmair Javaid if (error.Fail()) 4434aa984c1SOmair Javaid return false; 4442441aecdSOmair Javaid 4452441aecdSOmair Javaid if (hw_idx >= m_max_hbp_supported) 4462441aecdSOmair Javaid return false; 4472441aecdSOmair Javaid 448d5510d1eSOmair Javaid // Create a backup we can revert to in case of failure. 449d5510d1eSOmair Javaid lldb::addr_t tempAddr = m_hbr_regs[hw_idx].address; 450d5510d1eSOmair Javaid uint32_t tempControl = m_hbr_regs[hw_idx].control; 451d5510d1eSOmair Javaid 4522441aecdSOmair Javaid m_hbr_regs[hw_idx].control &= ~1; 4532441aecdSOmair Javaid m_hbr_regs[hw_idx].address = 0; 4542441aecdSOmair Javaid 4552441aecdSOmair Javaid // PTRACE call to clear corresponding hardware breakpoint register. 456d5ffbad2SOmair Javaid error = WriteHardwareDebugRegs(eDREGTypeBREAK, hw_idx); 4572441aecdSOmair Javaid 458b9c1b51eSKate Stone if (error.Fail()) { 459d5510d1eSOmair Javaid m_hbr_regs[hw_idx].control = tempControl; 460d5510d1eSOmair Javaid m_hbr_regs[hw_idx].address = tempAddr; 461d5510d1eSOmair Javaid 4624aa984c1SOmair Javaid return false; 463d5510d1eSOmair Javaid } 4642441aecdSOmair Javaid 4652441aecdSOmair Javaid return true; 4662441aecdSOmair Javaid } 4672441aecdSOmair Javaid 46897206d57SZachary Turner Status NativeRegisterContextLinux_arm::GetHardwareBreakHitIndex( 469d5ffbad2SOmair Javaid uint32_t &bp_index, lldb::addr_t trap_addr) { 470d5ffbad2SOmair Javaid Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_BREAKPOINTS)); 471d5ffbad2SOmair Javaid 472d5ffbad2SOmair Javaid if (log) 473d5ffbad2SOmair Javaid log->Printf("NativeRegisterContextLinux_arm64::%s()", __FUNCTION__); 474d5ffbad2SOmair Javaid 475d5ffbad2SOmair Javaid lldb::addr_t break_addr; 476d5ffbad2SOmair Javaid 477d5ffbad2SOmair Javaid for (bp_index = 0; bp_index < m_max_hbp_supported; ++bp_index) { 478d5ffbad2SOmair Javaid break_addr = m_hbr_regs[bp_index].address; 479d5ffbad2SOmair Javaid 480d5ffbad2SOmair Javaid if ((m_hbr_regs[bp_index].control & 0x1) && (trap_addr == break_addr)) { 481d5ffbad2SOmair Javaid m_hbr_regs[bp_index].hit_addr = trap_addr; 48297206d57SZachary Turner return Status(); 483d5ffbad2SOmair Javaid } 484d5ffbad2SOmair Javaid } 485d5ffbad2SOmair Javaid 486d5ffbad2SOmair Javaid bp_index = LLDB_INVALID_INDEX32; 48797206d57SZachary Turner return Status(); 488d5ffbad2SOmair Javaid } 489d5ffbad2SOmair Javaid 49097206d57SZachary Turner Status NativeRegisterContextLinux_arm::ClearAllHardwareBreakpoints() { 491d5ffbad2SOmair Javaid Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_BREAKPOINTS)); 492d5ffbad2SOmair Javaid 493d5ffbad2SOmair Javaid if (log) 494d5ffbad2SOmair Javaid log->Printf("NativeRegisterContextLinux_arm::%s()", __FUNCTION__); 495d5ffbad2SOmair Javaid 49697206d57SZachary Turner Status error; 497d5ffbad2SOmair Javaid 498d5ffbad2SOmair Javaid // Read hardware breakpoint and watchpoint information. 499d5ffbad2SOmair Javaid error = ReadHardwareDebugInfo(); 500d5ffbad2SOmair Javaid 501d5ffbad2SOmair Javaid if (error.Fail()) 502d5ffbad2SOmair Javaid return error; 503d5ffbad2SOmair Javaid 504d5ffbad2SOmair Javaid lldb::addr_t tempAddr = 0; 505d5ffbad2SOmair Javaid uint32_t tempControl = 0; 506d5ffbad2SOmair Javaid 507d5ffbad2SOmair Javaid for (uint32_t i = 0; i < m_max_hbp_supported; i++) { 508d5ffbad2SOmair Javaid if (m_hbr_regs[i].control & 0x01) { 509d5ffbad2SOmair Javaid // Create a backup we can revert to in case of failure. 510d5ffbad2SOmair Javaid tempAddr = m_hbr_regs[i].address; 511d5ffbad2SOmair Javaid tempControl = m_hbr_regs[i].control; 512d5ffbad2SOmair Javaid 513d5ffbad2SOmair Javaid // Clear breakpoints in local cache 514d5ffbad2SOmair Javaid m_hbr_regs[i].control &= ~1; 515d5ffbad2SOmair Javaid m_hbr_regs[i].address = 0; 516d5ffbad2SOmair Javaid 517d5ffbad2SOmair Javaid // Ptrace call to update hardware debug registers 518d5ffbad2SOmair Javaid error = WriteHardwareDebugRegs(eDREGTypeBREAK, i); 519d5ffbad2SOmair Javaid 520d5ffbad2SOmair Javaid if (error.Fail()) { 521d5ffbad2SOmair Javaid m_hbr_regs[i].control = tempControl; 522d5ffbad2SOmair Javaid m_hbr_regs[i].address = tempAddr; 523d5ffbad2SOmair Javaid 524d5ffbad2SOmair Javaid return error; 525d5ffbad2SOmair Javaid } 526d5ffbad2SOmair Javaid } 527d5ffbad2SOmair Javaid } 528d5ffbad2SOmair Javaid 52997206d57SZachary Turner return Status(); 5302441aecdSOmair Javaid } 5312441aecdSOmair Javaid 532b9c1b51eSKate Stone uint32_t NativeRegisterContextLinux_arm::NumSupportedHardwareWatchpoints() { 533ea1b6b17SPavel Labath Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_WATCHPOINTS)); 5342441aecdSOmair Javaid 5352441aecdSOmair Javaid // Read hardware breakpoint and watchpoint information. 53697206d57SZachary Turner Status error = ReadHardwareDebugInfo(); 5372441aecdSOmair Javaid 5382441aecdSOmair Javaid if (error.Fail()) 53962661473SOmair Javaid return 0; 5402441aecdSOmair Javaid 541ea1b6b17SPavel Labath LLDB_LOG(log, "{0}", m_max_hwp_supported); 5422441aecdSOmair Javaid return m_max_hwp_supported; 5432441aecdSOmair Javaid } 5442441aecdSOmair Javaid 545b9c1b51eSKate Stone uint32_t NativeRegisterContextLinux_arm::SetHardwareWatchpoint( 546b9c1b51eSKate Stone lldb::addr_t addr, size_t size, uint32_t watch_flags) { 547ea1b6b17SPavel Labath Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_WATCHPOINTS)); 548ea1b6b17SPavel Labath LLDB_LOG(log, "addr: {0:x}, size: {1:x} watch_flags: {2:x}", addr, size, 549ea1b6b17SPavel Labath watch_flags); 5502441aecdSOmair Javaid 5512441aecdSOmair Javaid // Read hardware breakpoint and watchpoint information. 55297206d57SZachary Turner Status error = ReadHardwareDebugInfo(); 5532441aecdSOmair Javaid 5542441aecdSOmair Javaid if (error.Fail()) 5552441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 5562441aecdSOmair Javaid 5572441aecdSOmair Javaid uint32_t control_value = 0, wp_index = 0, addr_word_offset = 0, byte_mask = 0; 558c6dc90efSOmair Javaid lldb::addr_t real_addr = addr; 5592441aecdSOmair Javaid 56005097246SAdrian Prantl // Check if we are setting watchpoint other than read/write/access Also 56105097246SAdrian Prantl // update watchpoint flag to match Arm write-read bit configuration. 562b9c1b51eSKate Stone switch (watch_flags) { 5632441aecdSOmair Javaid case 1: 5642441aecdSOmair Javaid watch_flags = 2; 5652441aecdSOmair Javaid break; 5662441aecdSOmair Javaid case 2: 5672441aecdSOmair Javaid watch_flags = 1; 5682441aecdSOmair Javaid break; 5692441aecdSOmair Javaid case 3: 5702441aecdSOmair Javaid break; 5712441aecdSOmair Javaid default: 5722441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 5732441aecdSOmair Javaid } 5742441aecdSOmair Javaid 5752441aecdSOmair Javaid // Can't watch zero bytes 5762441aecdSOmair Javaid // Can't watch more than 4 bytes per WVR/WCR pair 5772441aecdSOmair Javaid 5782441aecdSOmair Javaid if (size == 0 || size > 4) 5792441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 5802441aecdSOmair Javaid 58105097246SAdrian Prantl // Check 4-byte alignment for hardware watchpoint target address. Below is a 58205097246SAdrian Prantl // hack to recalculate address and size in order to make sure we can watch 58305097246SAdrian Prantl // non 4-byte alligned addresses as well. 584b9c1b51eSKate Stone if (addr & 0x03) { 585c6dc90efSOmair Javaid uint8_t watch_mask = (addr & 0x03) + size; 586c6dc90efSOmair Javaid 587c6dc90efSOmair Javaid if (watch_mask > 0x04) 588c6dc90efSOmair Javaid return LLDB_INVALID_INDEX32; 589c6dc90efSOmair Javaid else if (watch_mask <= 0x02) 590c6dc90efSOmair Javaid size = 2; 591c6dc90efSOmair Javaid else if (watch_mask <= 0x04) 592c6dc90efSOmair Javaid size = 4; 593c6dc90efSOmair Javaid 594c6dc90efSOmair Javaid addr = addr & (~0x03); 595c6dc90efSOmair Javaid } 596c6dc90efSOmair Javaid 5972441aecdSOmair Javaid // We can only watch up to four bytes that follow a 4 byte aligned address 5982441aecdSOmair Javaid // per watchpoint register pair, so make sure we can properly encode this. 5992441aecdSOmair Javaid addr_word_offset = addr % 4; 6002441aecdSOmair Javaid byte_mask = ((1u << size) - 1u) << addr_word_offset; 6012441aecdSOmair Javaid 6022441aecdSOmair Javaid // Check if we need multiple watchpoint register 6032441aecdSOmair Javaid if (byte_mask > 0xfu) 6042441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 6052441aecdSOmair Javaid 6062441aecdSOmair Javaid // Setup control value 6072441aecdSOmair Javaid // Make the byte_mask into a valid Byte Address Select mask 6082441aecdSOmair Javaid control_value = byte_mask << 5; 6092441aecdSOmair Javaid 6102441aecdSOmair Javaid // Turn on appropriate watchpoint flags read or write 6112441aecdSOmair Javaid control_value |= (watch_flags << 3); 6122441aecdSOmair Javaid 6132441aecdSOmair Javaid // Enable this watchpoint and make it stop in privileged or user mode; 6142441aecdSOmair Javaid control_value |= 7; 6152441aecdSOmair Javaid 6162441aecdSOmair Javaid // Make sure bits 1:0 are clear in our address 6172441aecdSOmair Javaid addr &= ~((lldb::addr_t)3); 6182441aecdSOmair Javaid 61905ac4c44SOmair Javaid // Iterate over stored watchpoints and find a free wp_index 6202441aecdSOmair Javaid wp_index = LLDB_INVALID_INDEX32; 621b9c1b51eSKate Stone for (uint32_t i = 0; i < m_max_hwp_supported; i++) { 622b9c1b51eSKate Stone if ((m_hwp_regs[i].control & 1) == 0) { 6232441aecdSOmair Javaid wp_index = i; // Mark last free slot 62405ac4c44SOmair Javaid } else if (m_hwp_regs[i].address == addr) { 62505ac4c44SOmair Javaid return LLDB_INVALID_INDEX32; // We do not support duplicate watchpoints. 6262441aecdSOmair Javaid } 6272441aecdSOmair Javaid } 6282441aecdSOmair Javaid 6292441aecdSOmair Javaid if (wp_index == LLDB_INVALID_INDEX32) 6302441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 6312441aecdSOmair Javaid 6322441aecdSOmair Javaid // Update watchpoint in local cache 633c6dc90efSOmair Javaid m_hwp_regs[wp_index].real_addr = real_addr; 6342441aecdSOmair Javaid m_hwp_regs[wp_index].address = addr; 6352441aecdSOmair Javaid m_hwp_regs[wp_index].control = control_value; 6362441aecdSOmair Javaid 6372441aecdSOmair Javaid // PTRACE call to set corresponding watchpoint register. 6382441aecdSOmair Javaid error = WriteHardwareDebugRegs(eDREGTypeWATCH, wp_index); 6392441aecdSOmair Javaid 640b9c1b51eSKate Stone if (error.Fail()) { 641d5510d1eSOmair Javaid m_hwp_regs[wp_index].address = 0; 642d5510d1eSOmair Javaid m_hwp_regs[wp_index].control &= ~1; 643d5510d1eSOmair Javaid 6442441aecdSOmair Javaid return LLDB_INVALID_INDEX32; 6452441aecdSOmair Javaid } 6462441aecdSOmair Javaid 6472441aecdSOmair Javaid return wp_index; 6482441aecdSOmair Javaid } 6492441aecdSOmair Javaid 650b9c1b51eSKate Stone bool NativeRegisterContextLinux_arm::ClearHardwareWatchpoint( 651b9c1b51eSKate Stone uint32_t wp_index) { 652ea1b6b17SPavel Labath Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_WATCHPOINTS)); 653ea1b6b17SPavel Labath LLDB_LOG(log, "wp_index: {0}", wp_index); 6542441aecdSOmair Javaid 6552441aecdSOmair Javaid // Read hardware breakpoint and watchpoint information. 65697206d57SZachary Turner Status error = ReadHardwareDebugInfo(); 6572441aecdSOmair Javaid 6582441aecdSOmair Javaid if (error.Fail()) 6594aa984c1SOmair Javaid return false; 6602441aecdSOmair Javaid 6612441aecdSOmair Javaid if (wp_index >= m_max_hwp_supported) 6622441aecdSOmair Javaid return false; 6632441aecdSOmair Javaid 664d5510d1eSOmair Javaid // Create a backup we can revert to in case of failure. 665d5510d1eSOmair Javaid lldb::addr_t tempAddr = m_hwp_regs[wp_index].address; 666d5510d1eSOmair Javaid uint32_t tempControl = m_hwp_regs[wp_index].control; 667d5510d1eSOmair Javaid 6682441aecdSOmair Javaid // Update watchpoint in local cache 6692441aecdSOmair Javaid m_hwp_regs[wp_index].control &= ~1; 6702441aecdSOmair Javaid m_hwp_regs[wp_index].address = 0; 6712441aecdSOmair Javaid 6722441aecdSOmair Javaid // Ptrace call to update hardware debug registers 6732441aecdSOmair Javaid error = WriteHardwareDebugRegs(eDREGTypeWATCH, wp_index); 6742441aecdSOmair Javaid 675b9c1b51eSKate Stone if (error.Fail()) { 676d5510d1eSOmair Javaid m_hwp_regs[wp_index].control = tempControl; 677d5510d1eSOmair Javaid m_hwp_regs[wp_index].address = tempAddr; 678d5510d1eSOmair Javaid 6792441aecdSOmair Javaid return false; 680d5510d1eSOmair Javaid } 6812441aecdSOmair Javaid 6822441aecdSOmair Javaid return true; 6832441aecdSOmair Javaid } 6842441aecdSOmair Javaid 68597206d57SZachary Turner Status NativeRegisterContextLinux_arm::ClearAllHardwareWatchpoints() { 6862441aecdSOmair Javaid // Read hardware breakpoint and watchpoint information. 68797206d57SZachary Turner Status error = ReadHardwareDebugInfo(); 6882441aecdSOmair Javaid 6892441aecdSOmair Javaid if (error.Fail()) 6902441aecdSOmair Javaid return error; 6912441aecdSOmair Javaid 692d5510d1eSOmair Javaid lldb::addr_t tempAddr = 0; 69305ac4c44SOmair Javaid uint32_t tempControl = 0; 694d5510d1eSOmair Javaid 695b9c1b51eSKate Stone for (uint32_t i = 0; i < m_max_hwp_supported; i++) { 696b9c1b51eSKate Stone if (m_hwp_regs[i].control & 0x01) { 697d5510d1eSOmair Javaid // Create a backup we can revert to in case of failure. 698d5510d1eSOmair Javaid tempAddr = m_hwp_regs[i].address; 699d5510d1eSOmair Javaid tempControl = m_hwp_regs[i].control; 700d5510d1eSOmair Javaid 7012441aecdSOmair Javaid // Clear watchpoints in local cache 7022441aecdSOmair Javaid m_hwp_regs[i].control &= ~1; 7032441aecdSOmair Javaid m_hwp_regs[i].address = 0; 7042441aecdSOmair Javaid 7052441aecdSOmair Javaid // Ptrace call to update hardware debug registers 7062441aecdSOmair Javaid error = WriteHardwareDebugRegs(eDREGTypeWATCH, i); 7072441aecdSOmair Javaid 708b9c1b51eSKate Stone if (error.Fail()) { 709d5510d1eSOmair Javaid m_hwp_regs[i].control = tempControl; 710d5510d1eSOmair Javaid m_hwp_regs[i].address = tempAddr; 711d5510d1eSOmair Javaid 7122441aecdSOmair Javaid return error; 7132441aecdSOmair Javaid } 7142441aecdSOmair Javaid } 715d5510d1eSOmair Javaid } 7162441aecdSOmair Javaid 71797206d57SZachary Turner return Status(); 7182441aecdSOmair Javaid } 7192441aecdSOmair Javaid 720b9c1b51eSKate Stone uint32_t NativeRegisterContextLinux_arm::GetWatchpointSize(uint32_t wp_index) { 721ea1b6b17SPavel Labath Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_WATCHPOINTS)); 722ea1b6b17SPavel Labath LLDB_LOG(log, "wp_index: {0}", wp_index); 7232441aecdSOmair Javaid 724b9c1b51eSKate Stone switch ((m_hwp_regs[wp_index].control >> 5) & 0x0f) { 7252441aecdSOmair Javaid case 0x01: 7262441aecdSOmair Javaid return 1; 7272441aecdSOmair Javaid case 0x03: 7282441aecdSOmair Javaid return 2; 7292441aecdSOmair Javaid case 0x07: 7302441aecdSOmair Javaid return 3; 7312441aecdSOmair Javaid case 0x0f: 7322441aecdSOmair Javaid return 4; 7332441aecdSOmair Javaid default: 7342441aecdSOmair Javaid return 0; 7352441aecdSOmair Javaid } 7362441aecdSOmair Javaid } 737b9c1b51eSKate Stone bool NativeRegisterContextLinux_arm::WatchpointIsEnabled(uint32_t wp_index) { 738ea1b6b17SPavel Labath Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_WATCHPOINTS)); 739ea1b6b17SPavel Labath LLDB_LOG(log, "wp_index: {0}", wp_index); 7402441aecdSOmair Javaid 7412441aecdSOmair Javaid if ((m_hwp_regs[wp_index].control & 0x1) == 0x1) 7422441aecdSOmair Javaid return true; 7432441aecdSOmair Javaid else 7442441aecdSOmair Javaid return false; 7452441aecdSOmair Javaid } 7462441aecdSOmair Javaid 74797206d57SZachary Turner Status 74897206d57SZachary Turner NativeRegisterContextLinux_arm::GetWatchpointHitIndex(uint32_t &wp_index, 74997206d57SZachary Turner lldb::addr_t trap_addr) { 750ea1b6b17SPavel Labath Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_WATCHPOINTS)); 751ea1b6b17SPavel Labath LLDB_LOG(log, "wp_index: {0}, trap_addr: {1:x}", wp_index, trap_addr); 7522441aecdSOmair Javaid 7532441aecdSOmair Javaid uint32_t watch_size; 7542441aecdSOmair Javaid lldb::addr_t watch_addr; 7552441aecdSOmair Javaid 756b9c1b51eSKate Stone for (wp_index = 0; wp_index < m_max_hwp_supported; ++wp_index) { 7572441aecdSOmair Javaid watch_size = GetWatchpointSize(wp_index); 7582441aecdSOmair Javaid watch_addr = m_hwp_regs[wp_index].address; 7592441aecdSOmair Javaid 76005ac4c44SOmair Javaid if (WatchpointIsEnabled(wp_index) && trap_addr >= watch_addr && 76105ac4c44SOmair Javaid trap_addr < watch_addr + watch_size) { 762c6dc90efSOmair Javaid m_hwp_regs[wp_index].hit_addr = trap_addr; 76397206d57SZachary Turner return Status(); 7642441aecdSOmair Javaid } 7652441aecdSOmair Javaid } 7662441aecdSOmair Javaid 7672441aecdSOmair Javaid wp_index = LLDB_INVALID_INDEX32; 76897206d57SZachary Turner return Status(); 7692441aecdSOmair Javaid } 7702441aecdSOmair Javaid 7712441aecdSOmair Javaid lldb::addr_t 772b9c1b51eSKate Stone NativeRegisterContextLinux_arm::GetWatchpointAddress(uint32_t wp_index) { 773ea1b6b17SPavel Labath Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_WATCHPOINTS)); 774ea1b6b17SPavel Labath LLDB_LOG(log, "wp_index: {0}", wp_index); 7752441aecdSOmair Javaid 7762441aecdSOmair Javaid if (wp_index >= m_max_hwp_supported) 7772441aecdSOmair Javaid return LLDB_INVALID_ADDRESS; 7782441aecdSOmair Javaid 7792441aecdSOmair Javaid if (WatchpointIsEnabled(wp_index)) 780c6dc90efSOmair Javaid return m_hwp_regs[wp_index].real_addr; 781c6dc90efSOmair Javaid else 782c6dc90efSOmair Javaid return LLDB_INVALID_ADDRESS; 783c6dc90efSOmair Javaid } 784c6dc90efSOmair Javaid 785c6dc90efSOmair Javaid lldb::addr_t 786b9c1b51eSKate Stone NativeRegisterContextLinux_arm::GetWatchpointHitAddress(uint32_t wp_index) { 787ea1b6b17SPavel Labath Log *log(ProcessPOSIXLog::GetLogIfAllCategoriesSet(POSIX_LOG_WATCHPOINTS)); 788ea1b6b17SPavel Labath LLDB_LOG(log, "wp_index: {0}", wp_index); 789c6dc90efSOmair Javaid 790c6dc90efSOmair Javaid if (wp_index >= m_max_hwp_supported) 791c6dc90efSOmair Javaid return LLDB_INVALID_ADDRESS; 792c6dc90efSOmair Javaid 793c6dc90efSOmair Javaid if (WatchpointIsEnabled(wp_index)) 794c6dc90efSOmair Javaid return m_hwp_regs[wp_index].hit_addr; 7952441aecdSOmair Javaid else 7962441aecdSOmair Javaid return LLDB_INVALID_ADDRESS; 7972441aecdSOmair Javaid } 7982441aecdSOmair Javaid 79997206d57SZachary Turner Status NativeRegisterContextLinux_arm::ReadHardwareDebugInfo() { 80097206d57SZachary Turner Status error; 8012441aecdSOmair Javaid 802b9c1b51eSKate Stone if (!m_refresh_hwdebug_info) { 80397206d57SZachary Turner return Status(); 8042441aecdSOmair Javaid } 8052441aecdSOmair Javaid 8062441aecdSOmair Javaid unsigned int cap_val; 8072441aecdSOmair Javaid 808b9c1b51eSKate Stone error = NativeProcessLinux::PtraceWrapper(PTRACE_GETHBPREGS, m_thread.GetID(), 809b9c1b51eSKate Stone nullptr, &cap_val, 810b9c1b51eSKate Stone sizeof(unsigned int)); 8112441aecdSOmair Javaid 8122441aecdSOmair Javaid if (error.Fail()) 8132441aecdSOmair Javaid return error; 8142441aecdSOmair Javaid 8152441aecdSOmair Javaid m_max_hwp_supported = (cap_val >> 8) & 0xff; 8162441aecdSOmair Javaid m_max_hbp_supported = cap_val & 0xff; 8172441aecdSOmair Javaid m_refresh_hwdebug_info = false; 8182441aecdSOmair Javaid 8192441aecdSOmair Javaid return error; 8202441aecdSOmair Javaid } 8212441aecdSOmair Javaid 82297206d57SZachary Turner Status NativeRegisterContextLinux_arm::WriteHardwareDebugRegs(int hwbType, 823b9c1b51eSKate Stone int hwb_index) { 82497206d57SZachary Turner Status error; 8252441aecdSOmair Javaid 8262441aecdSOmair Javaid lldb::addr_t *addr_buf; 8272441aecdSOmair Javaid uint32_t *ctrl_buf; 8282441aecdSOmair Javaid 829b9c1b51eSKate Stone if (hwbType == eDREGTypeWATCH) { 8302441aecdSOmair Javaid addr_buf = &m_hwp_regs[hwb_index].address; 8312441aecdSOmair Javaid ctrl_buf = &m_hwp_regs[hwb_index].control; 8322441aecdSOmair Javaid 833b9c1b51eSKate Stone error = NativeProcessLinux::PtraceWrapper( 834b9c1b51eSKate Stone PTRACE_SETHBPREGS, m_thread.GetID(), 835b9c1b51eSKate Stone (PTRACE_TYPE_ARG3)(intptr_t) - ((hwb_index << 1) + 1), addr_buf, 836b9c1b51eSKate Stone sizeof(unsigned int)); 8372441aecdSOmair Javaid 8382441aecdSOmair Javaid if (error.Fail()) 8392441aecdSOmair Javaid return error; 8402441aecdSOmair Javaid 841b9c1b51eSKate Stone error = NativeProcessLinux::PtraceWrapper( 842b9c1b51eSKate Stone PTRACE_SETHBPREGS, m_thread.GetID(), 843b9c1b51eSKate Stone (PTRACE_TYPE_ARG3)(intptr_t) - ((hwb_index << 1) + 2), ctrl_buf, 844b9c1b51eSKate Stone sizeof(unsigned int)); 845b9c1b51eSKate Stone } else { 846d5ffbad2SOmair Javaid addr_buf = &m_hbr_regs[hwb_index].address; 847d5ffbad2SOmair Javaid ctrl_buf = &m_hbr_regs[hwb_index].control; 8482441aecdSOmair Javaid 849b9c1b51eSKate Stone error = NativeProcessLinux::PtraceWrapper( 850b9c1b51eSKate Stone PTRACE_SETHBPREGS, m_thread.GetID(), 851b9c1b51eSKate Stone (PTRACE_TYPE_ARG3)(intptr_t)((hwb_index << 1) + 1), addr_buf, 852b9c1b51eSKate Stone sizeof(unsigned int)); 8532441aecdSOmair Javaid 8542441aecdSOmair Javaid if (error.Fail()) 8552441aecdSOmair Javaid return error; 8562441aecdSOmair Javaid 857b9c1b51eSKate Stone error = NativeProcessLinux::PtraceWrapper( 858b9c1b51eSKate Stone PTRACE_SETHBPREGS, m_thread.GetID(), 859b9c1b51eSKate Stone (PTRACE_TYPE_ARG3)(intptr_t)((hwb_index << 1) + 2), ctrl_buf, 860b9c1b51eSKate Stone sizeof(unsigned int)); 8612441aecdSOmair Javaid } 8622441aecdSOmair Javaid 8632441aecdSOmair Javaid return error; 8642441aecdSOmair Javaid } 865c40e7b17STamas Berghammer 866b9c1b51eSKate Stone uint32_t NativeRegisterContextLinux_arm::CalculateFprOffset( 867b9c1b51eSKate Stone const RegisterInfo *reg_info) const { 868b9c1b51eSKate Stone return reg_info->byte_offset - 869b9c1b51eSKate Stone GetRegisterInfoAtIndex(m_reg_info.first_fpr)->byte_offset; 870c40e7b17STamas Berghammer } 871c40e7b17STamas Berghammer 87297206d57SZachary Turner Status NativeRegisterContextLinux_arm::DoReadRegisterValue( 873b9c1b51eSKate Stone uint32_t offset, const char *reg_name, uint32_t size, 874b9c1b51eSKate Stone RegisterValue &value) { 875b9c1b51eSKate Stone // PTRACE_PEEKUSER don't work in the aarch64 linux kernel used on android 87605097246SAdrian Prantl // devices (always return "Bad address"). To avoid using PTRACE_PEEKUSER we 87705097246SAdrian Prantl // read out the full GPR register set instead. This approach is about 4 times 87805097246SAdrian Prantl // slower but the performance overhead is negligible in comparision to 87905097246SAdrian Prantl // processing time in lldb-server. 880e85e6021STamas Berghammer assert(offset % 4 == 0 && "Try to write a register with unaligned offset"); 881e85e6021STamas Berghammer if (offset + sizeof(uint32_t) > sizeof(m_gpr_arm)) 88297206d57SZachary Turner return Status("Register isn't fit into the size of the GPR area"); 883e85e6021STamas Berghammer 88497206d57SZachary Turner Status error = DoReadGPR(m_gpr_arm, sizeof(m_gpr_arm)); 885e85e6021STamas Berghammer if (error.Fail()) 886e85e6021STamas Berghammer return error; 887e85e6021STamas Berghammer 888e85e6021STamas Berghammer value.SetUInt32(m_gpr_arm[offset / sizeof(uint32_t)]); 88997206d57SZachary Turner return Status(); 890e85e6021STamas Berghammer } 891e85e6021STamas Berghammer 89297206d57SZachary Turner Status NativeRegisterContextLinux_arm::DoWriteRegisterValue( 893b9c1b51eSKate Stone uint32_t offset, const char *reg_name, const RegisterValue &value) { 894b9c1b51eSKate Stone // PTRACE_POKEUSER don't work in the aarch64 linux kernel used on android 89505097246SAdrian Prantl // devices (always return "Bad address"). To avoid using PTRACE_POKEUSER we 89605097246SAdrian Prantl // read out the full GPR register set, modify the requested register and 89705097246SAdrian Prantl // write it back. This approach is about 4 times slower but the performance 89805097246SAdrian Prantl // overhead is negligible in comparision to processing time in lldb-server. 899ce26b7a6STamas Berghammer assert(offset % 4 == 0 && "Try to write a register with unaligned offset"); 900ce26b7a6STamas Berghammer if (offset + sizeof(uint32_t) > sizeof(m_gpr_arm)) 90197206d57SZachary Turner return Status("Register isn't fit into the size of the GPR area"); 902ce26b7a6STamas Berghammer 90397206d57SZachary Turner Status error = DoReadGPR(m_gpr_arm, sizeof(m_gpr_arm)); 904ce26b7a6STamas Berghammer if (error.Fail()) 905ce26b7a6STamas Berghammer return error; 906ce26b7a6STamas Berghammer 907a7d7f7cfSOmair Javaid uint32_t reg_value = value.GetAsUInt32(); 908a7d7f7cfSOmair Javaid // As precaution for an undefined behavior encountered while setting PC we 909a7d7f7cfSOmair Javaid // will clear thumb bit of new PC if we are already in thumb mode; that is 910a7d7f7cfSOmair Javaid // CPSR thumb mode bit is set. 911b9c1b51eSKate Stone if (offset / sizeof(uint32_t) == gpr_pc_arm) { 91205097246SAdrian Prantl // Check if we are already in thumb mode and thumb bit of current PC is 91305097246SAdrian Prantl // read out to be zero and thumb bit of next PC is read out to be one. 914b9c1b51eSKate Stone if ((m_gpr_arm[gpr_cpsr_arm] & 0x20) && !(m_gpr_arm[gpr_pc_arm] & 0x01) && 915b9c1b51eSKate Stone (value.GetAsUInt32() & 0x01)) { 916a7d7f7cfSOmair Javaid reg_value &= (~1ull); 917a7d7f7cfSOmair Javaid } 918a7d7f7cfSOmair Javaid } 919a7d7f7cfSOmair Javaid 920a7d7f7cfSOmair Javaid m_gpr_arm[offset / sizeof(uint32_t)] = reg_value; 921ce26b7a6STamas Berghammer return DoWriteGPR(m_gpr_arm, sizeof(m_gpr_arm)); 922ce26b7a6STamas Berghammer } 923ce26b7a6STamas Berghammer 92497206d57SZachary Turner Status NativeRegisterContextLinux_arm::DoReadGPR(void *buf, size_t buf_size) { 925e85e6021STamas Berghammer #ifdef __arm__ 926e85e6021STamas Berghammer return NativeRegisterContextLinux::DoReadGPR(buf, buf_size); 927e85e6021STamas Berghammer #else // __aarch64__ 928e85e6021STamas Berghammer struct iovec ioVec; 929e85e6021STamas Berghammer ioVec.iov_base = buf; 930e85e6021STamas Berghammer ioVec.iov_len = buf_size; 931e85e6021STamas Berghammer 932e85e6021STamas Berghammer return ReadRegisterSet(&ioVec, buf_size, NT_PRSTATUS); 933e85e6021STamas Berghammer #endif // __arm__ 934e85e6021STamas Berghammer } 935e85e6021STamas Berghammer 93697206d57SZachary Turner Status NativeRegisterContextLinux_arm::DoWriteGPR(void *buf, size_t buf_size) { 937e85e6021STamas Berghammer #ifdef __arm__ 938e85e6021STamas Berghammer return NativeRegisterContextLinux::DoWriteGPR(buf, buf_size); 939e85e6021STamas Berghammer #else // __aarch64__ 940e85e6021STamas Berghammer struct iovec ioVec; 941e85e6021STamas Berghammer ioVec.iov_base = buf; 942e85e6021STamas Berghammer ioVec.iov_len = buf_size; 943e85e6021STamas Berghammer 944e85e6021STamas Berghammer return WriteRegisterSet(&ioVec, buf_size, NT_PRSTATUS); 945e85e6021STamas Berghammer #endif // __arm__ 946e85e6021STamas Berghammer } 947e85e6021STamas Berghammer 94897206d57SZachary Turner Status NativeRegisterContextLinux_arm::DoReadFPR(void *buf, size_t buf_size) { 949e85e6021STamas Berghammer #ifdef __arm__ 950b9c1b51eSKate Stone return NativeProcessLinux::PtraceWrapper(PTRACE_GETVFPREGS, m_thread.GetID(), 951b9c1b51eSKate Stone nullptr, buf, buf_size); 952e85e6021STamas Berghammer #else // __aarch64__ 953e85e6021STamas Berghammer struct iovec ioVec; 954e85e6021STamas Berghammer ioVec.iov_base = buf; 955e85e6021STamas Berghammer ioVec.iov_len = buf_size; 956e85e6021STamas Berghammer 957e85e6021STamas Berghammer return ReadRegisterSet(&ioVec, buf_size, NT_ARM_VFP); 958e85e6021STamas Berghammer #endif // __arm__ 959ce26b7a6STamas Berghammer } 960ce26b7a6STamas Berghammer 96197206d57SZachary Turner Status NativeRegisterContextLinux_arm::DoWriteFPR(void *buf, size_t buf_size) { 962e85e6021STamas Berghammer #ifdef __arm__ 963b9c1b51eSKate Stone return NativeProcessLinux::PtraceWrapper(PTRACE_SETVFPREGS, m_thread.GetID(), 964b9c1b51eSKate Stone nullptr, buf, buf_size); 965e85e6021STamas Berghammer #else // __aarch64__ 966e85e6021STamas Berghammer struct iovec ioVec; 967e85e6021STamas Berghammer ioVec.iov_base = buf; 968e85e6021STamas Berghammer ioVec.iov_len = buf_size; 969e85e6021STamas Berghammer 970e85e6021STamas Berghammer return WriteRegisterSet(&ioVec, buf_size, NT_ARM_VFP); 971e85e6021STamas Berghammer #endif // __arm__ 972ce26b7a6STamas Berghammer } 973ce26b7a6STamas Berghammer 974e85e6021STamas Berghammer #endif // defined(__arm__) || defined(__arm64__) || defined(__aarch64__) 975