1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --check-globals 2 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-enable-irbuilder -verify -fopenmp -fopenmp-version=45 -x c++ -triple x86_64-unknown-unknown -emit-llvm %s -o - | FileCheck %s 3 // expected-no-diagnostics 4 5 struct S { 6 int a, b; 7 }; 8 9 struct P { 10 int a, b; 11 }; 12 13 // CHECK-LABEL: @_Z6simplePfS_Pi( 14 // CHECK-NEXT: entry: 15 // CHECK-NEXT: [[A_ADDR:%.*]] = alloca float*, align 8 16 // CHECK-NEXT: [[B_ADDR:%.*]] = alloca float*, align 8 17 // CHECK-NEXT: [[C_ADDR:%.*]] = alloca i32*, align 8 18 // CHECK-NEXT: [[S:%.*]] = alloca [[STRUCT_S:%.*]], align 4 19 // CHECK-NEXT: [[P:%.*]] = alloca %struct.S*, align 8 20 // CHECK-NEXT: [[PP:%.*]] = alloca [[STRUCT_P:%.*]], align 4 21 // CHECK-NEXT: [[I:%.*]] = alloca i32, align 4 22 // CHECK-NEXT: [[AGG_CAPTURED:%.*]] = alloca [[STRUCT_ANON:%.*]], align 8 23 // CHECK-NEXT: [[AGG_CAPTURED1:%.*]] = alloca [[STRUCT_ANON_0:%.*]], align 4 24 // CHECK-NEXT: [[DOTCOUNT_ADDR:%.*]] = alloca i32, align 4 25 // CHECK-NEXT: [[J:%.*]] = alloca i32, align 4 26 // CHECK-NEXT: [[AGG_CAPTURED8:%.*]] = alloca [[STRUCT_ANON_1:%.*]], align 8 27 // CHECK-NEXT: [[AGG_CAPTURED9:%.*]] = alloca [[STRUCT_ANON_2:%.*]], align 4 28 // CHECK-NEXT: [[DOTCOUNT_ADDR10:%.*]] = alloca i32, align 4 29 // CHECK-NEXT: store float* [[A:%.*]], float** [[A_ADDR]], align 8 30 // CHECK-NEXT: store float* [[B:%.*]], float** [[B_ADDR]], align 8 31 // CHECK-NEXT: store i32* [[C:%.*]], i32** [[C_ADDR]], align 8 32 // CHECK-NEXT: store i32 3, i32* [[I]], align 4 33 // CHECK-NEXT: [[TMP0:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[AGG_CAPTURED]], i32 0, i32 0 34 // CHECK-NEXT: store i32* [[I]], i32** [[TMP0]], align 8 35 // CHECK-NEXT: [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_ANON_0]], %struct.anon.0* [[AGG_CAPTURED1]], i32 0, i32 0 36 // CHECK-NEXT: [[TMP2:%.*]] = load i32, i32* [[I]], align 4 37 // CHECK-NEXT: store i32 [[TMP2]], i32* [[TMP1]], align 4 38 // CHECK-NEXT: call void @__captured_stmt(i32* [[DOTCOUNT_ADDR]], %struct.anon* [[AGG_CAPTURED]]) 39 // CHECK-NEXT: [[DOTCOUNT:%.*]] = load i32, i32* [[DOTCOUNT_ADDR]], align 4 40 // CHECK-NEXT: br label [[OMP_LOOP_PREHEADER:%.*]] 41 // CHECK: omp_loop.preheader: 42 // CHECK-NEXT: br label [[OMP_LOOP_HEADER:%.*]] 43 // CHECK: omp_loop.header: 44 // CHECK-NEXT: [[OMP_LOOP_IV:%.*]] = phi i32 [ 0, [[OMP_LOOP_PREHEADER]] ], [ [[OMP_LOOP_NEXT:%.*]], [[OMP_LOOP_INC:%.*]] ] 45 // CHECK-NEXT: br label [[OMP_LOOP_COND:%.*]] 46 // CHECK: omp_loop.cond: 47 // CHECK-NEXT: [[OMP_LOOP_CMP:%.*]] = icmp ult i32 [[OMP_LOOP_IV]], [[DOTCOUNT]] 48 // CHECK-NEXT: br i1 [[OMP_LOOP_CMP]], label [[OMP_LOOP_BODY:%.*]], label [[OMP_LOOP_EXIT:%.*]] 49 // CHECK: omp_loop.body: 50 // CHECK-NEXT: call void @__captured_stmt.1(i32* [[I]], i32 [[OMP_LOOP_IV]], %struct.anon.0* [[AGG_CAPTURED1]]), !llvm.access.group [[ACC_GRP3:![0-9]+]] 51 // CHECK-NEXT: [[TMP3:%.*]] = load float*, float** [[B_ADDR]], align 8, !llvm.access.group [[ACC_GRP3]] 52 // CHECK-NEXT: [[TMP4:%.*]] = load i32, i32* [[I]], align 4, !llvm.access.group [[ACC_GRP3]] 53 // CHECK-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP4]] to i64 54 // CHECK-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds float, float* [[TMP3]], i64 [[IDXPROM]] 55 // CHECK-NEXT: [[TMP5:%.*]] = load float, float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP3]] 56 // CHECK-NEXT: [[A2:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[S]], i32 0, i32 0 57 // CHECK-NEXT: [[TMP6:%.*]] = load i32, i32* [[A2]], align 4, !llvm.access.group [[ACC_GRP3]] 58 // CHECK-NEXT: [[CONV:%.*]] = sitofp i32 [[TMP6]] to float 59 // CHECK-NEXT: [[ADD:%.*]] = fadd float [[TMP5]], [[CONV]] 60 // CHECK-NEXT: [[TMP7:%.*]] = load %struct.S*, %struct.S** [[P]], align 8, !llvm.access.group [[ACC_GRP3]] 61 // CHECK-NEXT: [[A3:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[TMP7]], i32 0, i32 0 62 // CHECK-NEXT: [[TMP8:%.*]] = load i32, i32* [[A3]], align 4, !llvm.access.group [[ACC_GRP3]] 63 // CHECK-NEXT: [[CONV4:%.*]] = sitofp i32 [[TMP8]] to float 64 // CHECK-NEXT: [[ADD5:%.*]] = fadd float [[ADD]], [[CONV4]] 65 // CHECK-NEXT: [[TMP9:%.*]] = load float*, float** [[A_ADDR]], align 8, !llvm.access.group [[ACC_GRP3]] 66 // CHECK-NEXT: [[TMP10:%.*]] = load i32, i32* [[I]], align 4, !llvm.access.group [[ACC_GRP3]] 67 // CHECK-NEXT: [[IDXPROM6:%.*]] = sext i32 [[TMP10]] to i64 68 // CHECK-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds float, float* [[TMP9]], i64 [[IDXPROM6]] 69 // CHECK-NEXT: store float [[ADD5]], float* [[ARRAYIDX7]], align 4, !llvm.access.group [[ACC_GRP3]] 70 // CHECK-NEXT: br label [[OMP_LOOP_INC]] 71 // CHECK: omp_loop.inc: 72 // CHECK-NEXT: [[OMP_LOOP_NEXT]] = add nuw i32 [[OMP_LOOP_IV]], 1 73 // CHECK-NEXT: br label [[OMP_LOOP_HEADER]], !llvm.loop [[LOOP4:![0-9]+]] 74 // CHECK: omp_loop.exit: 75 // CHECK-NEXT: br label [[OMP_LOOP_AFTER:%.*]] 76 // CHECK: omp_loop.after: 77 // CHECK-NEXT: store i32 3, i32* [[J]], align 4 78 // CHECK-NEXT: [[TMP11:%.*]] = getelementptr inbounds [[STRUCT_ANON_1]], %struct.anon.1* [[AGG_CAPTURED8]], i32 0, i32 0 79 // CHECK-NEXT: store i32* [[J]], i32** [[TMP11]], align 8 80 // CHECK-NEXT: [[TMP12:%.*]] = getelementptr inbounds [[STRUCT_ANON_2]], %struct.anon.2* [[AGG_CAPTURED9]], i32 0, i32 0 81 // CHECK-NEXT: [[TMP13:%.*]] = load i32, i32* [[J]], align 4 82 // CHECK-NEXT: store i32 [[TMP13]], i32* [[TMP12]], align 4 83 // CHECK-NEXT: call void @__captured_stmt.2(i32* [[DOTCOUNT_ADDR10]], %struct.anon.1* [[AGG_CAPTURED8]]) 84 // CHECK-NEXT: [[DOTCOUNT11:%.*]] = load i32, i32* [[DOTCOUNT_ADDR10]], align 4 85 // CHECK-NEXT: br label [[OMP_LOOP_PREHEADER12:%.*]] 86 // CHECK: omp_loop.preheader12: 87 // CHECK-NEXT: br label [[OMP_LOOP_HEADER13:%.*]] 88 // CHECK: omp_loop.header13: 89 // CHECK-NEXT: [[OMP_LOOP_IV19:%.*]] = phi i32 [ 0, [[OMP_LOOP_PREHEADER12]] ], [ [[OMP_LOOP_NEXT21:%.*]], [[OMP_LOOP_INC16:%.*]] ] 90 // CHECK-NEXT: br label [[OMP_LOOP_COND14:%.*]] 91 // CHECK: omp_loop.cond14: 92 // CHECK-NEXT: [[OMP_LOOP_CMP20:%.*]] = icmp ult i32 [[OMP_LOOP_IV19]], [[DOTCOUNT11]] 93 // CHECK-NEXT: br i1 [[OMP_LOOP_CMP20]], label [[OMP_LOOP_BODY15:%.*]], label [[OMP_LOOP_EXIT17:%.*]] 94 // CHECK: omp_loop.body15: 95 // CHECK-NEXT: call void @__captured_stmt.3(i32* [[J]], i32 [[OMP_LOOP_IV19]], %struct.anon.2* [[AGG_CAPTURED9]]), !llvm.access.group [[ACC_GRP8:![0-9]+]] 96 // CHECK-NEXT: [[A22:%.*]] = getelementptr inbounds [[STRUCT_P]], %struct.P* [[PP]], i32 0, i32 0 97 // CHECK-NEXT: [[TMP14:%.*]] = load i32, i32* [[A22]], align 4, !llvm.access.group [[ACC_GRP8]] 98 // CHECK-NEXT: [[TMP15:%.*]] = load i32*, i32** [[C_ADDR]], align 8, !llvm.access.group [[ACC_GRP8]] 99 // CHECK-NEXT: [[TMP16:%.*]] = load i32, i32* [[J]], align 4, !llvm.access.group [[ACC_GRP8]] 100 // CHECK-NEXT: [[IDXPROM23:%.*]] = sext i32 [[TMP16]] to i64 101 // CHECK-NEXT: [[ARRAYIDX24:%.*]] = getelementptr inbounds i32, i32* [[TMP15]], i64 [[IDXPROM23]] 102 // CHECK-NEXT: store i32 [[TMP14]], i32* [[ARRAYIDX24]], align 4, !llvm.access.group [[ACC_GRP8]] 103 // CHECK-NEXT: br label [[OMP_LOOP_INC16]] 104 // CHECK: omp_loop.inc16: 105 // CHECK-NEXT: [[OMP_LOOP_NEXT21]] = add nuw i32 [[OMP_LOOP_IV19]], 1 106 // CHECK-NEXT: br label [[OMP_LOOP_HEADER13]], !llvm.loop [[LOOP9:![0-9]+]] 107 // CHECK: omp_loop.exit17: 108 // CHECK-NEXT: br label [[OMP_LOOP_AFTER18:%.*]] 109 // CHECK: omp_loop.after18: 110 // CHECK-NEXT: ret void 111 // 112 void simple(float *a, float *b, int *c) { 113 S s, *p; 114 P pp; 115 #pragma omp simd simdlen(3) 116 for (int i = 3; i < 32; i += 5) { 117 a[i] = b[i] + s.a + p->a; 118 } 119 120 #pragma omp simd 121 for (int j = 3; j < 32; j += 5) { 122 c[j] = pp.a; 123 } 124 } 125 //. 126 // CHECK: attributes #0 = { mustprogress noinline nounwind optnone "frame-pointer"="none" "min-legal-vector-width"="0" "no-trapping-math"="true" "stack-protector-buffer-size"="8" "target-features"="+cx8,+mmx,+sse,+sse2,+x87" } 127 // CHECK: attributes #1 = { noinline nounwind optnone "frame-pointer"="none" "min-legal-vector-width"="0" "no-trapping-math"="true" "stack-protector-buffer-size"="8" "target-features"="+cx8,+mmx,+sse,+sse2,+x87" } 128 //. 129 // CHECK: !0 = !{i32 1, !"wchar_size", i32 4} 130 // CHECK: !1 = !{i32 7, !"openmp", i32 45} 131 // CHECK: !3 = distinct !{} 132 // CHECK: !4 = distinct !{!4, !5, !6, !7} 133 // CHECK: !5 = !{!"llvm.loop.parallel_accesses", !3} 134 // CHECK: !6 = !{!"llvm.loop.vectorize.enable", i1 true} 135 // CHECK: !7 = !{!"llvm.loop.vectorize.width", i32 3} 136 // CHECK: !8 = distinct !{} 137 // CHECK: !9 = distinct !{!9, !10, !6} 138 // CHECK: !10 = !{!"llvm.loop.parallel_accesses", !8} 139 //. 140