1fb7df12dSIngo Molnar /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2c4b6014eSArnaldo Carvalho de Melo /*
3c4b6014eSArnaldo Carvalho de Melo  * Performance events:
4c4b6014eSArnaldo Carvalho de Melo  *
5c4b6014eSArnaldo Carvalho de Melo  *    Copyright (C) 2008-2009, Thomas Gleixner <[email protected]>
6c4b6014eSArnaldo Carvalho de Melo  *    Copyright (C) 2008-2011, Red Hat, Inc., Ingo Molnar
7c4b6014eSArnaldo Carvalho de Melo  *    Copyright (C) 2008-2011, Red Hat, Inc., Peter Zijlstra
8c4b6014eSArnaldo Carvalho de Melo  *
9c4b6014eSArnaldo Carvalho de Melo  * Data type definitions, declarations, prototypes.
10c4b6014eSArnaldo Carvalho de Melo  *
11c4b6014eSArnaldo Carvalho de Melo  *    Started by: Thomas Gleixner and Ingo Molnar
12c4b6014eSArnaldo Carvalho de Melo  *
13c4b6014eSArnaldo Carvalho de Melo  * For licencing details see kernel-base/COPYING
14c4b6014eSArnaldo Carvalho de Melo  */
15c4b6014eSArnaldo Carvalho de Melo #ifndef _UAPI_LINUX_PERF_EVENT_H
16c4b6014eSArnaldo Carvalho de Melo #define _UAPI_LINUX_PERF_EVENT_H
17c4b6014eSArnaldo Carvalho de Melo 
18c4b6014eSArnaldo Carvalho de Melo #include <linux/types.h>
19c4b6014eSArnaldo Carvalho de Melo #include <linux/ioctl.h>
20c4b6014eSArnaldo Carvalho de Melo #include <asm/byteorder.h>
21c4b6014eSArnaldo Carvalho de Melo 
22c4b6014eSArnaldo Carvalho de Melo /*
23c4b6014eSArnaldo Carvalho de Melo  * User-space ABI bits:
24c4b6014eSArnaldo Carvalho de Melo  */
25c4b6014eSArnaldo Carvalho de Melo 
26c4b6014eSArnaldo Carvalho de Melo /*
27c4b6014eSArnaldo Carvalho de Melo  * attr.type
28c4b6014eSArnaldo Carvalho de Melo  */
29c4b6014eSArnaldo Carvalho de Melo enum perf_type_id {
30c4b6014eSArnaldo Carvalho de Melo 	PERF_TYPE_HARDWARE			= 0,
31c4b6014eSArnaldo Carvalho de Melo 	PERF_TYPE_SOFTWARE			= 1,
32c4b6014eSArnaldo Carvalho de Melo 	PERF_TYPE_TRACEPOINT			= 2,
33c4b6014eSArnaldo Carvalho de Melo 	PERF_TYPE_HW_CACHE			= 3,
34c4b6014eSArnaldo Carvalho de Melo 	PERF_TYPE_RAW				= 4,
35c4b6014eSArnaldo Carvalho de Melo 	PERF_TYPE_BREAKPOINT			= 5,
36c4b6014eSArnaldo Carvalho de Melo 
37c4b6014eSArnaldo Carvalho de Melo 	PERF_TYPE_MAX,				/* non-ABI */
38c4b6014eSArnaldo Carvalho de Melo };
39c4b6014eSArnaldo Carvalho de Melo 
40c4b6014eSArnaldo Carvalho de Melo /*
4141273611SJin Yao  * attr.config layout for type PERF_TYPE_HARDWARE and PERF_TYPE_HW_CACHE
4241273611SJin Yao  * PERF_TYPE_HARDWARE:			0xEEEEEEEE000000AA
4341273611SJin Yao  *					AA: hardware event ID
4441273611SJin Yao  *					EEEEEEEE: PMU type ID
4541273611SJin Yao  * PERF_TYPE_HW_CACHE:			0xEEEEEEEE00DDCCBB
4641273611SJin Yao  *					BB: hardware cache ID
4741273611SJin Yao  *					CC: hardware cache op ID
4841273611SJin Yao  *					DD: hardware cache op result ID
4941273611SJin Yao  *					EEEEEEEE: PMU type ID
5041273611SJin Yao  * If the PMU type ID is 0, the PERF_TYPE_RAW will be applied.
5141273611SJin Yao  */
5241273611SJin Yao #define PERF_PMU_TYPE_SHIFT		32
5341273611SJin Yao #define PERF_HW_EVENT_MASK		0xffffffff
5441273611SJin Yao 
5541273611SJin Yao /*
56c4b6014eSArnaldo Carvalho de Melo  * Generalized performance event event_id types, used by the
57c4b6014eSArnaldo Carvalho de Melo  * attr.event_id parameter of the sys_perf_event_open()
58c4b6014eSArnaldo Carvalho de Melo  * syscall:
59c4b6014eSArnaldo Carvalho de Melo  */
60c4b6014eSArnaldo Carvalho de Melo enum perf_hw_id {
61c4b6014eSArnaldo Carvalho de Melo 	/*
62c4b6014eSArnaldo Carvalho de Melo 	 * Common hardware events, generalized by the kernel:
63c4b6014eSArnaldo Carvalho de Melo 	 */
64c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CPU_CYCLES		= 0,
65c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_INSTRUCTIONS		= 1,
66c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_REFERENCES		= 2,
67c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_MISSES		= 3,
68c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_BRANCH_INSTRUCTIONS	= 4,
69c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_BRANCH_MISSES		= 5,
70c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_BUS_CYCLES		= 6,
71c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_STALLED_CYCLES_FRONTEND	= 7,
72c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_STALLED_CYCLES_BACKEND	= 8,
73c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_REF_CPU_CYCLES		= 9,
74c4b6014eSArnaldo Carvalho de Melo 
75c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_MAX,			/* non-ABI */
76c4b6014eSArnaldo Carvalho de Melo };
77c4b6014eSArnaldo Carvalho de Melo 
78c4b6014eSArnaldo Carvalho de Melo /*
79c4b6014eSArnaldo Carvalho de Melo  * Generalized hardware cache events:
80c4b6014eSArnaldo Carvalho de Melo  *
81c4b6014eSArnaldo Carvalho de Melo  *       { L1-D, L1-I, LLC, ITLB, DTLB, BPU, NODE } x
82c4b6014eSArnaldo Carvalho de Melo  *       { read, write, prefetch } x
83c4b6014eSArnaldo Carvalho de Melo  *       { accesses, misses }
84c4b6014eSArnaldo Carvalho de Melo  */
85c4b6014eSArnaldo Carvalho de Melo enum perf_hw_cache_id {
86c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_L1D			= 0,
87c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_L1I			= 1,
88c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_LL			= 2,
89c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_DTLB		= 3,
90c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_ITLB		= 4,
91c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_BPU			= 5,
92c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_NODE		= 6,
93c4b6014eSArnaldo Carvalho de Melo 
94c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_MAX,		/* non-ABI */
95c4b6014eSArnaldo Carvalho de Melo };
96c4b6014eSArnaldo Carvalho de Melo 
97c4b6014eSArnaldo Carvalho de Melo enum perf_hw_cache_op_id {
98c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_OP_READ		= 0,
99c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_OP_WRITE		= 1,
100c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_OP_PREFETCH		= 2,
101c4b6014eSArnaldo Carvalho de Melo 
102c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_OP_MAX,		/* non-ABI */
103c4b6014eSArnaldo Carvalho de Melo };
104c4b6014eSArnaldo Carvalho de Melo 
105c4b6014eSArnaldo Carvalho de Melo enum perf_hw_cache_op_result_id {
106c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_RESULT_ACCESS	= 0,
107c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_RESULT_MISS		= 1,
108c4b6014eSArnaldo Carvalho de Melo 
109c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_HW_CACHE_RESULT_MAX,		/* non-ABI */
110c4b6014eSArnaldo Carvalho de Melo };
111c4b6014eSArnaldo Carvalho de Melo 
112c4b6014eSArnaldo Carvalho de Melo /*
113c4b6014eSArnaldo Carvalho de Melo  * Special "software" events provided by the kernel, even if the hardware
114c4b6014eSArnaldo Carvalho de Melo  * does not support performance events. These events measure various
115c4b6014eSArnaldo Carvalho de Melo  * physical and sw events of the kernel (and allow the profiling of them as
116c4b6014eSArnaldo Carvalho de Melo  * well):
117c4b6014eSArnaldo Carvalho de Melo  */
118c4b6014eSArnaldo Carvalho de Melo enum perf_sw_ids {
119c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_CPU_CLOCK			= 0,
120c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_TASK_CLOCK		= 1,
121c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_PAGE_FAULTS		= 2,
122c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_CONTEXT_SWITCHES		= 3,
123c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_CPU_MIGRATIONS		= 4,
124c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_PAGE_FAULTS_MIN		= 5,
125c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_PAGE_FAULTS_MAJ		= 6,
126c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_ALIGNMENT_FAULTS		= 7,
127c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_EMULATION_FAULTS		= 8,
128c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_DUMMY			= 9,
129c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_BPF_OUTPUT		= 10,
13071d7924bSArnaldo Carvalho de Melo 	PERF_COUNT_SW_CGROUP_SWITCHES		= 11,
131c4b6014eSArnaldo Carvalho de Melo 
132c4b6014eSArnaldo Carvalho de Melo 	PERF_COUNT_SW_MAX,			/* non-ABI */
133c4b6014eSArnaldo Carvalho de Melo };
134c4b6014eSArnaldo Carvalho de Melo 
135c4b6014eSArnaldo Carvalho de Melo /*
136c4b6014eSArnaldo Carvalho de Melo  * Bits that can be set in attr.sample_type to request information
137c4b6014eSArnaldo Carvalho de Melo  * in the overflow packets.
138c4b6014eSArnaldo Carvalho de Melo  */
139c4b6014eSArnaldo Carvalho de Melo enum perf_event_sample_format {
140c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_IP				= 1U << 0,
141c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_TID				= 1U << 1,
142c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_TIME			= 1U << 2,
143c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_ADDR			= 1U << 3,
144c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_READ			= 1U << 4,
145c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_CALLCHAIN			= 1U << 5,
146c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_ID				= 1U << 6,
147c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_CPU				= 1U << 7,
148c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_PERIOD			= 1U << 8,
149c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_STREAM_ID			= 1U << 9,
150c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_RAW				= 1U << 10,
151c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_STACK		= 1U << 11,
152c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_REGS_USER			= 1U << 12,
153c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_STACK_USER			= 1U << 13,
154c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_WEIGHT			= 1U << 14,
155c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_DATA_SRC			= 1U << 15,
156c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_IDENTIFIER			= 1U << 16,
157c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_TRANSACTION			= 1U << 17,
158c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_REGS_INTR			= 1U << 18,
1593b0a5daaSKan Liang 	PERF_SAMPLE_PHYS_ADDR			= 1U << 19,
16098dcf14dSAdrian Hunter 	PERF_SAMPLE_AUX				= 1U << 20,
16103590fb4SNamhyung Kim 	PERF_SAMPLE_CGROUP			= 1U << 21,
16247d98220SKan Liang 	PERF_SAMPLE_DATA_PAGE_SIZE		= 1U << 22,
16347d98220SKan Liang 	PERF_SAMPLE_CODE_PAGE_SIZE		= 1U << 23,
16481898ef1SKan Liang 	PERF_SAMPLE_WEIGHT_STRUCT		= 1U << 24,
165c4b6014eSArnaldo Carvalho de Melo 
16681898ef1SKan Liang 	PERF_SAMPLE_MAX = 1U << 25,		/* non-ABI */
167c4b6014eSArnaldo Carvalho de Melo };
168c4b6014eSArnaldo Carvalho de Melo 
16981898ef1SKan Liang #define PERF_SAMPLE_WEIGHT_TYPE	(PERF_SAMPLE_WEIGHT | PERF_SAMPLE_WEIGHT_STRUCT)
170c4b6014eSArnaldo Carvalho de Melo /*
171c4b6014eSArnaldo Carvalho de Melo  * values to program into branch_sample_type when PERF_SAMPLE_BRANCH is set
172c4b6014eSArnaldo Carvalho de Melo  *
173c4b6014eSArnaldo Carvalho de Melo  * If the user does not pass priv level information via branch_sample_type,
174c4b6014eSArnaldo Carvalho de Melo  * the kernel uses the event's priv level. Branch and event priv levels do
175c4b6014eSArnaldo Carvalho de Melo  * not have to match. Branch priv level is checked for permissions.
176c4b6014eSArnaldo Carvalho de Melo  *
177c4b6014eSArnaldo Carvalho de Melo  * The branch types can be combined, however BRANCH_ANY covers all types
178c4b6014eSArnaldo Carvalho de Melo  * of branches and therefore it supersedes all the other types.
179c4b6014eSArnaldo Carvalho de Melo  */
180c4b6014eSArnaldo Carvalho de Melo enum perf_branch_sample_type_shift {
181c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_USER_SHIFT		= 0, /* user branches */
182c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_KERNEL_SHIFT		= 1, /* kernel branches */
183c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_HV_SHIFT		= 2, /* hypervisor branches */
184c4b6014eSArnaldo Carvalho de Melo 
185c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_ANY_SHIFT		= 3, /* any branch types */
186c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT	= 4, /* any call branch */
187c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT	= 5, /* any return branch */
188c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_IND_CALL_SHIFT	= 6, /* indirect calls */
189c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_ABORT_TX_SHIFT	= 7, /* transaction aborts */
190c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_IN_TX_SHIFT		= 8, /* in transaction */
191c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_NO_TX_SHIFT		= 9, /* not in transaction */
192c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_COND_SHIFT		= 10, /* conditional branches */
193c4b6014eSArnaldo Carvalho de Melo 
194c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT	= 11, /* call/ret stack */
195c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT	= 12, /* indirect jumps */
196c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_CALL_SHIFT		= 13, /* direct call */
197c4b6014eSArnaldo Carvalho de Melo 
198c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_NO_FLAGS_SHIFT	= 14, /* no flags */
199c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_NO_CYCLES_SHIFT	= 15, /* no cycles */
200c4b6014eSArnaldo Carvalho de Melo 
201eb0baf8aSJin Yao 	PERF_SAMPLE_BRANCH_TYPE_SAVE_SHIFT	= 16, /* save branch type */
202eb0baf8aSJin Yao 
2036339998dSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_HW_INDEX_SHIFT	= 17, /* save low level index of raw branch records */
2046339998dSArnaldo Carvalho de Melo 
205bcb96ce6SAnshuman Khandual 	PERF_SAMPLE_BRANCH_PRIV_SAVE_SHIFT	= 18, /* save privilege mode */
206bcb96ce6SAnshuman Khandual 
20776db7aabSKan Liang 	PERF_SAMPLE_BRANCH_COUNTERS_SHIFT	= 19, /* save occurrences of events on a branch */
20876db7aabSKan Liang 
209c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_MAX_SHIFT		/* non-ABI */
210c4b6014eSArnaldo Carvalho de Melo };
211c4b6014eSArnaldo Carvalho de Melo 
212c4b6014eSArnaldo Carvalho de Melo enum perf_branch_sample_type {
213c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_USER		= 1U << PERF_SAMPLE_BRANCH_USER_SHIFT,
214c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_KERNEL	= 1U << PERF_SAMPLE_BRANCH_KERNEL_SHIFT,
215c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_HV		= 1U << PERF_SAMPLE_BRANCH_HV_SHIFT,
216c4b6014eSArnaldo Carvalho de Melo 
217c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_ANY		= 1U << PERF_SAMPLE_BRANCH_ANY_SHIFT,
218c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_ANY_CALL	= 1U << PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT,
219c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_ANY_RETURN	= 1U << PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT,
220c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_IND_CALL	= 1U << PERF_SAMPLE_BRANCH_IND_CALL_SHIFT,
221c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_ABORT_TX	= 1U << PERF_SAMPLE_BRANCH_ABORT_TX_SHIFT,
222c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_IN_TX	= 1U << PERF_SAMPLE_BRANCH_IN_TX_SHIFT,
223c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_NO_TX	= 1U << PERF_SAMPLE_BRANCH_NO_TX_SHIFT,
224c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_COND		= 1U << PERF_SAMPLE_BRANCH_COND_SHIFT,
225c4b6014eSArnaldo Carvalho de Melo 
226c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_CALL_STACK	= 1U << PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT,
227c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_IND_JUMP	= 1U << PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT,
228c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_CALL		= 1U << PERF_SAMPLE_BRANCH_CALL_SHIFT,
229c4b6014eSArnaldo Carvalho de Melo 
230c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_NO_FLAGS	= 1U << PERF_SAMPLE_BRANCH_NO_FLAGS_SHIFT,
231c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_NO_CYCLES	= 1U << PERF_SAMPLE_BRANCH_NO_CYCLES_SHIFT,
232c4b6014eSArnaldo Carvalho de Melo 
233eb0baf8aSJin Yao 	PERF_SAMPLE_BRANCH_TYPE_SAVE	=
234eb0baf8aSJin Yao 		1U << PERF_SAMPLE_BRANCH_TYPE_SAVE_SHIFT,
235eb0baf8aSJin Yao 
2366339998dSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_HW_INDEX	= 1U << PERF_SAMPLE_BRANCH_HW_INDEX_SHIFT,
2376339998dSArnaldo Carvalho de Melo 
238bcb96ce6SAnshuman Khandual 	PERF_SAMPLE_BRANCH_PRIV_SAVE	= 1U << PERF_SAMPLE_BRANCH_PRIV_SAVE_SHIFT,
239bcb96ce6SAnshuman Khandual 
24076db7aabSKan Liang 	PERF_SAMPLE_BRANCH_COUNTERS	= 1U << PERF_SAMPLE_BRANCH_COUNTERS_SHIFT,
24176db7aabSKan Liang 
242c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_BRANCH_MAX		= 1U << PERF_SAMPLE_BRANCH_MAX_SHIFT,
243c4b6014eSArnaldo Carvalho de Melo };
244c4b6014eSArnaldo Carvalho de Melo 
245eb0baf8aSJin Yao /*
246eb0baf8aSJin Yao  * Common flow change classification
247eb0baf8aSJin Yao  */
248eb0baf8aSJin Yao enum {
249eb0baf8aSJin Yao 	PERF_BR_UNKNOWN		= 0,	/* unknown */
250eb0baf8aSJin Yao 	PERF_BR_COND		= 1,	/* conditional */
251eb0baf8aSJin Yao 	PERF_BR_UNCOND		= 2,	/* unconditional  */
252eb0baf8aSJin Yao 	PERF_BR_IND		= 3,	/* indirect */
253eb0baf8aSJin Yao 	PERF_BR_CALL		= 4,	/* function call */
254eb0baf8aSJin Yao 	PERF_BR_IND_CALL	= 5,	/* indirect function call */
255eb0baf8aSJin Yao 	PERF_BR_RET		= 6,	/* function return */
256eb0baf8aSJin Yao 	PERF_BR_SYSCALL		= 7,	/* syscall */
257eb0baf8aSJin Yao 	PERF_BR_SYSRET		= 8,	/* syscall return */
258eb0baf8aSJin Yao 	PERF_BR_COND_CALL	= 9,	/* conditional function call */
259eb0baf8aSJin Yao 	PERF_BR_COND_RET	= 10,	/* conditional function return */
260cedd3614SAnshuman Khandual 	PERF_BR_ERET		= 11,	/* exception return */
261cedd3614SAnshuman Khandual 	PERF_BR_IRQ		= 12,	/* irq */
2621c96b6e4SAnshuman Khandual 	PERF_BR_SERROR		= 13,	/* system error */
2631c96b6e4SAnshuman Khandual 	PERF_BR_NO_TX		= 14,	/* not in transaction */
2640ddea8e2SAnshuman Khandual 	PERF_BR_EXTEND_ABI	= 15,	/* extend ABI */
265eb0baf8aSJin Yao 	PERF_BR_MAX,
266eb0baf8aSJin Yao };
267eb0baf8aSJin Yao 
268831c05a7SArnaldo Carvalho de Melo /*
269831c05a7SArnaldo Carvalho de Melo  * Common branch speculation outcome classification
270831c05a7SArnaldo Carvalho de Melo  */
271831c05a7SArnaldo Carvalho de Melo enum {
272831c05a7SArnaldo Carvalho de Melo 	PERF_BR_SPEC_NA			= 0,	/* Not available */
273831c05a7SArnaldo Carvalho de Melo 	PERF_BR_SPEC_WRONG_PATH		= 1,	/* Speculative but on wrong path */
274831c05a7SArnaldo Carvalho de Melo 	PERF_BR_NON_SPEC_CORRECT_PATH	= 2,	/* Non-speculative but on correct path */
275831c05a7SArnaldo Carvalho de Melo 	PERF_BR_SPEC_CORRECT_PATH	= 3,	/* Speculative and on correct path */
276831c05a7SArnaldo Carvalho de Melo 	PERF_BR_SPEC_MAX,
277831c05a7SArnaldo Carvalho de Melo };
278831c05a7SArnaldo Carvalho de Melo 
2790ddea8e2SAnshuman Khandual enum {
2800ddea8e2SAnshuman Khandual 	PERF_BR_NEW_FAULT_ALGN		= 0,    /* Alignment fault */
2810ddea8e2SAnshuman Khandual 	PERF_BR_NEW_FAULT_DATA		= 1,    /* Data fault */
2820ddea8e2SAnshuman Khandual 	PERF_BR_NEW_FAULT_INST		= 2,    /* Inst fault */
2830ddea8e2SAnshuman Khandual 	PERF_BR_NEW_ARCH_1		= 3,    /* Architecture specific */
2840ddea8e2SAnshuman Khandual 	PERF_BR_NEW_ARCH_2		= 4,    /* Architecture specific */
2850ddea8e2SAnshuman Khandual 	PERF_BR_NEW_ARCH_3		= 5,    /* Architecture specific */
2860ddea8e2SAnshuman Khandual 	PERF_BR_NEW_ARCH_4		= 6,    /* Architecture specific */
2870ddea8e2SAnshuman Khandual 	PERF_BR_NEW_ARCH_5		= 7,    /* Architecture specific */
2880ddea8e2SAnshuman Khandual 	PERF_BR_NEW_MAX,
2890ddea8e2SAnshuman Khandual };
2900ddea8e2SAnshuman Khandual 
291bcb96ce6SAnshuman Khandual enum {
292bcb96ce6SAnshuman Khandual 	PERF_BR_PRIV_UNKNOWN	= 0,
293bcb96ce6SAnshuman Khandual 	PERF_BR_PRIV_USER	= 1,
294bcb96ce6SAnshuman Khandual 	PERF_BR_PRIV_KERNEL	= 2,
295bcb96ce6SAnshuman Khandual 	PERF_BR_PRIV_HV		= 3,
296bcb96ce6SAnshuman Khandual };
297bcb96ce6SAnshuman Khandual 
298fb42f8b7SAnshuman Khandual #define PERF_BR_ARM64_FIQ		PERF_BR_NEW_ARCH_1
299fb42f8b7SAnshuman Khandual #define PERF_BR_ARM64_DEBUG_HALT	PERF_BR_NEW_ARCH_2
300fb42f8b7SAnshuman Khandual #define PERF_BR_ARM64_DEBUG_EXIT	PERF_BR_NEW_ARCH_3
301fb42f8b7SAnshuman Khandual #define PERF_BR_ARM64_DEBUG_INST	PERF_BR_NEW_ARCH_4
302fb42f8b7SAnshuman Khandual #define PERF_BR_ARM64_DEBUG_DATA	PERF_BR_NEW_ARCH_5
303fb42f8b7SAnshuman Khandual 
304c4b6014eSArnaldo Carvalho de Melo #define PERF_SAMPLE_BRANCH_PLM_ALL \
305c4b6014eSArnaldo Carvalho de Melo 	(PERF_SAMPLE_BRANCH_USER|\
306c4b6014eSArnaldo Carvalho de Melo 	 PERF_SAMPLE_BRANCH_KERNEL|\
307c4b6014eSArnaldo Carvalho de Melo 	 PERF_SAMPLE_BRANCH_HV)
308c4b6014eSArnaldo Carvalho de Melo 
309c4b6014eSArnaldo Carvalho de Melo /*
310c4b6014eSArnaldo Carvalho de Melo  * Values to determine ABI of the registers dump.
311c4b6014eSArnaldo Carvalho de Melo  */
312c4b6014eSArnaldo Carvalho de Melo enum perf_sample_regs_abi {
313c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_REGS_ABI_NONE	= 0,
314c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_REGS_ABI_32		= 1,
315c4b6014eSArnaldo Carvalho de Melo 	PERF_SAMPLE_REGS_ABI_64		= 2,
316c4b6014eSArnaldo Carvalho de Melo };
317c4b6014eSArnaldo Carvalho de Melo 
318c4b6014eSArnaldo Carvalho de Melo /*
319c4b6014eSArnaldo Carvalho de Melo  * Values for the memory transaction event qualifier, mostly for
320c4b6014eSArnaldo Carvalho de Melo  * abort events. Multiple bits can be set.
321c4b6014eSArnaldo Carvalho de Melo  */
322c4b6014eSArnaldo Carvalho de Melo enum {
323c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_ELISION        = (1 << 0), /* From elision */
324c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_TRANSACTION    = (1 << 1), /* From transaction */
325c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_SYNC           = (1 << 2), /* Instruction is related */
326c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_ASYNC          = (1 << 3), /* Instruction not related */
327c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_RETRY          = (1 << 4), /* Retry possible */
328c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_CONFLICT       = (1 << 5), /* Conflict abort */
329c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_CAPACITY_WRITE = (1 << 6), /* Capacity write abort */
330c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_CAPACITY_READ  = (1 << 7), /* Capacity read abort */
331c4b6014eSArnaldo Carvalho de Melo 
332c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_MAX	        = (1 << 8), /* non-ABI */
333c4b6014eSArnaldo Carvalho de Melo 
334c4b6014eSArnaldo Carvalho de Melo 	/* bits 32..63 are reserved for the abort code */
335c4b6014eSArnaldo Carvalho de Melo 
336c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_ABORT_MASK  = (0xffffffffULL << 32),
337c4b6014eSArnaldo Carvalho de Melo 	PERF_TXN_ABORT_SHIFT = 32,
338c4b6014eSArnaldo Carvalho de Melo };
339c4b6014eSArnaldo Carvalho de Melo 
340c4b6014eSArnaldo Carvalho de Melo /*
341c4b6014eSArnaldo Carvalho de Melo  * The format of the data returned by read() on a perf event fd,
342c4b6014eSArnaldo Carvalho de Melo  * as specified by attr.read_format:
343c4b6014eSArnaldo Carvalho de Melo  *
344c4b6014eSArnaldo Carvalho de Melo  * struct read_format {
345c4b6014eSArnaldo Carvalho de Melo  *	{ u64		value;
346c4b6014eSArnaldo Carvalho de Melo  *	  { u64		time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
347c4b6014eSArnaldo Carvalho de Melo  *	  { u64		time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
348c4b6014eSArnaldo Carvalho de Melo  *	  { u64		id;           } && PERF_FORMAT_ID
34965ba872aSNamhyung Kim  *	  { u64		lost;         } && PERF_FORMAT_LOST
350c4b6014eSArnaldo Carvalho de Melo  *	} && !PERF_FORMAT_GROUP
351c4b6014eSArnaldo Carvalho de Melo  *
352c4b6014eSArnaldo Carvalho de Melo  *	{ u64		nr;
353c4b6014eSArnaldo Carvalho de Melo  *	  { u64		time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
354c4b6014eSArnaldo Carvalho de Melo  *	  { u64		time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
355c4b6014eSArnaldo Carvalho de Melo  *	  { u64		value;
356c4b6014eSArnaldo Carvalho de Melo  *	    { u64	id;           } && PERF_FORMAT_ID
35765ba872aSNamhyung Kim  *	    { u64	lost;         } && PERF_FORMAT_LOST
358c4b6014eSArnaldo Carvalho de Melo  *	  }		cntr[nr];
359c4b6014eSArnaldo Carvalho de Melo  *	} && PERF_FORMAT_GROUP
360c4b6014eSArnaldo Carvalho de Melo  * };
361c4b6014eSArnaldo Carvalho de Melo  */
362c4b6014eSArnaldo Carvalho de Melo enum perf_event_read_format {
363c4b6014eSArnaldo Carvalho de Melo 	PERF_FORMAT_TOTAL_TIME_ENABLED		= 1U << 0,
364c4b6014eSArnaldo Carvalho de Melo 	PERF_FORMAT_TOTAL_TIME_RUNNING		= 1U << 1,
365c4b6014eSArnaldo Carvalho de Melo 	PERF_FORMAT_ID				= 1U << 2,
366c4b6014eSArnaldo Carvalho de Melo 	PERF_FORMAT_GROUP			= 1U << 3,
36765ba872aSNamhyung Kim 	PERF_FORMAT_LOST			= 1U << 4,
368c4b6014eSArnaldo Carvalho de Melo 
36965ba872aSNamhyung Kim 	PERF_FORMAT_MAX = 1U << 5,		/* non-ABI */
370c4b6014eSArnaldo Carvalho de Melo };
371c4b6014eSArnaldo Carvalho de Melo 
372c4b6014eSArnaldo Carvalho de Melo #define PERF_ATTR_SIZE_VER0	64	/* sizeof first published struct */
373c4b6014eSArnaldo Carvalho de Melo #define PERF_ATTR_SIZE_VER1	72	/* add: config2 */
374c4b6014eSArnaldo Carvalho de Melo #define PERF_ATTR_SIZE_VER2	80	/* add: branch_sample_type */
375c4b6014eSArnaldo Carvalho de Melo #define PERF_ATTR_SIZE_VER3	96	/* add: sample_regs_user */
376c4b6014eSArnaldo Carvalho de Melo 					/* add: sample_stack_user */
377c4b6014eSArnaldo Carvalho de Melo #define PERF_ATTR_SIZE_VER4	104	/* add: sample_regs_intr */
378c4b6014eSArnaldo Carvalho de Melo #define PERF_ATTR_SIZE_VER5	112	/* add: aux_watermark */
37998dcf14dSAdrian Hunter #define PERF_ATTR_SIZE_VER6	120	/* add: aux_sample_size */
38071d7924bSArnaldo Carvalho de Melo #define PERF_ATTR_SIZE_VER7	128	/* add: sig_data */
38106a1574bSArnaldo Carvalho de Melo #define PERF_ATTR_SIZE_VER8	136	/* add: config3 */
382c4b6014eSArnaldo Carvalho de Melo 
383c4b6014eSArnaldo Carvalho de Melo /*
384c4b6014eSArnaldo Carvalho de Melo  * Hardware event_id to monitor via a performance monitoring event:
385c4b6014eSArnaldo Carvalho de Melo  *
386c4b6014eSArnaldo Carvalho de Melo  * @sample_max_stack: Max number of frame pointers in a callchain,
387c4b6014eSArnaldo Carvalho de Melo  *		      should be < /proc/sys/kernel/perf_event_max_stack
388*ae629773SNamhyung Kim  *		      Max number of entries of branch stack
389*ae629773SNamhyung Kim  *		      should be < hardware limit
390c4b6014eSArnaldo Carvalho de Melo  */
391c4b6014eSArnaldo Carvalho de Melo struct perf_event_attr {
392c4b6014eSArnaldo Carvalho de Melo 
393c4b6014eSArnaldo Carvalho de Melo 	/*
394c4b6014eSArnaldo Carvalho de Melo 	 * Major type: hardware/software/tracepoint/etc.
395c4b6014eSArnaldo Carvalho de Melo 	 */
396c4b6014eSArnaldo Carvalho de Melo 	__u32			type;
397c4b6014eSArnaldo Carvalho de Melo 
398c4b6014eSArnaldo Carvalho de Melo 	/*
399c4b6014eSArnaldo Carvalho de Melo 	 * Size of the attr structure, for fwd/bwd compat.
400c4b6014eSArnaldo Carvalho de Melo 	 */
401c4b6014eSArnaldo Carvalho de Melo 	__u32			size;
402c4b6014eSArnaldo Carvalho de Melo 
403c4b6014eSArnaldo Carvalho de Melo 	/*
404c4b6014eSArnaldo Carvalho de Melo 	 * Type specific configuration information.
405c4b6014eSArnaldo Carvalho de Melo 	 */
406c4b6014eSArnaldo Carvalho de Melo 	__u64			config;
407c4b6014eSArnaldo Carvalho de Melo 
408c4b6014eSArnaldo Carvalho de Melo 	union {
409c4b6014eSArnaldo Carvalho de Melo 		__u64		sample_period;
410c4b6014eSArnaldo Carvalho de Melo 		__u64		sample_freq;
411c4b6014eSArnaldo Carvalho de Melo 	};
412c4b6014eSArnaldo Carvalho de Melo 
413c4b6014eSArnaldo Carvalho de Melo 	__u64			sample_type;
414c4b6014eSArnaldo Carvalho de Melo 	__u64			read_format;
415c4b6014eSArnaldo Carvalho de Melo 
416c4b6014eSArnaldo Carvalho de Melo 	__u64			disabled       :  1, /* off by default        */
417c4b6014eSArnaldo Carvalho de Melo 				inherit	       :  1, /* children inherit it   */
418c4b6014eSArnaldo Carvalho de Melo 				pinned	       :  1, /* must always be on PMU */
419c4b6014eSArnaldo Carvalho de Melo 				exclusive      :  1, /* only group on PMU     */
420c4b6014eSArnaldo Carvalho de Melo 				exclude_user   :  1, /* don't count user      */
421c4b6014eSArnaldo Carvalho de Melo 				exclude_kernel :  1, /* ditto kernel          */
422c4b6014eSArnaldo Carvalho de Melo 				exclude_hv     :  1, /* ditto hypervisor      */
423c4b6014eSArnaldo Carvalho de Melo 				exclude_idle   :  1, /* don't count when idle */
424c4b6014eSArnaldo Carvalho de Melo 				mmap           :  1, /* include mmap data     */
425c4b6014eSArnaldo Carvalho de Melo 				comm	       :  1, /* include comm data     */
426c4b6014eSArnaldo Carvalho de Melo 				freq           :  1, /* use freq, not period  */
427c4b6014eSArnaldo Carvalho de Melo 				inherit_stat   :  1, /* per task counts       */
428c4b6014eSArnaldo Carvalho de Melo 				enable_on_exec :  1, /* next exec enables     */
429c4b6014eSArnaldo Carvalho de Melo 				task           :  1, /* trace fork/exit       */
430c4b6014eSArnaldo Carvalho de Melo 				watermark      :  1, /* wakeup_watermark      */
431c4b6014eSArnaldo Carvalho de Melo 				/*
432c4b6014eSArnaldo Carvalho de Melo 				 * precise_ip:
433c4b6014eSArnaldo Carvalho de Melo 				 *
434c4b6014eSArnaldo Carvalho de Melo 				 *  0 - SAMPLE_IP can have arbitrary skid
435c4b6014eSArnaldo Carvalho de Melo 				 *  1 - SAMPLE_IP must have constant skid
436c4b6014eSArnaldo Carvalho de Melo 				 *  2 - SAMPLE_IP requested to have 0 skid
437c4b6014eSArnaldo Carvalho de Melo 				 *  3 - SAMPLE_IP must have 0 skid
438c4b6014eSArnaldo Carvalho de Melo 				 *
439c4b6014eSArnaldo Carvalho de Melo 				 *  See also PERF_RECORD_MISC_EXACT_IP
440c4b6014eSArnaldo Carvalho de Melo 				 */
441c4b6014eSArnaldo Carvalho de Melo 				precise_ip     :  2, /* skid constraint       */
442c4b6014eSArnaldo Carvalho de Melo 				mmap_data      :  1, /* non-exec mmap data    */
443c4b6014eSArnaldo Carvalho de Melo 				sample_id_all  :  1, /* sample_type all events */
444c4b6014eSArnaldo Carvalho de Melo 
445c4b6014eSArnaldo Carvalho de Melo 				exclude_host   :  1, /* don't count in host   */
446c4b6014eSArnaldo Carvalho de Melo 				exclude_guest  :  1, /* don't count in guest  */
447c4b6014eSArnaldo Carvalho de Melo 
448c4b6014eSArnaldo Carvalho de Melo 				exclude_callchain_kernel : 1, /* exclude kernel callchains */
449c4b6014eSArnaldo Carvalho de Melo 				exclude_callchain_user   : 1, /* exclude user callchains */
450c4b6014eSArnaldo Carvalho de Melo 				mmap2          :  1, /* include mmap with inode data     */
451c4b6014eSArnaldo Carvalho de Melo 				comm_exec      :  1, /* flag comm events that are due to an exec */
452c4b6014eSArnaldo Carvalho de Melo 				use_clockid    :  1, /* use @clockid for time fields */
453c4b6014eSArnaldo Carvalho de Melo 				context_switch :  1, /* context switch data */
454c4b6014eSArnaldo Carvalho de Melo 				write_backward :  1, /* Write ring buffer from end to beginning */
455f3b3614aSHari Bathini 				namespaces     :  1, /* include namespaces data */
456d764ac64SSong Liu 				ksymbol        :  1, /* include ksymbol events */
457df063c83SSong Liu 				bpf_event      :  1, /* include bpf events */
4585a4b58e5SAdrian Hunter 				aux_output     :  1, /* generate AUX records instead of events */
45903590fb4SNamhyung Kim 				cgroup         :  1, /* include cgroup events */
460246eba8eSAdrian Hunter 				text_poke      :  1, /* include text poke events */
461dde587aaSJiri Olsa 				build_id       :  1, /* use build id in mmap2 events */
46271d7924bSArnaldo Carvalho de Melo 				inherit_thread :  1, /* children only inherit if cloned with CLONE_THREAD */
46371d7924bSArnaldo Carvalho de Melo 				remove_on_exec :  1, /* event is removed from task on exec */
46471d7924bSArnaldo Carvalho de Melo 				sigtrap        :  1, /* send synchronous SIGTRAP on event */
46571d7924bSArnaldo Carvalho de Melo 				__reserved_1   : 26;
466c4b6014eSArnaldo Carvalho de Melo 
467c4b6014eSArnaldo Carvalho de Melo 	union {
468c4b6014eSArnaldo Carvalho de Melo 		__u32		wakeup_events;	  /* wakeup every n events */
469c4b6014eSArnaldo Carvalho de Melo 		__u32		wakeup_watermark; /* bytes before wakeup   */
470c4b6014eSArnaldo Carvalho de Melo 	};
471c4b6014eSArnaldo Carvalho de Melo 
472c4b6014eSArnaldo Carvalho de Melo 	__u32			bp_type;
473c4b6014eSArnaldo Carvalho de Melo 	union {
474c4b6014eSArnaldo Carvalho de Melo 		__u64		bp_addr;
4750d8dd67bSSong Liu 		__u64		kprobe_func; /* for perf_kprobe */
4760d8dd67bSSong Liu 		__u64		uprobe_path; /* for perf_uprobe */
477c4b6014eSArnaldo Carvalho de Melo 		__u64		config1; /* extension of config */
478c4b6014eSArnaldo Carvalho de Melo 	};
479c4b6014eSArnaldo Carvalho de Melo 	union {
480c4b6014eSArnaldo Carvalho de Melo 		__u64		bp_len;
4810d8dd67bSSong Liu 		__u64		kprobe_addr; /* when kprobe_func == NULL */
4820d8dd67bSSong Liu 		__u64		probe_offset; /* for perf_[k,u]probe */
483c4b6014eSArnaldo Carvalho de Melo 		__u64		config2; /* extension of config1 */
484c4b6014eSArnaldo Carvalho de Melo 	};
485c4b6014eSArnaldo Carvalho de Melo 	__u64	branch_sample_type; /* enum perf_branch_sample_type */
486c4b6014eSArnaldo Carvalho de Melo 
487c4b6014eSArnaldo Carvalho de Melo 	/*
488c4b6014eSArnaldo Carvalho de Melo 	 * Defines set of user regs to dump on samples.
489c4b6014eSArnaldo Carvalho de Melo 	 * See asm/perf_regs.h for details.
490c4b6014eSArnaldo Carvalho de Melo 	 */
491c4b6014eSArnaldo Carvalho de Melo 	__u64	sample_regs_user;
492c4b6014eSArnaldo Carvalho de Melo 
493c4b6014eSArnaldo Carvalho de Melo 	/*
494c4b6014eSArnaldo Carvalho de Melo 	 * Defines size of the user stack to dump on samples.
495c4b6014eSArnaldo Carvalho de Melo 	 */
496c4b6014eSArnaldo Carvalho de Melo 	__u32	sample_stack_user;
497c4b6014eSArnaldo Carvalho de Melo 
498c4b6014eSArnaldo Carvalho de Melo 	__s32	clockid;
499c4b6014eSArnaldo Carvalho de Melo 	/*
500c4b6014eSArnaldo Carvalho de Melo 	 * Defines set of regs to dump for each sample
501c4b6014eSArnaldo Carvalho de Melo 	 * state captured on:
502c4b6014eSArnaldo Carvalho de Melo 	 *  - precise = 0: PMU interrupt
503c4b6014eSArnaldo Carvalho de Melo 	 *  - precise > 0: sampled instruction
504c4b6014eSArnaldo Carvalho de Melo 	 *
505c4b6014eSArnaldo Carvalho de Melo 	 * See asm/perf_regs.h for details.
506c4b6014eSArnaldo Carvalho de Melo 	 */
507c4b6014eSArnaldo Carvalho de Melo 	__u64	sample_regs_intr;
508c4b6014eSArnaldo Carvalho de Melo 
509c4b6014eSArnaldo Carvalho de Melo 	/*
510c4b6014eSArnaldo Carvalho de Melo 	 * Wakeup watermark for AUX area
511c4b6014eSArnaldo Carvalho de Melo 	 */
512c4b6014eSArnaldo Carvalho de Melo 	__u32	aux_watermark;
513c4b6014eSArnaldo Carvalho de Melo 	__u16	sample_max_stack;
51498dcf14dSAdrian Hunter 	__u16	__reserved_2;
51598dcf14dSAdrian Hunter 	__u32	aux_sample_size;
5165229df8fSNamhyung Kim 
5175229df8fSNamhyung Kim 	union {
5185229df8fSNamhyung Kim 		__u32	aux_action;
5195229df8fSNamhyung Kim 		struct {
5205229df8fSNamhyung Kim 			__u32	aux_start_paused :  1, /* start AUX area tracing paused */
5215229df8fSNamhyung Kim 				aux_pause        :  1, /* on overflow, pause AUX area tracing */
5225229df8fSNamhyung Kim 				aux_resume       :  1, /* on overflow, resume AUX area tracing */
5235229df8fSNamhyung Kim 				__reserved_3     : 29;
5245229df8fSNamhyung Kim 		};
5255229df8fSNamhyung Kim 	};
52671d7924bSArnaldo Carvalho de Melo 
52771d7924bSArnaldo Carvalho de Melo 	/*
52871d7924bSArnaldo Carvalho de Melo 	 * User provided data if sigtrap=1, passed back to user via
5294224680eSArnaldo Carvalho de Melo 	 * siginfo_t::si_perf_data, e.g. to permit user to identify the event.
530714b8b71SArnaldo Carvalho de Melo 	 * Note, siginfo_t::si_perf_data is long-sized, and sig_data will be
531714b8b71SArnaldo Carvalho de Melo 	 * truncated accordingly on 32 bit architectures.
53271d7924bSArnaldo Carvalho de Melo 	 */
53371d7924bSArnaldo Carvalho de Melo 	__u64	sig_data;
53406a1574bSArnaldo Carvalho de Melo 
53506a1574bSArnaldo Carvalho de Melo 	__u64	config3; /* extension of config2 */
536c4b6014eSArnaldo Carvalho de Melo };
537c4b6014eSArnaldo Carvalho de Melo 
538d279f1f8SYonghong Song /*
539d279f1f8SYonghong Song  * Structure used by below PERF_EVENT_IOC_QUERY_BPF command
540d279f1f8SYonghong Song  * to query bpf programs attached to the same perf tracepoint
541d279f1f8SYonghong Song  * as the given perf event.
542d279f1f8SYonghong Song  */
543d279f1f8SYonghong Song struct perf_event_query_bpf {
544d279f1f8SYonghong Song 	/*
545d279f1f8SYonghong Song 	 * The below ids array length
546d279f1f8SYonghong Song 	 */
547d279f1f8SYonghong Song 	__u32	ids_len;
548d279f1f8SYonghong Song 	/*
549d279f1f8SYonghong Song 	 * Set by the kernel to indicate the number of
550d279f1f8SYonghong Song 	 * available programs
551d279f1f8SYonghong Song 	 */
552d279f1f8SYonghong Song 	__u32	prog_cnt;
553d279f1f8SYonghong Song 	/*
554d279f1f8SYonghong Song 	 * User provided buffer to store program ids
555d279f1f8SYonghong Song 	 */
55694dfc73eSGustavo A. R. Silva 	__u32	ids[];
557d279f1f8SYonghong Song };
558d279f1f8SYonghong Song 
559c4b6014eSArnaldo Carvalho de Melo /*
560c4b6014eSArnaldo Carvalho de Melo  * Ioctls that can be done on a perf event fd:
561c4b6014eSArnaldo Carvalho de Melo  */
562c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_ENABLE			_IO ('$', 0)
563c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_DISABLE			_IO ('$', 1)
564c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_REFRESH			_IO ('$', 2)
565c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_RESET			_IO ('$', 3)
566c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_PERIOD			_IOW('$', 4, __u64)
567c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_SET_OUTPUT		_IO ('$', 5)
568c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_SET_FILTER		_IOW('$', 6, char *)
569c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_ID			_IOR('$', 7, __u64 *)
570c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_SET_BPF			_IOW('$', 8, __u32)
571c4b6014eSArnaldo Carvalho de Melo #define PERF_EVENT_IOC_PAUSE_OUTPUT		_IOW('$', 9, __u32)
572d279f1f8SYonghong Song #define PERF_EVENT_IOC_QUERY_BPF		_IOWR('$', 10, struct perf_event_query_bpf *)
57332ff77e8SMilind Chabbi #define PERF_EVENT_IOC_MODIFY_ATTRIBUTES	_IOW('$', 11, struct perf_event_attr *)
574c4b6014eSArnaldo Carvalho de Melo 
575c4b6014eSArnaldo Carvalho de Melo enum perf_event_ioc_flags {
576c4b6014eSArnaldo Carvalho de Melo 	PERF_IOC_FLAG_GROUP		= 1U << 0,
577c4b6014eSArnaldo Carvalho de Melo };
578c4b6014eSArnaldo Carvalho de Melo 
579c4b6014eSArnaldo Carvalho de Melo /*
580c4b6014eSArnaldo Carvalho de Melo  * Structure of the page that can be mapped via mmap
581c4b6014eSArnaldo Carvalho de Melo  */
582c4b6014eSArnaldo Carvalho de Melo struct perf_event_mmap_page {
583c4b6014eSArnaldo Carvalho de Melo 	__u32	version;		/* version number of this structure */
584c4b6014eSArnaldo Carvalho de Melo 	__u32	compat_version;		/* lowest version this is compat with */
585c4b6014eSArnaldo Carvalho de Melo 
586c4b6014eSArnaldo Carvalho de Melo 	/*
587c4b6014eSArnaldo Carvalho de Melo 	 * Bits needed to read the hw events in user-space.
588c4b6014eSArnaldo Carvalho de Melo 	 *
589c4b6014eSArnaldo Carvalho de Melo 	 *   u32 seq, time_mult, time_shift, index, width;
590c4b6014eSArnaldo Carvalho de Melo 	 *   u64 count, enabled, running;
591c4b6014eSArnaldo Carvalho de Melo 	 *   u64 cyc, time_offset;
592c4b6014eSArnaldo Carvalho de Melo 	 *   s64 pmc = 0;
593c4b6014eSArnaldo Carvalho de Melo 	 *
594c4b6014eSArnaldo Carvalho de Melo 	 *   do {
595c4b6014eSArnaldo Carvalho de Melo 	 *     seq = pc->lock;
596c4b6014eSArnaldo Carvalho de Melo 	 *     barrier()
597c4b6014eSArnaldo Carvalho de Melo 	 *
598c4b6014eSArnaldo Carvalho de Melo 	 *     enabled = pc->time_enabled;
599c4b6014eSArnaldo Carvalho de Melo 	 *     running = pc->time_running;
600c4b6014eSArnaldo Carvalho de Melo 	 *
601c4b6014eSArnaldo Carvalho de Melo 	 *     if (pc->cap_usr_time && enabled != running) {
602c4b6014eSArnaldo Carvalho de Melo 	 *       cyc = rdtsc();
603c4b6014eSArnaldo Carvalho de Melo 	 *       time_offset = pc->time_offset;
604c4b6014eSArnaldo Carvalho de Melo 	 *       time_mult   = pc->time_mult;
605c4b6014eSArnaldo Carvalho de Melo 	 *       time_shift  = pc->time_shift;
606c4b6014eSArnaldo Carvalho de Melo 	 *     }
607c4b6014eSArnaldo Carvalho de Melo 	 *
608c4b6014eSArnaldo Carvalho de Melo 	 *     index = pc->index;
609c4b6014eSArnaldo Carvalho de Melo 	 *     count = pc->offset;
610c4b6014eSArnaldo Carvalho de Melo 	 *     if (pc->cap_user_rdpmc && index) {
611c4b6014eSArnaldo Carvalho de Melo 	 *       width = pc->pmc_width;
612c4b6014eSArnaldo Carvalho de Melo 	 *       pmc = rdpmc(index - 1);
613c4b6014eSArnaldo Carvalho de Melo 	 *     }
614c4b6014eSArnaldo Carvalho de Melo 	 *
615c4b6014eSArnaldo Carvalho de Melo 	 *     barrier();
616c4b6014eSArnaldo Carvalho de Melo 	 *   } while (pc->lock != seq);
617c4b6014eSArnaldo Carvalho de Melo 	 *
618c4b6014eSArnaldo Carvalho de Melo 	 * NOTE: for obvious reason this only works on self-monitoring
619c4b6014eSArnaldo Carvalho de Melo 	 *       processes.
620c4b6014eSArnaldo Carvalho de Melo 	 */
621c4b6014eSArnaldo Carvalho de Melo 	__u32	lock;			/* seqlock for synchronization */
622c4b6014eSArnaldo Carvalho de Melo 	__u32	index;			/* hardware event identifier */
623c4b6014eSArnaldo Carvalho de Melo 	__s64	offset;			/* add to hardware event value */
624c4b6014eSArnaldo Carvalho de Melo 	__u64	time_enabled;		/* time event active */
625c4b6014eSArnaldo Carvalho de Melo 	__u64	time_running;		/* time event on cpu */
626c4b6014eSArnaldo Carvalho de Melo 	union {
627c4b6014eSArnaldo Carvalho de Melo 		__u64	capabilities;
628c4b6014eSArnaldo Carvalho de Melo 		struct {
629c4b6014eSArnaldo Carvalho de Melo 			__u64	cap_bit0		: 1, /* Always 0, deprecated, see commit 860f085b74e9 */
630c4b6014eSArnaldo Carvalho de Melo 				cap_bit0_is_deprecated	: 1, /* Always 1, signals that bit 0 is zero */
631c4b6014eSArnaldo Carvalho de Melo 
632c4b6014eSArnaldo Carvalho de Melo 				cap_user_rdpmc		: 1, /* The RDPMC instruction can be used to read counts */
6335271d915SLeo Yan 				cap_user_time		: 1, /* The time_{shift,mult,offset} fields are used */
634c4b6014eSArnaldo Carvalho de Melo 				cap_user_time_zero	: 1, /* The time_zero field is used */
6355271d915SLeo Yan 				cap_user_time_short	: 1, /* the time_{cycle,mask} fields are used */
6365271d915SLeo Yan 				cap_____res		: 58;
637c4b6014eSArnaldo Carvalho de Melo 		};
638c4b6014eSArnaldo Carvalho de Melo 	};
639c4b6014eSArnaldo Carvalho de Melo 
640c4b6014eSArnaldo Carvalho de Melo 	/*
641c4b6014eSArnaldo Carvalho de Melo 	 * If cap_user_rdpmc this field provides the bit-width of the value
642c4b6014eSArnaldo Carvalho de Melo 	 * read using the rdpmc() or equivalent instruction. This can be used
643c4b6014eSArnaldo Carvalho de Melo 	 * to sign extend the result like:
644c4b6014eSArnaldo Carvalho de Melo 	 *
645c4b6014eSArnaldo Carvalho de Melo 	 *   pmc <<= 64 - width;
646c4b6014eSArnaldo Carvalho de Melo 	 *   pmc >>= 64 - width; // signed shift right
647c4b6014eSArnaldo Carvalho de Melo 	 *   count += pmc;
648c4b6014eSArnaldo Carvalho de Melo 	 */
649c4b6014eSArnaldo Carvalho de Melo 	__u16	pmc_width;
650c4b6014eSArnaldo Carvalho de Melo 
651c4b6014eSArnaldo Carvalho de Melo 	/*
652c4b6014eSArnaldo Carvalho de Melo 	 * If cap_usr_time the below fields can be used to compute the time
653c4b6014eSArnaldo Carvalho de Melo 	 * delta since time_enabled (in ns) using rdtsc or similar.
654c4b6014eSArnaldo Carvalho de Melo 	 *
655c4b6014eSArnaldo Carvalho de Melo 	 *   u64 quot, rem;
656c4b6014eSArnaldo Carvalho de Melo 	 *   u64 delta;
657c4b6014eSArnaldo Carvalho de Melo 	 *
658c4b6014eSArnaldo Carvalho de Melo 	 *   quot = (cyc >> time_shift);
659c4b6014eSArnaldo Carvalho de Melo 	 *   rem = cyc & (((u64)1 << time_shift) - 1);
660c4b6014eSArnaldo Carvalho de Melo 	 *   delta = time_offset + quot * time_mult +
661c4b6014eSArnaldo Carvalho de Melo 	 *              ((rem * time_mult) >> time_shift);
662c4b6014eSArnaldo Carvalho de Melo 	 *
663c4b6014eSArnaldo Carvalho de Melo 	 * Where time_offset,time_mult,time_shift and cyc are read in the
664c4b6014eSArnaldo Carvalho de Melo 	 * seqcount loop described above. This delta can then be added to
665c4b6014eSArnaldo Carvalho de Melo 	 * enabled and possible running (if index), improving the scaling:
666c4b6014eSArnaldo Carvalho de Melo 	 *
667c4b6014eSArnaldo Carvalho de Melo 	 *   enabled += delta;
668c4b6014eSArnaldo Carvalho de Melo 	 *   if (index)
669c4b6014eSArnaldo Carvalho de Melo 	 *     running += delta;
670c4b6014eSArnaldo Carvalho de Melo 	 *
671c4b6014eSArnaldo Carvalho de Melo 	 *   quot = count / running;
672c4b6014eSArnaldo Carvalho de Melo 	 *   rem  = count % running;
673c4b6014eSArnaldo Carvalho de Melo 	 *   count = quot * enabled + (rem * enabled) / running;
674c4b6014eSArnaldo Carvalho de Melo 	 */
675c4b6014eSArnaldo Carvalho de Melo 	__u16	time_shift;
676c4b6014eSArnaldo Carvalho de Melo 	__u32	time_mult;
677c4b6014eSArnaldo Carvalho de Melo 	__u64	time_offset;
678c4b6014eSArnaldo Carvalho de Melo 	/*
679c4b6014eSArnaldo Carvalho de Melo 	 * If cap_usr_time_zero, the hardware clock (e.g. TSC) can be calculated
680c4b6014eSArnaldo Carvalho de Melo 	 * from sample timestamps.
681c4b6014eSArnaldo Carvalho de Melo 	 *
682c4b6014eSArnaldo Carvalho de Melo 	 *   time = timestamp - time_zero;
683c4b6014eSArnaldo Carvalho de Melo 	 *   quot = time / time_mult;
684c4b6014eSArnaldo Carvalho de Melo 	 *   rem  = time % time_mult;
685c4b6014eSArnaldo Carvalho de Melo 	 *   cyc = (quot << time_shift) + (rem << time_shift) / time_mult;
686c4b6014eSArnaldo Carvalho de Melo 	 *
687c4b6014eSArnaldo Carvalho de Melo 	 * And vice versa:
688c4b6014eSArnaldo Carvalho de Melo 	 *
689c4b6014eSArnaldo Carvalho de Melo 	 *   quot = cyc >> time_shift;
690c4b6014eSArnaldo Carvalho de Melo 	 *   rem  = cyc & (((u64)1 << time_shift) - 1);
691c4b6014eSArnaldo Carvalho de Melo 	 *   timestamp = time_zero + quot * time_mult +
692c4b6014eSArnaldo Carvalho de Melo 	 *               ((rem * time_mult) >> time_shift);
693c4b6014eSArnaldo Carvalho de Melo 	 */
694c4b6014eSArnaldo Carvalho de Melo 	__u64	time_zero;
6955271d915SLeo Yan 
696c4b6014eSArnaldo Carvalho de Melo 	__u32	size;			/* Header size up to __reserved[] fields. */
6975271d915SLeo Yan 	__u32	__reserved_1;
6985271d915SLeo Yan 
6995271d915SLeo Yan 	/*
7005271d915SLeo Yan 	 * If cap_usr_time_short, the hardware clock is less than 64bit wide
7015271d915SLeo Yan 	 * and we must compute the 'cyc' value, as used by cap_usr_time, as:
7025271d915SLeo Yan 	 *
7035271d915SLeo Yan 	 *   cyc = time_cycles + ((cyc - time_cycles) & time_mask)
7045271d915SLeo Yan 	 *
7055271d915SLeo Yan 	 * NOTE: this form is explicitly chosen such that cap_usr_time_short
7065271d915SLeo Yan 	 *       is a correction on top of cap_usr_time, and code that doesn't
7075271d915SLeo Yan 	 *       know about cap_usr_time_short still works under the assumption
7085271d915SLeo Yan 	 *       the counter doesn't wrap.
7095271d915SLeo Yan 	 */
7105271d915SLeo Yan 	__u64	time_cycles;
7115271d915SLeo Yan 	__u64	time_mask;
712c4b6014eSArnaldo Carvalho de Melo 
713c4b6014eSArnaldo Carvalho de Melo 		/*
714c4b6014eSArnaldo Carvalho de Melo 		 * Hole for extension of the self monitor capabilities
715c4b6014eSArnaldo Carvalho de Melo 		 */
716c4b6014eSArnaldo Carvalho de Melo 
7175271d915SLeo Yan 	__u8	__reserved[116*8];	/* align to 1k. */
718c4b6014eSArnaldo Carvalho de Melo 
719c4b6014eSArnaldo Carvalho de Melo 	/*
720c4b6014eSArnaldo Carvalho de Melo 	 * Control data for the mmap() data buffer.
721c4b6014eSArnaldo Carvalho de Melo 	 *
722c4b6014eSArnaldo Carvalho de Melo 	 * User-space reading the @data_head value should issue an smp_rmb(),
723c4b6014eSArnaldo Carvalho de Melo 	 * after reading this value.
724c4b6014eSArnaldo Carvalho de Melo 	 *
725c4b6014eSArnaldo Carvalho de Melo 	 * When the mapping is PROT_WRITE the @data_tail value should be
726c4b6014eSArnaldo Carvalho de Melo 	 * written by userspace to reflect the last read data, after issueing
727c4b6014eSArnaldo Carvalho de Melo 	 * an smp_mb() to separate the data read from the ->data_tail store.
728c4b6014eSArnaldo Carvalho de Melo 	 * In this case the kernel will not over-write unread data.
729c4b6014eSArnaldo Carvalho de Melo 	 *
730c4b6014eSArnaldo Carvalho de Melo 	 * See perf_output_put_handle() for the data ordering.
731c4b6014eSArnaldo Carvalho de Melo 	 *
732c4b6014eSArnaldo Carvalho de Melo 	 * data_{offset,size} indicate the location and size of the perf record
733c4b6014eSArnaldo Carvalho de Melo 	 * buffer within the mmapped area.
734c4b6014eSArnaldo Carvalho de Melo 	 */
735c4b6014eSArnaldo Carvalho de Melo 	__u64   data_head;		/* head in the data section */
736c4b6014eSArnaldo Carvalho de Melo 	__u64	data_tail;		/* user-space written tail */
737c4b6014eSArnaldo Carvalho de Melo 	__u64	data_offset;		/* where the buffer starts */
738c4b6014eSArnaldo Carvalho de Melo 	__u64	data_size;		/* data buffer size */
739c4b6014eSArnaldo Carvalho de Melo 
740c4b6014eSArnaldo Carvalho de Melo 	/*
741c4b6014eSArnaldo Carvalho de Melo 	 * AUX area is defined by aux_{offset,size} fields that should be set
742c4b6014eSArnaldo Carvalho de Melo 	 * by the userspace, so that
743c4b6014eSArnaldo Carvalho de Melo 	 *
744c4b6014eSArnaldo Carvalho de Melo 	 *   aux_offset >= data_offset + data_size
745c4b6014eSArnaldo Carvalho de Melo 	 *
746c4b6014eSArnaldo Carvalho de Melo 	 * prior to mmap()ing it. Size of the mmap()ed area should be aux_size.
747c4b6014eSArnaldo Carvalho de Melo 	 *
748c4b6014eSArnaldo Carvalho de Melo 	 * Ring buffer pointers aux_{head,tail} have the same semantics as
749c4b6014eSArnaldo Carvalho de Melo 	 * data_{head,tail} and same ordering rules apply.
750c4b6014eSArnaldo Carvalho de Melo 	 */
751c4b6014eSArnaldo Carvalho de Melo 	__u64	aux_head;
752c4b6014eSArnaldo Carvalho de Melo 	__u64	aux_tail;
753c4b6014eSArnaldo Carvalho de Melo 	__u64	aux_offset;
754c4b6014eSArnaldo Carvalho de Melo 	__u64	aux_size;
755c4b6014eSArnaldo Carvalho de Melo };
756c4b6014eSArnaldo Carvalho de Melo 
757dde587aaSJiri Olsa /*
758dde587aaSJiri Olsa  * The current state of perf_event_header::misc bits usage:
759dde587aaSJiri Olsa  * ('|' used bit, '-' unused bit)
760dde587aaSJiri Olsa  *
761dde587aaSJiri Olsa  *  012         CDEF
762dde587aaSJiri Olsa  *  |||---------||||
763dde587aaSJiri Olsa  *
764dde587aaSJiri Olsa  *  Where:
765dde587aaSJiri Olsa  *    0-2     CPUMODE_MASK
766dde587aaSJiri Olsa  *
767dde587aaSJiri Olsa  *    C       PROC_MAP_PARSE_TIMEOUT
768dde587aaSJiri Olsa  *    D       MMAP_DATA / COMM_EXEC / FORK_EXEC / SWITCH_OUT
769dde587aaSJiri Olsa  *    E       MMAP_BUILD_ID / EXACT_IP / SCHED_OUT_PREEMPT
770dde587aaSJiri Olsa  *    F       (reserved)
771dde587aaSJiri Olsa  */
772dde587aaSJiri Olsa 
773c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_CPUMODE_MASK		(7 << 0)
774c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_CPUMODE_UNKNOWN	(0 << 0)
775c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_KERNEL			(1 << 0)
776c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_USER			(2 << 0)
777c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_HYPERVISOR		(3 << 0)
778c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_GUEST_KERNEL		(4 << 0)
779c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_GUEST_USER		(5 << 0)
780c4b6014eSArnaldo Carvalho de Melo 
781c4b6014eSArnaldo Carvalho de Melo /*
782c4b6014eSArnaldo Carvalho de Melo  * Indicates that /proc/PID/maps parsing are truncated by time out.
783c4b6014eSArnaldo Carvalho de Melo  */
784c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_PROC_MAP_PARSE_TIMEOUT	(1 << 12)
785c4b6014eSArnaldo Carvalho de Melo /*
786972c1488SJiri Olsa  * Following PERF_RECORD_MISC_* are used on different
787972c1488SJiri Olsa  * events, so can reuse the same bit position:
788972c1488SJiri Olsa  *
789972c1488SJiri Olsa  *   PERF_RECORD_MISC_MMAP_DATA  - PERF_RECORD_MMAP* events
790972c1488SJiri Olsa  *   PERF_RECORD_MISC_COMM_EXEC  - PERF_RECORD_COMM event
7914f8f382eSDavid Miller  *   PERF_RECORD_MISC_FORK_EXEC  - PERF_RECORD_FORK event (perf internal)
792972c1488SJiri Olsa  *   PERF_RECORD_MISC_SWITCH_OUT - PERF_RECORD_SWITCH* events
793c4b6014eSArnaldo Carvalho de Melo  */
794c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_MMAP_DATA		(1 << 13)
795c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_COMM_EXEC		(1 << 13)
7964f8f382eSDavid Miller #define PERF_RECORD_MISC_FORK_EXEC		(1 << 13)
797c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_SWITCH_OUT		(1 << 13)
798c4b6014eSArnaldo Carvalho de Melo /*
799101592b4SAlexey Budankov  * These PERF_RECORD_MISC_* flags below are safely reused
800101592b4SAlexey Budankov  * for the following events:
801101592b4SAlexey Budankov  *
802101592b4SAlexey Budankov  *   PERF_RECORD_MISC_EXACT_IP           - PERF_RECORD_SAMPLE of precise events
803101592b4SAlexey Budankov  *   PERF_RECORD_MISC_SWITCH_OUT_PREEMPT - PERF_RECORD_SWITCH* events
804dde587aaSJiri Olsa  *   PERF_RECORD_MISC_MMAP_BUILD_ID      - PERF_RECORD_MMAP2 event
805101592b4SAlexey Budankov  *
806101592b4SAlexey Budankov  *
807101592b4SAlexey Budankov  * PERF_RECORD_MISC_EXACT_IP:
808c4b6014eSArnaldo Carvalho de Melo  *   Indicates that the content of PERF_SAMPLE_IP points to
809c4b6014eSArnaldo Carvalho de Melo  *   the actual instruction that triggered the event. See also
810c4b6014eSArnaldo Carvalho de Melo  *   perf_event_attr::precise_ip.
811101592b4SAlexey Budankov  *
812101592b4SAlexey Budankov  * PERF_RECORD_MISC_SWITCH_OUT_PREEMPT:
813101592b4SAlexey Budankov  *   Indicates that thread was preempted in TASK_RUNNING state.
814dde587aaSJiri Olsa  *
815dde587aaSJiri Olsa  * PERF_RECORD_MISC_MMAP_BUILD_ID:
816dde587aaSJiri Olsa  *   Indicates that mmap2 event carries build id data.
817c4b6014eSArnaldo Carvalho de Melo  */
818c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_EXACT_IP		(1 << 14)
819101592b4SAlexey Budankov #define PERF_RECORD_MISC_SWITCH_OUT_PREEMPT	(1 << 14)
820dde587aaSJiri Olsa #define PERF_RECORD_MISC_MMAP_BUILD_ID		(1 << 14)
821c4b6014eSArnaldo Carvalho de Melo /*
822c4b6014eSArnaldo Carvalho de Melo  * Reserve the last bit to indicate some extended misc field
823c4b6014eSArnaldo Carvalho de Melo  */
824c4b6014eSArnaldo Carvalho de Melo #define PERF_RECORD_MISC_EXT_RESERVED		(1 << 15)
825c4b6014eSArnaldo Carvalho de Melo 
826c4b6014eSArnaldo Carvalho de Melo struct perf_event_header {
827c4b6014eSArnaldo Carvalho de Melo 	__u32	type;
828c4b6014eSArnaldo Carvalho de Melo 	__u16	misc;
829c4b6014eSArnaldo Carvalho de Melo 	__u16	size;
830c4b6014eSArnaldo Carvalho de Melo };
831c4b6014eSArnaldo Carvalho de Melo 
832f3b3614aSHari Bathini struct perf_ns_link_info {
833f3b3614aSHari Bathini 	__u64	dev;
834f3b3614aSHari Bathini 	__u64	ino;
835f3b3614aSHari Bathini };
836f3b3614aSHari Bathini 
837f3b3614aSHari Bathini enum {
838f3b3614aSHari Bathini 	NET_NS_INDEX		= 0,
839f3b3614aSHari Bathini 	UTS_NS_INDEX		= 1,
840f3b3614aSHari Bathini 	IPC_NS_INDEX		= 2,
841f3b3614aSHari Bathini 	PID_NS_INDEX		= 3,
842f3b3614aSHari Bathini 	USER_NS_INDEX		= 4,
843f3b3614aSHari Bathini 	MNT_NS_INDEX		= 5,
844f3b3614aSHari Bathini 	CGROUP_NS_INDEX		= 6,
845f3b3614aSHari Bathini 
846f3b3614aSHari Bathini 	NR_NAMESPACES,		/* number of available namespaces */
847f3b3614aSHari Bathini };
848f3b3614aSHari Bathini 
849c4b6014eSArnaldo Carvalho de Melo enum perf_event_type {
850c4b6014eSArnaldo Carvalho de Melo 
851c4b6014eSArnaldo Carvalho de Melo 	/*
852c4b6014eSArnaldo Carvalho de Melo 	 * If perf_event_attr.sample_id_all is set then all event types will
853c4b6014eSArnaldo Carvalho de Melo 	 * have the sample_type selected fields related to where/when
854c4b6014eSArnaldo Carvalho de Melo 	 * (identity) an event took place (TID, TIME, ID, STREAM_ID, CPU,
855c4b6014eSArnaldo Carvalho de Melo 	 * IDENTIFIER) described in PERF_RECORD_SAMPLE below, it will be stashed
856c4b6014eSArnaldo Carvalho de Melo 	 * just after the perf_event_header and the fields already present for
857c4b6014eSArnaldo Carvalho de Melo 	 * the existing fields, i.e. at the end of the payload. That way a newer
858c4b6014eSArnaldo Carvalho de Melo 	 * perf.data file will be supported by older perf tools, with these new
859c4b6014eSArnaldo Carvalho de Melo 	 * optional fields being ignored.
860c4b6014eSArnaldo Carvalho de Melo 	 *
861c4b6014eSArnaldo Carvalho de Melo 	 * struct sample_id {
862c4b6014eSArnaldo Carvalho de Melo 	 * 	{ u32			pid, tid; } && PERF_SAMPLE_TID
863c4b6014eSArnaldo Carvalho de Melo 	 * 	{ u64			time;     } && PERF_SAMPLE_TIME
864c4b6014eSArnaldo Carvalho de Melo 	 * 	{ u64			id;       } && PERF_SAMPLE_ID
865c4b6014eSArnaldo Carvalho de Melo 	 * 	{ u64			stream_id;} && PERF_SAMPLE_STREAM_ID
866c4b6014eSArnaldo Carvalho de Melo 	 * 	{ u32			cpu, res; } && PERF_SAMPLE_CPU
867c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			id;	  } && PERF_SAMPLE_IDENTIFIER
868c4b6014eSArnaldo Carvalho de Melo 	 * } && perf_event_attr::sample_id_all
869c4b6014eSArnaldo Carvalho de Melo 	 *
870c4b6014eSArnaldo Carvalho de Melo 	 * Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID.  The
871c4b6014eSArnaldo Carvalho de Melo 	 * advantage of PERF_SAMPLE_IDENTIFIER is that its position is fixed
872c4b6014eSArnaldo Carvalho de Melo 	 * relative to header.size.
873c4b6014eSArnaldo Carvalho de Melo 	 */
874c4b6014eSArnaldo Carvalho de Melo 
875c4b6014eSArnaldo Carvalho de Melo 	/*
876c4b6014eSArnaldo Carvalho de Melo 	 * The MMAP events record the PROT_EXEC mappings so that we can
877c4b6014eSArnaldo Carvalho de Melo 	 * correlate userspace IPs to code. They have the following structure:
878c4b6014eSArnaldo Carvalho de Melo 	 *
879c4b6014eSArnaldo Carvalho de Melo 	 * struct {
880c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
881c4b6014eSArnaldo Carvalho de Melo 	 *
882c4b6014eSArnaldo Carvalho de Melo 	 *	u32				pid, tid;
883c4b6014eSArnaldo Carvalho de Melo 	 *	u64				addr;
884c4b6014eSArnaldo Carvalho de Melo 	 *	u64				len;
885c4b6014eSArnaldo Carvalho de Melo 	 *	u64				pgoff;
886c4b6014eSArnaldo Carvalho de Melo 	 *	char				filename[];
887c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
888c4b6014eSArnaldo Carvalho de Melo 	 * };
889c4b6014eSArnaldo Carvalho de Melo 	 */
890c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_MMAP			= 1,
891c4b6014eSArnaldo Carvalho de Melo 
892c4b6014eSArnaldo Carvalho de Melo 	/*
893c4b6014eSArnaldo Carvalho de Melo 	 * struct {
894c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
895c4b6014eSArnaldo Carvalho de Melo 	 *	u64				id;
896c4b6014eSArnaldo Carvalho de Melo 	 *	u64				lost;
897c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
898c4b6014eSArnaldo Carvalho de Melo 	 * };
899c4b6014eSArnaldo Carvalho de Melo 	 */
900c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_LOST			= 2,
901c4b6014eSArnaldo Carvalho de Melo 
902c4b6014eSArnaldo Carvalho de Melo 	/*
903c4b6014eSArnaldo Carvalho de Melo 	 * struct {
904c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
905c4b6014eSArnaldo Carvalho de Melo 	 *
906c4b6014eSArnaldo Carvalho de Melo 	 *	u32				pid, tid;
907c4b6014eSArnaldo Carvalho de Melo 	 *	char				comm[];
908c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
909c4b6014eSArnaldo Carvalho de Melo 	 * };
910c4b6014eSArnaldo Carvalho de Melo 	 */
911c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_COMM			= 3,
912c4b6014eSArnaldo Carvalho de Melo 
913c4b6014eSArnaldo Carvalho de Melo 	/*
914c4b6014eSArnaldo Carvalho de Melo 	 * struct {
915c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
916c4b6014eSArnaldo Carvalho de Melo 	 *	u32				pid, ppid;
917c4b6014eSArnaldo Carvalho de Melo 	 *	u32				tid, ptid;
918c4b6014eSArnaldo Carvalho de Melo 	 *	u64				time;
919c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
920c4b6014eSArnaldo Carvalho de Melo 	 * };
921c4b6014eSArnaldo Carvalho de Melo 	 */
922c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_EXIT			= 4,
923c4b6014eSArnaldo Carvalho de Melo 
924c4b6014eSArnaldo Carvalho de Melo 	/*
925c4b6014eSArnaldo Carvalho de Melo 	 * struct {
926c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
927c4b6014eSArnaldo Carvalho de Melo 	 *	u64				time;
928c4b6014eSArnaldo Carvalho de Melo 	 *	u64				id;
929c4b6014eSArnaldo Carvalho de Melo 	 *	u64				stream_id;
930c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
931c4b6014eSArnaldo Carvalho de Melo 	 * };
932c4b6014eSArnaldo Carvalho de Melo 	 */
933c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_THROTTLE			= 5,
934c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_UNTHROTTLE			= 6,
935c4b6014eSArnaldo Carvalho de Melo 
936c4b6014eSArnaldo Carvalho de Melo 	/*
937c4b6014eSArnaldo Carvalho de Melo 	 * struct {
938c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
939c4b6014eSArnaldo Carvalho de Melo 	 *	u32				pid, ppid;
940c4b6014eSArnaldo Carvalho de Melo 	 *	u32				tid, ptid;
941c4b6014eSArnaldo Carvalho de Melo 	 *	u64				time;
942c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
943c4b6014eSArnaldo Carvalho de Melo 	 * };
944c4b6014eSArnaldo Carvalho de Melo 	 */
945c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_FORK			= 7,
946c4b6014eSArnaldo Carvalho de Melo 
947c4b6014eSArnaldo Carvalho de Melo 	/*
948c4b6014eSArnaldo Carvalho de Melo 	 * struct {
949c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
950c4b6014eSArnaldo Carvalho de Melo 	 *	u32				pid, tid;
951c4b6014eSArnaldo Carvalho de Melo 	 *
952c4b6014eSArnaldo Carvalho de Melo 	 *	struct read_format		values;
953c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
954c4b6014eSArnaldo Carvalho de Melo 	 * };
955c4b6014eSArnaldo Carvalho de Melo 	 */
956c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_READ			= 8,
957c4b6014eSArnaldo Carvalho de Melo 
958c4b6014eSArnaldo Carvalho de Melo 	/*
959c4b6014eSArnaldo Carvalho de Melo 	 * struct {
960c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
961c4b6014eSArnaldo Carvalho de Melo 	 *
962c4b6014eSArnaldo Carvalho de Melo 	 *	#
963c4b6014eSArnaldo Carvalho de Melo 	 *	# Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID.
964c4b6014eSArnaldo Carvalho de Melo 	 *	# The advantage of PERF_SAMPLE_IDENTIFIER is that its position
965c4b6014eSArnaldo Carvalho de Melo 	 *	# is fixed relative to header.
966c4b6014eSArnaldo Carvalho de Melo 	 *	#
967c4b6014eSArnaldo Carvalho de Melo 	 *
968c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			id;	  } && PERF_SAMPLE_IDENTIFIER
969c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			ip;	  } && PERF_SAMPLE_IP
970c4b6014eSArnaldo Carvalho de Melo 	 *	{ u32			pid, tid; } && PERF_SAMPLE_TID
971c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			time;     } && PERF_SAMPLE_TIME
972c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			addr;     } && PERF_SAMPLE_ADDR
973c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			id;	  } && PERF_SAMPLE_ID
974c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			stream_id;} && PERF_SAMPLE_STREAM_ID
975c4b6014eSArnaldo Carvalho de Melo 	 *	{ u32			cpu, res; } && PERF_SAMPLE_CPU
976c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			period;   } && PERF_SAMPLE_PERIOD
977c4b6014eSArnaldo Carvalho de Melo 	 *
978c4b6014eSArnaldo Carvalho de Melo 	 *	{ struct read_format	values;	  } && PERF_SAMPLE_READ
979c4b6014eSArnaldo Carvalho de Melo 	 *
980c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			nr,
981c4b6014eSArnaldo Carvalho de Melo 	 *	  u64			ips[nr];  } && PERF_SAMPLE_CALLCHAIN
982c4b6014eSArnaldo Carvalho de Melo 	 *
983c4b6014eSArnaldo Carvalho de Melo 	 *	#
984c4b6014eSArnaldo Carvalho de Melo 	 *	# The RAW record below is opaque data wrt the ABI
985c4b6014eSArnaldo Carvalho de Melo 	 *	#
986c4b6014eSArnaldo Carvalho de Melo 	 *	# That is, the ABI doesn't make any promises wrt to
987c4b6014eSArnaldo Carvalho de Melo 	 *	# the stability of its content, it may vary depending
988c4b6014eSArnaldo Carvalho de Melo 	 *	# on event, hardware, kernel version and phase of
989c4b6014eSArnaldo Carvalho de Melo 	 *	# the moon.
990c4b6014eSArnaldo Carvalho de Melo 	 *	#
991c4b6014eSArnaldo Carvalho de Melo 	 *	# In other words, PERF_SAMPLE_RAW contents are not an ABI.
992c4b6014eSArnaldo Carvalho de Melo 	 *	#
993c4b6014eSArnaldo Carvalho de Melo 	 *
994c4b6014eSArnaldo Carvalho de Melo 	 *	{ u32			size;
995c4b6014eSArnaldo Carvalho de Melo 	 *	  char                  data[size];}&& PERF_SAMPLE_RAW
996c4b6014eSArnaldo Carvalho de Melo 	 *
997c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64                   nr;
9986339998dSArnaldo Carvalho de Melo 	 *	  { u64	hw_idx; } && PERF_SAMPLE_BRANCH_HW_INDEX
9996339998dSArnaldo Carvalho de Melo 	 *        { u64 from, to, flags } lbr[nr];
100076db7aabSKan Liang 	 *        #
100176db7aabSKan Liang 	 *        # The format of the counters is decided by the
100276db7aabSKan Liang 	 *        # "branch_counter_nr" and "branch_counter_width",
100376db7aabSKan Liang 	 *        # which are defined in the ABI.
100476db7aabSKan Liang 	 *        #
100576db7aabSKan Liang 	 *        { u64 counters; } cntr[nr] && PERF_SAMPLE_BRANCH_COUNTERS
10066339998dSArnaldo Carvalho de Melo 	 *      } && PERF_SAMPLE_BRANCH_STACK
1007c4b6014eSArnaldo Carvalho de Melo 	 *
1008c4b6014eSArnaldo Carvalho de Melo 	 * 	{ u64			abi; # enum perf_sample_regs_abi
1009c4b6014eSArnaldo Carvalho de Melo 	 * 	  u64			regs[weight(mask)]; } && PERF_SAMPLE_REGS_USER
1010c4b6014eSArnaldo Carvalho de Melo 	 *
1011c4b6014eSArnaldo Carvalho de Melo 	 * 	{ u64			size;
1012c4b6014eSArnaldo Carvalho de Melo 	 * 	  char			data[size];
1013c4b6014eSArnaldo Carvalho de Melo 	 * 	  u64			dyn_size; } && PERF_SAMPLE_STACK_USER
1014c4b6014eSArnaldo Carvalho de Melo 	 *
101581898ef1SKan Liang 	 *	{ union perf_sample_weight
101681898ef1SKan Liang 	 *	 {
101781898ef1SKan Liang 	 *		u64		full; && PERF_SAMPLE_WEIGHT
101881898ef1SKan Liang 	 *	#if defined(__LITTLE_ENDIAN_BITFIELD)
101981898ef1SKan Liang 	 *		struct {
102081898ef1SKan Liang 	 *			u32	var1_dw;
102181898ef1SKan Liang 	 *			u16	var2_w;
102281898ef1SKan Liang 	 *			u16	var3_w;
102381898ef1SKan Liang 	 *		} && PERF_SAMPLE_WEIGHT_STRUCT
102481898ef1SKan Liang 	 *	#elif defined(__BIG_ENDIAN_BITFIELD)
102581898ef1SKan Liang 	 *		struct {
102681898ef1SKan Liang 	 *			u16	var3_w;
102781898ef1SKan Liang 	 *			u16	var2_w;
102881898ef1SKan Liang 	 *			u32	var1_dw;
102981898ef1SKan Liang 	 *		} && PERF_SAMPLE_WEIGHT_STRUCT
103081898ef1SKan Liang 	 *	#endif
103181898ef1SKan Liang 	 *	 }
103281898ef1SKan Liang 	 *	}
1033c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			data_src; } && PERF_SAMPLE_DATA_SRC
1034c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			transaction; } && PERF_SAMPLE_TRANSACTION
1035c4b6014eSArnaldo Carvalho de Melo 	 *	{ u64			abi; # enum perf_sample_regs_abi
1036c4b6014eSArnaldo Carvalho de Melo 	 *	  u64			regs[weight(mask)]; } && PERF_SAMPLE_REGS_INTR
10373b0a5daaSKan Liang 	 *	{ u64			phys_addr;} && PERF_SAMPLE_PHYS_ADDR
103898dcf14dSAdrian Hunter 	 *	{ u64			size;
103998dcf14dSAdrian Hunter 	 *	  char			data[size]; } && PERF_SAMPLE_AUX
104047d98220SKan Liang 	 *	{ u64			data_page_size;} && PERF_SAMPLE_DATA_PAGE_SIZE
104147d98220SKan Liang 	 *	{ u64			code_page_size;} && PERF_SAMPLE_CODE_PAGE_SIZE
1042c4b6014eSArnaldo Carvalho de Melo 	 * };
1043c4b6014eSArnaldo Carvalho de Melo 	 */
1044c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_SAMPLE			= 9,
1045c4b6014eSArnaldo Carvalho de Melo 
1046c4b6014eSArnaldo Carvalho de Melo 	/*
1047c4b6014eSArnaldo Carvalho de Melo 	 * The MMAP2 records are an augmented version of MMAP, they add
1048c4b6014eSArnaldo Carvalho de Melo 	 * maj, min, ino numbers to be used to uniquely identify each mapping
1049c4b6014eSArnaldo Carvalho de Melo 	 *
1050c4b6014eSArnaldo Carvalho de Melo 	 * struct {
1051c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
1052c4b6014eSArnaldo Carvalho de Melo 	 *
1053c4b6014eSArnaldo Carvalho de Melo 	 *	u32				pid, tid;
1054c4b6014eSArnaldo Carvalho de Melo 	 *	u64				addr;
1055c4b6014eSArnaldo Carvalho de Melo 	 *	u64				len;
1056c4b6014eSArnaldo Carvalho de Melo 	 *	u64				pgoff;
1057dde587aaSJiri Olsa 	 *	union {
1058dde587aaSJiri Olsa 	 *		struct {
1059c4b6014eSArnaldo Carvalho de Melo 	 *			u32		maj;
1060c4b6014eSArnaldo Carvalho de Melo 	 *			u32		min;
1061c4b6014eSArnaldo Carvalho de Melo 	 *			u64		ino;
1062c4b6014eSArnaldo Carvalho de Melo 	 *			u64		ino_generation;
1063dde587aaSJiri Olsa 	 *		};
1064dde587aaSJiri Olsa 	 *		struct {
1065dde587aaSJiri Olsa 	 *			u8		build_id_size;
1066dde587aaSJiri Olsa 	 *			u8		__reserved_1;
1067dde587aaSJiri Olsa 	 *			u16		__reserved_2;
1068dde587aaSJiri Olsa 	 *			u8		build_id[20];
1069dde587aaSJiri Olsa 	 *		};
1070dde587aaSJiri Olsa 	 *	};
1071c4b6014eSArnaldo Carvalho de Melo 	 *	u32				prot, flags;
1072c4b6014eSArnaldo Carvalho de Melo 	 *	char				filename[];
1073c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
1074c4b6014eSArnaldo Carvalho de Melo 	 * };
1075c4b6014eSArnaldo Carvalho de Melo 	 */
1076c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_MMAP2			= 10,
1077c4b6014eSArnaldo Carvalho de Melo 
1078c4b6014eSArnaldo Carvalho de Melo 	/*
1079c4b6014eSArnaldo Carvalho de Melo 	 * Records that new data landed in the AUX buffer part.
1080c4b6014eSArnaldo Carvalho de Melo 	 *
1081c4b6014eSArnaldo Carvalho de Melo 	 * struct {
1082c4b6014eSArnaldo Carvalho de Melo 	 * 	struct perf_event_header	header;
1083c4b6014eSArnaldo Carvalho de Melo 	 *
1084c4b6014eSArnaldo Carvalho de Melo 	 * 	u64				aux_offset;
1085c4b6014eSArnaldo Carvalho de Melo 	 * 	u64				aux_size;
1086c4b6014eSArnaldo Carvalho de Melo 	 *	u64				flags;
1087c4b6014eSArnaldo Carvalho de Melo 	 * 	struct sample_id		sample_id;
1088c4b6014eSArnaldo Carvalho de Melo 	 * };
1089c4b6014eSArnaldo Carvalho de Melo 	 */
1090c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_AUX				= 11,
1091c4b6014eSArnaldo Carvalho de Melo 
1092c4b6014eSArnaldo Carvalho de Melo 	/*
1093c4b6014eSArnaldo Carvalho de Melo 	 * Indicates that instruction trace has started
1094c4b6014eSArnaldo Carvalho de Melo 	 *
1095c4b6014eSArnaldo Carvalho de Melo 	 * struct {
1096c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
1097c4b6014eSArnaldo Carvalho de Melo 	 *	u32				pid;
1098c4b6014eSArnaldo Carvalho de Melo 	 *	u32				tid;
109981df978cSJiri Olsa 	 *	struct sample_id		sample_id;
1100c4b6014eSArnaldo Carvalho de Melo 	 * };
1101c4b6014eSArnaldo Carvalho de Melo 	 */
1102c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_ITRACE_START		= 12,
1103c4b6014eSArnaldo Carvalho de Melo 
1104c4b6014eSArnaldo Carvalho de Melo 	/*
1105c4b6014eSArnaldo Carvalho de Melo 	 * Records the dropped/lost sample number.
1106c4b6014eSArnaldo Carvalho de Melo 	 *
1107c4b6014eSArnaldo Carvalho de Melo 	 * struct {
1108c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
1109c4b6014eSArnaldo Carvalho de Melo 	 *
1110c4b6014eSArnaldo Carvalho de Melo 	 *	u64				lost;
1111c4b6014eSArnaldo Carvalho de Melo 	 *	struct sample_id		sample_id;
1112c4b6014eSArnaldo Carvalho de Melo 	 * };
1113c4b6014eSArnaldo Carvalho de Melo 	 */
1114c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_LOST_SAMPLES		= 13,
1115c4b6014eSArnaldo Carvalho de Melo 
1116c4b6014eSArnaldo Carvalho de Melo 	/*
1117c4b6014eSArnaldo Carvalho de Melo 	 * Records a context switch in or out (flagged by
1118c4b6014eSArnaldo Carvalho de Melo 	 * PERF_RECORD_MISC_SWITCH_OUT). See also
1119c4b6014eSArnaldo Carvalho de Melo 	 * PERF_RECORD_SWITCH_CPU_WIDE.
1120c4b6014eSArnaldo Carvalho de Melo 	 *
1121c4b6014eSArnaldo Carvalho de Melo 	 * struct {
1122c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
1123c4b6014eSArnaldo Carvalho de Melo 	 *	struct sample_id		sample_id;
1124c4b6014eSArnaldo Carvalho de Melo 	 * };
1125c4b6014eSArnaldo Carvalho de Melo 	 */
1126c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_SWITCH			= 14,
1127c4b6014eSArnaldo Carvalho de Melo 
1128c4b6014eSArnaldo Carvalho de Melo 	/*
1129c4b6014eSArnaldo Carvalho de Melo 	 * CPU-wide version of PERF_RECORD_SWITCH with next_prev_pid and
1130c4b6014eSArnaldo Carvalho de Melo 	 * next_prev_tid that are the next (switching out) or previous
1131c4b6014eSArnaldo Carvalho de Melo 	 * (switching in) pid/tid.
1132c4b6014eSArnaldo Carvalho de Melo 	 *
1133c4b6014eSArnaldo Carvalho de Melo 	 * struct {
1134c4b6014eSArnaldo Carvalho de Melo 	 *	struct perf_event_header	header;
1135c4b6014eSArnaldo Carvalho de Melo 	 *	u32				next_prev_pid;
1136c4b6014eSArnaldo Carvalho de Melo 	 *	u32				next_prev_tid;
1137c4b6014eSArnaldo Carvalho de Melo 	 *	struct sample_id		sample_id;
1138c4b6014eSArnaldo Carvalho de Melo 	 * };
1139c4b6014eSArnaldo Carvalho de Melo 	 */
1140c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_SWITCH_CPU_WIDE		= 15,
1141c4b6014eSArnaldo Carvalho de Melo 
1142f3b3614aSHari Bathini 	/*
1143f3b3614aSHari Bathini 	 * struct {
1144f3b3614aSHari Bathini 	 *	struct perf_event_header	header;
1145f3b3614aSHari Bathini 	 *	u32				pid;
1146f3b3614aSHari Bathini 	 *	u32				tid;
1147f3b3614aSHari Bathini 	 *	u64				nr_namespaces;
1148f3b3614aSHari Bathini 	 *	{ u64				dev, inode; } [nr_namespaces];
1149f3b3614aSHari Bathini 	 *	struct sample_id		sample_id;
1150f3b3614aSHari Bathini 	 * };
1151f3b3614aSHari Bathini 	 */
1152f3b3614aSHari Bathini 	PERF_RECORD_NAMESPACES			= 16,
1153f3b3614aSHari Bathini 
1154d764ac64SSong Liu 	/*
1155d764ac64SSong Liu 	 * Record ksymbol register/unregister events:
1156d764ac64SSong Liu 	 *
1157d764ac64SSong Liu 	 * struct {
1158d764ac64SSong Liu 	 *	struct perf_event_header	header;
1159d764ac64SSong Liu 	 *	u64				addr;
1160d764ac64SSong Liu 	 *	u32				len;
1161d764ac64SSong Liu 	 *	u16				ksym_type;
1162d764ac64SSong Liu 	 *	u16				flags;
1163d764ac64SSong Liu 	 *	char				name[];
1164d764ac64SSong Liu 	 *	struct sample_id		sample_id;
1165d764ac64SSong Liu 	 * };
1166d764ac64SSong Liu 	 */
1167d764ac64SSong Liu 	PERF_RECORD_KSYMBOL			= 17,
1168d764ac64SSong Liu 
1169df063c83SSong Liu 	/*
1170df063c83SSong Liu 	 * Record bpf events:
1171df063c83SSong Liu 	 *  enum perf_bpf_event_type {
1172df063c83SSong Liu 	 *	PERF_BPF_EVENT_UNKNOWN		= 0,
1173df063c83SSong Liu 	 *	PERF_BPF_EVENT_PROG_LOAD	= 1,
1174df063c83SSong Liu 	 *	PERF_BPF_EVENT_PROG_UNLOAD	= 2,
1175df063c83SSong Liu 	 *  };
1176df063c83SSong Liu 	 *
1177df063c83SSong Liu 	 * struct {
1178df063c83SSong Liu 	 *	struct perf_event_header	header;
1179df063c83SSong Liu 	 *	u16				type;
1180df063c83SSong Liu 	 *	u16				flags;
1181df063c83SSong Liu 	 *	u32				id;
1182df063c83SSong Liu 	 *	u8				tag[BPF_TAG_SIZE];
1183df063c83SSong Liu 	 *	struct sample_id		sample_id;
1184df063c83SSong Liu 	 * };
1185df063c83SSong Liu 	 */
1186df063c83SSong Liu 	PERF_RECORD_BPF_EVENT			= 18,
1187df063c83SSong Liu 
118803590fb4SNamhyung Kim 	/*
118903590fb4SNamhyung Kim 	 * struct {
119003590fb4SNamhyung Kim 	 *	struct perf_event_header	header;
119103590fb4SNamhyung Kim 	 *	u64				id;
119203590fb4SNamhyung Kim 	 *	char				path[];
119303590fb4SNamhyung Kim 	 *	struct sample_id		sample_id;
119403590fb4SNamhyung Kim 	 * };
119503590fb4SNamhyung Kim 	 */
119603590fb4SNamhyung Kim 	PERF_RECORD_CGROUP			= 19,
119703590fb4SNamhyung Kim 
1198246eba8eSAdrian Hunter 	/*
1199246eba8eSAdrian Hunter 	 * Records changes to kernel text i.e. self-modified code. 'old_len' is
1200246eba8eSAdrian Hunter 	 * the number of old bytes, 'new_len' is the number of new bytes. Either
1201246eba8eSAdrian Hunter 	 * 'old_len' or 'new_len' may be zero to indicate, for example, the
1202246eba8eSAdrian Hunter 	 * addition or removal of a trampoline. 'bytes' contains the old bytes
1203246eba8eSAdrian Hunter 	 * followed immediately by the new bytes.
1204246eba8eSAdrian Hunter 	 *
1205246eba8eSAdrian Hunter 	 * struct {
1206246eba8eSAdrian Hunter 	 *	struct perf_event_header	header;
1207246eba8eSAdrian Hunter 	 *	u64				addr;
1208246eba8eSAdrian Hunter 	 *	u16				old_len;
1209246eba8eSAdrian Hunter 	 *	u16				new_len;
1210246eba8eSAdrian Hunter 	 *	u8				bytes[];
1211246eba8eSAdrian Hunter 	 *	struct sample_id		sample_id;
1212246eba8eSAdrian Hunter 	 * };
1213246eba8eSAdrian Hunter 	 */
1214246eba8eSAdrian Hunter 	PERF_RECORD_TEXT_POKE			= 20,
1215246eba8eSAdrian Hunter 
121661750473SAdrian Hunter 	/*
121761750473SAdrian Hunter 	 * Data written to the AUX area by hardware due to aux_output, may need
121861750473SAdrian Hunter 	 * to be matched to the event by an architecture-specific hardware ID.
121961750473SAdrian Hunter 	 * This records the hardware ID, but requires sample_id to provide the
122061750473SAdrian Hunter 	 * event ID. e.g. Intel PT uses this record to disambiguate PEBS-via-PT
122161750473SAdrian Hunter 	 * records from multiple events.
122261750473SAdrian Hunter 	 *
122361750473SAdrian Hunter 	 * struct {
122461750473SAdrian Hunter 	 *	struct perf_event_header	header;
122561750473SAdrian Hunter 	 *	u64				hw_id;
122661750473SAdrian Hunter 	 *	struct sample_id		sample_id;
122761750473SAdrian Hunter 	 * };
122861750473SAdrian Hunter 	 */
122961750473SAdrian Hunter 	PERF_RECORD_AUX_OUTPUT_HW_ID		= 21,
123061750473SAdrian Hunter 
1231c4b6014eSArnaldo Carvalho de Melo 	PERF_RECORD_MAX,			/* non-ABI */
1232c4b6014eSArnaldo Carvalho de Melo };
1233c4b6014eSArnaldo Carvalho de Melo 
1234d764ac64SSong Liu enum perf_record_ksymbol_type {
1235d764ac64SSong Liu 	PERF_RECORD_KSYMBOL_TYPE_UNKNOWN	= 0,
1236d764ac64SSong Liu 	PERF_RECORD_KSYMBOL_TYPE_BPF		= 1,
1237789e2419SAdrian Hunter 	/*
1238789e2419SAdrian Hunter 	 * Out of line code such as kprobe-replaced instructions or optimized
1239789e2419SAdrian Hunter 	 * kprobes or ftrace trampolines.
1240789e2419SAdrian Hunter 	 */
1241789e2419SAdrian Hunter 	PERF_RECORD_KSYMBOL_TYPE_OOL		= 2,
1242d764ac64SSong Liu 	PERF_RECORD_KSYMBOL_TYPE_MAX		/* non-ABI */
1243d764ac64SSong Liu };
1244d764ac64SSong Liu 
1245d764ac64SSong Liu #define PERF_RECORD_KSYMBOL_FLAGS_UNREGISTER	(1 << 0)
1246d764ac64SSong Liu 
1247df063c83SSong Liu enum perf_bpf_event_type {
1248df063c83SSong Liu 	PERF_BPF_EVENT_UNKNOWN		= 0,
1249df063c83SSong Liu 	PERF_BPF_EVENT_PROG_LOAD	= 1,
1250df063c83SSong Liu 	PERF_BPF_EVENT_PROG_UNLOAD	= 2,
1251df063c83SSong Liu 	PERF_BPF_EVENT_MAX,		/* non-ABI */
1252df063c83SSong Liu };
1253df063c83SSong Liu 
1254c4b6014eSArnaldo Carvalho de Melo #define PERF_MAX_STACK_DEPTH		127
1255c4b6014eSArnaldo Carvalho de Melo #define PERF_MAX_CONTEXTS_PER_STACK	  8
1256c4b6014eSArnaldo Carvalho de Melo 
1257c4b6014eSArnaldo Carvalho de Melo enum perf_callchain_context {
1258c4b6014eSArnaldo Carvalho de Melo 	PERF_CONTEXT_HV			= (__u64)-32,
1259c4b6014eSArnaldo Carvalho de Melo 	PERF_CONTEXT_KERNEL		= (__u64)-128,
1260c4b6014eSArnaldo Carvalho de Melo 	PERF_CONTEXT_USER		= (__u64)-512,
1261c4b6014eSArnaldo Carvalho de Melo 
1262c4b6014eSArnaldo Carvalho de Melo 	PERF_CONTEXT_GUEST		= (__u64)-2048,
1263c4b6014eSArnaldo Carvalho de Melo 	PERF_CONTEXT_GUEST_KERNEL	= (__u64)-2176,
1264c4b6014eSArnaldo Carvalho de Melo 	PERF_CONTEXT_GUEST_USER		= (__u64)-2560,
1265c4b6014eSArnaldo Carvalho de Melo 
1266c4b6014eSArnaldo Carvalho de Melo 	PERF_CONTEXT_MAX		= (__u64)-4095,
1267c4b6014eSArnaldo Carvalho de Melo };
1268c4b6014eSArnaldo Carvalho de Melo 
1269c4b6014eSArnaldo Carvalho de Melo /**
1270c4b6014eSArnaldo Carvalho de Melo  * PERF_RECORD_AUX::flags bits
1271c4b6014eSArnaldo Carvalho de Melo  */
1272c4b6014eSArnaldo Carvalho de Melo #define PERF_AUX_FLAG_TRUNCATED			0x01	/* record was truncated to fit */
1273c4b6014eSArnaldo Carvalho de Melo #define PERF_AUX_FLAG_OVERWRITE			0x02	/* snapshot from overwrite mode */
127438a33f07SAlexander Shishkin #define PERF_AUX_FLAG_PARTIAL			0x04	/* record contains gaps */
12750f1aabebSArnaldo Carvalho de Melo #define PERF_AUX_FLAG_COLLISION			0x08	/* sample collided with another */
127671d7924bSArnaldo Carvalho de Melo #define PERF_AUX_FLAG_PMU_FORMAT_TYPE_MASK	0xff00	/* PMU specific trace format type */
127771d7924bSArnaldo Carvalho de Melo 
127871d7924bSArnaldo Carvalho de Melo /* CoreSight PMU AUX buffer formats */
127971d7924bSArnaldo Carvalho de Melo #define PERF_AUX_FLAG_CORESIGHT_FORMAT_CORESIGHT	0x0000 /* Default for backward compatibility */
128071d7924bSArnaldo Carvalho de Melo #define PERF_AUX_FLAG_CORESIGHT_FORMAT_RAW		0x0100 /* Raw format of the source */
1281c4b6014eSArnaldo Carvalho de Melo 
1282c4b6014eSArnaldo Carvalho de Melo #define PERF_FLAG_FD_NO_GROUP		(1UL << 0)
1283c4b6014eSArnaldo Carvalho de Melo #define PERF_FLAG_FD_OUTPUT		(1UL << 1)
1284c4b6014eSArnaldo Carvalho de Melo #define PERF_FLAG_PID_CGROUP		(1UL << 2) /* pid=cgroup id, per-cpu mode only */
1285c4b6014eSArnaldo Carvalho de Melo #define PERF_FLAG_FD_CLOEXEC		(1UL << 3) /* O_CLOEXEC */
1286c4b6014eSArnaldo Carvalho de Melo 
12878c5073dbSSukadev Bhattiprolu #if defined(__LITTLE_ENDIAN_BITFIELD)
1288c4b6014eSArnaldo Carvalho de Melo union perf_mem_data_src {
1289c4b6014eSArnaldo Carvalho de Melo 	__u64 val;
1290c4b6014eSArnaldo Carvalho de Melo 	struct {
1291c4b6014eSArnaldo Carvalho de Melo 		__u64   mem_op:5,	/* type of opcode */
1292c4b6014eSArnaldo Carvalho de Melo 			mem_lvl:14,	/* memory hierarchy level */
1293c4b6014eSArnaldo Carvalho de Melo 			mem_snoop:5,	/* snoop mode */
1294c4b6014eSArnaldo Carvalho de Melo 			mem_lock:2,	/* lock instr */
1295c4b6014eSArnaldo Carvalho de Melo 			mem_dtlb:7,	/* tlb access */
129652839e65SAndi Kleen 			mem_lvl_num:4,	/* memory hierarchy level number */
129752839e65SAndi Kleen 			mem_remote:1,   /* remote */
129852839e65SAndi Kleen 			mem_snoopx:2,	/* snoop mode, ext */
129981898ef1SKan Liang 			mem_blk:3,	/* access blocked */
1300cae1d759SKajol Jain 			mem_hops:3,	/* hop level */
1301cae1d759SKajol Jain 			mem_rsvd:18;
1302c4b6014eSArnaldo Carvalho de Melo 	};
1303c4b6014eSArnaldo Carvalho de Melo };
13048c5073dbSSukadev Bhattiprolu #elif defined(__BIG_ENDIAN_BITFIELD)
13058c5073dbSSukadev Bhattiprolu union perf_mem_data_src {
13068c5073dbSSukadev Bhattiprolu 	__u64 val;
13078c5073dbSSukadev Bhattiprolu 	struct {
1308cae1d759SKajol Jain 		__u64	mem_rsvd:18,
1309cae1d759SKajol Jain 			mem_hops:3,	/* hop level */
131081898ef1SKan Liang 			mem_blk:3,	/* access blocked */
131152839e65SAndi Kleen 			mem_snoopx:2,	/* snoop mode, ext */
131252839e65SAndi Kleen 			mem_remote:1,   /* remote */
131352839e65SAndi Kleen 			mem_lvl_num:4,	/* memory hierarchy level number */
13148c5073dbSSukadev Bhattiprolu 			mem_dtlb:7,	/* tlb access */
13158c5073dbSSukadev Bhattiprolu 			mem_lock:2,	/* lock instr */
13168c5073dbSSukadev Bhattiprolu 			mem_snoop:5,	/* snoop mode */
13178c5073dbSSukadev Bhattiprolu 			mem_lvl:14,	/* memory hierarchy level */
13188c5073dbSSukadev Bhattiprolu 			mem_op:5;	/* type of opcode */
13198c5073dbSSukadev Bhattiprolu 	};
13208c5073dbSSukadev Bhattiprolu };
13218c5073dbSSukadev Bhattiprolu #else
13228c5073dbSSukadev Bhattiprolu #error "Unknown endianness"
13238c5073dbSSukadev Bhattiprolu #endif
1324c4b6014eSArnaldo Carvalho de Melo 
1325c4b6014eSArnaldo Carvalho de Melo /* type of opcode (load/store/prefetch,code) */
1326c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_OP_NA		0x01 /* not available */
1327c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_OP_LOAD	0x02 /* load instruction */
1328c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_OP_STORE	0x04 /* store instruction */
1329c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_OP_PFETCH	0x08 /* prefetch */
1330c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_OP_EXEC	0x10 /* code (execution) */
1331c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_OP_SHIFT	0
1332c4b6014eSArnaldo Carvalho de Melo 
1333f4c6217fSKajol Jain /*
1334f4c6217fSKajol Jain  * PERF_MEM_LVL_* namespace being depricated to some extent in the
1335f4c6217fSKajol Jain  * favour of newer composite PERF_MEM_{LVLNUM_,REMOTE_,SNOOPX_} fields.
1336f4c6217fSKajol Jain  * Supporting this namespace inorder to not break defined ABIs.
1337f4c6217fSKajol Jain  *
1338f4c6217fSKajol Jain  * memory hierarchy (memory level, hit or miss)
1339f4c6217fSKajol Jain  */
1340c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_NA		0x01  /* not available */
1341c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_HIT	0x02  /* hit level */
1342c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_MISS	0x04  /* miss level  */
1343c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_L1		0x08  /* L1 */
1344c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_LFB	0x10  /* Line Fill Buffer */
1345c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_L2		0x20  /* L2 */
1346c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_L3		0x40  /* L3 */
1347c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_LOC_RAM	0x80  /* Local DRAM */
1348c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_REM_RAM1	0x100 /* Remote DRAM (1 hop) */
1349c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_REM_RAM2	0x200 /* Remote DRAM (2 hops) */
1350c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_REM_CCE1	0x400 /* Remote Cache (1 hop) */
1351c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_REM_CCE2	0x800 /* Remote Cache (2 hops) */
1352c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_IO		0x1000 /* I/O memory */
1353c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_UNC	0x2000 /* Uncached memory */
1354c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LVL_SHIFT	5
1355c4b6014eSArnaldo Carvalho de Melo 
135652839e65SAndi Kleen #define PERF_MEM_REMOTE_REMOTE	0x01  /* Remote */
135752839e65SAndi Kleen #define PERF_MEM_REMOTE_SHIFT	37
135852839e65SAndi Kleen 
135952839e65SAndi Kleen #define PERF_MEM_LVLNUM_L1	0x01 /* L1 */
136052839e65SAndi Kleen #define PERF_MEM_LVLNUM_L2	0x02 /* L2 */
136152839e65SAndi Kleen #define PERF_MEM_LVLNUM_L3	0x03 /* L3 */
136252839e65SAndi Kleen #define PERF_MEM_LVLNUM_L4	0x04 /* L4 */
13638ec9497dSNamhyung Kim #define PERF_MEM_LVLNUM_L2_MHB	0x05 /* L2 Miss Handling Buffer */
13648ec9497dSNamhyung Kim #define PERF_MEM_LVLNUM_MSC	0x06 /* Memory-side Cache */
13658ec9497dSNamhyung Kim /* 0x7 available */
1366e0999b0eSRavi Bangoria #define PERF_MEM_LVLNUM_UNC	0x08 /* Uncached */
1367b7ddd38cSRavi Bangoria #define PERF_MEM_LVLNUM_CXL	0x09 /* CXL */
1368b7ddd38cSRavi Bangoria #define PERF_MEM_LVLNUM_IO	0x0a /* I/O */
136952839e65SAndi Kleen #define PERF_MEM_LVLNUM_ANY_CACHE 0x0b /* Any cache */
13708ec9497dSNamhyung Kim #define PERF_MEM_LVLNUM_LFB	0x0c /* LFB / L1 Miss Handling Buffer */
137152839e65SAndi Kleen #define PERF_MEM_LVLNUM_RAM	0x0d /* RAM */
137252839e65SAndi Kleen #define PERF_MEM_LVLNUM_PMEM	0x0e /* PMEM */
137352839e65SAndi Kleen #define PERF_MEM_LVLNUM_NA	0x0f /* N/A */
137452839e65SAndi Kleen 
137552839e65SAndi Kleen #define PERF_MEM_LVLNUM_SHIFT	33
137652839e65SAndi Kleen 
1377c4b6014eSArnaldo Carvalho de Melo /* snoop mode */
1378c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_SNOOP_NA	0x01 /* not available */
1379c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_SNOOP_NONE	0x02 /* no snoop */
1380c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_SNOOP_HIT	0x04 /* snoop hit */
1381c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_SNOOP_MISS	0x08 /* snoop miss */
1382c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_SNOOP_HITM	0x10 /* snoop hit modified */
1383c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_SNOOP_SHIFT	19
1384c4b6014eSArnaldo Carvalho de Melo 
138552839e65SAndi Kleen #define PERF_MEM_SNOOPX_FWD	0x01 /* forward */
13862e21bcf0SAli Saidi #define PERF_MEM_SNOOPX_PEER	0x02 /* xfer from peer */
138739c0a53bSAl Grant #define PERF_MEM_SNOOPX_SHIFT  38
138852839e65SAndi Kleen 
1389c4b6014eSArnaldo Carvalho de Melo /* locked instruction */
1390c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LOCK_NA	0x01 /* not available */
1391c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LOCK_LOCKED	0x02 /* locked transaction */
1392c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_LOCK_SHIFT	24
1393c4b6014eSArnaldo Carvalho de Melo 
1394c4b6014eSArnaldo Carvalho de Melo /* TLB access */
1395c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_TLB_NA		0x01 /* not available */
1396c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_TLB_HIT	0x02 /* hit level */
1397c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_TLB_MISS	0x04 /* miss level */
1398c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_TLB_L1		0x08 /* L1 */
1399c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_TLB_L2		0x10 /* L2 */
1400c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_TLB_WK		0x20 /* Hardware Walker*/
1401c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_TLB_OS		0x40 /* OS fault handler */
1402c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_TLB_SHIFT	26
1403c4b6014eSArnaldo Carvalho de Melo 
140481898ef1SKan Liang /* Access blocked */
140581898ef1SKan Liang #define PERF_MEM_BLK_NA		0x01 /* not available */
140681898ef1SKan Liang #define PERF_MEM_BLK_DATA	0x02 /* data could not be forwarded */
140781898ef1SKan Liang #define PERF_MEM_BLK_ADDR	0x04 /* address conflict */
140881898ef1SKan Liang #define PERF_MEM_BLK_SHIFT	40
140981898ef1SKan Liang 
1410cae1d759SKajol Jain /* hop level */
1411cae1d759SKajol Jain #define PERF_MEM_HOPS_0		0x01 /* remote core, same node */
14127fbddf40SKajol Jain #define PERF_MEM_HOPS_1		0x02 /* remote node, same socket */
14137fbddf40SKajol Jain #define PERF_MEM_HOPS_2		0x03 /* remote socket, same board */
14147fbddf40SKajol Jain #define PERF_MEM_HOPS_3		0x04 /* remote board */
14157fbddf40SKajol Jain /* 5-7 available */
1416cae1d759SKajol Jain #define PERF_MEM_HOPS_SHIFT	43
1417cae1d759SKajol Jain 
1418c4b6014eSArnaldo Carvalho de Melo #define PERF_MEM_S(a, s) \
1419c4b6014eSArnaldo Carvalho de Melo 	(((__u64)PERF_MEM_##a##_##s) << PERF_MEM_##a##_SHIFT)
1420c4b6014eSArnaldo Carvalho de Melo 
1421c4b6014eSArnaldo Carvalho de Melo /*
1422c4b6014eSArnaldo Carvalho de Melo  * single taken branch record layout:
1423c4b6014eSArnaldo Carvalho de Melo  *
1424c4b6014eSArnaldo Carvalho de Melo  *      from: source instruction (may not always be a branch insn)
1425c4b6014eSArnaldo Carvalho de Melo  *        to: branch target
1426c4b6014eSArnaldo Carvalho de Melo  *   mispred: branch target was mispredicted
1427c4b6014eSArnaldo Carvalho de Melo  * predicted: branch target was predicted
1428c4b6014eSArnaldo Carvalho de Melo  *
1429c4b6014eSArnaldo Carvalho de Melo  * support for mispred, predicted is optional. In case it
1430c4b6014eSArnaldo Carvalho de Melo  * is not supported mispred = predicted = 0.
1431c4b6014eSArnaldo Carvalho de Melo  *
1432c4b6014eSArnaldo Carvalho de Melo  *     in_tx: running in a hardware transaction
1433c4b6014eSArnaldo Carvalho de Melo  *     abort: aborting a hardware transaction
1434c4b6014eSArnaldo Carvalho de Melo  *    cycles: cycles from last branch (or 0 if not supported)
1435eb0baf8aSJin Yao  *      type: branch type
1436831c05a7SArnaldo Carvalho de Melo  *      spec: branch speculation info (or 0 if not supported)
1437c4b6014eSArnaldo Carvalho de Melo  */
1438c4b6014eSArnaldo Carvalho de Melo struct perf_branch_entry {
1439c4b6014eSArnaldo Carvalho de Melo 	__u64	from;
1440c4b6014eSArnaldo Carvalho de Melo 	__u64	to;
1441c4b6014eSArnaldo Carvalho de Melo 	__u64	mispred:1,  /* target mispredicted */
1442c4b6014eSArnaldo Carvalho de Melo 		predicted:1,/* target predicted */
1443c4b6014eSArnaldo Carvalho de Melo 		in_tx:1,    /* in transaction */
1444c4b6014eSArnaldo Carvalho de Melo 		abort:1,    /* transaction abort */
1445c4b6014eSArnaldo Carvalho de Melo 		cycles:16,  /* cycle count to last branch */
1446eb0baf8aSJin Yao 		type:4,     /* branch type */
1447831c05a7SArnaldo Carvalho de Melo 		spec:2,     /* branch speculation info */
14480ddea8e2SAnshuman Khandual 		new_type:4, /* additional branch type */
1449bcb96ce6SAnshuman Khandual 		priv:3,     /* privilege level */
1450831c05a7SArnaldo Carvalho de Melo 		reserved:31;
1451c4b6014eSArnaldo Carvalho de Melo };
1452c4b6014eSArnaldo Carvalho de Melo 
145376db7aabSKan Liang /* Size of used info bits in struct perf_branch_entry */
145476db7aabSKan Liang #define PERF_BRANCH_ENTRY_INFO_BITS_MAX		33
145576db7aabSKan Liang 
145681898ef1SKan Liang union perf_sample_weight {
145781898ef1SKan Liang 	__u64		full;
145881898ef1SKan Liang #if defined(__LITTLE_ENDIAN_BITFIELD)
145981898ef1SKan Liang 	struct {
146081898ef1SKan Liang 		__u32	var1_dw;
146181898ef1SKan Liang 		__u16	var2_w;
146281898ef1SKan Liang 		__u16	var3_w;
146381898ef1SKan Liang 	};
146481898ef1SKan Liang #elif defined(__BIG_ENDIAN_BITFIELD)
146581898ef1SKan Liang 	struct {
146681898ef1SKan Liang 		__u16	var3_w;
146781898ef1SKan Liang 		__u16	var2_w;
146881898ef1SKan Liang 		__u32	var1_dw;
146981898ef1SKan Liang 	};
147081898ef1SKan Liang #else
147181898ef1SKan Liang #error "Unknown endianness"
147281898ef1SKan Liang #endif
147381898ef1SKan Liang };
147481898ef1SKan Liang 
1475c4b6014eSArnaldo Carvalho de Melo #endif /* _UAPI_LINUX_PERF_EVENT_H */
1476