1ab81e23cSAlexander Lobakin /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */ 21e128c81SArun Easi /* QLogic qed NIC Driver 31e128c81SArun Easi * Copyright (c) 2015 QLogic Corporation 4663eacd8SAlexander Lobakin * Copyright (c) 2019-2020 Marvell International Ltd. 51e128c81SArun Easi */ 61e128c81SArun Easi 71e128c81SArun Easi #ifndef __FCOE_COMMON__ 81e128c81SArun Easi #define __FCOE_COMMON__ 9a2e7699eSTomer Tayar 101e128c81SArun Easi /*********************/ 111e128c81SArun Easi /* FCOE FW CONSTANTS */ 121e128c81SArun Easi /*********************/ 131e128c81SArun Easi 141e128c81SArun Easi #define FC_ABTS_REPLY_MAX_PAYLOAD_LEN 12 151e128c81SArun Easi 16a2e7699eSTomer Tayar /* The fcoe storm task context protection-information of Ystorm */ 171e128c81SArun Easi struct protection_info_ctx { 181e128c81SArun Easi __le16 flags; 191e128c81SArun Easi #define PROTECTION_INFO_CTX_HOST_INTERFACE_MASK 0x3 201e128c81SArun Easi #define PROTECTION_INFO_CTX_HOST_INTERFACE_SHIFT 0 211e128c81SArun Easi #define PROTECTION_INFO_CTX_DIF_TO_PEER_MASK 0x1 221e128c81SArun Easi #define PROTECTION_INFO_CTX_DIF_TO_PEER_SHIFT 2 231e128c81SArun Easi #define PROTECTION_INFO_CTX_VALIDATE_DIX_APP_TAG_MASK 0x1 241e128c81SArun Easi #define PROTECTION_INFO_CTX_VALIDATE_DIX_APP_TAG_SHIFT 3 251e128c81SArun Easi #define PROTECTION_INFO_CTX_INTERVAL_SIZE_LOG_MASK 0xF 261e128c81SArun Easi #define PROTECTION_INFO_CTX_INTERVAL_SIZE_LOG_SHIFT 4 271e128c81SArun Easi #define PROTECTION_INFO_CTX_VALIDATE_DIX_REF_TAG_MASK 0x1 281e128c81SArun Easi #define PROTECTION_INFO_CTX_VALIDATE_DIX_REF_TAG_SHIFT 8 291e128c81SArun Easi #define PROTECTION_INFO_CTX_RESERVED0_MASK 0x7F 301e128c81SArun Easi #define PROTECTION_INFO_CTX_RESERVED0_SHIFT 9 311e128c81SArun Easi u8 dix_block_size; 321e128c81SArun Easi u8 dst_size; 331e128c81SArun Easi }; 341e128c81SArun Easi 35a2e7699eSTomer Tayar /* The fcoe storm task context protection-information of Ystorm */ 361e128c81SArun Easi union protection_info_union_ctx { 371e128c81SArun Easi struct protection_info_ctx info; 381e128c81SArun Easi __le32 value; 391e128c81SArun Easi }; 401e128c81SArun Easi 41a2e7699eSTomer Tayar /* FCP CMD payload */ 42a2e7699eSTomer Tayar struct fcoe_fcp_cmd_payload { 43a2e7699eSTomer Tayar __le32 opaque[8]; 44a2e7699eSTomer Tayar }; 45a2e7699eSTomer Tayar 46a2e7699eSTomer Tayar /* FCP RSP payload */ 47a2e7699eSTomer Tayar struct fcoe_fcp_rsp_payload { 48a2e7699eSTomer Tayar __le32 opaque[6]; 49a2e7699eSTomer Tayar }; 50a2e7699eSTomer Tayar 51a2e7699eSTomer Tayar /* FCP RSP payload */ 521e128c81SArun Easi struct fcp_rsp_payload_padded { 531e128c81SArun Easi struct fcoe_fcp_rsp_payload rsp_payload; 541e128c81SArun Easi __le32 reserved[2]; 551e128c81SArun Easi }; 561e128c81SArun Easi 57a2e7699eSTomer Tayar /* FCP RSP payload */ 58a2e7699eSTomer Tayar struct fcoe_fcp_xfer_payload { 59a2e7699eSTomer Tayar __le32 opaque[3]; 60a2e7699eSTomer Tayar }; 61a2e7699eSTomer Tayar 62a2e7699eSTomer Tayar /* FCP RSP payload */ 631e128c81SArun Easi struct fcp_xfer_payload_padded { 641e128c81SArun Easi struct fcoe_fcp_xfer_payload xfer_payload; 651e128c81SArun Easi __le32 reserved[5]; 661e128c81SArun Easi }; 671e128c81SArun Easi 68a2e7699eSTomer Tayar /* Task params */ 691e128c81SArun Easi struct fcoe_tx_data_params { 701e128c81SArun Easi __le32 data_offset; 711e128c81SArun Easi __le32 offset_in_io; 721e128c81SArun Easi u8 flags; 731e128c81SArun Easi #define FCOE_TX_DATA_PARAMS_OFFSET_IN_IO_VALID_MASK 0x1 741e128c81SArun Easi #define FCOE_TX_DATA_PARAMS_OFFSET_IN_IO_VALID_SHIFT 0 751e128c81SArun Easi #define FCOE_TX_DATA_PARAMS_DROP_DATA_MASK 0x1 761e128c81SArun Easi #define FCOE_TX_DATA_PARAMS_DROP_DATA_SHIFT 1 771e128c81SArun Easi #define FCOE_TX_DATA_PARAMS_AFTER_SEQ_REC_MASK 0x1 781e128c81SArun Easi #define FCOE_TX_DATA_PARAMS_AFTER_SEQ_REC_SHIFT 2 791e128c81SArun Easi #define FCOE_TX_DATA_PARAMS_RESERVED0_MASK 0x1F 801e128c81SArun Easi #define FCOE_TX_DATA_PARAMS_RESERVED0_SHIFT 3 811e128c81SArun Easi u8 dif_residual; 821e128c81SArun Easi __le16 seq_cnt; 831e128c81SArun Easi __le16 single_sge_saved_offset; 841e128c81SArun Easi __le16 next_dif_offset; 851e128c81SArun Easi __le16 seq_id; 861e128c81SArun Easi __le16 reserved3; 871e128c81SArun Easi }; 881e128c81SArun Easi 89a2e7699eSTomer Tayar /* Middle path parameters: FC header fields provided by the driver */ 901e128c81SArun Easi struct fcoe_tx_mid_path_params { 911e128c81SArun Easi __le32 parameter; 921e128c81SArun Easi u8 r_ctl; 931e128c81SArun Easi u8 type; 941e128c81SArun Easi u8 cs_ctl; 951e128c81SArun Easi u8 df_ctl; 961e128c81SArun Easi __le16 rx_id; 971e128c81SArun Easi __le16 ox_id; 981e128c81SArun Easi }; 991e128c81SArun Easi 100a2e7699eSTomer Tayar /* Task params */ 1011e128c81SArun Easi struct fcoe_tx_params { 1021e128c81SArun Easi struct fcoe_tx_data_params data; 1031e128c81SArun Easi struct fcoe_tx_mid_path_params mid_path; 1041e128c81SArun Easi }; 1051e128c81SArun Easi 106a2e7699eSTomer Tayar /* Union of FCP CMD payload \ TX params \ ABTS \ Cleanup */ 1071e128c81SArun Easi union fcoe_tx_info_union_ctx { 1081e128c81SArun Easi struct fcoe_fcp_cmd_payload fcp_cmd_payload; 1091e128c81SArun Easi struct fcp_rsp_payload_padded fcp_rsp_payload; 1101e128c81SArun Easi struct fcp_xfer_payload_padded fcp_xfer_payload; 1111e128c81SArun Easi struct fcoe_tx_params tx_params; 1121e128c81SArun Easi }; 1131e128c81SArun Easi 114a2e7699eSTomer Tayar /* Data sgl */ 115a2e7699eSTomer Tayar struct fcoe_slow_sgl_ctx { 116a2e7699eSTomer Tayar struct regpair base_sgl_addr; 117a2e7699eSTomer Tayar __le16 curr_sge_off; 118a2e7699eSTomer Tayar __le16 remainder_num_sges; 119a2e7699eSTomer Tayar __le16 curr_sgl_index; 120a2e7699eSTomer Tayar __le16 reserved; 121a2e7699eSTomer Tayar }; 122a2e7699eSTomer Tayar 123a2e7699eSTomer Tayar /* Union of DIX SGL \ cached DIX sges */ 124a2e7699eSTomer Tayar union fcoe_dix_desc_ctx { 125a2e7699eSTomer Tayar struct fcoe_slow_sgl_ctx dix_sgl; 126a2e7699eSTomer Tayar struct scsi_sge cached_dix_sge; 127a2e7699eSTomer Tayar }; 128a2e7699eSTomer Tayar 129a2e7699eSTomer Tayar /* The fcoe storm task context of Ystorm */ 1301e128c81SArun Easi struct ystorm_fcoe_task_st_ctx { 1311e128c81SArun Easi u8 task_type; 1321e128c81SArun Easi u8 sgl_mode; 133be086e7cSMintz, Yuval #define YSTORM_FCOE_TASK_ST_CTX_TX_SGL_MODE_MASK 0x1 1341e128c81SArun Easi #define YSTORM_FCOE_TASK_ST_CTX_TX_SGL_MODE_SHIFT 0 135be086e7cSMintz, Yuval #define YSTORM_FCOE_TASK_ST_CTX_RSRV_MASK 0x7F 136be086e7cSMintz, Yuval #define YSTORM_FCOE_TASK_ST_CTX_RSRV_SHIFT 1 1371e128c81SArun Easi u8 cached_dix_sge; 1381e128c81SArun Easi u8 expect_first_xfer; 1391e128c81SArun Easi __le32 num_pbf_zero_write; 1401e128c81SArun Easi union protection_info_union_ctx protection_info_union; 1411e128c81SArun Easi __le32 data_2_trns_rem; 142be086e7cSMintz, Yuval struct scsi_sgl_params sgl_params; 143be086e7cSMintz, Yuval u8 reserved1[12]; 1441e128c81SArun Easi union fcoe_tx_info_union_ctx tx_info_union; 1451e128c81SArun Easi union fcoe_dix_desc_ctx dix_desc; 146be086e7cSMintz, Yuval struct scsi_cached_sges data_desc; 1471e128c81SArun Easi __le16 ox_id; 1481e128c81SArun Easi __le16 rx_id; 1491e128c81SArun Easi __le32 task_rety_identifier; 150be086e7cSMintz, Yuval u8 reserved2[8]; 1511e128c81SArun Easi }; 1521e128c81SArun Easi 153*fb09a1edSShai Malin struct ystorm_fcoe_task_ag_ctx { 1541e128c81SArun Easi u8 byte0; 1551e128c81SArun Easi u8 byte1; 1561e128c81SArun Easi __le16 word0; 1571e128c81SArun Easi u8 flags0; 158*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_NIBBLE0_MASK 0xF 159*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_NIBBLE0_SHIFT 0 160*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT0_MASK 0x1 161*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT0_SHIFT 4 162*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT1_MASK 0x1 163*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT 5 164*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT2_MASK 0x1 165*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT2_SHIFT 6 166*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT3_MASK 0x1 167*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT3_SHIFT 7 1681e128c81SArun Easi u8 flags1; 169*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF0_MASK 0x3 170*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF0_SHIFT 0 171*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF1_MASK 0x3 172*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF1_SHIFT 2 173*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF2SPECIAL_MASK 0x3 174*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF2SPECIAL_SHIFT 4 175*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF0EN_MASK 0x1 176*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF0EN_SHIFT 6 177*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF1EN_MASK 0x1 178*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT 7 1791e128c81SArun Easi u8 flags2; 180*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT4_MASK 0x1 181*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_BIT4_SHIFT 0 182*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK 0x1 183*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT 1 184*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK 0x1 185*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT 2 186*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK 0x1 187*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT 3 188*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK 0x1 189*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT 4 190*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK 0x1 191*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT 5 192*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK 0x1 193*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT 6 194*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK 0x1 195*fb09a1edSShai Malin #define YSTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT 7 1961e128c81SArun Easi u8 byte2; 1971e128c81SArun Easi __le32 reg0; 1981e128c81SArun Easi u8 byte3; 1991e128c81SArun Easi u8 byte4; 2001e128c81SArun Easi __le16 rx_id; 2011e128c81SArun Easi __le16 word2; 2021e128c81SArun Easi __le16 word3; 2031e128c81SArun Easi __le16 word4; 2041e128c81SArun Easi __le16 word5; 2051e128c81SArun Easi __le32 reg1; 2061e128c81SArun Easi __le32 reg2; 2071e128c81SArun Easi }; 2081e128c81SArun Easi 209*fb09a1edSShai Malin struct tstorm_fcoe_task_ag_ctx { 2101e128c81SArun Easi u8 reserved; 2111e128c81SArun Easi u8 byte1; 2121e128c81SArun Easi __le16 icid; 2131e128c81SArun Easi u8 flags0; 214*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF 215*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0 216*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1 217*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4 218*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_BIT1_MASK 0x1 219*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT 5 220*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_WAIT_ABTS_RSP_F_MASK 0x1 221*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_WAIT_ABTS_RSP_F_SHIFT 6 222*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_VALID_MASK 0x1 223*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_VALID_SHIFT 7 2241e128c81SArun Easi u8 flags1; 225*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_FALSE_RR_TOV_MASK 0x1 226*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_FALSE_RR_TOV_SHIFT 0 227*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_BIT5_MASK 0x1 228*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_BIT5_SHIFT 1 229*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_MASK 0x3 230*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_SHIFT 2 231*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_MASK 0x3 232*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_SHIFT 4 233*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_CF2_MASK 0x3 234*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_CF2_SHIFT 6 2351e128c81SArun Easi u8 flags2; 236*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_MASK 0x3 237*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_SHIFT 0 238*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_MASK 0x3 239*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_SHIFT 2 240*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_MASK 0x3 241*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_SHIFT 4 242*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_MASK 0x3 243*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_SHIFT 6 2441e128c81SArun Easi u8 flags3; 245*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_MASK 0x3 246*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_SHIFT 0 247*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_EN_MASK 0x1 248*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_EN_SHIFT 2 249*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_EN_MASK 0x1 250*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_EN_SHIFT 3 251*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_CF2EN_MASK 0x1 252*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT 4 253*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1 254*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 5 255*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_MASK 0x1 256*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_SHIFT 6 257*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_EN_MASK 0x1 258*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_EN_SHIFT 7 2591e128c81SArun Easi u8 flags4; 260*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_EN_MASK 0x1 261*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_EN_SHIFT 0 262*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_EN_MASK 0x1 263*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_EN_SHIFT 1 264*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK 0x1 265*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT 2 266*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK 0x1 267*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT 3 268*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK 0x1 269*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT 4 270*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK 0x1 271*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT 5 272*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK 0x1 273*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT 6 274*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK 0x1 275*fb09a1edSShai Malin #define TSTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT 7 2761e128c81SArun Easi u8 cleanup_state; 2771e128c81SArun Easi __le16 last_sent_tid; 2781e128c81SArun Easi __le32 rec_rr_tov_exp_timeout; 2791e128c81SArun Easi u8 byte3; 2801e128c81SArun Easi u8 byte4; 2811e128c81SArun Easi __le16 word2; 2821e128c81SArun Easi __le16 word3; 2831e128c81SArun Easi __le16 word4; 2841e128c81SArun Easi __le32 data_offset_end_of_seq; 2851e128c81SArun Easi __le32 data_offset_next; 2861e128c81SArun Easi }; 2871e128c81SArun Easi 288a2e7699eSTomer Tayar /* Cached data sges */ 289a2e7699eSTomer Tayar struct fcoe_exp_ro { 290a2e7699eSTomer Tayar __le32 data_offset; 291a2e7699eSTomer Tayar __le32 reserved; 292a2e7699eSTomer Tayar }; 293a2e7699eSTomer Tayar 294a2e7699eSTomer Tayar /* Union of Cleanup address \ expected relative offsets */ 295a2e7699eSTomer Tayar union fcoe_cleanup_addr_exp_ro_union { 296a2e7699eSTomer Tayar struct regpair abts_rsp_fc_payload_hi; 297a2e7699eSTomer Tayar struct fcoe_exp_ro exp_ro; 298a2e7699eSTomer Tayar }; 299a2e7699eSTomer Tayar 300a2e7699eSTomer Tayar /* Fields coppied from ABTSrsp pckt */ 301a2e7699eSTomer Tayar struct fcoe_abts_pkt { 302a2e7699eSTomer Tayar __le32 abts_rsp_fc_payload_lo; 303a2e7699eSTomer Tayar __le16 abts_rsp_rx_id; 304a2e7699eSTomer Tayar u8 abts_rsp_rctl; 305a2e7699eSTomer Tayar u8 reserved2; 306a2e7699eSTomer Tayar }; 307a2e7699eSTomer Tayar 308a2e7699eSTomer Tayar /* FW read- write (modifyable) part The fcoe task storm context of Tstorm */ 3091e128c81SArun Easi struct fcoe_tstorm_fcoe_task_st_ctx_read_write { 3101e128c81SArun Easi union fcoe_cleanup_addr_exp_ro_union cleanup_addr_exp_ro_union; 3111e128c81SArun Easi __le16 flags; 312be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_RX_SGL_MODE_MASK 0x1 3131e128c81SArun Easi #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_RX_SGL_MODE_SHIFT 0 3141e128c81SArun Easi #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_EXP_FIRST_FRAME_MASK 0x1 315be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_EXP_FIRST_FRAME_SHIFT 1 3161e128c81SArun Easi #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SEQ_ACTIVE_MASK 0x1 317be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SEQ_ACTIVE_SHIFT 2 3181e128c81SArun Easi #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SEQ_TIMEOUT_MASK 0x1 319be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SEQ_TIMEOUT_SHIFT 3 3201e128c81SArun Easi #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SINGLE_PKT_IN_EX_MASK 0x1 321be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SINGLE_PKT_IN_EX_SHIFT 4 3221e128c81SArun Easi #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_OOO_RX_SEQ_STAT_MASK 0x1 323be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_OOO_RX_SEQ_STAT_SHIFT 5 3241e128c81SArun Easi #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_CQ_ADD_ADV_MASK 0x3 325be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_CQ_ADD_ADV_SHIFT 6 326be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_RSRV1_MASK 0xFF 327be086e7cSMintz, Yuval #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_RSRV1_SHIFT 8 3281e128c81SArun Easi __le16 seq_cnt; 3291e128c81SArun Easi u8 seq_id; 3301e128c81SArun Easi u8 ooo_rx_seq_id; 3311e128c81SArun Easi __le16 rx_id; 3321e128c81SArun Easi struct fcoe_abts_pkt abts_data; 3331e128c81SArun Easi __le32 e_d_tov_exp_timeout_val; 3341e128c81SArun Easi __le16 ooo_rx_seq_cnt; 3351e128c81SArun Easi __le16 reserved1; 3361e128c81SArun Easi }; 3371e128c81SArun Easi 338a2e7699eSTomer Tayar /* FW read only part The fcoe task storm context of Tstorm */ 3391e128c81SArun Easi struct fcoe_tstorm_fcoe_task_st_ctx_read_only { 3401e128c81SArun Easi u8 task_type; 3411e128c81SArun Easi u8 dev_type; 3421e128c81SArun Easi u8 conf_supported; 3431e128c81SArun Easi u8 glbl_q_num; 3441e128c81SArun Easi __le32 cid; 3451e128c81SArun Easi __le32 fcp_cmd_trns_size; 3461e128c81SArun Easi __le32 rsrv; 3471e128c81SArun Easi }; 3481e128c81SArun Easi 349a2e7699eSTomer Tayar /** The fcoe task storm context of Tstorm */ 3501e128c81SArun Easi struct tstorm_fcoe_task_st_ctx { 3511e128c81SArun Easi struct fcoe_tstorm_fcoe_task_st_ctx_read_write read_write; 3521e128c81SArun Easi struct fcoe_tstorm_fcoe_task_st_ctx_read_only read_only; 3531e128c81SArun Easi }; 3541e128c81SArun Easi 355*fb09a1edSShai Malin struct mstorm_fcoe_task_ag_ctx { 3561e128c81SArun Easi u8 byte0; 3571e128c81SArun Easi u8 byte1; 3581e128c81SArun Easi __le16 icid; 3591e128c81SArun Easi u8 flags0; 360*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF 361*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0 362*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1 363*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4 364*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CQE_PLACED_MASK 0x1 365*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CQE_PLACED_SHIFT 5 366*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_BIT2_MASK 0x1 367*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_BIT2_SHIFT 6 368*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_BIT3_MASK 0x1 369*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_BIT3_SHIFT 7 3701e128c81SArun Easi u8 flags1; 371*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_MASK 0x3 372*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_SHIFT 0 373*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CF1_MASK 0x3 374*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CF1_SHIFT 2 375*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CF2_MASK 0x3 376*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CF2_SHIFT 4 377*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_MASK 0x1 378*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_SHIFT 6 379*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CF1EN_MASK 0x1 380*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT 7 3811e128c81SArun Easi u8 flags2; 382*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CF2EN_MASK 0x1 383*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT 0 384*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK 0x1 385*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT 1 386*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK 0x1 387*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT 2 388*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK 0x1 389*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT 3 390*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK 0x1 391*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT 4 392*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK 0x1 393*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT 5 394*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_XFER_PLACEMENT_EN_MASK 0x1 395*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_XFER_PLACEMENT_EN_SHIFT 6 396*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK 0x1 397*fb09a1edSShai Malin #define MSTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT 7 3981e128c81SArun Easi u8 cleanup_state; 3991e128c81SArun Easi __le32 received_bytes; 4001e128c81SArun Easi u8 byte3; 4011e128c81SArun Easi u8 glbl_q_num; 4021e128c81SArun Easi __le16 word1; 4031e128c81SArun Easi __le16 tid_to_xfer; 4041e128c81SArun Easi __le16 word3; 4051e128c81SArun Easi __le16 word4; 4061e128c81SArun Easi __le16 word5; 4071e128c81SArun Easi __le32 expected_bytes; 4081e128c81SArun Easi __le32 reg2; 4091e128c81SArun Easi }; 4101e128c81SArun Easi 411a2e7699eSTomer Tayar /* The fcoe task storm context of Mstorm */ 4121e128c81SArun Easi struct mstorm_fcoe_task_st_ctx { 413be086e7cSMintz, Yuval struct regpair rsp_buf_addr; 414be086e7cSMintz, Yuval __le32 rsrv[2]; 415be086e7cSMintz, Yuval struct scsi_sgl_params sgl_params; 416be086e7cSMintz, Yuval __le32 data_2_trns_rem; 417be086e7cSMintz, Yuval __le32 data_buffer_offset; 418be086e7cSMintz, Yuval __le16 parent_id; 419be086e7cSMintz, Yuval __le16 flags; 420be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_INTERVAL_SIZE_LOG_MASK 0xF 421be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_INTERVAL_SIZE_LOG_SHIFT 0 422be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_HOST_INTERFACE_MASK 0x3 423be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_HOST_INTERFACE_SHIFT 4 424be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_DIF_TO_PEER_MASK 0x1 425be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_DIF_TO_PEER_SHIFT 6 426be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_MP_INCLUDE_FC_HEADER_MASK 0x1 427be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_MP_INCLUDE_FC_HEADER_SHIFT 7 428be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_DIX_BLOCK_SIZE_MASK 0x3 429be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_DIX_BLOCK_SIZE_SHIFT 8 430be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_VALIDATE_DIX_REF_TAG_MASK 0x1 431be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_VALIDATE_DIX_REF_TAG_SHIFT 10 432be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_DIX_CACHED_SGE_FLG_MASK 0x1 433be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_DIX_CACHED_SGE_FLG_SHIFT 11 434be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_DIF_SUPPORTED_MASK 0x1 435be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_DIF_SUPPORTED_SHIFT 12 436be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_TX_SGL_MODE_MASK 0x1 437be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_TX_SGL_MODE_SHIFT 13 438be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_RESERVED_MASK 0x3 439be086e7cSMintz, Yuval #define MSTORM_FCOE_TASK_ST_CTX_RESERVED_SHIFT 14 440be086e7cSMintz, Yuval struct scsi_cached_sges data_desc; 4411e128c81SArun Easi }; 4421e128c81SArun Easi 443*fb09a1edSShai Malin struct ustorm_fcoe_task_ag_ctx { 4441e128c81SArun Easi u8 reserved; 4451e128c81SArun Easi u8 byte1; 4461e128c81SArun Easi __le16 icid; 4471e128c81SArun Easi u8 flags0; 448*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF 449*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0 450*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1 451*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4 452*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_BIT1_MASK 0x1 453*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT 5 454*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF0_MASK 0x3 455*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF0_SHIFT 6 4561e128c81SArun Easi u8 flags1; 457*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF1_MASK 0x3 458*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF1_SHIFT 0 459*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF2_MASK 0x3 460*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF2_SHIFT 2 461*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF3_MASK 0x3 462*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF3_SHIFT 4 463*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3 464*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6 4651e128c81SArun Easi u8 flags2; 466*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF0EN_MASK 0x1 467*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF0EN_SHIFT 0 468*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF1EN_MASK 0x1 469*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT 1 470*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF2EN_MASK 0x1 471*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT 2 472*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF3EN_MASK 0x1 473*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_CF3EN_SHIFT 3 474*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1 475*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4 476*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK 0x1 477*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT 5 478*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK 0x1 479*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT 6 480*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK 0x1 481*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT 7 4821e128c81SArun Easi u8 flags3; 483*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK 0x1 484*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT 0 485*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK 0x1 486*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT 1 487*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK 0x1 488*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT 2 489*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK 0x1 490*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT 3 491*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF 492*fb09a1edSShai Malin #define USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4 4931e128c81SArun Easi __le32 dif_err_intervals; 4941e128c81SArun Easi __le32 dif_error_1st_interval; 4951e128c81SArun Easi __le32 global_cq_num; 4961e128c81SArun Easi __le32 reg3; 4971e128c81SArun Easi __le32 reg4; 4981e128c81SArun Easi __le32 reg5; 4991e128c81SArun Easi }; 5001e128c81SArun Easi 501a2e7699eSTomer Tayar /* FCoE task context */ 502*fb09a1edSShai Malin struct fcoe_task_context { 5031e128c81SArun Easi struct ystorm_fcoe_task_st_ctx ystorm_st_context; 504be086e7cSMintz, Yuval struct regpair ystorm_st_padding[2]; 5051e128c81SArun Easi struct tdif_task_context tdif_context; 506*fb09a1edSShai Malin struct ystorm_fcoe_task_ag_ctx ystorm_ag_context; 507*fb09a1edSShai Malin struct tstorm_fcoe_task_ag_ctx tstorm_ag_context; 5081e128c81SArun Easi struct timers_context timer_context; 5091e128c81SArun Easi struct tstorm_fcoe_task_st_ctx tstorm_st_context; 5101e128c81SArun Easi struct regpair tstorm_st_padding[2]; 511*fb09a1edSShai Malin struct mstorm_fcoe_task_ag_ctx mstorm_ag_context; 5121e128c81SArun Easi struct mstorm_fcoe_task_st_ctx mstorm_st_context; 513*fb09a1edSShai Malin struct ustorm_fcoe_task_ag_ctx ustorm_ag_context; 5141e128c81SArun Easi struct rdif_task_context rdif_context; 5151e128c81SArun Easi }; 5161e128c81SArun Easi 517a2e7699eSTomer Tayar /* FCoE additional WQE (Sq/XferQ) information */ 518a2e7699eSTomer Tayar union fcoe_additional_info_union { 519a2e7699eSTomer Tayar __le32 previous_tid; 520a2e7699eSTomer Tayar __le32 parent_tid; 521a2e7699eSTomer Tayar __le32 burst_length; 522a2e7699eSTomer Tayar __le32 seq_rec_updated_offset; 523a2e7699eSTomer Tayar }; 524a2e7699eSTomer Tayar 525a2e7699eSTomer Tayar /* FCoE Ramrod Command IDs */ 526a2e7699eSTomer Tayar enum fcoe_completion_status { 527a2e7699eSTomer Tayar FCOE_COMPLETION_STATUS_SUCCESS, 528a2e7699eSTomer Tayar FCOE_COMPLETION_STATUS_FCOE_VER_ERR, 529a2e7699eSTomer Tayar FCOE_COMPLETION_STATUS_SRC_MAC_ADD_ARR_ERR, 530a2e7699eSTomer Tayar MAX_FCOE_COMPLETION_STATUS 531a2e7699eSTomer Tayar }; 532a2e7699eSTomer Tayar 533a2e7699eSTomer Tayar /* FC address (SID/DID) network presentation */ 534a2e7699eSTomer Tayar struct fc_addr_nw { 535a2e7699eSTomer Tayar u8 addr_lo; 536a2e7699eSTomer Tayar u8 addr_mid; 537a2e7699eSTomer Tayar u8 addr_hi; 538a2e7699eSTomer Tayar }; 539a2e7699eSTomer Tayar 540a2e7699eSTomer Tayar /* FCoE connection offload */ 541a2e7699eSTomer Tayar struct fcoe_conn_offload_ramrod_data { 542a2e7699eSTomer Tayar struct regpair sq_pbl_addr; 543a2e7699eSTomer Tayar struct regpair sq_curr_page_addr; 544a2e7699eSTomer Tayar struct regpair sq_next_page_addr; 545a2e7699eSTomer Tayar struct regpair xferq_pbl_addr; 546a2e7699eSTomer Tayar struct regpair xferq_curr_page_addr; 547a2e7699eSTomer Tayar struct regpair xferq_next_page_addr; 548a2e7699eSTomer Tayar struct regpair respq_pbl_addr; 549a2e7699eSTomer Tayar struct regpair respq_curr_page_addr; 550a2e7699eSTomer Tayar struct regpair respq_next_page_addr; 551a2e7699eSTomer Tayar __le16 dst_mac_addr_lo; 552a2e7699eSTomer Tayar __le16 dst_mac_addr_mid; 553a2e7699eSTomer Tayar __le16 dst_mac_addr_hi; 554a2e7699eSTomer Tayar __le16 src_mac_addr_lo; 555a2e7699eSTomer Tayar __le16 src_mac_addr_mid; 556a2e7699eSTomer Tayar __le16 src_mac_addr_hi; 557a2e7699eSTomer Tayar __le16 tx_max_fc_pay_len; 558a2e7699eSTomer Tayar __le16 e_d_tov_timer_val; 559a2e7699eSTomer Tayar __le16 rx_max_fc_pay_len; 560a2e7699eSTomer Tayar __le16 vlan_tag; 561a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_VLAN_ID_MASK 0xFFF 562a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_VLAN_ID_SHIFT 0 563a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_CFI_MASK 0x1 564a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_CFI_SHIFT 12 565a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_PRIORITY_MASK 0x7 566a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_PRIORITY_SHIFT 13 567a2e7699eSTomer Tayar __le16 physical_q0; 568a2e7699eSTomer Tayar __le16 rec_rr_tov_timer_val; 569a2e7699eSTomer Tayar struct fc_addr_nw s_id; 570a2e7699eSTomer Tayar u8 max_conc_seqs_c3; 571a2e7699eSTomer Tayar struct fc_addr_nw d_id; 572a2e7699eSTomer Tayar u8 flags; 573a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_CONT_INCR_SEQ_CNT_MASK 0x1 574a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_CONT_INCR_SEQ_CNT_SHIFT 0 575a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_CONF_REQ_MASK 0x1 576a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_CONF_REQ_SHIFT 1 577a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_REC_VALID_MASK 0x1 578a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_REC_VALID_SHIFT 2 579a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_VLAN_FLAG_MASK 0x1 580a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_VLAN_FLAG_SHIFT 3 581da090917STomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_SINGLE_VLAN_MASK 0x1 582da090917STomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_SINGLE_VLAN_SHIFT 4 583a2e7699eSTomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_MODE_MASK 0x3 584da090917STomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_MODE_SHIFT 5 585da090917STomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_RESERVED0_MASK 0x1 586da090917STomer Tayar #define FCOE_CONN_OFFLOAD_RAMROD_DATA_RESERVED0_SHIFT 7 587a2e7699eSTomer Tayar __le16 conn_id; 588a2e7699eSTomer Tayar u8 def_q_idx; 589a2e7699eSTomer Tayar u8 reserved[5]; 590a2e7699eSTomer Tayar }; 591a2e7699eSTomer Tayar 592a2e7699eSTomer Tayar /* FCoE terminate connection request */ 593a2e7699eSTomer Tayar struct fcoe_conn_terminate_ramrod_data { 594a2e7699eSTomer Tayar struct regpair terminate_params_addr; 595a2e7699eSTomer Tayar }; 596a2e7699eSTomer Tayar 597da090917STomer Tayar /* FCoE device type */ 598da090917STomer Tayar enum fcoe_device_type { 599da090917STomer Tayar FCOE_TASK_DEV_TYPE_DISK, 600da090917STomer Tayar FCOE_TASK_DEV_TYPE_TAPE, 601da090917STomer Tayar MAX_FCOE_DEVICE_TYPE 602da090917STomer Tayar }; 603da090917STomer Tayar 604a2e7699eSTomer Tayar /* Data sgl */ 605a2e7699eSTomer Tayar struct fcoe_fast_sgl_ctx { 606a2e7699eSTomer Tayar struct regpair sgl_start_addr; 607a2e7699eSTomer Tayar __le32 sgl_byte_offset; 608a2e7699eSTomer Tayar __le16 task_reuse_cnt; 609a2e7699eSTomer Tayar __le16 init_offset_in_first_sge; 610a2e7699eSTomer Tayar }; 611a2e7699eSTomer Tayar 612a2e7699eSTomer Tayar /* FCoE firmware function init */ 613a2e7699eSTomer Tayar struct fcoe_init_func_ramrod_data { 614a2e7699eSTomer Tayar struct scsi_init_func_params func_params; 615a2e7699eSTomer Tayar struct scsi_init_func_queues q_params; 616a2e7699eSTomer Tayar __le16 mtu; 617a2e7699eSTomer Tayar __le16 sq_num_pages_in_pbl; 618da090917STomer Tayar __le32 reserved[3]; 619a2e7699eSTomer Tayar }; 620a2e7699eSTomer Tayar 621a2e7699eSTomer Tayar /* FCoE: Mode of the connection: Target or Initiator or both */ 622a2e7699eSTomer Tayar enum fcoe_mode_type { 623a2e7699eSTomer Tayar FCOE_INITIATOR_MODE = 0x0, 624a2e7699eSTomer Tayar FCOE_TARGET_MODE = 0x1, 625a2e7699eSTomer Tayar FCOE_BOTH_OR_NOT_CHOSEN = 0x3, 626a2e7699eSTomer Tayar MAX_FCOE_MODE_TYPE 627a2e7699eSTomer Tayar }; 628a2e7699eSTomer Tayar 629a2e7699eSTomer Tayar /* Per PF FCoE receive path statistics - tStorm RAM structure */ 630a2e7699eSTomer Tayar struct fcoe_rx_stat { 631a2e7699eSTomer Tayar struct regpair fcoe_rx_byte_cnt; 632a2e7699eSTomer Tayar struct regpair fcoe_rx_data_pkt_cnt; 633a2e7699eSTomer Tayar struct regpair fcoe_rx_xfer_pkt_cnt; 634a2e7699eSTomer Tayar struct regpair fcoe_rx_other_pkt_cnt; 635a2e7699eSTomer Tayar __le32 fcoe_silent_drop_pkt_cmdq_full_cnt; 636a2e7699eSTomer Tayar __le32 fcoe_silent_drop_pkt_rq_full_cnt; 637a2e7699eSTomer Tayar __le32 fcoe_silent_drop_pkt_crc_error_cnt; 638a2e7699eSTomer Tayar __le32 fcoe_silent_drop_pkt_task_invalid_cnt; 639a2e7699eSTomer Tayar __le32 fcoe_silent_drop_total_pkt_cnt; 640a2e7699eSTomer Tayar __le32 rsrv; 641a2e7699eSTomer Tayar }; 642a2e7699eSTomer Tayar 643da090917STomer Tayar /* FCoE SQE request type */ 644da090917STomer Tayar enum fcoe_sqe_request_type { 645da090917STomer Tayar SEND_FCOE_CMD, 646da090917STomer Tayar SEND_FCOE_MIDPATH, 647da090917STomer Tayar SEND_FCOE_ABTS_REQUEST, 648da090917STomer Tayar FCOE_EXCHANGE_CLEANUP, 649da090917STomer Tayar FCOE_SEQUENCE_RECOVERY, 650da090917STomer Tayar SEND_FCOE_XFER_RDY, 651da090917STomer Tayar SEND_FCOE_RSP, 652da090917STomer Tayar SEND_FCOE_RSP_WITH_SENSE_DATA, 653da090917STomer Tayar SEND_FCOE_TARGET_DATA, 654da090917STomer Tayar SEND_FCOE_INITIATOR_DATA, 655da090917STomer Tayar SEND_FCOE_XFER_CONTINUATION_RDY, 656da090917STomer Tayar SEND_FCOE_TARGET_ABTS_RSP, 657da090917STomer Tayar MAX_FCOE_SQE_REQUEST_TYPE 658da090917STomer Tayar }; 659da090917STomer Tayar 660a2e7699eSTomer Tayar /* FCoe statistics request */ 661a2e7699eSTomer Tayar struct fcoe_stat_ramrod_data { 662a2e7699eSTomer Tayar struct regpair stat_params_addr; 663a2e7699eSTomer Tayar }; 664a2e7699eSTomer Tayar 665da090917STomer Tayar /* FCoE task type */ 666da090917STomer Tayar enum fcoe_task_type { 667da090917STomer Tayar FCOE_TASK_TYPE_WRITE_INITIATOR, 668da090917STomer Tayar FCOE_TASK_TYPE_READ_INITIATOR, 669da090917STomer Tayar FCOE_TASK_TYPE_MIDPATH, 670da090917STomer Tayar FCOE_TASK_TYPE_UNSOLICITED, 671da090917STomer Tayar FCOE_TASK_TYPE_ABTS, 672da090917STomer Tayar FCOE_TASK_TYPE_EXCHANGE_CLEANUP, 673da090917STomer Tayar FCOE_TASK_TYPE_SEQUENCE_CLEANUP, 674da090917STomer Tayar FCOE_TASK_TYPE_WRITE_TARGET, 675da090917STomer Tayar FCOE_TASK_TYPE_READ_TARGET, 676da090917STomer Tayar FCOE_TASK_TYPE_RSP, 677da090917STomer Tayar FCOE_TASK_TYPE_RSP_SENSE_DATA, 678da090917STomer Tayar FCOE_TASK_TYPE_ABTS_TARGET, 679da090917STomer Tayar FCOE_TASK_TYPE_ENUM_SIZE, 680da090917STomer Tayar MAX_FCOE_TASK_TYPE 681da090917STomer Tayar }; 682da090917STomer Tayar 683a2e7699eSTomer Tayar /* Per PF FCoE transmit path statistics - pStorm RAM structure */ 6841e128c81SArun Easi struct fcoe_tx_stat { 6851e128c81SArun Easi struct regpair fcoe_tx_byte_cnt; 6861e128c81SArun Easi struct regpair fcoe_tx_data_pkt_cnt; 6871e128c81SArun Easi struct regpair fcoe_tx_xfer_pkt_cnt; 6881e128c81SArun Easi struct regpair fcoe_tx_other_pkt_cnt; 6891e128c81SArun Easi }; 6901e128c81SArun Easi 691a2e7699eSTomer Tayar /* FCoE SQ/XferQ element */ 6921e128c81SArun Easi struct fcoe_wqe { 6931e128c81SArun Easi __le16 task_id; 6941e128c81SArun Easi __le16 flags; 6951e128c81SArun Easi #define FCOE_WQE_REQ_TYPE_MASK 0xF 6961e128c81SArun Easi #define FCOE_WQE_REQ_TYPE_SHIFT 0 697be086e7cSMintz, Yuval #define FCOE_WQE_SGL_MODE_MASK 0x1 6981e128c81SArun Easi #define FCOE_WQE_SGL_MODE_SHIFT 4 6991e128c81SArun Easi #define FCOE_WQE_CONTINUATION_MASK 0x1 700be086e7cSMintz, Yuval #define FCOE_WQE_CONTINUATION_SHIFT 5 7011e128c81SArun Easi #define FCOE_WQE_SEND_AUTO_RSP_MASK 0x1 702be086e7cSMintz, Yuval #define FCOE_WQE_SEND_AUTO_RSP_SHIFT 6 703be086e7cSMintz, Yuval #define FCOE_WQE_RESERVED_MASK 0x1 704be086e7cSMintz, Yuval #define FCOE_WQE_RESERVED_SHIFT 7 705be086e7cSMintz, Yuval #define FCOE_WQE_NUM_SGES_MASK 0xF 706be086e7cSMintz, Yuval #define FCOE_WQE_NUM_SGES_SHIFT 8 707be086e7cSMintz, Yuval #define FCOE_WQE_RESERVED1_MASK 0xF 708be086e7cSMintz, Yuval #define FCOE_WQE_RESERVED1_SHIFT 12 7091e128c81SArun Easi union fcoe_additional_info_union additional_info_union; 7101e128c81SArun Easi }; 7111e128c81SArun Easi 712a2e7699eSTomer Tayar /* FCoE XFRQ element */ 7131e128c81SArun Easi struct xfrqe_prot_flags { 7141e128c81SArun Easi u8 flags; 7151e128c81SArun Easi #define XFRQE_PROT_FLAGS_PROT_INTERVAL_SIZE_LOG_MASK 0xF 7161e128c81SArun Easi #define XFRQE_PROT_FLAGS_PROT_INTERVAL_SIZE_LOG_SHIFT 0 7171e128c81SArun Easi #define XFRQE_PROT_FLAGS_DIF_TO_PEER_MASK 0x1 7181e128c81SArun Easi #define XFRQE_PROT_FLAGS_DIF_TO_PEER_SHIFT 4 7191e128c81SArun Easi #define XFRQE_PROT_FLAGS_HOST_INTERFACE_MASK 0x3 7201e128c81SArun Easi #define XFRQE_PROT_FLAGS_HOST_INTERFACE_SHIFT 5 7211e128c81SArun Easi #define XFRQE_PROT_FLAGS_RESERVED_MASK 0x1 7221e128c81SArun Easi #define XFRQE_PROT_FLAGS_RESERVED_SHIFT 7 7231e128c81SArun Easi }; 7241e128c81SArun Easi 725a2e7699eSTomer Tayar /* FCoE doorbell data */ 7261e128c81SArun Easi struct fcoe_db_data { 7271e128c81SArun Easi u8 params; 7281e128c81SArun Easi #define FCOE_DB_DATA_DEST_MASK 0x3 7291e128c81SArun Easi #define FCOE_DB_DATA_DEST_SHIFT 0 7301e128c81SArun Easi #define FCOE_DB_DATA_AGG_CMD_MASK 0x3 7311e128c81SArun Easi #define FCOE_DB_DATA_AGG_CMD_SHIFT 2 7321e128c81SArun Easi #define FCOE_DB_DATA_BYPASS_EN_MASK 0x1 7331e128c81SArun Easi #define FCOE_DB_DATA_BYPASS_EN_SHIFT 4 7341e128c81SArun Easi #define FCOE_DB_DATA_RESERVED_MASK 0x1 7351e128c81SArun Easi #define FCOE_DB_DATA_RESERVED_SHIFT 5 7361e128c81SArun Easi #define FCOE_DB_DATA_AGG_VAL_SEL_MASK 0x3 7371e128c81SArun Easi #define FCOE_DB_DATA_AGG_VAL_SEL_SHIFT 6 7381e128c81SArun Easi u8 agg_flags; 7391e128c81SArun Easi __le16 sq_prod; 7401e128c81SArun Easi }; 741a2e7699eSTomer Tayar 7421e128c81SArun Easi #endif /* __FCOE_COMMON__ */ 743