1*13acb62cSWolfram Sang /* SPDX-License-Identifier: GPL-2.0-only */
2*13acb62cSWolfram Sang /*
3*13acb62cSWolfram Sang  * platform data for eMMC driver
4*13acb62cSWolfram Sang  *
5*13acb62cSWolfram Sang  * Copyright (C) 2010 Renesas Solutions Corp.
6*13acb62cSWolfram Sang  */
7*13acb62cSWolfram Sang 
8*13acb62cSWolfram Sang #ifndef LINUX_MMC_SH_MMCIF_H
9*13acb62cSWolfram Sang #define LINUX_MMC_SH_MMCIF_H
10*13acb62cSWolfram Sang 
11*13acb62cSWolfram Sang #include <linux/io.h>
12*13acb62cSWolfram Sang #include <linux/platform_device.h>
13*13acb62cSWolfram Sang 
14*13acb62cSWolfram Sang /*
15*13acb62cSWolfram Sang  * MMCIF : CE_CLK_CTRL [19:16]
16*13acb62cSWolfram Sang  * 1000 : Peripheral clock / 512
17*13acb62cSWolfram Sang  * 0111 : Peripheral clock / 256
18*13acb62cSWolfram Sang  * 0110 : Peripheral clock / 128
19*13acb62cSWolfram Sang  * 0101 : Peripheral clock / 64
20*13acb62cSWolfram Sang  * 0100 : Peripheral clock / 32
21*13acb62cSWolfram Sang  * 0011 : Peripheral clock / 16
22*13acb62cSWolfram Sang  * 0010 : Peripheral clock / 8
23*13acb62cSWolfram Sang  * 0001 : Peripheral clock / 4
24*13acb62cSWolfram Sang  * 0000 : Peripheral clock / 2
25*13acb62cSWolfram Sang  * 1111 : Peripheral clock (sup_pclk set '1')
26*13acb62cSWolfram Sang  */
27*13acb62cSWolfram Sang 
28*13acb62cSWolfram Sang struct sh_mmcif_plat_data {
29*13acb62cSWolfram Sang 	unsigned int		slave_id_tx;	/* embedded slave_id_[tr]x */
30*13acb62cSWolfram Sang 	unsigned int		slave_id_rx;
31*13acb62cSWolfram Sang 	u8			sup_pclk;	/* 1 :SH7757, 0: SH7724/SH7372 */
32*13acb62cSWolfram Sang 	unsigned long		caps;
33*13acb62cSWolfram Sang 	u32			ocr;
34*13acb62cSWolfram Sang };
35*13acb62cSWolfram Sang 
36*13acb62cSWolfram Sang #define MMCIF_CE_CMD_SET	0x00000000
37*13acb62cSWolfram Sang #define MMCIF_CE_ARG		0x00000008
38*13acb62cSWolfram Sang #define MMCIF_CE_ARG_CMD12	0x0000000C
39*13acb62cSWolfram Sang #define MMCIF_CE_CMD_CTRL	0x00000010
40*13acb62cSWolfram Sang #define MMCIF_CE_BLOCK_SET	0x00000014
41*13acb62cSWolfram Sang #define MMCIF_CE_CLK_CTRL	0x00000018
42*13acb62cSWolfram Sang #define MMCIF_CE_BUF_ACC	0x0000001C
43*13acb62cSWolfram Sang #define MMCIF_CE_RESP3		0x00000020
44*13acb62cSWolfram Sang #define MMCIF_CE_RESP2		0x00000024
45*13acb62cSWolfram Sang #define MMCIF_CE_RESP1		0x00000028
46*13acb62cSWolfram Sang #define MMCIF_CE_RESP0		0x0000002C
47*13acb62cSWolfram Sang #define MMCIF_CE_RESP_CMD12	0x00000030
48*13acb62cSWolfram Sang #define MMCIF_CE_DATA		0x00000034
49*13acb62cSWolfram Sang #define MMCIF_CE_INT		0x00000040
50*13acb62cSWolfram Sang #define MMCIF_CE_INT_MASK	0x00000044
51*13acb62cSWolfram Sang #define MMCIF_CE_HOST_STS1	0x00000048
52*13acb62cSWolfram Sang #define MMCIF_CE_HOST_STS2	0x0000004C
53*13acb62cSWolfram Sang #define MMCIF_CE_CLK_CTRL2	0x00000070
54*13acb62cSWolfram Sang #define MMCIF_CE_VERSION	0x0000007C
55*13acb62cSWolfram Sang 
56*13acb62cSWolfram Sang /* CE_BUF_ACC */
57*13acb62cSWolfram Sang #define BUF_ACC_DMAWEN		(1 << 25)
58*13acb62cSWolfram Sang #define BUF_ACC_DMAREN		(1 << 24)
59*13acb62cSWolfram Sang #define BUF_ACC_BUSW_32		(0 << 17)
60*13acb62cSWolfram Sang #define BUF_ACC_BUSW_16		(1 << 17)
61*13acb62cSWolfram Sang #define BUF_ACC_ATYP		(1 << 16)
62*13acb62cSWolfram Sang 
63*13acb62cSWolfram Sang /* CE_CLK_CTRL */
64*13acb62cSWolfram Sang #define CLK_ENABLE		(1 << 24) /* 1: output mmc clock */
65*13acb62cSWolfram Sang #define CLK_CLEAR		(0xf << 16)
66*13acb62cSWolfram Sang #define CLK_SUP_PCLK		(0xf << 16)
67*13acb62cSWolfram Sang #define CLKDIV_4		(1 << 16) /* mmc clock frequency.
68*13acb62cSWolfram Sang 					   * n: bus clock/(2^(n+1)) */
69*13acb62cSWolfram Sang #define CLKDIV_256		(7 << 16) /* mmc clock frequency. (see above) */
70*13acb62cSWolfram Sang #define SRSPTO_256		(2 << 12) /* resp timeout */
71*13acb62cSWolfram Sang #define SRBSYTO_29		(0xf << 8) /* resp busy timeout */
72*13acb62cSWolfram Sang #define SRWDTO_29		(0xf << 4) /* read/write timeout */
73*13acb62cSWolfram Sang #define SCCSTO_29		(0xf << 0) /* ccs timeout */
74*13acb62cSWolfram Sang 
75*13acb62cSWolfram Sang /* CE_VERSION */
76*13acb62cSWolfram Sang #define SOFT_RST_ON		(1 << 31)
77*13acb62cSWolfram Sang #define SOFT_RST_OFF		0
78*13acb62cSWolfram Sang 
sh_mmcif_readl(void __iomem * addr,int reg)79*13acb62cSWolfram Sang static inline u32 sh_mmcif_readl(void __iomem *addr, int reg)
80*13acb62cSWolfram Sang {
81*13acb62cSWolfram Sang 	return __raw_readl(addr + reg);
82*13acb62cSWolfram Sang }
83*13acb62cSWolfram Sang 
sh_mmcif_writel(void __iomem * addr,int reg,u32 val)84*13acb62cSWolfram Sang static inline void sh_mmcif_writel(void __iomem *addr, int reg, u32 val)
85*13acb62cSWolfram Sang {
86*13acb62cSWolfram Sang 	__raw_writel(val, addr + reg);
87*13acb62cSWolfram Sang }
88*13acb62cSWolfram Sang 
89*13acb62cSWolfram Sang #define SH_MMCIF_BBS 512 /* boot block size */
90*13acb62cSWolfram Sang 
sh_mmcif_boot_cmd_send(void __iomem * base,unsigned long cmd,unsigned long arg)91*13acb62cSWolfram Sang static inline void sh_mmcif_boot_cmd_send(void __iomem *base,
92*13acb62cSWolfram Sang 					  unsigned long cmd, unsigned long arg)
93*13acb62cSWolfram Sang {
94*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_INT, 0);
95*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_ARG, arg);
96*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_CMD_SET, cmd);
97*13acb62cSWolfram Sang }
98*13acb62cSWolfram Sang 
sh_mmcif_boot_cmd_poll(void __iomem * base,unsigned long mask)99*13acb62cSWolfram Sang static inline int sh_mmcif_boot_cmd_poll(void __iomem *base, unsigned long mask)
100*13acb62cSWolfram Sang {
101*13acb62cSWolfram Sang 	unsigned long tmp;
102*13acb62cSWolfram Sang 	int cnt;
103*13acb62cSWolfram Sang 
104*13acb62cSWolfram Sang 	for (cnt = 0; cnt < 1000000; cnt++) {
105*13acb62cSWolfram Sang 		tmp = sh_mmcif_readl(base, MMCIF_CE_INT);
106*13acb62cSWolfram Sang 		if (tmp & mask) {
107*13acb62cSWolfram Sang 			sh_mmcif_writel(base, MMCIF_CE_INT, tmp & ~mask);
108*13acb62cSWolfram Sang 			return 0;
109*13acb62cSWolfram Sang 		}
110*13acb62cSWolfram Sang 	}
111*13acb62cSWolfram Sang 
112*13acb62cSWolfram Sang 	return -1;
113*13acb62cSWolfram Sang }
114*13acb62cSWolfram Sang 
sh_mmcif_boot_cmd(void __iomem * base,unsigned long cmd,unsigned long arg)115*13acb62cSWolfram Sang static inline int sh_mmcif_boot_cmd(void __iomem *base,
116*13acb62cSWolfram Sang 				    unsigned long cmd, unsigned long arg)
117*13acb62cSWolfram Sang {
118*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd_send(base, cmd, arg);
119*13acb62cSWolfram Sang 	return sh_mmcif_boot_cmd_poll(base, 0x00010000);
120*13acb62cSWolfram Sang }
121*13acb62cSWolfram Sang 
sh_mmcif_boot_do_read_single(void __iomem * base,unsigned int block_nr,unsigned long * buf)122*13acb62cSWolfram Sang static inline int sh_mmcif_boot_do_read_single(void __iomem *base,
123*13acb62cSWolfram Sang 					       unsigned int block_nr,
124*13acb62cSWolfram Sang 					       unsigned long *buf)
125*13acb62cSWolfram Sang {
126*13acb62cSWolfram Sang 	int k;
127*13acb62cSWolfram Sang 
128*13acb62cSWolfram Sang 	/* CMD13 - Status */
129*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd(base, 0x0d400000, 0x00010000);
130*13acb62cSWolfram Sang 
131*13acb62cSWolfram Sang 	if (sh_mmcif_readl(base, MMCIF_CE_RESP0) != 0x0900)
132*13acb62cSWolfram Sang 		return -1;
133*13acb62cSWolfram Sang 
134*13acb62cSWolfram Sang 	/* CMD17 - Read */
135*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd(base, 0x11480000, block_nr * SH_MMCIF_BBS);
136*13acb62cSWolfram Sang 	if (sh_mmcif_boot_cmd_poll(base, 0x00100000) < 0)
137*13acb62cSWolfram Sang 		return -1;
138*13acb62cSWolfram Sang 
139*13acb62cSWolfram Sang 	for (k = 0; k < (SH_MMCIF_BBS / 4); k++)
140*13acb62cSWolfram Sang 		buf[k] = sh_mmcif_readl(base, MMCIF_CE_DATA);
141*13acb62cSWolfram Sang 
142*13acb62cSWolfram Sang 	return 0;
143*13acb62cSWolfram Sang }
144*13acb62cSWolfram Sang 
sh_mmcif_boot_do_read(void __iomem * base,unsigned long first_block,unsigned long nr_blocks,void * buf)145*13acb62cSWolfram Sang static inline int sh_mmcif_boot_do_read(void __iomem *base,
146*13acb62cSWolfram Sang 					unsigned long first_block,
147*13acb62cSWolfram Sang 					unsigned long nr_blocks,
148*13acb62cSWolfram Sang 					void *buf)
149*13acb62cSWolfram Sang {
150*13acb62cSWolfram Sang 	unsigned long k;
151*13acb62cSWolfram Sang 	int ret = 0;
152*13acb62cSWolfram Sang 
153*13acb62cSWolfram Sang 	/* In data transfer mode: Set clock to Bus clock/4 (about 20Mhz) */
154*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL,
155*13acb62cSWolfram Sang 			CLK_ENABLE | CLKDIV_4 | SRSPTO_256 |
156*13acb62cSWolfram Sang 			SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
157*13acb62cSWolfram Sang 
158*13acb62cSWolfram Sang 	/* CMD9 - Get CSD */
159*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd(base, 0x09806000, 0x00010000);
160*13acb62cSWolfram Sang 
161*13acb62cSWolfram Sang 	/* CMD7 - Select the card */
162*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd(base, 0x07400000, 0x00010000);
163*13acb62cSWolfram Sang 
164*13acb62cSWolfram Sang 	/* CMD16 - Set the block size */
165*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd(base, 0x10400000, SH_MMCIF_BBS);
166*13acb62cSWolfram Sang 
167*13acb62cSWolfram Sang 	for (k = 0; !ret && k < nr_blocks; k++)
168*13acb62cSWolfram Sang 		ret = sh_mmcif_boot_do_read_single(base, first_block + k,
169*13acb62cSWolfram Sang 						   buf + (k * SH_MMCIF_BBS));
170*13acb62cSWolfram Sang 
171*13acb62cSWolfram Sang 	return ret;
172*13acb62cSWolfram Sang }
173*13acb62cSWolfram Sang 
sh_mmcif_boot_init(void __iomem * base)174*13acb62cSWolfram Sang static inline void sh_mmcif_boot_init(void __iomem *base)
175*13acb62cSWolfram Sang {
176*13acb62cSWolfram Sang 	/* reset */
177*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_ON);
178*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_OFF);
179*13acb62cSWolfram Sang 
180*13acb62cSWolfram Sang 	/* byte swap */
181*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
182*13acb62cSWolfram Sang 
183*13acb62cSWolfram Sang 	/* Set block size in MMCIF hardware */
184*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_BLOCK_SET, SH_MMCIF_BBS);
185*13acb62cSWolfram Sang 
186*13acb62cSWolfram Sang 	/* Enable the clock, set it to Bus clock/256 (about 325Khz). */
187*13acb62cSWolfram Sang 	sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL,
188*13acb62cSWolfram Sang 			CLK_ENABLE | CLKDIV_256 | SRSPTO_256 |
189*13acb62cSWolfram Sang 			SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
190*13acb62cSWolfram Sang 
191*13acb62cSWolfram Sang 	/* CMD0 */
192*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd(base, 0x00000040, 0);
193*13acb62cSWolfram Sang 
194*13acb62cSWolfram Sang 	/* CMD1 - Get OCR */
195*13acb62cSWolfram Sang 	do {
196*13acb62cSWolfram Sang 		sh_mmcif_boot_cmd(base, 0x01405040, 0x40300000); /* CMD1 */
197*13acb62cSWolfram Sang 	} while ((sh_mmcif_readl(base, MMCIF_CE_RESP0) & 0x80000000)
198*13acb62cSWolfram Sang 		 != 0x80000000);
199*13acb62cSWolfram Sang 
200*13acb62cSWolfram Sang 	/* CMD2 - Get CID */
201*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd(base, 0x02806040, 0);
202*13acb62cSWolfram Sang 
203*13acb62cSWolfram Sang 	/* CMD3 - Set card relative address */
204*13acb62cSWolfram Sang 	sh_mmcif_boot_cmd(base, 0x03400040, 0x00010000);
205*13acb62cSWolfram Sang }
206*13acb62cSWolfram Sang 
207*13acb62cSWolfram Sang #endif /* LINUX_MMC_SH_MMCIF_H */
208