11a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 24b25408fSTony Lindgren /* 34b25408fSTony Lindgren * OMAP GPIO handling defines and functions 44b25408fSTony Lindgren * 54b25408fSTony Lindgren * Copyright (C) 2003-2005 Nokia Corporation 64b25408fSTony Lindgren * 74b25408fSTony Lindgren * Written by Juha Yrjölä <[email protected]> 84b25408fSTony Lindgren */ 94b25408fSTony Lindgren 104b25408fSTony Lindgren #ifndef __ASM_ARCH_OMAP_GPIO_H 114b25408fSTony Lindgren #define __ASM_ARCH_OMAP_GPIO_H 124b25408fSTony Lindgren 1326683316SJanusz Krzysztofik #ifndef __ASSEMBLER__ 144b25408fSTony Lindgren #include <linux/io.h> 154b25408fSTony Lindgren #include <linux/platform_device.h> 1626683316SJanusz Krzysztofik #endif 174b25408fSTony Lindgren 184b25408fSTony Lindgren #define OMAP1_MPUIO_BASE 0xfffb5000 194b25408fSTony Lindgren 204b25408fSTony Lindgren /* 214b25408fSTony Lindgren * These are the omap15xx/16xx offsets. The omap7xx offset are 224b25408fSTony Lindgren * OMAP_MPUIO_ / 2 offsets below. 234b25408fSTony Lindgren */ 244b25408fSTony Lindgren #define OMAP_MPUIO_INPUT_LATCH 0x00 254b25408fSTony Lindgren #define OMAP_MPUIO_OUTPUT 0x04 264b25408fSTony Lindgren #define OMAP_MPUIO_IO_CNTL 0x08 274b25408fSTony Lindgren #define OMAP_MPUIO_KBR_LATCH 0x10 284b25408fSTony Lindgren #define OMAP_MPUIO_KBC 0x14 294b25408fSTony Lindgren #define OMAP_MPUIO_GPIO_EVENT_MODE 0x18 304b25408fSTony Lindgren #define OMAP_MPUIO_GPIO_INT_EDGE 0x1c 314b25408fSTony Lindgren #define OMAP_MPUIO_KBD_INT 0x20 324b25408fSTony Lindgren #define OMAP_MPUIO_GPIO_INT 0x24 334b25408fSTony Lindgren #define OMAP_MPUIO_KBD_MASKIT 0x28 344b25408fSTony Lindgren #define OMAP_MPUIO_GPIO_MASKIT 0x2c 354b25408fSTony Lindgren #define OMAP_MPUIO_GPIO_DEBOUNCING 0x30 364b25408fSTony Lindgren #define OMAP_MPUIO_LATCH 0x34 374b25408fSTony Lindgren 384b25408fSTony Lindgren #define OMAP34XX_NR_GPIOS 6 394b25408fSTony Lindgren 404b25408fSTony Lindgren /* 414b25408fSTony Lindgren * OMAP1510 GPIO registers 424b25408fSTony Lindgren */ 434b25408fSTony Lindgren #define OMAP1510_GPIO_DATA_INPUT 0x00 444b25408fSTony Lindgren #define OMAP1510_GPIO_DATA_OUTPUT 0x04 454b25408fSTony Lindgren #define OMAP1510_GPIO_DIR_CONTROL 0x08 464b25408fSTony Lindgren #define OMAP1510_GPIO_INT_CONTROL 0x0c 474b25408fSTony Lindgren #define OMAP1510_GPIO_INT_MASK 0x10 484b25408fSTony Lindgren #define OMAP1510_GPIO_INT_STATUS 0x14 494b25408fSTony Lindgren #define OMAP1510_GPIO_PIN_CONTROL 0x18 504b25408fSTony Lindgren 514b25408fSTony Lindgren #define OMAP1510_IH_GPIO_BASE 64 524b25408fSTony Lindgren 534b25408fSTony Lindgren /* 544b25408fSTony Lindgren * OMAP1610 specific GPIO registers 554b25408fSTony Lindgren */ 564b25408fSTony Lindgren #define OMAP1610_GPIO_REVISION 0x0000 574b25408fSTony Lindgren #define OMAP1610_GPIO_SYSCONFIG 0x0010 584b25408fSTony Lindgren #define OMAP1610_GPIO_SYSSTATUS 0x0014 594b25408fSTony Lindgren #define OMAP1610_GPIO_IRQSTATUS1 0x0018 604b25408fSTony Lindgren #define OMAP1610_GPIO_IRQENABLE1 0x001c 614b25408fSTony Lindgren #define OMAP1610_GPIO_WAKEUPENABLE 0x0028 624b25408fSTony Lindgren #define OMAP1610_GPIO_DATAIN 0x002c 634b25408fSTony Lindgren #define OMAP1610_GPIO_DATAOUT 0x0030 644b25408fSTony Lindgren #define OMAP1610_GPIO_DIRECTION 0x0034 654b25408fSTony Lindgren #define OMAP1610_GPIO_EDGE_CTRL1 0x0038 664b25408fSTony Lindgren #define OMAP1610_GPIO_EDGE_CTRL2 0x003c 674b25408fSTony Lindgren #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c 684b25408fSTony Lindgren #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8 694b25408fSTony Lindgren #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0 704b25408fSTony Lindgren #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc 714b25408fSTony Lindgren #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8 724b25408fSTony Lindgren #define OMAP1610_GPIO_SET_DATAOUT 0x00f0 734b25408fSTony Lindgren 744b25408fSTony Lindgren /* 754b25408fSTony Lindgren * OMAP7XX specific GPIO registers 764b25408fSTony Lindgren */ 774b25408fSTony Lindgren #define OMAP7XX_GPIO_DATA_INPUT 0x00 784b25408fSTony Lindgren #define OMAP7XX_GPIO_DATA_OUTPUT 0x04 794b25408fSTony Lindgren #define OMAP7XX_GPIO_DIR_CONTROL 0x08 804b25408fSTony Lindgren #define OMAP7XX_GPIO_INT_CONTROL 0x0c 814b25408fSTony Lindgren #define OMAP7XX_GPIO_INT_MASK 0x10 824b25408fSTony Lindgren #define OMAP7XX_GPIO_INT_STATUS 0x14 834b25408fSTony Lindgren 844b25408fSTony Lindgren /* 854b25408fSTony Lindgren * omap2+ specific GPIO registers 864b25408fSTony Lindgren */ 874b25408fSTony Lindgren #define OMAP24XX_GPIO_REVISION 0x0000 88*ddd8d94cSTony Lindgren #define OMAP24XX_GPIO_SYSCONFIG 0x0010 894b25408fSTony Lindgren #define OMAP24XX_GPIO_IRQSTATUS1 0x0018 904b25408fSTony Lindgren #define OMAP24XX_GPIO_IRQSTATUS2 0x0028 914b25408fSTony Lindgren #define OMAP24XX_GPIO_IRQENABLE2 0x002c 924b25408fSTony Lindgren #define OMAP24XX_GPIO_IRQENABLE1 0x001c 934b25408fSTony Lindgren #define OMAP24XX_GPIO_WAKE_EN 0x0020 944b25408fSTony Lindgren #define OMAP24XX_GPIO_CTRL 0x0030 954b25408fSTony Lindgren #define OMAP24XX_GPIO_OE 0x0034 964b25408fSTony Lindgren #define OMAP24XX_GPIO_DATAIN 0x0038 974b25408fSTony Lindgren #define OMAP24XX_GPIO_DATAOUT 0x003c 984b25408fSTony Lindgren #define OMAP24XX_GPIO_LEVELDETECT0 0x0040 994b25408fSTony Lindgren #define OMAP24XX_GPIO_LEVELDETECT1 0x0044 1004b25408fSTony Lindgren #define OMAP24XX_GPIO_RISINGDETECT 0x0048 1014b25408fSTony Lindgren #define OMAP24XX_GPIO_FALLINGDETECT 0x004c 1024b25408fSTony Lindgren #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050 1034b25408fSTony Lindgren #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054 1044b25408fSTony Lindgren #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060 1054b25408fSTony Lindgren #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064 1064b25408fSTony Lindgren #define OMAP24XX_GPIO_CLEARWKUENA 0x0080 1074b25408fSTony Lindgren #define OMAP24XX_GPIO_SETWKUENA 0x0084 1084b25408fSTony Lindgren #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090 1094b25408fSTony Lindgren #define OMAP24XX_GPIO_SETDATAOUT 0x0094 1104b25408fSTony Lindgren 1114b25408fSTony Lindgren #define OMAP4_GPIO_REVISION 0x0000 112*ddd8d94cSTony Lindgren #define OMAP4_GPIO_SYSCONFIG 0x0010 1134b25408fSTony Lindgren #define OMAP4_GPIO_EOI 0x0020 1144b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024 1154b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028 1164b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUS0 0x002c 1174b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUS1 0x0030 1184b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUSSET0 0x0034 1194b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUSSET1 0x0038 1204b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c 1214b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040 1224b25408fSTony Lindgren #define OMAP4_GPIO_IRQWAKEN0 0x0044 1234b25408fSTony Lindgren #define OMAP4_GPIO_IRQWAKEN1 0x0048 1244b25408fSTony Lindgren #define OMAP4_GPIO_IRQENABLE1 0x011c 1254b25408fSTony Lindgren #define OMAP4_GPIO_WAKE_EN 0x0120 1264b25408fSTony Lindgren #define OMAP4_GPIO_IRQSTATUS2 0x0128 1274b25408fSTony Lindgren #define OMAP4_GPIO_IRQENABLE2 0x012c 1284b25408fSTony Lindgren #define OMAP4_GPIO_CTRL 0x0130 1294b25408fSTony Lindgren #define OMAP4_GPIO_OE 0x0134 1304b25408fSTony Lindgren #define OMAP4_GPIO_DATAIN 0x0138 1314b25408fSTony Lindgren #define OMAP4_GPIO_DATAOUT 0x013c 1324b25408fSTony Lindgren #define OMAP4_GPIO_LEVELDETECT0 0x0140 1334b25408fSTony Lindgren #define OMAP4_GPIO_LEVELDETECT1 0x0144 1344b25408fSTony Lindgren #define OMAP4_GPIO_RISINGDETECT 0x0148 1354b25408fSTony Lindgren #define OMAP4_GPIO_FALLINGDETECT 0x014c 1364b25408fSTony Lindgren #define OMAP4_GPIO_DEBOUNCENABLE 0x0150 1374b25408fSTony Lindgren #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154 1384b25408fSTony Lindgren #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160 1394b25408fSTony Lindgren #define OMAP4_GPIO_SETIRQENABLE1 0x0164 1404b25408fSTony Lindgren #define OMAP4_GPIO_CLEARWKUENA 0x0180 1414b25408fSTony Lindgren #define OMAP4_GPIO_SETWKUENA 0x0184 1424b25408fSTony Lindgren #define OMAP4_GPIO_CLEARDATAOUT 0x0190 1434b25408fSTony Lindgren #define OMAP4_GPIO_SETDATAOUT 0x0194 1444b25408fSTony Lindgren 1454b25408fSTony Lindgren #define OMAP_MAX_GPIO_LINES 192 1464b25408fSTony Lindgren 14726683316SJanusz Krzysztofik #ifndef __ASSEMBLER__ 1484b25408fSTony Lindgren struct omap_gpio_reg_offs { 1494b25408fSTony Lindgren u16 revision; 150*ddd8d94cSTony Lindgren u16 sysconfig; 1514b25408fSTony Lindgren u16 direction; 1524b25408fSTony Lindgren u16 datain; 1534b25408fSTony Lindgren u16 dataout; 1544b25408fSTony Lindgren u16 set_dataout; 1554b25408fSTony Lindgren u16 clr_dataout; 1564b25408fSTony Lindgren u16 irqstatus; 1574b25408fSTony Lindgren u16 irqstatus2; 1584b25408fSTony Lindgren u16 irqstatus_raw0; 1594b25408fSTony Lindgren u16 irqstatus_raw1; 1604b25408fSTony Lindgren u16 irqenable; 1614b25408fSTony Lindgren u16 irqenable2; 1624b25408fSTony Lindgren u16 set_irqenable; 1634b25408fSTony Lindgren u16 clr_irqenable; 1644b25408fSTony Lindgren u16 debounce; 1654b25408fSTony Lindgren u16 debounce_en; 1664b25408fSTony Lindgren u16 ctrl; 1674b25408fSTony Lindgren u16 wkup_en; 1684b25408fSTony Lindgren u16 leveldetect0; 1694b25408fSTony Lindgren u16 leveldetect1; 1704b25408fSTony Lindgren u16 risingdetect; 1714b25408fSTony Lindgren u16 fallingdetect; 1724b25408fSTony Lindgren u16 irqctrl; 1734b25408fSTony Lindgren u16 edgectrl1; 1744b25408fSTony Lindgren u16 edgectrl2; 1754b25408fSTony Lindgren u16 pinctrl; 1764b25408fSTony Lindgren 1774b25408fSTony Lindgren bool irqenable_inv; 1784b25408fSTony Lindgren }; 1794b25408fSTony Lindgren 1804b25408fSTony Lindgren struct omap_gpio_platform_data { 1814b25408fSTony Lindgren int bank_type; 1824b25408fSTony Lindgren int bank_width; /* GPIO bank width */ 1834b25408fSTony Lindgren int bank_stride; /* Only needed for omap1 MPUIO */ 1844b25408fSTony Lindgren bool dbck_flag; /* dbck required or not - True for OMAP3&4 */ 1854b25408fSTony Lindgren bool loses_context; /* whether the bank would ever lose context */ 1864b25408fSTony Lindgren bool is_mpuio; /* whether the bank is of type MPUIO */ 1874b25408fSTony Lindgren u32 non_wakeup_gpios; 1884b25408fSTony Lindgren 18918bd49c4SRussell King const struct omap_gpio_reg_offs *regs; 1904b25408fSTony Lindgren 1914b25408fSTony Lindgren /* Return context loss count due to PM states changing */ 1924b25408fSTony Lindgren int (*get_context_loss_count)(struct device *dev); 1934b25408fSTony Lindgren }; 1944b25408fSTony Lindgren 19526683316SJanusz Krzysztofik #endif /* __ASSEMBLER__ */ 1964b25408fSTony Lindgren 1974b25408fSTony Lindgren #endif 198